blob: c68d62bdfd26ed0bbadd0853c72f2e4828516545 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000058static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
David Greenea5f26012011-02-07 19:36:54 +000061/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
62/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000063/// simple subregister reference. Idx is an index in the 128 bits we
64/// want. It need not be aligned to a 128-bit bounday. That makes
65/// lowering EXTRACT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +000066static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
67 SelectionDAG &DAG, DebugLoc dl) {
David Greenea5f26012011-02-07 19:36:54 +000068 EVT VT = Vec.getValueType();
69 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000070 EVT ElVT = VT.getVectorElementType();
Craig Topper66ddd152012-04-27 22:54:43 +000071 unsigned Factor = VT.getSizeInBits()/128;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
73 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000074
75 // Extract from UNDEF is UNDEF.
76 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000077 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000078
Craig Topperb14940a2012-04-22 20:55:18 +000079 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
80 // we can match to VEXTRACTF128.
81 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000082
Craig Topperb14940a2012-04-22 20:55:18 +000083 // This is the index of the first element of the 128-bit chunk
84 // we want.
85 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
86 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000087
Craig Topperb14940a2012-04-22 20:55:18 +000088 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
89 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
90 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000091
Craig Topperb14940a2012-04-22 20:55:18 +000092 return Result;
David Greenea5f26012011-02-07 19:36:54 +000093}
94
95/// Generate a DAG to put 128-bits into a vector > 128 bits. This
96/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +000097/// simple superregister reference. Idx is an index in the 128 bits
98/// we want. It need not be aligned to a 128-bit bounday. That makes
99/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000100static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
101 unsigned IdxVal, SelectionDAG &DAG,
David Greenea5f26012011-02-07 19:36:54 +0000102 DebugLoc dl) {
Craig Topper703c38b2012-06-20 05:39:26 +0000103 // Inserting UNDEF is Result
104 if (Vec.getOpcode() == ISD::UNDEF)
105 return Result;
106
Craig Topperb14940a2012-04-22 20:55:18 +0000107 EVT VT = Vec.getValueType();
108 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +0000109
Craig Topperb14940a2012-04-22 20:55:18 +0000110 EVT ElVT = VT.getVectorElementType();
111 EVT ResultVT = Result.getValueType();
David Greenea5f26012011-02-07 19:36:54 +0000112
Craig Topperb14940a2012-04-22 20:55:18 +0000113 // Insert the relevant 128 bits.
114 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000115
Craig Topperb14940a2012-04-22 20:55:18 +0000116 // This is the index of the first element of the 128-bit chunk
117 // we want.
118 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
119 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +0000120
Craig Topperb14940a2012-04-22 20:55:18 +0000121 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
Craig Topper703c38b2012-06-20 05:39:26 +0000122 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
123 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +0000124}
125
Craig Topper4c7972d2012-04-22 18:15:59 +0000126/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
127/// instructions. This is used because creating CONCAT_VECTOR nodes of
128/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
129/// large BUILD_VECTORS.
130static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
131 unsigned NumElems, SelectionDAG &DAG,
132 DebugLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000133 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
134 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000143 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000147 if (Subtarget->isTargetLinux())
148 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000149 if (Subtarget->isTargetELF())
150 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000151 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000152 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000153 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000154}
155
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000156X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000157 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000158 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000159 X86ScalarSSEf64 = Subtarget->hasSSE2();
160 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000161 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000164 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000165
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000167 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000168
169 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000170 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000171 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
172 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000173
Eric Christopherde5e1012011-03-11 01:05:58 +0000174 // For 64-bit since we have so many registers use the ILP scheduler, for
175 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000176 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000177 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000178 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000179 else if (Subtarget->is64Bit())
180 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000181 else
182 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000183 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000184
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000185 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000186 // Setup Windows compiler runtime calls.
187 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000188 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000189 setLibcallName(RTLIB::SREM_I64, "_allrem");
190 setLibcallName(RTLIB::UREM_I64, "_aullrem");
191 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000192 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000193 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000194 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
195 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
196 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000197
198 // The _ftol2 runtime function has an unusual calling conv, which
199 // is modeled by a special pseudo-instruction.
200 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
202 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
203 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000204 }
205
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000207 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000208 setUseUnderscoreSetJmp(false);
209 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000210 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000211 // MS runtime is weird: it exports _setjmp, but longjmp!
212 setUseUnderscoreSetJmp(true);
213 setUseUnderscoreLongJmp(false);
214 } else {
215 setUseUnderscoreSetJmp(true);
216 setUseUnderscoreLongJmp(true);
217 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000218
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000219 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000220 addRegisterClass(MVT::i8, &X86::GR8RegClass);
221 addRegisterClass(MVT::i16, &X86::GR16RegClass);
222 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000223 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000224 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
Owen Anderson825b72b2009-08-11 20:47:22 +0000226 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000227
Scott Michelfdc40a02009-02-17 22:15:04 +0000228 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000232 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
234 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000235
236 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
238 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
239 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000243
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000244 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
245 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000246 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
247 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
248 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000249
Evan Cheng25ab6902006-09-08 06:48:29 +0000250 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000252 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000253 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000254 // We have an algorithm for SSE2->double, and we turn this into a
255 // 64-bit FILD followed by conditional FADD for other targets.
256 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000257 // We have an algorithm for SSE2, and we turn this into a 64-bit
258 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000259 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000260 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000261
262 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
263 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000264 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
265 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000266
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000267 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000268 // SSE has no i16 to fp conversion, only i32
269 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000273 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
275 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000276 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000277 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
279 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000280 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000281
Dale Johannesen73328d12007-09-19 23:55:34 +0000282 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
283 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
285 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000286
Evan Cheng02568ff2006-01-30 22:13:22 +0000287 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
288 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
290 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000291
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000292 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000294 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000296 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
298 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000299 }
300
301 // Handle FP_TO_UINT by promoting the destination to a larger signed
302 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
304 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
305 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000306
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
309 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000310 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000311 // Since AVX is a superset of SSE3, only check for SSE here.
312 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000313 // Expand FP_TO_UINT into a select.
314 // FIXME: We would like to use a Custom expander here eventually to do
315 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000316 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000318 // With SSE3 we can use fisttpll to convert to a signed i64; without
319 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000323 if (isTargetFTOL()) {
324 // Use the _ftol2 runtime function, which has a pseudo-instruction
325 // to handle its weird calling convention.
326 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
327 }
328
Chris Lattner399610a2006-12-05 18:22:22 +0000329 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000330 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000331 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
332 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000333 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000335 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000336 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000337 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000338 }
Chris Lattner21f66852005-12-23 05:15:23 +0000339
Dan Gohmanb00ee212008-02-18 19:34:53 +0000340 // Scalar integer divide and remainder are lowered to use operations that
341 // produce two results, to match the available instructions. This exposes
342 // the two-result form to trivial CSE, which is able to combine x/y and x%y
343 // into a single instruction.
344 //
345 // Scalar integer multiply-high is also lowered to use two-result
346 // operations, to match the available instructions. However, plain multiply
347 // (low) operations are left as Legal, as there are single-result
348 // instructions for this in x86. Using the two-result multiply instructions
349 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000350 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000351 MVT VT = IntVTs[i];
352 setOperationAction(ISD::MULHS, VT, Expand);
353 setOperationAction(ISD::MULHU, VT, Expand);
354 setOperationAction(ISD::SDIV, VT, Expand);
355 setOperationAction(ISD::UDIV, VT, Expand);
356 setOperationAction(ISD::SREM, VT, Expand);
357 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000358
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000359 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000360 setOperationAction(ISD::ADDC, VT, Custom);
361 setOperationAction(ISD::ADDE, VT, Custom);
362 setOperationAction(ISD::SUBC, VT, Custom);
363 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000364 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000365
Owen Anderson825b72b2009-08-11 20:47:22 +0000366 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
367 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
368 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
369 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000370 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
373 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
374 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
375 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
376 setOperationAction(ISD::FREM , MVT::f32 , Expand);
377 setOperationAction(ISD::FREM , MVT::f64 , Expand);
378 setOperationAction(ISD::FREM , MVT::f80 , Expand);
379 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000380
Chandler Carruth77821022011-12-24 12:12:34 +0000381 // Promote the i8 variants and force them on up to i32 which has a shorter
382 // encoding.
383 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
385 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
386 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000387 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000388 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
390 if (Subtarget->is64Bit())
391 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000392 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000393 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
394 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
395 if (Subtarget->is64Bit())
396 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
397 }
Craig Topper37f21672011-10-11 06:44:02 +0000398
399 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000400 // When promoting the i8 variants, force them to i32 for a shorter
401 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000402 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000403 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
405 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000406 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
408 if (Subtarget->is64Bit())
409 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000410 } else {
411 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
412 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
413 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
415 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
416 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
417 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000418 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000419 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
420 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000421 }
422
Benjamin Kramer1292c222010-12-04 20:32:23 +0000423 if (Subtarget->hasPOPCNT()) {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
425 } else {
426 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
427 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
428 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
429 if (Subtarget->is64Bit())
430 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
431 }
432
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
434 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000435
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000436 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000438 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000439 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000440 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
443 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
444 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
445 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000446 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000447 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
449 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
450 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000451 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000453 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000454 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000456
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000457 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000458 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
459 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
460 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
461 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000462 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
464 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000465 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000466 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000467 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
468 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
469 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
470 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000471 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000472 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000473 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
475 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
476 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000477 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
479 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
480 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000481 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482
Craig Topper1accb7e2012-01-10 06:54:16 +0000483 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000484 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000485
Eric Christopher9a9d2752010-07-22 02:48:34 +0000486 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000487 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000488
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000489 // On X86 and X86-64, atomic operations are lowered to locked instructions.
490 // Locked instructions, in turn, have implicit fence semantics (all memory
491 // operations are flushed before issuing the locked instruction, and they
492 // are not buffered), so we can fold away the common pattern of
493 // fence-atomic-fence.
494 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000495
Mon P Wang63307c32008-05-05 19:05:59 +0000496 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000497 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000498 MVT VT = IntVTs[i];
499 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
500 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000501 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000502 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000503
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000504 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000505 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
511 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
512 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000513 }
514
Eli Friedman43f51ae2011-08-26 21:21:21 +0000515 if (Subtarget->hasCmpxchg16b()) {
516 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
517 }
518
Evan Cheng3c992d22006-03-07 02:02:57 +0000519 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000520 if (!Subtarget->isTargetDarwin() &&
521 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000522 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000524 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000525
Owen Anderson825b72b2009-08-11 20:47:22 +0000526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
528 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
529 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000530 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000531 setExceptionPointerRegister(X86::RAX);
532 setExceptionSelectorRegister(X86::RDX);
533 } else {
534 setExceptionPointerRegister(X86::EAX);
535 setExceptionSelectorRegister(X86::EDX);
536 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000537 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
538 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000539
Duncan Sands4a544a72011-09-06 13:37:06 +0000540 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
541 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000542
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000544
Nate Begemanacc398c2006-01-25 18:21:52 +0000545 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000546 setOperationAction(ISD::VASTART , MVT::Other, Custom);
547 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000548 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::VAARG , MVT::Other, Custom);
550 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000551 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000552 setOperationAction(ISD::VAARG , MVT::Other, Expand);
553 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000554 }
Evan Chengae642192007-03-02 23:16:35 +0000555
Owen Anderson825b72b2009-08-11 20:47:22 +0000556 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
557 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000558
559 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
560 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
561 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000562 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000563 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
564 MVT::i64 : MVT::i32, Custom);
565 else
566 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
567 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000568
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000569 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000570 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000571 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000572 addRegisterClass(MVT::f32, &X86::FR32RegClass);
573 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000574
Evan Cheng223547a2006-01-31 22:28:30 +0000575 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000576 setOperationAction(ISD::FABS , MVT::f64, Custom);
577 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000578
579 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 setOperationAction(ISD::FNEG , MVT::f64, Custom);
581 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000582
Evan Cheng68c47cb2007-01-05 07:55:56 +0000583 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
585 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000586
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000587 // Lower this to FGETSIGNx86 plus an AND.
588 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
589 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
590
Evan Chengd25e9e82006-02-02 00:28:23 +0000591 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 setOperationAction(ISD::FSIN , MVT::f64, Expand);
593 setOperationAction(ISD::FCOS , MVT::f64, Expand);
594 setOperationAction(ISD::FSIN , MVT::f32, Expand);
595 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000596
Chris Lattnera54aa942006-01-29 06:26:08 +0000597 // Expand FP immediates into loads from the stack, except for the special
598 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000599 addLegalFPImmediate(APFloat(+0.0)); // xorpd
600 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000601 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000602 // Use SSE for f32, x87 for f64.
603 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000604 addRegisterClass(MVT::f32, &X86::FR32RegClass);
605 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000606
607 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000609
610 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
Owen Anderson825b72b2009-08-11 20:47:22 +0000613 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000614
615 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000616 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
617 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000618
619 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::FSIN , MVT::f32, Expand);
621 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622
Nate Begemane1795842008-02-14 08:57:00 +0000623 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000624 addLegalFPImmediate(APFloat(+0.0f)); // xorps
625 addLegalFPImmediate(APFloat(+0.0)); // FLD0
626 addLegalFPImmediate(APFloat(+1.0)); // FLD1
627 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
628 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
629
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000630 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
632 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000634 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000635 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000636 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000637 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
638 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
641 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
642 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
643 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000644
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000645 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
647 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000648 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000649 addLegalFPImmediate(APFloat(+0.0)); // FLD0
650 addLegalFPImmediate(APFloat(+1.0)); // FLD1
651 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
652 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000653 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
654 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
655 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
656 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000657 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000658
Cameron Zwarich33390842011-07-08 21:39:21 +0000659 // We don't support FMA.
660 setOperationAction(ISD::FMA, MVT::f64, Expand);
661 setOperationAction(ISD::FMA, MVT::f32, Expand);
662
Dale Johannesen59a58732007-08-05 18:49:15 +0000663 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000664 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000665 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
667 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000669 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000670 addLegalFPImmediate(TmpFlt); // FLD0
671 TmpFlt.changeSign();
672 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000673
674 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000675 APFloat TmpFlt2(+1.0);
676 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
677 &ignored);
678 addLegalFPImmediate(TmpFlt2); // FLD1
679 TmpFlt2.changeSign();
680 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
681 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000682
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000683 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
685 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000686 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000687
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000688 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
689 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
690 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
691 setOperationAction(ISD::FRINT, MVT::f80, Expand);
692 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000693 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000694 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000695
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000696 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
698 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
699 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000700
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 setOperationAction(ISD::FLOG, MVT::f80, Expand);
702 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
703 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
704 setOperationAction(ISD::FEXP, MVT::f80, Expand);
705 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000706
Mon P Wangf007a8b2008-11-06 05:31:54 +0000707 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000708 // (for widening) or expand (for scalarization). Then we will selectively
709 // turn on ones that can be effectively codegen'd.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000710 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
711 VT <= MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
725 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
726 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000728 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
729 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +0000734 setOperationAction(ISD::FMA, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
742 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
743 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
744 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000745 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000746 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000747 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000748 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
751 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
752 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000754 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
761 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
762 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000764 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000765 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
766 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
767 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
768 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000769 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000770 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
771 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Dan Gohman2e141d72009-12-14 23:40:38 +0000772 setTruncStoreAction((MVT::SimpleValueType)VT,
773 (MVT::SimpleValueType)InnerVT, Expand);
774 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
775 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
776 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000777 }
778
Evan Chengc7ce29b2009-02-13 22:36:38 +0000779 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
780 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000781 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000782 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000784 }
785
Dale Johannesen0488fb62010-09-30 23:57:10 +0000786 // MMX-sized vectors (other than x86mmx) are expected to be expanded
787 // into smaller operations.
788 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
789 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
790 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
791 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
792 setOperationAction(ISD::AND, MVT::v8i8, Expand);
793 setOperationAction(ISD::AND, MVT::v4i16, Expand);
794 setOperationAction(ISD::AND, MVT::v2i32, Expand);
795 setOperationAction(ISD::AND, MVT::v1i64, Expand);
796 setOperationAction(ISD::OR, MVT::v8i8, Expand);
797 setOperationAction(ISD::OR, MVT::v4i16, Expand);
798 setOperationAction(ISD::OR, MVT::v2i32, Expand);
799 setOperationAction(ISD::OR, MVT::v1i64, Expand);
800 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
801 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
802 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
803 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
805 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
806 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
807 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
808 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
809 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
810 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
811 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
812 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000813 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
814 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
815 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
816 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000817
Craig Topper1accb7e2012-01-10 06:54:16 +0000818 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000819 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
827 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
828 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
829 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
830 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
831 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000832 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000833 }
834
Craig Topper1accb7e2012-01-10 06:54:16 +0000835 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000836 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000837
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000838 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
839 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000840 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
841 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
842 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
843 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000844
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
846 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
847 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
848 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
849 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
850 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
851 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
852 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
853 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
854 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
855 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
857 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
858 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
859 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
860 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000861
Nadav Rotem354efd82011-09-18 14:57:03 +0000862 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000863 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
864 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
865 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000866
Owen Anderson825b72b2009-08-11 20:47:22 +0000867 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
868 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
869 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
870 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
871 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000872
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
875 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
876 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
877 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
878
Evan Cheng2c3ae372006-04-12 21:21:57 +0000879 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000880 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000881 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000882 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000883 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000884 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000885 // Do not attempt to custom lower non-128-bit vectors
886 if (!VT.is128BitVector())
887 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 setOperationAction(ISD::BUILD_VECTOR,
889 VT.getSimpleVT().SimpleTy, Custom);
890 setOperationAction(ISD::VECTOR_SHUFFLE,
891 VT.getSimpleVT().SimpleTy, Custom);
892 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
893 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000894 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000895
Owen Anderson825b72b2009-08-11 20:47:22 +0000896 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
897 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
898 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
899 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
901 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000902
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
905 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000906 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000907
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000908 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000909 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000911 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000912
913 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000914 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000915 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000916
Owen Andersond6662ad2009-08-10 20:46:15 +0000917 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000918 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000919 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000921 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000922 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000923 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000925 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000927 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000930
Evan Cheng2c3ae372006-04-12 21:21:57 +0000931 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
933 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
934 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
935 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
938 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000939 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000940
Craig Topperd0a31172012-01-10 06:37:29 +0000941 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000942 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
943 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
944 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
945 setOperationAction(ISD::FRINT, MVT::f32, Legal);
946 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
947 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
948 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
949 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
950 setOperationAction(ISD::FRINT, MVT::f64, Legal);
951 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
952
Nate Begeman14d12ca2008-02-11 04:19:36 +0000953 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000954 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000955
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000956 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
958 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
959 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
960 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000961
Nate Begeman14d12ca2008-02-11 04:19:36 +0000962 // i8 and i16 vectors are custom , because the source register and source
963 // source memory operand types are not the same width. f32 vectors are
964 // custom since the immediate controlling the insert encodes additional
965 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
967 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
968 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
969 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000970
Owen Anderson825b72b2009-08-11 20:47:22 +0000971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
972 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
973 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
974 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975
Pete Coopera77214a2011-11-14 19:38:42 +0000976 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000977 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000979 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
980 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000981 }
982 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000983
Craig Topper1accb7e2012-01-10 06:54:16 +0000984 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000985 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000989 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000990
Nadav Rotem43012222011-05-11 08:12:09 +0000991 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000992 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000993
994 if (Subtarget->hasAVX2()) {
995 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
999 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
1000
1001 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
1002 } else {
1003 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1007 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1008
1009 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1010 }
Nadav Rotem43012222011-05-11 08:12:09 +00001011 }
1012
Craig Topperd0a31172012-01-10 06:37:29 +00001013 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001014 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001016 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Craig Topperc9099502012-04-20 06:31:50 +00001017 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1018 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1019 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1020 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1021 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1022 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001023
Owen Anderson825b72b2009-08-11 20:47:22 +00001024 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1026 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001027
Owen Anderson825b72b2009-08-11 20:47:22 +00001028 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1031 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1032 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1033 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001034
Owen Anderson825b72b2009-08-11 20:47:22 +00001035 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1038 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1039 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1040 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001041
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1043 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001044 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001045
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1049 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1050 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1051 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1057 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1058
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001059 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001060 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001061
Duncan Sands28b77e92011-09-06 19:07:46 +00001062 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1063 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1064 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1065 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001066
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001067 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1068 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1069 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1070
Craig Topperaaa643c2011-11-09 07:28:55 +00001071 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1072 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1073 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1074 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001075
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001076 if (Subtarget->hasFMA()) {
1077 setOperationAction(ISD::FMA, MVT::v8f32, Custom);
1078 setOperationAction(ISD::FMA, MVT::v4f64, Custom);
1079 setOperationAction(ISD::FMA, MVT::v4f32, Custom);
1080 setOperationAction(ISD::FMA, MVT::v2f64, Custom);
1081 setOperationAction(ISD::FMA, MVT::f32, Custom);
1082 setOperationAction(ISD::FMA, MVT::f64, Custom);
1083 }
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 if (Subtarget->hasAVX2()) {
1085 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1086 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1087 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1088 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001089
Craig Topperaaa643c2011-11-09 07:28:55 +00001090 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1091 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1092 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1093 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001094
Craig Topperaaa643c2011-11-09 07:28:55 +00001095 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1096 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1097 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001098 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001099
1100 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001101
1102 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1103 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1104
1105 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1106 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1107
1108 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001109 } else {
1110 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1111 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1112 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1113 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1114
1115 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1116 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1117 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1118 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1119
1120 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1121 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1122 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1123 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001124
1125 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1126 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1127
1128 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1129 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1130
1131 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001132 }
Craig Topper13894fa2011-08-24 06:14:18 +00001133
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001134 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001135 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1136 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001137 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1138 EVT VT = SVT;
1139
1140 // Extract subvector is special because the value type
1141 // (result) is 128-bit but the source is 256-bit wide.
1142 if (VT.is128BitVector())
1143 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1144
1145 // Do not attempt to custom lower other non-256-bit vectors
1146 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001147 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001148
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001149 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1150 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1151 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1152 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001153 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001155 }
1156
David Greene54d8eba2011-01-27 22:38:56 +00001157 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001158 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001159 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1160 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001161
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001162 // Do not attempt to promote non-256-bit vectors
1163 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001164 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001165
1166 setOperationAction(ISD::AND, SVT, Promote);
1167 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1168 setOperationAction(ISD::OR, SVT, Promote);
1169 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1170 setOperationAction(ISD::XOR, SVT, Promote);
1171 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1172 setOperationAction(ISD::LOAD, SVT, Promote);
1173 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1174 setOperationAction(ISD::SELECT, SVT, Promote);
1175 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001176 }
David Greene9b9838d2009-06-29 16:47:10 +00001177 }
1178
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001179 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1180 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001181 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1182 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001183 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1184 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001185 }
1186
Evan Cheng6be2c582006-04-05 23:38:46 +00001187 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001189 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001190
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001191
Eli Friedman962f5492010-06-02 19:35:46 +00001192 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1193 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001194 //
Eli Friedman962f5492010-06-02 19:35:46 +00001195 // FIXME: We really should do custom legalization for addition and
1196 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1197 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001198 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1199 // Add/Sub/Mul with overflow operations are custom lowered.
1200 MVT VT = IntVTs[i];
1201 setOperationAction(ISD::SADDO, VT, Custom);
1202 setOperationAction(ISD::UADDO, VT, Custom);
1203 setOperationAction(ISD::SSUBO, VT, Custom);
1204 setOperationAction(ISD::USUBO, VT, Custom);
1205 setOperationAction(ISD::SMULO, VT, Custom);
1206 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001207 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001208
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001209 // There are no 8-bit 3-address imul/mul instructions
1210 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1211 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001212
Evan Chengd54f2d52009-03-31 19:38:51 +00001213 if (!Subtarget->is64Bit()) {
1214 // These libcalls are not available in 32-bit.
1215 setLibcallName(RTLIB::SHL_I128, 0);
1216 setLibcallName(RTLIB::SRL_I128, 0);
1217 setLibcallName(RTLIB::SRA_I128, 0);
1218 }
1219
Evan Cheng206ee9d2006-07-07 08:33:52 +00001220 // We have target-specific dag combine patterns for the following nodes:
1221 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001222 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001223 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001224 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001225 setTargetDAGCombine(ISD::SHL);
1226 setTargetDAGCombine(ISD::SRA);
1227 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001228 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001229 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001230 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001231 setTargetDAGCombine(ISD::FADD);
1232 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001233 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001234 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001235 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001236 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001237 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001238 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001239 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001240 setTargetDAGCombine(ISD::TRUNCATE);
Nadav Rotema3540772012-04-23 21:53:37 +00001241 setTargetDAGCombine(ISD::UINT_TO_FP);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001242 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001243 setTargetDAGCombine(ISD::SETCC);
Nadav Rotema3540772012-04-23 21:53:37 +00001244 setTargetDAGCombine(ISD::FP_TO_SINT);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001245 if (Subtarget->is64Bit())
1246 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001247 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001248
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001249 computeRegisterProperties();
1250
Evan Cheng05219282011-01-06 06:52:41 +00001251 // On Darwin, -Os means optimize for size without hurting performance,
1252 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001253 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001254 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001255 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001256 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1257 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1258 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001259 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001260 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001261
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001262 // Predictable cmov don't hurt on atom because it's in-order.
1263 predictableSelectIsExpensive = !Subtarget->isAtom();
1264
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001265 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001266}
1267
Scott Michel5b8f82e2008-03-10 15:42:14 +00001268
Duncan Sands28b77e92011-09-06 19:07:46 +00001269EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1270 if (!VT.isVector()) return MVT::i8;
1271 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001272}
1273
1274
Evan Cheng29286502008-01-23 23:17:41 +00001275/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1276/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001277static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001278 if (MaxAlign == 16)
1279 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001280 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001281 if (VTy->getBitWidth() == 128)
1282 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001283 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001284 unsigned EltAlign = 0;
1285 getMaxByValAlign(ATy->getElementType(), EltAlign);
1286 if (EltAlign > MaxAlign)
1287 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001288 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001289 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1290 unsigned EltAlign = 0;
1291 getMaxByValAlign(STy->getElementType(i), EltAlign);
1292 if (EltAlign > MaxAlign)
1293 MaxAlign = EltAlign;
1294 if (MaxAlign == 16)
1295 break;
1296 }
1297 }
Evan Cheng29286502008-01-23 23:17:41 +00001298}
1299
1300/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1301/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001302/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1303/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001304unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001305 if (Subtarget->is64Bit()) {
1306 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001307 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001308 if (TyAlign > 8)
1309 return TyAlign;
1310 return 8;
1311 }
1312
Evan Cheng29286502008-01-23 23:17:41 +00001313 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001314 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001315 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001316 return Align;
1317}
Chris Lattner2b02a442007-02-25 08:29:00 +00001318
Evan Chengf0df0312008-05-15 08:39:06 +00001319/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001320/// and store operations as a result of memset, memcpy, and memmove
1321/// lowering. If DstAlign is zero that means it's safe to destination
1322/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1323/// means there isn't a need to check it against alignment requirement,
1324/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001325/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001326/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1327/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1328/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001329/// It returns EVT::Other if the type should be determined using generic
1330/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001331EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001332X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1333 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001334 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001335 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001336 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001337 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1338 // linux. This is because the stack realignment code can't handle certain
1339 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001340 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001341 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001342 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001343 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001344 (Subtarget->isUnalignedMemAccessFast() ||
1345 ((DstAlign == 0 || DstAlign >= 16) &&
1346 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001347 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001348 if (Subtarget->getStackAlignment() >= 32) {
1349 if (Subtarget->hasAVX2())
1350 return MVT::v8i32;
1351 if (Subtarget->hasAVX())
1352 return MVT::v8f32;
1353 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001354 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001355 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001356 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001357 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001358 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001359 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001360 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001361 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001362 // Do not use f64 to lower memcpy if source is string constant. It's
1363 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001364 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001365 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001366 }
Evan Chengf0df0312008-05-15 08:39:06 +00001367 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001368 return MVT::i64;
1369 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001370}
1371
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001372/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1373/// current function. The returned value is a member of the
1374/// MachineJumpTableInfo::JTEntryKind enum.
1375unsigned X86TargetLowering::getJumpTableEncoding() const {
1376 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1377 // symbol.
1378 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1379 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001380 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001381
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001382 // Otherwise, use the normal jump table encoding heuristics.
1383 return TargetLowering::getJumpTableEncoding();
1384}
1385
Chris Lattnerc64daab2010-01-26 05:02:42 +00001386const MCExpr *
1387X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1388 const MachineBasicBlock *MBB,
1389 unsigned uid,MCContext &Ctx) const{
1390 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1391 Subtarget->isPICStyleGOT());
1392 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1393 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001394 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1395 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001396}
1397
Evan Chengcc415862007-11-09 01:32:10 +00001398/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1399/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001400SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001401 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001402 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001403 // This doesn't have DebugLoc associated with it, but is not really the
1404 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001405 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001406 return Table;
1407}
1408
Chris Lattner589c6f62010-01-26 06:28:43 +00001409/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1410/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1411/// MCExpr.
1412const MCExpr *X86TargetLowering::
1413getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1414 MCContext &Ctx) const {
1415 // X86-64 uses RIP relative addressing based on the jump table label.
1416 if (Subtarget->isPICStyleRIPRel())
1417 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1418
1419 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001420 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001421}
1422
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001423// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001424std::pair<const TargetRegisterClass*, uint8_t>
1425X86TargetLowering::findRepresentativeClass(EVT VT) const{
1426 const TargetRegisterClass *RRC = 0;
1427 uint8_t Cost = 1;
1428 switch (VT.getSimpleVT().SimpleTy) {
1429 default:
1430 return TargetLowering::findRepresentativeClass(VT);
1431 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001432 RRC = Subtarget->is64Bit() ?
1433 (const TargetRegisterClass*)&X86::GR64RegClass :
1434 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001435 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001436 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001437 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001438 break;
1439 case MVT::f32: case MVT::f64:
1440 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1441 case MVT::v4f32: case MVT::v2f64:
1442 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1443 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001444 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001445 break;
1446 }
1447 return std::make_pair(RRC, Cost);
1448}
1449
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001450bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1451 unsigned &Offset) const {
1452 if (!Subtarget->isTargetLinux())
1453 return false;
1454
1455 if (Subtarget->is64Bit()) {
1456 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1457 Offset = 0x28;
1458 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1459 AddressSpace = 256;
1460 else
1461 AddressSpace = 257;
1462 } else {
1463 // %gs:0x14 on i386
1464 Offset = 0x14;
1465 AddressSpace = 256;
1466 }
1467 return true;
1468}
1469
1470
Chris Lattner2b02a442007-02-25 08:29:00 +00001471//===----------------------------------------------------------------------===//
1472// Return Value Calling Convention Implementation
1473//===----------------------------------------------------------------------===//
1474
Chris Lattner59ed56b2007-02-28 04:55:35 +00001475#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001476
Michael J. Spencerec38de22010-10-10 22:04:20 +00001477bool
Eric Christopher471e4222011-06-08 23:55:35 +00001478X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001479 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001480 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001481 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001482 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001483 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001484 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001485 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001486}
1487
Dan Gohman98ca4f22009-08-05 01:29:28 +00001488SDValue
1489X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001490 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001491 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001492 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001493 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 MachineFunction &MF = DAG.getMachineFunction();
1495 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner9774c912007-02-27 05:28:59 +00001497 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001498 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 RVLocs, *DAG.getContext());
1500 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001501
Evan Chengdcea1632010-02-04 02:40:39 +00001502 // Add the regs to the liveout set for the function.
1503 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1504 for (unsigned i = 0; i != RVLocs.size(); ++i)
1505 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1506 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001507
Dan Gohman475871a2008-07-27 21:46:04 +00001508 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001509
Dan Gohman475871a2008-07-27 21:46:04 +00001510 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001511 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1512 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001513 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1514 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001515
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001516 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001517 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1518 CCValAssign &VA = RVLocs[i];
1519 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001520 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001521 EVT ValVT = ValToCopy.getValueType();
1522
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001523 // Promote values to the appropriate types
1524 if (VA.getLocInfo() == CCValAssign::SExt)
1525 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1526 else if (VA.getLocInfo() == CCValAssign::ZExt)
1527 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1528 else if (VA.getLocInfo() == CCValAssign::AExt)
1529 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1530 else if (VA.getLocInfo() == CCValAssign::BCvt)
1531 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1532
Dale Johannesenc4510512010-09-24 19:05:48 +00001533 // If this is x86-64, and we disabled SSE, we can't return FP values,
1534 // or SSE or MMX vectors.
1535 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1536 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001537 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001538 report_fatal_error("SSE register return with SSE disabled");
1539 }
1540 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1541 // llvm-gcc has never done it right and no one has noticed, so this
1542 // should be OK for now.
1543 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001544 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001545 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001546
Chris Lattner447ff682008-03-11 03:23:40 +00001547 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1548 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001549 if (VA.getLocReg() == X86::ST0 ||
1550 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001551 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1552 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001553 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001554 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001555 RetOps.push_back(ValToCopy);
1556 // Don't emit a copytoreg.
1557 continue;
1558 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001559
Evan Cheng242b38b2009-02-23 09:03:22 +00001560 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1561 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001562 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001563 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001564 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001565 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001566 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1567 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001568 // If we don't have SSE2 available, convert to v4f32 so the generated
1569 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001570 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001571 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001572 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001573 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001574 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001575
Dale Johannesendd64c412009-02-04 00:33:20 +00001576 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001577 Flag = Chain.getValue(1);
1578 }
Dan Gohman61a92132008-04-21 23:59:07 +00001579
1580 // The x86-64 ABI for returning structs by value requires that we copy
1581 // the sret argument into %rax for the return. We saved the argument into
1582 // a virtual register in the entry block, so now we copy the value out
1583 // and into %rax.
1584 if (Subtarget->is64Bit() &&
1585 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1586 MachineFunction &MF = DAG.getMachineFunction();
1587 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1588 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001589 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001590 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001591 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001592
Dale Johannesendd64c412009-02-04 00:33:20 +00001593 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001594 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001595
1596 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001597 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Chris Lattner447ff682008-03-11 03:23:40 +00001600 RetOps[0] = Chain; // Update chain.
1601
1602 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001603 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001604 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001605
1606 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001607 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001608}
1609
Evan Chengbf010eb2012-04-10 01:51:00 +00001610bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001611 if (N->getNumValues() != 1)
1612 return false;
1613 if (!N->hasNUsesOfValue(1, 0))
1614 return false;
1615
Evan Chengbf010eb2012-04-10 01:51:00 +00001616 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001617 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001618 if (Copy->getOpcode() == ISD::CopyToReg) {
1619 // If the copy has a glue operand, we conservatively assume it isn't safe to
1620 // perform a tail call.
1621 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1622 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001623 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001624 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001625 return false;
1626
Evan Cheng1bf891a2010-12-01 22:59:46 +00001627 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001628 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001629 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001630 if (UI->getOpcode() != X86ISD::RET_FLAG)
1631 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001632 HasRet = true;
1633 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001634
Evan Chengbf010eb2012-04-10 01:51:00 +00001635 if (!HasRet)
1636 return false;
1637
1638 Chain = TCChain;
1639 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001640}
1641
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001642EVT
1643X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001644 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001645 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001646 // TODO: Is this also valid on 32-bit?
1647 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001648 ReturnMVT = MVT::i8;
1649 else
1650 ReturnMVT = MVT::i32;
1651
1652 EVT MinVT = getRegisterType(Context, ReturnMVT);
1653 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001654}
1655
Dan Gohman98ca4f22009-08-05 01:29:28 +00001656/// LowerCallResult - Lower the result values of a call into the
1657/// appropriate copies out of appropriate physical registers.
1658///
1659SDValue
1660X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001661 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662 const SmallVectorImpl<ISD::InputArg> &Ins,
1663 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001664 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001665
Chris Lattnere32bbf62007-02-28 07:09:55 +00001666 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001667 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001668 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001669 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001670 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001671 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001672
Chris Lattner3085e152007-02-25 08:59:22 +00001673 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001674 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001675 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001676 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001677
Torok Edwin3f142c32009-02-01 18:15:56 +00001678 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001679 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001680 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001681 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001682 }
1683
Evan Cheng79fb3b42009-02-20 20:43:02 +00001684 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001685
1686 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001687 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001688 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001689 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001690 // instead.
1691 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1692 // If we prefer to use the value in xmm registers, copy it out as f80 and
1693 // use a truncate to move it from fp stack reg to xmm reg.
1694 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001695 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001696 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1697 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001698 Val = Chain.getValue(0);
1699
1700 // Round the f80 to the right size, which also moves it to the appropriate
1701 // xmm register.
1702 if (CopyVT != VA.getValVT())
1703 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1704 // This truncation won't change the value.
1705 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001706 } else {
1707 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1708 CopyVT, InFlag).getValue(1);
1709 Val = Chain.getValue(0);
1710 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001711 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001713 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001714
Dan Gohman98ca4f22009-08-05 01:29:28 +00001715 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001716}
1717
1718
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001719//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001720// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001721//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001722// StdCall calling convention seems to be standard for many Windows' API
1723// routines and around. It differs from C calling convention just a little:
1724// callee should clean up the stack, not caller. Symbols should be also
1725// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001726// For info on fast calling convention see Fast Calling Convention (tail call)
1727// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001728
Dan Gohman98ca4f22009-08-05 01:29:28 +00001729/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001730/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001731enum StructReturnType {
1732 NotStructReturn,
1733 RegStructReturn,
1734 StackStructReturn
1735};
1736static StructReturnType
1737callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001738 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001739 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001740
Rafael Espindola1cee7102012-07-25 13:41:10 +00001741 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
1742 if (!Flags.isSRet())
1743 return NotStructReturn;
1744 if (Flags.isInReg())
1745 return RegStructReturn;
1746 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001747}
1748
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001749/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001750/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00001751static StructReturnType
1752argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001753 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00001754 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001755
Rafael Espindola1cee7102012-07-25 13:41:10 +00001756 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
1757 if (!Flags.isSRet())
1758 return NotStructReturn;
1759 if (Flags.isInReg())
1760 return RegStructReturn;
1761 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00001762}
1763
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001764/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1765/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001766/// the specific parameter attribute. The copy will be passed as a byval
1767/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001768static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001769CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001770 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1771 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001772 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001773
Dale Johannesendd64c412009-02-04 00:33:20 +00001774 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001775 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001776 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001777}
1778
Chris Lattner29689432010-03-11 00:22:57 +00001779/// IsTailCallConvention - Return true if the calling convention is one that
1780/// supports tail call optimization.
1781static bool IsTailCallConvention(CallingConv::ID CC) {
1782 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1783}
1784
Evan Cheng485fafc2011-03-21 01:19:09 +00001785bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001786 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001787 return false;
1788
1789 CallSite CS(CI);
1790 CallingConv::ID CalleeCC = CS.getCallingConv();
1791 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1792 return false;
1793
1794 return true;
1795}
1796
Evan Cheng0c439eb2010-01-27 00:07:07 +00001797/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1798/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001799static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1800 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001801 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001802}
1803
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804SDValue
1805X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001806 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001807 const SmallVectorImpl<ISD::InputArg> &Ins,
1808 DebugLoc dl, SelectionDAG &DAG,
1809 const CCValAssign &VA,
1810 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001811 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001812 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001813 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001814 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1815 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001816 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001817 EVT ValVT;
1818
1819 // If value is passed by pointer we have address passed instead of the value
1820 // itself.
1821 if (VA.getLocInfo() == CCValAssign::Indirect)
1822 ValVT = VA.getLocVT();
1823 else
1824 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001825
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001826 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001827 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001828 // In case of tail call optimization mark all arguments mutable. Since they
1829 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001830 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001831 unsigned Bytes = Flags.getByValSize();
1832 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1833 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001834 return DAG.getFrameIndex(FI, getPointerTy());
1835 } else {
1836 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001837 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001838 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1839 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001840 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001841 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001842 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001843}
1844
Dan Gohman475871a2008-07-27 21:46:04 +00001845SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001846X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001847 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001848 bool isVarArg,
1849 const SmallVectorImpl<ISD::InputArg> &Ins,
1850 DebugLoc dl,
1851 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001852 SmallVectorImpl<SDValue> &InVals)
1853 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001854 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001856
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 const Function* Fn = MF.getFunction();
1858 if (Fn->hasExternalLinkage() &&
1859 Subtarget->isTargetCygMing() &&
1860 Fn->getName() == "main")
1861 FuncInfo->setForceFramePointer(true);
1862
Evan Cheng1bc78042006-04-26 01:20:17 +00001863 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001864 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001865 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001866 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001867
Chris Lattner29689432010-03-11 00:22:57 +00001868 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1869 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001870
Chris Lattner638402b2007-02-28 07:00:42 +00001871 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001873 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001875
1876 // Allocate shadow area for Win64
1877 if (IsWin64) {
1878 CCInfo.AllocateStack(32, 8);
1879 }
1880
Duncan Sands45907662010-10-31 13:21:44 +00001881 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001882
Chris Lattnerf39f7712007-02-28 05:46:49 +00001883 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001885 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1886 CCValAssign &VA = ArgLocs[i];
1887 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1888 // places.
1889 assert(VA.getValNo() != LastVal &&
1890 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001891 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001893
Chris Lattnerf39f7712007-02-28 05:46:49 +00001894 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001895 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001896 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00001898 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00001900 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001901 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00001902 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00001904 RC = &X86::FR64RegClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001905 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
Craig Topperc9099502012-04-20 06:31:50 +00001906 RC = &X86::VR256RegClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001907 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Craig Topperc9099502012-04-20 06:31:50 +00001908 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001909 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00001910 RC = &X86::VR64RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001911 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001912 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001913
Devang Patel68e6bee2011-02-21 23:21:26 +00001914 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001916
Chris Lattnerf39f7712007-02-28 05:46:49 +00001917 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1918 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1919 // right size.
1920 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001921 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001922 DAG.getValueType(VA.getValVT()));
1923 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001924 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001925 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001926 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001927 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001928
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001929 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001930 // Handle MMX values passed in XMM regs.
1931 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001932 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1933 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001934 } else
1935 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001936 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001937 } else {
1938 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001939 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001940 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001941
1942 // If value is passed via pointer - do a load.
1943 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001944 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001945 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001946
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001948 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001949
Dan Gohman61a92132008-04-21 23:59:07 +00001950 // The x86-64 ABI for returning structs by value requires that we copy
1951 // the sret argument into %rax for the return. Save the argument into
1952 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001953 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001954 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1955 unsigned Reg = FuncInfo->getSRetReturnReg();
1956 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001957 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001958 FuncInfo->setSRetReturnReg(Reg);
1959 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001960 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001961 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001962 }
1963
Chris Lattnerf39f7712007-02-28 05:46:49 +00001964 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001965 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001966 if (FuncIsMadeTailCallSafe(CallConv,
1967 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001968 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001969
Evan Cheng1bc78042006-04-26 01:20:17 +00001970 // If the function takes variable number of arguments, make a frame index for
1971 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001972 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001973 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1974 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001975 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 }
1977 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001978 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1979
1980 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001981 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001982 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001983 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001984 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001985 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1986 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001987 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001988 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1989 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1990 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001991 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001992 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001993
1994 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001995 // The XMM registers which might contain var arg parameters are shadowed
1996 // in their paired GPR. So we only need to save the GPR to their home
1997 // slots.
1998 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001999 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002000 } else {
2001 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2002 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002003
Chad Rosier30450e82011-12-22 22:35:21 +00002004 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2005 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002006 }
2007 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2008 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002009
Devang Patel578efa92009-06-05 21:57:13 +00002010 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002011 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002012 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002013 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2014 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002015 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002016 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002017 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002018 // Kernel mode asks for SSE to be disabled, so don't push them
2019 // on the stack.
2020 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002021
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002022 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002023 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002024 // Get to the caller-allocated home save location. Add 8 to account
2025 // for the return address.
2026 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002027 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002028 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002029 // Fixup to set vararg frame on shadow area (4 x i64).
2030 if (NumIntRegs < 4)
2031 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002032 } else {
2033 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002034 // registers, then we must store them to their spots on the stack so
2035 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002036 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2037 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2038 FuncInfo->setRegSaveFrameIndex(
2039 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002040 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002041 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002042
Gordon Henriksen86737662008-01-05 16:56:59 +00002043 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002045 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2046 getPointerTy());
2047 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002048 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002049 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2050 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002051 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002052 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002053 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002055 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002056 MachinePointerInfo::getFixedStack(
2057 FuncInfo->getRegSaveFrameIndex(), Offset),
2058 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002059 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002060 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002062
Dan Gohmanface41a2009-08-16 21:24:25 +00002063 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2064 // Now store the XMM (fp + vector) parameter registers.
2065 SmallVector<SDValue, 11> SaveXMMOps;
2066 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002067
Craig Topperc9099502012-04-20 06:31:50 +00002068 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002069 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2070 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002071
Dan Gohman1e93df62010-04-17 14:41:14 +00002072 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2073 FuncInfo->getRegSaveFrameIndex()));
2074 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2075 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002076
Dan Gohmanface41a2009-08-16 21:24:25 +00002077 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002078 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002079 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002080 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2081 SaveXMMOps.push_back(Val);
2082 }
2083 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2084 MVT::Other,
2085 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002086 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002087
2088 if (!MemOps.empty())
2089 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2090 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002091 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002093
Gordon Henriksen86737662008-01-05 16:56:59 +00002094 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002095 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2096 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002097 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002098 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002099 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002100 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002101 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002102 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002103 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002104 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002105
Gordon Henriksen86737662008-01-05 16:56:59 +00002106 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002107 // RegSaveFrameIndex is X86-64 only.
2108 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002109 if (CallConv == CallingConv::X86_FastCall ||
2110 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002111 // fastcc functions can't have varargs.
2112 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002113 }
Evan Cheng25caf632006-05-23 21:06:34 +00002114
Rafael Espindola76927d752011-08-30 19:39:58 +00002115 FuncInfo->setArgumentStackSize(StackSize);
2116
Dan Gohman98ca4f22009-08-05 01:29:28 +00002117 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002118}
2119
Dan Gohman475871a2008-07-27 21:46:04 +00002120SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002121X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2122 SDValue StackPtr, SDValue Arg,
2123 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002124 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002125 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002126 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002127 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002128 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002129 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002130 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002131
2132 return DAG.getStore(Chain, dl, Arg, PtrOff,
2133 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002134 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002135}
2136
Bill Wendling64e87322009-01-16 19:25:27 +00002137/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002138/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002139SDValue
2140X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002141 SDValue &OutRetAddr, SDValue Chain,
2142 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002143 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002144 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002145 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002146 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002147
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002148 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002149 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002150 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002151 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002152}
2153
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002154/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002155/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002156static SDValue
2157EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002158 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002159 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002160 // Store the return address to the appropriate stack slot.
2161 if (!FPDiff) return Chain;
2162 // Calculate the new stack slot for the return address.
2163 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002164 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002165 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002166 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002167 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002168 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002169 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002170 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002171 return Chain;
2172}
2173
Dan Gohman98ca4f22009-08-05 01:29:28 +00002174SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002175X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002176 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002177 SelectionDAG &DAG = CLI.DAG;
2178 DebugLoc &dl = CLI.DL;
2179 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2180 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2181 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2182 SDValue Chain = CLI.Chain;
2183 SDValue Callee = CLI.Callee;
2184 CallingConv::ID CallConv = CLI.CallConv;
2185 bool &isTailCall = CLI.IsTailCall;
2186 bool isVarArg = CLI.IsVarArg;
2187
Dan Gohman98ca4f22009-08-05 01:29:28 +00002188 MachineFunction &MF = DAG.getMachineFunction();
2189 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002190 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002191 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002192 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002193 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194
Nick Lewycky22de16d2012-01-19 00:34:10 +00002195 if (MF.getTarget().Options.DisableTailCalls)
2196 isTailCall = false;
2197
Evan Cheng5f941932010-02-05 02:21:12 +00002198 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002199 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002200 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002201 isVarArg, SR != NotStructReturn,
2202 MF.getFunction()->hasStructRetAttr(),
2203 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002204
2205 // Sibcalls are automatically detected tailcalls which do not require
2206 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002207 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002208 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002209
2210 if (isTailCall)
2211 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002212 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002213
Chris Lattner29689432010-03-11 00:22:57 +00002214 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2215 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002216
Chris Lattner638402b2007-02-28 07:00:42 +00002217 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002218 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002219 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002221
2222 // Allocate shadow area for Win64
2223 if (IsWin64) {
2224 CCInfo.AllocateStack(32, 8);
2225 }
2226
Duncan Sands45907662010-10-31 13:21:44 +00002227 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002228
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 // Get a count of how many bytes are to be pushed on the stack.
2230 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002231 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002232 // This is a sibcall. The memory operands are available in caller's
2233 // own caller's stack.
2234 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002235 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2236 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002237 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002238
Gordon Henriksen86737662008-01-05 16:56:59 +00002239 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002240 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002241 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002242 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002243 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2244 FPDiff = NumBytesCallerPushed - NumBytes;
2245
2246 // Set the delta of movement of the returnaddr stackslot.
2247 // But only set if delta is greater than previous delta.
2248 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2249 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2250 }
2251
Evan Chengf22f9b32010-02-06 03:28:46 +00002252 if (!IsSibcall)
2253 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002254
Dan Gohman475871a2008-07-27 21:46:04 +00002255 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002256 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002257 if (isTailCall && FPDiff)
2258 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2259 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002260
Dan Gohman475871a2008-07-27 21:46:04 +00002261 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2262 SmallVector<SDValue, 8> MemOpChains;
2263 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002264
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002265 // Walk the register/memloc assignments, inserting copies/loads. In the case
2266 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002267 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2268 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002269 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002270 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002271 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002272 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002273
Chris Lattner423c5f42007-02-28 05:31:48 +00002274 // Promote the value if needed.
2275 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002276 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002277 case CCValAssign::Full: break;
2278 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002279 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002280 break;
2281 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002282 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002283 break;
2284 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002285 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2286 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002287 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2289 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002290 } else
2291 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2292 break;
2293 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002294 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002295 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002296 case CCValAssign::Indirect: {
2297 // Store the argument.
2298 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002299 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002300 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002301 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002302 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002303 Arg = SpillSlot;
2304 break;
2305 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002306 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002307
Chris Lattner423c5f42007-02-28 05:31:48 +00002308 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002309 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2310 if (isVarArg && IsWin64) {
2311 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2312 // shadow reg if callee is a varargs function.
2313 unsigned ShadowReg = 0;
2314 switch (VA.getLocReg()) {
2315 case X86::XMM0: ShadowReg = X86::RCX; break;
2316 case X86::XMM1: ShadowReg = X86::RDX; break;
2317 case X86::XMM2: ShadowReg = X86::R8; break;
2318 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002319 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002320 if (ShadowReg)
2321 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002322 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002323 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002324 assert(VA.isMemLoc());
2325 if (StackPtr.getNode() == 0)
2326 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2327 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2328 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002329 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002330 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002331
Evan Cheng32fe1032006-05-25 00:59:30 +00002332 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002334 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002335
Chris Lattner88e1fd52009-07-09 04:24:46 +00002336 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002337 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2338 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002339 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002340 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
2341 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002342 } else {
2343 // If we are tail calling and generating PIC/GOT style code load the
2344 // address of the callee into ECX. The value in ecx is used as target of
2345 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2346 // for tail calls on PIC/GOT architectures. Normally we would just put the
2347 // address of GOT into ebx and then call target@PLT. But for tail calls
2348 // ebx would be restored (since ebx is callee saved) before jumping to the
2349 // target@PLT.
2350
2351 // Note: The actual moving to ECX is done further down.
2352 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2353 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2354 !G->getGlobal()->hasProtectedVisibility())
2355 Callee = LowerGlobalAddress(Callee, DAG);
2356 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002357 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002358 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002359 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002360
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002361 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002362 // From AMD64 ABI document:
2363 // For calls that may call functions that use varargs or stdargs
2364 // (prototype-less calls or calls to functions containing ellipsis (...) in
2365 // the declaration) %al is used as hidden argument to specify the number
2366 // of SSE registers used. The contents of %al do not need to match exactly
2367 // the number of registers, but must be an ubound on the number of SSE
2368 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002369
Gordon Henriksen86737662008-01-05 16:56:59 +00002370 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002371 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002372 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2373 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2374 };
2375 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002376 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002377 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002378
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002379 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2380 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002381 }
2382
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002383 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002384 if (isTailCall) {
2385 // Force all the incoming stack arguments to be loaded from the stack
2386 // before any new outgoing arguments are stored to the stack, because the
2387 // outgoing stack slots may alias the incoming argument stack slots, and
2388 // the alias isn't otherwise explicit. This is slightly more conservative
2389 // than necessary, because it means that each store effectively depends
2390 // on every argument instead of just those arguments it would clobber.
2391 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2392
Dan Gohman475871a2008-07-27 21:46:04 +00002393 SmallVector<SDValue, 8> MemOpChains2;
2394 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002396 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002397 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2398 CCValAssign &VA = ArgLocs[i];
2399 if (VA.isRegLoc())
2400 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002401 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002402 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002403 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002404 // Create frame index.
2405 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002406 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002407 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002408 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002409
Duncan Sands276dcbd2008-03-21 09:14:45 +00002410 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002411 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002412 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002413 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002414 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002415 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002416 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002417
Dan Gohman98ca4f22009-08-05 01:29:28 +00002418 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2419 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002420 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002421 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002422 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002423 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002424 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002425 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002426 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002427 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002428 }
2429 }
2430
2431 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002433 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002434
2435 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002436 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002437 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002438 }
2439
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002440 // Build a sequence of copy-to-reg nodes chained together with token chain
2441 // and flag operands which copy the outgoing args into registers.
2442 SDValue InFlag;
2443 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2444 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2445 RegsToPass[i].second, InFlag);
2446 InFlag = Chain.getValue(1);
2447 }
2448
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002449 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2450 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2451 // In the 64-bit large code model, we have to make all calls
2452 // through a register, since the call instruction's 32-bit
2453 // pc-relative offset may not be large enough to hold the whole
2454 // address.
2455 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002456 // If the callee is a GlobalAddress node (quite common, every direct call
2457 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2458 // it.
2459
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002460 // We should use extra load for direct calls to dllimported functions in
2461 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002462 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002463 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002464 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002465 bool ExtraLoad = false;
2466 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002467
Chris Lattner48a7d022009-07-09 05:02:21 +00002468 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2469 // external symbols most go through the PLT in PIC mode. If the symbol
2470 // has hidden or protected visibility, or if it is static or local, then
2471 // we don't need to use the PLT - we can directly call it.
2472 if (Subtarget->isTargetELF() &&
2473 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002474 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002476 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002477 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002478 (!Subtarget->getTargetTriple().isMacOSX() ||
2479 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002480 // PC-relative references to external symbols should go through $stub,
2481 // unless we're building with the leopard linker or later, which
2482 // automatically synthesizes these stubs.
2483 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002484 } else if (Subtarget->isPICStyleRIPRel() &&
2485 isa<Function>(GV) &&
2486 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2487 // If the function is marked as non-lazy, generate an indirect call
2488 // which loads from the GOT directly. This avoids runtime overhead
2489 // at the cost of eager binding (and one extra byte of encoding).
2490 OpFlags = X86II::MO_GOTPCREL;
2491 WrapperKind = X86ISD::WrapperRIP;
2492 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002493 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002494
Devang Patel0d881da2010-07-06 22:08:15 +00002495 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002496 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002497
2498 // Add a wrapper if needed.
2499 if (WrapperKind != ISD::DELETED_NODE)
2500 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2501 // Add extra indirection if needed.
2502 if (ExtraLoad)
2503 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2504 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002505 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002506 }
Bill Wendling056292f2008-09-16 21:48:12 +00002507 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002508 unsigned char OpFlags = 0;
2509
Evan Cheng1bf891a2010-12-01 22:59:46 +00002510 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2511 // external symbols should go through the PLT.
2512 if (Subtarget->isTargetELF() &&
2513 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2514 OpFlags = X86II::MO_PLT;
2515 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002516 (!Subtarget->getTargetTriple().isMacOSX() ||
2517 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002518 // PC-relative references to external symbols should go through $stub,
2519 // unless we're building with the leopard linker or later, which
2520 // automatically synthesizes these stubs.
2521 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002522 }
Eric Christopherfd179292009-08-27 18:07:15 +00002523
Chris Lattner48a7d022009-07-09 05:02:21 +00002524 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2525 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002526 }
2527
Chris Lattnerd96d0722007-02-25 06:40:16 +00002528 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002529 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002530 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002531
Evan Chengf22f9b32010-02-06 03:28:46 +00002532 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002533 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2534 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002535 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002536 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002537
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002538 Ops.push_back(Chain);
2539 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002540
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002542 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002543
Gordon Henriksen86737662008-01-05 16:56:59 +00002544 // Add argument registers to the end of the list so that they are known live
2545 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002546 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2547 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2548 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002549
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002550 // Add a register mask operand representing the call-preserved registers.
2551 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2552 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2553 assert(Mask && "Missing call preserved mask for calling convention");
2554 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002555
Gabor Greifba36cb52008-08-28 21:40:38 +00002556 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002557 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002558
Dan Gohman98ca4f22009-08-05 01:29:28 +00002559 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002560 // We used to do:
2561 //// If this is the first return lowered for this function, add the regs
2562 //// to the liveout set for the function.
2563 // This isn't right, although it's probably harmless on x86; liveouts
2564 // should be computed from returns not tail calls. Consider a void
2565 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002566 return DAG.getNode(X86ISD::TC_RETURN, dl,
2567 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002568 }
2569
Dale Johannesenace16102009-02-03 19:33:06 +00002570 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002571 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002572
Chris Lattner2d297092006-05-23 18:50:38 +00002573 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002574 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002575 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2576 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002577 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002578 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002579 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002580 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002581 // pops the hidden struct pointer, so we have to push it back.
2582 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002583 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002584 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002585 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002586 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002587
Gordon Henriksenae636f82008-01-03 16:47:34 +00002588 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002589 if (!IsSibcall) {
2590 Chain = DAG.getCALLSEQ_END(Chain,
2591 DAG.getIntPtrConstant(NumBytes, true),
2592 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2593 true),
2594 InFlag);
2595 InFlag = Chain.getValue(1);
2596 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002597
Chris Lattner3085e152007-02-25 08:59:22 +00002598 // Handle result values, copying them out of physregs into vregs that we
2599 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002600 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2601 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002602}
2603
Evan Cheng25ab6902006-09-08 06:48:29 +00002604
2605//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002606// Fast Calling Convention (tail call) implementation
2607//===----------------------------------------------------------------------===//
2608
2609// Like std call, callee cleans arguments, convention except that ECX is
2610// reserved for storing the tail called function address. Only 2 registers are
2611// free for argument passing (inreg). Tail call optimization is performed
2612// provided:
2613// * tailcallopt is enabled
2614// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002615// On X86_64 architecture with GOT-style position independent code only local
2616// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002617// To keep the stack aligned according to platform abi the function
2618// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2619// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002620// If a tail called function callee has more arguments than the caller the
2621// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002622// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002623// original REtADDR, but before the saved framepointer or the spilled registers
2624// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2625// stack layout:
2626// arg1
2627// arg2
2628// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002629// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002630// move area ]
2631// (possible EBP)
2632// ESI
2633// EDI
2634// local1 ..
2635
2636/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2637/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002638unsigned
2639X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2640 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002641 MachineFunction &MF = DAG.getMachineFunction();
2642 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002643 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002644 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002645 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002646 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002647 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002648 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2649 // Number smaller than 12 so just add the difference.
2650 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2651 } else {
2652 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002653 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002654 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002655 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002656 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002657}
2658
Evan Cheng5f941932010-02-05 02:21:12 +00002659/// MatchingStackOffset - Return true if the given stack call argument is
2660/// already available in the same position (relatively) of the caller's
2661/// incoming argument stack.
2662static
2663bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2664 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2665 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2667 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002668 if (Arg.getOpcode() == ISD::CopyFromReg) {
2669 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002670 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002671 return false;
2672 MachineInstr *Def = MRI->getVRegDef(VR);
2673 if (!Def)
2674 return false;
2675 if (!Flags.isByVal()) {
2676 if (!TII->isLoadFromStackSlot(Def, FI))
2677 return false;
2678 } else {
2679 unsigned Opcode = Def->getOpcode();
2680 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2681 Def->getOperand(1).isFI()) {
2682 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002683 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002684 } else
2685 return false;
2686 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002687 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2688 if (Flags.isByVal())
2689 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002690 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002691 // define @foo(%struct.X* %A) {
2692 // tail call @bar(%struct.X* byval %A)
2693 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002694 return false;
2695 SDValue Ptr = Ld->getBasePtr();
2696 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2697 if (!FINode)
2698 return false;
2699 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002700 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002701 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002702 FI = FINode->getIndex();
2703 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002704 } else
2705 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002706
Evan Cheng4cae1332010-03-05 08:38:04 +00002707 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002708 if (!MFI->isFixedObjectIndex(FI))
2709 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002710 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002711}
2712
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2714/// for tail call optimization. Targets which want to do tail call
2715/// optimization should implement this function.
2716bool
2717X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002718 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002719 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002720 bool isCalleeStructRet,
2721 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002722 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002723 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002724 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002726 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002727 CalleeCC != CallingConv::C)
2728 return false;
2729
Evan Cheng7096ae42010-01-29 06:45:59 +00002730 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002731 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002732 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002733 CallingConv::ID CallerCC = CallerF->getCallingConv();
2734 bool CCMatch = CallerCC == CalleeCC;
2735
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002736 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002737 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002738 return true;
2739 return false;
2740 }
2741
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002742 // Look for obvious safe cases to perform tail call optimization that do not
2743 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002744
Evan Cheng2c12cb42010-03-26 16:26:03 +00002745 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2746 // emit a special epilogue.
2747 if (RegInfo->needsStackRealignment(MF))
2748 return false;
2749
Evan Chenga375d472010-03-15 18:54:48 +00002750 // Also avoid sibcall optimization if either caller or callee uses struct
2751 // return semantics.
2752 if (isCalleeStructRet || isCallerStructRet)
2753 return false;
2754
Chad Rosier2416da32011-06-24 21:15:36 +00002755 // An stdcall caller is expected to clean up its arguments; the callee
2756 // isn't going to do that.
2757 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2758 return false;
2759
Chad Rosier871f6642011-05-18 19:59:50 +00002760 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002761 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002762 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002763
2764 // Optimizing for varargs on Win64 is unlikely to be safe without
2765 // additional testing.
2766 if (Subtarget->isTargetWin64())
2767 return false;
2768
Chad Rosier871f6642011-05-18 19:59:50 +00002769 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002770 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002771 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002772
Chad Rosier871f6642011-05-18 19:59:50 +00002773 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2774 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2775 if (!ArgLocs[i].isRegLoc())
2776 return false;
2777 }
2778
Chad Rosier30450e82011-12-22 22:35:21 +00002779 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2780 // stack. Therefore, if it's not used by the call it is not safe to optimize
2781 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002782 bool Unused = false;
2783 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2784 if (!Ins[i].Used) {
2785 Unused = true;
2786 break;
2787 }
2788 }
2789 if (Unused) {
2790 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002791 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002792 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002793 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002794 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002795 CCValAssign &VA = RVLocs[i];
2796 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2797 return false;
2798 }
2799 }
2800
Evan Cheng13617962010-04-30 01:12:32 +00002801 // If the calling conventions do not match, then we'd better make sure the
2802 // results are returned in the same way as what the caller expects.
2803 if (!CCMatch) {
2804 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002805 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002806 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002807 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2808
2809 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002810 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002811 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002812 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2813
2814 if (RVLocs1.size() != RVLocs2.size())
2815 return false;
2816 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2817 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2818 return false;
2819 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2820 return false;
2821 if (RVLocs1[i].isRegLoc()) {
2822 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2823 return false;
2824 } else {
2825 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2826 return false;
2827 }
2828 }
2829 }
2830
Evan Chenga6bff982010-01-30 01:22:00 +00002831 // If the callee takes no arguments then go on to check the results of the
2832 // call.
2833 if (!Outs.empty()) {
2834 // Check if stack adjustment is needed. For now, do not do this if any
2835 // argument is passed on the stack.
2836 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002837 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00002838 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002839
2840 // Allocate shadow area for Win64
2841 if (Subtarget->isTargetWin64()) {
2842 CCInfo.AllocateStack(32, 8);
2843 }
2844
Duncan Sands45907662010-10-31 13:21:44 +00002845 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002846 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002847 MachineFunction &MF = DAG.getMachineFunction();
2848 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2849 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002850
2851 // Check if the arguments are already laid out in the right way as
2852 // the caller's fixed stack objects.
2853 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002854 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2855 const X86InstrInfo *TII =
2856 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002857 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2858 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002859 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002860 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002861 if (VA.getLocInfo() == CCValAssign::Indirect)
2862 return false;
2863 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002864 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2865 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002866 return false;
2867 }
2868 }
2869 }
Evan Cheng9c044672010-05-29 01:35:22 +00002870
2871 // If the tailcall address may be in a register, then make sure it's
2872 // possible to register allocate for it. In 32-bit, the call address can
2873 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002874 // callee-saved registers are restored. These happen to be the same
2875 // registers used to pass 'inreg' arguments so watch out for those.
2876 if (!Subtarget->is64Bit() &&
2877 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002878 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002879 unsigned NumInRegs = 0;
2880 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2881 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002882 if (!VA.isRegLoc())
2883 continue;
2884 unsigned Reg = VA.getLocReg();
2885 switch (Reg) {
2886 default: break;
2887 case X86::EAX: case X86::EDX: case X86::ECX:
2888 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002889 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002890 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002891 }
2892 }
2893 }
Evan Chenga6bff982010-01-30 01:22:00 +00002894 }
Evan Chengb1712452010-01-27 06:25:16 +00002895
Evan Cheng86809cc2010-02-03 03:28:02 +00002896 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002897}
2898
Dan Gohman3df24e62008-09-03 23:12:08 +00002899FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00002900X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
2901 const TargetLibraryInfo *libInfo) const {
2902 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002903}
2904
2905
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002906//===----------------------------------------------------------------------===//
2907// Other Lowering Hooks
2908//===----------------------------------------------------------------------===//
2909
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002910static bool MayFoldLoad(SDValue Op) {
2911 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2912}
2913
2914static bool MayFoldIntoStore(SDValue Op) {
2915 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2916}
2917
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002918static bool isTargetShuffle(unsigned Opcode) {
2919 switch(Opcode) {
2920 default: return false;
2921 case X86ISD::PSHUFD:
2922 case X86ISD::PSHUFHW:
2923 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002924 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002925 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002926 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002927 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002928 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002929 case X86ISD::MOVLPS:
2930 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002931 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002932 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002933 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002934 case X86ISD::MOVSS:
2935 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002936 case X86ISD::UNPCKL:
2937 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002938 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002939 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00002940 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002941 return true;
2942 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002943}
2944
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002945static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002946 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002947 switch(Opc) {
2948 default: llvm_unreachable("Unknown x86 shuffle node");
2949 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002950 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002951 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002952 return DAG.getNode(Opc, dl, VT, V1);
2953 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002954}
2955
2956static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002957 SDValue V1, unsigned TargetMask,
2958 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002959 switch(Opc) {
2960 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002961 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002962 case X86ISD::PSHUFHW:
2963 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002964 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002965 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002966 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2967 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002968}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002969
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002970static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002971 SDValue V1, SDValue V2, unsigned TargetMask,
2972 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002973 switch(Opc) {
2974 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002975 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002976 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002977 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002978 return DAG.getNode(Opc, dl, VT, V1, V2,
2979 DAG.getConstant(TargetMask, MVT::i8));
2980 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002981}
2982
2983static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2984 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2985 switch(Opc) {
2986 default: llvm_unreachable("Unknown x86 shuffle node");
2987 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002988 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002989 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002990 case X86ISD::MOVLPS:
2991 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002992 case X86ISD::MOVSS:
2993 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002994 case X86ISD::UNPCKL:
2995 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002996 return DAG.getNode(Opc, dl, VT, V1, V2);
2997 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002998}
2999
Dan Gohmand858e902010-04-17 15:26:15 +00003000SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003001 MachineFunction &MF = DAG.getMachineFunction();
3002 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3003 int ReturnAddrIndex = FuncInfo->getRAIndex();
3004
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003005 if (ReturnAddrIndex == 0) {
3006 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00003007 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00003008 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003009 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003010 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003011 }
3012
Evan Cheng25ab6902006-09-08 06:48:29 +00003013 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003014}
3015
3016
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003017bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3018 bool hasSymbolicDisplacement) {
3019 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003020 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003021 return false;
3022
3023 // If we don't have a symbolic displacement - we don't have any extra
3024 // restrictions.
3025 if (!hasSymbolicDisplacement)
3026 return true;
3027
3028 // FIXME: Some tweaks might be needed for medium code model.
3029 if (M != CodeModel::Small && M != CodeModel::Kernel)
3030 return false;
3031
3032 // For small code model we assume that latest object is 16MB before end of 31
3033 // bits boundary. We may also accept pretty large negative constants knowing
3034 // that all objects are in the positive half of address space.
3035 if (M == CodeModel::Small && Offset < 16*1024*1024)
3036 return true;
3037
3038 // For kernel code model we know that all object resist in the negative half
3039 // of 32bits address space. We may not accept negative offsets, since they may
3040 // be just off and we may accept pretty large positive ones.
3041 if (M == CodeModel::Kernel && Offset > 0)
3042 return true;
3043
3044 return false;
3045}
3046
Evan Chengef41ff62011-06-23 17:54:54 +00003047/// isCalleePop - Determines whether the callee is required to pop its
3048/// own arguments. Callee pop is necessary to support tail calls.
3049bool X86::isCalleePop(CallingConv::ID CallingConv,
3050 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3051 if (IsVarArg)
3052 return false;
3053
3054 switch (CallingConv) {
3055 default:
3056 return false;
3057 case CallingConv::X86_StdCall:
3058 return !is64Bit;
3059 case CallingConv::X86_FastCall:
3060 return !is64Bit;
3061 case CallingConv::X86_ThisCall:
3062 return !is64Bit;
3063 case CallingConv::Fast:
3064 return TailCallOpt;
3065 case CallingConv::GHC:
3066 return TailCallOpt;
3067 }
3068}
3069
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003070/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3071/// specific condition code, returning the condition code and the LHS/RHS of the
3072/// comparison to make.
3073static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3074 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003075 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003076 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3077 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3078 // X > -1 -> X == 0, jump !sign.
3079 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003080 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003081 }
3082 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003083 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003084 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003085 }
3086 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003087 // X < 1 -> X <= 0
3088 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003089 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003090 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003091 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003092
Evan Chengd9558e02006-01-06 00:43:03 +00003093 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003094 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003095 case ISD::SETEQ: return X86::COND_E;
3096 case ISD::SETGT: return X86::COND_G;
3097 case ISD::SETGE: return X86::COND_GE;
3098 case ISD::SETLT: return X86::COND_L;
3099 case ISD::SETLE: return X86::COND_LE;
3100 case ISD::SETNE: return X86::COND_NE;
3101 case ISD::SETULT: return X86::COND_B;
3102 case ISD::SETUGT: return X86::COND_A;
3103 case ISD::SETULE: return X86::COND_BE;
3104 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003105 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003107
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003109
Chris Lattner4c78e022008-12-23 23:42:27 +00003110 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003111 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3112 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003113 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3114 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003115 }
3116
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 switch (SetCCOpcode) {
3118 default: break;
3119 case ISD::SETOLT:
3120 case ISD::SETOLE:
3121 case ISD::SETUGT:
3122 case ISD::SETUGE:
3123 std::swap(LHS, RHS);
3124 break;
3125 }
3126
3127 // On a floating point condition, the flags are set as follows:
3128 // ZF PF CF op
3129 // 0 | 0 | 0 | X > Y
3130 // 0 | 0 | 1 | X < Y
3131 // 1 | 0 | 0 | X == Y
3132 // 1 | 1 | 1 | unordered
3133 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003134 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003135 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003136 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003137 case ISD::SETOLT: // flipped
3138 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003139 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003140 case ISD::SETOLE: // flipped
3141 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003142 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003143 case ISD::SETUGT: // flipped
3144 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003145 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003146 case ISD::SETUGE: // flipped
3147 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003148 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003149 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003150 case ISD::SETNE: return X86::COND_NE;
3151 case ISD::SETUO: return X86::COND_P;
3152 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003153 case ISD::SETOEQ:
3154 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003155 }
Evan Chengd9558e02006-01-06 00:43:03 +00003156}
3157
Evan Cheng4a460802006-01-11 00:33:36 +00003158/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3159/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003160/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003161static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003162 switch (X86CC) {
3163 default:
3164 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003165 case X86::COND_B:
3166 case X86::COND_BE:
3167 case X86::COND_E:
3168 case X86::COND_P:
3169 case X86::COND_A:
3170 case X86::COND_AE:
3171 case X86::COND_NE:
3172 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003173 return true;
3174 }
3175}
3176
Evan Chengeb2f9692009-10-27 19:56:55 +00003177/// isFPImmLegal - Returns true if the target can instruction select the
3178/// specified FP immediate natively. If false, the legalizer will
3179/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003180bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003181 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3182 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3183 return true;
3184 }
3185 return false;
3186}
3187
Nate Begeman9008ca62009-04-27 18:41:29 +00003188/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3189/// the specified range (L, H].
3190static bool isUndefOrInRange(int Val, int Low, int Hi) {
3191 return (Val < 0) || (Val >= Low && Val < Hi);
3192}
3193
3194/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3195/// specified value.
3196static bool isUndefOrEqual(int Val, int CmpVal) {
3197 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003198 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003199 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003200}
3201
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003202/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003203/// from position Pos and ending in Pos+Size, falls within the specified
3204/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003205static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003206 unsigned Pos, unsigned Size, int Low) {
3207 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003208 if (!isUndefOrEqual(Mask[i], Low))
3209 return false;
3210 return true;
3211}
3212
Nate Begeman9008ca62009-04-27 18:41:29 +00003213/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3214/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3215/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003216static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003217 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003218 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003219 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003220 return (Mask[0] < 2 && Mask[1] < 2);
3221 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003222}
3223
Nate Begeman9008ca62009-04-27 18:41:29 +00003224/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3225/// is suitable for input to PSHUFHW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003226static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3227 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003228 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003229
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003231 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3232 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003233
Evan Cheng506d3df2006-03-29 23:07:14 +00003234 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003235 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003236 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003237 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003238
Craig Toppera9a568a2012-05-02 08:03:44 +00003239 if (VT == MVT::v16i16) {
3240 // Lower quadword copied in order or undef.
3241 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3242 return false;
3243
3244 // Upper quadword shuffled.
3245 for (unsigned i = 12; i != 16; ++i)
3246 if (!isUndefOrInRange(Mask[i], 12, 16))
3247 return false;
3248 }
3249
Evan Cheng506d3df2006-03-29 23:07:14 +00003250 return true;
3251}
3252
Nate Begeman9008ca62009-04-27 18:41:29 +00003253/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3254/// is suitable for input to PSHUFLW.
Craig Toppera9a568a2012-05-02 08:03:44 +00003255static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
3256 if (VT != MVT::v8i16 && (!HasAVX2 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003257 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003258
Rafael Espindola15684b22009-04-24 12:40:33 +00003259 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003260 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3261 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003262
Rafael Espindola15684b22009-04-24 12:40:33 +00003263 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003264 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003265 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003266 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003267
Craig Toppera9a568a2012-05-02 08:03:44 +00003268 if (VT == MVT::v16i16) {
3269 // Upper quadword copied in order.
3270 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3271 return false;
3272
3273 // Lower quadword shuffled.
3274 for (unsigned i = 8; i != 12; ++i)
3275 if (!isUndefOrInRange(Mask[i], 8, 12))
3276 return false;
3277 }
3278
Rafael Espindola15684b22009-04-24 12:40:33 +00003279 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003280}
3281
Nate Begemana09008b2009-10-19 02:17:23 +00003282/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3283/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003284static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3285 const X86Subtarget *Subtarget) {
3286 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3287 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003288 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003289
Craig Topper0e2037b2012-01-20 05:53:00 +00003290 unsigned NumElts = VT.getVectorNumElements();
3291 unsigned NumLanes = VT.getSizeInBits()/128;
3292 unsigned NumLaneElts = NumElts/NumLanes;
3293
3294 // Do not handle 64-bit element shuffles with palignr.
3295 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003296 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003297
Craig Topper0e2037b2012-01-20 05:53:00 +00003298 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3299 unsigned i;
3300 for (i = 0; i != NumLaneElts; ++i) {
3301 if (Mask[i+l] >= 0)
3302 break;
3303 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003304
Craig Topper0e2037b2012-01-20 05:53:00 +00003305 // Lane is all undef, go to next lane
3306 if (i == NumLaneElts)
3307 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003308
Craig Topper0e2037b2012-01-20 05:53:00 +00003309 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003310
Craig Topper0e2037b2012-01-20 05:53:00 +00003311 // Make sure its in this lane in one of the sources
3312 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3313 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003314 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003315
3316 // If not lane 0, then we must match lane 0
3317 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3318 return false;
3319
3320 // Correct second source to be contiguous with first source
3321 if (Start >= (int)NumElts)
3322 Start -= NumElts - NumLaneElts;
3323
3324 // Make sure we're shifting in the right direction.
3325 if (Start <= (int)(i+l))
3326 return false;
3327
3328 Start -= i;
3329
3330 // Check the rest of the elements to see if they are consecutive.
3331 for (++i; i != NumLaneElts; ++i) {
3332 int Idx = Mask[i+l];
3333
3334 // Make sure its in this lane
3335 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3336 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3337 return false;
3338
3339 // If not lane 0, then we must match lane 0
3340 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3341 return false;
3342
3343 if (Idx >= (int)NumElts)
3344 Idx -= NumElts - NumLaneElts;
3345
3346 if (!isUndefOrEqual(Idx, Start+i))
3347 return false;
3348
3349 }
Nate Begemana09008b2009-10-19 02:17:23 +00003350 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003351
Nate Begemana09008b2009-10-19 02:17:23 +00003352 return true;
3353}
3354
Craig Topper1a7700a2012-01-19 08:19:12 +00003355/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3356/// the two vector operands have swapped position.
3357static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3358 unsigned NumElems) {
3359 for (unsigned i = 0; i != NumElems; ++i) {
3360 int idx = Mask[i];
3361 if (idx < 0)
3362 continue;
3363 else if (idx < (int)NumElems)
3364 Mask[i] = idx + NumElems;
3365 else
3366 Mask[i] = idx - NumElems;
3367 }
3368}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003369
Craig Topper1a7700a2012-01-19 08:19:12 +00003370/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3371/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3372/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3373/// reverse of what x86 shuffles want.
3374static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3375 bool Commuted = false) {
3376 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003377 return false;
3378
Craig Topper1a7700a2012-01-19 08:19:12 +00003379 unsigned NumElems = VT.getVectorNumElements();
3380 unsigned NumLanes = VT.getSizeInBits()/128;
3381 unsigned NumLaneElems = NumElems/NumLanes;
3382
3383 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003384 return false;
3385
3386 // VSHUFPSY divides the resulting vector into 4 chunks.
3387 // The sources are also splitted into 4 chunks, and each destination
3388 // chunk must come from a different source chunk.
3389 //
3390 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3391 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3392 //
3393 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3394 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3395 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003396 // VSHUFPDY divides the resulting vector into 4 chunks.
3397 // The sources are also splitted into 4 chunks, and each destination
3398 // chunk must come from a different source chunk.
3399 //
3400 // SRC1 => X3 X2 X1 X0
3401 // SRC2 => Y3 Y2 Y1 Y0
3402 //
3403 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3404 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003405 unsigned HalfLaneElems = NumLaneElems/2;
3406 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3407 for (unsigned i = 0; i != NumLaneElems; ++i) {
3408 int Idx = Mask[i+l];
3409 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3410 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3411 return false;
3412 // For VSHUFPSY, the mask of the second half must be the same as the
3413 // first but with the appropriate offsets. This works in the same way as
3414 // VPERMILPS works with masks.
3415 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3416 continue;
3417 if (!isUndefOrEqual(Idx, Mask[i]+l))
3418 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003419 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003420 }
3421
3422 return true;
3423}
3424
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003425/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3426/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003427static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003428 unsigned NumElems = VT.getVectorNumElements();
3429
3430 if (VT.getSizeInBits() != 128)
3431 return false;
3432
3433 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003434 return false;
3435
Evan Cheng2064a2b2006-03-28 06:50:32 +00003436 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003437 return isUndefOrEqual(Mask[0], 6) &&
3438 isUndefOrEqual(Mask[1], 7) &&
3439 isUndefOrEqual(Mask[2], 2) &&
3440 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003441}
3442
Nate Begeman0b10b912009-11-07 23:17:15 +00003443/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3444/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3445/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003446static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003447 unsigned NumElems = VT.getVectorNumElements();
3448
3449 if (VT.getSizeInBits() != 128)
3450 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003451
Nate Begeman0b10b912009-11-07 23:17:15 +00003452 if (NumElems != 4)
3453 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003454
Craig Topperdd637ae2012-02-19 05:41:45 +00003455 return isUndefOrEqual(Mask[0], 2) &&
3456 isUndefOrEqual(Mask[1], 3) &&
3457 isUndefOrEqual(Mask[2], 2) &&
3458 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003459}
3460
Evan Cheng5ced1d82006-04-06 23:23:56 +00003461/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3462/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003463static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003464 if (VT.getSizeInBits() != 128)
3465 return false;
3466
Craig Topperdd637ae2012-02-19 05:41:45 +00003467 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003468
Evan Cheng5ced1d82006-04-06 23:23:56 +00003469 if (NumElems != 2 && NumElems != 4)
3470 return false;
3471
Chad Rosier238ae312012-04-30 17:47:15 +00003472 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003473 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003474 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003475
Chad Rosier238ae312012-04-30 17:47:15 +00003476 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003477 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003478 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003479
3480 return true;
3481}
3482
Nate Begeman0b10b912009-11-07 23:17:15 +00003483/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3484/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003485static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3486 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003487
David Greenea20244d2011-03-02 17:23:43 +00003488 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003489 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003490 return false;
3491
Chad Rosier238ae312012-04-30 17:47:15 +00003492 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003493 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003494 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003495
Chad Rosier238ae312012-04-30 17:47:15 +00003496 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3497 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003498 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003499
3500 return true;
3501}
3502
Elena Demikhovsky15963732012-06-26 08:04:10 +00003503//
3504// Some special combinations that can be optimized.
3505//
3506static
3507SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3508 SelectionDAG &DAG) {
3509 EVT VT = SVOp->getValueType(0);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003510 DebugLoc dl = SVOp->getDebugLoc();
3511
3512 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3513 return SDValue();
3514
3515 ArrayRef<int> Mask = SVOp->getMask();
3516
3517 // These are the special masks that may be optimized.
3518 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3519 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3520 bool MatchEvenMask = true;
3521 bool MatchOddMask = true;
3522 for (int i=0; i<8; ++i) {
3523 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3524 MatchEvenMask = false;
3525 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3526 MatchOddMask = false;
3527 }
3528 static const int CompactionMaskEven[] = {0, 2, -1, -1, 4, 6, -1, -1};
3529 static const int CompactionMaskOdd [] = {1, 3, -1, -1, 5, 7, -1, -1};
3530
3531 const int *CompactionMask;
3532 if (MatchEvenMask)
3533 CompactionMask = CompactionMaskEven;
3534 else if (MatchOddMask)
3535 CompactionMask = CompactionMaskOdd;
3536 else
3537 return SDValue();
3538
3539 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3540
3541 SDValue Op0 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(0),
3542 UndefNode, CompactionMask);
3543 SDValue Op1 = DAG.getVectorShuffle(VT, dl, SVOp->getOperand(1),
3544 UndefNode, CompactionMask);
3545 static const int UnpackMask[] = {0, 8, 1, 9, 4, 12, 5, 13};
3546 return DAG.getVectorShuffle(VT, dl, Op0, Op1, UnpackMask);
3547}
3548
Evan Cheng0038e592006-03-28 00:39:58 +00003549/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3550/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003551static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003552 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003553 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003554
3555 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3556 "Unsupported vector type for unpckh");
3557
Craig Topper6347e862011-11-21 06:57:39 +00003558 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003559 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003560 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003561
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003562 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3563 // independently on 128-bit lanes.
3564 unsigned NumLanes = VT.getSizeInBits()/128;
3565 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003566
Craig Topper94438ba2011-12-16 08:06:31 +00003567 for (unsigned l = 0; l != NumLanes; ++l) {
3568 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3569 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003570 i += 2, ++j) {
3571 int BitI = Mask[i];
3572 int BitI1 = Mask[i+1];
3573 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003574 return false;
David Greenea20244d2011-03-02 17:23:43 +00003575 if (V2IsSplat) {
3576 if (!isUndefOrEqual(BitI1, NumElts))
3577 return false;
3578 } else {
3579 if (!isUndefOrEqual(BitI1, j + NumElts))
3580 return false;
3581 }
Evan Cheng39623da2006-04-20 08:58:49 +00003582 }
Evan Cheng0038e592006-03-28 00:39:58 +00003583 }
David Greenea20244d2011-03-02 17:23:43 +00003584
Evan Cheng0038e592006-03-28 00:39:58 +00003585 return true;
3586}
3587
Evan Cheng4fcb9222006-03-28 02:43:26 +00003588/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3589/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003590static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003591 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003592 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003593
3594 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3595 "Unsupported vector type for unpckh");
3596
Craig Topper6347e862011-11-21 06:57:39 +00003597 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003598 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003599 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003600
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003601 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3602 // independently on 128-bit lanes.
3603 unsigned NumLanes = VT.getSizeInBits()/128;
3604 unsigned NumLaneElts = NumElts/NumLanes;
3605
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003606 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003607 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3608 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003609 int BitI = Mask[i];
3610 int BitI1 = Mask[i+1];
3611 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003612 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003613 if (V2IsSplat) {
3614 if (isUndefOrEqual(BitI1, NumElts))
3615 return false;
3616 } else {
3617 if (!isUndefOrEqual(BitI1, j+NumElts))
3618 return false;
3619 }
Evan Cheng39623da2006-04-20 08:58:49 +00003620 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003621 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003622 return true;
3623}
3624
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003625/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3626/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3627/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003628static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003629 bool HasAVX2) {
3630 unsigned NumElts = VT.getVectorNumElements();
3631
3632 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3633 "Unsupported vector type for unpckh");
3634
3635 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3636 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003637 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003638
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003639 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3640 // FIXME: Need a better way to get rid of this, there's no latency difference
3641 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3642 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003643 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003644 return false;
3645
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003646 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3647 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003648 unsigned NumLanes = VT.getSizeInBits()/128;
3649 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003650
Craig Topper94438ba2011-12-16 08:06:31 +00003651 for (unsigned l = 0; l != NumLanes; ++l) {
3652 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3653 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003654 i += 2, ++j) {
3655 int BitI = Mask[i];
3656 int BitI1 = Mask[i+1];
3657
3658 if (!isUndefOrEqual(BitI, j))
3659 return false;
3660 if (!isUndefOrEqual(BitI1, j))
3661 return false;
3662 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003663 }
David Greenea20244d2011-03-02 17:23:43 +00003664
Rafael Espindola15684b22009-04-24 12:40:33 +00003665 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003666}
3667
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003668/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3669/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3670/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003671static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003672 unsigned NumElts = VT.getVectorNumElements();
3673
3674 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3675 "Unsupported vector type for unpckh");
3676
3677 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3678 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003679 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003680
Craig Topper94438ba2011-12-16 08:06:31 +00003681 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3682 // independently on 128-bit lanes.
3683 unsigned NumLanes = VT.getSizeInBits()/128;
3684 unsigned NumLaneElts = NumElts/NumLanes;
3685
3686 for (unsigned l = 0; l != NumLanes; ++l) {
3687 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3688 i != (l+1)*NumLaneElts; i += 2, ++j) {
3689 int BitI = Mask[i];
3690 int BitI1 = Mask[i+1];
3691 if (!isUndefOrEqual(BitI, j))
3692 return false;
3693 if (!isUndefOrEqual(BitI1, j))
3694 return false;
3695 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003696 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003697 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003698}
3699
Evan Cheng017dcc62006-04-21 01:05:10 +00003700/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3701/// specifies a shuffle of elements that is suitable for input to MOVSS,
3702/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003703static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003704 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003705 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003706 if (VT.getSizeInBits() == 256)
3707 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003708
Craig Topperc612d792012-01-02 09:17:37 +00003709 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003710
Nate Begeman9008ca62009-04-27 18:41:29 +00003711 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003713
Craig Topperc612d792012-01-02 09:17:37 +00003714 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003715 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003716 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003717
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003718 return true;
3719}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003720
Craig Topper70b883b2011-11-28 10:14:51 +00003721/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003722/// as permutations between 128-bit chunks or halves. As an example: this
3723/// shuffle bellow:
3724/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3725/// The first half comes from the second half of V1 and the second half from the
3726/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003727static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003728 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003729 return false;
3730
3731 // The shuffle result is divided into half A and half B. In total the two
3732 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3733 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003734 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003735 bool MatchA = false, MatchB = false;
3736
3737 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003738 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003739 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3740 MatchA = true;
3741 break;
3742 }
3743 }
3744
3745 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003746 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003747 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3748 MatchB = true;
3749 break;
3750 }
3751 }
3752
3753 return MatchA && MatchB;
3754}
3755
Craig Topper70b883b2011-11-28 10:14:51 +00003756/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3757/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003758static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003759 EVT VT = SVOp->getValueType(0);
3760
Craig Topperc612d792012-01-02 09:17:37 +00003761 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003762
Craig Topperc612d792012-01-02 09:17:37 +00003763 unsigned FstHalf = 0, SndHalf = 0;
3764 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003765 if (SVOp->getMaskElt(i) > 0) {
3766 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3767 break;
3768 }
3769 }
Craig Topperc612d792012-01-02 09:17:37 +00003770 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003771 if (SVOp->getMaskElt(i) > 0) {
3772 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3773 break;
3774 }
3775 }
3776
3777 return (FstHalf | (SndHalf << 4));
3778}
3779
Craig Topper70b883b2011-11-28 10:14:51 +00003780/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003781/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3782/// Note that VPERMIL mask matching is different depending whether theunderlying
3783/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3784/// to the same elements of the low, but to the higher half of the source.
3785/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003786/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003787static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003788 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003789 return false;
3790
Craig Topperc612d792012-01-02 09:17:37 +00003791 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003792 // Only match 256-bit with 32/64-bit types
3793 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003794 return false;
3795
Craig Topperc612d792012-01-02 09:17:37 +00003796 unsigned NumLanes = VT.getSizeInBits()/128;
3797 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003798 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003799 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003800 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003801 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003802 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003803 continue;
3804 // VPERMILPS handling
3805 if (Mask[i] < 0)
3806 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003807 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003808 return false;
3809 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003810 }
3811
3812 return true;
3813}
3814
Craig Topper5aaffa82012-02-19 02:53:47 +00003815/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003816/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003817/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003818static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003819 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003820 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003821 if (VT.getSizeInBits() == 256)
3822 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003823 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003824 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003825
Nate Begeman9008ca62009-04-27 18:41:29 +00003826 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003827 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003828
Craig Topperc612d792012-01-02 09:17:37 +00003829 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003830 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3831 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3832 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003833 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003834
Evan Cheng39623da2006-04-20 08:58:49 +00003835 return true;
3836}
3837
Evan Chengd9539472006-04-14 21:59:03 +00003838/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3839/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003840/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003841static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003842 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003843 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003844 return false;
3845
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003846 unsigned NumElems = VT.getVectorNumElements();
3847
3848 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3849 (VT.getSizeInBits() == 256 && NumElems != 8))
3850 return false;
3851
3852 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003853 for (unsigned i = 0; i != NumElems; i += 2)
3854 if (!isUndefOrEqual(Mask[i], i+1) ||
3855 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003856 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003857
3858 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003859}
3860
3861/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3862/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003863/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003864static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003865 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003866 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003867 return false;
3868
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003869 unsigned NumElems = VT.getVectorNumElements();
3870
3871 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3872 (VT.getSizeInBits() == 256 && NumElems != 8))
3873 return false;
3874
3875 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003876 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003877 if (!isUndefOrEqual(Mask[i], i) ||
3878 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003879 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003880
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003881 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003882}
3883
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003884/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3885/// specifies a shuffle of elements that is suitable for input to 256-bit
3886/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003887static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003888 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003889
Craig Topperbeabc6c2011-12-05 06:56:46 +00003890 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003891 return false;
3892
Craig Topperc612d792012-01-02 09:17:37 +00003893 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003894 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003895 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003896 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003897 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003898 return false;
3899 return true;
3900}
3901
Evan Cheng0b457f02008-09-25 20:50:48 +00003902/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003903/// specifies a shuffle of elements that is suitable for input to 128-bit
3904/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003905static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003906 if (VT.getSizeInBits() != 128)
3907 return false;
3908
Craig Topperc612d792012-01-02 09:17:37 +00003909 unsigned e = VT.getVectorNumElements() / 2;
3910 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003911 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003912 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003913 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003914 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003915 return false;
3916 return true;
3917}
3918
David Greenec38a03e2011-02-03 15:50:00 +00003919/// isVEXTRACTF128Index - Return true if the specified
3920/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3921/// suitable for input to VEXTRACTF128.
3922bool X86::isVEXTRACTF128Index(SDNode *N) {
3923 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3924 return false;
3925
3926 // The index should be aligned on a 128-bit boundary.
3927 uint64_t Index =
3928 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3929
3930 unsigned VL = N->getValueType(0).getVectorNumElements();
3931 unsigned VBits = N->getValueType(0).getSizeInBits();
3932 unsigned ElSize = VBits / VL;
3933 bool Result = (Index * ElSize) % 128 == 0;
3934
3935 return Result;
3936}
3937
David Greeneccacdc12011-02-04 16:08:29 +00003938/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3939/// operand specifies a subvector insert that is suitable for input to
3940/// VINSERTF128.
3941bool X86::isVINSERTF128Index(SDNode *N) {
3942 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3943 return false;
3944
3945 // The index should be aligned on a 128-bit boundary.
3946 uint64_t Index =
3947 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3948
3949 unsigned VL = N->getValueType(0).getVectorNumElements();
3950 unsigned VBits = N->getValueType(0).getSizeInBits();
3951 unsigned ElSize = VBits / VL;
3952 bool Result = (Index * ElSize) % 128 == 0;
3953
3954 return Result;
3955}
3956
Evan Cheng63d33002006-03-22 08:01:21 +00003957/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003958/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003959/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003960static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003961 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003962
Craig Topper1a7700a2012-01-19 08:19:12 +00003963 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3964 "Unsupported vector type for PSHUF/SHUFP");
3965
3966 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3967 // independently on 128-bit lanes.
3968 unsigned NumElts = VT.getVectorNumElements();
3969 unsigned NumLanes = VT.getSizeInBits()/128;
3970 unsigned NumLaneElts = NumElts/NumLanes;
3971
3972 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3973 "Only supports 2 or 4 elements per lane");
3974
3975 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003976 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003977 for (unsigned i = 0; i != NumElts; ++i) {
3978 int Elt = N->getMaskElt(i);
3979 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00003980 Elt &= NumLaneElts - 1;
3981 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00003982 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003983 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003984
Evan Cheng63d33002006-03-22 08:01:21 +00003985 return Mask;
3986}
3987
Evan Cheng506d3df2006-03-29 23:07:14 +00003988/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003989/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003990static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00003991 EVT VT = N->getValueType(0);
3992
3993 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
3994 "Unsupported vector type for PSHUFHW");
3995
3996 unsigned NumElts = VT.getVectorNumElements();
3997
Evan Cheng506d3df2006-03-29 23:07:14 +00003998 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00003999 for (unsigned l = 0; l != NumElts; l += 8) {
4000 // 8 nodes per lane, but we only care about the last 4.
4001 for (unsigned i = 0; i < 4; ++i) {
4002 int Elt = N->getMaskElt(l+i+4);
4003 if (Elt < 0) continue;
4004 Elt &= 0x3; // only 2-bits.
4005 Mask |= Elt << (i * 2);
4006 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004007 }
Craig Topper6b28d352012-05-03 07:12:59 +00004008
Evan Cheng506d3df2006-03-29 23:07:14 +00004009 return Mask;
4010}
4011
4012/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004013/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004014static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper6b28d352012-05-03 07:12:59 +00004015 EVT VT = N->getValueType(0);
4016
4017 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4018 "Unsupported vector type for PSHUFHW");
4019
4020 unsigned NumElts = VT.getVectorNumElements();
4021
Evan Cheng506d3df2006-03-29 23:07:14 +00004022 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004023 for (unsigned l = 0; l != NumElts; l += 8) {
4024 // 8 nodes per lane, but we only care about the first 4.
4025 for (unsigned i = 0; i < 4; ++i) {
4026 int Elt = N->getMaskElt(l+i);
4027 if (Elt < 0) continue;
4028 Elt &= 0x3; // only 2-bits
4029 Mask |= Elt << (i * 2);
4030 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004031 }
Craig Topper6b28d352012-05-03 07:12:59 +00004032
Evan Cheng506d3df2006-03-29 23:07:14 +00004033 return Mask;
4034}
4035
Nate Begemana09008b2009-10-19 02:17:23 +00004036/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4037/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004038static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
4039 EVT VT = SVOp->getValueType(0);
4040 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004041
Craig Topper0e2037b2012-01-20 05:53:00 +00004042 unsigned NumElts = VT.getVectorNumElements();
4043 unsigned NumLanes = VT.getSizeInBits()/128;
4044 unsigned NumLaneElts = NumElts/NumLanes;
4045
4046 int Val = 0;
4047 unsigned i;
4048 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004049 Val = SVOp->getMaskElt(i);
4050 if (Val >= 0)
4051 break;
4052 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004053 if (Val >= (int)NumElts)
4054 Val -= NumElts - NumLaneElts;
4055
Eli Friedman63f8dde2011-07-25 21:36:45 +00004056 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004057 return (Val - i) * EltSize;
4058}
4059
David Greenec38a03e2011-02-03 15:50:00 +00004060/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
4061/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4062/// instructions.
4063unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
4064 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4065 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
4066
4067 uint64_t Index =
4068 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4069
4070 EVT VecVT = N->getOperand(0).getValueType();
4071 EVT ElVT = VecVT.getVectorElementType();
4072
4073 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004074 return Index / NumElemsPerChunk;
4075}
4076
David Greeneccacdc12011-02-04 16:08:29 +00004077/// getInsertVINSERTF128Immediate - Return the appropriate immediate
4078/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4079/// instructions.
4080unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
4081 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4082 llvm_unreachable("Illegal insert subvector for VINSERTF128");
4083
4084 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004085 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004086
4087 EVT VecVT = N->getValueType(0);
4088 EVT ElVT = VecVT.getVectorElementType();
4089
4090 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004091 return Index / NumElemsPerChunk;
4092}
4093
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004094/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
4095/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
4096/// Handles 256-bit.
4097static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
4098 EVT VT = N->getValueType(0);
4099
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004100 unsigned NumElts = VT.getVectorNumElements();
4101
Craig Topper095c5282012-04-15 23:48:57 +00004102 assert((VT.is256BitVector() && NumElts == 4) &&
4103 "Unsupported vector type for VPERMQ/VPERMPD");
4104
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004105 unsigned Mask = 0;
4106 for (unsigned i = 0; i != NumElts; ++i) {
4107 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00004108 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00004109 continue;
4110 Mask |= Elt << (i*2);
4111 }
4112
4113 return Mask;
4114}
Evan Cheng37b73872009-07-30 08:33:02 +00004115/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4116/// constant +0.0.
4117bool X86::isZeroNode(SDValue Elt) {
4118 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004119 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004120 (isa<ConstantFPSDNode>(Elt) &&
4121 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4122}
4123
Nate Begeman9008ca62009-04-27 18:41:29 +00004124/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4125/// their permute mask.
4126static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4127 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004128 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004129 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004130 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004131
Nate Begeman5a5ca152009-04-29 05:20:52 +00004132 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004133 int Idx = SVOp->getMaskElt(i);
4134 if (Idx >= 0) {
4135 if (Idx < (int)NumElems)
4136 Idx += NumElems;
4137 else
4138 Idx -= NumElems;
4139 }
4140 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004141 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004142 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4143 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004144}
4145
Evan Cheng533a0aa2006-04-19 20:35:22 +00004146/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4147/// match movhlps. The lower half elements should come from upper half of
4148/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004149/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004150static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004151 if (VT.getSizeInBits() != 128)
4152 return false;
4153 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004154 return false;
4155 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004156 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004157 return false;
4158 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004159 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004160 return false;
4161 return true;
4162}
4163
Evan Cheng5ced1d82006-04-06 23:23:56 +00004164/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004165/// is promoted to a vector. It also returns the LoadSDNode by reference if
4166/// required.
4167static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004168 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4169 return false;
4170 N = N->getOperand(0).getNode();
4171 if (!ISD::isNON_EXTLoad(N))
4172 return false;
4173 if (LD)
4174 *LD = cast<LoadSDNode>(N);
4175 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004176}
4177
Dan Gohman65fd6562011-11-03 21:49:52 +00004178// Test whether the given value is a vector value which will be legalized
4179// into a load.
4180static bool WillBeConstantPoolLoad(SDNode *N) {
4181 if (N->getOpcode() != ISD::BUILD_VECTOR)
4182 return false;
4183
4184 // Check for any non-constant elements.
4185 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4186 switch (N->getOperand(i).getNode()->getOpcode()) {
4187 case ISD::UNDEF:
4188 case ISD::ConstantFP:
4189 case ISD::Constant:
4190 break;
4191 default:
4192 return false;
4193 }
4194
4195 // Vectors of all-zeros and all-ones are materialized with special
4196 // instructions rather than being loaded.
4197 return !ISD::isBuildVectorAllZeros(N) &&
4198 !ISD::isBuildVectorAllOnes(N);
4199}
4200
Evan Cheng533a0aa2006-04-19 20:35:22 +00004201/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4202/// match movlp{s|d}. The lower half elements should come from lower half of
4203/// V1 (and in order), and the upper half elements should come from the upper
4204/// half of V2 (and in order). And since V1 will become the source of the
4205/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004206static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004207 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004208 if (VT.getSizeInBits() != 128)
4209 return false;
4210
Evan Cheng466685d2006-10-09 20:57:25 +00004211 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004212 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004213 // Is V2 is a vector load, don't do this transformation. We will try to use
4214 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004215 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004216 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004217
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004218 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004219
Evan Cheng533a0aa2006-04-19 20:35:22 +00004220 if (NumElems != 2 && NumElems != 4)
4221 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004222 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004223 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004224 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004225 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004226 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004227 return false;
4228 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004229}
4230
Evan Cheng39623da2006-04-20 08:58:49 +00004231/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4232/// all the same.
4233static bool isSplatVector(SDNode *N) {
4234 if (N->getOpcode() != ISD::BUILD_VECTOR)
4235 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004236
Dan Gohman475871a2008-07-27 21:46:04 +00004237 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004238 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4239 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004240 return false;
4241 return true;
4242}
4243
Evan Cheng213d2cf2007-05-17 18:45:50 +00004244/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004245/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004246/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004247static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004248 SDValue V1 = N->getOperand(0);
4249 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004250 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4251 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004252 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004253 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004254 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004255 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4256 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004257 if (Opc != ISD::BUILD_VECTOR ||
4258 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 return false;
4260 } else if (Idx >= 0) {
4261 unsigned Opc = V1.getOpcode();
4262 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4263 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004264 if (Opc != ISD::BUILD_VECTOR ||
4265 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004266 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004267 }
4268 }
4269 return true;
4270}
4271
4272/// getZeroVector - Returns a vector of specified type with all zero elements.
4273///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004274static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004275 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004276 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004277 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004278
Dale Johannesen0488fb62010-09-30 23:57:10 +00004279 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004280 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004281 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004282 if (Size == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004283 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004284 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4285 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4286 } else { // SSE1
4287 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4288 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4289 }
Craig Topper9d352402012-04-23 07:24:41 +00004290 } else if (Size == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004291 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004292 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4293 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4294 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4295 } else {
4296 // 256-bit logic and arithmetic instructions in AVX are all
4297 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4298 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4299 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4300 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4301 }
Craig Topper9d352402012-04-23 07:24:41 +00004302 } else
4303 llvm_unreachable("Unexpected vector type");
4304
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004305 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004306}
4307
Chris Lattner8a594482007-11-25 00:24:49 +00004308/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004309/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4310/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4311/// Then bitcast to their original type, ensuring they get CSE'd.
4312static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4313 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004314 assert(VT.isVector() && "Expected a vector type");
Craig Topper9d352402012-04-23 07:24:41 +00004315 unsigned Size = VT.getSizeInBits();
Scott Michelfdc40a02009-02-17 22:15:04 +00004316
Owen Anderson825b72b2009-08-11 20:47:22 +00004317 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004318 SDValue Vec;
Craig Topper9d352402012-04-23 07:24:41 +00004319 if (Size == 256) {
Craig Topper745a86b2011-11-19 22:34:59 +00004320 if (HasAVX2) { // AVX2
4321 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4322 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4323 } else { // AVX
4324 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004325 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004326 }
Craig Topper9d352402012-04-23 07:24:41 +00004327 } else if (Size == 128) {
Craig Topper745a86b2011-11-19 22:34:59 +00004328 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004329 } else
4330 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004331
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004332 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004333}
4334
Evan Cheng39623da2006-04-20 08:58:49 +00004335/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4336/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004337static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004338 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004339 if (Mask[i] > (int)NumElems) {
4340 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004341 }
Evan Cheng39623da2006-04-20 08:58:49 +00004342 }
Evan Cheng39623da2006-04-20 08:58:49 +00004343}
4344
Evan Cheng017dcc62006-04-21 01:05:10 +00004345/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4346/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004347static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004348 SDValue V2) {
4349 unsigned NumElems = VT.getVectorNumElements();
4350 SmallVector<int, 8> Mask;
4351 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004352 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004353 Mask.push_back(i);
4354 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004355}
4356
Nate Begeman9008ca62009-04-27 18:41:29 +00004357/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004358static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004359 SDValue V2) {
4360 unsigned NumElems = VT.getVectorNumElements();
4361 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004362 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004363 Mask.push_back(i);
4364 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004365 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004367}
4368
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004369/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004370static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004371 SDValue V2) {
4372 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004373 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004374 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004375 Mask.push_back(i + Half);
4376 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004377 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004378 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004379}
4380
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004381// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004382// a generic shuffle instruction because the target has no such instructions.
4383// Generate shuffles which repeat i16 and i8 several times until they can be
4384// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004385static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004386 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004387 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004388 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004389
Nate Begeman9008ca62009-04-27 18:41:29 +00004390 while (NumElems > 4) {
4391 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004392 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004393 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004394 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004395 EltNo -= NumElems/2;
4396 }
4397 NumElems >>= 1;
4398 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004399 return V;
4400}
Eric Christopherfd179292009-08-27 18:07:15 +00004401
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004402/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4403static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4404 EVT VT = V.getValueType();
4405 DebugLoc dl = V.getDebugLoc();
Craig Topper9d352402012-04-23 07:24:41 +00004406 unsigned Size = VT.getSizeInBits();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004407
Craig Topper9d352402012-04-23 07:24:41 +00004408 if (Size == 128) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004409 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004410 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004411 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4412 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004413 } else if (Size == 256) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004414 // To use VPERMILPS to splat scalars, the second half of indicies must
4415 // refer to the higher part, which is a duplication of the lower one,
4416 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004417 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4418 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004419
4420 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4421 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4422 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004423 } else
4424 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004425
4426 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4427}
4428
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004429/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004430static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4431 EVT SrcVT = SV->getValueType(0);
4432 SDValue V1 = SV->getOperand(0);
4433 DebugLoc dl = SV->getDebugLoc();
4434
4435 int EltNo = SV->getSplatIndex();
4436 int NumElems = SrcVT.getVectorNumElements();
4437 unsigned Size = SrcVT.getSizeInBits();
4438
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004439 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4440 "Unknown how to promote splat for type");
4441
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004442 // Extract the 128-bit part containing the splat element and update
4443 // the splat element index when it refers to the higher register.
4444 if (Size == 256) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004445 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4446 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004447 EltNo -= NumElems/2;
4448 }
4449
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004450 // All i16 and i8 vector types can't be used directly by a generic shuffle
4451 // instruction because the target has no such instruction. Generate shuffles
4452 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004453 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004454 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004455 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004456 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004457
4458 // Recreate the 256-bit vector and place the same 128-bit vector
4459 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004460 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004461 if (Size == 256) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004462 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004463 }
4464
4465 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004466}
4467
Evan Chengba05f722006-04-21 23:03:30 +00004468/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004469/// vector of zero or undef vector. This produces a shuffle where the low
4470/// element of V2 is swizzled into the zero/undef vector, landing at element
4471/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004472static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004473 bool IsZero,
4474 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004475 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004476 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004477 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004478 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004479 unsigned NumElems = VT.getVectorNumElements();
4480 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004481 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004482 // If this is the insertion idx, put the low elt of V2 here.
4483 MaskVec.push_back(i == Idx ? NumElems : i);
4484 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004485}
4486
Craig Toppera1ffc682012-03-20 06:42:26 +00004487/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4488/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004489/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004490static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004491 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004492 unsigned NumElems = VT.getVectorNumElements();
4493 SDValue ImmN;
4494
Craig Topper89f4e662012-03-20 07:17:59 +00004495 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004496 switch(N->getOpcode()) {
4497 case X86ISD::SHUFP:
4498 ImmN = N->getOperand(N->getNumOperands()-1);
4499 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4500 break;
4501 case X86ISD::UNPCKH:
4502 DecodeUNPCKHMask(VT, Mask);
4503 break;
4504 case X86ISD::UNPCKL:
4505 DecodeUNPCKLMask(VT, Mask);
4506 break;
4507 case X86ISD::MOVHLPS:
4508 DecodeMOVHLPSMask(NumElems, Mask);
4509 break;
4510 case X86ISD::MOVLHPS:
4511 DecodeMOVLHPSMask(NumElems, Mask);
4512 break;
4513 case X86ISD::PSHUFD:
4514 case X86ISD::VPERMILP:
4515 ImmN = N->getOperand(N->getNumOperands()-1);
4516 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004517 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004518 break;
4519 case X86ISD::PSHUFHW:
4520 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004521 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004522 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004523 break;
4524 case X86ISD::PSHUFLW:
4525 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004526 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004527 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004528 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004529 case X86ISD::VPERMI:
4530 ImmN = N->getOperand(N->getNumOperands()-1);
4531 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4532 IsUnary = true;
4533 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004534 case X86ISD::MOVSS:
4535 case X86ISD::MOVSD: {
4536 // The index 0 always comes from the first element of the second source,
4537 // this is why MOVSS and MOVSD are used in the first place. The other
4538 // elements come from the other positions of the first source vector
4539 Mask.push_back(NumElems);
4540 for (unsigned i = 1; i != NumElems; ++i) {
4541 Mask.push_back(i);
4542 }
4543 break;
4544 }
4545 case X86ISD::VPERM2X128:
4546 ImmN = N->getOperand(N->getNumOperands()-1);
4547 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004548 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004549 break;
4550 case X86ISD::MOVDDUP:
4551 case X86ISD::MOVLHPD:
4552 case X86ISD::MOVLPD:
4553 case X86ISD::MOVLPS:
4554 case X86ISD::MOVSHDUP:
4555 case X86ISD::MOVSLDUP:
4556 case X86ISD::PALIGN:
4557 // Not yet implemented
4558 return false;
4559 default: llvm_unreachable("unknown target shuffle node");
4560 }
4561
4562 return true;
4563}
4564
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004565/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4566/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004567static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004568 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004569 if (Depth == 6)
4570 return SDValue(); // Limit search depth.
4571
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004572 SDValue V = SDValue(N, 0);
4573 EVT VT = V.getValueType();
4574 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004575
4576 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4577 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004578 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004579
Craig Topper3d092db2012-03-21 02:14:01 +00004580 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004581 return DAG.getUNDEF(VT.getVectorElementType());
4582
Craig Topperd156dc12012-02-06 07:17:51 +00004583 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004584 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4585 : SV->getOperand(1);
4586 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004587 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004588
4589 // Recurse into target specific vector shuffles to find scalars.
4590 if (isTargetShuffle(Opcode)) {
Craig Topperd978c542012-05-06 19:46:21 +00004591 MVT ShufVT = V.getValueType().getSimpleVT();
4592 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004593 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004594 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004595 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004596
Craig Topperd978c542012-05-06 19:46:21 +00004597 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004598 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004599
Craig Topper3d092db2012-03-21 02:14:01 +00004600 int Elt = ShuffleMask[Index];
4601 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00004602 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004603
Craig Topper3d092db2012-03-21 02:14:01 +00004604 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00004605 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004606 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004607 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004608 }
4609
4610 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004611 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004612 V = V.getOperand(0);
4613 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004614 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004615
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004616 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004617 return SDValue();
4618 }
4619
4620 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4621 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004622 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004623
4624 if (V.getOpcode() == ISD::BUILD_VECTOR)
4625 return V.getOperand(Index);
4626
4627 return SDValue();
4628}
4629
4630/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4631/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004632/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004633static
Craig Topper3d092db2012-03-21 02:14:01 +00004634unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004635 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004636 unsigned i;
4637 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004638 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004639 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004640 if (!(Elt.getNode() &&
4641 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4642 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004643 }
4644
4645 return i;
4646}
4647
Craig Topper3d092db2012-03-21 02:14:01 +00004648/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4649/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004650/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4651static
Craig Topper3d092db2012-03-21 02:14:01 +00004652bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4653 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4654 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004655 bool SeenV1 = false;
4656 bool SeenV2 = false;
4657
Craig Topper3d092db2012-03-21 02:14:01 +00004658 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004659 int Idx = SVOp->getMaskElt(i);
4660 // Ignore undef indicies
4661 if (Idx < 0)
4662 continue;
4663
Craig Topper3d092db2012-03-21 02:14:01 +00004664 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004665 SeenV1 = true;
4666 else
4667 SeenV2 = true;
4668
4669 // Only accept consecutive elements from the same vector
4670 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4671 return false;
4672 }
4673
4674 OpNum = SeenV1 ? 0 : 1;
4675 return true;
4676}
4677
4678/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4679/// logical left shift of a vector.
4680static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4681 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4682 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4683 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4684 false /* check zeros from right */, DAG);
4685 unsigned OpSrc;
4686
4687 if (!NumZeros)
4688 return false;
4689
4690 // Considering the elements in the mask that are not consecutive zeros,
4691 // check if they consecutively come from only one of the source vectors.
4692 //
4693 // V1 = {X, A, B, C} 0
4694 // \ \ \ /
4695 // vector_shuffle V1, V2 <1, 2, 3, X>
4696 //
4697 if (!isShuffleMaskConsecutive(SVOp,
4698 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004699 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004700 NumZeros, // Where to start looking in the src vector
4701 NumElems, // Number of elements in vector
4702 OpSrc)) // Which source operand ?
4703 return false;
4704
4705 isLeft = false;
4706 ShAmt = NumZeros;
4707 ShVal = SVOp->getOperand(OpSrc);
4708 return true;
4709}
4710
4711/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4712/// logical left shift of a vector.
4713static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4714 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4715 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4716 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4717 true /* check zeros from left */, DAG);
4718 unsigned OpSrc;
4719
4720 if (!NumZeros)
4721 return false;
4722
4723 // Considering the elements in the mask that are not consecutive zeros,
4724 // check if they consecutively come from only one of the source vectors.
4725 //
4726 // 0 { A, B, X, X } = V2
4727 // / \ / /
4728 // vector_shuffle V1, V2 <X, X, 4, 5>
4729 //
4730 if (!isShuffleMaskConsecutive(SVOp,
4731 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004732 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004733 0, // Where to start looking in the src vector
4734 NumElems, // Number of elements in vector
4735 OpSrc)) // Which source operand ?
4736 return false;
4737
4738 isLeft = true;
4739 ShAmt = NumZeros;
4740 ShVal = SVOp->getOperand(OpSrc);
4741 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004742}
4743
4744/// isVectorShift - Returns true if the shuffle can be implemented as a
4745/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004746static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004747 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004748 // Although the logic below support any bitwidth size, there are no
4749 // shift instructions which handle more than 128-bit vectors.
4750 if (SVOp->getValueType(0).getSizeInBits() > 128)
4751 return false;
4752
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004753 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4754 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4755 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004756
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004757 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004758}
4759
Evan Chengc78d3b42006-04-24 18:01:45 +00004760/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4761///
Dan Gohman475871a2008-07-27 21:46:04 +00004762static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004763 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004764 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004765 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004766 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004767 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004768 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004769
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004770 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004771 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004772 bool First = true;
4773 for (unsigned i = 0; i < 16; ++i) {
4774 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4775 if (ThisIsNonZero && First) {
4776 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004777 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004778 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004779 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004780 First = false;
4781 }
4782
4783 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004784 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004785 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4786 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004787 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004788 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004789 }
4790 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004791 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4792 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4793 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004794 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004795 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004796 } else
4797 ThisElt = LastElt;
4798
Gabor Greifba36cb52008-08-28 21:40:38 +00004799 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004800 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004801 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004802 }
4803 }
4804
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004805 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004806}
4807
Bill Wendlinga348c562007-03-22 18:42:45 +00004808/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004809///
Dan Gohman475871a2008-07-27 21:46:04 +00004810static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004811 unsigned NumNonZero, unsigned NumZero,
4812 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004813 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004814 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004815 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004816 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004817
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004818 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004819 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004820 bool First = true;
4821 for (unsigned i = 0; i < 8; ++i) {
4822 bool isNonZero = (NonZeros & (1 << i)) != 0;
4823 if (isNonZero) {
4824 if (First) {
4825 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004826 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004827 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004828 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004829 First = false;
4830 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004831 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004833 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004834 }
4835 }
4836
4837 return V;
4838}
4839
Evan Chengf26ffe92008-05-29 08:22:04 +00004840/// getVShift - Return a vector logical shift node.
4841///
Owen Andersone50ed302009-08-10 22:56:29 +00004842static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004843 unsigned NumBits, SelectionDAG &DAG,
4844 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004845 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004846 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004847 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004848 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4849 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004850 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004851 DAG.getConstant(NumBits,
4852 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004853}
4854
Dan Gohman475871a2008-07-27 21:46:04 +00004855SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004856X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004857 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004858
Evan Chengc3630942009-12-09 21:00:30 +00004859 // Check if the scalar load can be widened into a vector load. And if
4860 // the address is "base + cst" see if the cst can be "absorbed" into
4861 // the shuffle mask.
4862 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4863 SDValue Ptr = LD->getBasePtr();
4864 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4865 return SDValue();
4866 EVT PVT = LD->getValueType(0);
4867 if (PVT != MVT::i32 && PVT != MVT::f32)
4868 return SDValue();
4869
4870 int FI = -1;
4871 int64_t Offset = 0;
4872 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4873 FI = FINode->getIndex();
4874 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004875 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004876 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4877 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4878 Offset = Ptr.getConstantOperandVal(1);
4879 Ptr = Ptr.getOperand(0);
4880 } else {
4881 return SDValue();
4882 }
4883
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004884 // FIXME: 256-bit vector instructions don't require a strict alignment,
4885 // improve this code to support it better.
4886 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004887 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004888 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004889 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004890 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004891 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004892 // Can't change the alignment. FIXME: It's possible to compute
4893 // the exact stack offset and reference FI + adjust offset instead.
4894 // If someone *really* cares about this. That's the way to implement it.
4895 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004896 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004897 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004898 }
4899 }
4900
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004901 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004902 // Ptr + (Offset & ~15).
4903 if (Offset < 0)
4904 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004905 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004906 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004907 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004908 if (StartOffset)
4909 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4910 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4911
4912 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00004913 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004914
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004915 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4916 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004917 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004918 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004919
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004920 SmallVector<int, 8> Mask;
Craig Topper66ddd152012-04-27 22:54:43 +00004921 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004922 Mask.push_back(EltNo);
4923
Craig Toppercc3000632012-01-30 07:50:31 +00004924 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004925 }
4926
4927 return SDValue();
4928}
4929
Michael J. Spencerec38de22010-10-10 22:04:20 +00004930/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4931/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004932/// load which has the same value as a build_vector whose operands are 'elts'.
4933///
4934/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004935///
Nate Begeman1449f292010-03-24 22:19:06 +00004936/// FIXME: we'd also like to handle the case where the last elements are zero
4937/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4938/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004939static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004940 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004941 EVT EltVT = VT.getVectorElementType();
4942 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004943
Nate Begemanfdea31a2010-03-24 20:49:50 +00004944 LoadSDNode *LDBase = NULL;
4945 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004946
Nate Begeman1449f292010-03-24 22:19:06 +00004947 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004948 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004949 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004950 for (unsigned i = 0; i < NumElems; ++i) {
4951 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004952
Nate Begemanfdea31a2010-03-24 20:49:50 +00004953 if (!Elt.getNode() ||
4954 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4955 return SDValue();
4956 if (!LDBase) {
4957 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4958 return SDValue();
4959 LDBase = cast<LoadSDNode>(Elt.getNode());
4960 LastLoadedElt = i;
4961 continue;
4962 }
4963 if (Elt.getOpcode() == ISD::UNDEF)
4964 continue;
4965
4966 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4967 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4968 return SDValue();
4969 LastLoadedElt = i;
4970 }
Nate Begeman1449f292010-03-24 22:19:06 +00004971
4972 // If we have found an entire vector of loads and undefs, then return a large
4973 // load of the entire vector width starting at the base pointer. If we found
4974 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004975 if (LastLoadedElt == NumElems - 1) {
4976 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004977 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004978 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004979 LDBase->isVolatile(), LDBase->isNonTemporal(),
4980 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004981 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004982 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004983 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004984 LDBase->isInvariant(), LDBase->getAlignment());
Craig Topper69947b92012-04-23 06:57:04 +00004985 }
4986 if (NumElems == 4 && LastLoadedElt == 1 &&
4987 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004988 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4989 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004990 SDValue ResNode =
4991 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4992 LDBase->getPointerInfo(),
4993 LDBase->getAlignment(),
4994 false/*isVolatile*/, true/*ReadMem*/,
4995 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004996 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004997 }
4998 return SDValue();
4999}
5000
Nadav Rotem9d68b062012-04-08 12:54:54 +00005001/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5002/// to generate a splat value for the following cases:
5003/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005004/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005005/// a scalar load, or a constant.
5006/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005007/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00005008SDValue
5009X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00005010 if (!Subtarget->hasAVX())
5011 return SDValue();
5012
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005013 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00005014 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005015
Craig Topper5da8a802012-05-04 05:49:51 +00005016 assert((VT.is128BitVector() || VT.is256BitVector()) &&
5017 "Unsupported vector type for broadcast.");
5018
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005019 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005020 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005021
Nadav Rotem9d68b062012-04-08 12:54:54 +00005022 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005023 default:
5024 // Unknown pattern found.
5025 return SDValue();
5026
5027 case ISD::BUILD_VECTOR: {
5028 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005029 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005030 return SDValue();
5031
Nadav Rotem9d68b062012-04-08 12:54:54 +00005032 Ld = Op.getOperand(0);
5033 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5034 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005035
5036 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005037 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005038 // Constants may have multiple users.
5039 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005040 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005041 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005042 }
5043
5044 case ISD::VECTOR_SHUFFLE: {
5045 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5046
5047 // Shuffles must have a splat mask where the first element is
5048 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005049 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005050 return SDValue();
5051
5052 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005053 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005054 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5055
5056 if (!Subtarget->hasAVX2())
5057 return SDValue();
5058
5059 // Use the register form of the broadcast instruction available on AVX2.
5060 if (VT.is256BitVector())
5061 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5062 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5063 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005064
5065 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005066 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005067 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005068
5069 // The scalar_to_vector node and the suspected
5070 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005071 // Constants may have multiple users.
5072 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005073 return SDValue();
5074 break;
5075 }
5076 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005077
Nadav Rotem9d68b062012-04-08 12:54:54 +00005078 bool Is256 = VT.getSizeInBits() == 256;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005079
5080 // Handle the broadcasting a single constant scalar from the constant pool
5081 // into a vector. On Sandybridge it is still better to load a constant vector
5082 // from the constant pool and not to broadcast it from a scalar.
5083 if (ConstSplatVal && Subtarget->hasAVX2()) {
5084 EVT CVT = Ld.getValueType();
5085 assert(!CVT.isVector() && "Must not broadcast a vector type");
5086 unsigned ScalarSize = CVT.getSizeInBits();
5087
Craig Topper5da8a802012-05-04 05:49:51 +00005088 if (ScalarSize == 32 || (Is256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005089 const Constant *C = 0;
5090 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5091 C = CI->getConstantIntValue();
5092 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5093 C = CF->getConstantFPValue();
5094
5095 assert(C && "Invalid constant type");
5096
Nadav Rotem154819d2012-04-09 07:45:58 +00005097 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005098 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005099 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005100 MachinePointerInfo::getConstantPool(),
5101 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005102
Nadav Rotem9d68b062012-04-08 12:54:54 +00005103 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5104 }
5105 }
5106
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005107 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005108 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5109
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005110 // Handle AVX2 in-register broadcasts.
5111 if (!IsLoad && Subtarget->hasAVX2() &&
5112 (ScalarSize == 32 || (Is256 && ScalarSize == 64)))
5113 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5114
5115 // The scalar source must be a normal load.
5116 if (!IsLoad)
5117 return SDValue();
5118
Craig Topper5da8a802012-05-04 05:49:51 +00005119 if (ScalarSize == 32 || (Is256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005120 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005121
Craig Toppera9376332012-01-10 08:23:59 +00005122 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005123 // double since there is no vbroadcastsd xmm
Craig Toppera9376332012-01-10 08:23:59 +00005124 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005125 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005126 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005127 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005128
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005129 // Unsupported broadcast.
5130 return SDValue();
5131}
5132
Evan Chengc3630942009-12-09 21:00:30 +00005133SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005134X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005135 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005136
David Greenef125a292011-02-08 19:04:41 +00005137 EVT VT = Op.getValueType();
5138 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005139 unsigned NumElems = Op.getNumOperands();
5140
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005141 // Vectors containing all zeros can be matched by pxor and xorps later
5142 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5143 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5144 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005145 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005146 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005147
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005148 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005149 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005150
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005151 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005152 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5153 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005154 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005155 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005156 return Op;
5157
Craig Topper07a27622012-01-22 03:07:48 +00005158 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005159 }
5160
Nadav Rotem154819d2012-04-09 07:45:58 +00005161 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005162 if (Broadcast.getNode())
5163 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005164
Owen Andersone50ed302009-08-10 22:56:29 +00005165 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005166
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167 unsigned NumZero = 0;
5168 unsigned NumNonZero = 0;
5169 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005170 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005171 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005172 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005173 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005174 if (Elt.getOpcode() == ISD::UNDEF)
5175 continue;
5176 Values.insert(Elt);
5177 if (Elt.getOpcode() != ISD::Constant &&
5178 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005179 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005180 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005181 NumZero++;
5182 else {
5183 NonZeros |= (1 << i);
5184 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 }
5186 }
5187
Chris Lattner97a2a562010-08-26 05:24:29 +00005188 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5189 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005190 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005191
Chris Lattner67f453a2008-03-09 05:42:06 +00005192 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005193 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005194 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005195 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005196
Chris Lattner62098042008-03-09 01:05:04 +00005197 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5198 // the value are obviously zero, truncate the value to i32 and do the
5199 // insertion that way. Only do this if the value is non-constant or if the
5200 // value is a constant being inserted into element 0. It is cheaper to do
5201 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005202 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005203 (!IsAllConstants || Idx == 0)) {
5204 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005205 // Handle SSE only.
5206 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5207 EVT VecVT = MVT::v4i32;
5208 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005209
Chris Lattner62098042008-03-09 01:05:04 +00005210 // Truncate the value (which may itself be a constant) to i32, and
5211 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005213 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005214 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005215
Chris Lattner62098042008-03-09 01:05:04 +00005216 // Now we have our 32-bit value zero extended in the low element of
5217 // a vector. If Idx != 0, swizzle it into place.
5218 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005219 SmallVector<int, 4> Mask;
5220 Mask.push_back(Idx);
5221 for (unsigned i = 1; i != VecElts; ++i)
5222 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005223 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005224 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005225 }
Craig Topper07a27622012-01-22 03:07:48 +00005226 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005227 }
5228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005229
Chris Lattner19f79692008-03-08 22:59:52 +00005230 // If we have a constant or non-constant insertion into the low element of
5231 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5232 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005233 // depending on what the source datatype is.
5234 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005235 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005236 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005237
5238 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005239 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005240 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005241 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005242 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5243 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005244 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005245 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005246 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5247 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005248 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005249 }
5250
5251 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005252 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005253 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005254 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005255 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005256 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005257 } else {
5258 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005259 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005260 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005261 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005262 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005263 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005264
5265 // Is it a vector logical left shift?
5266 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005267 X86::isZeroNode(Op.getOperand(0)) &&
5268 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005269 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005270 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005271 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005272 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005273 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005274 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005275
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005276 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005277 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005278
Chris Lattner19f79692008-03-08 22:59:52 +00005279 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5280 // is a non-constant being inserted into an element other than the low one,
5281 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5282 // movd/movss) to move this into the low element, then shuffle it into
5283 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005284 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005285 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005286
Evan Cheng0db9fe62006-04-25 20:13:52 +00005287 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005288 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005289 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005290 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005291 MaskVec.push_back(i == Idx ? 0 : 1);
5292 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005293 }
5294 }
5295
Chris Lattner67f453a2008-03-09 05:42:06 +00005296 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005297 if (Values.size() == 1) {
5298 if (EVTBits == 32) {
5299 // Instead of a shuffle like this:
5300 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5301 // Check if it's possible to issue this instead.
5302 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5303 unsigned Idx = CountTrailingZeros_32(NonZeros);
5304 SDValue Item = Op.getOperand(Idx);
5305 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5306 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5307 }
Dan Gohman475871a2008-07-27 21:46:04 +00005308 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005309 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005310
Dan Gohmana3941172007-07-24 22:55:08 +00005311 // A vector full of immediates; various special cases are already
5312 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005313 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005314 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005315
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005316 // For AVX-length vectors, build the individual 128-bit pieces and use
5317 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005318 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005319 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005320 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005321 V.push_back(Op.getOperand(i));
5322
5323 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5324
5325 // Build both the lower and upper subvector.
5326 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5327 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5328 NumElems/2);
5329
5330 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005331 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005332 }
5333
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005334 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005335 if (EVTBits == 64) {
5336 if (NumNonZero == 1) {
5337 // One half is zero or undef.
5338 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005339 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005340 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005341 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005342 }
Dan Gohman475871a2008-07-27 21:46:04 +00005343 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005344 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005345
5346 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005347 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005349 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005350 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005351 }
5352
Bill Wendling826f36f2007-03-28 00:57:11 +00005353 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005354 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005355 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005356 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005357 }
5358
5359 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005360 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005361 if (NumElems == 4 && NumZero > 0) {
5362 for (unsigned i = 0; i < 4; ++i) {
5363 bool isZero = !(NonZeros & (1 << i));
5364 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005365 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005366 else
Dale Johannesenace16102009-02-03 19:33:06 +00005367 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005368 }
5369
5370 for (unsigned i = 0; i < 2; ++i) {
5371 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5372 default: break;
5373 case 0:
5374 V[i] = V[i*2]; // Must be a zero vector.
5375 break;
5376 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005377 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005378 break;
5379 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005380 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005381 break;
5382 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005383 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005384 break;
5385 }
5386 }
5387
Benjamin Kramer9c683542012-01-30 15:16:21 +00005388 bool Reverse1 = (NonZeros & 0x3) == 2;
5389 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5390 int MaskVec[] = {
5391 Reverse1 ? 1 : 0,
5392 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005393 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5394 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005395 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397 }
5398
Nate Begemanfdea31a2010-03-24 20:49:50 +00005399 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5400 // Check for a build vector of consecutive loads.
5401 for (unsigned i = 0; i < NumElems; ++i)
5402 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005403
Nate Begemanfdea31a2010-03-24 20:49:50 +00005404 // Check for elements which are consecutive loads.
5405 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5406 if (LD.getNode())
5407 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005408
5409 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005410 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005411 SDValue Result;
5412 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5413 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5414 else
5415 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005416
Chris Lattner24faf612010-08-28 17:59:08 +00005417 for (unsigned i = 1; i < NumElems; ++i) {
5418 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5419 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005420 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005421 }
5422 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005423 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005424
Chris Lattner6e80e442010-08-28 17:15:43 +00005425 // Otherwise, expand into a number of unpckl*, start by extending each of
5426 // our (non-undef) elements to the full vector width with the element in the
5427 // bottom slot of the vector (which generates no code for SSE).
5428 for (unsigned i = 0; i < NumElems; ++i) {
5429 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5430 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5431 else
5432 V[i] = DAG.getUNDEF(VT);
5433 }
5434
5435 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005436 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5437 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5438 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005439 unsigned EltStride = NumElems >> 1;
5440 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005441 for (unsigned i = 0; i < EltStride; ++i) {
5442 // If V[i+EltStride] is undef and this is the first round of mixing,
5443 // then it is safe to just drop this shuffle: V[i] is already in the
5444 // right place, the one element (since it's the first round) being
5445 // inserted as undef can be dropped. This isn't safe for successive
5446 // rounds because they will permute elements within both vectors.
5447 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5448 EltStride == NumElems/2)
5449 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005450
Chris Lattner6e80e442010-08-28 17:15:43 +00005451 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005452 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005453 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005454 }
5455 return V[0];
5456 }
Dan Gohman475871a2008-07-27 21:46:04 +00005457 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005458}
5459
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005460// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5461// them in a MMX register. This is better than doing a stack convert.
5462static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005463 DebugLoc dl = Op.getDebugLoc();
5464 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005465
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005466 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5467 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5468 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005469 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005470 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5471 InVec = Op.getOperand(1);
5472 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5473 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005474 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005475 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5476 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5477 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005478 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005479 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5480 Mask[0] = 0; Mask[1] = 2;
5481 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5482 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005483 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005484}
5485
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005486// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5487// to create 256-bit vectors from two other 128-bit ones.
5488static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5489 DebugLoc dl = Op.getDebugLoc();
5490 EVT ResVT = Op.getValueType();
5491
5492 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5493
5494 SDValue V1 = Op.getOperand(0);
5495 SDValue V2 = Op.getOperand(1);
5496 unsigned NumElems = ResVT.getVectorNumElements();
5497
Craig Topper4c7972d2012-04-22 18:15:59 +00005498 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005499}
5500
5501SDValue
5502X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005503 EVT ResVT = Op.getValueType();
5504
5505 assert(Op.getNumOperands() == 2);
5506 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5507 "Unsupported CONCAT_VECTORS for value type");
5508
5509 // We support concatenate two MMX registers and place them in a MMX register.
5510 // This is better than doing a stack convert.
5511 if (ResVT.is128BitVector())
5512 return LowerMMXCONCAT_VECTORS(Op, DAG);
5513
5514 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5515 // from two other 128-bit ones.
5516 return LowerAVXCONCAT_VECTORS(Op, DAG);
5517}
5518
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005519// Try to lower a shuffle node into a simple blend instruction.
Craig Topper1842ba02012-04-23 06:38:28 +00005520static SDValue LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005521 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005522 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005523 SDValue V1 = SVOp->getOperand(0);
5524 SDValue V2 = SVOp->getOperand(1);
5525 DebugLoc dl = SVOp->getDebugLoc();
Craig Topper708e44f2012-04-23 07:36:33 +00005526 MVT VT = SVOp->getValueType(0).getSimpleVT();
Craig Topper1842ba02012-04-23 06:38:28 +00005527 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005528
Nadav Roteme6113782012-04-11 06:40:27 +00005529 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005530 return SDValue();
5531
Craig Topper1842ba02012-04-23 06:38:28 +00005532 unsigned ISDNo = 0;
Nadav Roteme6113782012-04-11 06:40:27 +00005533 MVT OpTy;
5534
Craig Topper708e44f2012-04-23 07:36:33 +00005535 switch (VT.SimpleTy) {
Nadav Roteme6113782012-04-11 06:40:27 +00005536 default: return SDValue();
5537 case MVT::v8i16:
Craig Topper1842ba02012-04-23 06:38:28 +00005538 ISDNo = X86ISD::BLENDPW;
5539 OpTy = MVT::v8i16;
5540 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005541 case MVT::v4i32:
5542 case MVT::v4f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005543 ISDNo = X86ISD::BLENDPS;
5544 OpTy = MVT::v4f32;
5545 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005546 case MVT::v2i64:
5547 case MVT::v2f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005548 ISDNo = X86ISD::BLENDPD;
5549 OpTy = MVT::v2f64;
5550 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005551 case MVT::v8i32:
5552 case MVT::v8f32:
Craig Topper1842ba02012-04-23 06:38:28 +00005553 if (!Subtarget->hasAVX())
5554 return SDValue();
5555 ISDNo = X86ISD::BLENDPS;
5556 OpTy = MVT::v8f32;
5557 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005558 case MVT::v4i64:
5559 case MVT::v4f64:
Craig Topper1842ba02012-04-23 06:38:28 +00005560 if (!Subtarget->hasAVX())
5561 return SDValue();
5562 ISDNo = X86ISD::BLENDPD;
5563 OpTy = MVT::v4f64;
5564 break;
Nadav Roteme6113782012-04-11 06:40:27 +00005565 }
5566 assert(ISDNo && "Invalid Op Number");
5567
5568 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005569
Craig Topper1842ba02012-04-23 06:38:28 +00005570 for (unsigned i = 0; i != NumElems; ++i) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005571 int EltIdx = SVOp->getMaskElt(i);
Craig Topper1842ba02012-04-23 06:38:28 +00005572 if (EltIdx == (int)i || EltIdx < 0)
Nadav Roteme6113782012-04-11 06:40:27 +00005573 MaskVals |= (1<<i);
Craig Topper1842ba02012-04-23 06:38:28 +00005574 else if (EltIdx == (int)(i + NumElems))
Nadav Roteme6113782012-04-11 06:40:27 +00005575 continue; // Bit is set to zero;
Craig Topper1842ba02012-04-23 06:38:28 +00005576 else
5577 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005578 }
5579
Nadav Roteme6113782012-04-11 06:40:27 +00005580 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5581 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5582 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5583 DAG.getConstant(MaskVals, MVT::i32));
5584 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005585}
5586
Nate Begemanb9a47b82009-02-23 08:49:38 +00005587// v8i16 shuffles - Prefer shuffles in the following order:
5588// 1. [all] pshuflw, pshufhw, optional move
5589// 2. [ssse3] 1 x pshufb
5590// 3. [ssse3] 2 x pshufb + 1 x por
5591// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005592SDValue
5593X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5594 SelectionDAG &DAG) const {
5595 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005596 SDValue V1 = SVOp->getOperand(0);
5597 SDValue V2 = SVOp->getOperand(1);
5598 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005599 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005600
Nate Begemanb9a47b82009-02-23 08:49:38 +00005601 // Determine if more than 1 of the words in each of the low and high quadwords
5602 // of the result come from the same quadword of one of the two inputs. Undef
5603 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005604 unsigned LoQuad[] = { 0, 0, 0, 0 };
5605 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005606 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005607 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005608 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005609 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005610 MaskVals.push_back(EltIdx);
5611 if (EltIdx < 0) {
5612 ++Quad[0];
5613 ++Quad[1];
5614 ++Quad[2];
5615 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005617 }
5618 ++Quad[EltIdx / 4];
5619 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005620 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005621
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005623 unsigned MaxQuad = 1;
5624 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005625 if (LoQuad[i] > MaxQuad) {
5626 BestLoQuad = i;
5627 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005628 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005629 }
5630
Nate Begemanb9a47b82009-02-23 08:49:38 +00005631 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005632 MaxQuad = 1;
5633 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 if (HiQuad[i] > MaxQuad) {
5635 BestHiQuad = i;
5636 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005637 }
5638 }
5639
Nate Begemanb9a47b82009-02-23 08:49:38 +00005640 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005641 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005642 // single pshufb instruction is necessary. If There are more than 2 input
5643 // quads, disable the next transformation since it does not help SSSE3.
5644 bool V1Used = InputQuads[0] || InputQuads[1];
5645 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005646 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005647 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005648 BestLoQuad = InputQuads[0] ? 0 : 1;
5649 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005650 }
5651 if (InputQuads.count() > 2) {
5652 BestLoQuad = -1;
5653 BestHiQuad = -1;
5654 }
5655 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005656
Nate Begemanb9a47b82009-02-23 08:49:38 +00005657 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5658 // the shuffle mask. If a quad is scored as -1, that means that it contains
5659 // words from all 4 input quadwords.
5660 SDValue NewV;
5661 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005662 int MaskV[] = {
5663 BestLoQuad < 0 ? 0 : BestLoQuad,
5664 BestHiQuad < 0 ? 1 : BestHiQuad
5665 };
Eric Christopherfd179292009-08-27 18:07:15 +00005666 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005667 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5668 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5669 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005670
Nate Begemanb9a47b82009-02-23 08:49:38 +00005671 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5672 // source words for the shuffle, to aid later transformations.
5673 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005674 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005675 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005676 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005677 if (idx != (int)i)
5678 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005680 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005681 AllWordsInNewV = false;
5682 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005683 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005684
Nate Begemanb9a47b82009-02-23 08:49:38 +00005685 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5686 if (AllWordsInNewV) {
5687 for (int i = 0; i != 8; ++i) {
5688 int idx = MaskVals[i];
5689 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005690 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005691 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 if ((idx != i) && idx < 4)
5693 pshufhw = false;
5694 if ((idx != i) && idx > 3)
5695 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005696 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005697 V1 = NewV;
5698 V2Used = false;
5699 BestLoQuad = 0;
5700 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005701 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005702
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5704 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005705 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005706 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5707 unsigned TargetMask = 0;
5708 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005710 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5711 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5712 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005713 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005714 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005715 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005716 }
Eric Christopherfd179292009-08-27 18:07:15 +00005717
Nate Begemanb9a47b82009-02-23 08:49:38 +00005718 // If we have SSSE3, and all words of the result are from 1 input vector,
5719 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5720 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005721 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005722 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005723
Nate Begemanb9a47b82009-02-23 08:49:38 +00005724 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005725 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 // mask, and elements that come from V1 in the V2 mask, so that the two
5727 // results can be OR'd together.
5728 bool TwoInputs = V1Used && V2Used;
5729 for (unsigned i = 0; i != 8; ++i) {
5730 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005731 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
5732 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
5733 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5734 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005736 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005737 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005738 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005739 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005740 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005741 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005742
Nate Begemanb9a47b82009-02-23 08:49:38 +00005743 // Calculate the shuffle mask for the second input, shuffle it, and
5744 // OR it with the first shuffled input.
5745 pshufbMask.clear();
5746 for (unsigned i = 0; i != 8; ++i) {
5747 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00005748 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
5749 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
5750 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
5751 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005752 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005753 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005754 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005755 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 MVT::v16i8, &pshufbMask[0], 16));
5757 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005758 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 }
5760
5761 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5762 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005763 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005764 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005765 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005766 for (int i = 0; i != 4; ++i) {
5767 int idx = MaskVals[i];
5768 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005769 InOrder.set(i);
5770 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005771 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005772 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 }
5774 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005775 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005776 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005777
Craig Topperdd637ae2012-02-19 05:41:45 +00005778 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5779 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005780 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005781 NewV.getOperand(0),
5782 getShufflePSHUFLWImmediate(SVOp), DAG);
5783 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005784 }
Eric Christopherfd179292009-08-27 18:07:15 +00005785
Nate Begemanb9a47b82009-02-23 08:49:38 +00005786 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5787 // and update MaskVals with the new element order.
5788 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005789 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005790 for (unsigned i = 4; i != 8; ++i) {
5791 int idx = MaskVals[i];
5792 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005793 InOrder.set(i);
5794 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005795 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005796 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005797 }
5798 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005799 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005800 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005801
Craig Topperdd637ae2012-02-19 05:41:45 +00005802 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5803 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005804 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005805 NewV.getOperand(0),
5806 getShufflePSHUFHWImmediate(SVOp), DAG);
5807 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005808 }
Eric Christopherfd179292009-08-27 18:07:15 +00005809
Nate Begemanb9a47b82009-02-23 08:49:38 +00005810 // In case BestHi & BestLo were both -1, which means each quadword has a word
5811 // from each of the four input quadwords, calculate the InOrder bitvector now
5812 // before falling through to the insert/extract cleanup.
5813 if (BestLoQuad == -1 && BestHiQuad == -1) {
5814 NewV = V1;
5815 for (int i = 0; i != 8; ++i)
5816 if (MaskVals[i] < 0 || MaskVals[i] == i)
5817 InOrder.set(i);
5818 }
Eric Christopherfd179292009-08-27 18:07:15 +00005819
Nate Begemanb9a47b82009-02-23 08:49:38 +00005820 // The other elements are put in the right place using pextrw and pinsrw.
5821 for (unsigned i = 0; i != 8; ++i) {
5822 if (InOrder[i])
5823 continue;
5824 int EltIdx = MaskVals[i];
5825 if (EltIdx < 0)
5826 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00005827 SDValue ExtOp = (EltIdx < 8) ?
5828 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
5829 DAG.getIntPtrConstant(EltIdx)) :
5830 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005831 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005832 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 DAG.getIntPtrConstant(i));
5834 }
5835 return NewV;
5836}
5837
5838// v16i8 shuffles - Prefer shuffles in the following order:
5839// 1. [ssse3] 1 x pshufb
5840// 2. [ssse3] 2 x pshufb + 1 x por
5841// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5842static
Nate Begeman9008ca62009-04-27 18:41:29 +00005843SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005844 SelectionDAG &DAG,
5845 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005846 SDValue V1 = SVOp->getOperand(0);
5847 SDValue V2 = SVOp->getOperand(1);
5848 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005849 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005850
Craig Topperb82b5ab2012-05-18 06:42:06 +00005851 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
5852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005854 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005855 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00005856
Nate Begemanb9a47b82009-02-23 08:49:38 +00005857 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005858 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005859 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005860
Nate Begemanb9a47b82009-02-23 08:49:38 +00005861 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005862 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005863 //
5864 // Otherwise, we have elements from both input vectors, and must zero out
5865 // elements that come from V2 in the first mask, and V1 in the second mask
5866 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005867 for (unsigned i = 0; i != 16; ++i) {
5868 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005869 if (EltIdx < 0 || EltIdx >= 16)
5870 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00005871 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005872 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005873 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005874 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 MVT::v16i8, &pshufbMask[0], 16));
Craig Topperb82b5ab2012-05-18 06:42:06 +00005876 if (V2IsUndef)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005877 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005878
Nate Begemanb9a47b82009-02-23 08:49:38 +00005879 // Calculate the shuffle mask for the second input, shuffle it, and
5880 // OR it with the first shuffled input.
5881 pshufbMask.clear();
5882 for (unsigned i = 0; i != 16; ++i) {
5883 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00005884 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00005885 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005886 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005887 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005888 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005889 MVT::v16i8, &pshufbMask[0], 16));
5890 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005891 }
Eric Christopherfd179292009-08-27 18:07:15 +00005892
Nate Begemanb9a47b82009-02-23 08:49:38 +00005893 // No SSSE3 - Calculate in place words and then fix all out of place words
5894 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5895 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005896 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5897 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00005898 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005899 for (int i = 0; i != 8; ++i) {
5900 int Elt0 = MaskVals[i*2];
5901 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005902
Nate Begemanb9a47b82009-02-23 08:49:38 +00005903 // This word of the result is all undef, skip it.
5904 if (Elt0 < 0 && Elt1 < 0)
5905 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005906
Nate Begemanb9a47b82009-02-23 08:49:38 +00005907 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00005908 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00005909 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005910
Nate Begemanb9a47b82009-02-23 08:49:38 +00005911 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5912 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5913 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005914
5915 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5916 // using a single extract together, load it and store it.
5917 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005918 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005919 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005920 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005921 DAG.getIntPtrConstant(i));
5922 continue;
5923 }
5924
Nate Begemanb9a47b82009-02-23 08:49:38 +00005925 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005926 // source byte is not also odd, shift the extracted word left 8 bits
5927 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005928 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005930 DAG.getIntPtrConstant(Elt1 / 2));
5931 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005932 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005933 DAG.getConstant(8,
5934 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005935 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5937 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005938 }
5939 // If Elt0 is defined, extract it from the appropriate source. If the
5940 // source byte is not also even, shift the extracted word right 8 bits. If
5941 // Elt1 was also defined, OR the extracted values together before
5942 // inserting them in the result.
5943 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005944 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005945 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5946 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005947 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005948 DAG.getConstant(8,
5949 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005950 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005951 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5952 DAG.getConstant(0x00FF, MVT::i16));
5953 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005954 : InsElt0;
5955 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005956 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005957 DAG.getIntPtrConstant(i));
5958 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005959 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005960}
5961
Evan Cheng7a831ce2007-12-15 03:00:47 +00005962/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005963/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005964/// done when every pair / quad of shuffle mask elements point to elements in
5965/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005966/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005967static
Nate Begeman9008ca62009-04-27 18:41:29 +00005968SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005969 SelectionDAG &DAG, DebugLoc dl) {
Craig Topper11ac1f82012-05-04 04:08:44 +00005970 MVT VT = SVOp->getValueType(0).getSimpleVT();
Nate Begeman9008ca62009-04-27 18:41:29 +00005971 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00005972 MVT NewVT;
5973 unsigned Scale;
5974 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005975 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00005976 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
5977 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
5978 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
5979 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
5980 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
5981 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005982 }
5983
Nate Begeman9008ca62009-04-27 18:41:29 +00005984 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00005985 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005986 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00005987 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005988 int EltIdx = SVOp->getMaskElt(i+j);
5989 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005990 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00005991 if (StartIdx < 0)
5992 StartIdx = (EltIdx / Scale);
5993 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00005994 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005995 }
Craig Topper11ac1f82012-05-04 04:08:44 +00005996 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005997 }
5998
Craig Topper11ac1f82012-05-04 04:08:44 +00005999 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6000 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006001 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006002}
6003
Evan Chengd880b972008-05-09 21:53:03 +00006004/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006005///
Owen Andersone50ed302009-08-10 22:56:29 +00006006static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006007 SDValue SrcOp, SelectionDAG &DAG,
6008 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006009 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006010 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006011 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006012 LD = dyn_cast<LoadSDNode>(SrcOp);
6013 if (!LD) {
6014 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6015 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006016 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006017 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006018 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006019 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006020 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006021 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006022 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006023 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006024 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6025 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6026 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006027 SrcOp.getOperand(0)
6028 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006029 }
6030 }
6031 }
6032
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006033 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006034 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006035 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006036 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006037}
6038
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006039/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6040/// which could not be matched by any known target speficic shuffle
6041static SDValue
6042LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006043
6044 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6045 if (NewOp.getNode())
6046 return NewOp;
6047
Craig Topper8f35c132012-01-20 09:29:03 +00006048 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006049
Craig Topper8f35c132012-01-20 09:29:03 +00006050 unsigned NumElems = VT.getVectorNumElements();
6051 unsigned NumLaneElems = NumElems / 2;
6052
Craig Topper8f35c132012-01-20 09:29:03 +00006053 DebugLoc dl = SVOp->getDebugLoc();
6054 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00006055 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006056 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006057
Craig Topper9a2b6e12012-04-06 07:45:23 +00006058 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006059 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006060 // Build a shuffle mask for the output, discovering on the fly which
6061 // input vectors to use as shuffle operands (recorded in InputUsed).
6062 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006063 // out with UseBuildVector set.
6064 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006065 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006066 unsigned LaneStart = l * NumLaneElems;
6067 for (unsigned i = 0; i != NumLaneElems; ++i) {
6068 // The mask element. This indexes into the input.
6069 int Idx = SVOp->getMaskElt(i+LaneStart);
6070 if (Idx < 0) {
6071 // the mask element does not index into any input vector.
6072 Mask.push_back(-1);
6073 continue;
6074 }
Craig Topper8f35c132012-01-20 09:29:03 +00006075
Craig Topper9a2b6e12012-04-06 07:45:23 +00006076 // The input vector this mask element indexes into.
6077 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006078
Craig Topper9a2b6e12012-04-06 07:45:23 +00006079 // Turn the index into an offset from the start of the input vector.
6080 Idx -= Input * NumLaneElems;
6081
6082 // Find or create a shuffle vector operand to hold this input.
6083 unsigned OpNo;
6084 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6085 if (InputUsed[OpNo] == Input)
6086 // This input vector is already an operand.
6087 break;
6088 if (InputUsed[OpNo] < 0) {
6089 // Create a new operand for this input vector.
6090 InputUsed[OpNo] = Input;
6091 break;
6092 }
6093 }
6094
6095 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006096 // More than two input vectors used! Give up on trying to create a
6097 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6098 UseBuildVector = true;
6099 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006100 }
6101
6102 // Add the mask index for the new shuffle vector.
6103 Mask.push_back(Idx + OpNo * NumLaneElems);
6104 }
6105
Craig Topper8ae97ba2012-05-21 06:40:16 +00006106 if (UseBuildVector) {
6107 SmallVector<SDValue, 16> SVOps;
6108 for (unsigned i = 0; i != NumLaneElems; ++i) {
6109 // The mask element. This indexes into the input.
6110 int Idx = SVOp->getMaskElt(i+LaneStart);
6111 if (Idx < 0) {
6112 SVOps.push_back(DAG.getUNDEF(EltVT));
6113 continue;
6114 }
6115
6116 // The input vector this mask element indexes into.
6117 int Input = Idx / NumElems;
6118
6119 // Turn the index into an offset from the start of the input vector.
6120 Idx -= Input * NumElems;
6121
6122 // Extract the vector element by hand.
6123 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6124 SVOp->getOperand(Input),
6125 DAG.getIntPtrConstant(Idx)));
6126 }
6127
6128 // Construct the output using a BUILD_VECTOR.
6129 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6130 SVOps.size());
6131 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006132 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006133 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006134 } else {
6135 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006136 (InputUsed[0] % 2) * NumLaneElems,
6137 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006138 // If only one input was used, use an undefined vector for the other.
6139 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6140 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006141 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006142 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006143 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006144 }
6145
6146 Mask.clear();
6147 }
Craig Topper8f35c132012-01-20 09:29:03 +00006148
6149 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006150 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006151}
6152
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006153/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6154/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006155static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006156LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006157 SDValue V1 = SVOp->getOperand(0);
6158 SDValue V2 = SVOp->getOperand(1);
6159 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006160 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006161
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006162 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6163
Benjamin Kramer9c683542012-01-30 15:16:21 +00006164 std::pair<int, int> Locs[4];
6165 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006166 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006167
Evan Chengace3c172008-07-22 21:13:36 +00006168 unsigned NumHi = 0;
6169 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006170 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006171 int Idx = PermMask[i];
6172 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006173 Locs[i] = std::make_pair(-1, -1);
6174 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006175 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6176 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006177 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006178 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006179 NumLo++;
6180 } else {
6181 Locs[i] = std::make_pair(1, NumHi);
6182 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006183 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006184 NumHi++;
6185 }
6186 }
6187 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006188
Evan Chengace3c172008-07-22 21:13:36 +00006189 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006190 // If no more than two elements come from either vector. This can be
6191 // implemented with two shuffles. First shuffle gather the elements.
6192 // The second shuffle, which takes the first shuffle as both of its
6193 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006194 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006195
Benjamin Kramer9c683542012-01-30 15:16:21 +00006196 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006197
Benjamin Kramer9c683542012-01-30 15:16:21 +00006198 for (unsigned i = 0; i != 4; ++i)
6199 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006200 unsigned Idx = (i < 2) ? 0 : 4;
6201 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006202 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006203 }
Evan Chengace3c172008-07-22 21:13:36 +00006204
Nate Begeman9008ca62009-04-27 18:41:29 +00006205 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006206 }
6207
6208 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006209 // Otherwise, we must have three elements from one vector, call it X, and
6210 // one element from the other, call it Y. First, use a shufps to build an
6211 // intermediate vector with the one element from Y and the element from X
6212 // that will be in the same half in the final destination (the indexes don't
6213 // matter). Then, use a shufps to build the final vector, taking the half
6214 // containing the element from Y from the intermediate, and the other half
6215 // from X.
6216 if (NumHi == 3) {
6217 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006218 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006219 std::swap(V1, V2);
6220 }
6221
6222 // Find the element from V2.
6223 unsigned HiIndex;
6224 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006225 int Val = PermMask[HiIndex];
6226 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006227 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006228 if (Val >= 4)
6229 break;
6230 }
6231
Nate Begeman9008ca62009-04-27 18:41:29 +00006232 Mask1[0] = PermMask[HiIndex];
6233 Mask1[1] = -1;
6234 Mask1[2] = PermMask[HiIndex^1];
6235 Mask1[3] = -1;
6236 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006237
6238 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006239 Mask1[0] = PermMask[0];
6240 Mask1[1] = PermMask[1];
6241 Mask1[2] = HiIndex & 1 ? 6 : 4;
6242 Mask1[3] = HiIndex & 1 ? 4 : 6;
6243 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006244 }
Craig Topper69947b92012-04-23 06:57:04 +00006245
6246 Mask1[0] = HiIndex & 1 ? 2 : 0;
6247 Mask1[1] = HiIndex & 1 ? 0 : 2;
6248 Mask1[2] = PermMask[2];
6249 Mask1[3] = PermMask[3];
6250 if (Mask1[2] >= 0)
6251 Mask1[2] += 4;
6252 if (Mask1[3] >= 0)
6253 Mask1[3] += 4;
6254 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006255 }
6256
6257 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006258 int LoMask[] = { -1, -1, -1, -1 };
6259 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006260
Benjamin Kramer9c683542012-01-30 15:16:21 +00006261 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006262 unsigned MaskIdx = 0;
6263 unsigned LoIdx = 0;
6264 unsigned HiIdx = 2;
6265 for (unsigned i = 0; i != 4; ++i) {
6266 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006267 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006268 MaskIdx = 1;
6269 LoIdx = 0;
6270 HiIdx = 2;
6271 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006272 int Idx = PermMask[i];
6273 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006274 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006275 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006276 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006277 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006278 LoIdx++;
6279 } else {
6280 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006281 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006282 HiIdx++;
6283 }
6284 }
6285
Nate Begeman9008ca62009-04-27 18:41:29 +00006286 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6287 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006288 int MaskOps[] = { -1, -1, -1, -1 };
6289 for (unsigned i = 0; i != 4; ++i)
6290 if (Locs[i].first != -1)
6291 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006292 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006293}
6294
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006295static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006296 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006297 V = V.getOperand(0);
6298 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6299 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006300 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6301 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6302 // BUILD_VECTOR (load), undef
6303 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006304 if (MayFoldLoad(V))
6305 return true;
6306 return false;
6307}
6308
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006309// FIXME: the version above should always be used. Since there's
6310// a bug where several vector shuffles can't be folded because the
6311// DAG is not updated during lowering and a node claims to have two
6312// uses while it only has one, use this version, and let isel match
6313// another instruction if the load really happens to have more than
6314// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006315// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006316static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006317 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006318 V = V.getOperand(0);
6319 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6320 V = V.getOperand(0);
6321 if (ISD::isNormalLoad(V.getNode()))
6322 return true;
6323 return false;
6324}
6325
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006326static
Evan Cheng835580f2010-10-07 20:50:20 +00006327SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6328 EVT VT = Op.getValueType();
6329
6330 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006331 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6332 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006333 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6334 V1, DAG));
6335}
6336
6337static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006338SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006339 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006340 SDValue V1 = Op.getOperand(0);
6341 SDValue V2 = Op.getOperand(1);
6342 EVT VT = Op.getValueType();
6343
6344 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6345
Craig Topper1accb7e2012-01-10 06:54:16 +00006346 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006347 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6348
Evan Cheng0899f5c2011-08-31 02:05:24 +00006349 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6350 return DAG.getNode(ISD::BITCAST, dl, VT,
6351 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6352 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6353 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006354}
6355
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006356static
6357SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6358 SDValue V1 = Op.getOperand(0);
6359 SDValue V2 = Op.getOperand(1);
6360 EVT VT = Op.getValueType();
6361
6362 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6363 "unsupported shuffle type");
6364
6365 if (V2.getOpcode() == ISD::UNDEF)
6366 V2 = V1;
6367
6368 // v4i32 or v4f32
6369 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6370}
6371
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006372static
Craig Topper1accb7e2012-01-10 06:54:16 +00006373SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006374 SDValue V1 = Op.getOperand(0);
6375 SDValue V2 = Op.getOperand(1);
6376 EVT VT = Op.getValueType();
6377 unsigned NumElems = VT.getVectorNumElements();
6378
6379 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6380 // operand of these instructions is only memory, so check if there's a
6381 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6382 // same masks.
6383 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006384
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006385 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006386 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006387 CanFoldLoad = true;
6388
6389 // When V1 is a load, it can be folded later into a store in isel, example:
6390 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6391 // turns into:
6392 // (MOVLPSmr addr:$src1, VR128:$src2)
6393 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006394 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006395 CanFoldLoad = true;
6396
Dan Gohman65fd6562011-11-03 21:49:52 +00006397 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006398 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006399 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006400 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6401
6402 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00006403 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00006404 if (SVOp->getMaskElt(1) != -1)
6405 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006406 }
6407
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006408 // movl and movlp will both match v2i64, but v2i64 is never matched by
6409 // movl earlier because we make it strict to avoid messing with the movlp load
6410 // folding logic (see the code above getMOVLP call). Match it here then,
6411 // this is horrible, but will stay like this until we move all shuffle
6412 // matching to x86 specific nodes. Note that for the 1st condition all
6413 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006414 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006415 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6416 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006417 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006418 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006419 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006420 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006421
6422 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6423
6424 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006425 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006426 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006427}
6428
Nadav Rotem154819d2012-04-09 07:45:58 +00006429SDValue
6430X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006431 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6432 EVT VT = Op.getValueType();
6433 DebugLoc dl = Op.getDebugLoc();
6434 SDValue V1 = Op.getOperand(0);
6435 SDValue V2 = Op.getOperand(1);
6436
6437 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006438 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006439
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006440 // Handle splat operations
6441 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006442 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006443 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006444
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006445 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006446 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006447 if (Broadcast.getNode())
6448 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006449
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006450 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006451 if ((Size == 128 && NumElem <= 4) ||
6452 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006453 return SDValue();
6454
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006455 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006456 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006457 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006458
6459 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6460 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00006461 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
6462 VT == MVT::v16i16 || VT == MVT::v32i8) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006463 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6464 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006465 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006466 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006467 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006468 // FIXME: Figure out a cleaner way to do this.
6469 // Try to make use of movq to zero out the top part.
6470 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6471 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6472 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006473 EVT NewVT = NewOp.getValueType();
6474 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6475 NewVT, true, false))
6476 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006477 DAG, Subtarget, dl);
6478 }
6479 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6480 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006481 if (NewOp.getNode()) {
6482 EVT NewVT = NewOp.getValueType();
6483 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6484 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6485 DAG, Subtarget, dl);
6486 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006487 }
6488 }
6489 return SDValue();
6490}
6491
Dan Gohman475871a2008-07-27 21:46:04 +00006492SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006493X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006494 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006495 SDValue V1 = Op.getOperand(0);
6496 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006497 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006498 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006499 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006500 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006501 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006502 bool V1IsSplat = false;
6503 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006504 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006505 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006506 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006507 MachineFunction &MF = DAG.getMachineFunction();
6508 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006509
Craig Topper3426a3e2011-11-14 06:46:21 +00006510 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006511
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006512 if (V1IsUndef && V2IsUndef)
6513 return DAG.getUNDEF(VT);
6514
6515 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006516
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006517 // Vector shuffle lowering takes 3 steps:
6518 //
6519 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6520 // narrowing and commutation of operands should be handled.
6521 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6522 // shuffle nodes.
6523 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6524 // so the shuffle can be broken into other shuffles and the legalizer can
6525 // try the lowering again.
6526 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006527 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006528 // be matched during isel, all of them must be converted to a target specific
6529 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006530
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006531 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6532 // narrowing and commutation of operands should be handled. The actual code
6533 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006534 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006535 if (NewOp.getNode())
6536 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006537
Craig Topper5aaffa82012-02-19 02:53:47 +00006538 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6539
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006540 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6541 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006542 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006543 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006544 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006545 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006546
Craig Topperdd637ae2012-02-19 05:41:45 +00006547 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006548 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006549 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006550
Craig Topperdd637ae2012-02-19 05:41:45 +00006551 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006552 return getMOVHighToLow(Op, dl, DAG);
6553
6554 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006555 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006556 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006557 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006558
Craig Topper5aaffa82012-02-19 02:53:47 +00006559 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006560 // The actual implementation will match the mask in the if above and then
6561 // during isel it can match several different instructions, not only pshufd
6562 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006563 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6564 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006565
Craig Topper5aaffa82012-02-19 02:53:47 +00006566 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006567
Craig Topperdbd98a42012-02-07 06:28:42 +00006568 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6569 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6570
Craig Topper1accb7e2012-01-10 06:54:16 +00006571 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006572 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6573
Craig Topperb3982da2011-12-31 23:50:21 +00006574 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006575 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006576 }
Eric Christopherfd179292009-08-27 18:07:15 +00006577
Evan Chengf26ffe92008-05-29 08:22:04 +00006578 // Check if this can be converted into a logical shift.
6579 bool isLeft = false;
6580 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006582 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006583 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006584 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006585 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006586 EVT EltVT = VT.getVectorElementType();
6587 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006588 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006589 }
Eric Christopherfd179292009-08-27 18:07:15 +00006590
Craig Topper5aaffa82012-02-19 02:53:47 +00006591 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006592 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006593 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006594 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006595 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006596 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6597
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006598 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006599 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6600 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006601 }
Eric Christopherfd179292009-08-27 18:07:15 +00006602
Nate Begeman9008ca62009-04-27 18:41:29 +00006603 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006604 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006605 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006606
Craig Topperdd637ae2012-02-19 05:41:45 +00006607 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006608 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006609
Craig Topperdd637ae2012-02-19 05:41:45 +00006610 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006611 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006612
Craig Topperdd637ae2012-02-19 05:41:45 +00006613 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006614 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006615
Craig Topperdd637ae2012-02-19 05:41:45 +00006616 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006617 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006618
Craig Topperdd637ae2012-02-19 05:41:45 +00006619 if (ShouldXformToMOVHLPS(M, VT) ||
6620 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006621 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006622
Evan Chengf26ffe92008-05-29 08:22:04 +00006623 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006624 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006625 EVT EltVT = VT.getVectorElementType();
6626 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006627 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006628 }
Eric Christopherfd179292009-08-27 18:07:15 +00006629
Evan Cheng9eca5e82006-10-25 21:49:50 +00006630 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006631 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6632 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006633 V1IsSplat = isSplatVector(V1.getNode());
6634 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006635
Chris Lattner8a594482007-11-25 00:24:49 +00006636 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006637 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6638 CommuteVectorShuffleMask(M, NumElems);
6639 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006640 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006641 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006642 }
6643
Craig Topperbeabc6c2011-12-05 06:56:46 +00006644 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006645 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006646 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006647 return V1;
6648 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6649 // the instruction selector will not match, so get a canonical MOVL with
6650 // swapped operands to undo the commute.
6651 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006652 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653
Craig Topperbeabc6c2011-12-05 06:56:46 +00006654 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006655 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006656
Craig Topperbeabc6c2011-12-05 06:56:46 +00006657 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006658 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006659
Evan Cheng9bbbb982006-10-25 20:48:19 +00006660 if (V2IsSplat) {
6661 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006662 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006663 // new vector_shuffle with the corrected mask.p
6664 SmallVector<int, 8> NewMask(M.begin(), M.end());
6665 NormalizeMask(NewMask, NumElems);
Craig Topper69947b92012-04-23 06:57:04 +00006666 if (isUNPCKLMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006667 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00006668 if (isUNPCKHMask(NewMask, VT, HasAVX2, true))
Craig Topper39a9e482012-02-11 06:24:48 +00006669 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006670 }
6671
Evan Cheng9eca5e82006-10-25 21:49:50 +00006672 if (Commuted) {
6673 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006674 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006675 CommuteVectorShuffleMask(M, NumElems);
6676 std::swap(V1, V2);
6677 std::swap(V1IsSplat, V2IsSplat);
6678 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006679
Craig Topper39a9e482012-02-11 06:24:48 +00006680 if (isUNPCKLMask(M, VT, HasAVX2))
6681 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006682
Craig Topper39a9e482012-02-11 06:24:48 +00006683 if (isUNPCKHMask(M, VT, HasAVX2))
6684 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006685 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006686
Nate Begeman9008ca62009-04-27 18:41:29 +00006687 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006688 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006689 return CommuteVectorShuffle(SVOp, DAG);
6690
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006691 // The checks below are all present in isShuffleMaskLegal, but they are
6692 // inlined here right now to enable us to directly emit target specific
6693 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006694
Craig Topper0e2037b2012-01-20 05:53:00 +00006695 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006696 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006697 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006698 DAG);
6699
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006700 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6701 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006702 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006703 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006704 }
6705
Craig Toppera9a568a2012-05-02 08:03:44 +00006706 if (isPSHUFHWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006707 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006708 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006709 DAG);
6710
Craig Toppera9a568a2012-05-02 08:03:44 +00006711 if (isPSHUFLWMask(M, VT, HasAVX2))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006712 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006713 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006714 DAG);
6715
Craig Topper1a7700a2012-01-19 08:19:12 +00006716 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006717 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006718 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006719
Craig Topper94438ba2011-12-16 08:06:31 +00006720 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006721 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006722 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006723 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006724
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006725 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006726 // Generate target specific nodes for 128 or 256-bit shuffles only
6727 // supported in the AVX instruction set.
6728 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006729
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006730 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006731 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006732 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6733
Craig Topper70b883b2011-11-28 10:14:51 +00006734 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006735 if (isVPERMILPMask(M, VT, HasAVX)) {
6736 if (HasAVX2 && VT == MVT::v8i32)
6737 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006738 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006739 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006740 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006741 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006742
Craig Topper70b883b2011-11-28 10:14:51 +00006743 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006744 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006745 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006746 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006747
Craig Topper1842ba02012-04-23 06:38:28 +00006748 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006749 if (BlendOp.getNode())
6750 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006751
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006752 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006753 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006754 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006755 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006756 }
Craig Topper92040742012-04-16 06:43:40 +00006757 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6758 &permclMask[0], 8);
6759 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006760 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006761 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006762 }
Craig Topper095c5282012-04-15 23:48:57 +00006763
Craig Topper8325c112012-04-16 00:41:45 +00006764 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6765 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006766 getShuffleCLImmediate(SVOp), DAG);
6767
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006768
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006769 //===--------------------------------------------------------------------===//
6770 // Since no target specific shuffle was selected for this generic one,
6771 // lower it into other known shuffles. FIXME: this isn't true yet, but
6772 // this is the plan.
6773 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006774
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006775 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6776 if (VT == MVT::v8i16) {
6777 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6778 if (NewOp.getNode())
6779 return NewOp;
6780 }
6781
6782 if (VT == MVT::v16i8) {
6783 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6784 if (NewOp.getNode())
6785 return NewOp;
6786 }
6787
6788 // Handle all 128-bit wide vectors with 4 elements, and match them with
6789 // several different shuffle types.
6790 if (NumElems == 4 && VT.getSizeInBits() == 128)
6791 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6792
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006793 // Handle general 256-bit shuffles
6794 if (VT.is256BitVector())
6795 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6796
Dan Gohman475871a2008-07-27 21:46:04 +00006797 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006798}
6799
Dan Gohman475871a2008-07-27 21:46:04 +00006800SDValue
6801X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006802 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006803 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006804 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006805
6806 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6807 return SDValue();
6808
Duncan Sands83ec4b62008-06-06 12:08:01 +00006809 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006811 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006813 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006814 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006815 }
6816
6817 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006818 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6819 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6820 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006821 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6822 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006823 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006824 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006825 Op.getOperand(0)),
6826 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006827 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006828 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006829 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006830 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006831 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006832 }
6833
6834 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006835 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6836 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006837 // result has a single use which is a store or a bitcast to i32. And in
6838 // the case of a store, it's not worth it if the index is a constant 0,
6839 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006840 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006841 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006842 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006843 if ((User->getOpcode() != ISD::STORE ||
6844 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6845 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006846 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006848 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006849 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006850 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006851 Op.getOperand(0)),
6852 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006853 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00006854 }
6855
6856 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00006857 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006858 if (isa<ConstantSDNode>(Op.getOperand(1)))
6859 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006860 }
Dan Gohman475871a2008-07-27 21:46:04 +00006861 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006862}
6863
6864
Dan Gohman475871a2008-07-27 21:46:04 +00006865SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006866X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6867 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006868 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006869 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006870
David Greene74a579d2011-02-10 16:57:36 +00006871 SDValue Vec = Op.getOperand(0);
6872 EVT VecVT = Vec.getValueType();
6873
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006874 // If this is a 256-bit vector result, first extract the 128-bit vector and
6875 // then extract the element from the 128-bit vector.
6876 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006877 DebugLoc dl = Op.getNode()->getDebugLoc();
6878 unsigned NumElems = VecVT.getVectorNumElements();
6879 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006880 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6881
6882 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006883 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006884
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006885 if (IdxVal >= NumElems/2)
6886 IdxVal -= NumElems/2;
David Greene74a579d2011-02-10 16:57:36 +00006887 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00006888 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00006889 }
6890
6891 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6892
Craig Topperd0a31172012-01-10 06:37:29 +00006893 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006894 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006895 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006896 return Res;
6897 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006898
Owen Andersone50ed302009-08-10 22:56:29 +00006899 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006900 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006901 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006902 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006903 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006904 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006905 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006906 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6907 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006908 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006909 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006910 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006911 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006912 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006913 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006914 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006915 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006916 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006917 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00006918 }
6919
6920 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006921 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006922 if (Idx == 0)
6923 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006924
Evan Cheng0db9fe62006-04-25 20:13:52 +00006925 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006926 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006927 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006928 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006929 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006930 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006931 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00006932 }
6933
6934 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006935 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6936 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6937 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006938 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006939 if (Idx == 0)
6940 return Op;
6941
6942 // UNPCKHPD the element to the lowest double word, then movsd.
6943 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6944 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006945 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006946 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006947 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006948 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006949 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006950 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006951 }
6952
Dan Gohman475871a2008-07-27 21:46:04 +00006953 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006954}
6955
Dan Gohman475871a2008-07-27 21:46:04 +00006956SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006957X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6958 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006959 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006960 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006961 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006962
Dan Gohman475871a2008-07-27 21:46:04 +00006963 SDValue N0 = Op.getOperand(0);
6964 SDValue N1 = Op.getOperand(1);
6965 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006966
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006967 if (VT.getSizeInBits() == 256)
6968 return SDValue();
6969
Dan Gohman8a55ce42009-09-23 21:02:20 +00006970 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006971 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006972 unsigned Opc;
6973 if (VT == MVT::v8i16)
6974 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006975 else if (VT == MVT::v16i8)
6976 Opc = X86ISD::PINSRB;
6977 else
6978 Opc = X86ISD::PINSRB;
6979
Nate Begeman14d12ca2008-02-11 04:19:36 +00006980 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6981 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006982 if (N1.getValueType() != MVT::i32)
6983 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6984 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006985 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006986 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00006987 }
6988
6989 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006990 // Bits [7:6] of the constant are the source select. This will always be
6991 // zero here. The DAG Combiner may combine an extract_elt index into these
6992 // bits. For example (insert (extract, 3), 2) could be matched by putting
6993 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006994 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006995 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006996 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006997 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006998 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006999 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007000 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007001 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007002 }
7003
7004 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007005 // PINSR* works with constant index.
7006 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007007 }
Dan Gohman475871a2008-07-27 21:46:04 +00007008 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007009}
7010
Dan Gohman475871a2008-07-27 21:46:04 +00007011SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007012X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007013 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007014 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007015
David Greene6b381262011-02-09 15:32:06 +00007016 DebugLoc dl = Op.getDebugLoc();
7017 SDValue N0 = Op.getOperand(0);
7018 SDValue N1 = Op.getOperand(1);
7019 SDValue N2 = Op.getOperand(2);
7020
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007021 // If this is a 256-bit vector result, first extract the 128-bit vector,
7022 // insert the element into the extracted half and then place it back.
7023 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00007024 if (!isa<ConstantSDNode>(N2))
7025 return SDValue();
7026
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007027 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007028 unsigned NumElems = VT.getVectorNumElements();
7029 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007030 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007031
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007032 // Insert the element into the desired half.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007033 bool Upper = IdxVal >= NumElems/2;
7034 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
7035 DAG.getConstant(Upper ? IdxVal-NumElems/2 : IdxVal, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007036
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007037 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007038 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007039 }
7040
Craig Topperd0a31172012-01-10 06:37:29 +00007041 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007042 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7043
Dan Gohman8a55ce42009-09-23 21:02:20 +00007044 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007045 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007046
Dan Gohman8a55ce42009-09-23 21:02:20 +00007047 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007048 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7049 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007050 if (N1.getValueType() != MVT::i32)
7051 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7052 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007053 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007054 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007055 }
Dan Gohman475871a2008-07-27 21:46:04 +00007056 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007057}
7058
Dan Gohman475871a2008-07-27 21:46:04 +00007059SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007060X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007061 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007062 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00007063 EVT OpVT = Op.getValueType();
7064
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007065 // If this is a 256-bit vector result, first insert into a 128-bit
7066 // vector and then insert into the 256-bit vector.
7067 if (OpVT.getSizeInBits() > 128) {
7068 // Insert into a 128-bit vector.
7069 EVT VT128 = EVT::getVectorVT(*Context,
7070 OpVT.getVectorElementType(),
7071 OpVT.getVectorNumElements() / 2);
7072
7073 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7074
7075 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007076 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007077 }
7078
Craig Topperd77d2fe2012-04-29 20:22:05 +00007079 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007080 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007081 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007082
Owen Anderson825b72b2009-08-11 20:47:22 +00007083 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topperd77d2fe2012-04-29 20:22:05 +00007084 assert(OpVT.getSizeInBits() == 128 && "Expected an SSE type!");
7085 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007086 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007087}
7088
David Greene91585092011-01-26 15:38:49 +00007089// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7090// a simple subregister reference or explicit instructions to grab
7091// upper bits of a vector.
7092SDValue
7093X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7094 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00007095 DebugLoc dl = Op.getNode()->getDebugLoc();
7096 SDValue Vec = Op.getNode()->getOperand(0);
7097 SDValue Idx = Op.getNode()->getOperand(1);
7098
Craig Topperb14940a2012-04-22 20:55:18 +00007099 if (Op.getNode()->getValueType(0).getSizeInBits() == 128 &&
7100 Vec.getNode()->getValueType(0).getSizeInBits() == 256 &&
7101 isa<ConstantSDNode>(Idx)) {
7102 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7103 return Extract128BitVector(Vec, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007104 }
David Greene91585092011-01-26 15:38:49 +00007105 }
7106 return SDValue();
7107}
7108
David Greenecfe33c42011-01-26 19:13:22 +00007109// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7110// simple superregister reference or explicit instructions to insert
7111// the upper bits of a vector.
7112SDValue
7113X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7114 if (Subtarget->hasAVX()) {
7115 DebugLoc dl = Op.getNode()->getDebugLoc();
7116 SDValue Vec = Op.getNode()->getOperand(0);
7117 SDValue SubVec = Op.getNode()->getOperand(1);
7118 SDValue Idx = Op.getNode()->getOperand(2);
7119
Craig Topperb14940a2012-04-22 20:55:18 +00007120 if (Op.getNode()->getValueType(0).getSizeInBits() == 256 &&
7121 SubVec.getNode()->getValueType(0).getSizeInBits() == 128 &&
7122 isa<ConstantSDNode>(Idx)) {
7123 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7124 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007125 }
7126 }
7127 return SDValue();
7128}
7129
Bill Wendling056292f2008-09-16 21:48:12 +00007130// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7131// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7132// one of the above mentioned nodes. It has to be wrapped because otherwise
7133// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7134// be used to form addressing mode. These wrapped nodes will be selected
7135// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007136SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007137X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007138 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007139
Chris Lattner41621a22009-06-26 19:22:52 +00007140 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7141 // global base reg.
7142 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007143 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007144 CodeModel::Model M = getTargetMachine().getCodeModel();
7145
Chris Lattner4f066492009-07-11 20:29:19 +00007146 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007147 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007148 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007149 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007150 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007151 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007152 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007153
Evan Cheng1606e8e2009-03-13 07:51:59 +00007154 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007155 CP->getAlignment(),
7156 CP->getOffset(), OpFlag);
7157 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007158 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007159 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007160 if (OpFlag) {
7161 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007162 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007163 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007164 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007165 }
7166
7167 return Result;
7168}
7169
Dan Gohmand858e902010-04-17 15:26:15 +00007170SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007171 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007172
Chris Lattner18c59872009-06-27 04:16:01 +00007173 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7174 // global base reg.
7175 unsigned char OpFlag = 0;
7176 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007177 CodeModel::Model M = getTargetMachine().getCodeModel();
7178
Chris Lattner4f066492009-07-11 20:29:19 +00007179 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007180 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007181 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007182 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007183 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007184 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007185 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007186
Chris Lattner18c59872009-06-27 04:16:01 +00007187 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7188 OpFlag);
7189 DebugLoc DL = JT->getDebugLoc();
7190 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007191
Chris Lattner18c59872009-06-27 04:16:01 +00007192 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007193 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007194 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7195 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007196 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007197 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007198
Chris Lattner18c59872009-06-27 04:16:01 +00007199 return Result;
7200}
7201
7202SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007203X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007204 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007205
Chris Lattner18c59872009-06-27 04:16:01 +00007206 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7207 // global base reg.
7208 unsigned char OpFlag = 0;
7209 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007210 CodeModel::Model M = getTargetMachine().getCodeModel();
7211
Chris Lattner4f066492009-07-11 20:29:19 +00007212 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007213 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7214 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7215 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007216 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007217 } else if (Subtarget->isPICStyleGOT()) {
7218 OpFlag = X86II::MO_GOT;
7219 } else if (Subtarget->isPICStyleStubPIC()) {
7220 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7221 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7222 OpFlag = X86II::MO_DARWIN_NONLAZY;
7223 }
Eric Christopherfd179292009-08-27 18:07:15 +00007224
Chris Lattner18c59872009-06-27 04:16:01 +00007225 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007226
Chris Lattner18c59872009-06-27 04:16:01 +00007227 DebugLoc DL = Op.getDebugLoc();
7228 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007229
7230
Chris Lattner18c59872009-06-27 04:16:01 +00007231 // With PIC, the address is actually $g + Offset.
7232 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007233 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007234 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7235 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007236 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007237 Result);
7238 }
Eric Christopherfd179292009-08-27 18:07:15 +00007239
Eli Friedman586272d2011-08-11 01:48:05 +00007240 // For symbols that require a load from a stub to get the address, emit the
7241 // load.
7242 if (isGlobalStubReference(OpFlag))
7243 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007244 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007245
Chris Lattner18c59872009-06-27 04:16:01 +00007246 return Result;
7247}
7248
Dan Gohman475871a2008-07-27 21:46:04 +00007249SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007250X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007251 // Create the TargetBlockAddressAddress node.
7252 unsigned char OpFlags =
7253 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007254 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007255 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007256 DebugLoc dl = Op.getDebugLoc();
7257 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7258 /*isTarget=*/true, OpFlags);
7259
Dan Gohmanf705adb2009-10-30 01:28:02 +00007260 if (Subtarget->isPICStyleRIPRel() &&
7261 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007262 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7263 else
7264 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007265
Dan Gohman29cbade2009-11-20 23:18:13 +00007266 // With PIC, the address is actually $g + Offset.
7267 if (isGlobalRelativeToPICBase(OpFlags)) {
7268 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7269 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7270 Result);
7271 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007272
7273 return Result;
7274}
7275
7276SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007277X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007278 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007279 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007280 // Create the TargetGlobalAddress node, folding in the constant
7281 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007282 unsigned char OpFlags =
7283 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007284 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007285 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007286 if (OpFlags == X86II::MO_NO_FLAG &&
7287 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007288 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007289 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007290 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007291 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007292 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007293 }
Eric Christopherfd179292009-08-27 18:07:15 +00007294
Chris Lattner4f066492009-07-11 20:29:19 +00007295 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007296 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007297 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7298 else
7299 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007300
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007301 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007302 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007303 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7304 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007305 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007306 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007307
Chris Lattner36c25012009-07-10 07:34:39 +00007308 // For globals that require a load from a stub to get the address, emit the
7309 // load.
7310 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007311 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007312 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007313
Dan Gohman6520e202008-10-18 02:06:02 +00007314 // If there was a non-zero offset that we didn't fold, create an explicit
7315 // addition for it.
7316 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007317 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007318 DAG.getConstant(Offset, getPointerTy()));
7319
Evan Cheng0db9fe62006-04-25 20:13:52 +00007320 return Result;
7321}
7322
Evan Chengda43bcf2008-09-24 00:05:32 +00007323SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007324X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007325 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007326 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007327 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007328}
7329
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007330static SDValue
7331GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007332 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007333 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007334 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007335 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007336 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007337 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007338 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007339 GA->getOffset(),
7340 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007341
7342 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
7343 : X86ISD::TLSADDR;
7344
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007345 if (InFlag) {
7346 SDValue Ops[] = { Chain, TGA, *InFlag };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007347 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007348 } else {
7349 SDValue Ops[] = { Chain, TGA };
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007350 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007351 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007352
7353 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007354 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007355
Rafael Espindola15f1b662009-04-24 12:59:40 +00007356 SDValue Flag = Chain.getValue(1);
7357 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007358}
7359
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007360// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007361static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007362LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007363 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007364 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007365 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7366 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007367 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007368 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007369 InFlag = Chain.getValue(1);
7370
Chris Lattnerb903bed2009-06-26 21:20:29 +00007371 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007372}
7373
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007374// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007375static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007376LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007377 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007378 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7379 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007380}
7381
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007382static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
7383 SelectionDAG &DAG,
7384 const EVT PtrVT,
7385 bool is64Bit) {
7386 DebugLoc dl = GA->getDebugLoc();
7387
7388 // Get the start address of the TLS block for this module.
7389 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
7390 .getInfo<X86MachineFunctionInfo>();
7391 MFI->incNumLocalDynamicTLSAccesses();
7392
7393 SDValue Base;
7394 if (is64Bit) {
7395 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
7396 X86II::MO_TLSLD, /*LocalDynamic=*/true);
7397 } else {
7398 SDValue InFlag;
7399 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
7400 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT), InFlag);
7401 InFlag = Chain.getValue(1);
7402 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
7403 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
7404 }
7405
7406 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
7407 // of Base.
7408
7409 // Build x@dtpoff.
7410 unsigned char OperandFlags = X86II::MO_DTPOFF;
7411 unsigned WrapperKind = X86ISD::Wrapper;
7412 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7413 GA->getValueType(0),
7414 GA->getOffset(), OperandFlags);
7415 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
7416
7417 // Add x@dtpoff with the base.
7418 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
7419}
7420
Hans Wennborg228756c2012-05-11 10:11:01 +00007421// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007422static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007423 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007424 bool is64Bit, bool isPIC) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007425 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007426
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007427 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7428 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7429 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007430
Michael J. Spencerec38de22010-10-10 22:04:20 +00007431 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007432 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007433 MachinePointerInfo(Ptr),
7434 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007435
Chris Lattnerb903bed2009-06-26 21:20:29 +00007436 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007437 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7438 // initialexec.
7439 unsigned WrapperKind = X86ISD::Wrapper;
7440 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007441 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00007442 } else if (model == TLSModel::InitialExec) {
7443 if (is64Bit) {
7444 OperandFlags = X86II::MO_GOTTPOFF;
7445 WrapperKind = X86ISD::WrapperRIP;
7446 } else {
7447 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
7448 }
Chris Lattner18c59872009-06-27 04:16:01 +00007449 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00007450 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00007451 }
Eric Christopherfd179292009-08-27 18:07:15 +00007452
Hans Wennborg228756c2012-05-11 10:11:01 +00007453 // emit "addl x@ntpoff,%eax" (local exec)
7454 // or "addl x@indntpoff,%eax" (initial exec)
7455 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007456 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007457 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007458 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007459 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007460
Hans Wennborg228756c2012-05-11 10:11:01 +00007461 if (model == TLSModel::InitialExec) {
7462 if (isPIC && !is64Bit) {
7463 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
7464 DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), PtrVT),
7465 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00007466 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00007467
7468 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
7469 MachinePointerInfo::getGOT(), false, false, false,
7470 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00007471 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007472
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007473 // The address of the thread local variable is the add of the thread
7474 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007475 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007476}
7477
Dan Gohman475871a2008-07-27 21:46:04 +00007478SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007479X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007480
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007481 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007482 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007483
Eric Christopher30ef0e52010-06-03 04:07:48 +00007484 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00007485 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007486
Eric Christopher30ef0e52010-06-03 04:07:48 +00007487 switch (model) {
7488 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00007489 if (Subtarget->is64Bit())
7490 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7491 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00007492 case TLSModel::LocalDynamic:
7493 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
7494 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00007495 case TLSModel::InitialExec:
7496 case TLSModel::LocalExec:
7497 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00007498 Subtarget->is64Bit(),
7499 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007500 }
Craig Toppere8eb1162012-04-23 03:26:18 +00007501 llvm_unreachable("Unknown TLS model.");
7502 }
7503
7504 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00007505 // Darwin only has one model of TLS. Lower to that.
7506 unsigned char OpFlag = 0;
7507 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7508 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007509
Eric Christopher30ef0e52010-06-03 04:07:48 +00007510 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7511 // global base reg.
7512 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7513 !Subtarget->is64Bit();
7514 if (PIC32)
7515 OpFlag = X86II::MO_TLVP_PIC_BASE;
7516 else
7517 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007518 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007519 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007520 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007521 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007522 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007523
Eric Christopher30ef0e52010-06-03 04:07:48 +00007524 // With PIC32, the address is actually $g + Offset.
7525 if (PIC32)
7526 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7527 DAG.getNode(X86ISD::GlobalBaseReg,
7528 DebugLoc(), getPointerTy()),
7529 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007530
Eric Christopher30ef0e52010-06-03 04:07:48 +00007531 // Lowering the machine isd will make sure everything is in the right
7532 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007533 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007534 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007535 SDValue Args[] = { Chain, Offset };
7536 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007537
Eric Christopher30ef0e52010-06-03 04:07:48 +00007538 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7539 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7540 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007541
Eric Christopher30ef0e52010-06-03 04:07:48 +00007542 // And our return value (tls address) is in the standard call return value
7543 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007544 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007545 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7546 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00007547 }
7548
7549 if (Subtarget->isTargetWindows()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007550 // Just use the implicit TLS architecture
7551 // Need to generate someting similar to:
7552 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7553 // ; from TEB
7554 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7555 // mov rcx, qword [rdx+rcx*8]
7556 // mov eax, .tls$:tlsvar
7557 // [rax+rcx] contains the address
7558 // Windows 64bit: gs:0x58
7559 // Windows 32bit: fs:__tls_array
7560
7561 // If GV is an alias then use the aliasee for determining
7562 // thread-localness.
7563 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7564 GV = GA->resolveAliasedGlobal(false);
7565 DebugLoc dl = GA->getDebugLoc();
7566 SDValue Chain = DAG.getEntryNode();
7567
7568 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7569 // %gs:0x58 (64-bit).
7570 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7571 ? Type::getInt8PtrTy(*DAG.getContext(),
7572 256)
7573 : Type::getInt32PtrTy(*DAG.getContext(),
7574 257));
7575
7576 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7577 Subtarget->is64Bit()
7578 ? DAG.getIntPtrConstant(0x58)
7579 : DAG.getExternalSymbol("_tls_array",
7580 getPointerTy()),
7581 MachinePointerInfo(Ptr),
7582 false, false, false, 0);
7583
7584 // Load the _tls_index variable
7585 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7586 if (Subtarget->is64Bit())
7587 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7588 IDX, MachinePointerInfo(), MVT::i32,
7589 false, false, 0);
7590 else
7591 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7592 false, false, false, 0);
7593
7594 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00007595 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007596 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7597
7598 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7599 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7600 false, false, false, 0);
7601
7602 // Get the offset of start of .tls section
7603 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7604 GA->getValueType(0),
7605 GA->getOffset(), X86II::MO_SECREL);
7606 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7607
7608 // The address of the thread local variable is the add of the thread
7609 // pointer with the offset of the variable.
7610 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007611 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007612
David Blaikie4d6ccb52012-01-20 21:51:11 +00007613 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007614}
7615
Evan Cheng0db9fe62006-04-25 20:13:52 +00007616
Chad Rosierb90d2a92012-01-03 23:19:12 +00007617/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7618/// and take a 2 x i32 value to shift plus a shift amount.
7619SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007620 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007621 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007622 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007623 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007624 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007625 SDValue ShOpLo = Op.getOperand(0);
7626 SDValue ShOpHi = Op.getOperand(1);
7627 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007628 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007629 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007630 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007631
Dan Gohman475871a2008-07-27 21:46:04 +00007632 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007633 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007634 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7635 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007636 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007637 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7638 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007639 }
Evan Chenge3413162006-01-09 18:33:28 +00007640
Owen Anderson825b72b2009-08-11 20:47:22 +00007641 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7642 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007643 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007644 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007645
Dan Gohman475871a2008-07-27 21:46:04 +00007646 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007647 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007648 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7649 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007650
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007651 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007652 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7653 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007654 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007655 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7656 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007657 }
7658
Dan Gohman475871a2008-07-27 21:46:04 +00007659 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007660 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007661}
Evan Chenga3195e82006-01-12 22:54:21 +00007662
Dan Gohmand858e902010-04-17 15:26:15 +00007663SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7664 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007665 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007666
Dale Johannesen0488fb62010-09-30 23:57:10 +00007667 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007668 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007669
Owen Anderson825b72b2009-08-11 20:47:22 +00007670 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007671 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007672
Eli Friedman36df4992009-05-27 00:47:34 +00007673 // These are really Legal; return the operand so the caller accepts it as
7674 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007675 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007676 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007678 Subtarget->is64Bit()) {
7679 return Op;
7680 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007681
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007682 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007683 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007684 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007685 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007686 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007687 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007688 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007689 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007690 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007691 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7692}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007693
Owen Andersone50ed302009-08-10 22:56:29 +00007694SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007695 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007696 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007697 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007698 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007699 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007700 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007701 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007702 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007703 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007704 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007705
Chris Lattner492a43e2010-09-22 01:28:21 +00007706 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007707
Stuart Hastings84be9582011-06-02 15:57:11 +00007708 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7709 MachineMemOperand *MMO;
7710 if (FI) {
7711 int SSFI = FI->getIndex();
7712 MMO =
7713 DAG.getMachineFunction()
7714 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7715 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7716 } else {
7717 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7718 StackSlot = StackSlot.getOperand(1);
7719 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007720 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007721 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7722 X86ISD::FILD, DL,
7723 Tys, Ops, array_lengthof(Ops),
7724 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007725
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007726 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007727 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007728 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007729
7730 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7731 // shouldn't be necessary except that RFP cannot be live across
7732 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007733 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007734 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7735 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007736 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007737 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007738 SDValue Ops[] = {
7739 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7740 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007741 MachineMemOperand *MMO =
7742 DAG.getMachineFunction()
7743 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007744 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007745
Chris Lattner492a43e2010-09-22 01:28:21 +00007746 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7747 Ops, array_lengthof(Ops),
7748 Op.getValueType(), MMO);
7749 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007750 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007751 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007752 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007753
Evan Cheng0db9fe62006-04-25 20:13:52 +00007754 return Result;
7755}
7756
Bill Wendling8b8a6362009-01-17 03:56:04 +00007757// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007758SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7759 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007760 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007761 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007762 movq %rax, %xmm0
7763 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7764 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7765 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00007766 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00007767 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00007768 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00007769 addpd %xmm1, %xmm0
7770 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007771 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007772
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007773 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007774 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007775
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007776 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007777 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7778 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007779 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007780
Chris Lattner97484792012-01-25 09:56:22 +00007781 SmallVector<Constant*,2> CV1;
7782 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007783 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007784 CV1.push_back(
7785 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7786 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007787 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007788
Bill Wendling397ae212012-01-05 02:13:20 +00007789 // Load the 64-bit value into an XMM register.
7790 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7791 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007792 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007793 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007794 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007795 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7796 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7797 CLod0);
7798
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007800 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007801 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007802 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007804 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007805
Craig Topperd0a31172012-01-10 06:37:29 +00007806 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007807 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7808 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7809 } else {
7810 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7811 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7812 S2F, 0x4E, DAG);
7813 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7814 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7815 Sub);
7816 }
7817
7818 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007819 DAG.getIntPtrConstant(0));
7820}
7821
Bill Wendling8b8a6362009-01-17 03:56:04 +00007822// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007823SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7824 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007825 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007826 // FP constant to bias correct the final result.
7827 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007828 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007829
7830 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007831 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007832 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007833
Eli Friedmanf3704762011-08-29 21:15:46 +00007834 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007835 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007836
Owen Anderson825b72b2009-08-11 20:47:22 +00007837 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007838 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007839 DAG.getIntPtrConstant(0));
7840
7841 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007842 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007843 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007844 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007845 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007846 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007847 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007848 MVT::v2f64, Bias)));
7849 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007850 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007851 DAG.getIntPtrConstant(0));
7852
7853 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007854 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007855
7856 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007857 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007858
Craig Topper69947b92012-04-23 06:57:04 +00007859 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007860 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007861 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007862 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00007863 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007864
7865 // Handle final rounding.
7866 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007867}
7868
Dan Gohmand858e902010-04-17 15:26:15 +00007869SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7870 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007871 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007872 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007873
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007874 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007875 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7876 // the optimization here.
7877 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007878 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007879
Owen Andersone50ed302009-08-10 22:56:29 +00007880 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007881 EVT DstVT = Op.getValueType();
7882 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007883 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007884 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007885 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00007886 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007887 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007888
7889 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007890 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007891 if (SrcVT == MVT::i32) {
7892 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7893 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7894 getPointerTy(), StackSlot, WordOff);
7895 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007896 StackSlot, MachinePointerInfo(),
7897 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007898 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007899 OffsetSlot, MachinePointerInfo(),
7900 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007901 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7902 return Fild;
7903 }
7904
7905 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7906 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007907 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007908 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007909 // For i64 source, we need to add the appropriate power of 2 if the input
7910 // was negative. This is the same as the optimization in
7911 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7912 // we must be careful to do the computation in x87 extended precision, not
7913 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007914 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7915 MachineMemOperand *MMO =
7916 DAG.getMachineFunction()
7917 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7918 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007919
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007920 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7921 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007922 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7923 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007924
7925 APInt FF(32, 0x5F800000ULL);
7926
7927 // Check whether the sign bit is set.
7928 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7929 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7930 ISD::SETLT);
7931
7932 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7933 SDValue FudgePtr = DAG.getConstantPool(
7934 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7935 getPointerTy());
7936
7937 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7938 SDValue Zero = DAG.getIntPtrConstant(0);
7939 SDValue Four = DAG.getIntPtrConstant(4);
7940 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7941 Zero, Four);
7942 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7943
7944 // Load the value out, extending it from f32 to f80.
7945 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007946 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007947 FudgePtr, MachinePointerInfo::getConstantPool(),
7948 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007949 // Extend everything to 80 bits to force it to be done on x87.
7950 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7951 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007952}
7953
Dan Gohman475871a2008-07-27 21:46:04 +00007954std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007955FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007956 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007957
Owen Andersone50ed302009-08-10 22:56:29 +00007958 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007959
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007960 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007961 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7962 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007963 }
7964
Owen Anderson825b72b2009-08-11 20:47:22 +00007965 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7966 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007967 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007968
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007969 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007970 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007971 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007972 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007973 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007974 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007975 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007976 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007977
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007978 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7979 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007980 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007981 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007982 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007983 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007984
Evan Cheng0db9fe62006-04-25 20:13:52 +00007985 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007986 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7987 Opc = X86ISD::WIN_FTOL;
7988 else
7989 switch (DstTy.getSimpleVT().SimpleTy) {
7990 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7991 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7992 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7993 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7994 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007995
Dan Gohman475871a2008-07-27 21:46:04 +00007996 SDValue Chain = DAG.getEntryNode();
7997 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007998 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007999 // FIXME This causes a redundant load/store if the SSE-class value is already
8000 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008001 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008003 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008004 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008005 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008006 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008007 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008008 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008009 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008010
Chris Lattner492a43e2010-09-22 01:28:21 +00008011 MachineMemOperand *MMO =
8012 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8013 MachineMemOperand::MOLoad, MemSize, MemSize);
8014 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
8015 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008016 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008017 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008018 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8019 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008020
Chris Lattner07290932010-09-22 01:05:16 +00008021 MachineMemOperand *MMO =
8022 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8023 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008024
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008025 if (Opc != X86ISD::WIN_FTOL) {
8026 // Build the FP_TO_INT*_IN_MEM
8027 SDValue Ops[] = { Chain, Value, StackSlot };
8028 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
8029 Ops, 3, DstTy, MMO);
8030 return std::make_pair(FIST, StackSlot);
8031 } else {
8032 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8033 DAG.getVTList(MVT::Other, MVT::Glue),
8034 Chain, Value);
8035 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8036 MVT::i32, ftol.getValue(1));
8037 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8038 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008039 SDValue Ops[] = { eax, edx };
8040 SDValue pair = IsReplace
8041 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
8042 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008043 return std::make_pair(pair, SDValue());
8044 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008045}
8046
Dan Gohmand858e902010-04-17 15:26:15 +00008047SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
8048 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00008049 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008050 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008051
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008052 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8053 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00008054 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00008055 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
8056 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00008057
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008058 if (StackSlot.getNode())
8059 // Load the result.
8060 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8061 FIST, StackSlot, MachinePointerInfo(),
8062 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008063
8064 // The node is the result.
8065 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00008066}
8067
Dan Gohmand858e902010-04-17 15:26:15 +00008068SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
8069 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008070 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
8071 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00008072 SDValue FIST = Vals.first, StackSlot = Vals.second;
8073 assert(FIST.getNode() && "Unexpected failure");
8074
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008075 if (StackSlot.getNode())
8076 // Load the result.
8077 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
8078 FIST, StackSlot, MachinePointerInfo(),
8079 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00008080
8081 // The node is the result.
8082 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00008083}
8084
Dan Gohmand858e902010-04-17 15:26:15 +00008085SDValue X86TargetLowering::LowerFABS(SDValue Op,
8086 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008087 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008088 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008089 EVT VT = Op.getValueType();
8090 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008091 if (VT.isVector())
8092 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00008093 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00008094 if (EltVT == MVT::f64) {
Chad Rosiera20e1e72012-08-01 18:39:17 +00008095 C = ConstantVector::getSplat(2,
Chris Lattner4ca829e2012-01-25 06:02:56 +00008096 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008097 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00008098 C = ConstantVector::getSplat(4,
8099 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00008100 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00008101 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008102 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008103 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008104 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008105 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008106}
8107
Dan Gohmand858e902010-04-17 15:26:15 +00008108SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008109 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008110 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008111 EVT VT = Op.getValueType();
8112 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00008113 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
8114 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00008115 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00008116 NumElts = VT.getVectorNumElements();
8117 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00008118 Constant *C;
8119 if (EltVT == MVT::f64)
8120 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
8121 else
8122 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
8123 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008124 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008125 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008126 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008127 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008128 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00008129 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008130 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00008131 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00008132 DAG.getNode(ISD::BITCAST, dl, XORVT,
8133 Op.getOperand(0)),
8134 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00008135 }
Craig Topper69947b92012-04-23 06:57:04 +00008136
8137 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008138}
8139
Dan Gohmand858e902010-04-17 15:26:15 +00008140SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00008141 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00008142 SDValue Op0 = Op.getOperand(0);
8143 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008144 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008145 EVT VT = Op.getValueType();
8146 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00008147
8148 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008149 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008150 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008151 SrcVT = VT;
8152 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008153 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008154 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00008155 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008156 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00008157 }
8158
8159 // At this point the operands and the result should have the same
8160 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00008161
Evan Cheng68c47cb2007-01-05 07:55:56 +00008162 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008163 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008164 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008165 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8166 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008167 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008168 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8169 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8170 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8171 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008172 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008173 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008174 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008175 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008176 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008177 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008178 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008179
8180 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008181 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008182 // Op0 is MVT::f32, Op1 is MVT::f64.
8183 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8184 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8185 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008186 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008187 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008188 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008189 }
8190
Evan Cheng73d6cf12007-01-05 21:37:56 +00008191 // Clear first operand sign bit.
8192 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008193 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008194 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8195 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008196 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008197 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8198 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8199 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8200 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008201 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008202 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008203 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008204 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008205 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008206 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008207 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008208
8209 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008210 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008211}
8212
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008213SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8214 SDValue N0 = Op.getOperand(0);
8215 DebugLoc dl = Op.getDebugLoc();
8216 EVT VT = Op.getValueType();
8217
8218 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8219 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8220 DAG.getConstant(1, VT));
8221 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8222}
8223
Dan Gohman076aee32009-03-04 19:44:21 +00008224/// Emit nodes that will be selected as "test Op0,Op0", or something
8225/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008226SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008227 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008228 DebugLoc dl = Op.getDebugLoc();
8229
Dan Gohman31125812009-03-07 01:58:32 +00008230 // CF and OF aren't always set the way we want. Determine which
8231 // of these we need.
8232 bool NeedCF = false;
8233 bool NeedOF = false;
8234 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008235 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008236 case X86::COND_A: case X86::COND_AE:
8237 case X86::COND_B: case X86::COND_BE:
8238 NeedCF = true;
8239 break;
8240 case X86::COND_G: case X86::COND_GE:
8241 case X86::COND_L: case X86::COND_LE:
8242 case X86::COND_O: case X86::COND_NO:
8243 NeedOF = true;
8244 break;
Dan Gohman31125812009-03-07 01:58:32 +00008245 }
8246
Dan Gohman076aee32009-03-04 19:44:21 +00008247 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008248 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8249 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008250 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8251 // Emit a CMP with 0, which is the TEST pattern.
8252 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8253 DAG.getConstant(0, Op.getValueType()));
8254
8255 unsigned Opcode = 0;
8256 unsigned NumOperands = 0;
8257 switch (Op.getNode()->getOpcode()) {
8258 case ISD::ADD:
8259 // Due to an isel shortcoming, be conservative if this add is likely to be
8260 // selected as part of a load-modify-store instruction. When the root node
8261 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8262 // uses of other nodes in the match, such as the ADD in this case. This
8263 // leads to the ADD being left around and reselected, with the result being
8264 // two adds in the output. Alas, even if none our users are stores, that
8265 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8266 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8267 // climbing the DAG back to the root, and it doesn't seem to be worth the
8268 // effort.
8269 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008270 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8271 if (UI->getOpcode() != ISD::CopyToReg &&
8272 UI->getOpcode() != ISD::SETCC &&
8273 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008274 goto default_case;
8275
8276 if (ConstantSDNode *C =
8277 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8278 // An add of one will be selected as an INC.
8279 if (C->getAPIntValue() == 1) {
8280 Opcode = X86ISD::INC;
8281 NumOperands = 1;
8282 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008283 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008284
8285 // An add of negative one (subtract of one) will be selected as a DEC.
8286 if (C->getAPIntValue().isAllOnesValue()) {
8287 Opcode = X86ISD::DEC;
8288 NumOperands = 1;
8289 break;
8290 }
Dan Gohman076aee32009-03-04 19:44:21 +00008291 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008292
8293 // Otherwise use a regular EFLAGS-setting add.
8294 Opcode = X86ISD::ADD;
8295 NumOperands = 2;
8296 break;
8297 case ISD::AND: {
8298 // If the primary and result isn't used, don't bother using X86ISD::AND,
8299 // because a TEST instruction will be better.
8300 bool NonFlagUse = false;
8301 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8302 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8303 SDNode *User = *UI;
8304 unsigned UOpNo = UI.getOperandNo();
8305 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8306 // Look pass truncate.
8307 UOpNo = User->use_begin().getOperandNo();
8308 User = *User->use_begin();
8309 }
8310
8311 if (User->getOpcode() != ISD::BRCOND &&
8312 User->getOpcode() != ISD::SETCC &&
8313 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8314 NonFlagUse = true;
8315 break;
8316 }
Dan Gohman076aee32009-03-04 19:44:21 +00008317 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008318
8319 if (!NonFlagUse)
8320 break;
8321 }
8322 // FALL THROUGH
8323 case ISD::SUB:
8324 case ISD::OR:
8325 case ISD::XOR:
8326 // Due to the ISEL shortcoming noted above, be conservative if this op is
8327 // likely to be selected as part of a load-modify-store instruction.
8328 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8329 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8330 if (UI->getOpcode() == ISD::STORE)
8331 goto default_case;
8332
8333 // Otherwise use a regular EFLAGS-setting instruction.
8334 switch (Op.getNode()->getOpcode()) {
8335 default: llvm_unreachable("unexpected operator!");
Manman Ren87253c22012-06-07 00:42:47 +00008336 case ISD::SUB:
Manman Ren39ad5682012-08-08 00:51:41 +00008337 Opcode = X86ISD::SUB;
Manman Ren87253c22012-06-07 00:42:47 +00008338 break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008339 case ISD::OR: Opcode = X86ISD::OR; break;
8340 case ISD::XOR: Opcode = X86ISD::XOR; break;
8341 case ISD::AND: Opcode = X86ISD::AND; break;
8342 }
8343
8344 NumOperands = 2;
8345 break;
8346 case X86ISD::ADD:
8347 case X86ISD::SUB:
8348 case X86ISD::INC:
8349 case X86ISD::DEC:
8350 case X86ISD::OR:
8351 case X86ISD::XOR:
8352 case X86ISD::AND:
8353 return SDValue(Op.getNode(), 1);
8354 default:
8355 default_case:
8356 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008357 }
8358
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008359 if (Opcode == 0)
8360 // Emit a CMP with 0, which is the TEST pattern.
8361 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8362 DAG.getConstant(0, Op.getValueType()));
8363
Manman Ren87253c22012-06-07 00:42:47 +00008364 if (Opcode == X86ISD::CMP) {
8365 SDValue New = DAG.getNode(Opcode, dl, MVT::i32, Op.getOperand(0),
8366 Op.getOperand(1));
Manman Rene6fc9d42012-06-07 19:27:33 +00008367 // We can't replace usage of SUB with CMP.
8368 // The SUB node will be removed later because there is no use of it.
Manman Ren87253c22012-06-07 00:42:47 +00008369 return SDValue(New.getNode(), 0);
8370 }
8371
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008372 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8373 SmallVector<SDValue, 4> Ops;
8374 for (unsigned i = 0; i != NumOperands; ++i)
8375 Ops.push_back(Op.getOperand(i));
8376
8377 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8378 DAG.ReplaceAllUsesWith(Op, New);
8379 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008380}
8381
8382/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8383/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008384SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008385 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008386 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8387 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008388 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008389
8390 DebugLoc dl = Op0.getDebugLoc();
Manman Ren39ad5682012-08-08 00:51:41 +00008391 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
8392 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
8393 // Use SUB instead of CMP to enable CSE between SUB and CMP.
8394 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
8395 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
8396 Op0, Op1);
8397 return SDValue(Sub.getNode(), 1);
8398 }
Owen Anderson825b72b2009-08-11 20:47:22 +00008399 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008400}
8401
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008402/// Convert a comparison if required by the subtarget.
8403SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
8404 SelectionDAG &DAG) const {
8405 // If the subtarget does not support the FUCOMI instruction, floating-point
8406 // comparisons have to be converted.
8407 if (Subtarget->hasCMov() ||
8408 Cmp.getOpcode() != X86ISD::CMP ||
8409 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
8410 !Cmp.getOperand(1).getValueType().isFloatingPoint())
8411 return Cmp;
8412
8413 // The instruction selector will select an FUCOM instruction instead of
8414 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
8415 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
8416 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
8417 DebugLoc dl = Cmp.getDebugLoc();
8418 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
8419 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
8420 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
8421 DAG.getConstant(8, MVT::i8));
8422 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
8423 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
8424}
8425
Evan Chengd40d03e2010-01-06 19:38:29 +00008426/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8427/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008428SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8429 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008430 SDValue Op0 = And.getOperand(0);
8431 SDValue Op1 = And.getOperand(1);
8432 if (Op0.getOpcode() == ISD::TRUNCATE)
8433 Op0 = Op0.getOperand(0);
8434 if (Op1.getOpcode() == ISD::TRUNCATE)
8435 Op1 = Op1.getOperand(0);
8436
Evan Chengd40d03e2010-01-06 19:38:29 +00008437 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008438 if (Op1.getOpcode() == ISD::SHL)
8439 std::swap(Op0, Op1);
8440 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008441 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8442 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008443 // If we looked past a truncate, check that it's only truncating away
8444 // known zeros.
8445 unsigned BitWidth = Op0.getValueSizeInBits();
8446 unsigned AndBitWidth = And.getValueSizeInBits();
8447 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008448 APInt Zeros, Ones;
8449 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008450 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8451 return SDValue();
8452 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008453 LHS = Op1;
8454 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008455 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008456 } else if (Op1.getOpcode() == ISD::Constant) {
8457 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008458 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008459 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008460
8461 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008462 LHS = AndLHS.getOperand(0);
8463 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008464 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008465
8466 // Use BT if the immediate can't be encoded in a TEST instruction.
8467 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8468 LHS = AndLHS;
8469 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8470 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008471 }
Evan Cheng0488db92007-09-25 01:57:46 +00008472
Evan Chengd40d03e2010-01-06 19:38:29 +00008473 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008474 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008475 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008476 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008477 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008478 // Also promote i16 to i32 for performance / code size reason.
8479 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008480 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008481 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008482
Evan Chengd40d03e2010-01-06 19:38:29 +00008483 // If the operand types disagree, extend the shift amount to match. Since
8484 // BT ignores high bits (like shifts) we can use anyextend.
8485 if (LHS.getValueType() != RHS.getValueType())
8486 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008487
Evan Chengd40d03e2010-01-06 19:38:29 +00008488 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8489 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8490 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8491 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008492 }
8493
Evan Cheng54de3ea2010-01-05 06:52:31 +00008494 return SDValue();
8495}
8496
Dan Gohmand858e902010-04-17 15:26:15 +00008497SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008498
8499 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8500
Evan Cheng54de3ea2010-01-05 06:52:31 +00008501 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8502 SDValue Op0 = Op.getOperand(0);
8503 SDValue Op1 = Op.getOperand(1);
8504 DebugLoc dl = Op.getDebugLoc();
8505 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8506
8507 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008508 // Lower (X & (1 << N)) == 0 to BT(X, N).
8509 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8510 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008511 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008512 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008513 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008514 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8515 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8516 if (NewSetCC.getNode())
8517 return NewSetCC;
8518 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008519
Chris Lattner481eebc2010-12-19 21:23:48 +00008520 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8521 // these.
8522 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008523 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008524 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8525 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008526
Chris Lattner481eebc2010-12-19 21:23:48 +00008527 // If the input is a setcc, then reuse the input setcc or use a new one with
8528 // the inverted condition.
8529 if (Op0.getOpcode() == X86ISD::SETCC) {
8530 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8531 bool Invert = (CC == ISD::SETNE) ^
8532 cast<ConstantSDNode>(Op1)->isNullValue();
8533 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008534
Evan Cheng2c755ba2010-02-27 07:36:59 +00008535 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008536 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8537 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8538 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008539 }
8540
Evan Chenge5b51ac2010-04-17 06:13:15 +00008541 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008542 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008543 if (X86CC == X86::COND_INVALID)
8544 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008545
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008546 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008547 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008548 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008549 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008550}
8551
Craig Topper89af15e2011-09-18 08:03:58 +00008552// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008553// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008554static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008555 EVT VT = Op.getValueType();
8556
Duncan Sands28b77e92011-09-06 19:07:46 +00008557 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008558 "Unsupported value type for operation");
8559
Craig Topper66ddd152012-04-27 22:54:43 +00008560 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008561 DebugLoc dl = Op.getDebugLoc();
8562 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008563
8564 // Extract the LHS vectors
8565 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00008566 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
8567 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008568
8569 // Extract the RHS vectors
8570 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00008571 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
8572 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008573
8574 // Issue the operation on the smaller types and concatenate the result back
8575 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8576 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8577 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8578 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8579 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8580}
8581
8582
Dan Gohmand858e902010-04-17 15:26:15 +00008583SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008584 SDValue Cond;
8585 SDValue Op0 = Op.getOperand(0);
8586 SDValue Op1 = Op.getOperand(1);
8587 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008588 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008589 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8590 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008591 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008592
8593 if (isFP) {
8594 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008595 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008596 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008597
Nate Begeman30a0de92008-07-17 16:51:19 +00008598 bool Swap = false;
8599
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008600 // SSE Condition code mapping:
8601 // 0 - EQ
8602 // 1 - LT
8603 // 2 - LE
8604 // 3 - UNORD
8605 // 4 - NEQ
8606 // 5 - NLT
8607 // 6 - NLE
8608 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008609 switch (SetCCOpcode) {
8610 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008611 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008612 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008613 case ISD::SETOGT:
8614 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008615 case ISD::SETLT:
8616 case ISD::SETOLT: SSECC = 1; break;
8617 case ISD::SETOGE:
8618 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008619 case ISD::SETLE:
8620 case ISD::SETOLE: SSECC = 2; break;
8621 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008622 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008623 case ISD::SETNE: SSECC = 4; break;
8624 case ISD::SETULE: Swap = true;
8625 case ISD::SETUGE: SSECC = 5; break;
8626 case ISD::SETULT: Swap = true;
8627 case ISD::SETUGT: SSECC = 6; break;
8628 case ISD::SETO: SSECC = 7; break;
8629 }
8630 if (Swap)
8631 std::swap(Op0, Op1);
8632
Nate Begemanfb8ead02008-07-25 19:05:58 +00008633 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008634 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008635 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008636 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008637 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8638 DAG.getConstant(3, MVT::i8));
8639 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8640 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008641 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper69947b92012-04-23 06:57:04 +00008642 }
8643 if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008644 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008645 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8646 DAG.getConstant(7, MVT::i8));
8647 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8648 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008649 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008650 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008651 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008652 }
8653 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008654 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8655 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008656 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008657
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008658 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008659 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008660 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008661
Nate Begeman30a0de92008-07-17 16:51:19 +00008662 // We are handling one of the integer comparisons here. Since SSE only has
8663 // GT and EQ comparisons for integer, swapping operands and multiple
8664 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008665 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008666 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008667
Nate Begeman30a0de92008-07-17 16:51:19 +00008668 switch (SetCCOpcode) {
8669 default: break;
8670 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008671 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008672 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008673 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008674 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008675 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008676 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008677 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008678 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008679 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008680 }
8681 if (Swap)
8682 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008683
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008684 // Check that the operation in question is available (most are plain SSE2,
8685 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008686 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008687 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008688 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008689 return SDValue();
8690
Nate Begeman30a0de92008-07-17 16:51:19 +00008691 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8692 // bits of the inputs before performing those operations.
8693 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008694 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008695 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8696 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008697 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008698 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8699 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008700 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8701 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008702 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008703
Dale Johannesenace16102009-02-03 19:33:06 +00008704 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008705
8706 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008707 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008708 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008709
Nate Begeman30a0de92008-07-17 16:51:19 +00008710 return Result;
8711}
Evan Cheng0488db92007-09-25 01:57:46 +00008712
Evan Cheng370e5342008-12-03 08:38:43 +00008713// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008714static bool isX86LogicalCmp(SDValue Op) {
8715 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008716 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
8717 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +00008718 return true;
8719 if (Op.getResNo() == 1 &&
8720 (Opc == X86ISD::ADD ||
8721 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008722 Opc == X86ISD::ADC ||
8723 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008724 Opc == X86ISD::SMUL ||
8725 Opc == X86ISD::UMUL ||
8726 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008727 Opc == X86ISD::DEC ||
8728 Opc == X86ISD::OR ||
8729 Opc == X86ISD::XOR ||
8730 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008731 return true;
8732
Chris Lattner9637d5b2010-12-05 07:49:54 +00008733 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8734 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008735
Dan Gohman076aee32009-03-04 19:44:21 +00008736 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008737}
8738
Chris Lattnera2b56002010-12-05 01:23:24 +00008739static bool isZero(SDValue V) {
8740 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8741 return C && C->isNullValue();
8742}
8743
Chris Lattner96908b12010-12-05 02:00:51 +00008744static bool isAllOnes(SDValue V) {
8745 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8746 return C && C->isAllOnesValue();
8747}
8748
Evan Chengb64dd5f2012-08-07 22:21:00 +00008749static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
8750 if (V.getOpcode() != ISD::TRUNCATE)
8751 return false;
8752
8753 SDValue VOp0 = V.getOperand(0);
8754 unsigned InBits = VOp0.getValueSizeInBits();
8755 unsigned Bits = V.getValueSizeInBits();
8756 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
8757}
8758
Dan Gohmand858e902010-04-17 15:26:15 +00008759SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008760 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008761 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008762 SDValue Op1 = Op.getOperand(1);
8763 SDValue Op2 = Op.getOperand(2);
8764 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008765 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008766
Dan Gohman1a492952009-10-20 16:22:37 +00008767 if (Cond.getOpcode() == ISD::SETCC) {
8768 SDValue NewCond = LowerSETCC(Cond, DAG);
8769 if (NewCond.getNode())
8770 Cond = NewCond;
8771 }
Evan Cheng734503b2006-09-11 02:19:56 +00008772
Chris Lattnera2b56002010-12-05 01:23:24 +00008773 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008774 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008775 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008776 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008777 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008778 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8779 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008780 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008781
Chris Lattnera2b56002010-12-05 01:23:24 +00008782 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008783
8784 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008785 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8786 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008787
8788 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +00008789 // Apply further optimizations for special cases
8790 // (select (x != 0), -1, 0) -> neg & sbb
8791 // (select (x == 0), 0, -1) -> neg & sbb
8792 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +00008793 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +00008794 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
8795 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +00008796 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
8797 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +00008798 CmpOp0);
8799 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8800 DAG.getConstant(X86::COND_B, MVT::i8),
8801 SDValue(Neg.getNode(), 1));
8802 return Res;
8803 }
8804
Chris Lattnera2b56002010-12-05 01:23:24 +00008805 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8806 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008807 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008808
Chris Lattner96908b12010-12-05 02:00:51 +00008809 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008810 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8811 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008812
Chris Lattner96908b12010-12-05 02:00:51 +00008813 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8814 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008815
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008816 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008817 if (N2C == 0 || !N2C->isNullValue())
8818 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8819 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008820 }
8821 }
8822
Chris Lattnera2b56002010-12-05 01:23:24 +00008823 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008824 if (Cond.getOpcode() == ISD::AND &&
8825 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8826 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008827 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008828 Cond = Cond.getOperand(0);
8829 }
8830
Evan Cheng3f41d662007-10-08 22:16:29 +00008831 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8832 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008833 unsigned CondOpcode = Cond.getOpcode();
8834 if (CondOpcode == X86ISD::SETCC ||
8835 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008836 CC = Cond.getOperand(0);
8837
Dan Gohman475871a2008-07-27 21:46:04 +00008838 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008839 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008840 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008841
Evan Cheng3f41d662007-10-08 22:16:29 +00008842 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008843 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008844 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008845 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008846
Chris Lattnerd1980a52009-03-12 06:52:53 +00008847 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8848 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008849 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008850 addTest = false;
8851 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008852 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8853 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8854 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8855 Cond.getOperand(0).getValueType() != MVT::i8)) {
8856 SDValue LHS = Cond.getOperand(0);
8857 SDValue RHS = Cond.getOperand(1);
8858 unsigned X86Opcode;
8859 unsigned X86Cond;
8860 SDVTList VTs;
8861 switch (CondOpcode) {
8862 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8863 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8864 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8865 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8866 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8867 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8868 default: llvm_unreachable("unexpected overflowing operator");
8869 }
8870 if (CondOpcode == ISD::UMULO)
8871 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8872 MVT::i32);
8873 else
8874 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8875
8876 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8877
8878 if (CondOpcode == ISD::UMULO)
8879 Cond = X86Op.getValue(2);
8880 else
8881 Cond = X86Op.getValue(1);
8882
8883 CC = DAG.getConstant(X86Cond, MVT::i8);
8884 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008885 }
8886
8887 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00008888 // Look pass the truncate if the high bits are known zero.
8889 if (isTruncWithZeroHighBitsInput(Cond, DAG))
8890 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00008891
8892 // We know the result of AND is compared against zero. Try to match
8893 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008894 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008895 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008896 if (NewSetCC.getNode()) {
8897 CC = NewSetCC.getOperand(0);
8898 Cond = NewSetCC.getOperand(1);
8899 addTest = false;
8900 }
8901 }
8902 }
8903
8904 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008905 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008906 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008907 }
8908
Benjamin Kramere915ff32010-12-22 23:09:28 +00008909 // a < b ? -1 : 0 -> RES = ~setcc_carry
8910 // a < b ? 0 : -1 -> RES = setcc_carry
8911 // a >= b ? -1 : 0 -> RES = setcc_carry
8912 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +00008913 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +00008914 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +00008915 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8916
8917 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8918 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8919 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8920 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8921 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8922 return DAG.getNOT(DL, Res, Res.getValueType());
8923 return Res;
8924 }
8925 }
8926
Evan Cheng0488db92007-09-25 01:57:46 +00008927 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8928 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008929 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008930 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008931 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008932}
8933
Evan Cheng370e5342008-12-03 08:38:43 +00008934// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8935// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8936// from the AND / OR.
8937static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8938 Opc = Op.getOpcode();
8939 if (Opc != ISD::OR && Opc != ISD::AND)
8940 return false;
8941 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8942 Op.getOperand(0).hasOneUse() &&
8943 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8944 Op.getOperand(1).hasOneUse());
8945}
8946
Evan Cheng961d6d42009-02-02 08:19:07 +00008947// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8948// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008949static bool isXor1OfSetCC(SDValue Op) {
8950 if (Op.getOpcode() != ISD::XOR)
8951 return false;
8952 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8953 if (N1C && N1C->getAPIntValue() == 1) {
8954 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8955 Op.getOperand(0).hasOneUse();
8956 }
8957 return false;
8958}
8959
Dan Gohmand858e902010-04-17 15:26:15 +00008960SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008961 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008962 SDValue Chain = Op.getOperand(0);
8963 SDValue Cond = Op.getOperand(1);
8964 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008965 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008966 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008967 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008968
Dan Gohman1a492952009-10-20 16:22:37 +00008969 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008970 // Check for setcc([su]{add,sub,mul}o == 0).
8971 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8972 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8973 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8974 Cond.getOperand(0).getResNo() == 1 &&
8975 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8976 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8977 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8978 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8979 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8980 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8981 Inverted = true;
8982 Cond = Cond.getOperand(0);
8983 } else {
8984 SDValue NewCond = LowerSETCC(Cond, DAG);
8985 if (NewCond.getNode())
8986 Cond = NewCond;
8987 }
Dan Gohman1a492952009-10-20 16:22:37 +00008988 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008989#if 0
8990 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008991 else if (Cond.getOpcode() == X86ISD::ADD ||
8992 Cond.getOpcode() == X86ISD::SUB ||
8993 Cond.getOpcode() == X86ISD::SMUL ||
8994 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008995 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008996#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008997
Evan Chengad9c0a32009-12-15 00:53:42 +00008998 // Look pass (and (setcc_carry (cmp ...)), 1).
8999 if (Cond.getOpcode() == ISD::AND &&
9000 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
9001 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00009002 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00009003 Cond = Cond.getOperand(0);
9004 }
9005
Evan Cheng3f41d662007-10-08 22:16:29 +00009006 // If condition flag is set by a X86ISD::CMP, then use it as the condition
9007 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00009008 unsigned CondOpcode = Cond.getOpcode();
9009 if (CondOpcode == X86ISD::SETCC ||
9010 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00009011 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009012
Dan Gohman475871a2008-07-27 21:46:04 +00009013 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00009014 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00009015 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00009016 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00009017 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00009018 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00009019 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00009020 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009021 default: break;
9022 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00009023 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00009024 // These can only come from an arithmetic instruction with overflow,
9025 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00009026 Cond = Cond.getNode()->getOperand(1);
9027 addTest = false;
9028 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00009029 }
Evan Cheng0488db92007-09-25 01:57:46 +00009030 }
Dan Gohman65fd6562011-11-03 21:49:52 +00009031 }
9032 CondOpcode = Cond.getOpcode();
9033 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
9034 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
9035 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
9036 Cond.getOperand(0).getValueType() != MVT::i8)) {
9037 SDValue LHS = Cond.getOperand(0);
9038 SDValue RHS = Cond.getOperand(1);
9039 unsigned X86Opcode;
9040 unsigned X86Cond;
9041 SDVTList VTs;
9042 switch (CondOpcode) {
9043 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
9044 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
9045 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
9046 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
9047 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
9048 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
9049 default: llvm_unreachable("unexpected overflowing operator");
9050 }
9051 if (Inverted)
9052 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
9053 if (CondOpcode == ISD::UMULO)
9054 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
9055 MVT::i32);
9056 else
9057 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
9058
9059 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
9060
9061 if (CondOpcode == ISD::UMULO)
9062 Cond = X86Op.getValue(2);
9063 else
9064 Cond = X86Op.getValue(1);
9065
9066 CC = DAG.getConstant(X86Cond, MVT::i8);
9067 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00009068 } else {
9069 unsigned CondOpc;
9070 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
9071 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00009072 if (CondOpc == ISD::OR) {
9073 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
9074 // two branches instead of an explicit OR instruction with a
9075 // separate test.
9076 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009077 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00009078 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009079 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009080 Chain, Dest, CC, Cmp);
9081 CC = Cond.getOperand(1).getOperand(0);
9082 Cond = Cmp;
9083 addTest = false;
9084 }
9085 } else { // ISD::AND
9086 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
9087 // two branches instead of an explicit AND instruction with a
9088 // separate test. However, we only do this if this block doesn't
9089 // have a fall-through edge, because this requires an explicit
9090 // jmp when the condition is false.
9091 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00009092 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00009093 Op.getNode()->hasOneUse()) {
9094 X86::CondCode CCode =
9095 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9096 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009097 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00009098 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00009099 // Look for an unconditional branch following this conditional branch.
9100 // We need this because we need to reverse the successors in order
9101 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00009102 if (User->getOpcode() == ISD::BR) {
9103 SDValue FalseBB = User->getOperand(1);
9104 SDNode *NewBR =
9105 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00009106 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00009107 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00009108 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00009109
Dale Johannesene4d209d2009-02-03 20:21:25 +00009110 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00009111 Chain, Dest, CC, Cmp);
9112 X86::CondCode CCode =
9113 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
9114 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009115 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00009116 Cond = Cmp;
9117 addTest = false;
9118 }
9119 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009120 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00009121 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
9122 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
9123 // It should be transformed during dag combiner except when the condition
9124 // is set by a arithmetics with overflow node.
9125 X86::CondCode CCode =
9126 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
9127 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00009128 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00009129 Cond = Cond.getOperand(0).getOperand(1);
9130 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00009131 } else if (Cond.getOpcode() == ISD::SETCC &&
9132 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
9133 // For FCMP_OEQ, we can emit
9134 // two branches instead of an explicit AND instruction with a
9135 // separate test. However, we only do this if this block doesn't
9136 // have a fall-through edge, because this requires an explicit
9137 // jmp when the condition is false.
9138 if (Op.getNode()->hasOneUse()) {
9139 SDNode *User = *Op.getNode()->use_begin();
9140 // Look for an unconditional branch following this conditional branch.
9141 // We need this because we need to reverse the successors in order
9142 // to implement FCMP_OEQ.
9143 if (User->getOpcode() == ISD::BR) {
9144 SDValue FalseBB = User->getOperand(1);
9145 SDNode *NewBR =
9146 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9147 assert(NewBR == User);
9148 (void)NewBR;
9149 Dest = FalseBB;
9150
9151 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9152 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009153 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009154 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9155 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9156 Chain, Dest, CC, Cmp);
9157 CC = DAG.getConstant(X86::COND_P, MVT::i8);
9158 Cond = Cmp;
9159 addTest = false;
9160 }
9161 }
9162 } else if (Cond.getOpcode() == ISD::SETCC &&
9163 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
9164 // For FCMP_UNE, we can emit
9165 // two branches instead of an explicit AND instruction with a
9166 // separate test. However, we only do this if this block doesn't
9167 // have a fall-through edge, because this requires an explicit
9168 // jmp when the condition is false.
9169 if (Op.getNode()->hasOneUse()) {
9170 SDNode *User = *Op.getNode()->use_begin();
9171 // Look for an unconditional branch following this conditional branch.
9172 // We need this because we need to reverse the successors in order
9173 // to implement FCMP_UNE.
9174 if (User->getOpcode() == ISD::BR) {
9175 SDValue FalseBB = User->getOperand(1);
9176 SDNode *NewBR =
9177 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
9178 assert(NewBR == User);
9179 (void)NewBR;
9180
9181 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
9182 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009183 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +00009184 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
9185 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
9186 Chain, Dest, CC, Cmp);
9187 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
9188 Cond = Cmp;
9189 addTest = false;
9190 Dest = FalseBB;
9191 }
9192 }
Dan Gohman279c22e2008-10-21 03:29:32 +00009193 }
Evan Cheng0488db92007-09-25 01:57:46 +00009194 }
9195
9196 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +00009197 // Look pass the truncate if the high bits are known zero.
9198 if (isTruncWithZeroHighBitsInput(Cond, DAG))
9199 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +00009200
9201 // We know the result of AND is compared against zero. Try to match
9202 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00009203 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009204 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
9205 if (NewSetCC.getNode()) {
9206 CC = NewSetCC.getOperand(0);
9207 Cond = NewSetCC.getOperand(1);
9208 addTest = false;
9209 }
9210 }
9211 }
9212
9213 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009214 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00009215 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00009216 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009217 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009218 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00009219 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00009220}
9221
Anton Korobeynikove060b532007-04-17 19:34:00 +00009222
9223// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
9224// Calls to _alloca is needed to probe the stack when allocating more than 4k
9225// bytes in one go. Touching the stack at 4K increments is necessary to ensure
9226// that the guard pages used by the OS virtual memory manager are allocated in
9227// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00009228SDValue
9229X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009230 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009231 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009232 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009233 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00009234 "are being used");
9235 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009236 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009237
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009238 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009239 SDValue Chain = Op.getOperand(0);
9240 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009241 // FIXME: Ensure alignment here
9242
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009243 bool Is64Bit = Subtarget->is64Bit();
9244 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009245
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009246 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009247 MachineFunction &MF = DAG.getMachineFunction();
9248 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009249
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009250 if (Is64Bit) {
9251 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009252 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009253 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009254
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009255 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +00009256 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009257 if (I->hasNestAttr())
9258 report_fatal_error("Cannot use segmented stacks with functions that "
9259 "have nested arguments.");
9260 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009261
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009262 const TargetRegisterClass *AddrRegClass =
9263 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9264 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9265 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9266 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9267 DAG.getRegister(Vreg, SPTy));
9268 SDValue Ops1[2] = { Value, Chain };
9269 return DAG.getMergeValues(Ops1, 2, dl);
9270 } else {
9271 SDValue Flag;
9272 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009273
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009274 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9275 Flag = Chain.getValue(1);
9276 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009277
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009278 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9279 Flag = Chain.getValue(1);
9280
9281 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9282
9283 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9284 return DAG.getMergeValues(Ops1, 2, dl);
9285 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009286}
9287
Dan Gohmand858e902010-04-17 15:26:15 +00009288SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009289 MachineFunction &MF = DAG.getMachineFunction();
9290 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9291
Dan Gohman69de1932008-02-06 22:27:42 +00009292 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009293 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009294
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009295 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009296 // vastart just stores the address of the VarArgsFrameIndex slot into the
9297 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009298 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9299 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009300 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9301 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009302 }
9303
9304 // __va_list_tag:
9305 // gp_offset (0 - 6 * 8)
9306 // fp_offset (48 - 48 + 8 * 16)
9307 // overflow_arg_area (point to parameters coming in memory).
9308 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009309 SmallVector<SDValue, 8> MemOps;
9310 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009311 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009312 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009313 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9314 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009315 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009316 MemOps.push_back(Store);
9317
9318 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009319 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009320 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009321 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009322 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9323 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009324 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009325 MemOps.push_back(Store);
9326
9327 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009328 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009329 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009330 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9331 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009332 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9333 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009334 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009335 MemOps.push_back(Store);
9336
9337 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009338 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009339 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009340 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9341 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009342 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9343 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009344 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009345 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009346 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009347}
9348
Dan Gohmand858e902010-04-17 15:26:15 +00009349SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009350 assert(Subtarget->is64Bit() &&
9351 "LowerVAARG only handles 64-bit va_arg!");
9352 assert((Subtarget->isTargetLinux() ||
9353 Subtarget->isTargetDarwin()) &&
9354 "Unhandled target in LowerVAARG");
9355 assert(Op.getNode()->getNumOperands() == 4);
9356 SDValue Chain = Op.getOperand(0);
9357 SDValue SrcPtr = Op.getOperand(1);
9358 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9359 unsigned Align = Op.getConstantOperandVal(3);
9360 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009361
Dan Gohman320afb82010-10-12 18:00:49 +00009362 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009363 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009364 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9365 uint8_t ArgMode;
9366
9367 // Decide which area this value should be read from.
9368 // TODO: Implement the AMD64 ABI in its entirety. This simple
9369 // selection mechanism works only for the basic types.
9370 if (ArgVT == MVT::f80) {
9371 llvm_unreachable("va_arg for f80 not yet implemented");
9372 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9373 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9374 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9375 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9376 } else {
9377 llvm_unreachable("Unhandled argument type in LowerVAARG");
9378 }
9379
9380 if (ArgMode == 2) {
9381 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009382 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009383 !(DAG.getMachineFunction()
9384 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009385 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009386 }
9387
9388 // Insert VAARG_64 node into the DAG
9389 // VAARG_64 returns two values: Variable Argument Address, Chain
9390 SmallVector<SDValue, 11> InstOps;
9391 InstOps.push_back(Chain);
9392 InstOps.push_back(SrcPtr);
9393 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9394 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9395 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9396 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9397 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9398 VTs, &InstOps[0], InstOps.size(),
9399 MVT::i64,
9400 MachinePointerInfo(SV),
9401 /*Align=*/0,
9402 /*Volatile=*/false,
9403 /*ReadMem=*/true,
9404 /*WriteMem=*/true);
9405 Chain = VAARG.getValue(1);
9406
9407 // Load the next argument and return it
9408 return DAG.getLoad(ArgVT, dl,
9409 Chain,
9410 VAARG,
9411 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009412 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009413}
9414
Dan Gohmand858e902010-04-17 15:26:15 +00009415SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009416 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009417 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009418 SDValue Chain = Op.getOperand(0);
9419 SDValue DstPtr = Op.getOperand(1);
9420 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009421 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9422 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009423 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009424
Chris Lattnere72f2022010-09-21 05:40:29 +00009425 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009426 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009427 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009428 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009429}
9430
Craig Topper80e46362012-01-23 06:16:53 +00009431// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9432// may or may not be a constant. Takes immediate version of shift as input.
9433static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9434 SDValue SrcOp, SDValue ShAmt,
9435 SelectionDAG &DAG) {
9436 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9437
9438 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +00009439 // Constant may be a TargetConstant. Use a regular constant.
9440 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +00009441 switch (Opc) {
9442 default: llvm_unreachable("Unknown target vector shift node");
9443 case X86ISD::VSHLI:
9444 case X86ISD::VSRLI:
9445 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +00009446 return DAG.getNode(Opc, dl, VT, SrcOp,
9447 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +00009448 }
9449 }
9450
9451 // Change opcode to non-immediate version
9452 switch (Opc) {
9453 default: llvm_unreachable("Unknown target vector shift node");
9454 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9455 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9456 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9457 }
9458
9459 // Need to build a vector containing shift amount
9460 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9461 SDValue ShOps[4];
9462 ShOps[0] = ShAmt;
9463 ShOps[1] = DAG.getConstant(0, MVT::i32);
9464 ShOps[2] = DAG.getUNDEF(MVT::i32);
9465 ShOps[3] = DAG.getUNDEF(MVT::i32);
9466 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +00009467
9468 // The return type has to be a 128-bit type with the same element
9469 // type as the input type.
9470 MVT EltVT = VT.getVectorElementType().getSimpleVT();
9471 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
9472
9473 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +00009474 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9475}
9476
Dan Gohman475871a2008-07-27 21:46:04 +00009477SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009478X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009479 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009480 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009481 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009482 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009483 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009484 case Intrinsic::x86_sse_comieq_ss:
9485 case Intrinsic::x86_sse_comilt_ss:
9486 case Intrinsic::x86_sse_comile_ss:
9487 case Intrinsic::x86_sse_comigt_ss:
9488 case Intrinsic::x86_sse_comige_ss:
9489 case Intrinsic::x86_sse_comineq_ss:
9490 case Intrinsic::x86_sse_ucomieq_ss:
9491 case Intrinsic::x86_sse_ucomilt_ss:
9492 case Intrinsic::x86_sse_ucomile_ss:
9493 case Intrinsic::x86_sse_ucomigt_ss:
9494 case Intrinsic::x86_sse_ucomige_ss:
9495 case Intrinsic::x86_sse_ucomineq_ss:
9496 case Intrinsic::x86_sse2_comieq_sd:
9497 case Intrinsic::x86_sse2_comilt_sd:
9498 case Intrinsic::x86_sse2_comile_sd:
9499 case Intrinsic::x86_sse2_comigt_sd:
9500 case Intrinsic::x86_sse2_comige_sd:
9501 case Intrinsic::x86_sse2_comineq_sd:
9502 case Intrinsic::x86_sse2_ucomieq_sd:
9503 case Intrinsic::x86_sse2_ucomilt_sd:
9504 case Intrinsic::x86_sse2_ucomile_sd:
9505 case Intrinsic::x86_sse2_ucomigt_sd:
9506 case Intrinsic::x86_sse2_ucomige_sd:
9507 case Intrinsic::x86_sse2_ucomineq_sd: {
9508 unsigned Opc = 0;
9509 ISD::CondCode CC = ISD::SETCC_INVALID;
9510 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009511 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009512 case Intrinsic::x86_sse_comieq_ss:
9513 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009514 Opc = X86ISD::COMI;
9515 CC = ISD::SETEQ;
9516 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009517 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009518 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009519 Opc = X86ISD::COMI;
9520 CC = ISD::SETLT;
9521 break;
9522 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009523 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009524 Opc = X86ISD::COMI;
9525 CC = ISD::SETLE;
9526 break;
9527 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009528 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009529 Opc = X86ISD::COMI;
9530 CC = ISD::SETGT;
9531 break;
9532 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009533 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009534 Opc = X86ISD::COMI;
9535 CC = ISD::SETGE;
9536 break;
9537 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009538 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009539 Opc = X86ISD::COMI;
9540 CC = ISD::SETNE;
9541 break;
9542 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009543 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009544 Opc = X86ISD::UCOMI;
9545 CC = ISD::SETEQ;
9546 break;
9547 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009548 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009549 Opc = X86ISD::UCOMI;
9550 CC = ISD::SETLT;
9551 break;
9552 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009553 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009554 Opc = X86ISD::UCOMI;
9555 CC = ISD::SETLE;
9556 break;
9557 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009558 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009559 Opc = X86ISD::UCOMI;
9560 CC = ISD::SETGT;
9561 break;
9562 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009563 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009564 Opc = X86ISD::UCOMI;
9565 CC = ISD::SETGE;
9566 break;
9567 case Intrinsic::x86_sse_ucomineq_ss:
9568 case Intrinsic::x86_sse2_ucomineq_sd:
9569 Opc = X86ISD::UCOMI;
9570 CC = ISD::SETNE;
9571 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009572 }
Evan Cheng734503b2006-09-11 02:19:56 +00009573
Dan Gohman475871a2008-07-27 21:46:04 +00009574 SDValue LHS = Op.getOperand(1);
9575 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009576 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009577 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009578 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9579 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9580 DAG.getConstant(X86CC, MVT::i8), Cond);
9581 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009582 }
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009583 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009584 case Intrinsic::x86_sse2_pmulu_dq:
9585 case Intrinsic::x86_avx2_pmulu_dq:
9586 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009588 case Intrinsic::x86_sse3_hadd_ps:
9589 case Intrinsic::x86_sse3_hadd_pd:
9590 case Intrinsic::x86_avx_hadd_ps_256:
9591 case Intrinsic::x86_avx_hadd_pd_256:
9592 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9593 Op.getOperand(1), Op.getOperand(2));
9594 case Intrinsic::x86_sse3_hsub_ps:
9595 case Intrinsic::x86_sse3_hsub_pd:
9596 case Intrinsic::x86_avx_hsub_ps_256:
9597 case Intrinsic::x86_avx_hsub_pd_256:
9598 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9599 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009600 case Intrinsic::x86_ssse3_phadd_w_128:
9601 case Intrinsic::x86_ssse3_phadd_d_128:
9602 case Intrinsic::x86_avx2_phadd_w:
9603 case Intrinsic::x86_avx2_phadd_d:
9604 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9605 Op.getOperand(1), Op.getOperand(2));
9606 case Intrinsic::x86_ssse3_phsub_w_128:
9607 case Intrinsic::x86_ssse3_phsub_d_128:
9608 case Intrinsic::x86_avx2_phsub_w:
9609 case Intrinsic::x86_avx2_phsub_d:
9610 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9611 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009612 case Intrinsic::x86_avx2_psllv_d:
9613 case Intrinsic::x86_avx2_psllv_q:
9614 case Intrinsic::x86_avx2_psllv_d_256:
9615 case Intrinsic::x86_avx2_psllv_q_256:
9616 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9617 Op.getOperand(1), Op.getOperand(2));
9618 case Intrinsic::x86_avx2_psrlv_d:
9619 case Intrinsic::x86_avx2_psrlv_q:
9620 case Intrinsic::x86_avx2_psrlv_d_256:
9621 case Intrinsic::x86_avx2_psrlv_q_256:
9622 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9623 Op.getOperand(1), Op.getOperand(2));
9624 case Intrinsic::x86_avx2_psrav_d:
9625 case Intrinsic::x86_avx2_psrav_d_256:
9626 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9627 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009628 case Intrinsic::x86_ssse3_pshuf_b_128:
9629 case Intrinsic::x86_avx2_pshuf_b:
9630 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9631 Op.getOperand(1), Op.getOperand(2));
9632 case Intrinsic::x86_ssse3_psign_b_128:
9633 case Intrinsic::x86_ssse3_psign_w_128:
9634 case Intrinsic::x86_ssse3_psign_d_128:
9635 case Intrinsic::x86_avx2_psign_b:
9636 case Intrinsic::x86_avx2_psign_w:
9637 case Intrinsic::x86_avx2_psign_d:
9638 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9639 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009640 case Intrinsic::x86_sse41_insertps:
9641 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9642 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9643 case Intrinsic::x86_avx_vperm2f128_ps_256:
9644 case Intrinsic::x86_avx_vperm2f128_pd_256:
9645 case Intrinsic::x86_avx_vperm2f128_si_256:
9646 case Intrinsic::x86_avx2_vperm2i128:
9647 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9648 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topperffa6c402012-04-16 07:13:00 +00009649 case Intrinsic::x86_avx2_permd:
9650 case Intrinsic::x86_avx2_permps:
9651 // Operands intentionally swapped. Mask is last operand to intrinsic,
9652 // but second operand for node/intruction.
9653 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9654 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009655
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009656 // ptest and testp intrinsics. The intrinsic these come from are designed to
9657 // return an integer value, not just an instruction so lower it to the ptest
9658 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009659 case Intrinsic::x86_sse41_ptestz:
9660 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009661 case Intrinsic::x86_sse41_ptestnzc:
9662 case Intrinsic::x86_avx_ptestz_256:
9663 case Intrinsic::x86_avx_ptestc_256:
9664 case Intrinsic::x86_avx_ptestnzc_256:
9665 case Intrinsic::x86_avx_vtestz_ps:
9666 case Intrinsic::x86_avx_vtestc_ps:
9667 case Intrinsic::x86_avx_vtestnzc_ps:
9668 case Intrinsic::x86_avx_vtestz_pd:
9669 case Intrinsic::x86_avx_vtestc_pd:
9670 case Intrinsic::x86_avx_vtestnzc_pd:
9671 case Intrinsic::x86_avx_vtestz_ps_256:
9672 case Intrinsic::x86_avx_vtestc_ps_256:
9673 case Intrinsic::x86_avx_vtestnzc_ps_256:
9674 case Intrinsic::x86_avx_vtestz_pd_256:
9675 case Intrinsic::x86_avx_vtestc_pd_256:
9676 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9677 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009678 unsigned X86CC = 0;
9679 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009680 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009681 case Intrinsic::x86_avx_vtestz_ps:
9682 case Intrinsic::x86_avx_vtestz_pd:
9683 case Intrinsic::x86_avx_vtestz_ps_256:
9684 case Intrinsic::x86_avx_vtestz_pd_256:
9685 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009686 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009687 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009688 // ZF = 1
9689 X86CC = X86::COND_E;
9690 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009691 case Intrinsic::x86_avx_vtestc_ps:
9692 case Intrinsic::x86_avx_vtestc_pd:
9693 case Intrinsic::x86_avx_vtestc_ps_256:
9694 case Intrinsic::x86_avx_vtestc_pd_256:
9695 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009696 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009697 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009698 // CF = 1
9699 X86CC = X86::COND_B;
9700 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009701 case Intrinsic::x86_avx_vtestnzc_ps:
9702 case Intrinsic::x86_avx_vtestnzc_pd:
9703 case Intrinsic::x86_avx_vtestnzc_ps_256:
9704 case Intrinsic::x86_avx_vtestnzc_pd_256:
9705 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009706 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009707 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009708 // ZF and CF = 0
9709 X86CC = X86::COND_A;
9710 break;
9711 }
Eric Christopherfd179292009-08-27 18:07:15 +00009712
Eric Christopher71c67532009-07-29 00:28:05 +00009713 SDValue LHS = Op.getOperand(1);
9714 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009715 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9716 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009717 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9718 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9719 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009720 }
Evan Cheng5759f972008-05-04 09:15:50 +00009721
Craig Topper80e46362012-01-23 06:16:53 +00009722 // SSE/AVX shift intrinsics
9723 case Intrinsic::x86_sse2_psll_w:
9724 case Intrinsic::x86_sse2_psll_d:
9725 case Intrinsic::x86_sse2_psll_q:
9726 case Intrinsic::x86_avx2_psll_w:
9727 case Intrinsic::x86_avx2_psll_d:
9728 case Intrinsic::x86_avx2_psll_q:
9729 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9730 Op.getOperand(1), Op.getOperand(2));
9731 case Intrinsic::x86_sse2_psrl_w:
9732 case Intrinsic::x86_sse2_psrl_d:
9733 case Intrinsic::x86_sse2_psrl_q:
9734 case Intrinsic::x86_avx2_psrl_w:
9735 case Intrinsic::x86_avx2_psrl_d:
9736 case Intrinsic::x86_avx2_psrl_q:
9737 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9738 Op.getOperand(1), Op.getOperand(2));
9739 case Intrinsic::x86_sse2_psra_w:
9740 case Intrinsic::x86_sse2_psra_d:
9741 case Intrinsic::x86_avx2_psra_w:
9742 case Intrinsic::x86_avx2_psra_d:
9743 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9744 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009745 case Intrinsic::x86_sse2_pslli_w:
9746 case Intrinsic::x86_sse2_pslli_d:
9747 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009748 case Intrinsic::x86_avx2_pslli_w:
9749 case Intrinsic::x86_avx2_pslli_d:
9750 case Intrinsic::x86_avx2_pslli_q:
9751 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9752 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009753 case Intrinsic::x86_sse2_psrli_w:
9754 case Intrinsic::x86_sse2_psrli_d:
9755 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009756 case Intrinsic::x86_avx2_psrli_w:
9757 case Intrinsic::x86_avx2_psrli_d:
9758 case Intrinsic::x86_avx2_psrli_q:
9759 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9760 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009761 case Intrinsic::x86_sse2_psrai_w:
9762 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009763 case Intrinsic::x86_avx2_psrai_w:
9764 case Intrinsic::x86_avx2_psrai_d:
9765 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9766 Op.getOperand(1), Op.getOperand(2), DAG);
9767 // Fix vector shift instructions where the last operand is a non-immediate
9768 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009769 case Intrinsic::x86_mmx_pslli_w:
9770 case Intrinsic::x86_mmx_pslli_d:
9771 case Intrinsic::x86_mmx_pslli_q:
9772 case Intrinsic::x86_mmx_psrli_w:
9773 case Intrinsic::x86_mmx_psrli_d:
9774 case Intrinsic::x86_mmx_psrli_q:
9775 case Intrinsic::x86_mmx_psrai_w:
9776 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009777 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009778 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009779 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009780
9781 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009782 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009783 case Intrinsic::x86_mmx_pslli_w:
9784 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009785 break;
Craig Topper80e46362012-01-23 06:16:53 +00009786 case Intrinsic::x86_mmx_pslli_d:
9787 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009788 break;
Craig Topper80e46362012-01-23 06:16:53 +00009789 case Intrinsic::x86_mmx_pslli_q:
9790 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009791 break;
Craig Topper80e46362012-01-23 06:16:53 +00009792 case Intrinsic::x86_mmx_psrli_w:
9793 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009794 break;
Craig Topper80e46362012-01-23 06:16:53 +00009795 case Intrinsic::x86_mmx_psrli_d:
9796 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009797 break;
Craig Topper80e46362012-01-23 06:16:53 +00009798 case Intrinsic::x86_mmx_psrli_q:
9799 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009800 break;
Craig Topper80e46362012-01-23 06:16:53 +00009801 case Intrinsic::x86_mmx_psrai_w:
9802 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009803 break;
Craig Topper80e46362012-01-23 06:16:53 +00009804 case Intrinsic::x86_mmx_psrai_d:
9805 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009806 break;
Craig Topper80e46362012-01-23 06:16:53 +00009807 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009808 }
Mon P Wangefa42202009-09-03 19:56:25 +00009809
9810 // The vector shift intrinsics with scalars uses 32b shift amounts but
9811 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9812 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009813 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9814 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009815// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009816
Owen Andersone50ed302009-08-10 22:56:29 +00009817 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009818 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009819 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009820 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009821 Op.getOperand(1), ShAmt);
9822 }
Craig Topper4feb6472012-08-06 06:22:36 +00009823 case Intrinsic::x86_sse42_pcmpistria128:
9824 case Intrinsic::x86_sse42_pcmpestria128:
9825 case Intrinsic::x86_sse42_pcmpistric128:
9826 case Intrinsic::x86_sse42_pcmpestric128:
9827 case Intrinsic::x86_sse42_pcmpistrio128:
9828 case Intrinsic::x86_sse42_pcmpestrio128:
9829 case Intrinsic::x86_sse42_pcmpistris128:
9830 case Intrinsic::x86_sse42_pcmpestris128:
9831 case Intrinsic::x86_sse42_pcmpistriz128:
9832 case Intrinsic::x86_sse42_pcmpestriz128: {
9833 unsigned Opcode;
9834 unsigned X86CC;
9835 switch (IntNo) {
9836 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9837 case Intrinsic::x86_sse42_pcmpistria128:
9838 Opcode = X86ISD::PCMPISTRI;
9839 X86CC = X86::COND_A;
9840 break;
9841 case Intrinsic::x86_sse42_pcmpestria128:
9842 Opcode = X86ISD::PCMPESTRI;
9843 X86CC = X86::COND_A;
9844 break;
9845 case Intrinsic::x86_sse42_pcmpistric128:
9846 Opcode = X86ISD::PCMPISTRI;
9847 X86CC = X86::COND_B;
9848 break;
9849 case Intrinsic::x86_sse42_pcmpestric128:
9850 Opcode = X86ISD::PCMPESTRI;
9851 X86CC = X86::COND_B;
9852 break;
9853 case Intrinsic::x86_sse42_pcmpistrio128:
9854 Opcode = X86ISD::PCMPISTRI;
9855 X86CC = X86::COND_O;
9856 break;
9857 case Intrinsic::x86_sse42_pcmpestrio128:
9858 Opcode = X86ISD::PCMPESTRI;
9859 X86CC = X86::COND_O;
9860 break;
9861 case Intrinsic::x86_sse42_pcmpistris128:
9862 Opcode = X86ISD::PCMPISTRI;
9863 X86CC = X86::COND_S;
9864 break;
9865 case Intrinsic::x86_sse42_pcmpestris128:
9866 Opcode = X86ISD::PCMPESTRI;
9867 X86CC = X86::COND_S;
9868 break;
9869 case Intrinsic::x86_sse42_pcmpistriz128:
9870 Opcode = X86ISD::PCMPISTRI;
9871 X86CC = X86::COND_E;
9872 break;
9873 case Intrinsic::x86_sse42_pcmpestriz128:
9874 Opcode = X86ISD::PCMPESTRI;
9875 X86CC = X86::COND_E;
9876 break;
9877 }
9878 SmallVector<SDValue, 5> NewOps;
9879 NewOps.append(Op->op_begin()+1, Op->op_end());
9880 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9881 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9882 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9883 DAG.getConstant(X86CC, MVT::i8),
9884 SDValue(PCMP.getNode(), 1));
9885 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
9886 }
9887 case Intrinsic::x86_sse42_pcmpistri128:
9888 case Intrinsic::x86_sse42_pcmpestri128: {
9889 unsigned Opcode;
9890 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
9891 Opcode = X86ISD::PCMPISTRI;
9892 else
9893 Opcode = X86ISD::PCMPESTRI;
9894
9895 SmallVector<SDValue, 5> NewOps;
9896 NewOps.append(Op->op_begin()+1, Op->op_end());
9897 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9898 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
9899 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009900 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009901}
Evan Cheng72261582005-12-20 06:22:03 +00009902
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009903SDValue
9904X86TargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) const {
9905 DebugLoc dl = Op.getDebugLoc();
9906 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
9907 switch (IntNo) {
9908 default: return SDValue(); // Don't custom lower most intrinsics.
9909
9910 // RDRAND intrinsics.
9911 case Intrinsic::x86_rdrand_16:
9912 case Intrinsic::x86_rdrand_32:
9913 case Intrinsic::x86_rdrand_64: {
9914 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009915 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
9916 SDValue Result = DAG.getNode(X86ISD::RDRAND, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009917
9918 // If the value returned by RDRAND was valid (CF=1), return 1. Otherwise
9919 // return the value from Rand, which is always 0, casted to i32.
9920 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
9921 DAG.getConstant(1, Op->getValueType(1)),
9922 DAG.getConstant(X86::COND_B, MVT::i32),
9923 SDValue(Result.getNode(), 1) };
9924 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
9925 DAG.getVTList(Op->getValueType(1), MVT::Glue),
9926 Ops, 4);
9927
9928 // Return { result, isValid, chain }.
9929 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +00009930 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +00009931 }
9932 }
9933}
9934
Dan Gohmand858e902010-04-17 15:26:15 +00009935SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9936 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009937 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9938 MFI->setReturnAddressIsTaken(true);
9939
Bill Wendling64e87322009-01-16 19:25:27 +00009940 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009941 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009942
9943 if (Depth > 0) {
9944 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9945 SDValue Offset =
9946 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009947 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009948 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009949 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009950 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009951 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009952 }
9953
9954 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009955 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009956 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009957 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009958}
9959
Dan Gohmand858e902010-04-17 15:26:15 +00009960SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009961 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9962 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009963
Owen Andersone50ed302009-08-10 22:56:29 +00009964 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009965 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009966 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9967 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009968 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009969 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009970 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9971 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009972 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009973 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009974}
9975
Dan Gohman475871a2008-07-27 21:46:04 +00009976SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009977 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009978 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009979}
9980
Dan Gohmand858e902010-04-17 15:26:15 +00009981SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009982 SDValue Chain = Op.getOperand(0);
9983 SDValue Offset = Op.getOperand(1);
9984 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009985 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009986
Dan Gohmand8816272010-08-11 18:14:00 +00009987 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9988 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9989 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009990 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009991
Dan Gohmand8816272010-08-11 18:14:00 +00009992 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9993 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009994 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009995 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9996 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009997 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009998
Dale Johannesene4d209d2009-02-03 20:21:25 +00009999 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010000 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +000010001 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010002}
10003
Duncan Sands4a544a72011-09-06 13:37:06 +000010004SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
10005 SelectionDAG &DAG) const {
10006 return Op.getOperand(0);
10007}
10008
10009SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
10010 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010011 SDValue Root = Op.getOperand(0);
10012 SDValue Trmp = Op.getOperand(1); // trampoline
10013 SDValue FPtr = Op.getOperand(2); // nested function
10014 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010015 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010016
Dan Gohman69de1932008-02-06 22:27:42 +000010017 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010018
10019 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000010020 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000010021
10022 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000010023 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
10024 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000010025
Evan Cheng0e6a0522011-07-18 20:57:22 +000010026 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
10027 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +000010028
10029 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
10030
10031 // Load the pointer to the nested function into R11.
10032 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000010033 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000010034 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010035 Addr, MachinePointerInfo(TrmpAddr),
10036 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010037
Owen Anderson825b72b2009-08-11 20:47:22 +000010038 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10039 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010040 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
10041 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000010042 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010043
10044 // Load the 'nest' parameter value into R10.
10045 // R10 is specified in X86CallingConv.td
10046 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000010047 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10048 DAG.getConstant(10, MVT::i64));
10049 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010050 Addr, MachinePointerInfo(TrmpAddr, 10),
10051 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010052
Owen Anderson825b72b2009-08-11 20:47:22 +000010053 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10054 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010055 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
10056 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000010057 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000010058
10059 // Jump to the nested function.
10060 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000010061 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10062 DAG.getConstant(20, MVT::i64));
10063 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010064 Addr, MachinePointerInfo(TrmpAddr, 20),
10065 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010066
10067 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000010068 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
10069 DAG.getConstant(22, MVT::i64));
10070 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010071 MachinePointerInfo(TrmpAddr, 22),
10072 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000010073
Duncan Sands4a544a72011-09-06 13:37:06 +000010074 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010075 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000010076 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000010077 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000010078 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000010079 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010080
10081 switch (CC) {
10082 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000010083 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010084 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010085 case CallingConv::X86_StdCall: {
10086 // Pass 'nest' parameter in ECX.
10087 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010088 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010089
10090 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010091 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +000010092 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000010093
Chris Lattner58d74912008-03-12 17:45:29 +000010094 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000010095 unsigned InRegCount = 0;
10096 unsigned Idx = 1;
10097
10098 for (FunctionType::param_iterator I = FTy->param_begin(),
10099 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +000010100 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000010101 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000010102 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010103
10104 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000010105 report_fatal_error("Nest register in use - reduce number of inreg"
10106 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000010107 }
10108 }
10109 break;
10110 }
10111 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000010112 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000010113 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000010114 // Pass 'nest' parameter in EAX.
10115 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000010116 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010117 break;
10118 }
10119
Dan Gohman475871a2008-07-27 21:46:04 +000010120 SDValue OutChains[4];
10121 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000010122
Owen Anderson825b72b2009-08-11 20:47:22 +000010123 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10124 DAG.getConstant(10, MVT::i32));
10125 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010126
Chris Lattnera62fe662010-02-05 19:20:30 +000010127 // This is storing the opcode for MOV32ri.
10128 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +000010129 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +000010130 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000010131 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010132 Trmp, MachinePointerInfo(TrmpAddr),
10133 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010134
Owen Anderson825b72b2009-08-11 20:47:22 +000010135 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10136 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010137 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
10138 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000010139 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010140
Chris Lattnera62fe662010-02-05 19:20:30 +000010141 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000010142 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10143 DAG.getConstant(5, MVT::i32));
10144 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000010145 MachinePointerInfo(TrmpAddr, 5),
10146 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010147
Owen Anderson825b72b2009-08-11 20:47:22 +000010148 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
10149 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010150 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
10151 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000010152 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010153
Duncan Sands4a544a72011-09-06 13:37:06 +000010154 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000010155 }
10156}
10157
Dan Gohmand858e902010-04-17 15:26:15 +000010158SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10159 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010160 /*
10161 The rounding mode is in bits 11:10 of FPSR, and has the following
10162 settings:
10163 00 Round to nearest
10164 01 Round to -inf
10165 10 Round to +inf
10166 11 Round to 0
10167
10168 FLT_ROUNDS, on the other hand, expects the following:
10169 -1 Undefined
10170 0 Round to 0
10171 1 Round to nearest
10172 2 Round to +inf
10173 3 Round to -inf
10174
10175 To perform the conversion, we do:
10176 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10177 */
10178
10179 MachineFunction &MF = DAG.getMachineFunction();
10180 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010181 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010182 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010183 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010184 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010185
10186 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010187 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010188 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010189
Michael J. Spencerec38de22010-10-10 22:04:20 +000010190
Chris Lattner2156b792010-09-22 01:11:26 +000010191 MachineMemOperand *MMO =
10192 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10193 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010194
Chris Lattner2156b792010-09-22 01:11:26 +000010195 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10196 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10197 DAG.getVTList(MVT::Other),
10198 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010199
10200 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010201 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010202 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010203
10204 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010205 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010206 DAG.getNode(ISD::SRL, DL, MVT::i16,
10207 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010208 CWD, DAG.getConstant(0x800, MVT::i16)),
10209 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010210 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010211 DAG.getNode(ISD::SRL, DL, MVT::i16,
10212 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010213 CWD, DAG.getConstant(0x400, MVT::i16)),
10214 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010215
Dan Gohman475871a2008-07-27 21:46:04 +000010216 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010217 DAG.getNode(ISD::AND, DL, MVT::i16,
10218 DAG.getNode(ISD::ADD, DL, MVT::i16,
10219 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010220 DAG.getConstant(1, MVT::i16)),
10221 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010222
10223
Duncan Sands83ec4b62008-06-06 12:08:01 +000010224 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010225 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010226}
10227
Dan Gohmand858e902010-04-17 15:26:15 +000010228SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010229 EVT VT = Op.getValueType();
10230 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010231 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010232 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010233
10234 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010235 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010236 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010237 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010238 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010239 }
Evan Cheng18efe262007-12-14 02:13:44 +000010240
Evan Cheng152804e2007-12-14 08:30:15 +000010241 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010242 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010243 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010244
10245 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010246 SDValue Ops[] = {
10247 Op,
10248 DAG.getConstant(NumBits+NumBits-1, OpVT),
10249 DAG.getConstant(X86::COND_E, MVT::i8),
10250 Op.getValue(1)
10251 };
10252 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010253
10254 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010255 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010256
Owen Anderson825b72b2009-08-11 20:47:22 +000010257 if (VT == MVT::i8)
10258 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010259 return Op;
10260}
10261
Chandler Carruthacc068e2011-12-24 10:55:54 +000010262SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10263 SelectionDAG &DAG) const {
10264 EVT VT = Op.getValueType();
10265 EVT OpVT = VT;
10266 unsigned NumBits = VT.getSizeInBits();
10267 DebugLoc dl = Op.getDebugLoc();
10268
10269 Op = Op.getOperand(0);
10270 if (VT == MVT::i8) {
10271 // Zero extend to i32 since there is not an i8 bsr.
10272 OpVT = MVT::i32;
10273 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10274 }
10275
10276 // Issue a bsr (scan bits in reverse).
10277 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10278 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10279
10280 // And xor with NumBits-1.
10281 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10282
10283 if (VT == MVT::i8)
10284 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10285 return Op;
10286}
10287
Dan Gohmand858e902010-04-17 15:26:15 +000010288SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010289 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010290 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010291 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010292 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010293
10294 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010295 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010296 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010297
10298 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010299 SDValue Ops[] = {
10300 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010301 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010302 DAG.getConstant(X86::COND_E, MVT::i8),
10303 Op.getValue(1)
10304 };
Chandler Carruth77821022011-12-24 12:12:34 +000010305 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010306}
10307
Craig Topper13894fa2011-08-24 06:14:18 +000010308// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10309// ones, and then concatenate the result back.
10310static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010311 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010312
10313 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10314 "Unsupported value type for operation");
10315
Craig Topper66ddd152012-04-27 22:54:43 +000010316 unsigned NumElems = VT.getVectorNumElements();
Craig Topper13894fa2011-08-24 06:14:18 +000010317 DebugLoc dl = Op.getDebugLoc();
Craig Topper13894fa2011-08-24 06:14:18 +000010318
10319 // Extract the LHS vectors
10320 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010321 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10322 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010323
10324 // Extract the RHS vectors
10325 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000010326 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
10327 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000010328
10329 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10330 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10331
10332 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10333 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10334 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10335}
10336
10337SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10338 assert(Op.getValueType().getSizeInBits() == 256 &&
10339 Op.getValueType().isInteger() &&
10340 "Only handle AVX 256-bit vector integer operation");
10341 return Lower256IntArith(Op, DAG);
10342}
10343
10344SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10345 assert(Op.getValueType().getSizeInBits() == 256 &&
10346 Op.getValueType().isInteger() &&
10347 "Only handle AVX 256-bit vector integer operation");
10348 return Lower256IntArith(Op, DAG);
10349}
10350
10351SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10352 EVT VT = Op.getValueType();
10353
10354 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010355 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010356 return Lower256IntArith(Op, DAG);
10357
Craig Topper5b209e82012-02-05 03:14:49 +000010358 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10359 "Only know how to lower V2I64/V4I64 multiply");
10360
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010361 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010362
Craig Topper5b209e82012-02-05 03:14:49 +000010363 // Ahi = psrlqi(a, 32);
10364 // Bhi = psrlqi(b, 32);
10365 //
10366 // AloBlo = pmuludq(a, b);
10367 // AloBhi = pmuludq(a, Bhi);
10368 // AhiBlo = pmuludq(Ahi, b);
10369
10370 // AloBhi = psllqi(AloBhi, 32);
10371 // AhiBlo = psllqi(AhiBlo, 32);
10372 // return AloBlo + AloBhi + AhiBlo;
10373
Craig Topperaaa643c2011-11-09 07:28:55 +000010374 SDValue A = Op.getOperand(0);
10375 SDValue B = Op.getOperand(1);
10376
Craig Topper5b209e82012-02-05 03:14:49 +000010377 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010378
Craig Topper5b209e82012-02-05 03:14:49 +000010379 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10380 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010381
Craig Topper5b209e82012-02-05 03:14:49 +000010382 // Bit cast to 32-bit vectors for MULUDQ
10383 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10384 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10385 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10386 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10387 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010388
Craig Topper5b209e82012-02-05 03:14:49 +000010389 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10390 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10391 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010392
Craig Topper5b209e82012-02-05 03:14:49 +000010393 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10394 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010395
Dale Johannesene4d209d2009-02-03 20:21:25 +000010396 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010397 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010398}
10399
Nadav Rotem43012222011-05-11 08:12:09 +000010400SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10401
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010402 EVT VT = Op.getValueType();
10403 DebugLoc dl = Op.getDebugLoc();
10404 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010405 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010406 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010407
Craig Topper1accb7e2012-01-10 06:54:16 +000010408 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010409 return SDValue();
10410
Nadav Rotem43012222011-05-11 08:12:09 +000010411 // Optimize shl/srl/sra with constant shift amount.
10412 if (isSplatVector(Amt.getNode())) {
10413 SDValue SclrAmt = Amt->getOperand(0);
10414 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10415 uint64_t ShiftAmt = C->getZExtValue();
10416
Craig Toppered2e13d2012-01-22 19:15:14 +000010417 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10418 (Subtarget->hasAVX2() &&
10419 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10420 if (Op.getOpcode() == ISD::SHL)
10421 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10422 DAG.getConstant(ShiftAmt, MVT::i32));
10423 if (Op.getOpcode() == ISD::SRL)
10424 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10425 DAG.getConstant(ShiftAmt, MVT::i32));
10426 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10427 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10428 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010429 }
10430
Craig Toppered2e13d2012-01-22 19:15:14 +000010431 if (VT == MVT::v16i8) {
10432 if (Op.getOpcode() == ISD::SHL) {
10433 // Make a large shift.
10434 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10435 DAG.getConstant(ShiftAmt, MVT::i32));
10436 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10437 // Zero out the rightmost bits.
10438 SmallVector<SDValue, 16> V(16,
10439 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10440 MVT::i8));
10441 return DAG.getNode(ISD::AND, dl, VT, SHL,
10442 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010443 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010444 if (Op.getOpcode() == ISD::SRL) {
10445 // Make a large shift.
10446 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10447 DAG.getConstant(ShiftAmt, MVT::i32));
10448 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10449 // Zero out the leftmost bits.
10450 SmallVector<SDValue, 16> V(16,
10451 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10452 MVT::i8));
10453 return DAG.getNode(ISD::AND, dl, VT, SRL,
10454 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10455 }
10456 if (Op.getOpcode() == ISD::SRA) {
10457 if (ShiftAmt == 7) {
10458 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010459 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010460 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010461 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010462
Craig Toppered2e13d2012-01-22 19:15:14 +000010463 // R s>> a === ((R u>> a) ^ m) - m
10464 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10465 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10466 MVT::i8));
10467 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10468 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10469 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10470 return Res;
10471 }
Craig Topper731dfd02012-04-23 03:42:40 +000010472 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010473 }
Craig Topper46154eb2011-11-11 07:39:23 +000010474
Craig Topper0d86d462011-11-20 00:12:05 +000010475 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10476 if (Op.getOpcode() == ISD::SHL) {
10477 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010478 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10479 DAG.getConstant(ShiftAmt, MVT::i32));
10480 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010481 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010482 SmallVector<SDValue, 32> V(32,
10483 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10484 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010485 return DAG.getNode(ISD::AND, dl, VT, SHL,
10486 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010487 }
Craig Topper0d86d462011-11-20 00:12:05 +000010488 if (Op.getOpcode() == ISD::SRL) {
10489 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010490 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10491 DAG.getConstant(ShiftAmt, MVT::i32));
10492 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010493 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010494 SmallVector<SDValue, 32> V(32,
10495 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10496 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010497 return DAG.getNode(ISD::AND, dl, VT, SRL,
10498 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10499 }
10500 if (Op.getOpcode() == ISD::SRA) {
10501 if (ShiftAmt == 7) {
10502 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010503 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010504 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010505 }
10506
10507 // R s>> a === ((R u>> a) ^ m) - m
10508 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10509 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10510 MVT::i8));
10511 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10512 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10513 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10514 return Res;
10515 }
Craig Topper731dfd02012-04-23 03:42:40 +000010516 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000010517 }
Nadav Rotem43012222011-05-11 08:12:09 +000010518 }
10519 }
10520
10521 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010522 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010523 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10524 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010525
Chris Lattner7302d802012-02-06 21:56:39 +000010526 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10527 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010528 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10529 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010530 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010531 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010532
10533 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010534 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010535 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10536 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10537 }
Nadav Rotem43012222011-05-11 08:12:09 +000010538 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010539 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010540
Nate Begeman51409212010-07-28 00:21:48 +000010541 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010542 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10543 DAG.getConstant(5, MVT::i32));
10544 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010545
Lang Hames8b99c1e2011-12-17 01:08:46 +000010546 // Turn 'a' into a mask suitable for VSELECT
10547 SDValue VSelM = DAG.getConstant(0x80, VT);
10548 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010549 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010550
Lang Hames8b99c1e2011-12-17 01:08:46 +000010551 SDValue CM1 = DAG.getConstant(0x0f, VT);
10552 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010553
Lang Hames8b99c1e2011-12-17 01:08:46 +000010554 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10555 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010556 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10557 DAG.getConstant(4, MVT::i32), DAG);
10558 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010559 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10560
Nate Begeman51409212010-07-28 00:21:48 +000010561 // a += a
10562 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010563 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010564 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010565
Lang Hames8b99c1e2011-12-17 01:08:46 +000010566 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10567 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010568 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10569 DAG.getConstant(2, MVT::i32), DAG);
10570 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010571 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10572
Nate Begeman51409212010-07-28 00:21:48 +000010573 // a += a
10574 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010575 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010576 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010577
Lang Hames8b99c1e2011-12-17 01:08:46 +000010578 // return VSELECT(r, r+r, a);
10579 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010580 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010581 return R;
10582 }
Craig Topper46154eb2011-11-11 07:39:23 +000010583
10584 // Decompose 256-bit shifts into smaller 128-bit shifts.
10585 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010586 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010587 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10588 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10589
10590 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000010591 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
10592 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010593
10594 // Recreate the shift amount vectors
10595 SDValue Amt1, Amt2;
10596 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10597 // Constant shift amount
10598 SmallVector<SDValue, 4> Amt1Csts;
10599 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010600 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010601 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010602 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010603 Amt2Csts.push_back(Amt->getOperand(i));
10604
10605 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10606 &Amt1Csts[0], NumElems/2);
10607 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10608 &Amt2Csts[0], NumElems/2);
10609 } else {
10610 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000010611 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
10612 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000010613 }
10614
10615 // Issue new vector shifts for the smaller types
10616 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10617 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10618
10619 // Concatenate the result back
10620 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10621 }
10622
Nate Begeman51409212010-07-28 00:21:48 +000010623 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010624}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010625
Dan Gohmand858e902010-04-17 15:26:15 +000010626SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010627 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10628 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010629 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10630 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010631 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010632 SDValue LHS = N->getOperand(0);
10633 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010634 unsigned BaseOp = 0;
10635 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010636 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010637 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010638 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010639 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010640 // A subtract of one will be selected as a INC. Note that INC doesn't
10641 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010642 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10643 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010644 BaseOp = X86ISD::INC;
10645 Cond = X86::COND_O;
10646 break;
10647 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010648 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010649 Cond = X86::COND_O;
10650 break;
10651 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010652 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010653 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010654 break;
10655 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010656 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10657 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010658 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10659 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010660 BaseOp = X86ISD::DEC;
10661 Cond = X86::COND_O;
10662 break;
10663 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010664 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010665 Cond = X86::COND_O;
10666 break;
10667 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010668 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010669 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010670 break;
10671 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010672 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010673 Cond = X86::COND_O;
10674 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010675 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10676 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10677 MVT::i32);
10678 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010679
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010680 SDValue SetCC =
10681 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10682 DAG.getConstant(X86::COND_O, MVT::i32),
10683 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010684
Dan Gohman6e5fda22011-07-22 18:45:15 +000010685 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010686 }
Bill Wendling74c37652008-12-09 22:08:41 +000010687 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010688
Bill Wendling61edeb52008-12-02 01:06:39 +000010689 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010690 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010691 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010692
Bill Wendling61edeb52008-12-02 01:06:39 +000010693 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010694 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10695 DAG.getConstant(Cond, MVT::i32),
10696 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010697
Dan Gohman6e5fda22011-07-22 18:45:15 +000010698 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010699}
10700
Chad Rosier30450e82011-12-22 22:35:21 +000010701SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10702 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010703 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010704 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10705 EVT VT = Op.getValueType();
10706
Craig Toppered2e13d2012-01-22 19:15:14 +000010707 if (!Subtarget->hasSSE2() || !VT.isVector())
10708 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010709
Craig Toppered2e13d2012-01-22 19:15:14 +000010710 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10711 ExtraVT.getScalarType().getSizeInBits();
10712 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10713
10714 switch (VT.getSimpleVT().SimpleTy) {
10715 default: return SDValue();
10716 case MVT::v8i32:
10717 case MVT::v16i16:
10718 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010719 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010720 if (!Subtarget->hasAVX2()) {
10721 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000010722 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000010723
Craig Toppered2e13d2012-01-22 19:15:14 +000010724 // Extract the LHS vectors
10725 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000010726 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
10727 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010728
Craig Toppered2e13d2012-01-22 19:15:14 +000010729 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10730 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010731
Craig Toppered2e13d2012-01-22 19:15:14 +000010732 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000010733 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000010734 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10735 ExtraNumElems/2);
10736 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010737
Craig Toppered2e13d2012-01-22 19:15:14 +000010738 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10739 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010740
Craig Toppered2e13d2012-01-22 19:15:14 +000010741 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10742 }
10743 // fall through
10744 case MVT::v4i32:
10745 case MVT::v8i16: {
10746 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10747 Op.getOperand(0), ShAmt, DAG);
10748 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010749 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010750 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010751}
10752
10753
Eric Christopher9a9d2752010-07-22 02:48:34 +000010754SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10755 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010756
Eric Christopher77ed1352011-07-08 00:04:56 +000010757 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10758 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010759 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010760 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010761 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010762 SDValue Ops[] = {
10763 DAG.getRegister(X86::ESP, MVT::i32), // Base
10764 DAG.getTargetConstant(1, MVT::i8), // Scale
10765 DAG.getRegister(0, MVT::i32), // Index
10766 DAG.getTargetConstant(0, MVT::i32), // Disp
10767 DAG.getRegister(0, MVT::i32), // Segment.
10768 Zero,
10769 Chain
10770 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010771 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010772 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10773 array_lengthof(Ops));
10774 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010775 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010776
Eric Christopher9a9d2752010-07-22 02:48:34 +000010777 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010778 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010779 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010780
Chris Lattner132929a2010-08-14 17:26:09 +000010781 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10782 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10783 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10784 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010785
Chris Lattner132929a2010-08-14 17:26:09 +000010786 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10787 if (!Op1 && !Op2 && !Op3 && Op4)
10788 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010789
Chris Lattner132929a2010-08-14 17:26:09 +000010790 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10791 if (Op1 && !Op2 && !Op3 && !Op4)
10792 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010793
10794 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010795 // (MFENCE)>;
10796 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010797}
10798
Eli Friedman14648462011-07-27 22:21:52 +000010799SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10800 SelectionDAG &DAG) const {
10801 DebugLoc dl = Op.getDebugLoc();
10802 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10803 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10804 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10805 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10806
10807 // The only fence that needs an instruction is a sequentially-consistent
10808 // cross-thread fence.
10809 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10810 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10811 // no-sse2). There isn't any reason to disable it if the target processor
10812 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010813 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010814 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10815
10816 SDValue Chain = Op.getOperand(0);
10817 SDValue Zero = DAG.getConstant(0, MVT::i32);
10818 SDValue Ops[] = {
10819 DAG.getRegister(X86::ESP, MVT::i32), // Base
10820 DAG.getTargetConstant(1, MVT::i8), // Scale
10821 DAG.getRegister(0, MVT::i32), // Index
10822 DAG.getTargetConstant(0, MVT::i32), // Disp
10823 DAG.getRegister(0, MVT::i32), // Segment.
10824 Zero,
10825 Chain
10826 };
10827 SDNode *Res =
10828 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10829 array_lengthof(Ops));
10830 return SDValue(Res, 0);
10831 }
10832
10833 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10834 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10835}
10836
10837
Dan Gohmand858e902010-04-17 15:26:15 +000010838SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010839 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010840 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010841 unsigned Reg = 0;
10842 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010843 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010844 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010845 case MVT::i8: Reg = X86::AL; size = 1; break;
10846 case MVT::i16: Reg = X86::AX; size = 2; break;
10847 case MVT::i32: Reg = X86::EAX; size = 4; break;
10848 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010849 assert(Subtarget->is64Bit() && "Node not type legal!");
10850 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010851 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010852 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010853 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010854 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010855 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010856 Op.getOperand(1),
10857 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010858 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010859 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010860 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010861 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10862 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10863 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010864 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010865 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010866 return cpOut;
10867}
10868
Duncan Sands1607f052008-12-01 11:39:25 +000010869SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010870 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010871 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010872 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010873 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010874 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010875 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010876 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10877 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010878 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010879 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10880 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010881 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010882 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010883 rdx.getValue(1)
10884 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010885 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010886}
10887
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010888SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010889 SelectionDAG &DAG) const {
10890 EVT SrcVT = Op.getOperand(0).getValueType();
10891 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010892 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010893 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010894 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010895 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010896 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010897 // i64 <=> MMX conversions are Legal.
10898 if (SrcVT==MVT::i64 && DstVT.isVector())
10899 return Op;
10900 if (DstVT==MVT::i64 && SrcVT.isVector())
10901 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010902 // MMX <=> MMX conversions are Legal.
10903 if (SrcVT.isVector() && DstVT.isVector())
10904 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010905 // All other conversions need to be expanded.
10906 return SDValue();
10907}
Chris Lattner5b856542010-12-20 00:59:46 +000010908
Dan Gohmand858e902010-04-17 15:26:15 +000010909SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010910 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010911 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010912 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010913 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010914 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010915 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010916 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010917 Node->getOperand(0),
10918 Node->getOperand(1), negOp,
10919 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010920 cast<AtomicSDNode>(Node)->getAlignment(),
10921 cast<AtomicSDNode>(Node)->getOrdering(),
10922 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010923}
10924
Eli Friedman327236c2011-08-24 20:50:09 +000010925static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10926 SDNode *Node = Op.getNode();
10927 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010928 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010929
10930 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010931 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10932 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10933 // (The only way to get a 16-byte store is cmpxchg16b)
10934 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10935 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10936 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010937 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10938 cast<AtomicSDNode>(Node)->getMemoryVT(),
10939 Node->getOperand(0),
10940 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010941 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010942 cast<AtomicSDNode>(Node)->getOrdering(),
10943 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010944 return Swap.getValue(1);
10945 }
10946 // Other atomic stores have a simple pattern.
10947 return Op;
10948}
10949
Chris Lattner5b856542010-12-20 00:59:46 +000010950static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10951 EVT VT = Op.getNode()->getValueType(0);
10952
10953 // Let legalize expand this if it isn't a legal type yet.
10954 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10955 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010956
Chris Lattner5b856542010-12-20 00:59:46 +000010957 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010958
Chris Lattner5b856542010-12-20 00:59:46 +000010959 unsigned Opc;
10960 bool ExtraOp = false;
10961 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010962 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010963 case ISD::ADDC: Opc = X86ISD::ADD; break;
10964 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10965 case ISD::SUBC: Opc = X86ISD::SUB; break;
10966 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10967 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010968
Chris Lattner5b856542010-12-20 00:59:46 +000010969 if (!ExtraOp)
10970 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10971 Op.getOperand(1));
10972 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10973 Op.getOperand(1), Op.getOperand(2));
10974}
10975
Evan Cheng0db9fe62006-04-25 20:13:52 +000010976/// LowerOperation - Provide custom lowering hooks for some operations.
10977///
Dan Gohmand858e902010-04-17 15:26:15 +000010978SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010979 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010980 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010981 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010982 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010983 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010984 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10985 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010986 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010987 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010988 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010989 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10990 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10991 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010992 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010993 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010994 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10995 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10996 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010997 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010998 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010999 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011000 case ISD::SHL_PARTS:
11001 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000011002 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011003 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000011004 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011005 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000011006 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011007 case ISD::FABS: return LowerFABS(Op, DAG);
11008 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000011009 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000011010 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000011011 case ISD::SETCC: return LowerSETCC(Op, DAG);
11012 case ISD::SELECT: return LowerSELECT(Op, DAG);
11013 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011014 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011015 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000011016 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000011017 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011018 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011019 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011020 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
11021 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011022 case ISD::FRAME_TO_ARGS_OFFSET:
11023 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000011024 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011025 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000011026 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
11027 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000011028 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011029 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000011030 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000011031 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011032 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000011033 case ISD::SRA:
11034 case ISD::SRL:
11035 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000011036 case ISD::SADDO:
11037 case ISD::UADDO:
11038 case ISD::SSUBO:
11039 case ISD::USUBO:
11040 case ISD::SMULO:
11041 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000011042 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000011043 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000011044 case ISD::ADDC:
11045 case ISD::ADDE:
11046 case ISD::SUBC:
11047 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000011048 case ISD::ADD: return LowerADD(Op, DAG);
11049 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000011050 }
Chris Lattner27a6c732007-11-24 07:07:01 +000011051}
11052
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011053static void ReplaceATOMIC_LOAD(SDNode *Node,
11054 SmallVectorImpl<SDValue> &Results,
11055 SelectionDAG &DAG) {
11056 DebugLoc dl = Node->getDebugLoc();
11057 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
11058
11059 // Convert wide load -> cmpxchg8b/cmpxchg16b
11060 // FIXME: On 32-bit, load -> fild or movq would be more efficient
11061 // (The only way to get a 16-byte load is cmpxchg16b)
11062 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011063 SDValue Zero = DAG.getConstant(0, VT);
11064 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011065 Node->getOperand(0),
11066 Node->getOperand(1), Zero, Zero,
11067 cast<AtomicSDNode>(Node)->getMemOperand(),
11068 cast<AtomicSDNode>(Node)->getOrdering(),
11069 cast<AtomicSDNode>(Node)->getSynchScope());
11070 Results.push_back(Swap.getValue(0));
11071 Results.push_back(Swap.getValue(1));
11072}
11073
Duncan Sands1607f052008-12-01 11:39:25 +000011074void X86TargetLowering::
11075ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011076 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011077 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000011078 assert (Node->getValueType(0) == MVT::i64 &&
11079 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000011080
11081 SDValue Chain = Node->getOperand(0);
11082 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011083 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011084 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000011085 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011086 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000011087 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000011088 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000011089 SDValue Result =
11090 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
11091 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000011092 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000011093 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011094 Results.push_back(Result.getValue(2));
11095}
11096
Duncan Sands126d9072008-07-04 11:47:58 +000011097/// ReplaceNodeResults - Replace a node with an illegal result type
11098/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000011099void X86TargetLowering::ReplaceNodeResults(SDNode *N,
11100 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000011101 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000011102 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000011103 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000011104 default:
Craig Topperabb94d02012-02-05 03:43:23 +000011105 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000011106 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000011107 case ISD::ADDC:
11108 case ISD::ADDE:
11109 case ISD::SUBC:
11110 case ISD::SUBE:
11111 // We don't want to expand or promote these.
11112 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011113 case ISD::FP_TO_SINT:
11114 case ISD::FP_TO_UINT: {
11115 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
11116
11117 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
11118 return;
11119
Eli Friedman948e95a2009-05-23 09:59:16 +000011120 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000011121 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000011122 SDValue FIST = Vals.first, StackSlot = Vals.second;
11123 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000011124 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000011125 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011126 if (StackSlot.getNode() != 0)
11127 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
11128 MachinePointerInfo(),
11129 false, false, false, 0));
11130 else
11131 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000011132 }
11133 return;
11134 }
11135 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011136 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000011137 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011138 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000011139 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000011140 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000011141 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000011142 eax.getValue(2));
11143 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
11144 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000011145 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011146 Results.push_back(edx.getValue(1));
11147 return;
11148 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011149 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000011150 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000011151 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000011152 bool Regs64bit = T == MVT::i128;
11153 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011154 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011155 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11156 DAG.getConstant(0, HalfT));
11157 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11158 DAG.getConstant(1, HalfT));
11159 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11160 Regs64bit ? X86::RAX : X86::EAX,
11161 cpInL, SDValue());
11162 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11163 Regs64bit ? X86::RDX : X86::EDX,
11164 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011165 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011166 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11167 DAG.getConstant(0, HalfT));
11168 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11169 DAG.getConstant(1, HalfT));
11170 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11171 Regs64bit ? X86::RBX : X86::EBX,
11172 swapInL, cpInH.getValue(1));
11173 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000011174 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000011175 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011176 SDValue Ops[] = { swapInH.getValue(0),
11177 N->getOperand(1),
11178 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011179 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011180 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011181 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11182 X86ISD::LCMPXCHG8_DAG;
11183 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011184 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011185 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11186 Regs64bit ? X86::RAX : X86::EAX,
11187 HalfT, Result.getValue(1));
11188 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11189 Regs64bit ? X86::RDX : X86::EDX,
11190 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011191 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011192 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011193 Results.push_back(cpOutH.getValue(1));
11194 return;
11195 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011196 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011197 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11198 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011199 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011200 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11201 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011202 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011203 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11204 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011205 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011206 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11207 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011208 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011209 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11210 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011211 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011212 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11213 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011214 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011215 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11216 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011217 case ISD::ATOMIC_LOAD:
11218 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011219 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011220}
11221
Evan Cheng72261582005-12-20 06:22:03 +000011222const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11223 switch (Opcode) {
11224 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011225 case X86ISD::BSF: return "X86ISD::BSF";
11226 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011227 case X86ISD::SHLD: return "X86ISD::SHLD";
11228 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011229 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011230 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011231 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011232 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011233 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011234 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011235 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11236 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11237 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011238 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011239 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011240 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011241 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011242 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011243 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011244 case X86ISD::COMI: return "X86ISD::COMI";
11245 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011246 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011247 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011248 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11249 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011250 case X86ISD::CMOV: return "X86ISD::CMOV";
11251 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011252 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011253 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11254 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011255 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011256 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011257 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011258 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011259 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011260 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11261 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011262 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011263 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011264 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011265 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011266 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011267 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11268 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11269 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011270 case X86ISD::HADD: return "X86ISD::HADD";
11271 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011272 case X86ISD::FHADD: return "X86ISD::FHADD";
11273 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011274 case X86ISD::FMAX: return "X86ISD::FMAX";
11275 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011276 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11277 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011278 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000011279 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011280 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011281 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011282 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011283 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011284 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011285 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11286 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011287 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11288 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11289 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11290 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11291 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11292 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011293 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11294 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011295 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11296 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011297 case X86ISD::VSHL: return "X86ISD::VSHL";
11298 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011299 case X86ISD::VSRA: return "X86ISD::VSRA";
11300 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11301 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11302 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011303 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011304 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11305 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011306 case X86ISD::ADD: return "X86ISD::ADD";
11307 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011308 case X86ISD::ADC: return "X86ISD::ADC";
11309 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011310 case X86ISD::SMUL: return "X86ISD::SMUL";
11311 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011312 case X86ISD::INC: return "X86ISD::INC";
11313 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011314 case X86ISD::OR: return "X86ISD::OR";
11315 case X86ISD::XOR: return "X86ISD::XOR";
11316 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011317 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011318 case X86ISD::BLSI: return "X86ISD::BLSI";
11319 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11320 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011321 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011322 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011323 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011324 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11325 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11326 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011327 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011328 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011329 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011330 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011331 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011332 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11333 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011334 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11335 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11336 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011337 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11338 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011339 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11340 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011341 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011342 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011343 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011344 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11345 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011346 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011347 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011348 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011349 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011350 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011351 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011352 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000011353 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011354 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000011355 case X86ISD::FMADD: return "X86ISD::FMADD";
11356 case X86ISD::FMSUB: return "X86ISD::FMSUB";
11357 case X86ISD::FNMADD: return "X86ISD::FNMADD";
11358 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
11359 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
11360 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Evan Cheng72261582005-12-20 06:22:03 +000011361 }
11362}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011363
Chris Lattnerc9addb72007-03-30 23:15:24 +000011364// isLegalAddressingMode - Return true if the addressing mode represented
11365// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011366bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011367 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011368 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011369 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011370 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011371
Chris Lattnerc9addb72007-03-30 23:15:24 +000011372 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011373 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011374 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011375
Chris Lattnerc9addb72007-03-30 23:15:24 +000011376 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011377 unsigned GVFlags =
11378 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011379
Chris Lattnerdfed4132009-07-10 07:38:24 +000011380 // If a reference to this global requires an extra load, we can't fold it.
11381 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011382 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011383
Chris Lattnerdfed4132009-07-10 07:38:24 +000011384 // If BaseGV requires a register for the PIC base, we cannot also have a
11385 // BaseReg specified.
11386 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011387 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011388
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011389 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011390 if ((M != CodeModel::Small || R != Reloc::Static) &&
11391 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011392 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011393 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011394
Chris Lattnerc9addb72007-03-30 23:15:24 +000011395 switch (AM.Scale) {
11396 case 0:
11397 case 1:
11398 case 2:
11399 case 4:
11400 case 8:
11401 // These scales always work.
11402 break;
11403 case 3:
11404 case 5:
11405 case 9:
11406 // These scales are formed with basereg+scalereg. Only accept if there is
11407 // no basereg yet.
11408 if (AM.HasBaseReg)
11409 return false;
11410 break;
11411 default: // Other stuff never works.
11412 return false;
11413 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011414
Chris Lattnerc9addb72007-03-30 23:15:24 +000011415 return true;
11416}
11417
11418
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011419bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011420 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011421 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011422 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11423 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011424 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011425 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011426 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011427}
11428
Evan Cheng70e10d32012-07-17 06:53:39 +000011429bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
11430 return Imm == (int32_t)Imm;
11431}
11432
11433bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000011434 // Can also use sub to handle negated immediates.
Evan Cheng70e10d32012-07-17 06:53:39 +000011435 return Imm == (int32_t)Imm;
11436}
11437
Owen Andersone50ed302009-08-10 22:56:29 +000011438bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011439 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011440 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011441 unsigned NumBits1 = VT1.getSizeInBits();
11442 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011443 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011444 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011445 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011446}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011447
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011448bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011449 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011450 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011451}
11452
Owen Andersone50ed302009-08-10 22:56:29 +000011453bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011454 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011455 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011456}
11457
Owen Andersone50ed302009-08-10 22:56:29 +000011458bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011459 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011460 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011461}
11462
Evan Cheng60c07e12006-07-05 22:17:51 +000011463/// isShuffleMaskLegal - Targets can use this to indicate that they only
11464/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11465/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11466/// are assumed to be legal.
11467bool
Eric Christopherfd179292009-08-27 18:07:15 +000011468X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011469 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011470 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011471 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011472 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011473
Nate Begemana09008b2009-10-19 02:17:23 +000011474 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011475 return (VT.getVectorNumElements() == 2 ||
11476 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11477 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011478 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011479 isPSHUFDMask(M, VT) ||
Craig Toppera9a568a2012-05-02 08:03:44 +000011480 isPSHUFHWMask(M, VT, Subtarget->hasAVX2()) ||
11481 isPSHUFLWMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011482 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011483 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11484 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011485 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11486 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011487}
11488
Dan Gohman7d8143f2008-04-09 20:09:42 +000011489bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011490X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011491 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011492 unsigned NumElts = VT.getVectorNumElements();
11493 // FIXME: This collection of masks seems suspect.
11494 if (NumElts == 2)
11495 return true;
11496 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11497 return (isMOVLMask(Mask, VT) ||
11498 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011499 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11500 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011501 }
11502 return false;
11503}
11504
11505//===----------------------------------------------------------------------===//
11506// X86 Scheduler Hooks
11507//===----------------------------------------------------------------------===//
11508
Mon P Wang63307c32008-05-05 19:05:59 +000011509// private utility function
11510MachineBasicBlock *
11511X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11512 MachineBasicBlock *MBB,
11513 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011514 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011515 unsigned LoadOpc,
11516 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011517 unsigned notOpc,
11518 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011519 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011520 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011521 // For the atomic bitwise operator, we generate
11522 // thisMBB:
11523 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011524 // ld t1 = [bitinstr.addr]
11525 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011526 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011527 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011528 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011529 // bz newMBB
11530 // fallthrough -->nextMBB
11531 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11532 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011533 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011534 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011535
Mon P Wang63307c32008-05-05 19:05:59 +000011536 /// First build the CFG
11537 MachineFunction *F = MBB->getParent();
11538 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011539 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11540 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11541 F->insert(MBBIter, newMBB);
11542 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011543
Dan Gohman14152b42010-07-06 20:24:04 +000011544 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11545 nextMBB->splice(nextMBB->begin(), thisMBB,
11546 llvm::next(MachineBasicBlock::iterator(bInstr)),
11547 thisMBB->end());
11548 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011549
Mon P Wang63307c32008-05-05 19:05:59 +000011550 // Update thisMBB to fall through to newMBB
11551 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011552
Mon P Wang63307c32008-05-05 19:05:59 +000011553 // newMBB jumps to itself and fall through to nextMBB
11554 newMBB->addSuccessor(nextMBB);
11555 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011556
Mon P Wang63307c32008-05-05 19:05:59 +000011557 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011558 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011559 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011560 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011561 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011562 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011563 int numArgs = bInstr->getNumOperands() - 1;
11564 for (int i=0; i < numArgs; ++i)
11565 argOpers[i] = &bInstr->getOperand(i+1);
11566
11567 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011568 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011569 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011570
Dale Johannesen140be2d2008-08-19 18:47:28 +000011571 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011572 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011573 for (int i=0; i <= lastAddrIndx; ++i)
11574 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011575
Dale Johannesen140be2d2008-08-19 18:47:28 +000011576 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011577 assert((argOpers[valArgIndx]->isReg() ||
11578 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011579 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011580 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011581 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011582 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011583 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011584 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011585 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011586
Richard Smith42fc29e2012-04-13 22:47:00 +000011587 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11588 if (Invert) {
11589 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11590 }
11591 else
11592 t3 = t2;
11593
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011594 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011595 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011596
Dale Johannesene4d209d2009-02-03 20:21:25 +000011597 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011598 for (int i=0; i <= lastAddrIndx; ++i)
11599 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011600 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011601 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011602 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11603 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011604
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011605 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011606 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011607
Mon P Wang63307c32008-05-05 19:05:59 +000011608 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011609 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011610
Dan Gohman14152b42010-07-06 20:24:04 +000011611 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011612 return nextMBB;
11613}
11614
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011615// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011616MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011617X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11618 MachineBasicBlock *MBB,
11619 unsigned regOpcL,
11620 unsigned regOpcH,
11621 unsigned immOpcL,
11622 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011623 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011624 // For the atomic bitwise operator, we generate
11625 // thisMBB (instructions are in pairs, except cmpxchg8b)
11626 // ld t1,t2 = [bitinstr.addr]
11627 // newMBB:
11628 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11629 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011630 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011631 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011632 // mov ECX, EBX <- t5, t6
11633 // mov EAX, EDX <- t1, t2
11634 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11635 // mov t3, t4 <- EAX, EDX
11636 // bz newMBB
11637 // result in out1, out2
11638 // fallthrough -->nextMBB
11639
Craig Topperc9099502012-04-20 06:31:50 +000011640 const TargetRegisterClass *RC = &X86::GR32RegClass;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011641 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011642 const unsigned NotOpc = X86::NOT32r;
11643 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11644 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11645 MachineFunction::iterator MBBIter = MBB;
11646 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011647
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011648 /// First build the CFG
11649 MachineFunction *F = MBB->getParent();
11650 MachineBasicBlock *thisMBB = MBB;
11651 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11652 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11653 F->insert(MBBIter, newMBB);
11654 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Dan Gohman14152b42010-07-06 20:24:04 +000011656 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11657 nextMBB->splice(nextMBB->begin(), thisMBB,
11658 llvm::next(MachineBasicBlock::iterator(bInstr)),
11659 thisMBB->end());
11660 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011661
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011662 // Update thisMBB to fall through to newMBB
11663 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011664
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011665 // newMBB jumps to itself and fall through to nextMBB
11666 newMBB->addSuccessor(nextMBB);
11667 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011668
Dale Johannesene4d209d2009-02-03 20:21:25 +000011669 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011670 // Insert instructions into newMBB based on incoming instruction
11671 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011672 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011673 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011674 MachineOperand& dest1Oper = bInstr->getOperand(0);
11675 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011676 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11677 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011678 argOpers[i] = &bInstr->getOperand(i+2);
11679
Dan Gohman71ea4e52010-05-14 21:01:44 +000011680 // We use some of the operands multiple times, so conservatively just
11681 // clear any kill flags that might be present.
11682 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11683 argOpers[i]->setIsKill(false);
11684 }
11685
Evan Chengad5b52f2010-01-08 19:14:57 +000011686 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011687 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011688
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011689 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011690 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011691 for (int i=0; i <= lastAddrIndx; ++i)
11692 (*MIB).addOperand(*argOpers[i]);
11693 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011694 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011695 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011696 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011697 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011698 MachineOperand newOp3 = *(argOpers[3]);
11699 if (newOp3.isImm())
11700 newOp3.setImm(newOp3.getImm()+4);
11701 else
11702 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011703 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011704 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011705
11706 // t3/4 are defined later, at the bottom of the loop
11707 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11708 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011709 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011710 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011711 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011712 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11713
Evan Cheng306b4ca2010-01-08 23:41:50 +000011714 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011715 // the PHI instructions.
11716 t1 = dest1Oper.getReg();
11717 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011718
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011719 int valArgIndx = lastAddrIndx + 1;
11720 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011721 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011722 "invalid operand");
11723 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11724 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011725 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011726 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011727 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011728 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011729 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011730 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011731 (*MIB).addOperand(*argOpers[valArgIndx]);
11732 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011733 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011734 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011735 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011736 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011737 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011738 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011739 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011740 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011741 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011742 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011743
Richard Smith42fc29e2012-04-13 22:47:00 +000011744 unsigned t7, t8;
11745 if (Invert) {
11746 t7 = F->getRegInfo().createVirtualRegister(RC);
11747 t8 = F->getRegInfo().createVirtualRegister(RC);
11748 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11749 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11750 } else {
11751 t7 = t5;
11752 t8 = t6;
11753 }
11754
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011755 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011756 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011757 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011758 MIB.addReg(t2);
11759
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011760 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011761 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011762 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011763 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011764
Dale Johannesene4d209d2009-02-03 20:21:25 +000011765 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011766 for (int i=0; i <= lastAddrIndx; ++i)
11767 (*MIB).addOperand(*argOpers[i]);
11768
11769 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011770 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11771 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011772
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011773 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011774 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011775 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011776 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011777
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011778 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011779 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011780
Dan Gohman14152b42010-07-06 20:24:04 +000011781 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011782 return nextMBB;
11783}
11784
11785// private utility function
11786MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011787X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11788 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011789 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011790 // For the atomic min/max operator, we generate
11791 // thisMBB:
11792 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011793 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011794 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011795 // cmp t1, t2
11796 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011797 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011798 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11799 // bz newMBB
11800 // fallthrough -->nextMBB
11801 //
11802 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11803 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011804 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011805 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011806
Mon P Wang63307c32008-05-05 19:05:59 +000011807 /// First build the CFG
11808 MachineFunction *F = MBB->getParent();
11809 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011810 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11811 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11812 F->insert(MBBIter, newMBB);
11813 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011814
Dan Gohman14152b42010-07-06 20:24:04 +000011815 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11816 nextMBB->splice(nextMBB->begin(), thisMBB,
11817 llvm::next(MachineBasicBlock::iterator(mInstr)),
11818 thisMBB->end());
11819 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011820
Mon P Wang63307c32008-05-05 19:05:59 +000011821 // Update thisMBB to fall through to newMBB
11822 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011823
Mon P Wang63307c32008-05-05 19:05:59 +000011824 // newMBB jumps to newMBB and fall through to nextMBB
11825 newMBB->addSuccessor(nextMBB);
11826 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011827
Dale Johannesene4d209d2009-02-03 20:21:25 +000011828 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011829 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011830 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011831 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011832 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011833 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011834 int numArgs = mInstr->getNumOperands() - 1;
11835 for (int i=0; i < numArgs; ++i)
11836 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011837
Mon P Wang63307c32008-05-05 19:05:59 +000011838 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011839 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011840 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011841
Craig Topperc9099502012-04-20 06:31:50 +000011842 unsigned t1 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011843 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011844 for (int i=0; i <= lastAddrIndx; ++i)
11845 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011846
Mon P Wang63307c32008-05-05 19:05:59 +000011847 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011848 assert((argOpers[valArgIndx]->isReg() ||
11849 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011850 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011851
Craig Topperc9099502012-04-20 06:31:50 +000011852 unsigned t2 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011853 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011854 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011855 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011856 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011857 (*MIB).addOperand(*argOpers[valArgIndx]);
11858
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011859 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011860 MIB.addReg(t1);
11861
Dale Johannesene4d209d2009-02-03 20:21:25 +000011862 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011863 MIB.addReg(t1);
11864 MIB.addReg(t2);
11865
11866 // Generate movc
Craig Topperc9099502012-04-20 06:31:50 +000011867 unsigned t3 = F->getRegInfo().createVirtualRegister(&X86::GR32RegClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011868 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011869 MIB.addReg(t2);
11870 MIB.addReg(t1);
11871
11872 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011873 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011874 for (int i=0; i <= lastAddrIndx; ++i)
11875 (*MIB).addOperand(*argOpers[i]);
11876 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011877 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011878 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11879 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011880
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011881 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011882 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011883
Mon P Wang63307c32008-05-05 19:05:59 +000011884 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011885 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011886
Dan Gohman14152b42010-07-06 20:24:04 +000011887 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011888 return nextMBB;
11889}
11890
Eric Christopherf83a5de2009-08-27 18:08:16 +000011891// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011892// or XMM0_V32I8 in AVX all of this code can be replaced with that
11893// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011894MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011895X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011896 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011897 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011898 "Target must have SSE4.2 or AVX features enabled");
11899
Eric Christopherb120ab42009-08-18 22:50:32 +000011900 DebugLoc dl = MI->getDebugLoc();
11901 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011902 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011903 if (!Subtarget->hasAVX()) {
11904 if (memArg)
11905 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11906 else
11907 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11908 } else {
11909 if (memArg)
11910 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11911 else
11912 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11913 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011914
Eric Christopher41c902f2010-11-30 08:20:21 +000011915 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011916 for (unsigned i = 0; i < numArgs; ++i) {
11917 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011918 if (!(Op.isReg() && Op.isImplicit()))
11919 MIB.addOperand(Op);
11920 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011921 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000011922 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011923 .addReg(X86::XMM0);
11924
Dan Gohman14152b42010-07-06 20:24:04 +000011925 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011926 return BB;
11927}
11928
11929MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011930X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011931 DebugLoc dl = MI->getDebugLoc();
11932 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011933
Eric Christopher228232b2010-11-30 07:20:12 +000011934 // Address into RAX/EAX, other two args into ECX, EDX.
11935 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11936 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11937 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11938 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011939 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011940
Eric Christopher228232b2010-11-30 07:20:12 +000011941 unsigned ValOps = X86::AddrNumOperands;
11942 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11943 .addReg(MI->getOperand(ValOps).getReg());
11944 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11945 .addReg(MI->getOperand(ValOps+1).getReg());
11946
11947 // The instruction doesn't actually take any operands though.
11948 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011949
Eric Christopher228232b2010-11-30 07:20:12 +000011950 MI->eraseFromParent(); // The pseudo is gone now.
11951 return BB;
11952}
11953
11954MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011955X86TargetLowering::EmitVAARG64WithCustomInserter(
11956 MachineInstr *MI,
11957 MachineBasicBlock *MBB) const {
11958 // Emit va_arg instruction on X86-64.
11959
11960 // Operands to this pseudo-instruction:
11961 // 0 ) Output : destination address (reg)
11962 // 1-5) Input : va_list address (addr, i64mem)
11963 // 6 ) ArgSize : Size (in bytes) of vararg type
11964 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11965 // 8 ) Align : Alignment of type
11966 // 9 ) EFLAGS (implicit-def)
11967
11968 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11969 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11970
11971 unsigned DestReg = MI->getOperand(0).getReg();
11972 MachineOperand &Base = MI->getOperand(1);
11973 MachineOperand &Scale = MI->getOperand(2);
11974 MachineOperand &Index = MI->getOperand(3);
11975 MachineOperand &Disp = MI->getOperand(4);
11976 MachineOperand &Segment = MI->getOperand(5);
11977 unsigned ArgSize = MI->getOperand(6).getImm();
11978 unsigned ArgMode = MI->getOperand(7).getImm();
11979 unsigned Align = MI->getOperand(8).getImm();
11980
11981 // Memory Reference
11982 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11983 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11984 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11985
11986 // Machine Information
11987 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11988 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11989 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11990 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11991 DebugLoc DL = MI->getDebugLoc();
11992
11993 // struct va_list {
11994 // i32 gp_offset
11995 // i32 fp_offset
11996 // i64 overflow_area (address)
11997 // i64 reg_save_area (address)
11998 // }
11999 // sizeof(va_list) = 24
12000 // alignment(va_list) = 8
12001
12002 unsigned TotalNumIntRegs = 6;
12003 unsigned TotalNumXMMRegs = 8;
12004 bool UseGPOffset = (ArgMode == 1);
12005 bool UseFPOffset = (ArgMode == 2);
12006 unsigned MaxOffset = TotalNumIntRegs * 8 +
12007 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
12008
12009 /* Align ArgSize to a multiple of 8 */
12010 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
12011 bool NeedsAlign = (Align > 8);
12012
12013 MachineBasicBlock *thisMBB = MBB;
12014 MachineBasicBlock *overflowMBB;
12015 MachineBasicBlock *offsetMBB;
12016 MachineBasicBlock *endMBB;
12017
12018 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
12019 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
12020 unsigned OffsetReg = 0;
12021
12022 if (!UseGPOffset && !UseFPOffset) {
12023 // If we only pull from the overflow region, we don't create a branch.
12024 // We don't need to alter control flow.
12025 OffsetDestReg = 0; // unused
12026 OverflowDestReg = DestReg;
12027
12028 offsetMBB = NULL;
12029 overflowMBB = thisMBB;
12030 endMBB = thisMBB;
12031 } else {
12032 // First emit code to check if gp_offset (or fp_offset) is below the bound.
12033 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
12034 // If not, pull from overflow_area. (branch to overflowMBB)
12035 //
12036 // thisMBB
12037 // | .
12038 // | .
12039 // offsetMBB overflowMBB
12040 // | .
12041 // | .
12042 // endMBB
12043
12044 // Registers for the PHI in endMBB
12045 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
12046 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
12047
12048 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12049 MachineFunction *MF = MBB->getParent();
12050 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12051 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12052 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12053
12054 MachineFunction::iterator MBBIter = MBB;
12055 ++MBBIter;
12056
12057 // Insert the new basic blocks
12058 MF->insert(MBBIter, offsetMBB);
12059 MF->insert(MBBIter, overflowMBB);
12060 MF->insert(MBBIter, endMBB);
12061
12062 // Transfer the remainder of MBB and its successor edges to endMBB.
12063 endMBB->splice(endMBB->begin(), thisMBB,
12064 llvm::next(MachineBasicBlock::iterator(MI)),
12065 thisMBB->end());
12066 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
12067
12068 // Make offsetMBB and overflowMBB successors of thisMBB
12069 thisMBB->addSuccessor(offsetMBB);
12070 thisMBB->addSuccessor(overflowMBB);
12071
12072 // endMBB is a successor of both offsetMBB and overflowMBB
12073 offsetMBB->addSuccessor(endMBB);
12074 overflowMBB->addSuccessor(endMBB);
12075
12076 // Load the offset value into a register
12077 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12078 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
12079 .addOperand(Base)
12080 .addOperand(Scale)
12081 .addOperand(Index)
12082 .addDisp(Disp, UseFPOffset ? 4 : 0)
12083 .addOperand(Segment)
12084 .setMemRefs(MMOBegin, MMOEnd);
12085
12086 // Check if there is enough room left to pull this argument.
12087 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
12088 .addReg(OffsetReg)
12089 .addImm(MaxOffset + 8 - ArgSizeA8);
12090
12091 // Branch to "overflowMBB" if offset >= max
12092 // Fall through to "offsetMBB" otherwise
12093 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
12094 .addMBB(overflowMBB);
12095 }
12096
12097 // In offsetMBB, emit code to use the reg_save_area.
12098 if (offsetMBB) {
12099 assert(OffsetReg != 0);
12100
12101 // Read the reg_save_area address.
12102 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
12103 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
12104 .addOperand(Base)
12105 .addOperand(Scale)
12106 .addOperand(Index)
12107 .addDisp(Disp, 16)
12108 .addOperand(Segment)
12109 .setMemRefs(MMOBegin, MMOEnd);
12110
12111 // Zero-extend the offset
12112 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
12113 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
12114 .addImm(0)
12115 .addReg(OffsetReg)
12116 .addImm(X86::sub_32bit);
12117
12118 // Add the offset to the reg_save_area to get the final address.
12119 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
12120 .addReg(OffsetReg64)
12121 .addReg(RegSaveReg);
12122
12123 // Compute the offset for the next argument
12124 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
12125 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
12126 .addReg(OffsetReg)
12127 .addImm(UseFPOffset ? 16 : 8);
12128
12129 // Store it back into the va_list.
12130 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
12131 .addOperand(Base)
12132 .addOperand(Scale)
12133 .addOperand(Index)
12134 .addDisp(Disp, UseFPOffset ? 4 : 0)
12135 .addOperand(Segment)
12136 .addReg(NextOffsetReg)
12137 .setMemRefs(MMOBegin, MMOEnd);
12138
12139 // Jump to endMBB
12140 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
12141 .addMBB(endMBB);
12142 }
12143
12144 //
12145 // Emit code to use overflow area
12146 //
12147
12148 // Load the overflow_area address into a register.
12149 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
12150 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
12151 .addOperand(Base)
12152 .addOperand(Scale)
12153 .addOperand(Index)
12154 .addDisp(Disp, 8)
12155 .addOperand(Segment)
12156 .setMemRefs(MMOBegin, MMOEnd);
12157
12158 // If we need to align it, do so. Otherwise, just copy the address
12159 // to OverflowDestReg.
12160 if (NeedsAlign) {
12161 // Align the overflow address
12162 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12163 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12164
12165 // aligned_addr = (addr + (align-1)) & ~(align-1)
12166 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12167 .addReg(OverflowAddrReg)
12168 .addImm(Align-1);
12169
12170 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12171 .addReg(TmpReg)
12172 .addImm(~(uint64_t)(Align-1));
12173 } else {
12174 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12175 .addReg(OverflowAddrReg);
12176 }
12177
12178 // Compute the next overflow address after this argument.
12179 // (the overflow address should be kept 8-byte aligned)
12180 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12181 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12182 .addReg(OverflowDestReg)
12183 .addImm(ArgSizeA8);
12184
12185 // Store the new overflow address.
12186 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12187 .addOperand(Base)
12188 .addOperand(Scale)
12189 .addOperand(Index)
12190 .addDisp(Disp, 8)
12191 .addOperand(Segment)
12192 .addReg(NextAddrReg)
12193 .setMemRefs(MMOBegin, MMOEnd);
12194
12195 // If we branched, emit the PHI to the front of endMBB.
12196 if (offsetMBB) {
12197 BuildMI(*endMBB, endMBB->begin(), DL,
12198 TII->get(X86::PHI), DestReg)
12199 .addReg(OffsetDestReg).addMBB(offsetMBB)
12200 .addReg(OverflowDestReg).addMBB(overflowMBB);
12201 }
12202
12203 // Erase the pseudo instruction
12204 MI->eraseFromParent();
12205
12206 return endMBB;
12207}
12208
12209MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012210X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12211 MachineInstr *MI,
12212 MachineBasicBlock *MBB) const {
12213 // Emit code to save XMM registers to the stack. The ABI says that the
12214 // number of registers to save is given in %al, so it's theoretically
12215 // possible to do an indirect jump trick to avoid saving all of them,
12216 // however this code takes a simpler approach and just executes all
12217 // of the stores if %al is non-zero. It's less code, and it's probably
12218 // easier on the hardware branch predictor, and stores aren't all that
12219 // expensive anyway.
12220
12221 // Create the new basic blocks. One block contains all the XMM stores,
12222 // and one block is the final destination regardless of whether any
12223 // stores were performed.
12224 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12225 MachineFunction *F = MBB->getParent();
12226 MachineFunction::iterator MBBIter = MBB;
12227 ++MBBIter;
12228 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12229 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12230 F->insert(MBBIter, XMMSaveMBB);
12231 F->insert(MBBIter, EndMBB);
12232
Dan Gohman14152b42010-07-06 20:24:04 +000012233 // Transfer the remainder of MBB and its successor edges to EndMBB.
12234 EndMBB->splice(EndMBB->begin(), MBB,
12235 llvm::next(MachineBasicBlock::iterator(MI)),
12236 MBB->end());
12237 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12238
Dan Gohmand6708ea2009-08-15 01:38:56 +000012239 // The original block will now fall through to the XMM save block.
12240 MBB->addSuccessor(XMMSaveMBB);
12241 // The XMMSaveMBB will fall through to the end block.
12242 XMMSaveMBB->addSuccessor(EndMBB);
12243
12244 // Now add the instructions.
12245 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12246 DebugLoc DL = MI->getDebugLoc();
12247
12248 unsigned CountReg = MI->getOperand(0).getReg();
12249 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12250 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12251
12252 if (!Subtarget->isTargetWin64()) {
12253 // If %al is 0, branch around the XMM save block.
12254 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012255 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012256 MBB->addSuccessor(EndMBB);
12257 }
12258
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012259 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012260 // In the XMM save block, save all the XMM argument registers.
12261 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12262 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012263 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012264 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012265 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012266 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012267 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012268 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012269 .addFrameIndex(RegSaveFrameIndex)
12270 .addImm(/*Scale=*/1)
12271 .addReg(/*IndexReg=*/0)
12272 .addImm(/*Disp=*/Offset)
12273 .addReg(/*Segment=*/0)
12274 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012275 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012276 }
12277
Dan Gohman14152b42010-07-06 20:24:04 +000012278 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012279
12280 return EndMBB;
12281}
Mon P Wang63307c32008-05-05 19:05:59 +000012282
Lang Hames6e3f7e42012-02-03 01:13:49 +000012283// The EFLAGS operand of SelectItr might be missing a kill marker
12284// because there were multiple uses of EFLAGS, and ISel didn't know
12285// which to mark. Figure out whether SelectItr should have had a
12286// kill marker, and set it if it should. Returns the correct kill
12287// marker value.
12288static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12289 MachineBasicBlock* BB,
12290 const TargetRegisterInfo* TRI) {
12291 // Scan forward through BB for a use/def of EFLAGS.
12292 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12293 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012294 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012295 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012296 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012297 if (mi.definesRegister(X86::EFLAGS))
12298 break; // Should have kill-flag - update below.
12299 }
12300
12301 // If we hit the end of the block, check whether EFLAGS is live into a
12302 // successor.
12303 if (miI == BB->end()) {
12304 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12305 sEnd = BB->succ_end();
12306 sItr != sEnd; ++sItr) {
12307 MachineBasicBlock* succ = *sItr;
12308 if (succ->isLiveIn(X86::EFLAGS))
12309 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012310 }
12311 }
12312
Lang Hames6e3f7e42012-02-03 01:13:49 +000012313 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12314 // out. SelectMI should have a kill flag on EFLAGS.
12315 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012316 return true;
12317}
12318
Evan Cheng60c07e12006-07-05 22:17:51 +000012319MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012320X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012321 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012322 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12323 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012324
Chris Lattner52600972009-09-02 05:57:00 +000012325 // To "insert" a SELECT_CC instruction, we actually have to insert the
12326 // diamond control-flow pattern. The incoming instruction knows the
12327 // destination vreg to set, the condition code register to branch on, the
12328 // true/false values to select between, and a branch opcode to use.
12329 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12330 MachineFunction::iterator It = BB;
12331 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012332
Chris Lattner52600972009-09-02 05:57:00 +000012333 // thisMBB:
12334 // ...
12335 // TrueVal = ...
12336 // cmpTY ccX, r1, r2
12337 // bCC copy1MBB
12338 // fallthrough --> copy0MBB
12339 MachineBasicBlock *thisMBB = BB;
12340 MachineFunction *F = BB->getParent();
12341 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12342 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012343 F->insert(It, copy0MBB);
12344 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012345
Bill Wendling730c07e2010-06-25 20:48:10 +000012346 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12347 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012348 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12349 if (!MI->killsRegister(X86::EFLAGS) &&
12350 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12351 copy0MBB->addLiveIn(X86::EFLAGS);
12352 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012353 }
12354
Dan Gohman14152b42010-07-06 20:24:04 +000012355 // Transfer the remainder of BB and its successor edges to sinkMBB.
12356 sinkMBB->splice(sinkMBB->begin(), BB,
12357 llvm::next(MachineBasicBlock::iterator(MI)),
12358 BB->end());
12359 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12360
12361 // Add the true and fallthrough blocks as its successors.
12362 BB->addSuccessor(copy0MBB);
12363 BB->addSuccessor(sinkMBB);
12364
12365 // Create the conditional branch instruction.
12366 unsigned Opc =
12367 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12368 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12369
Chris Lattner52600972009-09-02 05:57:00 +000012370 // copy0MBB:
12371 // %FalseValue = ...
12372 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012373 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012374
Chris Lattner52600972009-09-02 05:57:00 +000012375 // sinkMBB:
12376 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12377 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012378 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12379 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012380 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12381 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12382
Dan Gohman14152b42010-07-06 20:24:04 +000012383 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012384 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012385}
12386
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012387MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012388X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12389 bool Is64Bit) const {
12390 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12391 DebugLoc DL = MI->getDebugLoc();
12392 MachineFunction *MF = BB->getParent();
12393 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12394
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012395 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012396
12397 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12398 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12399
12400 // BB:
12401 // ... [Till the alloca]
12402 // If stacklet is not large enough, jump to mallocMBB
12403 //
12404 // bumpMBB:
12405 // Allocate by subtracting from RSP
12406 // Jump to continueMBB
12407 //
12408 // mallocMBB:
12409 // Allocate by call to runtime
12410 //
12411 // continueMBB:
12412 // ...
12413 // [rest of original BB]
12414 //
12415
12416 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12417 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12418 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12419
12420 MachineRegisterInfo &MRI = MF->getRegInfo();
12421 const TargetRegisterClass *AddrRegClass =
12422 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12423
12424 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12425 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12426 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012427 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012428 sizeVReg = MI->getOperand(1).getReg(),
12429 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12430
12431 MachineFunction::iterator MBBIter = BB;
12432 ++MBBIter;
12433
12434 MF->insert(MBBIter, bumpMBB);
12435 MF->insert(MBBIter, mallocMBB);
12436 MF->insert(MBBIter, continueMBB);
12437
12438 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12439 (MachineBasicBlock::iterator(MI)), BB->end());
12440 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12441
12442 // Add code to the main basic block to check if the stack limit has been hit,
12443 // and if so, jump to mallocMBB otherwise to bumpMBB.
12444 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012445 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012446 .addReg(tmpSPVReg).addReg(sizeVReg);
12447 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012448 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012449 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012450 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12451
12452 // bumpMBB simply decreases the stack pointer, since we know the current
12453 // stacklet has enough space.
12454 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012455 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012456 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012457 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012458 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12459
12460 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012461 const uint32_t *RegMask =
12462 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012463 if (Is64Bit) {
12464 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12465 .addReg(sizeVReg);
12466 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012467 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012468 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000012469 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012470 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012471 } else {
12472 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12473 .addImm(12);
12474 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12475 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012476 .addExternalSymbol("__morestack_allocate_stack_space")
12477 .addRegMask(RegMask)
12478 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012479 }
12480
12481 if (!Is64Bit)
12482 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12483 .addImm(16);
12484
12485 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12486 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12487 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12488
12489 // Set up the CFG correctly.
12490 BB->addSuccessor(bumpMBB);
12491 BB->addSuccessor(mallocMBB);
12492 mallocMBB->addSuccessor(continueMBB);
12493 bumpMBB->addSuccessor(continueMBB);
12494
12495 // Take care of the PHI nodes.
12496 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12497 MI->getOperand(0).getReg())
12498 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12499 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12500
12501 // Delete the original pseudo instruction.
12502 MI->eraseFromParent();
12503
12504 // And we're done.
12505 return continueMBB;
12506}
12507
12508MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012509X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012510 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012511 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12512 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012513
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012514 assert(!Subtarget->isTargetEnvMacho());
12515
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012516 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12517 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012518
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012519 if (Subtarget->isTargetWin64()) {
12520 if (Subtarget->isTargetCygMing()) {
12521 // ___chkstk(Mingw64):
12522 // Clobbers R10, R11, RAX and EFLAGS.
12523 // Updates RSP.
12524 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12525 .addExternalSymbol("___chkstk")
12526 .addReg(X86::RAX, RegState::Implicit)
12527 .addReg(X86::RSP, RegState::Implicit)
12528 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12529 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12530 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12531 } else {
12532 // __chkstk(MSVCRT): does not update stack pointer.
12533 // Clobbers R10, R11 and EFLAGS.
12534 // FIXME: RAX(allocated size) might be reused and not killed.
12535 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12536 .addExternalSymbol("__chkstk")
12537 .addReg(X86::RAX, RegState::Implicit)
12538 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12539 // RAX has the offset to subtracted from RSP.
12540 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12541 .addReg(X86::RSP)
12542 .addReg(X86::RAX);
12543 }
12544 } else {
12545 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012546 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12547
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012548 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12549 .addExternalSymbol(StackProbeSymbol)
12550 .addReg(X86::EAX, RegState::Implicit)
12551 .addReg(X86::ESP, RegState::Implicit)
12552 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12553 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12554 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12555 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012556
Dan Gohman14152b42010-07-06 20:24:04 +000012557 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012558 return BB;
12559}
Chris Lattner52600972009-09-02 05:57:00 +000012560
12561MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012562X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12563 MachineBasicBlock *BB) const {
12564 // This is pretty easy. We're taking the value that we received from
12565 // our load from the relocation, sticking it in either RDI (x86-64)
12566 // or EAX and doing an indirect call. The return value will then
12567 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012568 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012569 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012570 DebugLoc DL = MI->getDebugLoc();
12571 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012572
12573 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012574 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012575
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012576 // Get a register mask for the lowered call.
12577 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12578 // proper register mask.
12579 const uint32_t *RegMask =
12580 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012581 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012582 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12583 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012584 .addReg(X86::RIP)
12585 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012586 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012587 MI->getOperand(3).getTargetFlags())
12588 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012589 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012590 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012591 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012592 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012593 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12594 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012595 .addReg(0)
12596 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012597 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012598 MI->getOperand(3).getTargetFlags())
12599 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012600 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012601 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012602 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012603 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012604 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12605 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012606 .addReg(TII->getGlobalBaseReg(F))
12607 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012608 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012609 MI->getOperand(3).getTargetFlags())
12610 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012611 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012612 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012613 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012614 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012615
Dan Gohman14152b42010-07-06 20:24:04 +000012616 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012617 return BB;
12618}
12619
12620MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012621X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012622 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012623 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012624 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012625 case X86::TAILJMPd64:
12626 case X86::TAILJMPr64:
12627 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012628 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012629 case X86::TCRETURNdi64:
12630 case X86::TCRETURNri64:
12631 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012632 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012633 case X86::WIN_ALLOCA:
12634 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012635 case X86::SEG_ALLOCA_32:
12636 return EmitLoweredSegAlloca(MI, BB, false);
12637 case X86::SEG_ALLOCA_64:
12638 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012639 case X86::TLSCall_32:
12640 case X86::TLSCall_64:
12641 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012642 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012643 case X86::CMOV_FR32:
12644 case X86::CMOV_FR64:
12645 case X86::CMOV_V4F32:
12646 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012647 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012648 case X86::CMOV_V8F32:
12649 case X86::CMOV_V4F64:
12650 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012651 case X86::CMOV_GR16:
12652 case X86::CMOV_GR32:
12653 case X86::CMOV_RFP32:
12654 case X86::CMOV_RFP64:
12655 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012656 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012657
Dale Johannesen849f2142007-07-03 00:53:03 +000012658 case X86::FP32_TO_INT16_IN_MEM:
12659 case X86::FP32_TO_INT32_IN_MEM:
12660 case X86::FP32_TO_INT64_IN_MEM:
12661 case X86::FP64_TO_INT16_IN_MEM:
12662 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012663 case X86::FP64_TO_INT64_IN_MEM:
12664 case X86::FP80_TO_INT16_IN_MEM:
12665 case X86::FP80_TO_INT32_IN_MEM:
12666 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012667 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12668 DebugLoc DL = MI->getDebugLoc();
12669
Evan Cheng60c07e12006-07-05 22:17:51 +000012670 // Change the floating point control register to use "round towards zero"
12671 // mode when truncating to an integer value.
12672 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012673 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012674 addFrameReference(BuildMI(*BB, MI, DL,
12675 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012676
12677 // Load the old value of the high byte of the control word...
12678 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000012679 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012680 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012681 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012682
12683 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012684 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012685 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012686
12687 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012688 addFrameReference(BuildMI(*BB, MI, DL,
12689 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012690
12691 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012692 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012693 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012694
12695 // Get the X86 opcode to use.
12696 unsigned Opc;
12697 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012698 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012699 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12700 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12701 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12702 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12703 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12704 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012705 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12706 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12707 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012708 }
12709
12710 X86AddressMode AM;
12711 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012712 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012713 AM.BaseType = X86AddressMode::RegBase;
12714 AM.Base.Reg = Op.getReg();
12715 } else {
12716 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012717 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012718 }
12719 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012720 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012721 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012722 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012723 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012724 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012725 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012726 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012727 AM.GV = Op.getGlobal();
12728 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012729 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012730 }
Dan Gohman14152b42010-07-06 20:24:04 +000012731 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012732 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012733
12734 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012735 addFrameReference(BuildMI(*BB, MI, DL,
12736 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012737
Dan Gohman14152b42010-07-06 20:24:04 +000012738 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012739 return BB;
12740 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012741 // String/text processing lowering.
12742 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012743 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012744 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12745 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012746 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012747 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12748 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012749 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012750 return EmitPCMP(MI, BB, 5, false /* in mem */);
12751 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012752 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012753 return EmitPCMP(MI, BB, 5, true /* in mem */);
12754
Eric Christopher228232b2010-11-30 07:20:12 +000012755 // Thread synchronization.
12756 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012757 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012758
Eric Christopherb120ab42009-08-18 22:50:32 +000012759 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012760 case X86::ATOMAND32:
12761 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012762 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012763 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012764 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012765 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012766 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012767 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12768 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012769 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012770 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012771 &X86::GR32RegClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012772 case X86::ATOMXOR32:
12773 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012774 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012775 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012776 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012777 &X86::GR32RegClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012778 case X86::ATOMNAND32:
12779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012780 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012781 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012782 X86::NOT32r, X86::EAX,
Craig Topperc9099502012-04-20 06:31:50 +000012783 &X86::GR32RegClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012784 case X86::ATOMMIN32:
12785 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12786 case X86::ATOMMAX32:
12787 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12788 case X86::ATOMUMIN32:
12789 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12790 case X86::ATOMUMAX32:
12791 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012792
12793 case X86::ATOMAND16:
12794 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12795 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012796 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012797 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012798 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012799 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012800 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012801 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012802 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012803 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012804 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012805 case X86::ATOMXOR16:
12806 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12807 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012808 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012809 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012810 &X86::GR16RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012811 case X86::ATOMNAND16:
12812 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12813 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012814 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012815 X86::NOT16r, X86::AX,
Craig Topperc9099502012-04-20 06:31:50 +000012816 &X86::GR16RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012817 case X86::ATOMMIN16:
12818 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12819 case X86::ATOMMAX16:
12820 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12821 case X86::ATOMUMIN16:
12822 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12823 case X86::ATOMUMAX16:
12824 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12825
12826 case X86::ATOMAND8:
12827 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12828 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012829 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012830 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012831 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012832 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012833 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012834 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012835 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012836 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012837 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012838 case X86::ATOMXOR8:
12839 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12840 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012841 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012842 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012843 &X86::GR8RegClass);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012844 case X86::ATOMNAND8:
12845 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12846 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012847 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012848 X86::NOT8r, X86::AL,
Craig Topperc9099502012-04-20 06:31:50 +000012849 &X86::GR8RegClass, true);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012850 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012851 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012852 case X86::ATOMAND64:
12853 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012854 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012855 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012856 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012857 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012858 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012859 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12860 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012861 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012862 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012863 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012864 case X86::ATOMXOR64:
12865 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012866 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012867 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012868 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012869 &X86::GR64RegClass);
Dale Johannesena99e3842008-08-20 00:48:50 +000012870 case X86::ATOMNAND64:
12871 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12872 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012873 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012874 X86::NOT64r, X86::RAX,
Craig Topperc9099502012-04-20 06:31:50 +000012875 &X86::GR64RegClass, true);
Dale Johannesena99e3842008-08-20 00:48:50 +000012876 case X86::ATOMMIN64:
12877 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12878 case X86::ATOMMAX64:
12879 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12880 case X86::ATOMUMIN64:
12881 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12882 case X86::ATOMUMAX64:
12883 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012884
12885 // This group does 64-bit operations on a 32-bit host.
12886 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012887 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012888 X86::AND32rr, X86::AND32rr,
12889 X86::AND32ri, X86::AND32ri,
12890 false);
12891 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012892 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012893 X86::OR32rr, X86::OR32rr,
12894 X86::OR32ri, X86::OR32ri,
12895 false);
12896 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012897 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012898 X86::XOR32rr, X86::XOR32rr,
12899 X86::XOR32ri, X86::XOR32ri,
12900 false);
12901 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012902 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012903 X86::AND32rr, X86::AND32rr,
12904 X86::AND32ri, X86::AND32ri,
12905 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012906 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012907 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012908 X86::ADD32rr, X86::ADC32rr,
12909 X86::ADD32ri, X86::ADC32ri,
12910 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012911 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012912 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012913 X86::SUB32rr, X86::SBB32rr,
12914 X86::SUB32ri, X86::SBB32ri,
12915 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012916 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012917 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012918 X86::MOV32rr, X86::MOV32rr,
12919 X86::MOV32ri, X86::MOV32ri,
12920 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012921 case X86::VASTART_SAVE_XMM_REGS:
12922 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012923
12924 case X86::VAARG_64:
12925 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012926 }
12927}
12928
12929//===----------------------------------------------------------------------===//
12930// X86 Optimization Hooks
12931//===----------------------------------------------------------------------===//
12932
Dan Gohman475871a2008-07-27 21:46:04 +000012933void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012934 APInt &KnownZero,
12935 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012936 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012937 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012938 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012939 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012940 assert((Opc >= ISD::BUILTIN_OP_END ||
12941 Opc == ISD::INTRINSIC_WO_CHAIN ||
12942 Opc == ISD::INTRINSIC_W_CHAIN ||
12943 Opc == ISD::INTRINSIC_VOID) &&
12944 "Should use MaskedValueIsZero if you don't know whether Op"
12945 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012946
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012947 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012948 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012949 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012950 case X86ISD::ADD:
12951 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012952 case X86ISD::ADC:
12953 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012954 case X86ISD::SMUL:
12955 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012956 case X86ISD::INC:
12957 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012958 case X86ISD::OR:
12959 case X86ISD::XOR:
12960 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012961 // These nodes' second result is a boolean.
12962 if (Op.getResNo() == 0)
12963 break;
12964 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012965 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012966 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012967 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012968 case ISD::INTRINSIC_WO_CHAIN: {
12969 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12970 unsigned NumLoBits = 0;
12971 switch (IntId) {
12972 default: break;
12973 case Intrinsic::x86_sse_movmsk_ps:
12974 case Intrinsic::x86_avx_movmsk_ps_256:
12975 case Intrinsic::x86_sse2_movmsk_pd:
12976 case Intrinsic::x86_avx_movmsk_pd_256:
12977 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012978 case Intrinsic::x86_sse2_pmovmskb_128:
12979 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012980 // High bits of movmskp{s|d}, pmovmskb are known zero.
12981 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012982 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012983 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12984 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12985 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12986 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12987 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12988 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012989 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012990 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012991 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012992 break;
12993 }
12994 }
12995 break;
12996 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012997 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012998}
Chris Lattner259e97c2006-01-31 19:43:35 +000012999
Owen Andersonbc146b02010-09-21 20:42:50 +000013000unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
13001 unsigned Depth) const {
13002 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
13003 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
13004 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000013005
Owen Andersonbc146b02010-09-21 20:42:50 +000013006 // Fallback case.
13007 return 1;
13008}
13009
Evan Cheng206ee9d2006-07-07 08:33:52 +000013010/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000013011/// node is a GlobalAddress + offset.
13012bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000013013 const GlobalValue* &GA,
13014 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000013015 if (N->getOpcode() == X86ISD::Wrapper) {
13016 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000013017 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000013018 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000013019 return true;
13020 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000013021 }
Evan Chengad4196b2008-05-12 19:56:52 +000013022 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000013023}
13024
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013025/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
13026/// same as extracting the high 128-bit part of 256-bit vector and then
13027/// inserting the result into the low part of a new 256-bit vector
13028static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
13029 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013030 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013031
13032 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000013033 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013034 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13035 SVOp->getMaskElt(j) >= 0)
13036 return false;
13037
13038 return true;
13039}
13040
13041/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
13042/// same as extracting the low 128-bit part of 256-bit vector and then
13043/// inserting the result into the high part of a new 256-bit vector
13044static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
13045 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013046 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013047
13048 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000013049 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013050 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
13051 SVOp->getMaskElt(j) >= 0)
13052 return false;
13053
13054 return true;
13055}
13056
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013057/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
13058static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000013059 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013060 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013061 DebugLoc dl = N->getDebugLoc();
13062 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
13063 SDValue V1 = SVOp->getOperand(0);
13064 SDValue V2 = SVOp->getOperand(1);
13065 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000013066 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013067
13068 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
13069 V2.getOpcode() == ISD::CONCAT_VECTORS) {
13070 //
13071 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000013072 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013073 // V UNDEF BUILD_VECTOR UNDEF
13074 // \ / \ /
13075 // CONCAT_VECTOR CONCAT_VECTOR
13076 // \ /
13077 // \ /
13078 // RESULT: V + zero extended
13079 //
13080 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
13081 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
13082 V1.getOperand(1).getOpcode() != ISD::UNDEF)
13083 return SDValue();
13084
13085 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
13086 return SDValue();
13087
13088 // To match the shuffle mask, the first half of the mask should
13089 // be exactly the first vector, and all the rest a splat with the
13090 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000013091 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013092 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
13093 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
13094 return SDValue();
13095
Chad Rosier3d1161e2012-01-03 21:05:52 +000013096 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
13097 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000013098 if (Ld->hasNUsesOfValue(1, 0)) {
13099 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
13100 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
13101 SDValue ResNode =
13102 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
13103 Ld->getMemoryVT(),
13104 Ld->getPointerInfo(),
13105 Ld->getAlignment(),
13106 false/*isVolatile*/, true/*ReadMem*/,
13107 false/*WriteMem*/);
13108 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
13109 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000013110 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000013111
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013112 // Emit a zeroed vector and insert the desired subvector on its
13113 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013114 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000013115 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013116 return DCI.CombineTo(N, InsV);
13117 }
13118
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013119 //===--------------------------------------------------------------------===//
13120 // Combine some shuffles into subvector extracts and inserts:
13121 //
13122
13123 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
13124 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013125 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
13126 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013127 return DCI.CombineTo(N, InsV);
13128 }
13129
13130 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
13131 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000013132 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
13133 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000013134 return DCI.CombineTo(N, InsV);
13135 }
13136
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013137 return SDValue();
13138}
13139
13140/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000013141static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013142 TargetLowering::DAGCombinerInfo &DCI,
13143 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000013144 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000013145 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000013146
Mon P Wanga0fd0d52010-12-19 23:55:53 +000013147 // Don't create instructions with illegal types after legalize types has run.
13148 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13149 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13150 return SDValue();
13151
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013152 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13153 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13154 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013155 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013156
13157 // Only handle 128 wide vector from here on.
13158 if (VT.getSizeInBits() != 128)
13159 return SDValue();
13160
13161 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13162 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13163 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013164 SmallVector<SDValue, 16> Elts;
13165 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013166 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013167
Nate Begemanfdea31a2010-03-24 20:49:50 +000013168 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013169}
Evan Chengd880b972008-05-09 21:53:03 +000013170
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013171
Craig Topperc16f8512012-04-25 06:39:39 +000013172/// DCI, PerformTruncateCombine - Converts truncate operation to
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013173/// a sequence of vector shuffle operations.
13174/// It is possible when we truncate 256-bit vector to 128-bit vector
13175
Chad Rosiera20e1e72012-08-01 18:39:17 +000013176SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013177 DAGCombinerInfo &DCI) const {
13178 if (!DCI.isBeforeLegalizeOps())
13179 return SDValue();
13180
Craig Topper3ef43cf2012-04-24 06:36:35 +000013181 if (!Subtarget->hasAVX())
13182 return SDValue();
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013183
13184 EVT VT = N->getValueType(0);
13185 SDValue Op = N->getOperand(0);
13186 EVT OpVT = Op.getValueType();
13187 DebugLoc dl = N->getDebugLoc();
13188
13189 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13190
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013191 if (Subtarget->hasAVX2()) {
13192 // AVX2: v4i64 -> v4i32
13193
13194 // VPERMD
13195 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
13196
13197 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v8i32, Op);
13198 Op = DAG.getVectorShuffle(MVT::v8i32, dl, Op, DAG.getUNDEF(MVT::v8i32),
13199 ShufMask);
13200
Craig Topperd63fa652012-04-22 18:51:37 +000013201 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, Op,
13202 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013203 }
13204
13205 // AVX: v4i64 -> v4i32
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013206 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013207 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013208
13209 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013210 DAG.getIntPtrConstant(2));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013211
13212 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13213 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13214
13215 // PSHUFD
Craig Topper9e401f22012-04-21 18:58:38 +000013216 static const int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013217
Craig Topperd63fa652012-04-22 18:51:37 +000013218 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT), ShufMask1);
13219 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT), ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013220
13221 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013222 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013223
Elena Demikhovsky73252572012-02-01 10:33:05 +000013224 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013225 }
Craig Topperd63fa652012-04-22 18:51:37 +000013226
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013227 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13228
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013229 if (Subtarget->hasAVX2()) {
13230 // AVX2: v8i32 -> v8i16
13231
13232 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v32i8, Op);
Craig Topperd63fa652012-04-22 18:51:37 +000013233
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013234 // PSHUFB
13235 SmallVector<SDValue,32> pshufbMask;
13236 for (unsigned i = 0; i < 2; ++i) {
13237 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
13238 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
13239 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
13240 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
13241 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
13242 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
13243 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
13244 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
13245 for (unsigned j = 0; j < 8; ++j)
13246 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
13247 }
Craig Topperd63fa652012-04-22 18:51:37 +000013248 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v32i8,
13249 &pshufbMask[0], 32);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013250 Op = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, Op, BV);
13251
13252 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4i64, Op);
13253
13254 static const int ShufMask[] = {0, 2, -1, -1};
Craig Topperd63fa652012-04-22 18:51:37 +000013255 Op = DAG.getVectorShuffle(MVT::v4i64, dl, Op, DAG.getUNDEF(MVT::v4i64),
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013256 &ShufMask[0]);
13257
Craig Topperd63fa652012-04-22 18:51:37 +000013258 Op = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13259 DAG.getIntPtrConstant(0));
Elena Demikhovsky1da58672012-04-22 09:39:03 +000013260
13261 return DAG.getNode(ISD::BITCAST, dl, VT, Op);
13262 }
13263
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013264 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013265 DAG.getIntPtrConstant(0));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013266
13267 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
Craig Topperd63fa652012-04-22 18:51:37 +000013268 DAG.getIntPtrConstant(4));
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013269
13270 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13271 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13272
13273 // PSHUFB
Craig Topper9e401f22012-04-21 18:58:38 +000013274 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13275 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013276
Craig Topperd63fa652012-04-22 18:51:37 +000013277 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013278 ShufMask1);
Craig Topperd63fa652012-04-22 18:51:37 +000013279 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi, DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013280 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013281
13282 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13283 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13284
13285 // MOVLHPS
Craig Topper9e401f22012-04-21 18:58:38 +000013286 static const int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013287
Elena Demikhovsky73252572012-02-01 10:33:05 +000013288 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013289 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013290 }
13291
13292 return SDValue();
13293}
13294
Craig Topper89f4e662012-03-20 07:17:59 +000013295/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13296/// specific shuffle of a load can be folded into a single element load.
13297/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13298/// shuffles have been customed lowered so we need to handle those here.
13299static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13300 TargetLowering::DAGCombinerInfo &DCI) {
13301 if (DCI.isBeforeLegalizeOps())
13302 return SDValue();
13303
13304 SDValue InVec = N->getOperand(0);
13305 SDValue EltNo = N->getOperand(1);
13306
13307 if (!isa<ConstantSDNode>(EltNo))
13308 return SDValue();
13309
13310 EVT VT = InVec.getValueType();
13311
13312 bool HasShuffleIntoBitcast = false;
13313 if (InVec.getOpcode() == ISD::BITCAST) {
13314 // Don't duplicate a load with other uses.
13315 if (!InVec.hasOneUse())
13316 return SDValue();
13317 EVT BCVT = InVec.getOperand(0).getValueType();
13318 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13319 return SDValue();
13320 InVec = InVec.getOperand(0);
13321 HasShuffleIntoBitcast = true;
13322 }
13323
13324 if (!isTargetShuffle(InVec.getOpcode()))
13325 return SDValue();
13326
13327 // Don't duplicate a load with other uses.
13328 if (!InVec.hasOneUse())
13329 return SDValue();
13330
13331 SmallVector<int, 16> ShuffleMask;
13332 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000013333 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
13334 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000013335 return SDValue();
13336
13337 // Select the input vector, guarding against out of range extract vector.
13338 unsigned NumElems = VT.getVectorNumElements();
13339 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13340 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13341 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13342 : InVec.getOperand(1);
13343
13344 // If inputs to shuffle are the same for both ops, then allow 2 uses
13345 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13346
13347 if (LdNode.getOpcode() == ISD::BITCAST) {
13348 // Don't duplicate a load with other uses.
13349 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13350 return SDValue();
13351
13352 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13353 LdNode = LdNode.getOperand(0);
13354 }
13355
13356 if (!ISD::isNormalLoad(LdNode.getNode()))
13357 return SDValue();
13358
13359 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13360
13361 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13362 return SDValue();
13363
13364 if (HasShuffleIntoBitcast) {
13365 // If there's a bitcast before the shuffle, check if the load type and
13366 // alignment is valid.
13367 unsigned Align = LN0->getAlignment();
13368 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13369 unsigned NewAlign = TLI.getTargetData()->
13370 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13371
13372 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13373 return SDValue();
13374 }
13375
13376 // All checks match so transform back to vector_shuffle so that DAG combiner
13377 // can finish the job
13378 DebugLoc dl = N->getDebugLoc();
13379
13380 // Create shuffle node taking into account the case that its a unary shuffle
13381 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13382 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13383 InVec.getOperand(0), Shuffle,
13384 &ShuffleMask[0]);
13385 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13386 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13387 EltNo);
13388}
13389
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013390/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13391/// generation and convert it from being a bunch of shuffles and extracts
13392/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013393static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013394 TargetLowering::DAGCombinerInfo &DCI) {
13395 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13396 if (NewOp.getNode())
13397 return NewOp;
13398
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013399 SDValue InputVector = N->getOperand(0);
13400
13401 // Only operate on vectors of 4 elements, where the alternative shuffling
13402 // gets to be more expensive.
13403 if (InputVector.getValueType() != MVT::v4i32)
13404 return SDValue();
13405
13406 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13407 // single use which is a sign-extend or zero-extend, and all elements are
13408 // used.
13409 SmallVector<SDNode *, 4> Uses;
13410 unsigned ExtractedElements = 0;
13411 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13412 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13413 if (UI.getUse().getResNo() != InputVector.getResNo())
13414 return SDValue();
13415
13416 SDNode *Extract = *UI;
13417 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13418 return SDValue();
13419
13420 if (Extract->getValueType(0) != MVT::i32)
13421 return SDValue();
13422 if (!Extract->hasOneUse())
13423 return SDValue();
13424 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13425 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13426 return SDValue();
13427 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13428 return SDValue();
13429
13430 // Record which element was extracted.
13431 ExtractedElements |=
13432 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13433
13434 Uses.push_back(Extract);
13435 }
13436
13437 // If not all the elements were used, this may not be worthwhile.
13438 if (ExtractedElements != 15)
13439 return SDValue();
13440
13441 // Ok, we've now decided to do the transformation.
13442 DebugLoc dl = InputVector.getDebugLoc();
13443
13444 // Store the value to a temporary stack slot.
13445 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013446 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13447 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013448
13449 // Replace each use (extract) with a load of the appropriate element.
13450 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13451 UE = Uses.end(); UI != UE; ++UI) {
13452 SDNode *Extract = *UI;
13453
Nadav Rotem86694292011-05-17 08:31:57 +000013454 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013455 SDValue Idx = Extract->getOperand(1);
13456 unsigned EltSize =
13457 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13458 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013459 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013460 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13461
Nadav Rotem86694292011-05-17 08:31:57 +000013462 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013463 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013464
13465 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013466 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013467 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013468 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013469
13470 // Replace the exact with the load.
13471 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13472 }
13473
13474 // The replacement was made in place; don't return anything.
13475 return SDValue();
13476}
13477
Duncan Sands6bcd2192011-09-17 16:49:39 +000013478/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13479/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013480static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013481 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013482 const X86Subtarget *Subtarget) {
13483 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013484 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013485 // Get the LHS/RHS of the select.
13486 SDValue LHS = N->getOperand(1);
13487 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013488 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013489
Dan Gohman670e5392009-09-21 18:03:22 +000013490 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013491 // instructions match the semantics of the common C idiom x<y?x:y but not
13492 // x<=y?x:y, because of how they handle negative zero (which can be
13493 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013494 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13495 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013496 (Subtarget->hasSSE2() ||
13497 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013498 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013499
Chris Lattner47b4ce82009-03-11 05:48:52 +000013500 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013501 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013502 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13503 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013504 switch (CC) {
13505 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013506 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013507 // Converting this to a min would handle NaNs incorrectly, and swapping
13508 // the operands would cause it to handle comparisons between positive
13509 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013510 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013511 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013512 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13513 break;
13514 std::swap(LHS, RHS);
13515 }
Dan Gohman670e5392009-09-21 18:03:22 +000013516 Opcode = X86ISD::FMIN;
13517 break;
13518 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013519 // Converting this to a min would handle comparisons between positive
13520 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013521 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013522 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13523 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013524 Opcode = X86ISD::FMIN;
13525 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013526 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013527 // Converting this to a min would handle both negative zeros and NaNs
13528 // incorrectly, but we can swap the operands to fix both.
13529 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013530 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013531 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013532 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013533 Opcode = X86ISD::FMIN;
13534 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013535
Dan Gohman670e5392009-09-21 18:03:22 +000013536 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013537 // Converting this to a max would handle comparisons between positive
13538 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013539 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013540 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013541 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013542 Opcode = X86ISD::FMAX;
13543 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013544 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013545 // Converting this to a max would handle NaNs incorrectly, and swapping
13546 // the operands would cause it to handle comparisons between positive
13547 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013548 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013549 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013550 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13551 break;
13552 std::swap(LHS, RHS);
13553 }
Dan Gohman670e5392009-09-21 18:03:22 +000013554 Opcode = X86ISD::FMAX;
13555 break;
13556 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013557 // Converting this to a max would handle both negative zeros and NaNs
13558 // incorrectly, but we can swap the operands to fix both.
13559 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013560 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013561 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013562 case ISD::SETGE:
13563 Opcode = X86ISD::FMAX;
13564 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013565 }
Dan Gohman670e5392009-09-21 18:03:22 +000013566 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013567 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13568 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013569 switch (CC) {
13570 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013571 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013572 // Converting this to a min would handle comparisons between positive
13573 // and negative zero incorrectly, and swapping the operands would
13574 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013575 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013576 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013577 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013578 break;
13579 std::swap(LHS, RHS);
13580 }
Dan Gohman670e5392009-09-21 18:03:22 +000013581 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013582 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013583 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013584 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013585 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013586 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13587 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013588 Opcode = X86ISD::FMIN;
13589 break;
13590 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013591 // Converting this to a min would handle both negative zeros and NaNs
13592 // incorrectly, but we can swap the operands to fix both.
13593 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013594 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013595 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013596 case ISD::SETGE:
13597 Opcode = X86ISD::FMIN;
13598 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013599
Dan Gohman670e5392009-09-21 18:03:22 +000013600 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013601 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013602 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013603 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013604 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013605 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013606 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013607 // Converting this to a max would handle comparisons between positive
13608 // and negative zero incorrectly, and swapping the operands would
13609 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013610 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013611 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013612 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013613 break;
13614 std::swap(LHS, RHS);
13615 }
Dan Gohman670e5392009-09-21 18:03:22 +000013616 Opcode = X86ISD::FMAX;
13617 break;
13618 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013619 // Converting this to a max would handle both negative zeros and NaNs
13620 // incorrectly, but we can swap the operands to fix both.
13621 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013622 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013623 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013624 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013625 Opcode = X86ISD::FMAX;
13626 break;
13627 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013628 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013629
Chris Lattner47b4ce82009-03-11 05:48:52 +000013630 if (Opcode)
13631 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013632 }
Eric Christopherfd179292009-08-27 18:07:15 +000013633
Chris Lattnerd1980a52009-03-12 06:52:53 +000013634 // If this is a select between two integer constants, try to do some
13635 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013636 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13637 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013638 // Don't do this for crazy integer types.
13639 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13640 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013641 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013642 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013643
Chris Lattnercee56e72009-03-13 05:53:31 +000013644 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013645 // Efficiently invertible.
13646 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13647 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13648 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13649 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013650 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013651 }
Eric Christopherfd179292009-08-27 18:07:15 +000013652
Chris Lattnerd1980a52009-03-12 06:52:53 +000013653 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013654 if (FalseC->getAPIntValue() == 0 &&
13655 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013656 if (NeedsCondInvert) // Invert the condition if needed.
13657 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13658 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013659
Chris Lattnerd1980a52009-03-12 06:52:53 +000013660 // Zero extend the condition if needed.
13661 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013662
Chris Lattnercee56e72009-03-13 05:53:31 +000013663 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013664 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013665 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013666 }
Eric Christopherfd179292009-08-27 18:07:15 +000013667
Chris Lattner97a29a52009-03-13 05:22:11 +000013668 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013669 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013670 if (NeedsCondInvert) // Invert the condition if needed.
13671 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13672 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013673
Chris Lattner97a29a52009-03-13 05:22:11 +000013674 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013675 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13676 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013677 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013678 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013679 }
Eric Christopherfd179292009-08-27 18:07:15 +000013680
Chris Lattnercee56e72009-03-13 05:53:31 +000013681 // Optimize cases that will turn into an LEA instruction. This requires
13682 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013683 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013684 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013685 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013686
Chris Lattnercee56e72009-03-13 05:53:31 +000013687 bool isFastMultiplier = false;
13688 if (Diff < 10) {
13689 switch ((unsigned char)Diff) {
13690 default: break;
13691 case 1: // result = add base, cond
13692 case 2: // result = lea base( , cond*2)
13693 case 3: // result = lea base(cond, cond*2)
13694 case 4: // result = lea base( , cond*4)
13695 case 5: // result = lea base(cond, cond*4)
13696 case 8: // result = lea base( , cond*8)
13697 case 9: // result = lea base(cond, cond*8)
13698 isFastMultiplier = true;
13699 break;
13700 }
13701 }
Eric Christopherfd179292009-08-27 18:07:15 +000013702
Chris Lattnercee56e72009-03-13 05:53:31 +000013703 if (isFastMultiplier) {
13704 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13705 if (NeedsCondInvert) // Invert the condition if needed.
13706 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13707 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013708
Chris Lattnercee56e72009-03-13 05:53:31 +000013709 // Zero extend the condition if needed.
13710 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13711 Cond);
13712 // Scale the condition by the difference.
13713 if (Diff != 1)
13714 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13715 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013716
Chris Lattnercee56e72009-03-13 05:53:31 +000013717 // Add the base if non-zero.
13718 if (FalseC->getAPIntValue() != 0)
13719 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13720 SDValue(FalseC, 0));
13721 return Cond;
13722 }
Eric Christopherfd179292009-08-27 18:07:15 +000013723 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013724 }
13725 }
Eric Christopherfd179292009-08-27 18:07:15 +000013726
Evan Cheng56f582d2012-01-04 01:41:39 +000013727 // Canonicalize max and min:
13728 // (x > y) ? x : y -> (x >= y) ? x : y
13729 // (x < y) ? x : y -> (x <= y) ? x : y
13730 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13731 // the need for an extra compare
13732 // against zero. e.g.
13733 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13734 // subl %esi, %edi
13735 // testl %edi, %edi
13736 // movl $0, %eax
13737 // cmovgl %edi, %eax
13738 // =>
13739 // xorl %eax, %eax
13740 // subl %esi, $edi
13741 // cmovsl %eax, %edi
13742 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13743 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13744 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13745 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13746 switch (CC) {
13747 default: break;
13748 case ISD::SETLT:
13749 case ISD::SETGT: {
13750 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13751 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13752 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13753 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13754 }
13755 }
13756 }
13757
Nadav Rotemcc616562012-01-15 19:27:55 +000013758 // If we know that this node is legal then we know that it is going to be
13759 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13760 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13761 // to simplify previous instructions.
13762 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13763 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000013764 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000013765 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000013766
13767 // Don't optimize vector selects that map to mask-registers.
13768 if (BitWidth == 1)
13769 return SDValue();
13770
Nadav Rotemcc616562012-01-15 19:27:55 +000013771 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13772 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13773
13774 APInt KnownZero, KnownOne;
13775 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13776 DCI.isBeforeLegalizeOps());
13777 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13778 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13779 DCI.CommitTargetLoweringOpt(TLO);
13780 }
13781
Dan Gohman475871a2008-07-27 21:46:04 +000013782 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013783}
13784
Chris Lattnerd1980a52009-03-12 06:52:53 +000013785/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13786static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13787 TargetLowering::DAGCombinerInfo &DCI) {
13788 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013789
Chris Lattnerd1980a52009-03-12 06:52:53 +000013790 // If the flag operand isn't dead, don't touch this CMOV.
13791 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13792 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013793
Evan Chengb5a55d92011-05-24 01:48:22 +000013794 SDValue FalseOp = N->getOperand(0);
13795 SDValue TrueOp = N->getOperand(1);
13796 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13797 SDValue Cond = N->getOperand(3);
13798 if (CC == X86::COND_E || CC == X86::COND_NE) {
13799 switch (Cond.getOpcode()) {
13800 default: break;
13801 case X86ISD::BSR:
13802 case X86ISD::BSF:
13803 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13804 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13805 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13806 }
13807 }
13808
Chris Lattnerd1980a52009-03-12 06:52:53 +000013809 // If this is a select between two integer constants, try to do some
13810 // optimizations. Note that the operands are ordered the opposite of SELECT
13811 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013812 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13813 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013814 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13815 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013816 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13817 CC = X86::GetOppositeBranchCondition(CC);
13818 std::swap(TrueC, FalseC);
13819 }
Eric Christopherfd179292009-08-27 18:07:15 +000013820
Chris Lattnerd1980a52009-03-12 06:52:53 +000013821 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013822 // This is efficient for any integer data type (including i8/i16) and
13823 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013824 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013825 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13826 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013827
Chris Lattnerd1980a52009-03-12 06:52:53 +000013828 // Zero extend the condition if needed.
13829 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013830
Chris Lattnerd1980a52009-03-12 06:52:53 +000013831 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13832 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013833 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013834 if (N->getNumValues() == 2) // Dead flag value?
13835 return DCI.CombineTo(N, Cond, SDValue());
13836 return Cond;
13837 }
Eric Christopherfd179292009-08-27 18:07:15 +000013838
Chris Lattnercee56e72009-03-13 05:53:31 +000013839 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13840 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013841 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013842 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13843 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013844
Chris Lattner97a29a52009-03-13 05:22:11 +000013845 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013846 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13847 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013848 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13849 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013850
Chris Lattner97a29a52009-03-13 05:22:11 +000013851 if (N->getNumValues() == 2) // Dead flag value?
13852 return DCI.CombineTo(N, Cond, SDValue());
13853 return Cond;
13854 }
Eric Christopherfd179292009-08-27 18:07:15 +000013855
Chris Lattnercee56e72009-03-13 05:53:31 +000013856 // Optimize cases that will turn into an LEA instruction. This requires
13857 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013858 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013859 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013860 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013861
Chris Lattnercee56e72009-03-13 05:53:31 +000013862 bool isFastMultiplier = false;
13863 if (Diff < 10) {
13864 switch ((unsigned char)Diff) {
13865 default: break;
13866 case 1: // result = add base, cond
13867 case 2: // result = lea base( , cond*2)
13868 case 3: // result = lea base(cond, cond*2)
13869 case 4: // result = lea base( , cond*4)
13870 case 5: // result = lea base(cond, cond*4)
13871 case 8: // result = lea base( , cond*8)
13872 case 9: // result = lea base(cond, cond*8)
13873 isFastMultiplier = true;
13874 break;
13875 }
13876 }
Eric Christopherfd179292009-08-27 18:07:15 +000013877
Chris Lattnercee56e72009-03-13 05:53:31 +000013878 if (isFastMultiplier) {
13879 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013880 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13881 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013882 // Zero extend the condition if needed.
13883 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13884 Cond);
13885 // Scale the condition by the difference.
13886 if (Diff != 1)
13887 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13888 DAG.getConstant(Diff, Cond.getValueType()));
13889
13890 // Add the base if non-zero.
13891 if (FalseC->getAPIntValue() != 0)
13892 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13893 SDValue(FalseC, 0));
13894 if (N->getNumValues() == 2) // Dead flag value?
13895 return DCI.CombineTo(N, Cond, SDValue());
13896 return Cond;
13897 }
Eric Christopherfd179292009-08-27 18:07:15 +000013898 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013899 }
13900 }
13901 return SDValue();
13902}
13903
13904
Evan Cheng0b0cd912009-03-28 05:57:29 +000013905/// PerformMulCombine - Optimize a single multiply with constant into two
13906/// in order to implement it with two cheaper instructions, e.g.
13907/// LEA + SHL, LEA + LEA.
13908static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13909 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013910 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13911 return SDValue();
13912
Owen Andersone50ed302009-08-10 22:56:29 +000013913 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013914 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013915 return SDValue();
13916
13917 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13918 if (!C)
13919 return SDValue();
13920 uint64_t MulAmt = C->getZExtValue();
13921 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13922 return SDValue();
13923
13924 uint64_t MulAmt1 = 0;
13925 uint64_t MulAmt2 = 0;
13926 if ((MulAmt % 9) == 0) {
13927 MulAmt1 = 9;
13928 MulAmt2 = MulAmt / 9;
13929 } else if ((MulAmt % 5) == 0) {
13930 MulAmt1 = 5;
13931 MulAmt2 = MulAmt / 5;
13932 } else if ((MulAmt % 3) == 0) {
13933 MulAmt1 = 3;
13934 MulAmt2 = MulAmt / 3;
13935 }
13936 if (MulAmt2 &&
13937 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13938 DebugLoc DL = N->getDebugLoc();
13939
13940 if (isPowerOf2_64(MulAmt2) &&
13941 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13942 // If second multiplifer is pow2, issue it first. We want the multiply by
13943 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13944 // is an add.
13945 std::swap(MulAmt1, MulAmt2);
13946
13947 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013948 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013949 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013950 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013951 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013952 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013953 DAG.getConstant(MulAmt1, VT));
13954
Eric Christopherfd179292009-08-27 18:07:15 +000013955 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013956 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013957 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013958 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013959 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013960 DAG.getConstant(MulAmt2, VT));
13961
13962 // Do not add new nodes to DAG combiner worklist.
13963 DCI.CombineTo(N, NewMul, false);
13964 }
13965 return SDValue();
13966}
13967
Evan Chengad9c0a32009-12-15 00:53:42 +000013968static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13969 SDValue N0 = N->getOperand(0);
13970 SDValue N1 = N->getOperand(1);
13971 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13972 EVT VT = N0.getValueType();
13973
13974 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13975 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013976 if (VT.isInteger() && !VT.isVector() &&
13977 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013978 N0.getOperand(1).getOpcode() == ISD::Constant) {
13979 SDValue N00 = N0.getOperand(0);
13980 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13981 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13982 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13983 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13984 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13985 APInt ShAmt = N1C->getAPIntValue();
13986 Mask = Mask.shl(ShAmt);
13987 if (Mask != 0)
13988 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13989 N00, DAG.getConstant(Mask, VT));
13990 }
13991 }
13992
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013993
13994 // Hardware support for vector shifts is sparse which makes us scalarize the
13995 // vector operations in many cases. Also, on sandybridge ADD is faster than
13996 // shl.
13997 // (shl V, 1) -> add V,V
13998 if (isSplatVector(N1.getNode())) {
13999 assert(N0.getValueType().isVector() && "Invalid vector shift type");
14000 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
14001 // We shift all of the values by one. In many cases we do not have
14002 // hardware support for this operation. This is better expressed as an ADD
14003 // of two values.
14004 if (N1C && (1 == N1C->getZExtValue())) {
14005 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
14006 }
14007 }
14008
Evan Chengad9c0a32009-12-15 00:53:42 +000014009 return SDValue();
14010}
Evan Cheng0b0cd912009-03-28 05:57:29 +000014011
Nate Begeman740ab032009-01-26 00:52:55 +000014012/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
14013/// when possible.
14014static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000014015 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000014016 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000014017 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000014018 if (N->getOpcode() == ISD::SHL) {
14019 SDValue V = PerformSHLCombine(N, DAG);
14020 if (V.getNode()) return V;
14021 }
Evan Chengad9c0a32009-12-15 00:53:42 +000014022
Nate Begeman740ab032009-01-26 00:52:55 +000014023 // On X86 with SSE2 support, we can transform this to a vector shift if
14024 // all elements are shifted by the same amount. We can't do this in legalize
14025 // because the a constant vector is typically transformed to a constant pool
14026 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000014027 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014028 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014029
Craig Topper7be5dfd2011-11-12 09:58:49 +000014030 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
14031 (!Subtarget->hasAVX2() ||
14032 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014033 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000014034
Mon P Wang3becd092009-01-28 08:12:05 +000014035 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000014036 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000014037 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000014038 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000014039 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
14040 unsigned NumElts = VT.getVectorNumElements();
14041 unsigned i = 0;
14042 for (; i != NumElts; ++i) {
14043 SDValue Arg = ShAmtOp.getOperand(i);
14044 if (Arg.getOpcode() == ISD::UNDEF) continue;
14045 BaseShAmt = Arg;
14046 break;
14047 }
Craig Topper37c26772012-01-17 04:44:50 +000014048 // Handle the case where the build_vector is all undef
14049 // FIXME: Should DAG allow this?
14050 if (i == NumElts)
14051 return SDValue();
14052
Mon P Wang3becd092009-01-28 08:12:05 +000014053 for (; i != NumElts; ++i) {
14054 SDValue Arg = ShAmtOp.getOperand(i);
14055 if (Arg.getOpcode() == ISD::UNDEF) continue;
14056 if (Arg != BaseShAmt) {
14057 return SDValue();
14058 }
14059 }
14060 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000014061 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000014062 SDValue InVec = ShAmtOp.getOperand(0);
14063 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
14064 unsigned NumElts = InVec.getValueType().getVectorNumElements();
14065 unsigned i = 0;
14066 for (; i != NumElts; ++i) {
14067 SDValue Arg = InVec.getOperand(i);
14068 if (Arg.getOpcode() == ISD::UNDEF) continue;
14069 BaseShAmt = Arg;
14070 break;
14071 }
14072 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
14073 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000014074 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000014075 if (C->getZExtValue() == SplatIdx)
14076 BaseShAmt = InVec.getOperand(1);
14077 }
14078 }
Mon P Wang845b1892012-02-01 22:15:20 +000014079 if (BaseShAmt.getNode() == 0) {
14080 // Don't create instructions with illegal types after legalize
14081 // types has run.
14082 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
14083 !DCI.isBeforeLegalize())
14084 return SDValue();
14085
Mon P Wangefa42202009-09-03 19:56:25 +000014086 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
14087 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000014088 }
Mon P Wang3becd092009-01-28 08:12:05 +000014089 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014090 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000014091
Mon P Wangefa42202009-09-03 19:56:25 +000014092 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000014093 if (EltVT.bitsGT(MVT::i32))
14094 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
14095 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000014096 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000014097
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014098 // The shift amount is identical so we can do a vector shift.
14099 SDValue ValOp = N->getOperand(0);
14100 switch (N->getOpcode()) {
14101 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000014102 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014103 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014104 switch (VT.getSimpleVT().SimpleTy) {
14105 default: return SDValue();
14106 case MVT::v2i64:
14107 case MVT::v4i32:
14108 case MVT::v8i16:
14109 case MVT::v4i64:
14110 case MVT::v8i32:
14111 case MVT::v16i16:
14112 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
14113 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014114 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000014115 switch (VT.getSimpleVT().SimpleTy) {
14116 default: return SDValue();
14117 case MVT::v4i32:
14118 case MVT::v8i16:
14119 case MVT::v8i32:
14120 case MVT::v16i16:
14121 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
14122 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000014123 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000014124 switch (VT.getSimpleVT().SimpleTy) {
14125 default: return SDValue();
14126 case MVT::v2i64:
14127 case MVT::v4i32:
14128 case MVT::v8i16:
14129 case MVT::v4i64:
14130 case MVT::v8i32:
14131 case MVT::v16i16:
14132 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
14133 }
Nate Begeman740ab032009-01-26 00:52:55 +000014134 }
Nate Begeman740ab032009-01-26 00:52:55 +000014135}
14136
Nate Begemanb65c1752010-12-17 22:55:37 +000014137
Stuart Hastings865f0932011-06-03 23:53:54 +000014138// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
14139// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
14140// and friends. Likewise for OR -> CMPNEQSS.
14141static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
14142 TargetLowering::DAGCombinerInfo &DCI,
14143 const X86Subtarget *Subtarget) {
14144 unsigned opcode;
14145
14146 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
14147 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000014148 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000014149 SDValue N0 = N->getOperand(0);
14150 SDValue N1 = N->getOperand(1);
14151 SDValue CMP0 = N0->getOperand(1);
14152 SDValue CMP1 = N1->getOperand(1);
14153 DebugLoc DL = N->getDebugLoc();
14154
14155 // The SETCCs should both refer to the same CMP.
14156 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
14157 return SDValue();
14158
14159 SDValue CMP00 = CMP0->getOperand(0);
14160 SDValue CMP01 = CMP0->getOperand(1);
14161 EVT VT = CMP00.getValueType();
14162
14163 if (VT == MVT::f32 || VT == MVT::f64) {
14164 bool ExpectingFlags = false;
14165 // Check for any users that want flags:
14166 for (SDNode::use_iterator UI = N->use_begin(),
14167 UE = N->use_end();
14168 !ExpectingFlags && UI != UE; ++UI)
14169 switch (UI->getOpcode()) {
14170 default:
14171 case ISD::BR_CC:
14172 case ISD::BRCOND:
14173 case ISD::SELECT:
14174 ExpectingFlags = true;
14175 break;
14176 case ISD::CopyToReg:
14177 case ISD::SIGN_EXTEND:
14178 case ISD::ZERO_EXTEND:
14179 case ISD::ANY_EXTEND:
14180 break;
14181 }
14182
14183 if (!ExpectingFlags) {
14184 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
14185 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
14186
14187 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
14188 X86::CondCode tmp = cc0;
14189 cc0 = cc1;
14190 cc1 = tmp;
14191 }
14192
14193 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
14194 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
14195 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
14196 X86ISD::NodeType NTOperator = is64BitFP ?
14197 X86ISD::FSETCCsd : X86ISD::FSETCCss;
14198 // FIXME: need symbolic constants for these magic numbers.
14199 // See X86ATTInstPrinter.cpp:printSSECC().
14200 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14201 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14202 DAG.getConstant(x86cc, MVT::i8));
14203 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14204 OnesOrZeroesF);
14205 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14206 DAG.getConstant(1, MVT::i32));
14207 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14208 return OneBitOfTruth;
14209 }
14210 }
14211 }
14212 }
14213 return SDValue();
14214}
14215
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014216/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14217/// so it can be folded inside ANDNP.
14218static bool CanFoldXORWithAllOnes(const SDNode *N) {
14219 EVT VT = N->getValueType(0);
14220
14221 // Match direct AllOnes for 128 and 256-bit vectors
14222 if (ISD::isBuildVectorAllOnes(N))
14223 return true;
14224
14225 // Look through a bit convert.
14226 if (N->getOpcode() == ISD::BITCAST)
14227 N = N->getOperand(0).getNode();
14228
14229 // Sometimes the operand may come from a insert_subvector building a 256-bit
14230 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014231 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014232 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14233 SDValue V1 = N->getOperand(0);
14234 SDValue V2 = N->getOperand(1);
14235
14236 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14237 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14238 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14239 ISD::isBuildVectorAllOnes(V2.getNode()))
14240 return true;
14241 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014242
14243 return false;
14244}
14245
Nate Begemanb65c1752010-12-17 22:55:37 +000014246static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14247 TargetLowering::DAGCombinerInfo &DCI,
14248 const X86Subtarget *Subtarget) {
14249 if (DCI.isBeforeLegalizeOps())
14250 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014251
Stuart Hastings865f0932011-06-03 23:53:54 +000014252 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14253 if (R.getNode())
14254 return R;
14255
Craig Topper54a11172011-10-14 07:06:56 +000014256 EVT VT = N->getValueType(0);
14257
Craig Topperb4c94572011-10-21 06:55:01 +000014258 // Create ANDN, BLSI, and BLSR instructions
14259 // BLSI is X & (-X)
14260 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014261 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14262 SDValue N0 = N->getOperand(0);
14263 SDValue N1 = N->getOperand(1);
14264 DebugLoc DL = N->getDebugLoc();
14265
14266 // Check LHS for not
14267 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14268 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14269 // Check RHS for not
14270 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14271 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14272
Craig Topperb4c94572011-10-21 06:55:01 +000014273 // Check LHS for neg
14274 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14275 isZero(N0.getOperand(0)))
14276 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14277
14278 // Check RHS for neg
14279 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14280 isZero(N1.getOperand(0)))
14281 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14282
14283 // Check LHS for X-1
14284 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14285 isAllOnes(N0.getOperand(1)))
14286 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14287
14288 // Check RHS for X-1
14289 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14290 isAllOnes(N1.getOperand(1)))
14291 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14292
Craig Topper54a11172011-10-14 07:06:56 +000014293 return SDValue();
14294 }
14295
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014296 // Want to form ANDNP nodes:
14297 // 1) In the hopes of then easily combining them with OR and AND nodes
14298 // to form PBLEND/PSIGN.
14299 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014300 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014301 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014302
Nate Begemanb65c1752010-12-17 22:55:37 +000014303 SDValue N0 = N->getOperand(0);
14304 SDValue N1 = N->getOperand(1);
14305 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014306
Nate Begemanb65c1752010-12-17 22:55:37 +000014307 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014308 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014309 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14310 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014311 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014312
14313 // Check RHS for vnot
14314 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014315 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14316 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014317 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014318
Nate Begemanb65c1752010-12-17 22:55:37 +000014319 return SDValue();
14320}
14321
Evan Cheng760d1942010-01-04 21:22:48 +000014322static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014323 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014324 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014325 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014326 return SDValue();
14327
Stuart Hastings865f0932011-06-03 23:53:54 +000014328 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14329 if (R.getNode())
14330 return R;
14331
Evan Cheng760d1942010-01-04 21:22:48 +000014332 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014333
Evan Cheng760d1942010-01-04 21:22:48 +000014334 SDValue N0 = N->getOperand(0);
14335 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014336
Nate Begemanb65c1752010-12-17 22:55:37 +000014337 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014338 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014339 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014340 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14341 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014342
Craig Topper1666cb62011-11-19 07:07:26 +000014343 // Canonicalize pandn to RHS
14344 if (N0.getOpcode() == X86ISD::ANDNP)
14345 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014346 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014347 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14348 SDValue Mask = N1.getOperand(0);
14349 SDValue X = N1.getOperand(1);
14350 SDValue Y;
14351 if (N0.getOperand(0) == Mask)
14352 Y = N0.getOperand(1);
14353 if (N0.getOperand(1) == Mask)
14354 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014355
Craig Topper1666cb62011-11-19 07:07:26 +000014356 // Check to see if the mask appeared in both the AND and ANDNP and
14357 if (!Y.getNode())
14358 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014359
Craig Topper1666cb62011-11-19 07:07:26 +000014360 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014361 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014362 if (Mask.getOpcode() == ISD::BITCAST)
14363 Mask = Mask.getOperand(0);
14364 if (X.getOpcode() == ISD::BITCAST)
14365 X = X.getOperand(0);
14366 if (Y.getOpcode() == ISD::BITCAST)
14367 Y = Y.getOperand(0);
14368
Craig Topper1666cb62011-11-19 07:07:26 +000014369 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014370
Craig Toppered2e13d2012-01-22 19:15:14 +000014371 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014372 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14373 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014374 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014375 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014376
14377 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014378 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014379 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14380 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14381 if ((SraAmt + 1) != EltBits)
14382 return SDValue();
14383
14384 DebugLoc DL = N->getDebugLoc();
14385
14386 // Now we know we at least have a plendvb with the mask val. See if
14387 // we can form a psignb/w/d.
14388 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014389 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14390 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014391 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14392 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14393 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014394 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014395 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014396 }
14397 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014398 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014399 return SDValue();
14400
14401 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14402
14403 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14404 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14405 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014406 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014407 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014408 }
14409 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014410
Craig Topper1666cb62011-11-19 07:07:26 +000014411 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14412 return SDValue();
14413
Nate Begemanb65c1752010-12-17 22:55:37 +000014414 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014415 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14416 std::swap(N0, N1);
14417 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14418 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014419 if (!N0.hasOneUse() || !N1.hasOneUse())
14420 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014421
14422 SDValue ShAmt0 = N0.getOperand(1);
14423 if (ShAmt0.getValueType() != MVT::i8)
14424 return SDValue();
14425 SDValue ShAmt1 = N1.getOperand(1);
14426 if (ShAmt1.getValueType() != MVT::i8)
14427 return SDValue();
14428 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14429 ShAmt0 = ShAmt0.getOperand(0);
14430 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14431 ShAmt1 = ShAmt1.getOperand(0);
14432
14433 DebugLoc DL = N->getDebugLoc();
14434 unsigned Opc = X86ISD::SHLD;
14435 SDValue Op0 = N0.getOperand(0);
14436 SDValue Op1 = N1.getOperand(0);
14437 if (ShAmt0.getOpcode() == ISD::SUB) {
14438 Opc = X86ISD::SHRD;
14439 std::swap(Op0, Op1);
14440 std::swap(ShAmt0, ShAmt1);
14441 }
14442
Evan Cheng8b1190a2010-04-28 01:18:01 +000014443 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014444 if (ShAmt1.getOpcode() == ISD::SUB) {
14445 SDValue Sum = ShAmt1.getOperand(0);
14446 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014447 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14448 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14449 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14450 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014451 return DAG.getNode(Opc, DL, VT,
14452 Op0, Op1,
14453 DAG.getNode(ISD::TRUNCATE, DL,
14454 MVT::i8, ShAmt0));
14455 }
14456 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14457 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14458 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014459 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014460 return DAG.getNode(Opc, DL, VT,
14461 N0.getOperand(0), N1.getOperand(0),
14462 DAG.getNode(ISD::TRUNCATE, DL,
14463 MVT::i8, ShAmt0));
14464 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014465
Evan Cheng760d1942010-01-04 21:22:48 +000014466 return SDValue();
14467}
14468
Manman Ren92363622012-06-07 22:39:10 +000014469// Generate NEG and CMOV for integer abs.
14470static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
14471 EVT VT = N->getValueType(0);
14472
14473 // Since X86 does not have CMOV for 8-bit integer, we don't convert
14474 // 8-bit integer abs to NEG and CMOV.
14475 if (VT.isInteger() && VT.getSizeInBits() == 8)
14476 return SDValue();
14477
14478 SDValue N0 = N->getOperand(0);
14479 SDValue N1 = N->getOperand(1);
14480 DebugLoc DL = N->getDebugLoc();
14481
14482 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
14483 // and change it to SUB and CMOV.
14484 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
14485 N0.getOpcode() == ISD::ADD &&
14486 N0.getOperand(1) == N1 &&
14487 N1.getOpcode() == ISD::SRA &&
14488 N1.getOperand(0) == N0.getOperand(0))
14489 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
14490 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
14491 // Generate SUB & CMOV.
14492 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
14493 DAG.getConstant(0, VT), N0.getOperand(0));
14494
14495 SDValue Ops[] = { N0.getOperand(0), Neg,
14496 DAG.getConstant(X86::COND_GE, MVT::i8),
14497 SDValue(Neg.getNode(), 1) };
14498 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
14499 Ops, array_lengthof(Ops));
14500 }
14501 return SDValue();
14502}
14503
Craig Topper3738ccd2011-12-27 06:27:23 +000014504// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014505static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14506 TargetLowering::DAGCombinerInfo &DCI,
14507 const X86Subtarget *Subtarget) {
14508 if (DCI.isBeforeLegalizeOps())
14509 return SDValue();
14510
Manman Ren45d53b82012-06-08 18:58:26 +000014511 if (Subtarget->hasCMov()) {
14512 SDValue RV = performIntegerAbsCombine(N, DAG);
14513 if (RV.getNode())
14514 return RV;
14515 }
Manman Ren92363622012-06-07 22:39:10 +000014516
14517 // Try forming BMI if it is available.
14518 if (!Subtarget->hasBMI())
14519 return SDValue();
14520
Craig Topperb4c94572011-10-21 06:55:01 +000014521 EVT VT = N->getValueType(0);
14522
14523 if (VT != MVT::i32 && VT != MVT::i64)
14524 return SDValue();
14525
Craig Topper3738ccd2011-12-27 06:27:23 +000014526 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14527
Craig Topperb4c94572011-10-21 06:55:01 +000014528 // Create BLSMSK instructions by finding X ^ (X-1)
14529 SDValue N0 = N->getOperand(0);
14530 SDValue N1 = N->getOperand(1);
14531 DebugLoc DL = N->getDebugLoc();
14532
14533 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14534 isAllOnes(N0.getOperand(1)))
14535 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14536
14537 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14538 isAllOnes(N1.getOperand(1)))
14539 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14540
14541 return SDValue();
14542}
14543
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014544/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14545static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014546 TargetLowering::DAGCombinerInfo &DCI,
14547 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014548 LoadSDNode *Ld = cast<LoadSDNode>(N);
14549 EVT RegVT = Ld->getValueType(0);
14550 EVT MemVT = Ld->getMemoryVT();
14551 DebugLoc dl = Ld->getDebugLoc();
14552 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14553
14554 ISD::LoadExtType Ext = Ld->getExtensionType();
14555
Nadav Rotemca6f2962011-09-18 19:00:23 +000014556 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014557 // shuffle. We need SSE4 for the shuffles.
14558 // TODO: It is possible to support ZExt by zeroing the undef values
14559 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014560 if (RegVT.isVector() && RegVT.isInteger() &&
14561 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014562 assert(MemVT != RegVT && "Cannot extend to the same type");
14563 assert(MemVT.isVector() && "Must load a vector from memory");
14564
14565 unsigned NumElems = RegVT.getVectorNumElements();
14566 unsigned RegSz = RegVT.getSizeInBits();
14567 unsigned MemSz = MemVT.getSizeInBits();
14568 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014569
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014570 // All sizes must be a power of two.
14571 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
14572 return SDValue();
14573
14574 // Attempt to load the original value using scalar loads.
14575 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014576 MVT SclrLoadTy = MVT::i8;
14577 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14578 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14579 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014580 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014581 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014582 }
14583 }
14584
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014585 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14586 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
14587 (64 <= MemSz))
14588 SclrLoadTy = MVT::f64;
14589
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014590 // Calculate the number of scalar loads that we need to perform
14591 // in order to load our vector from memory.
14592 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014593
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014594 // Represent our vector as a sequence of elements which are the
14595 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014596 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14597 RegSz/SclrLoadTy.getSizeInBits());
14598
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014599 // Represent the data using the same element type that is stored in
14600 // memory. In practice, we ''widen'' MemVT.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014601 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14602 RegSz/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014603
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014604 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
14605 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014606
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014607 // We can't shuffle using an illegal type.
14608 if (!TLI.isTypeLegal(WideVecVT))
14609 return SDValue();
14610
14611 SmallVector<SDValue, 8> Chains;
14612 SDValue Ptr = Ld->getBasePtr();
14613 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
14614 TLI.getPointerTy());
14615 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
14616
14617 for (unsigned i = 0; i < NumLoads; ++i) {
14618 // Perform a single load.
14619 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14620 Ptr, Ld->getPointerInfo(),
14621 Ld->isVolatile(), Ld->isNonTemporal(),
14622 Ld->isInvariant(), Ld->getAlignment());
14623 Chains.push_back(ScalarLoad.getValue(1));
14624 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
14625 // another round of DAGCombining.
14626 if (i == 0)
14627 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
14628 else
14629 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
14630 ScalarLoad, DAG.getIntPtrConstant(i));
14631
14632 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14633 }
14634
14635 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14636 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014637
14638 // Bitcast the loaded value to a vector of the original element type, in
14639 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014640 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014641 unsigned SizeRatio = RegSz/MemSz;
14642
14643 // Redistribute the loaded elements into the different locations.
14644 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014645 for (unsigned i = 0; i != NumElems; ++i)
14646 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014647
14648 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014649 DAG.getUNDEF(WideVecVT),
14650 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014651
14652 // Bitcast to the requested type.
14653 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14654 // Replace the original load with the new sequence
14655 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014656 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014657 }
14658
14659 return SDValue();
14660}
14661
Chris Lattner149a4e52008-02-22 02:09:43 +000014662/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014663static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014664 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014665 StoreSDNode *St = cast<StoreSDNode>(N);
14666 EVT VT = St->getValue().getValueType();
14667 EVT StVT = St->getMemoryVT();
14668 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014669 SDValue StoredVal = St->getOperand(1);
14670 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14671
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014672 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000014673 // On Sandy Bridge, 256-bit memory operations are executed by two
14674 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
14675 // memory operation.
14676 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2() &&
Craig Topperb4a8aef2012-04-27 21:05:09 +000014677 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14678 StoredVal.getNumOperands() == 2) {
Nadav Rotem5e742a32011-08-11 16:41:21 +000014679 SDValue Value0 = StoredVal.getOperand(0);
14680 SDValue Value1 = StoredVal.getOperand(1);
14681
14682 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14683 SDValue Ptr0 = St->getBasePtr();
14684 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14685
14686 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14687 St->getPointerInfo(), St->isVolatile(),
14688 St->isNonTemporal(), St->getAlignment());
14689 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14690 St->getPointerInfo(), St->isVolatile(),
14691 St->isNonTemporal(), St->getAlignment());
14692 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14693 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014694
14695 // Optimize trunc store (of multiple scalars) to shuffle and store.
14696 // First, pack all of the elements in one place. Next, store to memory
14697 // in fewer chunks.
14698 if (St->isTruncatingStore() && VT.isVector()) {
14699 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14700 unsigned NumElems = VT.getVectorNumElements();
14701 assert(StVT != VT && "Cannot truncate to the same type");
14702 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14703 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14704
14705 // From, To sizes and ElemCount must be pow of two
14706 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014707 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014708 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014709 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014710
Nadav Rotem614061b2011-08-10 19:30:14 +000014711 unsigned SizeRatio = FromSz / ToSz;
14712
14713 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14714
14715 // Create a type on which we perform the shuffle
14716 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14717 StVT.getScalarType(), NumElems*SizeRatio);
14718
14719 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14720
14721 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14722 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000014723 for (unsigned i = 0; i != NumElems; ++i)
14724 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000014725
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000014726 // Can't shuffle using an illegal type.
14727 if (!TLI.isTypeLegal(WideVecVT))
14728 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000014729
14730 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000014731 DAG.getUNDEF(WideVecVT),
14732 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000014733 // At this point all of the data is stored at the bottom of the
14734 // register. We now need to save it to mem.
14735
14736 // Find the largest store unit
14737 MVT StoreType = MVT::i8;
14738 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14739 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14740 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014741 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000014742 StoreType = Tp;
14743 }
14744
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014745 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
14746 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
14747 (64 <= NumElems * ToSz))
14748 StoreType = MVT::f64;
14749
Nadav Rotem614061b2011-08-10 19:30:14 +000014750 // Bitcast the original vector into a vector of store-size units
14751 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000014752 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000014753 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14754 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14755 SmallVector<SDValue, 8> Chains;
14756 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14757 TLI.getPointerTy());
14758 SDValue Ptr = St->getBasePtr();
14759
14760 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000014761 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014762 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14763 StoreType, ShuffWide,
14764 DAG.getIntPtrConstant(i));
14765 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14766 St->getPointerInfo(), St->isVolatile(),
14767 St->isNonTemporal(), St->getAlignment());
14768 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14769 Chains.push_back(Ch);
14770 }
14771
14772 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14773 Chains.size());
14774 }
14775
14776
Chris Lattner149a4e52008-02-22 02:09:43 +000014777 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14778 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014779 // A preferable solution to the general problem is to figure out the right
14780 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014781
14782 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014783 if (VT.getSizeInBits() != 64)
14784 return SDValue();
14785
Devang Patel578efa92009-06-05 21:57:13 +000014786 const Function *F = DAG.getMachineFunction().getFunction();
14787 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014788 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014789 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014790 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014791 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014792 isa<LoadSDNode>(St->getValue()) &&
14793 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14794 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014795 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014796 LoadSDNode *Ld = 0;
14797 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014798 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014799 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014800 // Must be a store of a load. We currently handle two cases: the load
14801 // is a direct child, and it's under an intervening TokenFactor. It is
14802 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014803 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014804 Ld = cast<LoadSDNode>(St->getChain());
14805 else if (St->getValue().hasOneUse() &&
14806 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014807 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014808 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014809 TokenFactorIndex = i;
14810 Ld = cast<LoadSDNode>(St->getValue());
14811 } else
14812 Ops.push_back(ChainVal->getOperand(i));
14813 }
14814 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014815
Evan Cheng536e6672009-03-12 05:59:15 +000014816 if (!Ld || !ISD::isNormalLoad(Ld))
14817 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014818
Evan Cheng536e6672009-03-12 05:59:15 +000014819 // If this is not the MMX case, i.e. we are just turning i64 load/store
14820 // into f64 load/store, avoid the transformation if there are multiple
14821 // uses of the loaded value.
14822 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14823 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014824
Evan Cheng536e6672009-03-12 05:59:15 +000014825 DebugLoc LdDL = Ld->getDebugLoc();
14826 DebugLoc StDL = N->getDebugLoc();
14827 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14828 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14829 // pair instead.
14830 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014831 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014832 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14833 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014834 Ld->isNonTemporal(), Ld->isInvariant(),
14835 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014836 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014837 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014838 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014839 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014840 Ops.size());
14841 }
Evan Cheng536e6672009-03-12 05:59:15 +000014842 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014843 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014844 St->isVolatile(), St->isNonTemporal(),
14845 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014846 }
Evan Cheng536e6672009-03-12 05:59:15 +000014847
14848 // Otherwise, lower to two pairs of 32-bit loads / stores.
14849 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014850 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14851 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014852
Owen Anderson825b72b2009-08-11 20:47:22 +000014853 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014854 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014855 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014856 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014857 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014858 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014859 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014860 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014861 MinAlign(Ld->getAlignment(), 4));
14862
14863 SDValue NewChain = LoLd.getValue(1);
14864 if (TokenFactorIndex != -1) {
14865 Ops.push_back(LoLd);
14866 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014867 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014868 Ops.size());
14869 }
14870
14871 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014872 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14873 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014874
14875 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014876 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014877 St->isVolatile(), St->isNonTemporal(),
14878 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014879 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014880 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014881 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014882 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014883 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014884 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014885 }
Dan Gohman475871a2008-07-27 21:46:04 +000014886 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014887}
14888
Duncan Sands17470be2011-09-22 20:15:48 +000014889/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14890/// and return the operands for the horizontal operation in LHS and RHS. A
14891/// horizontal operation performs the binary operation on successive elements
14892/// of its first operand, then on successive elements of its second operand,
14893/// returning the resulting values in a vector. For example, if
14894/// A = < float a0, float a1, float a2, float a3 >
14895/// and
14896/// B = < float b0, float b1, float b2, float b3 >
14897/// then the result of doing a horizontal operation on A and B is
14898/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14899/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14900/// A horizontal-op B, for some already available A and B, and if so then LHS is
14901/// set to A, RHS to B, and the routine returns 'true'.
14902/// Note that the binary operation should have the property that if one of the
14903/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014904static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014905 // Look for the following pattern: if
14906 // A = < float a0, float a1, float a2, float a3 >
14907 // B = < float b0, float b1, float b2, float b3 >
14908 // and
14909 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14910 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14911 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14912 // which is A horizontal-op B.
14913
14914 // At least one of the operands should be a vector shuffle.
14915 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14916 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14917 return false;
14918
14919 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014920
14921 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14922 "Unsupported vector type for horizontal add/sub");
14923
14924 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14925 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014926 unsigned NumElts = VT.getVectorNumElements();
14927 unsigned NumLanes = VT.getSizeInBits()/128;
14928 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014929 assert((NumLaneElts % 2 == 0) &&
14930 "Vector type should have an even number of elements in each lane");
14931 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014932
14933 // View LHS in the form
14934 // LHS = VECTOR_SHUFFLE A, B, LMask
14935 // If LHS is not a shuffle then pretend it is the shuffle
14936 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14937 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14938 // type VT.
14939 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014940 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014941 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14942 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14943 A = LHS.getOperand(0);
14944 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14945 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014946 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14947 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014948 } else {
14949 if (LHS.getOpcode() != ISD::UNDEF)
14950 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014951 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014952 LMask[i] = i;
14953 }
14954
14955 // Likewise, view RHS in the form
14956 // RHS = VECTOR_SHUFFLE C, D, RMask
14957 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014958 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014959 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14960 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14961 C = RHS.getOperand(0);
14962 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14963 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014964 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14965 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014966 } else {
14967 if (RHS.getOpcode() != ISD::UNDEF)
14968 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014969 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014970 RMask[i] = i;
14971 }
14972
14973 // Check that the shuffles are both shuffling the same vectors.
14974 if (!(A == C && B == D) && !(A == D && B == C))
14975 return false;
14976
14977 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14978 if (!A.getNode() && !B.getNode())
14979 return false;
14980
14981 // If A and B occur in reverse order in RHS, then "swap" them (which means
14982 // rewriting the mask).
14983 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014984 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014985
14986 // At this point LHS and RHS are equivalent to
14987 // LHS = VECTOR_SHUFFLE A, B, LMask
14988 // RHS = VECTOR_SHUFFLE A, B, RMask
14989 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014990 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014991 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014992
Craig Topperf8363302011-12-02 08:18:41 +000014993 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014994 if (LIdx < 0 || RIdx < 0 ||
14995 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14996 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014997 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014998
Craig Topperf8363302011-12-02 08:18:41 +000014999 // Check that successive elements are being operated on. If not, this is
15000 // not a horizontal operation.
15001 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
15002 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000015003 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000015004 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000015005 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000015006 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000015007 }
15008
15009 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
15010 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
15011 return true;
15012}
15013
15014/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
15015static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
15016 const X86Subtarget *Subtarget) {
15017 EVT VT = N->getValueType(0);
15018 SDValue LHS = N->getOperand(0);
15019 SDValue RHS = N->getOperand(1);
15020
15021 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015022 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015023 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015024 isHorizontalBinOp(LHS, RHS, true))
15025 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
15026 return SDValue();
15027}
15028
15029/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
15030static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
15031 const X86Subtarget *Subtarget) {
15032 EVT VT = N->getValueType(0);
15033 SDValue LHS = N->getOperand(0);
15034 SDValue RHS = N->getOperand(1);
15035
15036 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015037 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000015038 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000015039 isHorizontalBinOp(LHS, RHS, false))
15040 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
15041 return SDValue();
15042}
15043
Chris Lattner6cf73262008-01-25 06:14:17 +000015044/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
15045/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015046static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000015047 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
15048 // F[X]OR(0.0, x) -> x
15049 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000015050 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15051 if (C->getValueAPF().isPosZero())
15052 return N->getOperand(1);
15053 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15054 if (C->getValueAPF().isPosZero())
15055 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000015056 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015057}
15058
15059/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000015060static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000015061 // FAND(0.0, x) -> 0.0
15062 // FAND(x, 0.0) -> 0.0
15063 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
15064 if (C->getValueAPF().isPosZero())
15065 return N->getOperand(0);
15066 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
15067 if (C->getValueAPF().isPosZero())
15068 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000015069 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000015070}
15071
Dan Gohmane5af2d32009-01-29 01:59:02 +000015072static SDValue PerformBTCombine(SDNode *N,
15073 SelectionDAG &DAG,
15074 TargetLowering::DAGCombinerInfo &DCI) {
15075 // BT ignores high bits in the bit index operand.
15076 SDValue Op1 = N->getOperand(1);
15077 if (Op1.hasOneUse()) {
15078 unsigned BitWidth = Op1.getValueSizeInBits();
15079 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
15080 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015081 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
15082 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000015083 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000015084 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
15085 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
15086 DCI.CommitTargetLoweringOpt(TLO);
15087 }
15088 return SDValue();
15089}
Chris Lattner83e6c992006-10-04 06:57:07 +000015090
Eli Friedman7a5e5552009-06-07 06:52:44 +000015091static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
15092 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015093 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000015094 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000015095 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000015096 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000015097 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000015098 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000015099 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015100 }
15101 return SDValue();
15102}
15103
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015104static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
15105 TargetLowering::DAGCombinerInfo &DCI,
15106 const X86Subtarget *Subtarget) {
15107 if (!DCI.isBeforeLegalizeOps())
15108 return SDValue();
15109
Craig Topper3ef43cf2012-04-24 06:36:35 +000015110 if (!Subtarget->hasAVX())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015111 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015112
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015113 EVT VT = N->getValueType(0);
15114 SDValue Op = N->getOperand(0);
15115 EVT OpVT = Op.getValueType();
15116 DebugLoc dl = N->getDebugLoc();
15117
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015118 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
15119 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015120
Craig Topper3ef43cf2012-04-24 06:36:35 +000015121 if (Subtarget->hasAVX2())
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015122 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, Op);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015123
15124 // Optimize vectors in AVX mode
15125 // Sign extend v8i16 to v8i32 and
15126 // v4i32 to v4i64
15127 //
15128 // Divide input vector into two parts
15129 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
15130 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
15131 // concat the vectors to original VT
15132
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015133 unsigned NumElems = OpVT.getVectorNumElements();
15134 SmallVector<int,8> ShufMask1(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015135 for (unsigned i = 0; i != NumElems/2; ++i)
15136 ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015137
15138 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015139 &ShufMask1[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015140
15141 SmallVector<int,8> ShufMask2(NumElems, -1);
Craig Topper3ef43cf2012-04-24 06:36:35 +000015142 for (unsigned i = 0; i != NumElems/2; ++i)
15143 ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015144
15145 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Craig Topperdf966f62012-04-22 19:17:57 +000015146 &ShufMask2[0]);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015147
Craig Topper3ef43cf2012-04-24 06:36:35 +000015148 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000015149 VT.getVectorNumElements()/2);
15150
Craig Topper3ef43cf2012-04-24 06:36:35 +000015151 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015152 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
15153
15154 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
15155 }
15156 return SDValue();
15157}
15158
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015159static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
15160 const X86Subtarget* Subtarget) {
15161 DebugLoc dl = N->getDebugLoc();
15162 EVT VT = N->getValueType(0);
15163
15164 EVT ScalarVT = VT.getScalarType();
15165 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) || !Subtarget->hasFMA())
15166 return SDValue();
15167
15168 SDValue A = N->getOperand(0);
15169 SDValue B = N->getOperand(1);
15170 SDValue C = N->getOperand(2);
15171
15172 bool NegA = (A.getOpcode() == ISD::FNEG);
15173 bool NegB = (B.getOpcode() == ISD::FNEG);
15174 bool NegC = (C.getOpcode() == ISD::FNEG);
15175
15176 // Negative multiplication when NegA xor NegB
15177 bool NegMul = (NegA != NegB);
15178 if (NegA)
15179 A = A.getOperand(0);
15180 if (NegB)
15181 B = B.getOperand(0);
15182 if (NegC)
15183 C = C.getOperand(0);
15184
15185 unsigned Opcode;
15186 if (!NegMul)
15187 Opcode = (!NegC)? X86ISD::FMADD : X86ISD::FMSUB;
15188 else
15189 Opcode = (!NegC)? X86ISD::FNMADD : X86ISD::FNMSUB;
15190 return DAG.getNode(Opcode, dl, VT, A, B, C);
15191}
15192
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015193static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000015194 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015195 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000015196 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
15197 // (and (i32 x86isd::setcc_carry), 1)
15198 // This eliminates the zext. This transformation is necessary because
15199 // ISD::SETCC is always legalized to i8.
15200 DebugLoc dl = N->getDebugLoc();
15201 SDValue N0 = N->getOperand(0);
15202 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015203 EVT OpVT = N0.getValueType();
15204
Evan Cheng2e489c42009-12-16 00:53:11 +000015205 if (N0.getOpcode() == ISD::AND &&
15206 N0.hasOneUse() &&
15207 N0.getOperand(0).hasOneUse()) {
15208 SDValue N00 = N0.getOperand(0);
15209 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
15210 return SDValue();
15211 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
15212 if (!C || C->getZExtValue() != 1)
15213 return SDValue();
15214 return DAG.getNode(ISD::AND, dl, VT,
15215 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
15216 N00.getOperand(0), N00.getOperand(1)),
15217 DAG.getConstant(1, VT));
15218 }
Craig Topperd0cf5652012-04-21 18:13:35 +000015219
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015220 // Optimize vectors in AVX mode:
15221 //
15222 // v8i16 -> v8i32
15223 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
15224 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
15225 // Concat upper and lower parts.
15226 //
15227 // v4i32 -> v4i64
15228 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
15229 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
15230 // Concat upper and lower parts.
15231 //
Craig Topperc16f8512012-04-25 06:39:39 +000015232 if (!DCI.isBeforeLegalizeOps())
15233 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015234
Craig Topperc16f8512012-04-25 06:39:39 +000015235 if (!Subtarget->hasAVX())
15236 return SDValue();
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015237
Craig Topperc16f8512012-04-25 06:39:39 +000015238 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
15239 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015240
Craig Topperc16f8512012-04-25 06:39:39 +000015241 if (Subtarget->hasAVX2())
15242 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, N0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015243
Craig Topperc16f8512012-04-25 06:39:39 +000015244 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
15245 SDValue OpLo = getUnpackl(DAG, dl, OpVT, N0, ZeroVec);
15246 SDValue OpHi = getUnpackh(DAG, dl, OpVT, N0, ZeroVec);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015247
Craig Topperc16f8512012-04-25 06:39:39 +000015248 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
15249 VT.getVectorNumElements()/2);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015250
Craig Topperc16f8512012-04-25 06:39:39 +000015251 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
15252 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
15253
15254 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015255 }
15256
Evan Cheng2e489c42009-12-16 00:53:11 +000015257 return SDValue();
15258}
15259
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015260// Optimize x == -y --> x+y == 0
15261// x != -y --> x+y != 0
15262static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15263 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
15264 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000015265 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015266
15267 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
15268 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
15269 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
15270 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15271 LHS.getValueType(), RHS, LHS.getOperand(1));
15272 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15273 addV, DAG.getConstant(0, addV.getValueType()), CC);
15274 }
15275 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
15276 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
15277 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
15278 SDValue addV = DAG.getNode(ISD::ADD, N->getDebugLoc(),
15279 RHS.getValueType(), LHS, RHS.getOperand(1));
15280 return DAG.getSetCC(N->getDebugLoc(), N->getValueType(0),
15281 addV, DAG.getConstant(0, addV.getValueType()), CC);
15282 }
15283 return SDValue();
15284}
15285
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015286// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
15287static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
15288 unsigned X86CC = N->getConstantOperandVal(0);
15289 SDValue EFLAG = N->getOperand(1);
15290 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015291
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015292 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
15293 // a zext and produces an all-ones bit which is more useful than 0/1 in some
15294 // cases.
15295 if (X86CC == X86::COND_B)
15296 return DAG.getNode(ISD::AND, DL, MVT::i8,
15297 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
15298 DAG.getConstant(X86CC, MVT::i8), EFLAG),
15299 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015300
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015301 return SDValue();
15302}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015303
Craig Topper7fd5e162012-04-24 06:02:29 +000015304static SDValue PerformUINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG) {
Nadav Rotema3540772012-04-23 21:53:37 +000015305 SDValue Op0 = N->getOperand(0);
15306 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015307
15308 // UINT_TO_FP(v4i8) -> SINT_TO_FP(ZEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015309 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015310 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015311 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015312 SDValue P = DAG.getNode(ISD::ZERO_EXTEND, dl, DstVT, Op0);
15313 // Notice that we use SINT_TO_FP because we know that the high bits
15314 // are zero and SINT_TO_FP is better supported by the hardware.
15315 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15316 }
15317
15318 return SDValue();
15319}
15320
Benjamin Kramer1396c402011-06-18 11:09:41 +000015321static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
15322 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015323 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015324 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015325
15326 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000015327 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Nadav Rotema3540772012-04-23 21:53:37 +000015328 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015329 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015330 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
15331 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
15332 }
15333
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015334 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
15335 // a 32-bit target where SSE doesn't support i64->FP operations.
15336 if (Op0.getOpcode() == ISD::LOAD) {
15337 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
15338 EVT VT = Ld->getValueType(0);
15339 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
15340 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
15341 !XTLI->getSubtarget()->is64Bit() &&
15342 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000015343 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
15344 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015345 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
15346 return FILDChain;
15347 }
15348 }
15349 return SDValue();
15350}
15351
Craig Topper7fd5e162012-04-24 06:02:29 +000015352static SDValue PerformFP_TO_SINTCombine(SDNode *N, SelectionDAG &DAG) {
15353 EVT VT = N->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000015354
15355 // v4i8 = FP_TO_SINT() -> v4i8 = TRUNCATE (V4i32 = FP_TO_SINT()
Nadav Rotema3540772012-04-23 21:53:37 +000015356 if (VT == MVT::v8i8 || VT == MVT::v4i8) {
15357 DebugLoc dl = N->getDebugLoc();
Craig Topper7fd5e162012-04-24 06:02:29 +000015358 MVT DstVT = VT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000015359 SDValue I = DAG.getNode(ISD::FP_TO_SINT, dl, DstVT, N->getOperand(0));
15360 return DAG.getNode(ISD::TRUNCATE, dl, VT, I);
15361 }
15362
15363 return SDValue();
15364}
15365
Chris Lattner23a01992010-12-20 01:37:09 +000015366// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
15367static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
15368 X86TargetLowering::DAGCombinerInfo &DCI) {
15369 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
15370 // the result is either zero or one (depending on the input carry bit).
15371 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
15372 if (X86::isZeroNode(N->getOperand(0)) &&
15373 X86::isZeroNode(N->getOperand(1)) &&
15374 // We don't have a good way to replace an EFLAGS use, so only do this when
15375 // dead right now.
15376 SDValue(N, 1).use_empty()) {
15377 DebugLoc DL = N->getDebugLoc();
15378 EVT VT = N->getValueType(0);
15379 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
15380 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
15381 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
15382 DAG.getConstant(X86::COND_B,MVT::i8),
15383 N->getOperand(2)),
15384 DAG.getConstant(1, VT));
15385 return DCI.CombineTo(N, Res1, CarryOut);
15386 }
15387
15388 return SDValue();
15389}
15390
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015391// fold (add Y, (sete X, 0)) -> adc 0, Y
15392// (add Y, (setne X, 0)) -> sbb -1, Y
15393// (sub (sete X, 0), Y) -> sbb 0, Y
15394// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015395static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015396 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015397
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015398 // Look through ZExts.
15399 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15400 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15401 return SDValue();
15402
15403 SDValue SetCC = Ext.getOperand(0);
15404 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15405 return SDValue();
15406
15407 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15408 if (CC != X86::COND_E && CC != X86::COND_NE)
15409 return SDValue();
15410
15411 SDValue Cmp = SetCC.getOperand(1);
15412 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015413 !X86::isZeroNode(Cmp.getOperand(1)) ||
15414 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015415 return SDValue();
15416
15417 SDValue CmpOp0 = Cmp.getOperand(0);
15418 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15419 DAG.getConstant(1, CmpOp0.getValueType()));
15420
15421 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15422 if (CC == X86::COND_NE)
15423 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15424 DL, OtherVal.getValueType(), OtherVal,
15425 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15426 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15427 DL, OtherVal.getValueType(), OtherVal,
15428 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15429}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015430
Craig Topper54f952a2011-11-19 09:02:40 +000015431/// PerformADDCombine - Do target-specific dag combines on integer adds.
15432static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15433 const X86Subtarget *Subtarget) {
15434 EVT VT = N->getValueType(0);
15435 SDValue Op0 = N->getOperand(0);
15436 SDValue Op1 = N->getOperand(1);
15437
15438 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015439 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015440 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015441 isHorizontalBinOp(Op0, Op1, true))
15442 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15443
15444 return OptimizeConditionalInDecrement(N, DAG);
15445}
15446
15447static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15448 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015449 SDValue Op0 = N->getOperand(0);
15450 SDValue Op1 = N->getOperand(1);
15451
15452 // X86 can't encode an immediate LHS of a sub. See if we can push the
15453 // negation into a preceding instruction.
15454 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015455 // If the RHS of the sub is a XOR with one use and a constant, invert the
15456 // immediate. Then add one to the LHS of the sub so we can turn
15457 // X-Y -> X+~Y+1, saving one register.
15458 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15459 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015460 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015461 EVT VT = Op0.getValueType();
15462 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15463 Op1.getOperand(0),
15464 DAG.getConstant(~XorC, VT));
15465 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015466 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015467 }
15468 }
15469
Craig Topper54f952a2011-11-19 09:02:40 +000015470 // Try to synthesize horizontal adds from adds of shuffles.
15471 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015472 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015473 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15474 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015475 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15476
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015477 return OptimizeConditionalInDecrement(N, DAG);
15478}
15479
Dan Gohman475871a2008-07-27 21:46:04 +000015480SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015481 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015482 SelectionDAG &DAG = DCI.DAG;
15483 switch (N->getOpcode()) {
15484 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015485 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015486 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015487 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015488 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015489 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015490 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15491 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015492 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015493 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015494 case ISD::SHL:
15495 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015496 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015497 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015498 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015499 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000015500 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015501 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Craig Topper7fd5e162012-04-24 06:02:29 +000015502 case ISD::UINT_TO_FP: return PerformUINT_TO_FPCombine(N, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015503 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Craig Topper7fd5e162012-04-24 06:02:29 +000015504 case ISD::FP_TO_SINT: return PerformFP_TO_SINTCombine(N, DAG);
Duncan Sands17470be2011-09-22 20:15:48 +000015505 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15506 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015507 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015508 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15509 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015510 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015511 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000015512 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000015513 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015514 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015515 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000015516 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015517 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015518 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015519 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015520 case X86ISD::UNPCKH:
15521 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015522 case X86ISD::MOVHLPS:
15523 case X86ISD::MOVLHPS:
15524 case X86ISD::PSHUFD:
15525 case X86ISD::PSHUFHW:
15526 case X86ISD::PSHUFLW:
15527 case X86ISD::MOVSS:
15528 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015529 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015530 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015531 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000015532 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015533 }
15534
Dan Gohman475871a2008-07-27 21:46:04 +000015535 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015536}
15537
Evan Chenge5b51ac2010-04-17 06:13:15 +000015538/// isTypeDesirableForOp - Return true if the target has native support for
15539/// the specified value type and it is 'desirable' to use the type for the
15540/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15541/// instruction encodings are longer and some i16 instructions are slow.
15542bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15543 if (!isTypeLegal(VT))
15544 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015545 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015546 return true;
15547
15548 switch (Opc) {
15549 default:
15550 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015551 case ISD::LOAD:
15552 case ISD::SIGN_EXTEND:
15553 case ISD::ZERO_EXTEND:
15554 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015555 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015556 case ISD::SRL:
15557 case ISD::SUB:
15558 case ISD::ADD:
15559 case ISD::MUL:
15560 case ISD::AND:
15561 case ISD::OR:
15562 case ISD::XOR:
15563 return false;
15564 }
15565}
15566
15567/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015568/// beneficial for dag combiner to promote the specified node. If true, it
15569/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015570bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015571 EVT VT = Op.getValueType();
15572 if (VT != MVT::i16)
15573 return false;
15574
Evan Cheng4c26e932010-04-19 19:29:22 +000015575 bool Promote = false;
15576 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015577 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015578 default: break;
15579 case ISD::LOAD: {
15580 LoadSDNode *LD = cast<LoadSDNode>(Op);
15581 // If the non-extending load has a single use and it's not live out, then it
15582 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015583 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15584 Op.hasOneUse()*/) {
15585 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15586 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15587 // The only case where we'd want to promote LOAD (rather then it being
15588 // promoted as an operand is when it's only use is liveout.
15589 if (UI->getOpcode() != ISD::CopyToReg)
15590 return false;
15591 }
15592 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015593 Promote = true;
15594 break;
15595 }
15596 case ISD::SIGN_EXTEND:
15597 case ISD::ZERO_EXTEND:
15598 case ISD::ANY_EXTEND:
15599 Promote = true;
15600 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015601 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015602 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015603 SDValue N0 = Op.getOperand(0);
15604 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015605 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015606 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015607 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015608 break;
15609 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015610 case ISD::ADD:
15611 case ISD::MUL:
15612 case ISD::AND:
15613 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015614 case ISD::XOR:
15615 Commute = true;
15616 // fallthrough
15617 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015618 SDValue N0 = Op.getOperand(0);
15619 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015620 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015621 return false;
15622 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015623 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015624 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015625 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015626 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015627 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015628 }
15629 }
15630
15631 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015632 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015633}
15634
Evan Cheng60c07e12006-07-05 22:17:51 +000015635//===----------------------------------------------------------------------===//
15636// X86 Inline Assembly Support
15637//===----------------------------------------------------------------------===//
15638
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015639namespace {
15640 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015641 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015642 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015643
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015644 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015645 StringRef piece(*args[i]);
15646 if (!s.startswith(piece)) // Check if the piece matches.
15647 return false;
15648
15649 s = s.substr(piece.size());
15650 StringRef::size_type pos = s.find_first_not_of(" \t");
15651 if (pos == 0) // We matched a prefix.
15652 return false;
15653
15654 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015655 }
15656
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015657 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015658 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015659 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015660}
15661
Chris Lattnerb8105652009-07-20 17:51:36 +000015662bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15663 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015664
15665 std::string AsmStr = IA->getAsmString();
15666
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015667 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15668 if (!Ty || Ty->getBitWidth() % 16 != 0)
15669 return false;
15670
Chris Lattnerb8105652009-07-20 17:51:36 +000015671 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015672 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015673 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015674
15675 switch (AsmPieces.size()) {
15676 default: return false;
15677 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015678 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015679 // we will turn this bswap into something that will be lowered to logical
15680 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15681 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015682 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015683 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15684 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15685 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15686 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15687 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15688 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015689 // No need to check constraints, nothing other than the equivalent of
15690 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015691 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015692 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015693
Chris Lattnerb8105652009-07-20 17:51:36 +000015694 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015695 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015696 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015697 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15698 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015699 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015700 const std::string &ConstraintsStr = IA->getConstraintString();
15701 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015702 std::sort(AsmPieces.begin(), AsmPieces.end());
15703 if (AsmPieces.size() == 4 &&
15704 AsmPieces[0] == "~{cc}" &&
15705 AsmPieces[1] == "~{dirflag}" &&
15706 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015707 AsmPieces[3] == "~{fpsr}")
15708 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015709 }
15710 break;
15711 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015712 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015713 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015714 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15715 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15716 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015717 AsmPieces.clear();
15718 const std::string &ConstraintsStr = IA->getConstraintString();
15719 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15720 std::sort(AsmPieces.begin(), AsmPieces.end());
15721 if (AsmPieces.size() == 4 &&
15722 AsmPieces[0] == "~{cc}" &&
15723 AsmPieces[1] == "~{dirflag}" &&
15724 AsmPieces[2] == "~{flags}" &&
15725 AsmPieces[3] == "~{fpsr}")
15726 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015727 }
Evan Cheng55d42002011-01-08 01:24:27 +000015728
15729 if (CI->getType()->isIntegerTy(64)) {
15730 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15731 if (Constraints.size() >= 2 &&
15732 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15733 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15734 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015735 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15736 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15737 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015738 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015739 }
15740 }
15741 break;
15742 }
15743 return false;
15744}
15745
15746
15747
Chris Lattnerf4dff842006-07-11 02:54:03 +000015748/// getConstraintType - Given a constraint letter, return the type of
15749/// constraint it is for this target.
15750X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015751X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15752 if (Constraint.size() == 1) {
15753 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015754 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015755 case 'q':
15756 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015757 case 'f':
15758 case 't':
15759 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015760 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015761 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015762 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015763 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015764 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015765 case 'a':
15766 case 'b':
15767 case 'c':
15768 case 'd':
15769 case 'S':
15770 case 'D':
15771 case 'A':
15772 return C_Register;
15773 case 'I':
15774 case 'J':
15775 case 'K':
15776 case 'L':
15777 case 'M':
15778 case 'N':
15779 case 'G':
15780 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015781 case 'e':
15782 case 'Z':
15783 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015784 default:
15785 break;
15786 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015787 }
Chris Lattner4234f572007-03-25 02:14:49 +000015788 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015789}
15790
John Thompson44ab89e2010-10-29 17:29:13 +000015791/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015792/// This object must already have been set up with the operand type
15793/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015794TargetLowering::ConstraintWeight
15795 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015796 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015797 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015798 Value *CallOperandVal = info.CallOperandVal;
15799 // If we don't have a value, we can't do a match,
15800 // but allow it at the lowest weight.
15801 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015802 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015803 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015804 // Look at the constraint type.
15805 switch (*constraint) {
15806 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015807 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15808 case 'R':
15809 case 'q':
15810 case 'Q':
15811 case 'a':
15812 case 'b':
15813 case 'c':
15814 case 'd':
15815 case 'S':
15816 case 'D':
15817 case 'A':
15818 if (CallOperandVal->getType()->isIntegerTy())
15819 weight = CW_SpecificReg;
15820 break;
15821 case 'f':
15822 case 't':
15823 case 'u':
15824 if (type->isFloatingPointTy())
15825 weight = CW_SpecificReg;
15826 break;
15827 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015828 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015829 weight = CW_SpecificReg;
15830 break;
15831 case 'x':
15832 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015833 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015834 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015835 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015836 break;
15837 case 'I':
15838 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15839 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015840 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015841 }
15842 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015843 case 'J':
15844 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15845 if (C->getZExtValue() <= 63)
15846 weight = CW_Constant;
15847 }
15848 break;
15849 case 'K':
15850 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15851 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15852 weight = CW_Constant;
15853 }
15854 break;
15855 case 'L':
15856 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15857 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15858 weight = CW_Constant;
15859 }
15860 break;
15861 case 'M':
15862 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15863 if (C->getZExtValue() <= 3)
15864 weight = CW_Constant;
15865 }
15866 break;
15867 case 'N':
15868 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15869 if (C->getZExtValue() <= 0xff)
15870 weight = CW_Constant;
15871 }
15872 break;
15873 case 'G':
15874 case 'C':
15875 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15876 weight = CW_Constant;
15877 }
15878 break;
15879 case 'e':
15880 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15881 if ((C->getSExtValue() >= -0x80000000LL) &&
15882 (C->getSExtValue() <= 0x7fffffffLL))
15883 weight = CW_Constant;
15884 }
15885 break;
15886 case 'Z':
15887 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15888 if (C->getZExtValue() <= 0xffffffff)
15889 weight = CW_Constant;
15890 }
15891 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015892 }
15893 return weight;
15894}
15895
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015896/// LowerXConstraint - try to replace an X constraint, which matches anything,
15897/// with another that has more specific requirements based on the type of the
15898/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015899const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015900LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015901 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15902 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015903 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015904 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015905 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015906 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015907 return "x";
15908 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015909
Chris Lattner5e764232008-04-26 23:02:14 +000015910 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015911}
15912
Chris Lattner48884cd2007-08-25 00:47:38 +000015913/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15914/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015915void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015916 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015917 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015918 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015919 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015920
Eric Christopher100c8332011-06-02 23:16:42 +000015921 // Only support length 1 constraints for now.
15922 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015923
Eric Christopher100c8332011-06-02 23:16:42 +000015924 char ConstraintLetter = Constraint[0];
15925 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015926 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015927 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015928 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015929 if (C->getZExtValue() <= 31) {
15930 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015931 break;
15932 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015933 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015934 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015935 case 'J':
15936 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015937 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015938 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15939 break;
15940 }
15941 }
15942 return;
15943 case 'K':
15944 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015945 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015946 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15947 break;
15948 }
15949 }
15950 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015951 case 'N':
15952 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015953 if (C->getZExtValue() <= 255) {
15954 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015955 break;
15956 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015957 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015958 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015959 case 'e': {
15960 // 32-bit signed value
15961 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015962 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15963 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015964 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015965 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015966 break;
15967 }
15968 // FIXME gcc accepts some relocatable values here too, but only in certain
15969 // memory models; it's complicated.
15970 }
15971 return;
15972 }
15973 case 'Z': {
15974 // 32-bit unsigned value
15975 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015976 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15977 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015978 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15979 break;
15980 }
15981 }
15982 // FIXME gcc accepts some relocatable values here too, but only in certain
15983 // memory models; it's complicated.
15984 return;
15985 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015986 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015987 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015988 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015989 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015990 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015991 break;
15992 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015993
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015994 // In any sort of PIC mode addresses need to be computed at runtime by
15995 // adding in a register or some sort of table lookup. These can't
15996 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015997 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015998 return;
15999
Chris Lattnerdc43a882007-05-03 16:52:29 +000016000 // If we are in non-pic codegen mode, we allow the address of a global (with
16001 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000016002 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016003 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000016004
Chris Lattner49921962009-05-08 18:23:14 +000016005 // Match either (GA), (GA+C), (GA+C1+C2), etc.
16006 while (1) {
16007 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
16008 Offset += GA->getOffset();
16009 break;
16010 } else if (Op.getOpcode() == ISD::ADD) {
16011 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16012 Offset += C->getZExtValue();
16013 Op = Op.getOperand(0);
16014 continue;
16015 }
16016 } else if (Op.getOpcode() == ISD::SUB) {
16017 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
16018 Offset += -C->getZExtValue();
16019 Op = Op.getOperand(0);
16020 continue;
16021 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016022 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016023
Chris Lattner49921962009-05-08 18:23:14 +000016024 // Otherwise, this isn't something we can handle, reject it.
16025 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000016026 }
Eric Christopherfd179292009-08-27 18:07:15 +000016027
Dan Gohman46510a72010-04-15 01:51:59 +000016028 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016029 // If we require an extra load to get this address, as in PIC mode, we
16030 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000016031 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
16032 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000016033 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000016034
Devang Patel0d881da2010-07-06 22:08:15 +000016035 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
16036 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000016037 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016038 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000016039 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016040
Gabor Greifba36cb52008-08-28 21:40:38 +000016041 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000016042 Ops.push_back(Result);
16043 return;
16044 }
Dale Johannesen1784d162010-06-25 21:55:36 +000016045 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000016046}
16047
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016048std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000016049X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000016050 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000016051 // First, see if this is a constraint that directly corresponds to an LLVM
16052 // register class.
16053 if (Constraint.size() == 1) {
16054 // GCC Constraint Letters
16055 switch (Constraint[0]) {
16056 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000016057 // TODO: Slight differences here in allocation order and leaving
16058 // RIP in the class. Do they matter any more here than they do
16059 // in the normal allocation?
16060 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
16061 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000016062 if (VT == MVT::i32 || VT == MVT::f32)
16063 return std::make_pair(0U, &X86::GR32RegClass);
16064 if (VT == MVT::i16)
16065 return std::make_pair(0U, &X86::GR16RegClass);
16066 if (VT == MVT::i8 || VT == MVT::i1)
16067 return std::make_pair(0U, &X86::GR8RegClass);
16068 if (VT == MVT::i64 || VT == MVT::f64)
16069 return std::make_pair(0U, &X86::GR64RegClass);
16070 break;
Eric Christopherd176af82011-06-29 17:23:50 +000016071 }
16072 // 32-bit fallthrough
16073 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000016074 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000016075 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
16076 if (VT == MVT::i16)
16077 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
16078 if (VT == MVT::i8 || VT == MVT::i1)
16079 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
16080 if (VT == MVT::i64)
16081 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000016082 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016083 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000016084 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016085 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016086 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016087 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016088 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000016089 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016090 return std::make_pair(0U, &X86::GR32RegClass);
16091 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016092 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000016093 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000016094 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016095 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000016096 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000016097 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000016098 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
16099 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000016100 case 'f': // FP Stack registers.
16101 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
16102 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000016103 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016104 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016105 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000016106 return std::make_pair(0U, &X86::RFP64RegClass);
16107 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000016108 case 'y': // MMX_REGS if MMX allowed.
16109 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000016110 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016111 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016112 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000016113 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000016114 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000016115 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000016116
Owen Anderson825b72b2009-08-11 20:47:22 +000016117 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000016118 default: break;
16119 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016120 case MVT::f32:
16121 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000016122 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000016123 case MVT::f64:
16124 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000016125 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016126 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000016127 case MVT::v16i8:
16128 case MVT::v8i16:
16129 case MVT::v4i32:
16130 case MVT::v2i64:
16131 case MVT::v4f32:
16132 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000016133 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000016134 // AVX types.
16135 case MVT::v32i8:
16136 case MVT::v16i16:
16137 case MVT::v8i32:
16138 case MVT::v4i64:
16139 case MVT::v8f32:
16140 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000016141 return std::make_pair(0U, &X86::VR256RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000016142 }
Chris Lattnerad043e82007-04-09 05:11:28 +000016143 break;
16144 }
16145 }
Scott Michelfdc40a02009-02-17 22:15:04 +000016146
Chris Lattnerf76d1802006-07-31 23:26:50 +000016147 // Use the default implementation in TargetLowering to convert the register
16148 // constraint into a member of a register class.
16149 std::pair<unsigned, const TargetRegisterClass*> Res;
16150 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000016151
16152 // Not found as a standard register?
16153 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016154 // Map st(0) -> st(7) -> ST0
16155 if (Constraint.size() == 7 && Constraint[0] == '{' &&
16156 tolower(Constraint[1]) == 's' &&
16157 tolower(Constraint[2]) == 't' &&
16158 Constraint[3] == '(' &&
16159 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
16160 Constraint[5] == ')' &&
16161 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000016162
Chris Lattner56d77c72009-09-13 22:41:48 +000016163 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000016164 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016165 return Res;
16166 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016167
Chris Lattner56d77c72009-09-13 22:41:48 +000016168 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016169 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000016170 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000016171 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016172 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000016173 }
Chris Lattner56d77c72009-09-13 22:41:48 +000016174
16175 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000016176 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000016177 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000016178 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016179 return Res;
16180 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000016181
Dale Johannesen330169f2008-11-13 21:52:36 +000016182 // 'A' means EAX + EDX.
16183 if (Constraint == "A") {
16184 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000016185 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000016186 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000016187 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000016188 return Res;
16189 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016190
Chris Lattnerf76d1802006-07-31 23:26:50 +000016191 // Otherwise, check to see if this is a register class of the wrong value
16192 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
16193 // turn into {ax},{dx}.
16194 if (Res.second->hasType(VT))
16195 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016196
Chris Lattnerf76d1802006-07-31 23:26:50 +000016197 // All of the single-register GCC register classes map their values onto
16198 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
16199 // really want an 8-bit or 32-bit register, map to the appropriate register
16200 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000016201 if (Res.second == &X86::GR16RegClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000016202 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016203 unsigned DestReg = 0;
16204 switch (Res.first) {
16205 default: break;
16206 case X86::AX: DestReg = X86::AL; break;
16207 case X86::DX: DestReg = X86::DL; break;
16208 case X86::CX: DestReg = X86::CL; break;
16209 case X86::BX: DestReg = X86::BL; break;
16210 }
16211 if (DestReg) {
16212 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016213 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016214 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016215 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016216 unsigned DestReg = 0;
16217 switch (Res.first) {
16218 default: break;
16219 case X86::AX: DestReg = X86::EAX; break;
16220 case X86::DX: DestReg = X86::EDX; break;
16221 case X86::CX: DestReg = X86::ECX; break;
16222 case X86::BX: DestReg = X86::EBX; break;
16223 case X86::SI: DestReg = X86::ESI; break;
16224 case X86::DI: DestReg = X86::EDI; break;
16225 case X86::BP: DestReg = X86::EBP; break;
16226 case X86::SP: DestReg = X86::ESP; break;
16227 }
16228 if (DestReg) {
16229 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016230 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016231 }
Owen Anderson825b72b2009-08-11 20:47:22 +000016232 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016233 unsigned DestReg = 0;
16234 switch (Res.first) {
16235 default: break;
16236 case X86::AX: DestReg = X86::RAX; break;
16237 case X86::DX: DestReg = X86::RDX; break;
16238 case X86::CX: DestReg = X86::RCX; break;
16239 case X86::BX: DestReg = X86::RBX; break;
16240 case X86::SI: DestReg = X86::RSI; break;
16241 case X86::DI: DestReg = X86::RDI; break;
16242 case X86::BP: DestReg = X86::RBP; break;
16243 case X86::SP: DestReg = X86::RSP; break;
16244 }
16245 if (DestReg) {
16246 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000016247 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000016248 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000016249 }
Craig Topperc9099502012-04-20 06:31:50 +000016250 } else if (Res.second == &X86::FR32RegClass ||
16251 Res.second == &X86::FR64RegClass ||
16252 Res.second == &X86::VR128RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000016253 // Handle references to XMM physical registers that got mapped into the
16254 // wrong class. This can happen with constraints like {xmm0} where the
16255 // target independent register mapper will just pick the first match it can
16256 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000016257
16258 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000016259 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016260 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000016261 Res.second = &X86::FR64RegClass;
16262 else if (X86::VR128RegClass.hasType(VT))
16263 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000016264 else if (X86::VR256RegClass.hasType(VT))
16265 Res.second = &X86::VR256RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000016266 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016267
Chris Lattnerf76d1802006-07-31 23:26:50 +000016268 return Res;
16269}