blob: 7222754fbebf1d183e79407b62e1a9f93f1b58c8 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000017#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000019#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000021#include "X86TargetObjectFile.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000022#include "llvm/ADT/SmallSet.h"
23#include "llvm/ADT/Statistic.h"
24#include "llvm/ADT/StringExtras.h"
25#include "llvm/ADT/VariadicFunction.h"
Evan Cheng55d42002011-01-08 01:24:27 +000026#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000028#include "llvm/CodeGen/MachineFunction.h"
29#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000030#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000031#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000033#include "llvm/IR/CallingConv.h"
34#include "llvm/IR/Constants.h"
35#include "llvm/IR/DerivedTypes.h"
36#include "llvm/IR/Function.h"
37#include "llvm/IR/GlobalAlias.h"
38#include "llvm/IR/GlobalVariable.h"
39#include "llvm/IR/Instructions.h"
40#include "llvm/IR/Intrinsics.h"
41#include "llvm/IR/LLVMContext.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000042#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000043#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000044#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/MC/MCSymbol.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Joerg Sonnenberger78cab942012-08-10 10:53:56 +000052#include <cctype>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000053using namespace llvm;
54
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Evan Cheng10e86422008-04-25 19:11:04 +000057// Forward declarations.
Andrew Trickac6d9be2013-05-25 02:42:55 +000058static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000059 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000060
Elena Demikhovsky83952512013-07-31 11:35:14 +000061static SDValue ExtractSubVector(SDValue Vec, unsigned IdxVal,
62 SelectionDAG &DAG, SDLoc dl,
63 unsigned vectorWidth) {
64 assert((vectorWidth == 128 || vectorWidth == 256) &&
65 "Unsupported vector width");
David Greenea5f26012011-02-07 19:36:54 +000066 EVT VT = Vec.getValueType();
David Greenea5f26012011-02-07 19:36:54 +000067 EVT ElVT = VT.getVectorElementType();
Elena Demikhovsky83952512013-07-31 11:35:14 +000068 unsigned Factor = VT.getSizeInBits()/vectorWidth;
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000069 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
70 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000071
72 // Extract from UNDEF is UNDEF.
73 if (Vec.getOpcode() == ISD::UNDEF)
Craig Topper767b4f62012-04-22 19:29:34 +000074 return DAG.getUNDEF(ResultVT);
David Greenea5f26012011-02-07 19:36:54 +000075
Elena Demikhovsky83952512013-07-31 11:35:14 +000076 // Extract the relevant vectorWidth bits. Generate an EXTRACT_SUBVECTOR
77 unsigned ElemsPerChunk = vectorWidth / ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +000078
Elena Demikhovsky83952512013-07-31 11:35:14 +000079 // This is the index of the first element of the vectorWidth-bit chunk
Craig Topperb14940a2012-04-22 20:55:18 +000080 // we want.
Elena Demikhovsky83952512013-07-31 11:35:14 +000081 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / vectorWidth)
Craig Topperb14940a2012-04-22 20:55:18 +000082 * ElemsPerChunk);
David Greenea5f26012011-02-07 19:36:54 +000083
Benjamin Kramer02c2ecf2013-03-07 18:48:40 +000084 // If the input is a buildvector just emit a smaller one.
85 if (Vec.getOpcode() == ISD::BUILD_VECTOR)
86 return DAG.getNode(ISD::BUILD_VECTOR, dl, ResultVT,
87 Vec->op_begin()+NormalizedIdxVal, ElemsPerChunk);
88
Craig Topperb8d9da12012-09-06 06:09:01 +000089 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
Craig Topperb14940a2012-04-22 20:55:18 +000090 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
91 VecIdx);
David Greenea5f26012011-02-07 19:36:54 +000092
Craig Topperb14940a2012-04-22 20:55:18 +000093 return Result;
Elena Demikhovsky83952512013-07-31 11:35:14 +000094
95}
96/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
97/// sets things up to match to an AVX VEXTRACTF128 / VEXTRACTI128
98/// or AVX-512 VEXTRACTF32x4 / VEXTRACTI32x4
99/// instructions or a simple subregister reference. Idx is an index in the
100/// 128 bits we want. It need not be aligned to a 128-bit bounday. That makes
101/// lowering EXTRACT_VECTOR_ELT operations easier.
102static SDValue Extract128BitVector(SDValue Vec, unsigned IdxVal,
103 SelectionDAG &DAG, SDLoc dl) {
Elena Demikhovsky093043c2013-07-31 12:03:08 +0000104 assert((Vec.getValueType().is256BitVector() ||
105 Vec.getValueType().is512BitVector()) && "Unexpected vector size!");
Elena Demikhovsky83952512013-07-31 11:35:14 +0000106 return ExtractSubVector(Vec, IdxVal, DAG, dl, 128);
David Greenea5f26012011-02-07 19:36:54 +0000107}
108
Elena Demikhovsky83952512013-07-31 11:35:14 +0000109/// Generate a DAG to grab 256-bits from a 512-bit vector.
110static SDValue Extract256BitVector(SDValue Vec, unsigned IdxVal,
111 SelectionDAG &DAG, SDLoc dl) {
112 assert(Vec.getValueType().is512BitVector() && "Unexpected vector size!");
113 return ExtractSubVector(Vec, IdxVal, DAG, dl, 256);
114}
115
116static SDValue InsertSubVector(SDValue Result, SDValue Vec,
117 unsigned IdxVal, SelectionDAG &DAG,
118 SDLoc dl, unsigned vectorWidth) {
119 assert((vectorWidth == 128 || vectorWidth == 256) &&
120 "Unsupported vector width");
121 // Inserting UNDEF is Result
122 if (Vec.getOpcode() == ISD::UNDEF)
123 return Result;
124 EVT VT = Vec.getValueType();
125 EVT ElVT = VT.getVectorElementType();
126 EVT ResultVT = Result.getValueType();
127
128 // Insert the relevant vectorWidth bits.
129 unsigned ElemsPerChunk = vectorWidth/ElVT.getSizeInBits();
130
131 // This is the index of the first element of the vectorWidth-bit chunk
132 // we want.
133 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/vectorWidth)
134 * ElemsPerChunk);
135
136 SDValue VecIdx = DAG.getIntPtrConstant(NormalizedIdxVal);
137 return DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
138 VecIdx);
139}
David Greenea5f26012011-02-07 19:36:54 +0000140/// Generate a DAG to put 128-bits into a vector > 128 bits. This
Elena Demikhovsky83952512013-07-31 11:35:14 +0000141/// sets things up to match to an AVX VINSERTF128/VINSERTI128 or
142/// AVX-512 VINSERTF32x4/VINSERTI32x4 instructions or a
David Greene6b381262011-02-09 15:32:06 +0000143/// simple superregister reference. Idx is an index in the 128 bits
144/// we want. It need not be aligned to a 128-bit bounday. That makes
145/// lowering INSERT_VECTOR_ELT operations easier.
Craig Topperb14940a2012-04-22 20:55:18 +0000146static SDValue Insert128BitVector(SDValue Result, SDValue Vec,
147 unsigned IdxVal, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000148 SDLoc dl) {
Elena Demikhovsky83952512013-07-31 11:35:14 +0000149 assert(Vec.getValueType().is128BitVector() && "Unexpected vector size!");
150 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 128);
151}
Craig Topper703c38b2012-06-20 05:39:26 +0000152
Elena Demikhovsky83952512013-07-31 11:35:14 +0000153static SDValue Insert256BitVector(SDValue Result, SDValue Vec,
154 unsigned IdxVal, SelectionDAG &DAG,
155 SDLoc dl) {
156 assert(Vec.getValueType().is256BitVector() && "Unexpected vector size!");
157 return InsertSubVector(Result, Vec, IdxVal, DAG, dl, 256);
David Greenea5f26012011-02-07 19:36:54 +0000158}
159
Craig Topper4c7972d2012-04-22 18:15:59 +0000160/// Concat two 128-bit vectors into a 256 bit vector using VINSERTF128
161/// instructions. This is used because creating CONCAT_VECTOR nodes of
162/// BUILD_VECTORS returns a larger BUILD_VECTOR while we're trying to lower
163/// large BUILD_VECTORS.
164static SDValue Concat128BitVectors(SDValue V1, SDValue V2, EVT VT,
165 unsigned NumElems, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +0000166 SDLoc dl) {
Craig Topperb14940a2012-04-22 20:55:18 +0000167 SDValue V = Insert128BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
168 return Insert128BitVector(V, V2, NumElems/2, DAG, dl);
Craig Topper4c7972d2012-04-22 18:15:59 +0000169}
170
Elena Demikhovsky83952512013-07-31 11:35:14 +0000171static SDValue Concat256BitVectors(SDValue V1, SDValue V2, EVT VT,
172 unsigned NumElems, SelectionDAG &DAG,
173 SDLoc dl) {
174 SDValue V = Insert256BitVector(DAG.getUNDEF(VT), V1, 0, DAG, dl);
175 return Insert256BitVector(V, V2, NumElems/2, DAG, dl);
176}
177
Chris Lattnerf0144122009-07-28 03:13:23 +0000178static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000179 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
180 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000181
Evan Cheng2bffee22011-02-01 01:14:13 +0000182 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000183 if (is64Bit)
Bill Wendlinga44489d2012-06-26 10:05:06 +0000184 return new X86_64MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000185 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000186 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000187
Rafael Espindolad6b43a32012-06-19 00:48:28 +0000188 if (Subtarget->isTargetLinux())
189 return new X86LinuxTargetObjectFile();
Evan Cheng203576a2011-07-20 19:50:42 +0000190 if (Subtarget->isTargetELF())
191 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000192 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000193 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000194 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000195}
196
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000197X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000198 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000199 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000200 X86ScalarSSEf64 = Subtarget->hasSSE2();
201 X86ScalarSSEf32 = Subtarget->hasSSE1();
Micah Villmow3574eca2012-10-08 16:38:25 +0000202 TD = getDataLayout();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000203
Bill Wendling13bbe1f2013-04-05 21:52:40 +0000204 resetOperationActions();
205}
206
207void X86TargetLowering::resetOperationActions() {
208 const TargetMachine &TM = getTargetMachine();
209 static bool FirstTimeThrough = true;
210
211 // If none of the target options have changed, then we don't need to reset the
212 // operation actions.
213 if (!FirstTimeThrough && TO == TM.Options) return;
214
215 if (!FirstTimeThrough) {
216 // Reinitialize the actions.
217 initActions();
218 FirstTimeThrough = false;
219 }
220
221 TO = TM.Options;
222
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223 // Set up the TargetLowering object.
Craig Topper9e401f22012-04-21 18:58:38 +0000224 static const MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000225
226 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000227 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000228 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
229 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000230
Eric Christopherde5e1012011-03-11 01:05:58 +0000231 // For 64-bit since we have so many registers use the ILP scheduler, for
232 // 32-bit code use the register pressure specific scheduling.
Preston Gurdc0f0a932012-05-02 22:02:02 +0000233 // For Atom, always use ILP scheduling.
Chad Rosiera20e1e72012-08-01 18:39:17 +0000234 if (Subtarget->isAtom())
Eric Christopherde5e1012011-03-11 01:05:58 +0000235 setSchedulingPreference(Sched::ILP);
Preston Gurdc0f0a932012-05-02 22:02:02 +0000236 else if (Subtarget->is64Bit())
237 setSchedulingPreference(Sched::ILP);
Eric Christopherde5e1012011-03-11 01:05:58 +0000238 else
239 setSchedulingPreference(Sched::RegPressure);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +0000240 const X86RegisterInfo *RegInfo =
241 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +0000242 setStackPointerRegisterToSaveRestore(RegInfo->getStackRegister());
Evan Cheng714554d2006-03-16 21:47:42 +0000243
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000244 // Bypass expensive divides on Atom when compiling with O2
245 if (Subtarget->hasSlowDivide() && TM.getOptLevel() >= CodeGenOpt::Default) {
Preston Gurd8d662b52012-10-04 21:33:40 +0000246 addBypassSlowDiv(32, 8);
Preston Gurd9a2cfff2013-03-04 18:13:57 +0000247 if (Subtarget->is64Bit())
248 addBypassSlowDiv(64, 16);
249 }
Preston Gurd2e2efd92012-09-04 18:22:17 +0000250
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000251 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000252 // Setup Windows compiler runtime calls.
253 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000254 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000255 setLibcallName(RTLIB::SREM_I64, "_allrem");
256 setLibcallName(RTLIB::UREM_I64, "_aullrem");
257 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000258 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000259 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000260 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
261 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
262 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000263
264 // The _ftol2 runtime function has an unusual calling conv, which
265 // is modeled by a special pseudo-instruction.
266 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
267 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
268 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
269 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000270 }
271
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000272 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000273 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000274 setUseUnderscoreSetJmp(false);
275 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000276 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000277 // MS runtime is weird: it exports _setjmp, but longjmp!
278 setUseUnderscoreSetJmp(true);
279 setUseUnderscoreLongJmp(false);
280 } else {
281 setUseUnderscoreSetJmp(true);
282 setUseUnderscoreLongJmp(true);
283 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000284
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000285 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000286 addRegisterClass(MVT::i8, &X86::GR8RegClass);
287 addRegisterClass(MVT::i16, &X86::GR16RegClass);
288 addRegisterClass(MVT::i32, &X86::GR32RegClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000289 if (Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +0000290 addRegisterClass(MVT::i64, &X86::GR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000291
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000293
Scott Michelfdc40a02009-02-17 22:15:04 +0000294 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000296 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000298 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
300 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000301
302 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
304 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
305 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
306 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000309
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
311 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
313 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
314 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000315
Evan Cheng25ab6902006-09-08 06:48:29 +0000316 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000318 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000319 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000320 // We have an algorithm for SSE2->double, and we turn this into a
321 // 64-bit FILD followed by conditional FADD for other targets.
322 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000323 // We have an algorithm for SSE2, and we turn this into a 64-bit
324 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000325 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000326 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000327
328 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
329 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
331 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000332
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000333 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000334 // SSE has no i16 to fp conversion, only i32
335 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000337 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000339 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
341 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000342 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000343 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
345 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000346 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000347
Dale Johannesen73328d12007-09-19 23:55:34 +0000348 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
349 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
351 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000352
Evan Cheng02568ff2006-01-30 22:13:22 +0000353 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
354 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
356 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000357
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000358 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000360 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000362 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
364 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000365 }
366
367 // Handle FP_TO_UINT by promoting the destination to a larger signed
368 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
370 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
371 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000372
Evan Cheng25ab6902006-09-08 06:48:29 +0000373 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
375 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000376 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000377 // Since AVX is a superset of SSE3, only check for SSE here.
378 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000379 // Expand FP_TO_UINT into a select.
380 // FIXME: We would like to use a Custom expander here eventually to do
381 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000383 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000384 // With SSE3 we can use fisttpll to convert to a signed i64; without
385 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000387 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000388
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000389 if (isTargetFTOL()) {
390 // Use the _ftol2 runtime function, which has a pseudo-instruction
391 // to handle its weird calling convention.
392 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
393 }
394
Chris Lattner399610a2006-12-05 18:22:22 +0000395 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000396 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000397 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
398 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000399 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000400 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000401 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000402 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000403 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000404 }
Chris Lattner21f66852005-12-23 05:15:23 +0000405
Dan Gohmanb00ee212008-02-18 19:34:53 +0000406 // Scalar integer divide and remainder are lowered to use operations that
407 // produce two results, to match the available instructions. This exposes
408 // the two-result form to trivial CSE, which is able to combine x/y and x%y
409 // into a single instruction.
410 //
411 // Scalar integer multiply-high is also lowered to use two-result
412 // operations, to match the available instructions. However, plain multiply
413 // (low) operations are left as Legal, as there are single-result
414 // instructions for this in x86. Using the two-result multiply instructions
415 // when both high and low results are needed must be arranged by dagcombine.
Craig Topper9e401f22012-04-21 18:58:38 +0000416 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000417 MVT VT = IntVTs[i];
418 setOperationAction(ISD::MULHS, VT, Expand);
419 setOperationAction(ISD::MULHU, VT, Expand);
420 setOperationAction(ISD::SDIV, VT, Expand);
421 setOperationAction(ISD::UDIV, VT, Expand);
422 setOperationAction(ISD::SREM, VT, Expand);
423 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000424
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000425 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000426 setOperationAction(ISD::ADDC, VT, Custom);
427 setOperationAction(ISD::ADDE, VT, Custom);
428 setOperationAction(ISD::SUBC, VT, Custom);
429 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000430 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000431
Owen Anderson825b72b2009-08-11 20:47:22 +0000432 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
433 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Tom Stellard3ef53832013-03-08 15:36:57 +0000434 setOperationAction(ISD::BR_CC , MVT::f32, Expand);
435 setOperationAction(ISD::BR_CC , MVT::f64, Expand);
436 setOperationAction(ISD::BR_CC , MVT::f80, Expand);
437 setOperationAction(ISD::BR_CC , MVT::i8, Expand);
438 setOperationAction(ISD::BR_CC , MVT::i16, Expand);
439 setOperationAction(ISD::BR_CC , MVT::i32, Expand);
440 setOperationAction(ISD::BR_CC , MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000442 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
444 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
445 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
446 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
447 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
448 setOperationAction(ISD::FREM , MVT::f32 , Expand);
449 setOperationAction(ISD::FREM , MVT::f64 , Expand);
450 setOperationAction(ISD::FREM , MVT::f80 , Expand);
451 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000452
Chandler Carruth77821022011-12-24 12:12:34 +0000453 // Promote the i8 variants and force them on up to i32 which has a shorter
454 // encoding.
455 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
456 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
457 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
458 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000459 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000460 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
461 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
462 if (Subtarget->is64Bit())
463 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000464 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000465 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
466 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
467 if (Subtarget->is64Bit())
468 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
469 }
Craig Topper37f21672011-10-11 06:44:02 +0000470
471 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000472 // When promoting the i8 variants, force them to i32 for a shorter
473 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000474 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000475 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
476 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
477 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000478 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
479 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
480 if (Subtarget->is64Bit())
481 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000482 } else {
483 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
484 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
485 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000486 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
487 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
488 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
489 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000490 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000491 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
492 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000493 }
494
Benjamin Kramer1292c222010-12-04 20:32:23 +0000495 if (Subtarget->hasPOPCNT()) {
496 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
497 } else {
498 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
499 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
500 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
501 if (Subtarget->is64Bit())
502 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
503 }
504
Owen Anderson825b72b2009-08-11 20:47:22 +0000505 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
506 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000507
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000508 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000509 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000510 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000511 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000512 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000513 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
514 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
515 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
516 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
517 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000518 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000519 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
520 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
521 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
522 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000523 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000525 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000526 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000527 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Hal Finkele9150472013-03-27 19:10:42 +0000528 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Michael Liao6c0e04c2012-10-15 22:39:43 +0000529 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
Michael Liao281ae5a2012-10-17 02:22:27 +0000530 // support continuation, user-level threading, and etc.. As a result, no
Michael Liao6c0e04c2012-10-15 22:39:43 +0000531 // other SjLj exception interfaces are implemented and please don't build
532 // your own exception handling based on them.
533 // LLVM/Clang supports zero-cost DWARF exception handling.
534 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
535 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000536
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000537 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000538 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
539 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
540 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
541 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000542 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
544 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000545 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
548 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
549 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
550 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000551 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000552 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000553 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
555 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
556 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000557 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000558 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
559 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
560 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000561 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000562
Craig Topper1accb7e2012-01-10 06:54:16 +0000563 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000564 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000565
Eli Friedman14648462011-07-27 22:21:52 +0000566 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000567
Mon P Wang63307c32008-05-05 19:05:59 +0000568 // Expand certain atomics
Craig Topper9e401f22012-04-21 18:58:38 +0000569 for (unsigned i = 0; i != array_lengthof(IntVTs); ++i) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000570 MVT VT = IntVTs[i];
571 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
572 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000573 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000574 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000575
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000576 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000577 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
579 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
580 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
581 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
582 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
583 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
584 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Michael Liaoe5e8f762012-09-25 18:08:13 +0000585 setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i64, Custom);
586 setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i64, Custom);
587 setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i64, Custom);
588 setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000589 }
590
Eli Friedman43f51ae2011-08-26 21:21:21 +0000591 if (Subtarget->hasCmpxchg16b()) {
592 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
593 }
594
Evan Cheng3c992d22006-03-07 02:02:57 +0000595 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000596 if (!Subtarget->isTargetDarwin() &&
597 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000598 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000600 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000601
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000602 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000603 setExceptionPointerRegister(X86::RAX);
604 setExceptionSelectorRegister(X86::RDX);
605 } else {
606 setExceptionPointerRegister(X86::EAX);
607 setExceptionSelectorRegister(X86::EDX);
608 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
610 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000611
Duncan Sands4a544a72011-09-06 13:37:06 +0000612 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
613 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Shuxin Yang970755e2012-10-19 20:11:16 +0000616 setOperationAction(ISD::DEBUGTRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000617
Nate Begemanacc398c2006-01-25 18:21:52 +0000618 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 setOperationAction(ISD::VASTART , MVT::Other, Custom);
620 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Nico Rieck944061c2013-07-29 13:07:06 +0000621 if (Subtarget->is64Bit() && !Subtarget->isTargetWin64()) {
622 // TargetInfo::X86_64ABIBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::VAARG , MVT::Other, Custom);
624 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000625 } else {
Nico Rieck944061c2013-07-29 13:07:06 +0000626 // TargetInfo::CharPtrBuiltinVaList
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 setOperationAction(ISD::VAARG , MVT::Other, Expand);
628 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000629 }
Evan Chengae642192007-03-02 23:16:35 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
632 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000633
634 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
635 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
636 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000637 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000638 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
639 MVT::i64 : MVT::i32, Custom);
640 else
641 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
642 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000643
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000644 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000645 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000647 addRegisterClass(MVT::f32, &X86::FR32RegClass);
648 addRegisterClass(MVT::f64, &X86::FR64RegClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000649
Evan Cheng223547a2006-01-31 22:28:30 +0000650 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setOperationAction(ISD::FABS , MVT::f64, Custom);
652 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000653
654 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000655 setOperationAction(ISD::FNEG , MVT::f64, Custom);
656 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000657
Evan Cheng68c47cb2007-01-05 07:55:56 +0000658 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000659 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
660 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000661
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000662 // Lower this to FGETSIGNx86 plus an AND.
663 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
664 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
665
Evan Chengd25e9e82006-02-02 00:28:23 +0000666 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000667 setOperationAction(ISD::FSIN , MVT::f64, Expand);
668 setOperationAction(ISD::FCOS , MVT::f64, Expand);
669 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
670 setOperationAction(ISD::FSIN , MVT::f32, Expand);
671 setOperationAction(ISD::FCOS , MVT::f32, Expand);
672 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000673
Chris Lattnera54aa942006-01-29 06:26:08 +0000674 // Expand FP immediates into loads from the stack, except for the special
675 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000676 addLegalFPImmediate(APFloat(+0.0)); // xorpd
677 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000678 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000679 // Use SSE for f32, x87 for f64.
680 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000681 addRegisterClass(MVT::f32, &X86::FR32RegClass);
682 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000683
684 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000686
687 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000689
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000691
692 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
694 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000695
696 // We don't support sin/cos/fmod
Evan Cheng8688a582013-01-29 02:32:37 +0000697 setOperationAction(ISD::FSIN , MVT::f32, Expand);
698 setOperationAction(ISD::FCOS , MVT::f32, Expand);
699 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000700
Nate Begemane1795842008-02-14 08:57:00 +0000701 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000702 addLegalFPImmediate(APFloat(+0.0f)); // xorps
703 addLegalFPImmediate(APFloat(+0.0)); // FLD0
704 addLegalFPImmediate(APFloat(+1.0)); // FLD1
705 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
706 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
707
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000708 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000709 setOperationAction(ISD::FSIN , MVT::f64, Expand);
710 setOperationAction(ISD::FCOS , MVT::f64, Expand);
711 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000712 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000713 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000714 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000715 // Set up the FP register classes.
Craig Topperc9099502012-04-20 06:31:50 +0000716 addRegisterClass(MVT::f64, &X86::RFP64RegClass);
717 addRegisterClass(MVT::f32, &X86::RFP32RegClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000718
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
720 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
721 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
722 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000723
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000724 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000725 setOperationAction(ISD::FSIN , MVT::f64, Expand);
726 setOperationAction(ISD::FSIN , MVT::f32, Expand);
727 setOperationAction(ISD::FCOS , MVT::f64, Expand);
728 setOperationAction(ISD::FCOS , MVT::f32, Expand);
729 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
730 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000731 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000732 addLegalFPImmediate(APFloat(+0.0)); // FLD0
733 addLegalFPImmediate(APFloat(+1.0)); // FLD1
734 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
735 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000736 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
737 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
738 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
739 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000740 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000741
Cameron Zwarich33390842011-07-08 21:39:21 +0000742 // We don't support FMA.
743 setOperationAction(ISD::FMA, MVT::f64, Expand);
744 setOperationAction(ISD::FMA, MVT::f32, Expand);
745
Dale Johannesen59a58732007-08-05 18:49:15 +0000746 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000747 if (!TM.Options.UseSoftFloat) {
Craig Topperc9099502012-04-20 06:31:50 +0000748 addRegisterClass(MVT::f80, &X86::RFP80RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
750 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000751 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000752 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000753 addLegalFPImmediate(TmpFlt); // FLD0
754 TmpFlt.changeSign();
755 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000756
757 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000758 APFloat TmpFlt2(+1.0);
759 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
760 &ignored);
761 addLegalFPImmediate(TmpFlt2); // FLD1
762 TmpFlt2.changeSign();
763 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
764 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000765
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000766 if (!TM.Options.UnsafeFPMath) {
Evan Cheng8688a582013-01-29 02:32:37 +0000767 setOperationAction(ISD::FSIN , MVT::f80, Expand);
768 setOperationAction(ISD::FCOS , MVT::f80, Expand);
769 setOperationAction(ISD::FSINCOS, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000770 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000771
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000772 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
773 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
774 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
775 setOperationAction(ISD::FRINT, MVT::f80, Expand);
776 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000777 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000778 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000779
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000780 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000781 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
782 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
783 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000784
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::FLOG, MVT::f80, Expand);
786 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
787 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
788 setOperationAction(ISD::FEXP, MVT::f80, Expand);
789 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000790
Mon P Wangf007a8b2008-11-06 05:31:54 +0000791 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000792 // (for widening) or expand (for scalarization). Then we will selectively
793 // turn on ones that can be effectively codegen'd.
Craig Topper55de3392012-11-14 06:41:09 +0000794 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
795 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper49010472012-11-15 06:51:10 +0000796 MVT VT = (MVT::SimpleValueType)i;
Craig Topper55de3392012-11-14 06:41:09 +0000797 setOperationAction(ISD::ADD , VT, Expand);
798 setOperationAction(ISD::SUB , VT, Expand);
799 setOperationAction(ISD::FADD, VT, Expand);
800 setOperationAction(ISD::FNEG, VT, Expand);
801 setOperationAction(ISD::FSUB, VT, Expand);
802 setOperationAction(ISD::MUL , VT, Expand);
803 setOperationAction(ISD::FMUL, VT, Expand);
804 setOperationAction(ISD::SDIV, VT, Expand);
805 setOperationAction(ISD::UDIV, VT, Expand);
806 setOperationAction(ISD::FDIV, VT, Expand);
807 setOperationAction(ISD::SREM, VT, Expand);
808 setOperationAction(ISD::UREM, VT, Expand);
809 setOperationAction(ISD::LOAD, VT, Expand);
810 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Expand);
811 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT,Expand);
812 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
813 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT,Expand);
814 setOperationAction(ISD::INSERT_SUBVECTOR, VT,Expand);
815 setOperationAction(ISD::FABS, VT, Expand);
816 setOperationAction(ISD::FSIN, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000817 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000818 setOperationAction(ISD::FCOS, VT, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000819 setOperationAction(ISD::FSINCOS, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000820 setOperationAction(ISD::FREM, VT, Expand);
821 setOperationAction(ISD::FMA, VT, Expand);
822 setOperationAction(ISD::FPOWI, VT, Expand);
823 setOperationAction(ISD::FSQRT, VT, Expand);
824 setOperationAction(ISD::FCOPYSIGN, VT, Expand);
825 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000826 setOperationAction(ISD::FCEIL, VT, Expand);
827 setOperationAction(ISD::FTRUNC, VT, Expand);
828 setOperationAction(ISD::FRINT, VT, Expand);
829 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000830 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
831 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
832 setOperationAction(ISD::SDIVREM, VT, Expand);
833 setOperationAction(ISD::UDIVREM, VT, Expand);
834 setOperationAction(ISD::FPOW, VT, Expand);
835 setOperationAction(ISD::CTPOP, VT, Expand);
836 setOperationAction(ISD::CTTZ, VT, Expand);
837 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
838 setOperationAction(ISD::CTLZ, VT, Expand);
839 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
840 setOperationAction(ISD::SHL, VT, Expand);
841 setOperationAction(ISD::SRA, VT, Expand);
842 setOperationAction(ISD::SRL, VT, Expand);
843 setOperationAction(ISD::ROTL, VT, Expand);
844 setOperationAction(ISD::ROTR, VT, Expand);
845 setOperationAction(ISD::BSWAP, VT, Expand);
846 setOperationAction(ISD::SETCC, VT, Expand);
847 setOperationAction(ISD::FLOG, VT, Expand);
848 setOperationAction(ISD::FLOG2, VT, Expand);
849 setOperationAction(ISD::FLOG10, VT, Expand);
850 setOperationAction(ISD::FEXP, VT, Expand);
851 setOperationAction(ISD::FEXP2, VT, Expand);
852 setOperationAction(ISD::FP_TO_UINT, VT, Expand);
853 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
854 setOperationAction(ISD::UINT_TO_FP, VT, Expand);
855 setOperationAction(ISD::SINT_TO_FP, VT, Expand);
856 setOperationAction(ISD::SIGN_EXTEND_INREG, VT,Expand);
857 setOperationAction(ISD::TRUNCATE, VT, Expand);
858 setOperationAction(ISD::SIGN_EXTEND, VT, Expand);
859 setOperationAction(ISD::ZERO_EXTEND, VT, Expand);
860 setOperationAction(ISD::ANY_EXTEND, VT, Expand);
861 setOperationAction(ISD::VSELECT, VT, Expand);
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000862 for (int InnerVT = MVT::FIRST_VECTOR_VALUETYPE;
863 InnerVT <= MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
Craig Topper55de3392012-11-14 06:41:09 +0000864 setTruncStoreAction(VT,
Dan Gohman2e141d72009-12-14 23:40:38 +0000865 (MVT::SimpleValueType)InnerVT, Expand);
Craig Topper55de3392012-11-14 06:41:09 +0000866 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
867 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
868 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000869 }
870
Evan Chengc7ce29b2009-02-13 22:36:38 +0000871 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
872 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000873 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Craig Topperc9099502012-04-20 06:31:50 +0000874 addRegisterClass(MVT::x86mmx, &X86::VR64RegClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000875 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000876 }
877
Dale Johannesen0488fb62010-09-30 23:57:10 +0000878 // MMX-sized vectors (other than x86mmx) are expected to be expanded
879 // into smaller operations.
880 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
881 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
882 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
883 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
884 setOperationAction(ISD::AND, MVT::v8i8, Expand);
885 setOperationAction(ISD::AND, MVT::v4i16, Expand);
886 setOperationAction(ISD::AND, MVT::v2i32, Expand);
887 setOperationAction(ISD::AND, MVT::v1i64, Expand);
888 setOperationAction(ISD::OR, MVT::v8i8, Expand);
889 setOperationAction(ISD::OR, MVT::v4i16, Expand);
890 setOperationAction(ISD::OR, MVT::v2i32, Expand);
891 setOperationAction(ISD::OR, MVT::v1i64, Expand);
892 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
893 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
894 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
895 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
896 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
897 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
898 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
899 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
900 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
901 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
902 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
903 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
904 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000905 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
906 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
907 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
908 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000909
Craig Topper1accb7e2012-01-10 06:54:16 +0000910 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Craig Topperc9099502012-04-20 06:31:50 +0000911 addRegisterClass(MVT::v4f32, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000912
Owen Anderson825b72b2009-08-11 20:47:22 +0000913 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
914 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
915 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
916 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
917 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
918 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000919 setOperationAction(ISD::FABS, MVT::v4f32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
921 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
922 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
923 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
924 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000925 }
926
Craig Topper1accb7e2012-01-10 06:54:16 +0000927 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Craig Topperc9099502012-04-20 06:31:50 +0000928 addRegisterClass(MVT::v2f64, &X86::VR128RegClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000929
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000930 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
931 // registers cannot be used even for integer operations.
Craig Topperc9099502012-04-20 06:31:50 +0000932 addRegisterClass(MVT::v16i8, &X86::VR128RegClass);
933 addRegisterClass(MVT::v8i16, &X86::VR128RegClass);
934 addRegisterClass(MVT::v4i32, &X86::VR128RegClass);
935 addRegisterClass(MVT::v2i64, &X86::VR128RegClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
938 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
939 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
940 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +0000941 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000942 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
943 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
944 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
945 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
946 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
947 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
948 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
949 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
950 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
951 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
952 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
953 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +0000954 setOperationAction(ISD::FABS, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000955
Nadav Rotem354efd82011-09-18 14:57:03 +0000956 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000957 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
958 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
959 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000960
Owen Anderson825b72b2009-08-11 20:47:22 +0000961 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
962 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000966
Evan Cheng2c3ae372006-04-12 21:21:57 +0000967 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Jakub Staszak6610b1d2012-04-29 20:52:53 +0000968 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000969 MVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000970 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000971 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000972 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000973 // Do not attempt to custom lower non-128-bit vectors
974 if (!VT.is128BitVector())
975 continue;
Craig Topper0d1f1762012-08-12 00:34:56 +0000976 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
977 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
978 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000979 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000980
Owen Anderson825b72b2009-08-11 20:47:22 +0000981 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
982 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
983 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
984 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
985 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
986 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000987
Nate Begemancdd1eec2008-02-12 22:51:28 +0000988 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000989 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
990 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000991 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000992
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000993 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Craig Topper31a207a2012-05-04 06:39:13 +0000994 for (int i = MVT::v16i8; i != MVT::v2i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +0000995 MVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000996
997 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000998 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000999 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001000
Craig Topper0d1f1762012-08-12 00:34:56 +00001001 setOperationAction(ISD::AND, VT, Promote);
1002 AddPromotedToType (ISD::AND, VT, MVT::v2i64);
1003 setOperationAction(ISD::OR, VT, Promote);
1004 AddPromotedToType (ISD::OR, VT, MVT::v2i64);
1005 setOperationAction(ISD::XOR, VT, Promote);
1006 AddPromotedToType (ISD::XOR, VT, MVT::v2i64);
1007 setOperationAction(ISD::LOAD, VT, Promote);
1008 AddPromotedToType (ISD::LOAD, VT, MVT::v2i64);
1009 setOperationAction(ISD::SELECT, VT, Promote);
1010 AddPromotedToType (ISD::SELECT, VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +00001011 }
Evan Cheng2c3ae372006-04-12 21:21:57 +00001012
Owen Anderson825b72b2009-08-11 20:47:22 +00001013 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +00001014
Evan Cheng2c3ae372006-04-12 21:21:57 +00001015 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +00001016 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
1017 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
1018 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
1019 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
1022 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Michael Liaob8150d82012-09-10 18:33:51 +00001023
Michael Liaoa7554632012-10-23 17:36:08 +00001024 setOperationAction(ISD::UINT_TO_FP, MVT::v4i8, Custom);
1025 setOperationAction(ISD::UINT_TO_FP, MVT::v4i16, Custom);
Michael Liao991b6a22012-10-24 04:09:32 +00001026 // As there is no 64-bit GPR available, we need build a special custom
1027 // sequence to convert from v2i32 to v2f32.
1028 if (!Subtarget->is64Bit())
1029 setOperationAction(ISD::UINT_TO_FP, MVT::v2f32, Custom);
Michael Liaoa7554632012-10-23 17:36:08 +00001030
Michael Liao9d796db2012-10-10 16:32:15 +00001031 setOperationAction(ISD::FP_EXTEND, MVT::v2f32, Custom);
Michael Liao44c2d612012-10-10 16:53:28 +00001032 setOperationAction(ISD::FP_ROUND, MVT::v2f32, Custom);
Michael Liao9d796db2012-10-10 16:32:15 +00001033
Michael Liaob8150d82012-09-10 18:33:51 +00001034 setLoadExtAction(ISD::EXTLOAD, MVT::v2f32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +00001035 }
Evan Chengc7ce29b2009-02-13 22:36:38 +00001036
Justin Holewinski320185f2013-07-26 13:28:29 +00001037 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +00001038 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
1039 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
1040 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
1041 setOperationAction(ISD::FRINT, MVT::f32, Legal);
1042 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
1043 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
1044 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
1045 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
1046 setOperationAction(ISD::FRINT, MVT::f64, Legal);
1047 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
1048
Craig Topper12fb5c62012-09-08 17:42:27 +00001049 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001050 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
1051 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
1052 setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
1053 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001054 setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001055 setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
1056 setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
1057 setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
1058 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001059
Nate Begeman14d12ca2008-02-11 04:19:36 +00001060 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +00001061 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001062
Nadav Rotemfbad25e2011-09-11 15:02:23 +00001063 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
1064 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
1065 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
1066 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
1067 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +00001068
Nate Begeman14d12ca2008-02-11 04:19:36 +00001069 // i8 and i16 vectors are custom , because the source register and source
1070 // source memory operand types are not the same width. f32 vectors are
1071 // custom since the immediate controlling the insert encodes additional
1072 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +00001073 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
1074 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
1075 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
1076 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001077
Owen Anderson825b72b2009-08-11 20:47:22 +00001078 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
1079 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
1080 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
1081 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001082
Pete Coopera77214a2011-11-14 19:38:42 +00001083 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +00001084 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +00001085 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +00001086 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
1087 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +00001088 }
1089 }
Evan Cheng470a6ad2006-02-22 02:26:30 +00001090
Craig Topper1accb7e2012-01-10 06:54:16 +00001091 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001092 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001093 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001094
Nadav Rotem43012222011-05-11 08:12:09 +00001095 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001096 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001097
Nadav Rotem43012222011-05-11 08:12:09 +00001098 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +00001099 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001100
Michael Liao5c5f1902013-03-20 02:28:20 +00001101 // In the customized shift lowering, the legal cases in AVX2 will be
1102 // recognized.
1103 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1104 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001105
Michael Liao5c5f1902013-03-20 02:28:20 +00001106 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1107 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001108
Michael Liao5c5f1902013-03-20 02:28:20 +00001109 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001110
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001111 setOperationAction(ISD::SDIV, MVT::v8i16, Custom);
1112 setOperationAction(ISD::SDIV, MVT::v4i32, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +00001113 }
1114
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001115 if (!TM.Options.UseSoftFloat && Subtarget->hasFp256()) {
Craig Topperc9099502012-04-20 06:31:50 +00001116 addRegisterClass(MVT::v32i8, &X86::VR256RegClass);
1117 addRegisterClass(MVT::v16i16, &X86::VR256RegClass);
1118 addRegisterClass(MVT::v8i32, &X86::VR256RegClass);
1119 addRegisterClass(MVT::v8f32, &X86::VR256RegClass);
1120 addRegisterClass(MVT::v4i64, &X86::VR256RegClass);
1121 addRegisterClass(MVT::v4f64, &X86::VR256RegClass);
David Greened94c1012009-06-29 22:50:51 +00001122
Owen Anderson825b72b2009-08-11 20:47:22 +00001123 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1125 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001126
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1128 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1129 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1130 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1131 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001132 setOperationAction(ISD::FFLOOR, MVT::v8f32, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001133 setOperationAction(ISD::FCEIL, MVT::v8f32, Legal);
1134 setOperationAction(ISD::FTRUNC, MVT::v8f32, Legal);
1135 setOperationAction(ISD::FRINT, MVT::v8f32, Legal);
1136 setOperationAction(ISD::FNEARBYINT, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001137 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001138 setOperationAction(ISD::FABS, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001139
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1141 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1142 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1143 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1144 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
Craig Topper12fb5c62012-09-08 17:42:27 +00001145 setOperationAction(ISD::FFLOOR, MVT::v4f64, Legal);
Craig Topperd5775522012-11-16 06:37:56 +00001146 setOperationAction(ISD::FCEIL, MVT::v4f64, Legal);
1147 setOperationAction(ISD::FTRUNC, MVT::v4f64, Legal);
1148 setOperationAction(ISD::FRINT, MVT::v4f64, Legal);
1149 setOperationAction(ISD::FNEARBYINT, MVT::v4f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001150 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
Craig Topper43620672012-09-08 07:31:51 +00001151 setOperationAction(ISD::FABS, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001152
Michael Liaobedcbd42012-10-16 18:14:11 +00001153 setOperationAction(ISD::TRUNCATE, MVT::v8i16, Custom);
Nadav Rotem3c22a442012-12-27 07:45:10 +00001154 setOperationAction(ISD::TRUNCATE, MVT::v4i32, Custom);
Michael Liaobedcbd42012-10-16 18:14:11 +00001155
1156 setOperationAction(ISD::FP_TO_SINT, MVT::v8i16, Custom);
1157
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001158 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
Benjamin Kramerb8f0d892013-03-31 12:49:15 +00001159 setOperationAction(ISD::SINT_TO_FP, MVT::v8i16, Promote);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001160 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001161 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001162
Michael Liaoa7554632012-10-23 17:36:08 +00001163 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1164 setOperationAction(ISD::UINT_TO_FP, MVT::v8i8, Custom);
1165 setOperationAction(ISD::UINT_TO_FP, MVT::v8i16, Custom);
1166
Michael Liaob8150d82012-09-10 18:33:51 +00001167 setLoadExtAction(ISD::EXTLOAD, MVT::v4f32, Legal);
1168
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001169 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1170 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1171
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001172 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1173 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1174
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001175 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001176 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001177
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001178 setOperationAction(ISD::SDIV, MVT::v16i16, Custom);
1179
Duncan Sands28b77e92011-09-06 19:07:46 +00001180 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1181 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1182 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1183 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001184
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001185 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1186 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1187 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1188
Craig Topperaaa643c2011-11-09 07:28:55 +00001189 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1190 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1191 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1192 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001193
Nadav Rotem0509db22012-12-28 05:45:24 +00001194 setOperationAction(ISD::SIGN_EXTEND, MVT::v4i64, Custom);
1195 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i32, Custom);
1196 setOperationAction(ISD::ZERO_EXTEND, MVT::v4i64, Custom);
1197 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i32, Custom);
1198 setOperationAction(ISD::ANY_EXTEND, MVT::v4i64, Custom);
1199 setOperationAction(ISD::ANY_EXTEND, MVT::v8i32, Custom);
Nadav Rotem1a330af2012-12-27 22:47:16 +00001200
Craig Topperbf404372012-08-31 15:40:30 +00001201 if (Subtarget->hasFMA() || Subtarget->hasFMA4()) {
Craig Topper3dcefc82012-11-21 05:36:24 +00001202 setOperationAction(ISD::FMA, MVT::v8f32, Legal);
1203 setOperationAction(ISD::FMA, MVT::v4f64, Legal);
1204 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
1205 setOperationAction(ISD::FMA, MVT::v2f64, Legal);
1206 setOperationAction(ISD::FMA, MVT::f32, Legal);
1207 setOperationAction(ISD::FMA, MVT::f64, Legal);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001208 }
Craig Topper880ef452012-08-11 22:34:26 +00001209
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001210 if (Subtarget->hasInt256()) {
Craig Topperaaa643c2011-11-09 07:28:55 +00001211 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1212 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1213 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1214 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001215
Craig Topperaaa643c2011-11-09 07:28:55 +00001216 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1217 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1218 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1219 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001220
Craig Topperaaa643c2011-11-09 07:28:55 +00001221 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1222 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1223 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001224 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001225
1226 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001227
Nadav Rotem13f8cf52013-01-09 05:14:33 +00001228 setOperationAction(ISD::SDIV, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001229 } else {
1230 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1231 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1232 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1233 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1234
1235 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1236 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1237 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1238 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1239
1240 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1241 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1242 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1243 // Don't lower v32i8 because there is no 128-bit byte mul
1244 }
Craig Topper13894fa2011-08-24 06:14:18 +00001245
Michael Liao5c5f1902013-03-20 02:28:20 +00001246 // In the customized shift lowering, the legal cases in AVX2 will be
1247 // recognized.
1248 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1249 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1250
1251 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1252 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1253
1254 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
1255
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001256 // Custom lower several nodes for 256-bit types.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001257 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1258 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001259 MVT VT = (MVT::SimpleValueType)i;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001260
1261 // Extract subvector is special because the value type
1262 // (result) is 128-bit but the source is 256-bit wide.
1263 if (VT.is128BitVector())
Craig Topper0d1f1762012-08-12 00:34:56 +00001264 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001265
1266 // Do not attempt to custom lower other non-256-bit vectors
1267 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001268 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001269
Craig Topper0d1f1762012-08-12 00:34:56 +00001270 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1271 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1272 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1273 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1274 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1275 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1276 setOperationAction(ISD::CONCAT_VECTORS, VT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001277 }
1278
David Greene54d8eba2011-01-27 22:38:56 +00001279 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001280 for (int i = MVT::v32i8; i != MVT::v4i64; ++i) {
Craig Topper0d1f1762012-08-12 00:34:56 +00001281 MVT VT = (MVT::SimpleValueType)i;
David Greene54d8eba2011-01-27 22:38:56 +00001282
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001283 // Do not attempt to promote non-256-bit vectors
1284 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001285 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001286
Craig Topper0d1f1762012-08-12 00:34:56 +00001287 setOperationAction(ISD::AND, VT, Promote);
1288 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
1289 setOperationAction(ISD::OR, VT, Promote);
1290 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
1291 setOperationAction(ISD::XOR, VT, Promote);
1292 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
1293 setOperationAction(ISD::LOAD, VT, Promote);
1294 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
1295 setOperationAction(ISD::SELECT, VT, Promote);
1296 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001297 }
David Greene9b9838d2009-06-29 16:47:10 +00001298 }
1299
Elena Demikhovsky83952512013-07-31 11:35:14 +00001300 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX512()) {
1301 addRegisterClass(MVT::v16i32, &X86::VR512RegClass);
1302 addRegisterClass(MVT::v16f32, &X86::VR512RegClass);
1303 addRegisterClass(MVT::v8i64, &X86::VR512RegClass);
1304 addRegisterClass(MVT::v8f64, &X86::VR512RegClass);
1305
1306 addRegisterClass(MVT::v8i1, &X86::VK8RegClass);
1307 addRegisterClass(MVT::v16i1, &X86::VK16RegClass);
1308
1309 setLoadExtAction(ISD::EXTLOAD, MVT::v8f32, Legal);
1310 setOperationAction(ISD::LOAD, MVT::v16f32, Legal);
1311 setOperationAction(ISD::LOAD, MVT::v8f64, Legal);
1312 setOperationAction(ISD::LOAD, MVT::v8i64, Legal);
1313 setOperationAction(ISD::LOAD, MVT::v16i32, Legal);
1314 setOperationAction(ISD::LOAD, MVT::v16i1, Legal);
1315
1316 setOperationAction(ISD::FADD, MVT::v16f32, Legal);
1317 setOperationAction(ISD::FSUB, MVT::v16f32, Legal);
1318 setOperationAction(ISD::FMUL, MVT::v16f32, Legal);
1319 setOperationAction(ISD::FDIV, MVT::v16f32, Legal);
1320 setOperationAction(ISD::FSQRT, MVT::v16f32, Legal);
1321 setOperationAction(ISD::FNEG, MVT::v16f32, Custom);
1322
1323 setOperationAction(ISD::FADD, MVT::v8f64, Legal);
1324 setOperationAction(ISD::FSUB, MVT::v8f64, Legal);
1325 setOperationAction(ISD::FMUL, MVT::v8f64, Legal);
1326 setOperationAction(ISD::FDIV, MVT::v8f64, Legal);
1327 setOperationAction(ISD::FSQRT, MVT::v8f64, Legal);
1328 setOperationAction(ISD::FNEG, MVT::v8f64, Custom);
1329 setOperationAction(ISD::FMA, MVT::v8f64, Legal);
1330 setOperationAction(ISD::FMA, MVT::v16f32, Legal);
1331 setOperationAction(ISD::SDIV, MVT::v16i32, Custom);
1332
1333
1334 setOperationAction(ISD::FP_TO_SINT, MVT::v16i32, Legal);
1335 setOperationAction(ISD::FP_TO_UINT, MVT::v16i32, Legal);
1336 setOperationAction(ISD::FP_TO_UINT, MVT::v8i32, Legal);
1337 setOperationAction(ISD::SINT_TO_FP, MVT::v16i32, Legal);
1338 setOperationAction(ISD::UINT_TO_FP, MVT::v16i32, Legal);
1339 setOperationAction(ISD::UINT_TO_FP, MVT::v8i32, Legal);
1340 setOperationAction(ISD::FP_ROUND, MVT::v8f32, Legal);
1341 setOperationAction(ISD::FP_EXTEND, MVT::v8f32, Legal);
1342
1343 setOperationAction(ISD::TRUNCATE, MVT::i1, Legal);
1344 setOperationAction(ISD::TRUNCATE, MVT::v16i8, Custom);
1345 setOperationAction(ISD::TRUNCATE, MVT::v8i32, Custom);
1346 setOperationAction(ISD::TRUNCATE, MVT::v8i1, Custom);
1347 setOperationAction(ISD::TRUNCATE, MVT::v16i1, Custom);
1348 setOperationAction(ISD::ZERO_EXTEND, MVT::v16i32, Custom);
1349 setOperationAction(ISD::ZERO_EXTEND, MVT::v8i64, Custom);
1350 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i32, Custom);
1351 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i64, Custom);
1352 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i8, Custom);
1353 setOperationAction(ISD::SIGN_EXTEND, MVT::v8i16, Custom);
1354 setOperationAction(ISD::SIGN_EXTEND, MVT::v16i16, Custom);
1355
1356 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f64, Custom);
1357 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i64, Custom);
1358 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16f32, Custom);
1359 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i32, Custom);
1360 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i1, Custom);
1361
1362 setOperationAction(ISD::SETCC, MVT::v16i1, Custom);
1363 setOperationAction(ISD::SETCC, MVT::v8i1, Custom);
1364
1365 setOperationAction(ISD::MUL, MVT::v8i64, Custom);
1366
1367 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i1, Custom);
1368 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i1, Custom);
1369 setOperationAction(ISD::SELECT, MVT::v8f64, Custom);
1370 setOperationAction(ISD::SELECT, MVT::v8i64, Custom);
1371 setOperationAction(ISD::SELECT, MVT::v16f32, Custom);
1372
1373 setOperationAction(ISD::ADD, MVT::v8i64, Legal);
1374 setOperationAction(ISD::ADD, MVT::v16i32, Legal);
1375
1376 setOperationAction(ISD::SUB, MVT::v8i64, Legal);
1377 setOperationAction(ISD::SUB, MVT::v16i32, Legal);
1378
1379 setOperationAction(ISD::MUL, MVT::v16i32, Legal);
1380
1381 setOperationAction(ISD::SRL, MVT::v8i64, Custom);
1382 setOperationAction(ISD::SRL, MVT::v16i32, Custom);
1383
1384 setOperationAction(ISD::SHL, MVT::v8i64, Custom);
1385 setOperationAction(ISD::SHL, MVT::v16i32, Custom);
1386
1387 setOperationAction(ISD::SRA, MVT::v8i64, Custom);
1388 setOperationAction(ISD::SRA, MVT::v16i32, Custom);
1389
1390 setOperationAction(ISD::AND, MVT::v8i64, Legal);
1391 setOperationAction(ISD::OR, MVT::v8i64, Legal);
1392 setOperationAction(ISD::XOR, MVT::v8i64, Legal);
Elena Demikhovskyf12df0a2013-08-19 13:26:14 +00001393 setOperationAction(ISD::AND, MVT::v16i32, Legal);
1394 setOperationAction(ISD::OR, MVT::v16i32, Legal);
1395 setOperationAction(ISD::XOR, MVT::v16i32, Legal);
Elena Demikhovsky83952512013-07-31 11:35:14 +00001396
1397 // Custom lower several nodes.
1398 for (int i = MVT::FIRST_VECTOR_VALUETYPE;
1399 i <= MVT::LAST_VECTOR_VALUETYPE; ++i) {
1400 MVT VT = (MVT::SimpleValueType)i;
1401
Elena Demikhovsky07801792013-08-01 13:34:06 +00001402 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00001403 // Extract subvector is special because the value type
1404 // (result) is 256/128-bit but the source is 512-bit wide.
1405 if (VT.is128BitVector() || VT.is256BitVector())
1406 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Custom);
1407
1408 if (VT.getVectorElementType() == MVT::i1)
1409 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT, Legal);
1410
1411 // Do not attempt to custom lower other non-512-bit vectors
1412 if (!VT.is512BitVector())
1413 continue;
1414
Elena Demikhovsky07801792013-08-01 13:34:06 +00001415 if ( EltSize >= 32) {
1416 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
1417 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
1418 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
1419 setOperationAction(ISD::VSELECT, VT, Legal);
1420 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
1421 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
1422 setOperationAction(ISD::INSERT_SUBVECTOR, VT, Custom);
1423 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00001424 }
1425 for (int i = MVT::v32i8; i != MVT::v8i64; ++i) {
1426 MVT VT = (MVT::SimpleValueType)i;
1427
1428 // Do not attempt to promote non-256-bit vectors
1429 if (!VT.is512BitVector())
1430 continue;
1431
Elena Demikhovsky83952512013-07-31 11:35:14 +00001432 setOperationAction(ISD::SELECT, VT, Promote);
1433 AddPromotedToType (ISD::SELECT, VT, MVT::v8i64);
1434 }
1435 }// has AVX-512
1436
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001437 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1438 // of this type with custom code.
Jakub Staszak6610b1d2012-04-29 20:52:53 +00001439 for (int VT = MVT::FIRST_VECTOR_VALUETYPE;
1440 VT != MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001441 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1442 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001443 }
1444
Evan Cheng6be2c582006-04-05 23:38:46 +00001445 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001446 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Benjamin Kramerb9bee042012-07-12 09:31:43 +00001447 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
Elena Demikhovsky6adcd582013-09-01 14:24:41 +00001448 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001449
Eli Friedman962f5492010-06-02 19:35:46 +00001450 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1451 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001452 //
Eli Friedman962f5492010-06-02 19:35:46 +00001453 // FIXME: We really should do custom legalization for addition and
1454 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1455 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001456 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1457 // Add/Sub/Mul with overflow operations are custom lowered.
1458 MVT VT = IntVTs[i];
1459 setOperationAction(ISD::SADDO, VT, Custom);
1460 setOperationAction(ISD::UADDO, VT, Custom);
1461 setOperationAction(ISD::SSUBO, VT, Custom);
1462 setOperationAction(ISD::USUBO, VT, Custom);
1463 setOperationAction(ISD::SMULO, VT, Custom);
1464 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001465 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001466
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001467 // There are no 8-bit 3-address imul/mul instructions
1468 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1469 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001470
Evan Chengd54f2d52009-03-31 19:38:51 +00001471 if (!Subtarget->is64Bit()) {
1472 // These libcalls are not available in 32-bit.
1473 setLibcallName(RTLIB::SHL_I128, 0);
1474 setLibcallName(RTLIB::SRL_I128, 0);
1475 setLibcallName(RTLIB::SRA_I128, 0);
1476 }
1477
Evan Cheng8688a582013-01-29 02:32:37 +00001478 // Combine sin / cos into one node or libcall if possible.
1479 if (Subtarget->hasSinCos()) {
1480 setLibcallName(RTLIB::SINCOS_F32, "sincosf");
1481 setLibcallName(RTLIB::SINCOS_F64, "sincos");
Evan Chenga66f40a2013-01-30 22:56:35 +00001482 if (Subtarget->isTargetDarwin()) {
Evan Cheng8688a582013-01-29 02:32:37 +00001483 // For MacOSX, we don't want to the normal expansion of a libcall to
1484 // sincos. We want to issue a libcall to __sincos_stret to avoid memory
1485 // traffic.
1486 setOperationAction(ISD::FSINCOS, MVT::f64, Custom);
1487 setOperationAction(ISD::FSINCOS, MVT::f32, Custom);
1488 }
1489 }
1490
Evan Cheng206ee9d2006-07-07 08:33:52 +00001491 // We have target-specific dag combine patterns for the following nodes:
1492 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001493 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001494 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001495 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001496 setTargetDAGCombine(ISD::SHL);
1497 setTargetDAGCombine(ISD::SRA);
1498 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001499 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001500 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001501 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001502 setTargetDAGCombine(ISD::FADD);
1503 setTargetDAGCombine(ISD::FSUB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +00001504 setTargetDAGCombine(ISD::FMA);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001505 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001506 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001507 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001508 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovsky1da58672012-04-22 09:39:03 +00001509 setTargetDAGCombine(ISD::ANY_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001510 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky52981c42013-02-20 12:42:54 +00001511 setTargetDAGCombine(ISD::SIGN_EXTEND_INREG);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001512 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001513 setTargetDAGCombine(ISD::SINT_TO_FP);
Chad Rosiera73b6fc2012-04-27 22:33:25 +00001514 setTargetDAGCombine(ISD::SETCC);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001515 if (Subtarget->is64Bit())
1516 setTargetDAGCombine(ISD::MUL);
Manman Ren92363622012-06-07 22:39:10 +00001517 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001518
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001519 computeRegisterProperties();
1520
Evan Cheng05219282011-01-06 06:52:41 +00001521 // On Darwin, -Os means optimize for size without hurting performance,
1522 // do not reduce the limit.
Jim Grosbach3450f802013-02-20 21:13:59 +00001523 MaxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
1524 MaxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
1525 MaxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
1526 MaxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1527 MaxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1528 MaxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001529 setPrefLoopAlignment(4); // 2^4 bytes.
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001530
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001531 // Predictable cmov don't hurt on atom because it's in-order.
Jim Grosbach3450f802013-02-20 21:13:59 +00001532 PredictableSelectIsExpensive = !Subtarget->isAtom();
Benjamin Krameraaf723d2012-05-05 12:49:14 +00001533
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001534 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001535}
1536
Matt Arsenault225ed702013-05-18 00:21:46 +00001537EVT X86TargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Juergen Ributzka189c6232013-09-21 15:09:46 +00001538 if (!VT.isVector()) return MVT::i8;
Duncan Sands28b77e92011-09-06 19:07:46 +00001539 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001540}
1541
Evan Cheng29286502008-01-23 23:17:41 +00001542/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1543/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001544static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001545 if (MaxAlign == 16)
1546 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001547 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001548 if (VTy->getBitWidth() == 128)
1549 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001550 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001551 unsigned EltAlign = 0;
1552 getMaxByValAlign(ATy->getElementType(), EltAlign);
1553 if (EltAlign > MaxAlign)
1554 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001555 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001556 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1557 unsigned EltAlign = 0;
1558 getMaxByValAlign(STy->getElementType(i), EltAlign);
1559 if (EltAlign > MaxAlign)
1560 MaxAlign = EltAlign;
1561 if (MaxAlign == 16)
1562 break;
1563 }
1564 }
Evan Cheng29286502008-01-23 23:17:41 +00001565}
1566
1567/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1568/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001569/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1570/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001571unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001572 if (Subtarget->is64Bit()) {
1573 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001574 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001575 if (TyAlign > 8)
1576 return TyAlign;
1577 return 8;
1578 }
1579
Evan Cheng29286502008-01-23 23:17:41 +00001580 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001581 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001582 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001583 return Align;
1584}
Chris Lattner2b02a442007-02-25 08:29:00 +00001585
Evan Chengf0df0312008-05-15 08:39:06 +00001586/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001587/// and store operations as a result of memset, memcpy, and memmove
1588/// lowering. If DstAlign is zero that means it's safe to destination
1589/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1590/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00001591/// probably because the source does not need to be loaded. If 'IsMemset' is
1592/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
1593/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
1594/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001595/// It returns EVT::Other if the type should be determined using generic
1596/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001597EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001598X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1599 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00001600 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00001601 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001602 MachineFunction &MF) const {
Dan Gohman37f32ee2010-04-16 20:11:05 +00001603 const Function *F = MF.getFunction();
Evan Cheng946a3a92012-12-12 02:34:41 +00001604 if ((!IsMemset || ZeroMemset) &&
Bill Wendling831737d2012-12-30 10:32:01 +00001605 !F->getAttributes().hasAttribute(AttributeSet::FunctionIndex,
1606 Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001607 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001608 (Subtarget->isUnalignedMemAccessFast() ||
1609 ((DstAlign == 0 || DstAlign >= 16) &&
Benjamin Kramer2dbe9292012-11-14 20:08:40 +00001610 (SrcAlign == 0 || SrcAlign >= 16)))) {
1611 if (Size >= 32) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001612 if (Subtarget->hasInt256())
Craig Topper562659f2012-01-13 08:32:21 +00001613 return MVT::v8i32;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00001614 if (Subtarget->hasFp256())
Craig Topper562659f2012-01-13 08:32:21 +00001615 return MVT::v8f32;
1616 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001617 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001618 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001619 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001620 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001621 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001622 !Subtarget->is64Bit() &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001623 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001624 // Do not use f64 to lower memcpy if source is string constant. It's
1625 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001626 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001627 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001628 }
Evan Chengf0df0312008-05-15 08:39:06 +00001629 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001630 return MVT::i64;
1631 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001632}
1633
Evan Cheng7d342672012-12-12 01:32:07 +00001634bool X86TargetLowering::isSafeMemOpType(MVT VT) const {
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001635 if (VT == MVT::f32)
1636 return X86ScalarSSEf32;
1637 else if (VT == MVT::f64)
1638 return X86ScalarSSEf64;
Evan Cheng7d342672012-12-12 01:32:07 +00001639 return true;
Evan Cheng61f4dfe2012-12-12 00:42:09 +00001640}
1641
Evan Cheng376642e2012-12-10 23:21:26 +00001642bool
1643X86TargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const {
1644 if (Fast)
1645 *Fast = Subtarget->isUnalignedMemAccessFast();
1646 return true;
1647}
1648
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001649/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1650/// current function. The returned value is a member of the
1651/// MachineJumpTableInfo::JTEntryKind enum.
1652unsigned X86TargetLowering::getJumpTableEncoding() const {
1653 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1654 // symbol.
1655 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1656 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001657 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001658
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001659 // Otherwise, use the normal jump table encoding heuristics.
1660 return TargetLowering::getJumpTableEncoding();
1661}
1662
Chris Lattnerc64daab2010-01-26 05:02:42 +00001663const MCExpr *
1664X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1665 const MachineBasicBlock *MBB,
1666 unsigned uid,MCContext &Ctx) const{
1667 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1668 Subtarget->isPICStyleGOT());
1669 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1670 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001671 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1672 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001673}
1674
Evan Chengcc415862007-11-09 01:32:10 +00001675/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1676/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001677SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001678 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001679 if (!Subtarget->is64Bit())
Andrew Trickac6d9be2013-05-25 02:42:55 +00001680 // This doesn't have SDLoc associated with it, but is not really the
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001681 // same as a Register.
Andrew Trickac6d9be2013-05-25 02:42:55 +00001682 return DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001683 return Table;
1684}
1685
Chris Lattner589c6f62010-01-26 06:28:43 +00001686/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1687/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1688/// MCExpr.
1689const MCExpr *X86TargetLowering::
1690getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1691 MCContext &Ctx) const {
1692 // X86-64 uses RIP relative addressing based on the jump table label.
1693 if (Subtarget->isPICStyleRIPRel())
1694 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1695
1696 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001697 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001698}
1699
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001700// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001701std::pair<const TargetRegisterClass*, uint8_t>
Patrik Hagglund03405572012-12-19 11:30:36 +00001702X86TargetLowering::findRepresentativeClass(MVT VT) const{
Evan Chengdee81012010-07-26 21:50:05 +00001703 const TargetRegisterClass *RRC = 0;
1704 uint8_t Cost = 1;
Patrik Hagglund03405572012-12-19 11:30:36 +00001705 switch (VT.SimpleTy) {
Evan Chengdee81012010-07-26 21:50:05 +00001706 default:
1707 return TargetLowering::findRepresentativeClass(VT);
1708 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +00001709 RRC = Subtarget->is64Bit() ?
1710 (const TargetRegisterClass*)&X86::GR64RegClass :
1711 (const TargetRegisterClass*)&X86::GR32RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001712 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001713 case MVT::x86mmx:
Craig Topperc9099502012-04-20 06:31:50 +00001714 RRC = &X86::VR64RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001715 break;
1716 case MVT::f32: case MVT::f64:
1717 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1718 case MVT::v4f32: case MVT::v2f64:
1719 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1720 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +00001721 RRC = &X86::VR128RegClass;
Evan Chengdee81012010-07-26 21:50:05 +00001722 break;
1723 }
1724 return std::make_pair(RRC, Cost);
1725}
1726
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001727bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1728 unsigned &Offset) const {
1729 if (!Subtarget->isTargetLinux())
1730 return false;
1731
1732 if (Subtarget->is64Bit()) {
1733 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1734 Offset = 0x28;
1735 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1736 AddressSpace = 256;
1737 else
1738 AddressSpace = 257;
1739 } else {
1740 // %gs:0x14 on i386
1741 Offset = 0x14;
1742 AddressSpace = 256;
1743 }
1744 return true;
1745}
1746
Chris Lattner2b02a442007-02-25 08:29:00 +00001747//===----------------------------------------------------------------------===//
1748// Return Value Calling Convention Implementation
1749//===----------------------------------------------------------------------===//
1750
Chris Lattner59ed56b2007-02-28 04:55:35 +00001751#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001752
Michael J. Spencerec38de22010-10-10 22:04:20 +00001753bool
Eric Christopher471e4222011-06-08 23:55:35 +00001754X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
Craig Topper0fbf3642012-04-23 03:28:34 +00001755 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001756 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001757 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001758 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001759 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001760 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001761 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001762}
1763
Dan Gohman98ca4f22009-08-05 01:29:28 +00001764SDValue
1765X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001766 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001767 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001768 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001769 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001770 MachineFunction &MF = DAG.getMachineFunction();
1771 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001772
Chris Lattner9774c912007-02-27 05:28:59 +00001773 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001774 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001775 RVLocs, *DAG.getContext());
1776 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001777
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Flag;
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001780 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1781 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001782 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1783 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001784
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001785 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001786 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1787 CCValAssign &VA = RVLocs[i];
1788 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001789 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001790 EVT ValVT = ValToCopy.getValueType();
1791
Jakob Stoklund Olesenee66b412012-05-31 17:28:20 +00001792 // Promote values to the appropriate types
1793 if (VA.getLocInfo() == CCValAssign::SExt)
1794 ValToCopy = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), ValToCopy);
1795 else if (VA.getLocInfo() == CCValAssign::ZExt)
1796 ValToCopy = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), ValToCopy);
1797 else if (VA.getLocInfo() == CCValAssign::AExt)
1798 ValToCopy = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), ValToCopy);
1799 else if (VA.getLocInfo() == CCValAssign::BCvt)
1800 ValToCopy = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), ValToCopy);
1801
Dale Johannesenc4510512010-09-24 19:05:48 +00001802 // If this is x86-64, and we disabled SSE, we can't return FP values,
1803 // or SSE or MMX vectors.
1804 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1805 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001806 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001807 report_fatal_error("SSE register return with SSE disabled");
1808 }
1809 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1810 // llvm-gcc has never done it right and no one has noticed, so this
1811 // should be OK for now.
1812 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001813 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001814 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001815
Chris Lattner447ff682008-03-11 03:23:40 +00001816 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1817 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001818 if (VA.getLocReg() == X86::ST0 ||
1819 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001820 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1821 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001822 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001824 RetOps.push_back(ValToCopy);
1825 // Don't emit a copytoreg.
1826 continue;
1827 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001828
Evan Cheng242b38b2009-02-23 09:03:22 +00001829 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1830 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001831 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001832 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001833 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001834 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001835 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1836 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001837 // If we don't have SSE2 available, convert to v4f32 so the generated
1838 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001839 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001840 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001841 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001842 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001843 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001844
Dale Johannesendd64c412009-02-04 00:33:20 +00001845 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001846 Flag = Chain.getValue(1);
Jakob Stoklund Olesenc3afc762013-02-05 17:59:48 +00001847 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001848 }
Dan Gohman61a92132008-04-21 23:59:07 +00001849
Eli Benderskya5597f02013-01-25 22:07:43 +00001850 // The x86-64 ABIs require that for returning structs by value we copy
1851 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001852 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00001853 // We saved the argument into a virtual register in the entry block,
1854 // so now we copy the value out and into %rax/%eax.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001855 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr() &&
1856 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00001857 MachineFunction &MF = DAG.getMachineFunction();
1858 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1859 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001860 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001861 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001862 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001863
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001864 unsigned RetValReg
1865 = (Subtarget->is64Bit() && !Subtarget->isTarget64BitILP32()) ?
1866 X86::RAX : X86::EAX;
Eli Benderskya5597f02013-01-25 22:07:43 +00001867 Chain = DAG.getCopyToReg(Chain, dl, RetValReg, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001868 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001869
Eli Benderskya5597f02013-01-25 22:07:43 +00001870 // RAX/EAX now acts like a return value.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00001871 RetOps.push_back(DAG.getRegister(RetValReg, getPointerTy()));
Dan Gohman61a92132008-04-21 23:59:07 +00001872 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001873
Chris Lattner447ff682008-03-11 03:23:40 +00001874 RetOps[0] = Chain; // Update chain.
1875
1876 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001877 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001878 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001879
1880 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001881 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001882}
1883
Evan Chengbf010eb2012-04-10 01:51:00 +00001884bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001885 if (N->getNumValues() != 1)
1886 return false;
1887 if (!N->hasNUsesOfValue(1, 0))
1888 return false;
1889
Evan Chengbf010eb2012-04-10 01:51:00 +00001890 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001891 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001892 if (Copy->getOpcode() == ISD::CopyToReg) {
1893 // If the copy has a glue operand, we conservatively assume it isn't safe to
1894 // perform a tail call.
1895 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1896 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001897 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001898 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001899 return false;
1900
Evan Cheng1bf891a2010-12-01 22:59:46 +00001901 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001902 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001903 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001904 if (UI->getOpcode() != X86ISD::RET_FLAG)
1905 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001906 HasRet = true;
1907 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001908
Evan Chengbf010eb2012-04-10 01:51:00 +00001909 if (!HasRet)
1910 return false;
1911
1912 Chain = TCChain;
1913 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001914}
1915
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001916MVT
1917X86TargetLowering::getTypeForExtArgOrReturn(MVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001918 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001919 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001920 // TODO: Is this also valid on 32-bit?
1921 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001922 ReturnMVT = MVT::i8;
1923 else
1924 ReturnMVT = MVT::i32;
1925
Patrik Hagglunde5c65912012-12-19 12:02:25 +00001926 MVT MinVT = getRegisterType(ReturnMVT);
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001927 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001928}
1929
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930/// LowerCallResult - Lower the result values of a call into the
1931/// appropriate copies out of appropriate physical registers.
1932///
1933SDValue
1934X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001935 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001936 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001937 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001938 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001939
Chris Lattnere32bbf62007-02-28 07:09:55 +00001940 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001941 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001942 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001943 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00001944 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001945 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001946
Chris Lattner3085e152007-02-25 08:59:22 +00001947 // Copy all of the result registers out of their specified physreg.
Jakub Staszakc20323a2012-12-29 15:57:26 +00001948 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001949 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001950 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001951
Torok Edwin3f142c32009-02-01 18:15:56 +00001952 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001954 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001955 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001956 }
1957
Evan Cheng79fb3b42009-02-20 20:43:02 +00001958 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001959
1960 // If this is a call to a function that returns an fp value on the floating
Sylvestre Ledruc8e41c52012-07-23 08:51:15 +00001961 // point stack, we must guarantee the value is popped from the stack, so
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001962 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001963 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001964 // instead.
1965 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1966 // If we prefer to use the value in xmm registers, copy it out as f80 and
1967 // use a truncate to move it from fp stack reg to xmm reg.
1968 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001969 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001970 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
Michael Liao2a8bea72013-04-19 22:22:57 +00001971 MVT::Other, MVT::Glue, Ops), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001972 Val = Chain.getValue(0);
1973
1974 // Round the f80 to the right size, which also moves it to the appropriate
1975 // xmm register.
1976 if (CopyVT != VA.getValVT())
1977 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1978 // This truncation won't change the value.
1979 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001980 } else {
1981 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1982 CopyVT, InFlag).getValue(1);
1983 Val = Chain.getValue(0);
1984 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001985 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001986 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001987 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001988
Dan Gohman98ca4f22009-08-05 01:29:28 +00001989 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001990}
1991
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001992//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001993// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001994//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001995// StdCall calling convention seems to be standard for many Windows' API
1996// routines and around. It differs from C calling convention just a little:
1997// callee should clean up the stack, not caller. Symbols should be also
1998// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001999// For info on fast calling convention see Fast Calling Convention (tail call)
2000// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002001
Dan Gohman98ca4f22009-08-05 01:29:28 +00002002/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002003/// semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002004enum StructReturnType {
2005 NotStructReturn,
2006 RegStructReturn,
2007 StackStructReturn
2008};
2009static StructReturnType
2010callIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002011 if (Outs.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002012 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002013
Rafael Espindola1cee7102012-07-25 13:41:10 +00002014 const ISD::ArgFlagsTy &Flags = Outs[0].Flags;
2015 if (!Flags.isSRet())
2016 return NotStructReturn;
2017 if (Flags.isInReg())
2018 return RegStructReturn;
2019 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002020}
2021
Dan Gohman7e77b0f2009-08-01 19:14:37 +00002022/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002023/// return semantics.
Rafael Espindola1cee7102012-07-25 13:41:10 +00002024static StructReturnType
2025argsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002026 if (Ins.empty())
Rafael Espindola1cee7102012-07-25 13:41:10 +00002027 return NotStructReturn;
Duncan Sands276dcbd2008-03-21 09:14:45 +00002028
Rafael Espindola1cee7102012-07-25 13:41:10 +00002029 const ISD::ArgFlagsTy &Flags = Ins[0].Flags;
2030 if (!Flags.isSRet())
2031 return NotStructReturn;
2032 if (Flags.isInReg())
2033 return RegStructReturn;
2034 return StackStructReturn;
Gordon Henriksen86737662008-01-05 16:56:59 +00002035}
2036
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00002037/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2038/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002039/// the specific parameter attribute. The copy will be passed as a byval
2040/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00002041static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002042CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002043 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002044 SDLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00002045 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00002046
Dale Johannesendd64c412009-02-04 00:33:20 +00002047 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00002048 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002049 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002050}
2051
Chris Lattner29689432010-03-11 00:22:57 +00002052/// IsTailCallConvention - Return true if the calling convention is one that
2053/// supports tail call optimization.
2054static bool IsTailCallConvention(CallingConv::ID CC) {
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002055 return (CC == CallingConv::Fast || CC == CallingConv::GHC ||
2056 CC == CallingConv::HiPE);
Chris Lattner29689432010-03-11 00:22:57 +00002057}
2058
Charles Davisac226bb2013-07-12 06:02:35 +00002059/// \brief Return true if the calling convention is a C calling convention.
2060static bool IsCCallConvention(CallingConv::ID CC) {
2061 return (CC == CallingConv::C || CC == CallingConv::X86_64_Win64 ||
2062 CC == CallingConv::X86_64_SysV);
2063}
2064
Evan Cheng485fafc2011-03-21 01:19:09 +00002065bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00002066 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00002067 return false;
2068
2069 CallSite CS(CI);
2070 CallingConv::ID CalleeCC = CS.getCallingConv();
Charles Davisac226bb2013-07-12 06:02:35 +00002071 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Cheng485fafc2011-03-21 01:19:09 +00002072 return false;
2073
2074 return true;
2075}
2076
Evan Cheng0c439eb2010-01-27 00:07:07 +00002077/// FuncIsMadeTailCallSafe - Return true if the function is being made into
2078/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002079static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
2080 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002081 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00002082}
2083
Dan Gohman98ca4f22009-08-05 01:29:28 +00002084SDValue
2085X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002086 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002087 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002088 SDLoc dl, SelectionDAG &DAG,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002089 const CCValAssign &VA,
2090 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00002091 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00002092 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002093 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002094 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
2095 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002096 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00002097 EVT ValVT;
2098
2099 // If value is passed by pointer we have address passed instead of the value
2100 // itself.
2101 if (VA.getLocInfo() == CCValAssign::Indirect)
2102 ValVT = VA.getLocVT();
2103 else
2104 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00002105
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002106 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00002107 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002108 // In case of tail call optimization mark all arguments mutable. Since they
2109 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00002110 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00002111 unsigned Bytes = Flags.getByValSize();
2112 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
2113 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002114 return DAG.getFrameIndex(FI, getPointerTy());
2115 } else {
2116 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002117 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00002118 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
2119 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002120 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002121 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00002122 }
Rafael Espindola7effac52007-09-14 15:48:13 +00002123}
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002126X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002127 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002128 bool isVarArg,
2129 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002130 SDLoc dl,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002132 SmallVectorImpl<SDValue> &InVals)
2133 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00002134 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00002135 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002136
Gordon Henriksen86737662008-01-05 16:56:59 +00002137 const Function* Fn = MF.getFunction();
2138 if (Fn->hasExternalLinkage() &&
2139 Subtarget->isTargetCygMing() &&
2140 Fn->getName() == "main")
2141 FuncInfo->setForceFramePointer(true);
2142
Evan Cheng1bc78042006-04-26 01:20:17 +00002143 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00002144 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002145 bool IsWindows = Subtarget->isTargetWindows();
Charles Davisac226bb2013-07-12 06:02:35 +00002146 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002147
Chris Lattner29689432010-03-11 00:22:57 +00002148 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002149 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002150
Chris Lattner638402b2007-02-28 07:00:42 +00002151 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002152 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002153 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002154 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002155
2156 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002157 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002158 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002159
Duncan Sands45907662010-10-31 13:21:44 +00002160 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002161
Chris Lattnerf39f7712007-02-28 05:46:49 +00002162 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002163 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002164 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2165 CCValAssign &VA = ArgLocs[i];
2166 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
2167 // places.
2168 assert(VA.getValNo() != LastVal &&
2169 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00002170 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00002171 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00002172
Chris Lattnerf39f7712007-02-28 05:46:49 +00002173 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00002174 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00002175 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 if (RegVT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00002177 RC = &X86::GR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002178 else if (Is64Bit && RegVT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00002179 RC = &X86::GR64RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002180 else if (RegVT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +00002181 RC = &X86::FR32RegClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00002182 else if (RegVT == MVT::f64)
Craig Topperc9099502012-04-20 06:31:50 +00002183 RC = &X86::FR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002184 else if (RegVT.is512BitVector())
2185 RC = &X86::VR512RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002186 else if (RegVT.is256BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002187 RC = &X86::VR256RegClass;
Craig Topper7a9a28b2012-08-12 02:23:29 +00002188 else if (RegVT.is128BitVector())
Craig Topperc9099502012-04-20 06:31:50 +00002189 RC = &X86::VR128RegClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00002190 else if (RegVT == MVT::x86mmx)
Craig Topperc9099502012-04-20 06:31:50 +00002191 RC = &X86::VR64RegClass;
Elena Demikhovsky83952512013-07-31 11:35:14 +00002192 else if (RegVT == MVT::v8i1)
2193 RC = &X86::VK8RegClass;
2194 else if (RegVT == MVT::v16i1)
2195 RC = &X86::VK16RegClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002196 else
Torok Edwinc23197a2009-07-14 16:55:14 +00002197 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002198
Devang Patel68e6bee2011-02-21 23:21:26 +00002199 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002200 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Chris Lattnerf39f7712007-02-28 05:46:49 +00002202 // If this is an 8 or 16-bit value, it is really passed promoted to 32
2203 // bits. Insert an assert[sz]ext to capture this, then truncate to the
2204 // right size.
2205 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002206 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002207 DAG.getValueType(VA.getValVT()));
2208 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00002209 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00002210 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002211 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002212 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00002213
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002214 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002215 // Handle MMX values passed in XMM regs.
Jakub Staszakc20323a2012-12-29 15:57:26 +00002216 if (RegVT.isVector())
2217 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(), ArgValue);
2218 else
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002219 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00002220 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00002221 } else {
2222 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002223 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00002224 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002225
2226 // If value is passed via pointer - do a load.
2227 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00002228 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00002229 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002230
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00002232 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002233
Eli Benderskya5597f02013-01-25 22:07:43 +00002234 // The x86-64 ABIs require that for returning structs by value we copy
2235 // the sret argument into %rax/%eax (depending on ABI) for the return.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002236 // Win32 requires us to put the sret argument to %eax as well.
Eli Benderskya5597f02013-01-25 22:07:43 +00002237 // Save the argument into a virtual register so that we can access it
2238 // from the return points.
Timur Iskhodzhanova46f82d2013-03-28 21:30:04 +00002239 if (MF.getFunction()->hasStructRetAttr() &&
2240 (Subtarget->is64Bit() || Subtarget->isTargetWindows())) {
Dan Gohman61a92132008-04-21 23:59:07 +00002241 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2242 unsigned Reg = FuncInfo->getSRetReturnReg();
2243 if (!Reg) {
Eli Benderskya5597f02013-01-25 22:07:43 +00002244 MVT PtrTy = getPointerTy();
2245 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(PtrTy));
Dan Gohman61a92132008-04-21 23:59:07 +00002246 FuncInfo->setSRetReturnReg(Reg);
2247 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002248 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002249 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00002250 }
2251
Chris Lattnerf39f7712007-02-28 05:46:49 +00002252 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00002253 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002254 if (FuncIsMadeTailCallSafe(CallConv,
2255 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00002256 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00002257
Evan Cheng1bc78042006-04-26 01:20:17 +00002258 // If the function takes variable number of arguments, make a frame index for
2259 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002260 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002261 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
2262 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00002263 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00002264 }
2265 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002266 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
2267
2268 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00002269 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002270 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00002271 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002272 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002273 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
2274 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002275 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002276 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2277 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2278 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002279 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002280 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002281
2282 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002283 // The XMM registers which might contain var arg parameters are shadowed
2284 // in their paired GPR. So we only need to save the GPR to their home
2285 // slots.
2286 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002287 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002288 } else {
2289 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
2290 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002291
Chad Rosier30450e82011-12-22 22:35:21 +00002292 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
2293 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002294 }
2295 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
2296 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002297
Bill Wendling831737d2012-12-30 10:32:01 +00002298 bool NoImplicitFloatOps = Fn->getAttributes().
2299 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00002300 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00002301 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002302 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
2303 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00002304 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002305 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00002306 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00002307 // Kernel mode asks for SSE to be disabled, so don't push them
2308 // on the stack.
2309 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00002310
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002311 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002312 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002313 // Get to the caller-allocated home save location. Add 8 to account
2314 // for the return address.
2315 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002316 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00002317 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00002318 // Fixup to set vararg frame on shadow area (4 x i64).
2319 if (NumIntRegs < 4)
2320 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002321 } else {
2322 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00002323 // registers, then we must store them to their spots on the stack so
2324 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002325 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
2326 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
2327 FuncInfo->setRegSaveFrameIndex(
2328 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00002329 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002330 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002331
Gordon Henriksen86737662008-01-05 16:56:59 +00002332 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002333 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002334 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2335 getPointerTy());
2336 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002337 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002338 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2339 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002340 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002341 &X86::GR64RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002342 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002344 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002345 MachinePointerInfo::getFixedStack(
2346 FuncInfo->getRegSaveFrameIndex(), Offset),
2347 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002348 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002349 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002350 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002351
Dan Gohmanface41a2009-08-16 21:24:25 +00002352 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2353 // Now store the XMM (fp + vector) parameter registers.
2354 SmallVector<SDValue, 11> SaveXMMOps;
2355 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002356
Craig Topperc9099502012-04-20 06:31:50 +00002357 unsigned AL = MF.addLiveIn(X86::AL, &X86::GR8RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002358 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2359 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002360
Dan Gohman1e93df62010-04-17 14:41:14 +00002361 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2362 FuncInfo->getRegSaveFrameIndex()));
2363 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2364 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002365
Dan Gohmanface41a2009-08-16 21:24:25 +00002366 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002367 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Craig Topperc9099502012-04-20 06:31:50 +00002368 &X86::VR128RegClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002369 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2370 SaveXMMOps.push_back(Val);
2371 }
2372 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2373 MVT::Other,
2374 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002375 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002376
2377 if (!MemOps.empty())
2378 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2379 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002380 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002382
Gordon Henriksen86737662008-01-05 16:56:59 +00002383 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002384 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2385 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002386 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002387 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002388 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002389 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002390 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002391 argsAreStructReturn(Ins) == StackStructReturn)
Dan Gohman1e93df62010-04-17 14:41:14 +00002392 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002393 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002394
Gordon Henriksen86737662008-01-05 16:56:59 +00002395 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002396 // RegSaveFrameIndex is X86-64 only.
2397 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002398 if (CallConv == CallingConv::X86_FastCall ||
2399 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002400 // fastcc functions can't have varargs.
2401 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002402 }
Evan Cheng25caf632006-05-23 21:06:34 +00002403
Rafael Espindola76927d752011-08-30 19:39:58 +00002404 FuncInfo->setArgumentStackSize(StackSize);
2405
Dan Gohman98ca4f22009-08-05 01:29:28 +00002406 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002407}
2408
Dan Gohman475871a2008-07-27 21:46:04 +00002409SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002410X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2411 SDValue StackPtr, SDValue Arg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002412 SDLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002413 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002414 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002415 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002416 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002417 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002418 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002419 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002420
2421 return DAG.getStore(Chain, dl, Arg, PtrOff,
2422 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002423 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002424}
2425
Bill Wendling64e87322009-01-16 19:25:27 +00002426/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002427/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002428SDValue
2429X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002430 SDValue &OutRetAddr, SDValue Chain,
2431 bool IsTailCall, bool Is64Bit,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002432 int FPDiff, SDLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002433 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002434 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002435 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002436
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002437 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002438 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002439 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002440 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002441}
2442
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002443/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002444/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002445static SDValue
2446EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002447 SDValue Chain, SDValue RetAddrFrIdx, EVT PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002448 unsigned SlotSize, int FPDiff, SDLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002449 // Store the return address to the appropriate stack slot.
2450 if (!FPDiff) return Chain;
2451 // Calculate the new stack slot for the return address.
Scott Michelfdc40a02009-02-17 22:15:04 +00002452 int NewReturnAddrFI =
Tim Northovera54b6622013-08-04 09:35:57 +00002453 MF.getFrameInfo()->CreateFixedObject(SlotSize, (int64_t)FPDiff - SlotSize,
2454 false);
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002455 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002456 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002457 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002458 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002459 return Chain;
2460}
2461
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002463X86TargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002464 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002465 SelectionDAG &DAG = CLI.DAG;
Craig Toppera0ec3f92013-07-14 04:42:23 +00002466 SDLoc &dl = CLI.DL;
2467 SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
2468 SmallVectorImpl<SDValue> &OutVals = CLI.OutVals;
2469 SmallVectorImpl<ISD::InputArg> &Ins = CLI.Ins;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002470 SDValue Chain = CLI.Chain;
2471 SDValue Callee = CLI.Callee;
2472 CallingConv::ID CallConv = CLI.CallConv;
2473 bool &isTailCall = CLI.IsTailCall;
2474 bool isVarArg = CLI.IsVarArg;
2475
Dan Gohman98ca4f22009-08-05 01:29:28 +00002476 MachineFunction &MF = DAG.getMachineFunction();
2477 bool Is64Bit = Subtarget->is64Bit();
Charles Davisac226bb2013-07-12 06:02:35 +00002478 bool IsWin64 = Subtarget->isCallingConvWin64(CallConv);
Eli Friedman9a2478a2012-01-20 00:05:46 +00002479 bool IsWindows = Subtarget->isTargetWindows();
Rafael Espindola1cee7102012-07-25 13:41:10 +00002480 StructReturnType SR = callIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002481 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002482
Nick Lewycky22de16d2012-01-19 00:34:10 +00002483 if (MF.getTarget().Options.DisableTailCalls)
2484 isTailCall = false;
2485
Evan Cheng5f941932010-02-05 02:21:12 +00002486 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002487 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002488 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002489 isVarArg, SR != NotStructReturn,
Evan Chengb1cacc72012-09-25 05:32:34 +00002490 MF.getFunction()->hasStructRetAttr(), CLI.RetTy,
Rafael Espindola1cee7102012-07-25 13:41:10 +00002491 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002492
2493 // Sibcalls are automatically detected tailcalls which do not require
2494 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002495 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002496 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002497
2498 if (isTailCall)
2499 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002500 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002501
Chris Lattner29689432010-03-11 00:22:57 +00002502 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
Duncan Sandsdc7f1742012-11-16 12:36:39 +00002503 "Var args not supported with calling convention fastcc, ghc or hipe");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002504
Chris Lattner638402b2007-02-28 07:00:42 +00002505 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002506 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002507 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002509
2510 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00002511 if (IsWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002512 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002513
Duncan Sands45907662010-10-31 13:21:44 +00002514 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002515
Chris Lattner423c5f42007-02-28 05:31:48 +00002516 // Get a count of how many bytes are to be pushed on the stack.
2517 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002518 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002519 // This is a sibcall. The memory operands are available in caller's
2520 // own caller's stack.
2521 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002522 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2523 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002524 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002525
Gordon Henriksen86737662008-01-05 16:56:59 +00002526 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002527 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002528 // Lower arguments at fp - stackoffset + fpdiff.
Jakub Staszak96df4372012-10-29 22:02:26 +00002529 X86MachineFunctionInfo *X86Info = MF.getInfo<X86MachineFunctionInfo>();
2530 unsigned NumBytesCallerPushed = X86Info->getBytesToPopOnReturn();
2531
Gordon Henriksen86737662008-01-05 16:56:59 +00002532 FPDiff = NumBytesCallerPushed - NumBytes;
2533
2534 // Set the delta of movement of the returnaddr stackslot.
2535 // But only set if delta is greater than previous delta.
Jakub Staszak96df4372012-10-29 22:02:26 +00002536 if (FPDiff < X86Info->getTCReturnAddrDelta())
2537 X86Info->setTCReturnAddrDelta(FPDiff);
Gordon Henriksen86737662008-01-05 16:56:59 +00002538 }
2539
Evan Chengf22f9b32010-02-06 03:28:46 +00002540 if (!IsSibcall)
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002541 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
2542 dl);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002543
Dan Gohman475871a2008-07-27 21:46:04 +00002544 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002545 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002546 if (isTailCall && FPDiff)
2547 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2548 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002549
Dan Gohman475871a2008-07-27 21:46:04 +00002550 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2551 SmallVector<SDValue, 8> MemOpChains;
2552 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002553
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002554 // Walk the register/memloc assignments, inserting copies/loads. In the case
2555 // of tail call optimization arguments are handle later.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002556 const X86RegisterInfo *RegInfo =
2557 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Chris Lattner423c5f42007-02-28 05:31:48 +00002558 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2559 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002560 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002561 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002562 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002563 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002564
Chris Lattner423c5f42007-02-28 05:31:48 +00002565 // Promote the value if needed.
2566 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002567 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002568 case CCValAssign::Full: break;
2569 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002570 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002571 break;
2572 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002573 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002574 break;
2575 case CCValAssign::AExt:
Craig Topper7a9a28b2012-08-12 02:23:29 +00002576 if (RegVT.is128BitVector()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002577 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002578 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002579 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2580 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002581 } else
2582 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2583 break;
2584 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002585 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002586 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002587 case CCValAssign::Indirect: {
2588 // Store the argument.
2589 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002590 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002591 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002592 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002593 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002594 Arg = SpillSlot;
2595 break;
2596 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002597 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002598
Chris Lattner423c5f42007-02-28 05:31:48 +00002599 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002600 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2601 if (isVarArg && IsWin64) {
2602 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2603 // shadow reg if callee is a varargs function.
2604 unsigned ShadowReg = 0;
2605 switch (VA.getLocReg()) {
2606 case X86::XMM0: ShadowReg = X86::RCX; break;
2607 case X86::XMM1: ShadowReg = X86::RDX; break;
2608 case X86::XMM2: ShadowReg = X86::R8; break;
2609 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002610 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002611 if (ShadowReg)
2612 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002613 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002614 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002615 assert(VA.isMemLoc());
2616 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002617 StackPtr = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
2618 getPointerTy());
Evan Cheng5f941932010-02-05 02:21:12 +00002619 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2620 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002621 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002623
Evan Cheng32fe1032006-05-25 00:59:30 +00002624 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002625 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002626 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002627
Chris Lattner88e1fd52009-07-09 04:24:46 +00002628 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002629 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2630 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002631 if (!isTailCall) {
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002632 RegsToPass.push_back(std::make_pair(unsigned(X86::EBX),
Andrew Trickac6d9be2013-05-25 02:42:55 +00002633 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), getPointerTy())));
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002634 } else {
2635 // If we are tail calling and generating PIC/GOT style code load the
2636 // address of the callee into ECX. The value in ecx is used as target of
2637 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2638 // for tail calls on PIC/GOT architectures. Normally we would just put the
2639 // address of GOT into ebx and then call target@PLT. But for tail calls
2640 // ebx would be restored (since ebx is callee saved) before jumping to the
2641 // target@PLT.
2642
2643 // Note: The actual moving to ECX is done further down.
2644 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2645 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2646 !G->getGlobal()->hasProtectedVisibility())
2647 Callee = LowerGlobalAddress(Callee, DAG);
2648 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002649 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002650 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002651 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002652
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002653 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002654 // From AMD64 ABI document:
2655 // For calls that may call functions that use varargs or stdargs
2656 // (prototype-less calls or calls to functions containing ellipsis (...) in
2657 // the declaration) %al is used as hidden argument to specify the number
2658 // of SSE registers used. The contents of %al do not need to match exactly
2659 // the number of registers, but must be an ubound on the number of SSE
2660 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002661
Gordon Henriksen86737662008-01-05 16:56:59 +00002662 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002663 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002664 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2665 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2666 };
2667 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002668 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002669 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002670
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002671 RegsToPass.push_back(std::make_pair(unsigned(X86::AL),
2672 DAG.getConstant(NumXMMRegs, MVT::i8)));
Gordon Henriksen86737662008-01-05 16:56:59 +00002673 }
2674
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002675 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002676 if (isTailCall) {
2677 // Force all the incoming stack arguments to be loaded from the stack
2678 // before any new outgoing arguments are stored to the stack, because the
2679 // outgoing stack slots may alias the incoming argument stack slots, and
2680 // the alias isn't otherwise explicit. This is slightly more conservative
2681 // than necessary, because it means that each store effectively depends
2682 // on every argument instead of just those arguments it would clobber.
2683 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2684
Dan Gohman475871a2008-07-27 21:46:04 +00002685 SmallVector<SDValue, 8> MemOpChains2;
2686 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002687 int FI = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002688 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002689 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2690 CCValAssign &VA = ArgLocs[i];
2691 if (VA.isRegLoc())
2692 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002693 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002694 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002695 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002696 // Create frame index.
2697 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002698 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002699 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002700 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002701
Duncan Sands276dcbd2008-03-21 09:14:45 +00002702 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002703 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002704 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002705 if (StackPtr.getNode() == 0)
Michael Liaoc5c970e2012-10-31 04:14:09 +00002706 StackPtr = DAG.getCopyFromReg(Chain, dl,
2707 RegInfo->getStackRegister(),
Dale Johannesendd64c412009-02-04 00:33:20 +00002708 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002709 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002710
Dan Gohman98ca4f22009-08-05 01:29:28 +00002711 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2712 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002713 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002714 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002715 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002716 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002717 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002718 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002719 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002720 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002721 }
2722 }
2723
2724 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002725 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002726 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002727
2728 // Store the return address to the appropriate stack slot.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002729 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx,
2730 getPointerTy(), RegInfo->getSlotSize(),
Dale Johannesenace16102009-02-03 19:33:06 +00002731 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002732 }
2733
Jakob Stoklund Olesenb8720782012-07-04 19:28:31 +00002734 // Build a sequence of copy-to-reg nodes chained together with token chain
2735 // and flag operands which copy the outgoing args into registers.
2736 SDValue InFlag;
2737 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2738 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2739 RegsToPass[i].second, InFlag);
2740 InFlag = Chain.getValue(1);
2741 }
2742
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002743 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2744 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2745 // In the 64-bit large code model, we have to make all calls
2746 // through a register, since the call instruction's 32-bit
2747 // pc-relative offset may not be large enough to hold the whole
2748 // address.
2749 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002750 // If the callee is a GlobalAddress node (quite common, every direct call
2751 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2752 // it.
2753
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002754 // We should use extra load for direct calls to dllimported functions in
2755 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002756 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002757 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002758 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002759 bool ExtraLoad = false;
2760 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002761
Chris Lattner48a7d022009-07-09 05:02:21 +00002762 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2763 // external symbols most go through the PLT in PIC mode. If the symbol
2764 // has hidden or protected visibility, or if it is static or local, then
2765 // we don't need to use the PLT - we can directly call it.
2766 if (Subtarget->isTargetELF() &&
2767 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002768 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002769 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002770 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002771 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002772 (!Subtarget->getTargetTriple().isMacOSX() ||
2773 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002774 // PC-relative references to external symbols should go through $stub,
2775 // unless we're building with the leopard linker or later, which
2776 // automatically synthesizes these stubs.
2777 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002778 } else if (Subtarget->isPICStyleRIPRel() &&
2779 isa<Function>(GV) &&
Bill Wendling831737d2012-12-30 10:32:01 +00002780 cast<Function>(GV)->getAttributes().
2781 hasAttribute(AttributeSet::FunctionIndex,
2782 Attribute::NonLazyBind)) {
John McCall3a3465b2011-06-15 20:36:13 +00002783 // If the function is marked as non-lazy, generate an indirect call
2784 // which loads from the GOT directly. This avoids runtime overhead
2785 // at the cost of eager binding (and one extra byte of encoding).
2786 OpFlags = X86II::MO_GOTPCREL;
2787 WrapperKind = X86ISD::WrapperRIP;
2788 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002789 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002790
Devang Patel0d881da2010-07-06 22:08:15 +00002791 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002792 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002793
2794 // Add a wrapper if needed.
2795 if (WrapperKind != ISD::DELETED_NODE)
2796 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2797 // Add extra indirection if needed.
2798 if (ExtraLoad)
2799 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2800 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002801 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002802 }
Bill Wendling056292f2008-09-16 21:48:12 +00002803 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002804 unsigned char OpFlags = 0;
2805
Evan Cheng1bf891a2010-12-01 22:59:46 +00002806 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2807 // external symbols should go through the PLT.
2808 if (Subtarget->isTargetELF() &&
2809 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2810 OpFlags = X86II::MO_PLT;
2811 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002812 (!Subtarget->getTargetTriple().isMacOSX() ||
2813 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002814 // PC-relative references to external symbols should go through $stub,
2815 // unless we're building with the leopard linker or later, which
2816 // automatically synthesizes these stubs.
2817 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002818 }
Eric Christopherfd179292009-08-27 18:07:15 +00002819
Chris Lattner48a7d022009-07-09 05:02:21 +00002820 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2821 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002822 }
2823
Chris Lattnerd96d0722007-02-25 06:40:16 +00002824 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002825 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002826 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002827
Evan Chengf22f9b32010-02-06 03:28:46 +00002828 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002829 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002830 DAG.getIntPtrConstant(0, true), InFlag, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002831 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002832 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002833
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002834 Ops.push_back(Chain);
2835 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002836
Dan Gohman98ca4f22009-08-05 01:29:28 +00002837 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002838 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002839
Gordon Henriksen86737662008-01-05 16:56:59 +00002840 // Add argument registers to the end of the list so that they are known live
2841 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002842 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2843 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2844 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002845
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002846 // Add a register mask operand representing the call-preserved registers.
2847 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2848 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2849 assert(Mask && "Missing call preserved mask for calling convention");
2850 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002851
Gabor Greifba36cb52008-08-28 21:40:38 +00002852 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002853 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002854
Dan Gohman98ca4f22009-08-05 01:29:28 +00002855 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002856 // We used to do:
2857 //// If this is the first return lowered for this function, add the regs
2858 //// to the liveout set for the function.
2859 // This isn't right, although it's probably harmless on x86; liveouts
2860 // should be computed from returns not tail calls. Consider a void
2861 // function making a tail call to a function returning int.
Jakub Staszak30fcfc32013-02-16 13:34:26 +00002862 return DAG.getNode(X86ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002863 }
2864
Dale Johannesenace16102009-02-03 19:33:06 +00002865 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002866 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002867
Chris Lattner2d297092006-05-23 18:50:38 +00002868 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002869 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002870 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2871 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002872 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002873 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
Rafael Espindola1cee7102012-07-25 13:41:10 +00002874 SR == StackStructReturn)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002875 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002876 // pops the hidden struct pointer, so we have to push it back.
2877 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002878 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002879 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002880 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002881 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002882
Gordon Henriksenae636f82008-01-03 16:47:34 +00002883 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002884 if (!IsSibcall) {
2885 Chain = DAG.getCALLSEQ_END(Chain,
2886 DAG.getIntPtrConstant(NumBytes, true),
2887 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2888 true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00002889 InFlag, dl);
Evan Chengf22f9b32010-02-06 03:28:46 +00002890 InFlag = Chain.getValue(1);
2891 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002892
Chris Lattner3085e152007-02-25 08:59:22 +00002893 // Handle result values, copying them out of physregs into vregs that we
2894 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2896 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002897}
2898
Evan Cheng25ab6902006-09-08 06:48:29 +00002899//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002900// Fast Calling Convention (tail call) implementation
2901//===----------------------------------------------------------------------===//
2902
2903// Like std call, callee cleans arguments, convention except that ECX is
2904// reserved for storing the tail called function address. Only 2 registers are
2905// free for argument passing (inreg). Tail call optimization is performed
2906// provided:
2907// * tailcallopt is enabled
2908// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002909// On X86_64 architecture with GOT-style position independent code only local
2910// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002911// To keep the stack aligned according to platform abi the function
2912// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2913// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002914// If a tail called function callee has more arguments than the caller the
2915// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002916// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002917// original REtADDR, but before the saved framepointer or the spilled registers
2918// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2919// stack layout:
2920// arg1
2921// arg2
2922// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002923// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002924// move area ]
2925// (possible EBP)
2926// ESI
2927// EDI
2928// local1 ..
2929
2930/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2931/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002932unsigned
2933X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2934 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002935 MachineFunction &MF = DAG.getMachineFunction();
2936 const TargetMachine &TM = MF.getTarget();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00002937 const X86RegisterInfo *RegInfo =
2938 static_cast<const X86RegisterInfo*>(TM.getRegisterInfo());
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002939 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002940 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002941 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002942 int64_t Offset = StackSize;
Michael Liaoaa3c2c02012-10-25 06:29:14 +00002943 unsigned SlotSize = RegInfo->getSlotSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002944 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2945 // Number smaller than 12 so just add the difference.
2946 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2947 } else {
2948 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002949 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002950 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002951 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002952 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002953}
2954
Evan Cheng5f941932010-02-05 02:21:12 +00002955/// MatchingStackOffset - Return true if the given stack call argument is
2956/// already available in the same position (relatively) of the caller's
2957/// incoming argument stack.
2958static
2959bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2960 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2961 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002962 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2963 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002964 if (Arg.getOpcode() == ISD::CopyFromReg) {
2965 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002966 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002967 return false;
2968 MachineInstr *Def = MRI->getVRegDef(VR);
2969 if (!Def)
2970 return false;
2971 if (!Flags.isByVal()) {
2972 if (!TII->isLoadFromStackSlot(Def, FI))
2973 return false;
2974 } else {
2975 unsigned Opcode = Def->getOpcode();
2976 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2977 Def->getOperand(1).isFI()) {
2978 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002979 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002980 } else
2981 return false;
2982 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002983 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2984 if (Flags.isByVal())
2985 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002986 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002987 // define @foo(%struct.X* %A) {
2988 // tail call @bar(%struct.X* byval %A)
2989 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002990 return false;
2991 SDValue Ptr = Ld->getBasePtr();
2992 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2993 if (!FINode)
2994 return false;
2995 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002996 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002997 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002998 FI = FINode->getIndex();
2999 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00003000 } else
3001 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00003002
Evan Cheng4cae1332010-03-05 08:38:04 +00003003 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00003004 if (!MFI->isFixedObjectIndex(FI))
3005 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00003006 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00003007}
3008
Dan Gohman98ca4f22009-08-05 01:29:28 +00003009/// IsEligibleForTailCallOptimization - Check whether the call is eligible
3010/// for tail call optimization. Targets which want to do tail call
3011/// optimization should implement this function.
3012bool
3013X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003014 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003015 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00003016 bool isCalleeStructRet,
3017 bool isCallerStructRet,
Evan Chengb1cacc72012-09-25 05:32:34 +00003018 Type *RetTy,
Evan Chengb1712452010-01-27 06:25:16 +00003019 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003020 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00003021 const SmallVectorImpl<ISD::InputArg> &Ins,
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003022 SelectionDAG &DAG) const {
Charles Davisac226bb2013-07-12 06:02:35 +00003023 if (!IsTailCallConvention(CalleeCC) && !IsCCallConvention(CalleeCC))
Evan Chengb1712452010-01-27 06:25:16 +00003024 return false;
3025
Evan Cheng7096ae42010-01-29 06:45:59 +00003026 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00003027 const MachineFunction &MF = DAG.getMachineFunction();
Charles Davisac226bb2013-07-12 06:02:35 +00003028 const Function *CallerF = MF.getFunction();
Evan Chengb1cacc72012-09-25 05:32:34 +00003029
3030 // If the function return type is x86_fp80 and the callee return type is not,
3031 // then the FP_EXTEND of the call result is not a nop. It's not safe to
3032 // perform a tailcall optimization here.
3033 if (CallerF->getReturnType()->isX86_FP80Ty() && !RetTy->isX86_FP80Ty())
3034 return false;
3035
Evan Cheng13617962010-04-30 01:12:32 +00003036 CallingConv::ID CallerCC = CallerF->getCallingConv();
3037 bool CCMatch = CallerCC == CalleeCC;
Charles Davisac226bb2013-07-12 06:02:35 +00003038 bool IsCalleeWin64 = Subtarget->isCallingConvWin64(CalleeCC);
3039 bool IsCallerWin64 = Subtarget->isCallingConvWin64(CallerCC);
Evan Cheng13617962010-04-30 01:12:32 +00003040
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003041 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00003042 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00003043 return true;
3044 return false;
3045 }
3046
Dale Johannesen2f05cc02010-05-28 23:24:28 +00003047 // Look for obvious safe cases to perform tail call optimization that do not
3048 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00003049
Evan Cheng2c12cb42010-03-26 16:26:03 +00003050 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
3051 // emit a special epilogue.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003052 const X86RegisterInfo *RegInfo =
3053 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Evan Cheng2c12cb42010-03-26 16:26:03 +00003054 if (RegInfo->needsStackRealignment(MF))
3055 return false;
3056
Evan Chenga375d472010-03-15 18:54:48 +00003057 // Also avoid sibcall optimization if either caller or callee uses struct
3058 // return semantics.
3059 if (isCalleeStructRet || isCallerStructRet)
3060 return false;
3061
Chad Rosier2416da32011-06-24 21:15:36 +00003062 // An stdcall caller is expected to clean up its arguments; the callee
3063 // isn't going to do that.
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003064 if (!CCMatch && CallerCC == CallingConv::X86_StdCall)
Chad Rosier2416da32011-06-24 21:15:36 +00003065 return false;
3066
Chad Rosier871f6642011-05-18 19:59:50 +00003067 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00003068 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00003069 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00003070
3071 // Optimizing for varargs on Win64 is unlikely to be safe without
3072 // additional testing.
Charles Davisac226bb2013-07-12 06:02:35 +00003073 if (IsCalleeWin64 || IsCallerWin64)
Chad Rosiera1660892011-05-20 00:59:28 +00003074 return false;
3075
Chad Rosier871f6642011-05-18 19:59:50 +00003076 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003077 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003078 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00003079
Chad Rosier871f6642011-05-18 19:59:50 +00003080 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
3081 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
3082 if (!ArgLocs[i].isRegLoc())
3083 return false;
3084 }
3085
Chad Rosier30450e82011-12-22 22:35:21 +00003086 // If the call result is in ST0 / ST1, it needs to be popped off the x87
3087 // stack. Therefore, if it's not used by the call it is not safe to optimize
3088 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003089 bool Unused = false;
3090 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
3091 if (!Ins[i].Used) {
3092 Unused = true;
3093 break;
3094 }
3095 }
3096 if (Unused) {
3097 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003098 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003099 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003100 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00003101 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00003102 CCValAssign &VA = RVLocs[i];
3103 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
3104 return false;
3105 }
3106 }
3107
Evan Cheng13617962010-04-30 01:12:32 +00003108 // If the calling conventions do not match, then we'd better make sure the
3109 // results are returned in the same way as what the caller expects.
3110 if (!CCMatch) {
3111 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00003112 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003113 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003114 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
3115
3116 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00003117 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003118 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00003119 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
3120
3121 if (RVLocs1.size() != RVLocs2.size())
3122 return false;
3123 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
3124 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
3125 return false;
3126 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
3127 return false;
3128 if (RVLocs1[i].isRegLoc()) {
3129 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
3130 return false;
3131 } else {
3132 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
3133 return false;
3134 }
3135 }
3136 }
3137
Evan Chenga6bff982010-01-30 01:22:00 +00003138 // If the callee takes no arguments then go on to check the results of the
3139 // call.
3140 if (!Outs.empty()) {
3141 // Check if stack adjustment is needed. For now, do not do this if any
3142 // argument is passed on the stack.
3143 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003144 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
Craig Topper0fbf3642012-04-23 03:28:34 +00003145 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003146
3147 // Allocate shadow area for Win64
Charles Davisac226bb2013-07-12 06:02:35 +00003148 if (IsCalleeWin64)
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003149 CCInfo.AllocateStack(32, 8);
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00003150
Duncan Sands45907662010-10-31 13:21:44 +00003151 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00003152 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00003153 MachineFunction &MF = DAG.getMachineFunction();
3154 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
3155 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00003156
3157 // Check if the arguments are already laid out in the right way as
3158 // the caller's fixed stack objects.
3159 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00003160 const MachineRegisterInfo *MRI = &MF.getRegInfo();
3161 const X86InstrInfo *TII =
Roman Divacky59324292012-09-05 22:26:57 +00003162 ((const X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00003163 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3164 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003165 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00003166 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00003167 if (VA.getLocInfo() == CCValAssign::Indirect)
3168 return false;
3169 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00003170 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
3171 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00003172 return false;
3173 }
3174 }
3175 }
Evan Cheng9c044672010-05-29 01:35:22 +00003176
3177 // If the tailcall address may be in a register, then make sure it's
3178 // possible to register allocate for it. In 32-bit, the call address can
3179 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00003180 // callee-saved registers are restored. These happen to be the same
3181 // registers used to pass 'inreg' arguments so watch out for those.
3182 if (!Subtarget->is64Bit() &&
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003183 ((!isa<GlobalAddressSDNode>(Callee) &&
3184 !isa<ExternalSymbolSDNode>(Callee)) ||
3185 getTargetMachine().getRelocationModel() == Reloc::PIC_)) {
Evan Cheng9c044672010-05-29 01:35:22 +00003186 unsigned NumInRegs = 0;
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003187 // In PIC we need an extra register to formulate the address computation
3188 // for the callee.
3189 unsigned MaxInRegs =
3190 (getTargetMachine().getRelocationModel() == Reloc::PIC_) ? 2 : 3;
3191
Evan Cheng9c044672010-05-29 01:35:22 +00003192 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
3193 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00003194 if (!VA.isRegLoc())
3195 continue;
3196 unsigned Reg = VA.getLocReg();
3197 switch (Reg) {
3198 default: break;
3199 case X86::EAX: case X86::EDX: case X86::ECX:
Nick Lewycky48aaf5f2013-02-13 21:59:15 +00003200 if (++NumInRegs == MaxInRegs)
Evan Cheng9c044672010-05-29 01:35:22 +00003201 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00003202 break;
Evan Cheng9c044672010-05-29 01:35:22 +00003203 }
3204 }
3205 }
Evan Chenga6bff982010-01-30 01:22:00 +00003206 }
Evan Chengb1712452010-01-27 06:25:16 +00003207
Evan Cheng86809cc2010-02-03 03:28:02 +00003208 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003209}
3210
Dan Gohman3df24e62008-09-03 23:12:08 +00003211FastISel *
Bob Wilsond49edb72012-08-03 04:06:28 +00003212X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo,
3213 const TargetLibraryInfo *libInfo) const {
3214 return X86::createFastISel(funcInfo, libInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00003215}
3216
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003217//===----------------------------------------------------------------------===//
3218// Other Lowering Hooks
3219//===----------------------------------------------------------------------===//
3220
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00003221static bool MayFoldLoad(SDValue Op) {
3222 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
3223}
3224
3225static bool MayFoldIntoStore(SDValue Op) {
3226 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
3227}
3228
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003229static bool isTargetShuffle(unsigned Opcode) {
3230 switch(Opcode) {
3231 default: return false;
3232 case X86ISD::PSHUFD:
3233 case X86ISD::PSHUFHW:
3234 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00003235 case X86ISD::SHUFP:
Craig Topper4aee1bb2013-01-28 06:48:25 +00003236 case X86ISD::PALIGNR:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003237 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003238 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003239 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003240 case X86ISD::MOVLPS:
3241 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003242 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003243 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003244 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003245 case X86ISD::MOVSS:
3246 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003247 case X86ISD::UNPCKL:
3248 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00003249 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00003250 case X86ISD::VPERM2X128:
Craig Topperbdcbcb32012-05-06 18:54:26 +00003251 case X86ISD::VPERMI:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003252 return true;
3253 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003254}
3255
Andrew Trickac6d9be2013-05-25 02:42:55 +00003256static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003257 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003258 switch(Opc) {
3259 default: llvm_unreachable("Unknown x86 shuffle node");
3260 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00003261 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00003262 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003263 return DAG.getNode(Opc, dl, VT, V1);
3264 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00003265}
3266
Andrew Trickac6d9be2013-05-25 02:42:55 +00003267static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003268 SDValue V1, unsigned TargetMask,
3269 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003270 switch(Opc) {
3271 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003272 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003273 case X86ISD::PSHUFHW:
3274 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00003275 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00003276 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003277 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
3278 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00003279}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00003280
Andrew Trickac6d9be2013-05-25 02:42:55 +00003281static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00003282 SDValue V1, SDValue V2, unsigned TargetMask,
3283 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003284 switch(Opc) {
3285 default: llvm_unreachable("Unknown x86 shuffle node");
Craig Topper4aee1bb2013-01-28 06:48:25 +00003286 case X86ISD::PALIGNR:
Craig Topperb3982da2011-12-31 23:50:21 +00003287 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00003288 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003289 return DAG.getNode(Opc, dl, VT, V1, V2,
3290 DAG.getConstant(TargetMask, MVT::i8));
3291 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003292}
3293
Andrew Trickac6d9be2013-05-25 02:42:55 +00003294static SDValue getTargetShuffleNode(unsigned Opc, SDLoc dl, EVT VT,
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003295 SDValue V1, SDValue V2, SelectionDAG &DAG) {
3296 switch(Opc) {
3297 default: llvm_unreachable("Unknown x86 shuffle node");
3298 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00003299 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00003300 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00003301 case X86ISD::MOVLPS:
3302 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00003303 case X86ISD::MOVSS:
3304 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00003305 case X86ISD::UNPCKL:
3306 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003307 return DAG.getNode(Opc, dl, VT, V1, V2);
3308 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00003309}
3310
Dan Gohmand858e902010-04-17 15:26:15 +00003311SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003312 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +00003313 const X86RegisterInfo *RegInfo =
3314 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003315 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
3316 int ReturnAddrIndex = FuncInfo->getRAIndex();
3317
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003318 if (ReturnAddrIndex == 0) {
3319 // Set up a frame object for the return address.
Michael Liaoaa3c2c02012-10-25 06:29:14 +00003320 unsigned SlotSize = RegInfo->getSlotSize();
Tim Northovera54b6622013-08-04 09:35:57 +00003321 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize,
3322 -(int64_t)SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003323 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00003324 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003325 }
3326
Evan Cheng25ab6902006-09-08 06:48:29 +00003327 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00003328}
3329
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003330bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
3331 bool hasSymbolicDisplacement) {
3332 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00003333 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00003334 return false;
3335
3336 // If we don't have a symbolic displacement - we don't have any extra
3337 // restrictions.
3338 if (!hasSymbolicDisplacement)
3339 return true;
3340
3341 // FIXME: Some tweaks might be needed for medium code model.
3342 if (M != CodeModel::Small && M != CodeModel::Kernel)
3343 return false;
3344
3345 // For small code model we assume that latest object is 16MB before end of 31
3346 // bits boundary. We may also accept pretty large negative constants knowing
3347 // that all objects are in the positive half of address space.
3348 if (M == CodeModel::Small && Offset < 16*1024*1024)
3349 return true;
3350
3351 // For kernel code model we know that all object resist in the negative half
3352 // of 32bits address space. We may not accept negative offsets, since they may
3353 // be just off and we may accept pretty large positive ones.
3354 if (M == CodeModel::Kernel && Offset > 0)
3355 return true;
3356
3357 return false;
3358}
3359
Evan Chengef41ff62011-06-23 17:54:54 +00003360/// isCalleePop - Determines whether the callee is required to pop its
3361/// own arguments. Callee pop is necessary to support tail calls.
3362bool X86::isCalleePop(CallingConv::ID CallingConv,
3363 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3364 if (IsVarArg)
3365 return false;
3366
3367 switch (CallingConv) {
3368 default:
3369 return false;
3370 case CallingConv::X86_StdCall:
3371 return !is64Bit;
3372 case CallingConv::X86_FastCall:
3373 return !is64Bit;
3374 case CallingConv::X86_ThisCall:
3375 return !is64Bit;
3376 case CallingConv::Fast:
3377 return TailCallOpt;
3378 case CallingConv::GHC:
3379 return TailCallOpt;
Duncan Sandsdc7f1742012-11-16 12:36:39 +00003380 case CallingConv::HiPE:
3381 return TailCallOpt;
Evan Chengef41ff62011-06-23 17:54:54 +00003382 }
3383}
3384
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003385/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3386/// specific condition code, returning the condition code and the LHS/RHS of the
3387/// comparison to make.
3388static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3389 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003390 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003391 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3392 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3393 // X > -1 -> X == 0, jump !sign.
3394 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003395 return X86::COND_NS;
Craig Topper69947b92012-04-23 06:57:04 +00003396 }
3397 if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003398 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003399 return X86::COND_S;
Craig Topper69947b92012-04-23 06:57:04 +00003400 }
3401 if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003402 // X < 1 -> X <= 0
3403 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003404 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003405 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003406 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003407
Evan Chengd9558e02006-01-06 00:43:03 +00003408 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003409 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003410 case ISD::SETEQ: return X86::COND_E;
3411 case ISD::SETGT: return X86::COND_G;
3412 case ISD::SETGE: return X86::COND_GE;
3413 case ISD::SETLT: return X86::COND_L;
3414 case ISD::SETLE: return X86::COND_LE;
3415 case ISD::SETNE: return X86::COND_NE;
3416 case ISD::SETULT: return X86::COND_B;
3417 case ISD::SETUGT: return X86::COND_A;
3418 case ISD::SETULE: return X86::COND_BE;
3419 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003420 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003421 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003422
Chris Lattner4c78e022008-12-23 23:42:27 +00003423 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003424
Chris Lattner4c78e022008-12-23 23:42:27 +00003425 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003426 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3427 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003428 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3429 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003430 }
3431
Chris Lattner4c78e022008-12-23 23:42:27 +00003432 switch (SetCCOpcode) {
3433 default: break;
3434 case ISD::SETOLT:
3435 case ISD::SETOLE:
3436 case ISD::SETUGT:
3437 case ISD::SETUGE:
3438 std::swap(LHS, RHS);
3439 break;
3440 }
3441
3442 // On a floating point condition, the flags are set as follows:
3443 // ZF PF CF op
3444 // 0 | 0 | 0 | X > Y
3445 // 0 | 0 | 1 | X < Y
3446 // 1 | 0 | 0 | X == Y
3447 // 1 | 1 | 1 | unordered
3448 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003449 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003450 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003451 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003452 case ISD::SETOLT: // flipped
3453 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003454 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003455 case ISD::SETOLE: // flipped
3456 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003457 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003458 case ISD::SETUGT: // flipped
3459 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003460 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003461 case ISD::SETUGE: // flipped
3462 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003463 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003464 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003465 case ISD::SETNE: return X86::COND_NE;
3466 case ISD::SETUO: return X86::COND_P;
3467 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003468 case ISD::SETOEQ:
3469 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003470 }
Evan Chengd9558e02006-01-06 00:43:03 +00003471}
3472
Evan Cheng4a460802006-01-11 00:33:36 +00003473/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3474/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003475/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003476static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003477 switch (X86CC) {
3478 default:
3479 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003480 case X86::COND_B:
3481 case X86::COND_BE:
3482 case X86::COND_E:
3483 case X86::COND_P:
3484 case X86::COND_A:
3485 case X86::COND_AE:
3486 case X86::COND_NE:
3487 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003488 return true;
3489 }
3490}
3491
Evan Chengeb2f9692009-10-27 19:56:55 +00003492/// isFPImmLegal - Returns true if the target can instruction select the
3493/// specified FP immediate natively. If false, the legalizer will
3494/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003495bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003496 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3497 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3498 return true;
3499 }
3500 return false;
3501}
3502
Nate Begeman9008ca62009-04-27 18:41:29 +00003503/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3504/// the specified range (L, H].
3505static bool isUndefOrInRange(int Val, int Low, int Hi) {
3506 return (Val < 0) || (Val >= Low && Val < Hi);
3507}
3508
3509/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3510/// specified value.
3511static bool isUndefOrEqual(int Val, int CmpVal) {
Jakub Staszakb2af3a02012-12-06 18:22:59 +00003512 return (Val < 0 || Val == CmpVal);
Evan Chengc5cdff22006-04-07 21:53:05 +00003513}
3514
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00003515/// isSequentialOrUndefInRange - Return true if every element in Mask, beginning
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003516/// from position Pos and ending in Pos+Size, falls within the specified
3517/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003518static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Craig Topperb6072642012-05-03 07:26:59 +00003519 unsigned Pos, unsigned Size, int Low) {
3520 for (unsigned i = Pos, e = Pos+Size; i != e; ++i, ++Low)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003521 if (!isUndefOrEqual(Mask[i], Low))
3522 return false;
3523 return true;
3524}
3525
Nate Begeman9008ca62009-04-27 18:41:29 +00003526/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3527/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3528/// the second operand.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003529static bool isPSHUFDMask(ArrayRef<int> Mask, MVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003530 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003531 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003533 return (Mask[0] < 2 && Mask[1] < 2);
3534 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003535}
3536
Nate Begeman9008ca62009-04-27 18:41:29 +00003537/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3538/// is suitable for input to PSHUFHW.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003539static bool isPSHUFHWMask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003540 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng0188ecb2006-03-22 18:59:22 +00003541 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003542
Nate Begeman9008ca62009-04-27 18:41:29 +00003543 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003544 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3545 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003546
Evan Cheng506d3df2006-03-29 23:07:14 +00003547 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003548 for (unsigned i = 4; i != 8; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003549 if (!isUndefOrInRange(Mask[i], 4, 8))
Evan Cheng506d3df2006-03-29 23:07:14 +00003550 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003551
Craig Toppera9a568a2012-05-02 08:03:44 +00003552 if (VT == MVT::v16i16) {
3553 // Lower quadword copied in order or undef.
3554 if (!isSequentialOrUndefInRange(Mask, 8, 4, 8))
3555 return false;
3556
3557 // Upper quadword shuffled.
3558 for (unsigned i = 12; i != 16; ++i)
3559 if (!isUndefOrInRange(Mask[i], 12, 16))
3560 return false;
3561 }
3562
Evan Cheng506d3df2006-03-29 23:07:14 +00003563 return true;
3564}
3565
Nate Begeman9008ca62009-04-27 18:41:29 +00003566/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3567/// is suitable for input to PSHUFLW.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003568static bool isPSHUFLWMask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003569 if (VT != MVT::v8i16 && (!HasInt256 || VT != MVT::v16i16))
Evan Cheng506d3df2006-03-29 23:07:14 +00003570 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003571
Rafael Espindola15684b22009-04-24 12:40:33 +00003572 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003573 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3574 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003575
Rafael Espindola15684b22009-04-24 12:40:33 +00003576 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003577 for (unsigned i = 0; i != 4; ++i)
Craig Toppera9a568a2012-05-02 08:03:44 +00003578 if (!isUndefOrInRange(Mask[i], 0, 4))
Rafael Espindola15684b22009-04-24 12:40:33 +00003579 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003580
Craig Toppera9a568a2012-05-02 08:03:44 +00003581 if (VT == MVT::v16i16) {
3582 // Upper quadword copied in order.
3583 if (!isSequentialOrUndefInRange(Mask, 12, 4, 12))
3584 return false;
3585
3586 // Lower quadword shuffled.
3587 for (unsigned i = 8; i != 12; ++i)
3588 if (!isUndefOrInRange(Mask[i], 8, 12))
3589 return false;
3590 }
3591
Rafael Espindola15684b22009-04-24 12:40:33 +00003592 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003593}
3594
Nate Begemana09008b2009-10-19 02:17:23 +00003595/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3596/// is suitable for input to PALIGNR.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003597static bool isPALIGNRMask(ArrayRef<int> Mask, MVT VT,
Craig Topper0e2037b2012-01-20 05:53:00 +00003598 const X86Subtarget *Subtarget) {
Craig Topper5a529e42013-01-18 06:44:29 +00003599 if ((VT.is128BitVector() && !Subtarget->hasSSSE3()) ||
3600 (VT.is256BitVector() && !Subtarget->hasInt256()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003601 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003602
Craig Topper0e2037b2012-01-20 05:53:00 +00003603 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003604 unsigned NumLanes = VT.is512BitVector() ? 1: VT.getSizeInBits()/128;
Craig Topper0e2037b2012-01-20 05:53:00 +00003605 unsigned NumLaneElts = NumElts/NumLanes;
3606
3607 // Do not handle 64-bit element shuffles with palignr.
3608 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003609 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003610
Craig Topper0e2037b2012-01-20 05:53:00 +00003611 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3612 unsigned i;
3613 for (i = 0; i != NumLaneElts; ++i) {
3614 if (Mask[i+l] >= 0)
3615 break;
3616 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003617
Craig Topper0e2037b2012-01-20 05:53:00 +00003618 // Lane is all undef, go to next lane
3619 if (i == NumLaneElts)
3620 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003621
Craig Topper0e2037b2012-01-20 05:53:00 +00003622 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003623
Craig Topper0e2037b2012-01-20 05:53:00 +00003624 // Make sure its in this lane in one of the sources
3625 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3626 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003627 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003628
3629 // If not lane 0, then we must match lane 0
3630 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3631 return false;
3632
3633 // Correct second source to be contiguous with first source
3634 if (Start >= (int)NumElts)
3635 Start -= NumElts - NumLaneElts;
3636
3637 // Make sure we're shifting in the right direction.
3638 if (Start <= (int)(i+l))
3639 return false;
3640
3641 Start -= i;
3642
3643 // Check the rest of the elements to see if they are consecutive.
3644 for (++i; i != NumLaneElts; ++i) {
3645 int Idx = Mask[i+l];
3646
3647 // Make sure its in this lane
3648 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3649 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3650 return false;
3651
3652 // If not lane 0, then we must match lane 0
3653 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3654 return false;
3655
3656 if (Idx >= (int)NumElts)
3657 Idx -= NumElts - NumLaneElts;
3658
3659 if (!isUndefOrEqual(Idx, Start+i))
3660 return false;
3661
3662 }
Nate Begemana09008b2009-10-19 02:17:23 +00003663 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003664
Nate Begemana09008b2009-10-19 02:17:23 +00003665 return true;
3666}
3667
Craig Topper1a7700a2012-01-19 08:19:12 +00003668/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3669/// the two vector operands have swapped position.
3670static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3671 unsigned NumElems) {
3672 for (unsigned i = 0; i != NumElems; ++i) {
3673 int idx = Mask[i];
3674 if (idx < 0)
3675 continue;
3676 else if (idx < (int)NumElems)
3677 Mask[i] = idx + NumElems;
3678 else
3679 Mask[i] = idx - NumElems;
3680 }
3681}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003682
Craig Topper1a7700a2012-01-19 08:19:12 +00003683/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3684/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3685/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3686/// reverse of what x86 shuffles want.
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003687static bool isSHUFPMask(ArrayRef<int> Mask, MVT VT, bool Commuted = false) {
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003688
Craig Topper1a7700a2012-01-19 08:19:12 +00003689 unsigned NumElems = VT.getVectorNumElements();
3690 unsigned NumLanes = VT.getSizeInBits()/128;
3691 unsigned NumLaneElems = NumElems/NumLanes;
3692
3693 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003694 return false;
3695
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003696 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
3697 bool symetricMaskRequired =
3698 (VT.getSizeInBits() >= 256) && (EltSize == 32);
3699
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003700 // VSHUFPSY divides the resulting vector into 4 chunks.
3701 // The sources are also splitted into 4 chunks, and each destination
3702 // chunk must come from a different source chunk.
3703 //
3704 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3705 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3706 //
3707 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3708 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3709 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003710 // VSHUFPDY divides the resulting vector into 4 chunks.
3711 // The sources are also splitted into 4 chunks, and each destination
3712 // chunk must come from a different source chunk.
3713 //
3714 // SRC1 => X3 X2 X1 X0
3715 // SRC2 => Y3 Y2 Y1 Y0
3716 //
3717 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3718 //
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003719 SmallVector<int, 4> MaskVal(NumLaneElems, -1);
Craig Topper1a7700a2012-01-19 08:19:12 +00003720 unsigned HalfLaneElems = NumLaneElems/2;
3721 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3722 for (unsigned i = 0; i != NumLaneElems; ++i) {
3723 int Idx = Mask[i+l];
3724 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3725 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3726 return false;
3727 // For VSHUFPSY, the mask of the second half must be the same as the
3728 // first but with the appropriate offsets. This works in the same way as
3729 // VPERMILPS works with masks.
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003730 if (!symetricMaskRequired || Idx < 0)
Craig Topper1a7700a2012-01-19 08:19:12 +00003731 continue;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00003732 if (MaskVal[i] < 0) {
3733 MaskVal[i] = Idx - l;
3734 continue;
3735 }
3736 if ((signed)(Idx - l) != MaskVal[i])
Craig Topper1a7700a2012-01-19 08:19:12 +00003737 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003738 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003739 }
3740
3741 return true;
3742}
3743
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003744/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3745/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003746static bool isMOVHLPSMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003747 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003748 return false;
3749
Craig Topper7a9a28b2012-08-12 02:23:29 +00003750 unsigned NumElems = VT.getVectorNumElements();
3751
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003752 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003753 return false;
3754
Evan Cheng2064a2b2006-03-28 06:50:32 +00003755 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003756 return isUndefOrEqual(Mask[0], 6) &&
3757 isUndefOrEqual(Mask[1], 7) &&
3758 isUndefOrEqual(Mask[2], 2) &&
3759 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003760}
3761
Nate Begeman0b10b912009-11-07 23:17:15 +00003762/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3763/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3764/// <2, 3, 2, 3>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003765static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003766 if (!VT.is128BitVector())
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003767 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003768
Craig Topper7a9a28b2012-08-12 02:23:29 +00003769 unsigned NumElems = VT.getVectorNumElements();
3770
Nate Begeman0b10b912009-11-07 23:17:15 +00003771 if (NumElems != 4)
3772 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003773
Craig Topperdd637ae2012-02-19 05:41:45 +00003774 return isUndefOrEqual(Mask[0], 2) &&
3775 isUndefOrEqual(Mask[1], 3) &&
3776 isUndefOrEqual(Mask[2], 2) &&
3777 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003778}
3779
Evan Cheng5ced1d82006-04-06 23:23:56 +00003780/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3781/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003782static bool isMOVLPMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003783 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003784 return false;
3785
Craig Topperdd637ae2012-02-19 05:41:45 +00003786 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003787
Evan Cheng5ced1d82006-04-06 23:23:56 +00003788 if (NumElems != 2 && NumElems != 4)
3789 return false;
3790
Chad Rosier238ae312012-04-30 17:47:15 +00003791 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003792 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003793 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003794
Chad Rosier238ae312012-04-30 17:47:15 +00003795 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003796 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003797 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003798
3799 return true;
3800}
3801
Nate Begeman0b10b912009-11-07 23:17:15 +00003802/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3803/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003804static bool isMOVLHPSMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00003805 if (!VT.is128BitVector())
3806 return false;
3807
Craig Topperdd637ae2012-02-19 05:41:45 +00003808 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003809
Craig Topper7a9a28b2012-08-12 02:23:29 +00003810 if (NumElems != 2 && NumElems != 4)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003811 return false;
3812
Chad Rosier238ae312012-04-30 17:47:15 +00003813 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003814 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003815 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003816
Chad Rosier238ae312012-04-30 17:47:15 +00003817 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
3818 if (!isUndefOrEqual(Mask[i + e], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003819 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003820
3821 return true;
3822}
3823
Elena Demikhovsky15963732012-06-26 08:04:10 +00003824//
3825// Some special combinations that can be optimized.
3826//
3827static
3828SDValue Compact8x32ShuffleNode(ShuffleVectorSDNode *SVOp,
3829 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00003830 MVT VT = SVOp->getSimpleValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00003831 SDLoc dl(SVOp);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003832
3833 if (VT != MVT::v8i32 && VT != MVT::v8f32)
3834 return SDValue();
3835
3836 ArrayRef<int> Mask = SVOp->getMask();
3837
3838 // These are the special masks that may be optimized.
3839 static const int MaskToOptimizeEven[] = {0, 8, 2, 10, 4, 12, 6, 14};
3840 static const int MaskToOptimizeOdd[] = {1, 9, 3, 11, 5, 13, 7, 15};
3841 bool MatchEvenMask = true;
3842 bool MatchOddMask = true;
3843 for (int i=0; i<8; ++i) {
3844 if (!isUndefOrEqual(Mask[i], MaskToOptimizeEven[i]))
3845 MatchEvenMask = false;
3846 if (!isUndefOrEqual(Mask[i], MaskToOptimizeOdd[i]))
3847 MatchOddMask = false;
3848 }
Elena Demikhovsky15963732012-06-26 08:04:10 +00003849
Elena Demikhovsky32510202012-09-04 12:49:02 +00003850 if (!MatchEvenMask && !MatchOddMask)
Elena Demikhovsky15963732012-06-26 08:04:10 +00003851 return SDValue();
Michael Liao471b9172012-10-03 23:43:52 +00003852
Elena Demikhovsky15963732012-06-26 08:04:10 +00003853 SDValue UndefNode = DAG.getNode(ISD::UNDEF, dl, VT);
3854
Elena Demikhovsky32510202012-09-04 12:49:02 +00003855 SDValue Op0 = SVOp->getOperand(0);
3856 SDValue Op1 = SVOp->getOperand(1);
3857
3858 if (MatchEvenMask) {
3859 // Shift the second operand right to 32 bits.
3860 static const int ShiftRightMask[] = {-1, 0, -1, 2, -1, 4, -1, 6 };
3861 Op1 = DAG.getVectorShuffle(VT, dl, Op1, UndefNode, ShiftRightMask);
3862 } else {
3863 // Shift the first operand left to 32 bits.
3864 static const int ShiftLeftMask[] = {1, -1, 3, -1, 5, -1, 7, -1 };
3865 Op0 = DAG.getVectorShuffle(VT, dl, Op0, UndefNode, ShiftLeftMask);
3866 }
3867 static const int BlendMask[] = {0, 9, 2, 11, 4, 13, 6, 15};
3868 return DAG.getVectorShuffle(VT, dl, Op0, Op1, BlendMask);
Elena Demikhovsky15963732012-06-26 08:04:10 +00003869}
3870
Evan Cheng0038e592006-03-28 00:39:58 +00003871/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3872/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003873static bool isUNPCKLMask(ArrayRef<int> Mask, MVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003874 bool HasInt256, bool V2IsSplat = false) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003875
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003876 assert(VT.getSizeInBits() >= 128 &&
3877 "Unsupported vector type for unpckl");
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003878
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003879 // AVX defines UNPCK* to operate independently on 128-bit lanes.
3880 unsigned NumLanes;
3881 unsigned NumOf256BitLanes;
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003882 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003883 if (VT.is256BitVector()) {
3884 if (NumElts != 4 && NumElts != 8 &&
3885 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003886 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003887 NumLanes = 2;
3888 NumOf256BitLanes = 1;
3889 } else if (VT.is512BitVector()) {
3890 assert(VT.getScalarType().getSizeInBits() >= 32 &&
3891 "Unsupported vector type for unpckh");
3892 NumLanes = 2;
3893 NumOf256BitLanes = 2;
3894 } else {
3895 NumLanes = 1;
3896 NumOf256BitLanes = 1;
3897 }
Eric Christopherfd179292009-08-27 18:07:15 +00003898
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003899 unsigned NumEltsInStride = NumElts/NumOf256BitLanes;
3900 unsigned NumLaneElts = NumEltsInStride/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003901
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003902 for (unsigned l256 = 0; l256 < NumOf256BitLanes; l256 += 1) {
3903 for (unsigned l = 0; l != NumEltsInStride; l += NumLaneElts) {
3904 for (unsigned i = 0, j = l; i != NumLaneElts; i += 2, ++j) {
3905 int BitI = Mask[l256*NumEltsInStride+l+i];
3906 int BitI1 = Mask[l256*NumEltsInStride+l+i+1];
3907 if (!isUndefOrEqual(BitI, j+l256*NumElts))
David Greenea20244d2011-03-02 17:23:43 +00003908 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003909 if (V2IsSplat && !isUndefOrEqual(BitI1, NumElts))
3910 return false;
3911 if (!isUndefOrEqual(BitI1, j+l256*NumElts+NumEltsInStride))
David Greenea20244d2011-03-02 17:23:43 +00003912 return false;
3913 }
Evan Cheng39623da2006-04-20 08:58:49 +00003914 }
Evan Cheng0038e592006-03-28 00:39:58 +00003915 }
Evan Cheng0038e592006-03-28 00:39:58 +00003916 return true;
3917}
3918
Evan Cheng4fcb9222006-03-28 02:43:26 +00003919/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3920/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Craig Toppercc60bbc2013-08-14 05:58:39 +00003921static bool isUNPCKHMask(ArrayRef<int> Mask, MVT VT,
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003922 bool HasInt256, bool V2IsSplat = false) {
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003923 assert(VT.getSizeInBits() >= 128 &&
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003924 "Unsupported vector type for unpckh");
3925
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003926 // AVX defines UNPCK* to operate independently on 128-bit lanes.
3927 unsigned NumLanes;
3928 unsigned NumOf256BitLanes;
3929 unsigned NumElts = VT.getVectorNumElements();
3930 if (VT.is256BitVector()) {
3931 if (NumElts != 4 && NumElts != 8 &&
3932 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003933 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003934 NumLanes = 2;
3935 NumOf256BitLanes = 1;
3936 } else if (VT.is512BitVector()) {
3937 assert(VT.getScalarType().getSizeInBits() >= 32 &&
3938 "Unsupported vector type for unpckh");
3939 NumLanes = 2;
3940 NumOf256BitLanes = 2;
3941 } else {
3942 NumLanes = 1;
3943 NumOf256BitLanes = 1;
3944 }
Eric Christopherfd179292009-08-27 18:07:15 +00003945
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003946 unsigned NumEltsInStride = NumElts/NumOf256BitLanes;
3947 unsigned NumLaneElts = NumEltsInStride/NumLanes;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003948
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003949 for (unsigned l256 = 0; l256 < NumOf256BitLanes; l256 += 1) {
3950 for (unsigned l = 0; l != NumEltsInStride; l += NumLaneElts) {
3951 for (unsigned i = 0, j = l+NumLaneElts/2; i != NumLaneElts; i += 2, ++j) {
3952 int BitI = Mask[l256*NumEltsInStride+l+i];
3953 int BitI1 = Mask[l256*NumEltsInStride+l+i+1];
3954 if (!isUndefOrEqual(BitI, j+l256*NumElts))
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003955 return false;
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00003956 if (V2IsSplat && !isUndefOrEqual(BitI1, NumElts))
3957 return false;
3958 if (!isUndefOrEqual(BitI1, j+l256*NumElts+NumEltsInStride))
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003959 return false;
3960 }
Evan Cheng39623da2006-04-20 08:58:49 +00003961 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003962 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003963 return true;
3964}
3965
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003966/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3967/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3968/// <0, 0, 1, 1>
Craig Toppercc60bbc2013-08-14 05:58:39 +00003969static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00003970 unsigned NumElts = VT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00003971 bool Is256BitVec = VT.is256BitVector();
Craig Topper94438ba2011-12-16 08:06:31 +00003972
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00003973 if (VT.is512BitVector())
3974 return false;
Craig Topper94438ba2011-12-16 08:06:31 +00003975 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3976 "Unsupported vector type for unpckh");
3977
Craig Topper5a529e42013-01-18 06:44:29 +00003978 if (Is256BitVec && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00003979 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003980 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003981
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003982 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3983 // FIXME: Need a better way to get rid of this, there's no latency difference
3984 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3985 // the former later. We should also remove the "_undef" special mask.
Craig Topper5a529e42013-01-18 06:44:29 +00003986 if (NumElts == 4 && Is256BitVec)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003987 return false;
3988
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003989 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3990 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003991 unsigned NumLanes = VT.getSizeInBits()/128;
3992 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003993
Craig Topper59235472013-08-06 07:23:12 +00003994 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
3995 for (unsigned i = 0, j = l; i != NumLaneElts; i += 2, ++j) {
3996 int BitI = Mask[l+i];
3997 int BitI1 = Mask[l+i+1];
David Greenea20244d2011-03-02 17:23:43 +00003998
3999 if (!isUndefOrEqual(BitI, j))
4000 return false;
4001 if (!isUndefOrEqual(BitI1, j))
4002 return false;
4003 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00004004 }
David Greenea20244d2011-03-02 17:23:43 +00004005
Rafael Espindola15684b22009-04-24 12:40:33 +00004006 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00004007}
4008
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004009/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
4010/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
4011/// <2, 2, 3, 3>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004012static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, MVT VT, bool HasInt256) {
Craig Topper94438ba2011-12-16 08:06:31 +00004013 unsigned NumElts = VT.getVectorNumElements();
4014
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004015 if (VT.is512BitVector())
4016 return false;
4017
Craig Topper94438ba2011-12-16 08:06:31 +00004018 assert((VT.is128BitVector() || VT.is256BitVector()) &&
4019 "Unsupported vector type for unpckh");
4020
Craig Topper5a529e42013-01-18 06:44:29 +00004021 if (VT.is256BitVector() && NumElts != 4 && NumElts != 8 &&
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004022 (!HasInt256 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004023 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004024
Craig Topper94438ba2011-12-16 08:06:31 +00004025 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
4026 // independently on 128-bit lanes.
4027 unsigned NumLanes = VT.getSizeInBits()/128;
4028 unsigned NumLaneElts = NumElts/NumLanes;
4029
Craig Topper59235472013-08-06 07:23:12 +00004030 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
4031 for (unsigned i = 0, j = l+NumLaneElts/2; i != NumLaneElts; i += 2, ++j) {
4032 int BitI = Mask[l+i];
4033 int BitI1 = Mask[l+i+1];
Craig Topper94438ba2011-12-16 08:06:31 +00004034 if (!isUndefOrEqual(BitI, j))
4035 return false;
4036 if (!isUndefOrEqual(BitI1, j))
4037 return false;
4038 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00004039 }
Rafael Espindola15684b22009-04-24 12:40:33 +00004040 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00004041}
4042
Evan Cheng017dcc62006-04-21 01:05:10 +00004043/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
4044/// specifies a shuffle of elements that is suitable for input to MOVSS,
4045/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00004046static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00004047 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004048 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004049 if (!VT.is128BitVector())
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00004050 return false;
Eli Friedman10415532009-06-06 06:05:10 +00004051
Craig Topperc612d792012-01-02 09:17:37 +00004052 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004053
Nate Begeman9008ca62009-04-27 18:41:29 +00004054 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004055 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004056
Craig Topperc612d792012-01-02 09:17:37 +00004057 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004059 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004060
Evan Chengd6d1cbd2006-04-11 00:19:04 +00004061 return true;
4062}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00004063
Craig Topper70b883b2011-11-28 10:14:51 +00004064/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004065/// as permutations between 128-bit chunks or halves. As an example: this
4066/// shuffle bellow:
4067/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
4068/// The first half comes from the second half of V1 and the second half from the
4069/// the second half of V2.
Craig Topper8d725b92013-08-15 05:33:45 +00004070static bool isVPERM2X128Mask(ArrayRef<int> Mask, MVT VT, bool HasFp256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004071 if (!HasFp256 || !VT.is256BitVector())
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004072 return false;
4073
4074 // The shuffle result is divided into half A and half B. In total the two
4075 // sources have 4 halves, namely: C, D, E, F. The final values of A and
4076 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00004077 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004078 bool MatchA = false, MatchB = false;
4079
4080 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004081 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004082 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
4083 MatchA = true;
4084 break;
4085 }
4086 }
4087
4088 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00004089 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004090 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
4091 MatchB = true;
4092 break;
4093 }
4094 }
4095
4096 return MatchA && MatchB;
4097}
4098
Craig Topper70b883b2011-11-28 10:14:51 +00004099/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
4100/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00004101static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004102 MVT VT = SVOp->getSimpleValueType(0);
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004103
Craig Topperc612d792012-01-02 09:17:37 +00004104 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004105
Craig Topperc612d792012-01-02 09:17:37 +00004106 unsigned FstHalf = 0, SndHalf = 0;
4107 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004108 if (SVOp->getMaskElt(i) > 0) {
4109 FstHalf = SVOp->getMaskElt(i)/HalfSize;
4110 break;
4111 }
4112 }
Craig Topperc612d792012-01-02 09:17:37 +00004113 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00004114 if (SVOp->getMaskElt(i) > 0) {
4115 SndHalf = SVOp->getMaskElt(i)/HalfSize;
4116 break;
4117 }
4118 }
4119
4120 return (FstHalf | (SndHalf << 4));
4121}
4122
Craig Topperd36e1ef2013-08-15 08:38:25 +00004123// Symetric in-lane mask. Each lane has 4 elements (for imm8)
Craig Topper8d725b92013-08-15 05:33:45 +00004124static bool isPermImmMask(ArrayRef<int> Mask, MVT VT, unsigned& Imm8) {
Craig Topperd36e1ef2013-08-15 08:38:25 +00004125 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4126 if (EltSize < 32)
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004127 return false;
4128
Craig Topperd36e1ef2013-08-15 08:38:25 +00004129 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004130 Imm8 = 0;
Craig Topperd36e1ef2013-08-15 08:38:25 +00004131 if (VT.is128BitVector() || (VT.is256BitVector() && EltSize == 64)) {
4132 for (unsigned i = 0; i != NumElts; ++i) {
4133 if (Mask[i] < 0)
4134 continue;
4135 Imm8 |= Mask[i] << (i*2);
4136 }
4137 return true;
4138 }
4139
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004140 unsigned LaneSize = 4;
Craig Topperd36e1ef2013-08-15 08:38:25 +00004141 SmallVector<int, 4> MaskVal(LaneSize, -1);
4142
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004143 for (unsigned l = 0; l != NumElts; l += LaneSize) {
4144 for (unsigned i = 0; i != LaneSize; ++i) {
4145 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
4146 return false;
Craig Topperd36e1ef2013-08-15 08:38:25 +00004147 if (Mask[i+l] < 0)
4148 continue;
4149 if (MaskVal[i] < 0) {
4150 MaskVal[i] = Mask[i+l] - l;
4151 Imm8 |= MaskVal[i] << (i*2);
4152 continue;
4153 }
4154 if (Mask[i+l] != (signed)(MaskVal[i]+l))
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004155 return false;
4156 }
4157 }
4158 return true;
4159}
4160
Craig Topper70b883b2011-11-28 10:14:51 +00004161/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004162/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
4163/// Note that VPERMIL mask matching is different depending whether theunderlying
4164/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
4165/// to the same elements of the low, but to the higher half of the source.
4166/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00004167/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004168static bool isVPERMILPMask(ArrayRef<int> Mask, MVT VT) {
4169 unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4170 if (VT.getSizeInBits() < 256 || EltSize < 32)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004171 return false;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004172 bool symetricMaskRequired = (EltSize == 32);
Craig Topperc612d792012-01-02 09:17:37 +00004173 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004174
Craig Topperc612d792012-01-02 09:17:37 +00004175 unsigned NumLanes = VT.getSizeInBits()/128;
4176 unsigned LaneSize = NumElts/NumLanes;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004177 // 2 or 4 elements in one lane
4178
4179 SmallVector<int, 4> ExpectedMaskVal(LaneSize, -1);
Craig Topper1a7700a2012-01-19 08:19:12 +00004180 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00004181 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00004182 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00004183 return false;
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004184 if (symetricMaskRequired) {
4185 if (ExpectedMaskVal[i] < 0 && Mask[i+l] >= 0) {
4186 ExpectedMaskVal[i] = Mask[i+l] - l;
4187 continue;
4188 }
4189 if (!isUndefOrEqual(Mask[i+l], ExpectedMaskVal[i]+l))
4190 return false;
4191 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00004192 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004193 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00004194 return true;
4195}
4196
Craig Topper5aaffa82012-02-19 02:53:47 +00004197/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00004198/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00004199/// element of vector 2 and the other elements to come from vector 1 in order.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004200static bool isCommutedMOVLMask(ArrayRef<int> Mask, MVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004201 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004202 if (!VT.is128BitVector())
Craig Topper97327dc2012-03-18 22:50:10 +00004203 return false;
Craig Topper7a9a28b2012-08-12 02:23:29 +00004204
4205 unsigned NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00004206 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00004207 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004208
Nate Begeman9008ca62009-04-27 18:41:29 +00004209 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00004210 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004211
Craig Topperc612d792012-01-02 09:17:37 +00004212 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004213 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
4214 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
4215 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00004216 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00004217
Evan Cheng39623da2006-04-20 08:58:49 +00004218 return true;
4219}
4220
Evan Chengd9539472006-04-14 21:59:03 +00004221/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4222/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004223/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004224static bool isMOVSHDUPMask(ArrayRef<int> Mask, MVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004225 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004226 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004227 return false;
4228
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004229 unsigned NumElems = VT.getVectorNumElements();
4230
Craig Topper5a529e42013-01-18 06:44:29 +00004231 if ((VT.is128BitVector() && NumElems != 4) ||
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004232 (VT.is256BitVector() && NumElems != 8) ||
4233 (VT.is512BitVector() && NumElems != 16))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004234 return false;
4235
4236 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00004237 for (unsigned i = 0; i != NumElems; i += 2)
4238 if (!isUndefOrEqual(Mask[i], i+1) ||
4239 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004241
4242 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004243}
4244
4245/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
4246/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004247/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Toppercc60bbc2013-08-14 05:58:39 +00004248static bool isMOVSLDUPMask(ArrayRef<int> Mask, MVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00004249 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00004250 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00004251 return false;
4252
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004253 unsigned NumElems = VT.getVectorNumElements();
4254
Craig Topper5a529e42013-01-18 06:44:29 +00004255 if ((VT.is128BitVector() && NumElems != 4) ||
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00004256 (VT.is256BitVector() && NumElems != 8) ||
4257 (VT.is512BitVector() && NumElems != 16))
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004258 return false;
4259
4260 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00004261 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00004262 if (!isUndefOrEqual(Mask[i], i) ||
4263 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00004265
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00004266 return true;
Evan Chengd9539472006-04-14 21:59:03 +00004267}
4268
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004269/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
4270/// specifies a shuffle of elements that is suitable for input to 256-bit
4271/// version of MOVDDUP.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004272static bool isMOVDDUPYMask(ArrayRef<int> Mask, MVT VT, bool HasFp256) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004273 if (!HasFp256 || !VT.is256BitVector())
Craig Topper7a9a28b2012-08-12 02:23:29 +00004274 return false;
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004275
Craig Topper7a9a28b2012-08-12 02:23:29 +00004276 unsigned NumElts = VT.getVectorNumElements();
4277 if (NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004278 return false;
4279
Craig Topperc612d792012-01-02 09:17:37 +00004280 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004281 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004282 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004283 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00004284 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00004285 return false;
4286 return true;
4287}
4288
Evan Cheng0b457f02008-09-25 20:50:48 +00004289/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004290/// specifies a shuffle of elements that is suitable for input to 128-bit
4291/// version of MOVDDUP.
Craig Toppercc60bbc2013-08-14 05:58:39 +00004292static bool isMOVDDUPMask(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004293 if (!VT.is128BitVector())
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00004294 return false;
4295
Craig Topperc612d792012-01-02 09:17:37 +00004296 unsigned e = VT.getVectorNumElements() / 2;
4297 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004298 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004299 return false;
Craig Topperc612d792012-01-02 09:17:37 +00004300 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004301 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00004302 return false;
4303 return true;
4304}
4305
Elena Demikhovsky83952512013-07-31 11:35:14 +00004306/// isVEXTRACTIndex - Return true if the specified
David Greenec38a03e2011-02-03 15:50:00 +00004307/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
Elena Demikhovsky83952512013-07-31 11:35:14 +00004308/// suitable for instruction that extract 128 or 256 bit vectors
4309static bool isVEXTRACTIndex(SDNode *N, unsigned vecWidth) {
4310 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004311 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
4312 return false;
4313
Elena Demikhovsky83952512013-07-31 11:35:14 +00004314 // The index should be aligned on a vecWidth-bit boundary.
David Greenec38a03e2011-02-03 15:50:00 +00004315 uint64_t Index =
4316 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4317
Craig Topper5a0910b2013-08-15 02:33:50 +00004318 MVT VT = N->getSimpleValueType(0);
Craig Topper5141d972013-01-18 08:41:28 +00004319 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004320 bool Result = (Index * ElSize) % vecWidth == 0;
David Greenec38a03e2011-02-03 15:50:00 +00004321
4322 return Result;
4323}
4324
Elena Demikhovsky83952512013-07-31 11:35:14 +00004325/// isVINSERTIndex - Return true if the specified INSERT_SUBVECTOR
David Greeneccacdc12011-02-04 16:08:29 +00004326/// operand specifies a subvector insert that is suitable for input to
Elena Demikhovsky83952512013-07-31 11:35:14 +00004327/// insertion of 128 or 256-bit subvectors
4328static bool isVINSERTIndex(SDNode *N, unsigned vecWidth) {
4329 assert((vecWidth == 128 || vecWidth == 256) && "Unexpected vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004330 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
4331 return false;
Elena Demikhovsky83952512013-07-31 11:35:14 +00004332 // The index should be aligned on a vecWidth-bit boundary.
David Greeneccacdc12011-02-04 16:08:29 +00004333 uint64_t Index =
4334 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
4335
Craig Topper5a0910b2013-08-15 02:33:50 +00004336 MVT VT = N->getSimpleValueType(0);
Craig Topper5141d972013-01-18 08:41:28 +00004337 unsigned ElSize = VT.getVectorElementType().getSizeInBits();
Elena Demikhovsky83952512013-07-31 11:35:14 +00004338 bool Result = (Index * ElSize) % vecWidth == 0;
David Greeneccacdc12011-02-04 16:08:29 +00004339
4340 return Result;
4341}
4342
Elena Demikhovsky83952512013-07-31 11:35:14 +00004343bool X86::isVINSERT128Index(SDNode *N) {
4344 return isVINSERTIndex(N, 128);
4345}
4346
4347bool X86::isVINSERT256Index(SDNode *N) {
4348 return isVINSERTIndex(N, 256);
4349}
4350
4351bool X86::isVEXTRACT128Index(SDNode *N) {
4352 return isVEXTRACTIndex(N, 128);
4353}
4354
4355bool X86::isVEXTRACT256Index(SDNode *N) {
4356 return isVEXTRACTIndex(N, 256);
4357}
4358
Evan Cheng63d33002006-03-22 08:01:21 +00004359/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004360/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00004361/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00004362static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004363 MVT VT = N->getSimpleValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004364
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004365 assert((VT.getSizeInBits() >= 128) &&
Craig Topper1a7700a2012-01-19 08:19:12 +00004366 "Unsupported vector type for PSHUF/SHUFP");
4367
4368 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
4369 // independently on 128-bit lanes.
4370 unsigned NumElts = VT.getVectorNumElements();
4371 unsigned NumLanes = VT.getSizeInBits()/128;
4372 unsigned NumLaneElts = NumElts/NumLanes;
4373
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004374 assert((NumLaneElts == 2 || NumLaneElts == 4 || NumLaneElts == 8) &&
4375 "Only supports 2, 4 or 8 elements per lane");
Craig Topper1a7700a2012-01-19 08:19:12 +00004376
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004377 unsigned Shift = (NumLaneElts >= 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00004378 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00004379 for (unsigned i = 0; i != NumElts; ++i) {
4380 int Elt = N->getMaskElt(i);
4381 if (Elt < 0) continue;
Craig Topper6b28d352012-05-03 07:12:59 +00004382 Elt &= NumLaneElts - 1;
4383 unsigned ShAmt = (i << Shift) % 8;
Craig Topper1a7700a2012-01-19 08:19:12 +00004384 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00004385 }
Craig Topper1a7700a2012-01-19 08:19:12 +00004386
Evan Cheng63d33002006-03-22 08:01:21 +00004387 return Mask;
4388}
4389
Evan Cheng506d3df2006-03-29 23:07:14 +00004390/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004391/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004392static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004393 MVT VT = N->getSimpleValueType(0);
Craig Topper6b28d352012-05-03 07:12:59 +00004394
4395 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4396 "Unsupported vector type for PSHUFHW");
4397
4398 unsigned NumElts = VT.getVectorNumElements();
4399
Evan Cheng506d3df2006-03-29 23:07:14 +00004400 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004401 for (unsigned l = 0; l != NumElts; l += 8) {
4402 // 8 nodes per lane, but we only care about the last 4.
4403 for (unsigned i = 0; i < 4; ++i) {
4404 int Elt = N->getMaskElt(l+i+4);
4405 if (Elt < 0) continue;
4406 Elt &= 0x3; // only 2-bits.
4407 Mask |= Elt << (i * 2);
4408 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004409 }
Craig Topper6b28d352012-05-03 07:12:59 +00004410
Evan Cheng506d3df2006-03-29 23:07:14 +00004411 return Mask;
4412}
4413
4414/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00004415/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00004416static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004417 MVT VT = N->getSimpleValueType(0);
Craig Topper6b28d352012-05-03 07:12:59 +00004418
4419 assert((VT == MVT::v8i16 || VT == MVT::v16i16) &&
4420 "Unsupported vector type for PSHUFHW");
4421
4422 unsigned NumElts = VT.getVectorNumElements();
4423
Evan Cheng506d3df2006-03-29 23:07:14 +00004424 unsigned Mask = 0;
Craig Topper6b28d352012-05-03 07:12:59 +00004425 for (unsigned l = 0; l != NumElts; l += 8) {
4426 // 8 nodes per lane, but we only care about the first 4.
4427 for (unsigned i = 0; i < 4; ++i) {
4428 int Elt = N->getMaskElt(l+i);
4429 if (Elt < 0) continue;
4430 Elt &= 0x3; // only 2-bits
4431 Mask |= Elt << (i * 2);
4432 }
Evan Cheng506d3df2006-03-29 23:07:14 +00004433 }
Craig Topper6b28d352012-05-03 07:12:59 +00004434
Evan Cheng506d3df2006-03-29 23:07:14 +00004435 return Mask;
4436}
4437
Nate Begemana09008b2009-10-19 02:17:23 +00004438/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
4439/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00004440static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004441 MVT VT = SVOp->getSimpleValueType(0);
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004442 unsigned EltSize = VT.is512BitVector() ? 1 :
4443 VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00004444
Craig Topper0e2037b2012-01-20 05:53:00 +00004445 unsigned NumElts = VT.getVectorNumElements();
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00004446 unsigned NumLanes = VT.is512BitVector() ? 1 : VT.getSizeInBits()/128;
Craig Topper0e2037b2012-01-20 05:53:00 +00004447 unsigned NumLaneElts = NumElts/NumLanes;
4448
4449 int Val = 0;
4450 unsigned i;
4451 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00004452 Val = SVOp->getMaskElt(i);
4453 if (Val >= 0)
4454 break;
4455 }
Craig Topper0e2037b2012-01-20 05:53:00 +00004456 if (Val >= (int)NumElts)
4457 Val -= NumElts - NumLaneElts;
4458
Eli Friedman63f8dde2011-07-25 21:36:45 +00004459 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00004460 return (Val - i) * EltSize;
4461}
4462
Elena Demikhovsky83952512013-07-31 11:35:14 +00004463static unsigned getExtractVEXTRACTImmediate(SDNode *N, unsigned vecWidth) {
4464 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greenec38a03e2011-02-03 15:50:00 +00004465 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004466 llvm_unreachable("Illegal extract subvector for VEXTRACT");
David Greenec38a03e2011-02-03 15:50:00 +00004467
4468 uint64_t Index =
4469 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
4470
Craig Topper5a0910b2013-08-15 02:33:50 +00004471 MVT VecVT = N->getOperand(0).getSimpleValueType();
Craig Toppercfcab212013-01-19 08:27:45 +00004472 MVT ElVT = VecVT.getVectorElementType();
David Greenec38a03e2011-02-03 15:50:00 +00004473
Elena Demikhovsky83952512013-07-31 11:35:14 +00004474 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00004475 return Index / NumElemsPerChunk;
4476}
4477
Elena Demikhovsky83952512013-07-31 11:35:14 +00004478static unsigned getInsertVINSERTImmediate(SDNode *N, unsigned vecWidth) {
4479 assert((vecWidth == 128 || vecWidth == 256) && "Unsupported vector width");
David Greeneccacdc12011-02-04 16:08:29 +00004480 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
Elena Demikhovsky83952512013-07-31 11:35:14 +00004481 llvm_unreachable("Illegal insert subvector for VINSERT");
David Greeneccacdc12011-02-04 16:08:29 +00004482
4483 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00004484 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00004485
Craig Topper5a0910b2013-08-15 02:33:50 +00004486 MVT VecVT = N->getSimpleValueType(0);
Craig Toppercfcab212013-01-19 08:27:45 +00004487 MVT ElVT = VecVT.getVectorElementType();
David Greeneccacdc12011-02-04 16:08:29 +00004488
Elena Demikhovsky83952512013-07-31 11:35:14 +00004489 unsigned NumElemsPerChunk = vecWidth / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00004490 return Index / NumElemsPerChunk;
4491}
4492
Elena Demikhovsky83952512013-07-31 11:35:14 +00004493/// getExtractVEXTRACT128Immediate - Return the appropriate immediate
4494/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
4495/// and VINSERTI128 instructions.
4496unsigned X86::getExtractVEXTRACT128Immediate(SDNode *N) {
4497 return getExtractVEXTRACTImmediate(N, 128);
4498}
4499
4500/// getExtractVEXTRACT256Immediate - Return the appropriate immediate
4501/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF64x4
4502/// and VINSERTI64x4 instructions.
4503unsigned X86::getExtractVEXTRACT256Immediate(SDNode *N) {
4504 return getExtractVEXTRACTImmediate(N, 256);
4505}
4506
4507/// getInsertVINSERT128Immediate - Return the appropriate immediate
4508/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
4509/// and VINSERTI128 instructions.
4510unsigned X86::getInsertVINSERT128Immediate(SDNode *N) {
4511 return getInsertVINSERTImmediate(N, 128);
4512}
4513
4514/// getInsertVINSERT256Immediate - Return the appropriate immediate
4515/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF46x4
4516/// and VINSERTI64x4 instructions.
4517unsigned X86::getInsertVINSERT256Immediate(SDNode *N) {
4518 return getInsertVINSERTImmediate(N, 256);
4519}
4520
Evan Cheng37b73872009-07-30 08:33:02 +00004521/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4522/// constant +0.0.
4523bool X86::isZeroNode(SDValue Elt) {
Jakub Staszak30fcfc32013-02-16 13:34:26 +00004524 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Elt))
4525 return CN->isNullValue();
4526 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Elt))
4527 return CFP->getValueAPF().isPosZero();
4528 return false;
Evan Cheng37b73872009-07-30 08:33:02 +00004529}
4530
Nate Begeman9008ca62009-04-27 18:41:29 +00004531/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4532/// their permute mask.
4533static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4534 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004535 MVT VT = SVOp->getSimpleValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004536 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004537 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004538
Nate Begeman5a5ca152009-04-29 05:20:52 +00004539 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00004540 int Idx = SVOp->getMaskElt(i);
4541 if (Idx >= 0) {
4542 if (Idx < (int)NumElems)
4543 Idx += NumElems;
4544 else
4545 Idx -= NumElems;
4546 }
4547 MaskVec.push_back(Idx);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004548 }
Andrew Trickac6d9be2013-05-25 02:42:55 +00004549 return DAG.getVectorShuffle(VT, SDLoc(SVOp), SVOp->getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004550 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004551}
4552
Evan Cheng533a0aa2006-04-19 20:35:22 +00004553/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4554/// match movhlps. The lower half elements should come from upper half of
4555/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004556/// half of V2 (and in order).
Craig Toppercc60bbc2013-08-14 05:58:39 +00004557static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004558 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004559 return false;
4560 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004561 return false;
4562 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004563 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004564 return false;
4565 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004566 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004567 return false;
4568 return true;
4569}
4570
Evan Cheng5ced1d82006-04-06 23:23:56 +00004571/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004572/// is promoted to a vector. It also returns the LoadSDNode by reference if
4573/// required.
4574static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004575 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4576 return false;
4577 N = N->getOperand(0).getNode();
4578 if (!ISD::isNON_EXTLoad(N))
4579 return false;
4580 if (LD)
4581 *LD = cast<LoadSDNode>(N);
4582 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004583}
4584
Dan Gohman65fd6562011-11-03 21:49:52 +00004585// Test whether the given value is a vector value which will be legalized
4586// into a load.
4587static bool WillBeConstantPoolLoad(SDNode *N) {
4588 if (N->getOpcode() != ISD::BUILD_VECTOR)
4589 return false;
4590
4591 // Check for any non-constant elements.
4592 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4593 switch (N->getOperand(i).getNode()->getOpcode()) {
4594 case ISD::UNDEF:
4595 case ISD::ConstantFP:
4596 case ISD::Constant:
4597 break;
4598 default:
4599 return false;
4600 }
4601
4602 // Vectors of all-zeros and all-ones are materialized with special
4603 // instructions rather than being loaded.
4604 return !ISD::isBuildVectorAllZeros(N) &&
4605 !ISD::isBuildVectorAllOnes(N);
4606}
4607
Evan Cheng533a0aa2006-04-19 20:35:22 +00004608/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4609/// match movlp{s|d}. The lower half elements should come from lower half of
4610/// V1 (and in order), and the upper half elements should come from the upper
4611/// half of V2 (and in order). And since V1 will become the source of the
4612/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004613static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Toppercc60bbc2013-08-14 05:58:39 +00004614 ArrayRef<int> Mask, MVT VT) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00004615 if (!VT.is128BitVector())
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004616 return false;
4617
Evan Cheng466685d2006-10-09 20:57:25 +00004618 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004619 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004620 // Is V2 is a vector load, don't do this transformation. We will try to use
4621 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004622 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004623 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004624
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004625 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004626
Evan Cheng533a0aa2006-04-19 20:35:22 +00004627 if (NumElems != 2 && NumElems != 4)
4628 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004629 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004630 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004631 return false;
Chad Rosier238ae312012-04-30 17:47:15 +00004632 for (unsigned i = NumElems/2, e = NumElems; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004633 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004634 return false;
4635 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004636}
4637
Evan Cheng39623da2006-04-20 08:58:49 +00004638/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4639/// all the same.
4640static bool isSplatVector(SDNode *N) {
4641 if (N->getOpcode() != ISD::BUILD_VECTOR)
4642 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004643
Dan Gohman475871a2008-07-27 21:46:04 +00004644 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004645 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4646 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004647 return false;
4648 return true;
4649}
4650
Evan Cheng213d2cf2007-05-17 18:45:50 +00004651/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004652/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004653/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004654static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004655 SDValue V1 = N->getOperand(0);
4656 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004657 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4658 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004660 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004661 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004662 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4663 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004664 if (Opc != ISD::BUILD_VECTOR ||
4665 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004666 return false;
4667 } else if (Idx >= 0) {
4668 unsigned Opc = V1.getOpcode();
4669 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4670 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004671 if (Opc != ISD::BUILD_VECTOR ||
4672 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004673 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004674 }
4675 }
4676 return true;
4677}
4678
4679/// getZeroVector - Returns a vector of specified type with all zero elements.
4680///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004681static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004682 SelectionDAG &DAG, SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004683 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004684
Dale Johannesen0488fb62010-09-30 23:57:10 +00004685 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004686 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004688 if (VT.is128BitVector()) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004689 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004690 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4691 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4692 } else { // SSE1
4693 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4694 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4695 }
Craig Topper5a529e42013-01-18 06:44:29 +00004696 } else if (VT.is256BitVector()) { // AVX
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004697 if (Subtarget->hasInt256()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004698 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4699 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004700 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4701 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004702 } else {
4703 // 256-bit logic and arithmetic instructions in AVX are all
4704 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4705 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4706 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004707 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops,
4708 array_lengthof(Ops));
Craig Topper12216172012-01-13 08:12:35 +00004709 }
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00004710 } else if (VT.is512BitVector()) { // AVX-512
4711 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4712 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
4713 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4714 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i32, Ops, 16);
Craig Topper9d352402012-04-23 07:24:41 +00004715 } else
4716 llvm_unreachable("Unexpected vector type");
4717
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004718 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004719}
4720
Chris Lattner8a594482007-11-25 00:24:49 +00004721/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004722/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4723/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4724/// Then bitcast to their original type, ensuring they get CSE'd.
Craig Topper45e1c752013-01-20 00:38:18 +00004725static SDValue getOnesVector(MVT VT, bool HasInt256, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004726 SDLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004727 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004728
Owen Anderson825b72b2009-08-11 20:47:22 +00004729 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004730 SDValue Vec;
Craig Topper5a529e42013-01-18 06:44:29 +00004731 if (VT.is256BitVector()) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00004732 if (HasInt256) { // AVX2
Craig Topper745a86b2011-11-19 22:34:59 +00004733 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
Michael Liao0ee17002013-04-19 04:03:37 +00004734 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops,
4735 array_lengthof(Ops));
Craig Topper745a86b2011-11-19 22:34:59 +00004736 } else { // AVX
4737 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper4c7972d2012-04-22 18:15:59 +00004738 Vec = Concat128BitVectors(Vec, Vec, MVT::v8i32, 8, DAG, dl);
Craig Topper745a86b2011-11-19 22:34:59 +00004739 }
Craig Topper5a529e42013-01-18 06:44:29 +00004740 } else if (VT.is128BitVector()) {
Craig Topper745a86b2011-11-19 22:34:59 +00004741 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Craig Topper9d352402012-04-23 07:24:41 +00004742 } else
4743 llvm_unreachable("Unexpected vector type");
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004744
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004745 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004746}
4747
Evan Cheng39623da2006-04-20 08:58:49 +00004748/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4749/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004750static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004751 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004752 if (Mask[i] > (int)NumElems) {
4753 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004754 }
Evan Cheng39623da2006-04-20 08:58:49 +00004755 }
Evan Cheng39623da2006-04-20 08:58:49 +00004756}
4757
Evan Cheng017dcc62006-04-21 01:05:10 +00004758/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4759/// operation of specified width.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004760static SDValue getMOVL(SelectionDAG &DAG, SDLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004761 SDValue V2) {
4762 unsigned NumElems = VT.getVectorNumElements();
4763 SmallVector<int, 8> Mask;
4764 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004765 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004766 Mask.push_back(i);
4767 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004768}
4769
Nate Begeman9008ca62009-04-27 18:41:29 +00004770/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Craig Topper8d725b92013-08-15 05:33:45 +00004771static SDValue getUnpackl(SelectionDAG &DAG, SDLoc dl, MVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004772 SDValue V2) {
4773 unsigned NumElems = VT.getVectorNumElements();
4774 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004775 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 Mask.push_back(i);
4777 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004778 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004779 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004780}
4781
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004782/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Craig Topper8d725b92013-08-15 05:33:45 +00004783static SDValue getUnpackh(SelectionDAG &DAG, SDLoc dl, MVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004784 SDValue V2) {
4785 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004786 SmallVector<int, 8> Mask;
Chad Rosier238ae312012-04-30 17:47:15 +00004787 for (unsigned i = 0, Half = NumElems/2; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004788 Mask.push_back(i + Half);
4789 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004790 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004791 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004792}
4793
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004794// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004795// a generic shuffle instruction because the target has no such instructions.
4796// Generate shuffles which repeat i16 and i8 several times until they can be
4797// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004798static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Craig Topper8d725b92013-08-15 05:33:45 +00004799 MVT VT = V.getSimpleValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 int NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004801 SDLoc dl(V);
Rafael Espindola15684b22009-04-24 12:40:33 +00004802
Nate Begeman9008ca62009-04-27 18:41:29 +00004803 while (NumElems > 4) {
4804 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004805 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004807 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004808 EltNo -= NumElems/2;
4809 }
4810 NumElems >>= 1;
4811 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004812 return V;
4813}
Eric Christopherfd179292009-08-27 18:07:15 +00004814
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004815/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4816static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004817 MVT VT = V.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004818 SDLoc dl(V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004819
Craig Topper5a529e42013-01-18 06:44:29 +00004820 if (VT.is128BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004821 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004822 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004823 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4824 &SplatMask[0]);
Craig Topper5a529e42013-01-18 06:44:29 +00004825 } else if (VT.is256BitVector()) {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004826 // To use VPERMILPS to splat scalars, the second half of indicies must
4827 // refer to the higher part, which is a duplication of the lower one,
4828 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004829 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4830 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004831
4832 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4833 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4834 &SplatMask[0]);
Craig Topper9d352402012-04-23 07:24:41 +00004835 } else
4836 llvm_unreachable("Vector size not supported");
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004837
4838 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4839}
4840
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004841/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004842static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004843 MVT SrcVT = SV->getSimpleValueType(0);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004844 SDValue V1 = SV->getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004845 SDLoc dl(SV);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004846
4847 int EltNo = SV->getSplatIndex();
4848 int NumElems = SrcVT.getVectorNumElements();
Craig Topper5a529e42013-01-18 06:44:29 +00004849 bool Is256BitVec = SrcVT.is256BitVector();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004850
Craig Topper5a529e42013-01-18 06:44:29 +00004851 assert(((SrcVT.is128BitVector() && NumElems > 4) || Is256BitVec) &&
4852 "Unknown how to promote splat for type");
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004853
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004854 // Extract the 128-bit part containing the splat element and update
4855 // the splat element index when it refers to the higher register.
Craig Topper5a529e42013-01-18 06:44:29 +00004856 if (Is256BitVec) {
Craig Topper7d1e3dc2012-04-30 05:17:10 +00004857 V1 = Extract128BitVector(V1, EltNo, DAG, dl);
4858 if (EltNo >= NumElems/2)
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004859 EltNo -= NumElems/2;
4860 }
4861
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004862 // All i16 and i8 vector types can't be used directly by a generic shuffle
4863 // instruction because the target has no such instruction. Generate shuffles
4864 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004865 // be manipulated by target suported shuffles.
Craig Topperf3d98a82013-08-14 07:04:42 +00004866 MVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004867 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004868 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004869
4870 // Recreate the 256-bit vector and place the same 128-bit vector
4871 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004872 // to use VPERM* to shuffle the vectors
Craig Topper5a529e42013-01-18 06:44:29 +00004873 if (Is256BitVec) {
Craig Topper4c7972d2012-04-22 18:15:59 +00004874 V1 = DAG.getNode(ISD::CONCAT_VECTORS, dl, SrcVT, V1, V1);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004875 }
4876
4877 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004878}
4879
Evan Chengba05f722006-04-21 23:03:30 +00004880/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004881/// vector of zero or undef vector. This produces a shuffle where the low
4882/// element of V2 is swizzled into the zero/undef vector, landing at element
4883/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004884static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004885 bool IsZero,
4886 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004887 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00004888 MVT VT = V2.getSimpleValueType();
Craig Topper12216172012-01-13 08:12:35 +00004889 SDValue V1 = IsZero
Andrew Trickac6d9be2013-05-25 02:42:55 +00004890 ? getZeroVector(VT, Subtarget, DAG, SDLoc(V2)) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004891 unsigned NumElems = VT.getVectorNumElements();
4892 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004893 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004894 // If this is the insertion idx, put the low elt of V2 here.
4895 MaskVec.push_back(i == Idx ? NumElems : i);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004896 return DAG.getVectorShuffle(VT, SDLoc(V2), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004897}
4898
Craig Toppera1ffc682012-03-20 06:42:26 +00004899/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4900/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004901/// Sets IsUnary to true if only uses one source.
Craig Topperd978c542012-05-06 19:46:21 +00004902static bool getTargetShuffleMask(SDNode *N, MVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004903 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004904 unsigned NumElems = VT.getVectorNumElements();
4905 SDValue ImmN;
4906
Craig Topper89f4e662012-03-20 07:17:59 +00004907 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004908 switch(N->getOpcode()) {
4909 case X86ISD::SHUFP:
4910 ImmN = N->getOperand(N->getNumOperands()-1);
4911 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4912 break;
4913 case X86ISD::UNPCKH:
4914 DecodeUNPCKHMask(VT, Mask);
4915 break;
4916 case X86ISD::UNPCKL:
4917 DecodeUNPCKLMask(VT, Mask);
4918 break;
4919 case X86ISD::MOVHLPS:
4920 DecodeMOVHLPSMask(NumElems, Mask);
4921 break;
4922 case X86ISD::MOVLHPS:
4923 DecodeMOVLHPSMask(NumElems, Mask);
4924 break;
Craig Topper4aee1bb2013-01-28 06:48:25 +00004925 case X86ISD::PALIGNR:
Benjamin Kramer200b3062013-01-26 13:31:37 +00004926 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Topper4aee1bb2013-01-28 06:48:25 +00004927 DecodePALIGNRMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Benjamin Kramer200b3062013-01-26 13:31:37 +00004928 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004929 case X86ISD::PSHUFD:
4930 case X86ISD::VPERMILP:
4931 ImmN = N->getOperand(N->getNumOperands()-1);
4932 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004933 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004934 break;
4935 case X86ISD::PSHUFHW:
4936 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004937 DecodePSHUFHWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004938 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004939 break;
4940 case X86ISD::PSHUFLW:
4941 ImmN = N->getOperand(N->getNumOperands()-1);
Craig Toppera9a568a2012-05-02 08:03:44 +00004942 DecodePSHUFLWMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004943 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004944 break;
Craig Topperbdcbcb32012-05-06 18:54:26 +00004945 case X86ISD::VPERMI:
4946 ImmN = N->getOperand(N->getNumOperands()-1);
4947 DecodeVPERMMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4948 IsUnary = true;
4949 break;
Craig Toppera1ffc682012-03-20 06:42:26 +00004950 case X86ISD::MOVSS:
4951 case X86ISD::MOVSD: {
4952 // The index 0 always comes from the first element of the second source,
4953 // this is why MOVSS and MOVSD are used in the first place. The other
4954 // elements come from the other positions of the first source vector
4955 Mask.push_back(NumElems);
4956 for (unsigned i = 1; i != NumElems; ++i) {
4957 Mask.push_back(i);
4958 }
4959 break;
4960 }
4961 case X86ISD::VPERM2X128:
4962 ImmN = N->getOperand(N->getNumOperands()-1);
4963 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper2091df32012-04-17 05:54:54 +00004964 if (Mask.empty()) return false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004965 break;
4966 case X86ISD::MOVDDUP:
4967 case X86ISD::MOVLHPD:
4968 case X86ISD::MOVLPD:
4969 case X86ISD::MOVLPS:
4970 case X86ISD::MOVSHDUP:
4971 case X86ISD::MOVSLDUP:
Craig Toppera1ffc682012-03-20 06:42:26 +00004972 // Not yet implemented
4973 return false;
4974 default: llvm_unreachable("unknown target shuffle node");
4975 }
4976
4977 return true;
4978}
4979
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004980/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4981/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004982static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004983 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004984 if (Depth == 6)
4985 return SDValue(); // Limit search depth.
4986
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004987 SDValue V = SDValue(N, 0);
4988 EVT VT = V.getValueType();
4989 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004990
4991 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4992 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004993 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004994
Craig Topper3d092db2012-03-21 02:14:01 +00004995 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004996 return DAG.getUNDEF(VT.getVectorElementType());
4997
Craig Topperd156dc12012-02-06 07:17:51 +00004998 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004999 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
5000 : SV->getOperand(1);
5001 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00005002 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005003
5004 // Recurse into target specific vector shuffles to find scalars.
5005 if (isTargetShuffle(Opcode)) {
Craig Topper5a0910b2013-08-15 02:33:50 +00005006 MVT ShufVT = V.getSimpleValueType();
Craig Topperd978c542012-05-06 19:46:21 +00005007 unsigned NumElems = ShufVT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00005008 SmallVector<int, 16> ShuffleMask;
Craig Topper89f4e662012-03-20 07:17:59 +00005009 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005010
Craig Topperd978c542012-05-06 19:46:21 +00005011 if (!getTargetShuffleMask(N, ShufVT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00005012 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005013
Craig Topper3d092db2012-03-21 02:14:01 +00005014 int Elt = ShuffleMask[Index];
5015 if (Elt < 0)
Craig Topperd978c542012-05-06 19:46:21 +00005016 return DAG.getUNDEF(ShufVT.getVectorElementType());
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005017
Craig Topper3d092db2012-03-21 02:14:01 +00005018 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd978c542012-05-06 19:46:21 +00005019 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00005020 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00005021 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005022 }
5023
5024 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005025 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005026 V = V.getOperand(0);
5027 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005028 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005029
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00005030 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005031 return SDValue();
5032 }
5033
5034 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
5035 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00005036 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005037
5038 if (V.getOpcode() == ISD::BUILD_VECTOR)
5039 return V.getOperand(Index);
5040
5041 return SDValue();
5042}
5043
5044/// getNumOfConsecutiveZeros - Return the number of elements of a vector
5045/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00005046/// search can start in two different directions, from left or right.
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005047/// We count undefs as zeros until PreferredNum is reached.
5048static unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp,
5049 unsigned NumElems, bool ZerosFromLeft,
5050 SelectionDAG &DAG,
5051 unsigned PreferredNum = -1U) {
5052 unsigned NumZeros = 0;
5053 for (unsigned i = 0; i != NumElems; ++i) {
5054 unsigned Index = ZerosFromLeft ? i : NumElems - i - 1;
Craig Topper3d092db2012-03-21 02:14:01 +00005055 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005056 if (!Elt.getNode())
5057 break;
5058
5059 if (X86::isZeroNode(Elt))
5060 ++NumZeros;
5061 else if (Elt.getOpcode() == ISD::UNDEF) // Undef as zero up to PreferredNum.
5062 NumZeros = std::min(NumZeros + 1, PreferredNum);
5063 else
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005064 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005065 }
5066
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005067 return NumZeros;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005068}
5069
Craig Topper3d092db2012-03-21 02:14:01 +00005070/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
5071/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005072/// starting from its index OpIdx. Also tell OpNum which source vector operand.
5073static
Craig Topper3d092db2012-03-21 02:14:01 +00005074bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
5075 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
5076 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005077 bool SeenV1 = false;
5078 bool SeenV2 = false;
5079
Craig Topper3d092db2012-03-21 02:14:01 +00005080 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005081 int Idx = SVOp->getMaskElt(i);
5082 // Ignore undef indicies
5083 if (Idx < 0)
5084 continue;
5085
Craig Topper3d092db2012-03-21 02:14:01 +00005086 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005087 SeenV1 = true;
5088 else
5089 SeenV2 = true;
5090
5091 // Only accept consecutive elements from the same vector
5092 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
5093 return false;
5094 }
5095
5096 OpNum = SeenV1 ? 0 : 1;
5097 return true;
5098}
5099
5100/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
5101/// logical left shift of a vector.
5102static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5103 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Craig Topperd36b53e2013-08-14 06:21:10 +00005104 unsigned NumElems =
Craig Topper5a0910b2013-08-15 02:33:50 +00005105 SVOp->getSimpleValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005106 unsigned NumZeros = getNumOfConsecutiveZeros(
5107 SVOp, NumElems, false /* check zeros from right */, DAG,
5108 SVOp->getMaskElt(0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005109 unsigned OpSrc;
5110
5111 if (!NumZeros)
5112 return false;
5113
5114 // Considering the elements in the mask that are not consecutive zeros,
5115 // check if they consecutively come from only one of the source vectors.
5116 //
5117 // V1 = {X, A, B, C} 0
5118 // \ \ \ /
5119 // vector_shuffle V1, V2 <1, 2, 3, X>
5120 //
5121 if (!isShuffleMaskConsecutive(SVOp,
5122 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005123 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005124 NumZeros, // Where to start looking in the src vector
5125 NumElems, // Number of elements in vector
5126 OpSrc)) // Which source operand ?
5127 return false;
5128
5129 isLeft = false;
5130 ShAmt = NumZeros;
5131 ShVal = SVOp->getOperand(OpSrc);
5132 return true;
5133}
5134
5135/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
5136/// logical left shift of a vector.
5137static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
5138 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Craig Topperd36b53e2013-08-14 06:21:10 +00005139 unsigned NumElems =
Craig Topper5a0910b2013-08-15 02:33:50 +00005140 SVOp->getSimpleValueType(0).getVectorNumElements();
Benjamin Kramera0de26c2013-05-17 14:48:34 +00005141 unsigned NumZeros = getNumOfConsecutiveZeros(
5142 SVOp, NumElems, true /* check zeros from left */, DAG,
5143 NumElems - SVOp->getMaskElt(NumElems - 1) - 1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005144 unsigned OpSrc;
5145
5146 if (!NumZeros)
5147 return false;
5148
5149 // Considering the elements in the mask that are not consecutive zeros,
5150 // check if they consecutively come from only one of the source vectors.
5151 //
5152 // 0 { A, B, X, X } = V2
5153 // / \ / /
5154 // vector_shuffle V1, V2 <X, X, 4, 5>
5155 //
5156 if (!isShuffleMaskConsecutive(SVOp,
5157 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00005158 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005159 0, // Where to start looking in the src vector
5160 NumElems, // Number of elements in vector
5161 OpSrc)) // Which source operand ?
5162 return false;
5163
5164 isLeft = true;
5165 ShAmt = NumZeros;
5166 ShVal = SVOp->getOperand(OpSrc);
5167 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005168}
5169
5170/// isVectorShift - Returns true if the shuffle can be implemented as a
5171/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00005172static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00005173 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005174 // Although the logic below support any bitwidth size, there are no
5175 // shift instructions which handle more than 128-bit vectors.
Craig Topper5a0910b2013-08-15 02:33:50 +00005176 if (!SVOp->getSimpleValueType(0).is128BitVector())
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00005177 return false;
5178
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005179 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
5180 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
5181 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00005182
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00005183 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00005184}
5185
Evan Chengc78d3b42006-04-24 18:01:45 +00005186/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
5187///
Dan Gohman475871a2008-07-27 21:46:04 +00005188static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00005189 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00005190 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005191 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005192 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005193 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00005194 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005195
Andrew Trickac6d9be2013-05-25 02:42:55 +00005196 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005197 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005198 bool First = true;
5199 for (unsigned i = 0; i < 16; ++i) {
5200 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
5201 if (ThisIsNonZero && First) {
5202 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005203 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005204 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005205 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005206 First = false;
5207 }
5208
5209 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00005210 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005211 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
5212 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005213 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005214 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00005215 }
5216 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005217 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
5218 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
5219 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00005220 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00005221 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00005222 } else
5223 ThisElt = LastElt;
5224
Gabor Greifba36cb52008-08-28 21:40:38 +00005225 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00005227 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00005228 }
5229 }
5230
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005231 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00005232}
5233
Bill Wendlinga348c562007-03-22 18:42:45 +00005234/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00005235///
Dan Gohman475871a2008-07-27 21:46:04 +00005236static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00005237 unsigned NumNonZero, unsigned NumZero,
5238 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005239 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00005240 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00005241 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00005242 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00005243
Andrew Trickac6d9be2013-05-25 02:42:55 +00005244 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005245 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00005246 bool First = true;
5247 for (unsigned i = 0; i < 8; ++i) {
5248 bool isNonZero = (NonZeros & (1 << i)) != 0;
5249 if (isNonZero) {
5250 if (First) {
5251 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005252 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00005253 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005254 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00005255 First = false;
5256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005257 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00005259 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00005260 }
5261 }
5262
5263 return V;
5264}
5265
Evan Chengf26ffe92008-05-29 08:22:04 +00005266/// getVShift - Return a vector logical shift node.
5267///
Owen Andersone50ed302009-08-10 22:56:29 +00005268static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00005269 unsigned NumBits, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005270 const TargetLowering &TLI, SDLoc dl) {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005271 assert(VT.is128BitVector() && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00005272 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00005273 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005274 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
5275 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005276 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00005277 DAG.getConstant(NumBits,
Michael Liaoa6b20ce2013-03-01 18:40:30 +00005278 TLI.getScalarShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00005279}
5280
Craig Topperff79bc62013-08-18 08:53:01 +00005281static SDValue
5282LowerAsSplatVectorLoad(SDValue SrcOp, MVT VT, SDLoc dl, SelectionDAG &DAG) {
Michael J. Spencerec38de22010-10-10 22:04:20 +00005283
Evan Chengc3630942009-12-09 21:00:30 +00005284 // Check if the scalar load can be widened into a vector load. And if
5285 // the address is "base + cst" see if the cst can be "absorbed" into
5286 // the shuffle mask.
5287 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
5288 SDValue Ptr = LD->getBasePtr();
5289 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
5290 return SDValue();
5291 EVT PVT = LD->getValueType(0);
5292 if (PVT != MVT::i32 && PVT != MVT::f32)
5293 return SDValue();
5294
5295 int FI = -1;
5296 int64_t Offset = 0;
5297 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
5298 FI = FINode->getIndex();
5299 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00005300 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00005301 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
5302 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
5303 Offset = Ptr.getConstantOperandVal(1);
5304 Ptr = Ptr.getOperand(0);
5305 } else {
5306 return SDValue();
5307 }
5308
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005309 // FIXME: 256-bit vector instructions don't require a strict alignment,
5310 // improve this code to support it better.
5311 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00005312 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005313 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00005314 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005315 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00005316 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00005317 // Can't change the alignment. FIXME: It's possible to compute
5318 // the exact stack offset and reference FI + adjust offset instead.
5319 // If someone *really* cares about this. That's the way to implement it.
5320 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005321 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005322 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00005323 }
5324 }
5325
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005326 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00005327 // Ptr + (Offset & ~15).
5328 if (Offset < 0)
5329 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005330 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00005331 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005332 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00005333 if (StartOffset)
Andrew Trickac6d9be2013-05-25 02:42:55 +00005334 Ptr = DAG.getNode(ISD::ADD, SDLoc(Ptr), Ptr.getValueType(),
Evan Chengc3630942009-12-09 21:00:30 +00005335 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
5336
5337 int EltNo = (Offset - StartOffset) >> 2;
Craig Topper66ddd152012-04-27 22:54:43 +00005338 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005339
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005340 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
5341 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00005342 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005343 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00005344
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00005345 SmallVector<int, 8> Mask;
5346 for (unsigned i = 0; i != NumElems; ++i)
5347 Mask.push_back(EltNo);
5348
Craig Toppercc3000632012-01-30 07:50:31 +00005349 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00005350 }
5351
5352 return SDValue();
5353}
5354
Michael J. Spencerec38de22010-10-10 22:04:20 +00005355/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
5356/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00005357/// load which has the same value as a build_vector whose operands are 'elts'.
5358///
5359/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00005360///
Nate Begeman1449f292010-03-24 22:19:06 +00005361/// FIXME: we'd also like to handle the case where the last elements are zero
5362/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
5363/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005364static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005365 SDLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005366 EVT EltVT = VT.getVectorElementType();
5367 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00005368
Nate Begemanfdea31a2010-03-24 20:49:50 +00005369 LoadSDNode *LDBase = NULL;
5370 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005371
Nate Begeman1449f292010-03-24 22:19:06 +00005372 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00005373 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00005374 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005375 for (unsigned i = 0; i < NumElems; ++i) {
5376 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00005377
Nate Begemanfdea31a2010-03-24 20:49:50 +00005378 if (!Elt.getNode() ||
5379 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
5380 return SDValue();
5381 if (!LDBase) {
5382 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
5383 return SDValue();
5384 LDBase = cast<LoadSDNode>(Elt.getNode());
5385 LastLoadedElt = i;
5386 continue;
5387 }
5388 if (Elt.getOpcode() == ISD::UNDEF)
5389 continue;
5390
5391 LoadSDNode *LD = cast<LoadSDNode>(Elt);
5392 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
5393 return SDValue();
5394 LastLoadedElt = i;
5395 }
Nate Begeman1449f292010-03-24 22:19:06 +00005396
5397 // If we have found an entire vector of loads and undefs, then return a large
5398 // load of the entire vector width starting at the base pointer. If we found
5399 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00005400 if (LastLoadedElt == NumElems - 1) {
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005401 SDValue NewLd = SDValue();
Nate Begemanfdea31a2010-03-24 20:49:50 +00005402 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Nadav Rotem23d1d5e2013-05-22 19:28:41 +00005403 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5404 LDBase->getPointerInfo(),
5405 LDBase->isVolatile(), LDBase->isNonTemporal(),
5406 LDBase->isInvariant(), 0);
5407 NewLd = DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
5408 LDBase->getPointerInfo(),
5409 LDBase->isVolatile(), LDBase->isNonTemporal(),
5410 LDBase->isInvariant(), LDBase->getAlignment());
5411
5412 if (LDBase->hasAnyUseOfValue(1)) {
5413 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5414 SDValue(LDBase, 1),
5415 SDValue(NewLd.getNode(), 1));
5416 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5417 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5418 SDValue(NewLd.getNode(), 1));
5419 }
5420
5421 return NewLd;
Craig Topper69947b92012-04-23 06:57:04 +00005422 }
5423 if (NumElems == 4 && LastLoadedElt == 1 &&
5424 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00005425 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
5426 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00005427 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +00005428 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops,
5429 array_lengthof(Ops), MVT::i64,
Eli Friedman322ea082011-09-14 23:42:45 +00005430 LDBase->getPointerInfo(),
5431 LDBase->getAlignment(),
5432 false/*isVolatile*/, true/*ReadMem*/,
5433 false/*WriteMem*/);
Manman Ren2b7a2e82012-08-31 23:16:57 +00005434
5435 // Make sure the newly-created LOAD is in the same position as LDBase in
5436 // terms of dependency. We create a TokenFactor for LDBase and ResNode, and
5437 // update uses of LDBase's output chain to use the TokenFactor.
5438 if (LDBase->hasAnyUseOfValue(1)) {
5439 SDValue NewChain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
5440 SDValue(LDBase, 1), SDValue(ResNode.getNode(), 1));
5441 DAG.ReplaceAllUsesOfValueWith(SDValue(LDBase, 1), NewChain);
5442 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(LDBase, 1),
5443 SDValue(ResNode.getNode(), 1));
5444 }
5445
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005446 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00005447 }
5448 return SDValue();
5449}
5450
Nadav Rotem9d68b062012-04-08 12:54:54 +00005451/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
5452/// to generate a splat value for the following cases:
5453/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005454/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00005455/// a scalar load, or a constant.
5456/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005457/// or SDValue() otherwise.
Craig Topper158ec072013-08-14 07:34:43 +00005458static SDValue LowerVectorBroadcast(SDValue Op, const X86Subtarget* Subtarget,
5459 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005460 if (!Subtarget->hasFp256())
Craig Toppera9376332012-01-10 08:23:59 +00005461 return SDValue();
5462
Craig Topper5a0910b2013-08-15 02:33:50 +00005463 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005464 SDLoc dl(Op);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005465
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005466 assert((VT.is128BitVector() || VT.is256BitVector() || VT.is512BitVector()) &&
Craig Topper5da8a802012-05-04 05:49:51 +00005467 "Unsupported vector type for broadcast.");
5468
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005469 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00005470 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005471
Nadav Rotem9d68b062012-04-08 12:54:54 +00005472 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005473 default:
5474 // Unknown pattern found.
5475 return SDValue();
5476
5477 case ISD::BUILD_VECTOR: {
5478 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005479 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005480 return SDValue();
5481
Nadav Rotem9d68b062012-04-08 12:54:54 +00005482 Ld = Op.getOperand(0);
5483 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
5484 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005485
5486 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005487 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005488 // Constants may have multiple users.
5489 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005490 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005491 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005492 }
5493
5494 case ISD::VECTOR_SHUFFLE: {
5495 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5496
5497 // Shuffles must have a splat mask where the first element is
5498 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005499 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005500 return SDValue();
5501
5502 SDValue Sc = Op.getOperand(0);
Nadav Rotemb88e8dd2012-05-10 12:50:02 +00005503 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR &&
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005504 Sc.getOpcode() != ISD::BUILD_VECTOR) {
5505
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005506 if (!Subtarget->hasInt256())
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005507 return SDValue();
5508
5509 // Use the register form of the broadcast instruction available on AVX2.
Elena Demikhovsky55db69c2013-08-11 12:29:16 +00005510 if (VT.getSizeInBits() >= 256)
Elena Demikhovsky8f40f7b2012-07-01 06:12:26 +00005511 Sc = Extract128BitVector(Sc, 0, DAG, dl);
5512 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Sc);
5513 }
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005514
5515 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005516 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00005517 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005518
5519 // The scalar_to_vector node and the suspected
5520 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00005521 // Constants may have multiple users.
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005522
5523 // AVX-512 has register version of the broadcast
5524 bool hasRegVer = Subtarget->hasAVX512() && VT.is512BitVector() &&
5525 Ld.getValueType().getSizeInBits() >= 32;
5526 if (!ConstSplatVal && ((!Sc.hasOneUse() || !Ld.hasOneUse()) &&
5527 !hasRegVer))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005528 return SDValue();
5529 break;
5530 }
5531 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005532
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005533 bool IsGE256 = (VT.getSizeInBits() >= 256);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005534
5535 // Handle the broadcasting a single constant scalar from the constant pool
5536 // into a vector. On Sandybridge it is still better to load a constant vector
5537 // from the constant pool and not to broadcast it from a scalar.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005538 if (ConstSplatVal && Subtarget->hasInt256()) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005539 EVT CVT = Ld.getValueType();
5540 assert(!CVT.isVector() && "Must not broadcast a vector type");
5541 unsigned ScalarSize = CVT.getSizeInBits();
5542
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005543 if (ScalarSize == 32 || (IsGE256 && ScalarSize == 64)) {
Nadav Rotem9d68b062012-04-08 12:54:54 +00005544 const Constant *C = 0;
5545 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
5546 C = CI->getConstantIntValue();
5547 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
5548 C = CF->getConstantFPValue();
5549
5550 assert(C && "Invalid constant type");
5551
Craig Topper158ec072013-08-14 07:34:43 +00005552 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5553 SDValue CP = DAG.getConstantPool(C, TLI.getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00005554 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00005555 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Craig Topper6643d9c2012-05-04 06:18:33 +00005556 MachinePointerInfo::getConstantPool(),
5557 false, false, false, Alignment);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005558
Nadav Rotem9d68b062012-04-08 12:54:54 +00005559 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5560 }
5561 }
5562
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005563 bool IsLoad = ISD::isNormalLoad(Ld.getNode());
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005564 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
5565
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005566 // Handle AVX2 in-register broadcasts.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005567 if (!IsLoad && Subtarget->hasInt256() &&
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005568 (ScalarSize == 32 || (IsGE256 && ScalarSize == 64)))
Nadav Rotem4fc8a5d2012-05-19 19:57:37 +00005569 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
5570
5571 // The scalar source must be a normal load.
5572 if (!IsLoad)
5573 return SDValue();
5574
Elena Demikhovsky207600d2013-08-07 12:34:55 +00005575 if (ScalarSize == 32 || (IsGE256 && ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005576 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005577
Craig Toppera9376332012-01-10 08:23:59 +00005578 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
Craig Topper5da8a802012-05-04 05:49:51 +00005579 // double since there is no vbroadcastsd xmm
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005580 if (Subtarget->hasInt256() && Ld.getValueType().isInteger()) {
Craig Topper5da8a802012-05-04 05:49:51 +00005581 if (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64)
Nadav Rotem9d68b062012-04-08 12:54:54 +00005582 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005583 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005584
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005585 // Unsupported broadcast.
5586 return SDValue();
5587}
5588
Craig Topper158ec072013-08-14 07:34:43 +00005589static SDValue buildFromShuffleMostly(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00005590 MVT VT = Op.getSimpleValueType();
Michael Liaofacace82012-10-19 17:15:18 +00005591
5592 // Skip if insert_vec_elt is not supported.
Craig Topper158ec072013-08-14 07:34:43 +00005593 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
5594 if (!TLI.isOperationLegalOrCustom(ISD::INSERT_VECTOR_ELT, VT))
Michael Liaofacace82012-10-19 17:15:18 +00005595 return SDValue();
5596
Andrew Trickac6d9be2013-05-25 02:42:55 +00005597 SDLoc DL(Op);
Michael Liaofacace82012-10-19 17:15:18 +00005598 unsigned NumElems = Op.getNumOperands();
5599
5600 SDValue VecIn1;
5601 SDValue VecIn2;
5602 SmallVector<unsigned, 4> InsertIndices;
5603 SmallVector<int, 8> Mask(NumElems, -1);
5604
5605 for (unsigned i = 0; i != NumElems; ++i) {
5606 unsigned Opc = Op.getOperand(i).getOpcode();
5607
5608 if (Opc == ISD::UNDEF)
5609 continue;
5610
5611 if (Opc != ISD::EXTRACT_VECTOR_ELT) {
5612 // Quit if more than 1 elements need inserting.
5613 if (InsertIndices.size() > 1)
5614 return SDValue();
5615
5616 InsertIndices.push_back(i);
5617 continue;
5618 }
5619
5620 SDValue ExtractedFromVec = Op.getOperand(i).getOperand(0);
5621 SDValue ExtIdx = Op.getOperand(i).getOperand(1);
5622
5623 // Quit if extracted from vector of different type.
5624 if (ExtractedFromVec.getValueType() != VT)
5625 return SDValue();
5626
5627 // Quit if non-constant index.
5628 if (!isa<ConstantSDNode>(ExtIdx))
5629 return SDValue();
5630
5631 if (VecIn1.getNode() == 0)
5632 VecIn1 = ExtractedFromVec;
5633 else if (VecIn1 != ExtractedFromVec) {
5634 if (VecIn2.getNode() == 0)
5635 VecIn2 = ExtractedFromVec;
5636 else if (VecIn2 != ExtractedFromVec)
5637 // Quit if more than 2 vectors to shuffle
5638 return SDValue();
5639 }
5640
5641 unsigned Idx = cast<ConstantSDNode>(ExtIdx)->getZExtValue();
5642
5643 if (ExtractedFromVec == VecIn1)
5644 Mask[i] = Idx;
5645 else if (ExtractedFromVec == VecIn2)
5646 Mask[i] = Idx + NumElems;
5647 }
5648
5649 if (VecIn1.getNode() == 0)
5650 return SDValue();
5651
5652 VecIn2 = VecIn2.getNode() ? VecIn2 : DAG.getUNDEF(VT);
5653 SDValue NV = DAG.getVectorShuffle(VT, DL, VecIn1, VecIn2, &Mask[0]);
5654 for (unsigned i = 0, e = InsertIndices.size(); i != e; ++i) {
5655 unsigned Idx = InsertIndices[i];
5656 NV = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, NV, Op.getOperand(Idx),
5657 DAG.getIntPtrConstant(Idx));
5658 }
5659
5660 return NV;
5661}
5662
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005663// Lower BUILD_VECTOR operation for v8i1 and v16i1 types.
5664SDValue
5665X86TargetLowering::LowerBUILD_VECTORvXi1(SDValue Op, SelectionDAG &DAG) const {
5666
Craig Topper5a0910b2013-08-15 02:33:50 +00005667 MVT VT = Op.getSimpleValueType();
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005668 assert((VT.getVectorElementType() == MVT::i1) && (VT.getSizeInBits() <= 16) &&
5669 "Unexpected type in LowerBUILD_VECTORvXi1!");
5670
5671 SDLoc dl(Op);
5672 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5673 SDValue Cst = DAG.getTargetConstant(0, MVT::i1);
5674 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5675 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5676 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5677 Ops, VT.getVectorNumElements());
5678 }
5679
5680 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
5681 SDValue Cst = DAG.getTargetConstant(1, MVT::i1);
5682 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst,
5683 Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
5684 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
5685 Ops, VT.getVectorNumElements());
5686 }
5687
5688 bool AllContants = true;
5689 uint64_t Immediate = 0;
5690 for (unsigned idx = 0, e = Op.getNumOperands(); idx < e; ++idx) {
5691 SDValue In = Op.getOperand(idx);
5692 if (In.getOpcode() == ISD::UNDEF)
5693 continue;
5694 if (!isa<ConstantSDNode>(In)) {
5695 AllContants = false;
5696 break;
5697 }
5698 if (cast<ConstantSDNode>(In)->getZExtValue())
Aaron Ballman2a37c7e2013-08-05 13:47:03 +00005699 Immediate |= (1ULL << idx);
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005700 }
5701
5702 if (AllContants) {
5703 SDValue FullMask = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1,
5704 DAG.getConstant(Immediate, MVT::i16));
5705 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, VT, FullMask,
Craig Topper89717172013-08-14 07:35:18 +00005706 DAG.getIntPtrConstant(0));
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005707 }
5708
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005709 // Splat vector (with undefs)
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005710 SDValue In = Op.getOperand(0);
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005711 for (unsigned i = 1, e = Op.getNumOperands(); i != e; ++i) {
5712 if (Op.getOperand(i) != In && Op.getOperand(i).getOpcode() != ISD::UNDEF)
5713 llvm_unreachable("Unsupported predicate operation");
5714 }
5715
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005716 SDValue EFLAGS, X86CC;
5717 if (In.getOpcode() == ISD::SETCC) {
5718 SDValue Op0 = In.getOperand(0);
5719 SDValue Op1 = In.getOperand(1);
5720 ISD::CondCode CC = cast<CondCodeSDNode>(In.getOperand(2))->get();
5721 bool isFP = Op1.getValueType().isFloatingPoint();
5722 unsigned X86CCVal = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
5723
5724 assert(X86CCVal != X86::COND_INVALID && "Unsupported predicate operation");
5725
5726 X86CC = DAG.getConstant(X86CCVal, MVT::i8);
5727 EFLAGS = EmitCmp(Op0, Op1, X86CCVal, DAG);
5728 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
5729 } else if (In.getOpcode() == X86ISD::SETCC) {
5730 X86CC = In.getOperand(0);
5731 EFLAGS = In.getOperand(1);
5732 } else {
5733 // The algorithm:
5734 // Bit1 = In & 0x1
5735 // if (Bit1 != 0)
5736 // ZF = 0
5737 // else
5738 // ZF = 1
5739 // if (ZF == 0)
5740 // res = allOnes ### CMOVNE -1, %res
5741 // else
5742 // res = allZero
Craig Topper5a0910b2013-08-15 02:33:50 +00005743 MVT InVT = In.getSimpleValueType();
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005744 SDValue Bit1 = DAG.getNode(ISD::AND, dl, InVT, In, DAG.getConstant(1, InVT));
5745 EFLAGS = EmitTest(Bit1, X86::COND_NE, DAG);
5746 X86CC = DAG.getConstant(X86::COND_NE, MVT::i8);
5747 }
5748
5749 if (VT == MVT::v16i1) {
5750 SDValue Cst1 = DAG.getConstant(-1, MVT::i16);
5751 SDValue Cst0 = DAG.getConstant(0, MVT::i16);
5752 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i16,
5753 Cst0, Cst1, X86CC, EFLAGS);
5754 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5755 }
5756
5757 if (VT == MVT::v8i1) {
5758 SDValue Cst1 = DAG.getConstant(-1, MVT::i32);
5759 SDValue Cst0 = DAG.getConstant(0, MVT::i32);
5760 SDValue CmovOp = DAG.getNode(X86ISD::CMOV, dl, MVT::i32,
5761 Cst0, Cst1, X86CC, EFLAGS);
5762 CmovOp = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, CmovOp);
5763 return DAG.getNode(ISD::BITCAST, dl, VT, CmovOp);
5764 }
5765 llvm_unreachable("Unsupported predicate operation");
5766}
5767
Michael Liaofacace82012-10-19 17:15:18 +00005768SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005769X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005770 SDLoc dl(Op);
David Greenea5f26012011-02-07 19:36:54 +00005771
Craig Topper5a0910b2013-08-15 02:33:50 +00005772 MVT VT = Op.getSimpleValueType();
Craig Topper45e1c752013-01-20 00:38:18 +00005773 MVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005774 unsigned NumElems = Op.getNumOperands();
5775
Elena Demikhovsky13e6e912013-08-05 08:52:21 +00005776 // Generate vectors for predicate vectors.
5777 if (VT.getScalarType() == MVT::i1 && Subtarget->hasAVX512())
5778 return LowerBUILD_VECTORvXi1(Op, DAG);
5779
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005780 // Vectors containing all zeros can be matched by pxor and xorps later
5781 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5782 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5783 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00005784 if (VT == MVT::v4i32 || VT == MVT::v8i32 || VT == MVT::v16i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005785 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005786
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005787 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005788 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005789
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005790 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005791 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5792 // vpcmpeqd on 256-bit vectors.
Michael Liaod09318f2013-02-25 23:16:36 +00005793 if (Subtarget->hasSSE2() && ISD::isBuildVectorAllOnes(Op.getNode())) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00005794 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasInt256()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005795 return Op;
5796
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005797 if (!VT.is512BitVector())
5798 return getOnesVector(VT, Subtarget->hasInt256(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005799 }
5800
Craig Topper158ec072013-08-14 07:34:43 +00005801 SDValue Broadcast = LowerVectorBroadcast(Op, Subtarget, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005802 if (Broadcast.getNode())
5803 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005804
Owen Andersone50ed302009-08-10 22:56:29 +00005805 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005806
Evan Cheng0db9fe62006-04-25 20:13:52 +00005807 unsigned NumZero = 0;
5808 unsigned NumNonZero = 0;
5809 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005810 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005811 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005812 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005813 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005814 if (Elt.getOpcode() == ISD::UNDEF)
5815 continue;
5816 Values.insert(Elt);
5817 if (Elt.getOpcode() != ISD::Constant &&
5818 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005819 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005820 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005821 NumZero++;
5822 else {
5823 NonZeros |= (1 << i);
5824 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005825 }
5826 }
5827
Chris Lattner97a2a562010-08-26 05:24:29 +00005828 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5829 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005830 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005831
Chris Lattner67f453a2008-03-09 05:42:06 +00005832 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005833 if (NumNonZero == 1) {
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005834 unsigned Idx = countTrailingZeros(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005835 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005836
Chris Lattner62098042008-03-09 01:05:04 +00005837 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5838 // the value are obviously zero, truncate the value to i32 and do the
5839 // insertion that way. Only do this if the value is non-constant or if the
5840 // value is a constant being inserted into element 0. It is cheaper to do
5841 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005842 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005843 (!IsAllConstants || Idx == 0)) {
5844 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005845 // Handle SSE only.
5846 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5847 EVT VecVT = MVT::v4i32;
5848 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005849
Chris Lattner62098042008-03-09 01:05:04 +00005850 // Truncate the value (which may itself be a constant) to i32, and
5851 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005852 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005853 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005854 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005855
Chris Lattner62098042008-03-09 01:05:04 +00005856 // Now we have our 32-bit value zero extended in the low element of
5857 // a vector. If Idx != 0, swizzle it into place.
5858 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005859 SmallVector<int, 4> Mask;
5860 Mask.push_back(Idx);
5861 for (unsigned i = 1; i != VecElts; ++i)
5862 Mask.push_back(i);
Craig Topperdf966f62012-04-22 19:17:57 +00005863 Item = DAG.getVectorShuffle(VecVT, dl, Item, DAG.getUNDEF(VecVT),
Nate Begeman9008ca62009-04-27 18:41:29 +00005864 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005865 }
Craig Topper07a27622012-01-22 03:07:48 +00005866 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005867 }
5868 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005869
Chris Lattner19f79692008-03-08 22:59:52 +00005870 // If we have a constant or non-constant insertion into the low element of
5871 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5872 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005873 // depending on what the source datatype is.
5874 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005875 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005876 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005877
5878 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky41f7baf2013-08-25 12:54:30 +00005880 if (VT.is256BitVector() || VT.is512BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005881 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005882 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5883 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005884 }
Craig Topper7a9a28b2012-08-12 02:23:29 +00005885 assert(VT.is128BitVector() && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005886 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5887 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005888 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005889 }
5890
5891 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005893 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper7a9a28b2012-08-12 02:23:29 +00005894 if (VT.is256BitVector()) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005895 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +00005896 Item = Insert128BitVector(ZeroVec, Item, 0, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005897 } else {
Craig Topper7a9a28b2012-08-12 02:23:29 +00005898 assert(VT.is128BitVector() && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005899 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005900 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005901 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005902 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005903 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005904
5905 // Is it a vector logical left shift?
5906 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005907 X86::isZeroNode(Op.getOperand(0)) &&
5908 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005909 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005910 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005911 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005912 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005913 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005914 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005915
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005916 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005917 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005918
Chris Lattner19f79692008-03-08 22:59:52 +00005919 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5920 // is a non-constant being inserted into an element other than the low one,
5921 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5922 // movd/movss) to move this into the low element, then shuffle it into
5923 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005924 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005925 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005926
Evan Cheng0db9fe62006-04-25 20:13:52 +00005927 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005928 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005929 SmallVector<int, 8> MaskVec;
Craig Topper31a207a2012-05-04 06:39:13 +00005930 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005931 MaskVec.push_back(i == Idx ? 0 : 1);
5932 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005933 }
5934 }
5935
Chris Lattner67f453a2008-03-09 05:42:06 +00005936 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005937 if (Values.size() == 1) {
5938 if (EVTBits == 32) {
5939 // Instead of a shuffle like this:
5940 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5941 // Check if it's possible to issue this instead.
5942 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005943 unsigned Idx = countTrailingZeros(NonZeros);
Evan Chengc3630942009-12-09 21:00:30 +00005944 SDValue Item = Op.getOperand(Idx);
5945 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5946 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5947 }
Dan Gohman475871a2008-07-27 21:46:04 +00005948 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005949 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005950
Dan Gohmana3941172007-07-24 22:55:08 +00005951 // A vector full of immediates; various special cases are already
5952 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005953 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005954 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005955
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005956 // For AVX-length vectors, build the individual 128-bit pieces and use
5957 // shuffles to put them in place.
Craig Topper7a9a28b2012-08-12 02:23:29 +00005958 if (VT.is256BitVector()) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005959 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005960 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005961 V.push_back(Op.getOperand(i));
5962
5963 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5964
5965 // Build both the lower and upper subvector.
5966 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5967 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5968 NumElems/2);
5969
5970 // Recreate the wider vector with the lower and upper part.
Craig Topper4c7972d2012-04-22 18:15:59 +00005971 return Concat128BitVectors(Lower, Upper, VT, NumElems, DAG, dl);
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005972 }
5973
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005974 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005975 if (EVTBits == 64) {
5976 if (NumNonZero == 1) {
5977 // One half is zero or undef.
Michael J. Spencerc6af2432013-05-24 22:23:49 +00005978 unsigned Idx = countTrailingZeros(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005979 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005980 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005981 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005982 }
Dan Gohman475871a2008-07-27 21:46:04 +00005983 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005984 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005985
5986 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005987 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005988 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005989 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005990 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005991 }
5992
Bill Wendling826f36f2007-03-28 00:57:11 +00005993 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005995 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005996 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005997 }
5998
5999 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00006000 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006001 if (NumElems == 4 && NumZero > 0) {
6002 for (unsigned i = 0; i < 4; ++i) {
6003 bool isZero = !(NonZeros & (1 << i));
6004 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006005 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006006 else
Dale Johannesenace16102009-02-03 19:33:06 +00006007 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006008 }
6009
6010 for (unsigned i = 0; i < 2; ++i) {
6011 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
6012 default: break;
6013 case 0:
6014 V[i] = V[i*2]; // Must be a zero vector.
6015 break;
6016 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00006017 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006018 break;
6019 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00006020 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006021 break;
6022 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00006023 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006024 break;
6025 }
6026 }
6027
Benjamin Kramer9c683542012-01-30 15:16:21 +00006028 bool Reverse1 = (NonZeros & 0x3) == 2;
6029 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
6030 int MaskVec[] = {
6031 Reverse1 ? 1 : 0,
6032 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00006033 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
6034 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00006035 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006036 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006037 }
6038
Craig Topper7a9a28b2012-08-12 02:23:29 +00006039 if (Values.size() > 1 && VT.is128BitVector()) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00006040 // Check for a build vector of consecutive loads.
6041 for (unsigned i = 0; i < NumElems; ++i)
6042 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006043
Nate Begemanfdea31a2010-03-24 20:49:50 +00006044 // Check for elements which are consecutive loads.
6045 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
6046 if (LD.getNode())
6047 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006048
Michael Liaofacace82012-10-19 17:15:18 +00006049 // Check for a build vector from mostly shuffle plus few inserting.
6050 SDValue Sh = buildFromShuffleMostly(Op, DAG);
6051 if (Sh.getNode())
6052 return Sh;
6053
Michael J. Spencerec38de22010-10-10 22:04:20 +00006054 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00006055 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00006056 SDValue Result;
6057 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
6058 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
6059 else
6060 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00006061
Chris Lattner24faf612010-08-28 17:59:08 +00006062 for (unsigned i = 1; i < NumElems; ++i) {
6063 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
6064 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00006065 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00006066 }
6067 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00006068 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00006069
Chris Lattner6e80e442010-08-28 17:15:43 +00006070 // Otherwise, expand into a number of unpckl*, start by extending each of
6071 // our (non-undef) elements to the full vector width with the element in the
6072 // bottom slot of the vector (which generates no code for SSE).
6073 for (unsigned i = 0; i < NumElems; ++i) {
6074 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
6075 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
6076 else
6077 V[i] = DAG.getUNDEF(VT);
6078 }
6079
6080 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006081 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
6082 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
6083 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00006084 unsigned EltStride = NumElems >> 1;
6085 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00006086 for (unsigned i = 0; i < EltStride; ++i) {
6087 // If V[i+EltStride] is undef and this is the first round of mixing,
6088 // then it is safe to just drop this shuffle: V[i] is already in the
6089 // right place, the one element (since it's the first round) being
6090 // inserted as undef can be dropped. This isn't safe for successive
6091 // rounds because they will permute elements within both vectors.
6092 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
6093 EltStride == NumElems/2)
6094 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00006095
Chris Lattner6e80e442010-08-28 17:15:43 +00006096 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00006097 }
Chris Lattner6e80e442010-08-28 17:15:43 +00006098 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006099 }
6100 return V[0];
6101 }
Dan Gohman475871a2008-07-27 21:46:04 +00006102 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006103}
6104
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006105// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
6106// to create 256-bit vectors from two other 128-bit ones.
6107static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00006108 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00006109 MVT ResVT = Op.getSimpleValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006110
Elena Demikhovsky83952512013-07-31 11:35:14 +00006111 assert((ResVT.is256BitVector() ||
6112 ResVT.is512BitVector()) && "Value type must be 256-/512-bit wide");
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006113
6114 SDValue V1 = Op.getOperand(0);
6115 SDValue V2 = Op.getOperand(1);
6116 unsigned NumElems = ResVT.getVectorNumElements();
Elena Demikhovsky83952512013-07-31 11:35:14 +00006117 if(ResVT.is256BitVector())
6118 return Concat128BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006119
Elena Demikhovsky83952512013-07-31 11:35:14 +00006120 return Concat256BitVectors(V1, V2, ResVT, NumElems, DAG, dl);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006121}
6122
Craig Topper55b24052012-09-11 06:15:32 +00006123static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006124 assert(Op.getNumOperands() == 2);
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006125
Elena Demikhovsky83952512013-07-31 11:35:14 +00006126 // AVX/AVX-512 can use the vinsertf128 instruction to create 256-bit vectors
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00006127 // from two other 128-bit ones.
6128 return LowerAVXCONCAT_VECTORS(Op, DAG);
6129}
6130
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006131// Try to lower a shuffle node into a simple blend instruction.
Craig Topper55b24052012-09-11 06:15:32 +00006132static SDValue
6133LowerVECTOR_SHUFFLEtoBlend(ShuffleVectorSDNode *SVOp,
6134 const X86Subtarget *Subtarget, SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006135 SDValue V1 = SVOp->getOperand(0);
6136 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006137 SDLoc dl(SVOp);
Craig Topper5a0910b2013-08-15 02:33:50 +00006138 MVT VT = SVOp->getSimpleValueType(0);
Craig Topper657a99c2013-01-19 23:36:09 +00006139 MVT EltVT = VT.getVectorElementType();
Craig Topper1842ba02012-04-23 06:38:28 +00006140 unsigned NumElems = VT.getVectorNumElements();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006141
Elena Demikhovskya6269ee2013-10-06 06:11:18 +00006142 // There is no blend with immediate in AVX-512.
6143 if (VT.is512BitVector())
6144 return SDValue();
6145
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006146 if (!Subtarget->hasSSE41() || EltVT == MVT::i8)
6147 return SDValue();
6148 if (!Subtarget->hasInt256() && VT == MVT::v16i16)
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006149 return SDValue();
6150
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006151 // Check the mask for BLEND and build the value.
6152 unsigned MaskValue = 0;
6153 // There are 2 lanes if (NumElems > 8), and 1 lane otherwise.
Craig Topper9b33ef72013-01-21 06:57:59 +00006154 unsigned NumLanes = (NumElems-1)/8 + 1;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006155 unsigned NumElemsInLane = NumElems / NumLanes;
Nadav Roteme6113782012-04-11 06:40:27 +00006156
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006157 // Blend for v16i16 should be symetric for the both lanes.
6158 for (unsigned i = 0; i < NumElemsInLane; ++i) {
Nadav Roteme6113782012-04-11 06:40:27 +00006159
Craig Topper9b33ef72013-01-21 06:57:59 +00006160 int SndLaneEltIdx = (NumLanes == 2) ?
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006161 SVOp->getMaskElt(i + NumElemsInLane) : -1;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006162 int EltIdx = SVOp->getMaskElt(i);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006163
Craig Topper04f74a12013-01-21 07:25:16 +00006164 if ((EltIdx < 0 || EltIdx == (int)i) &&
6165 (SndLaneEltIdx < 0 || SndLaneEltIdx == (int)(i + NumElemsInLane)))
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006166 continue;
6167
Craig Topper9b33ef72013-01-21 06:57:59 +00006168 if (((unsigned)EltIdx == (i + NumElems)) &&
Craig Topper04f74a12013-01-21 07:25:16 +00006169 (SndLaneEltIdx < 0 ||
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006170 (unsigned)SndLaneEltIdx == i + NumElems + NumElemsInLane))
6171 MaskValue |= (1<<i);
Craig Topper9b33ef72013-01-21 06:57:59 +00006172 else
Craig Topper1842ba02012-04-23 06:38:28 +00006173 return SDValue();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006174 }
6175
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006176 // Convert i32 vectors to floating point if it is not AVX2.
6177 // AVX2 introduced VPBLENDD instruction for 128 and 256-bit vectors.
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006178 MVT BlendVT = VT;
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006179 if (EltVT == MVT::i64 || (EltVT == MVT::i32 && !Subtarget->hasInt256())) {
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006180 BlendVT = MVT::getVectorVT(MVT::getFloatingPointVT(EltVT.getSizeInBits()),
6181 NumElems);
Elena Demikhovsky226e0e62012-12-05 09:24:57 +00006182 V1 = DAG.getNode(ISD::BITCAST, dl, VT, V1);
6183 V2 = DAG.getNode(ISD::BITCAST, dl, VT, V2);
6184 }
Craig Topper9b33ef72013-01-21 06:57:59 +00006185
Craig Topperbbf9d3e2013-01-21 07:19:54 +00006186 SDValue Ret = DAG.getNode(X86ISD::BLENDI, dl, BlendVT, V1, V2,
6187 DAG.getConstant(MaskValue, MVT::i32));
Nadav Roteme6113782012-04-11 06:40:27 +00006188 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006189}
6190
Nate Begemanb9a47b82009-02-23 08:49:38 +00006191// v8i16 shuffles - Prefer shuffles in the following order:
6192// 1. [all] pshuflw, pshufhw, optional move
6193// 2. [ssse3] 1 x pshufb
6194// 3. [ssse3] 2 x pshufb + 1 x por
6195// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Craig Topper55b24052012-09-11 06:15:32 +00006196static SDValue
6197LowerVECTOR_SHUFFLEv8i16(SDValue Op, const X86Subtarget *Subtarget,
6198 SelectionDAG &DAG) {
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00006199 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00006200 SDValue V1 = SVOp->getOperand(0);
6201 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006202 SDLoc dl(SVOp);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006203 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00006204
Nate Begemanb9a47b82009-02-23 08:49:38 +00006205 // Determine if more than 1 of the words in each of the low and high quadwords
6206 // of the result come from the same quadword of one of the two inputs. Undef
6207 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00006208 unsigned LoQuad[] = { 0, 0, 0, 0 };
6209 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006210 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006211 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00006212 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00006213 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006214 MaskVals.push_back(EltIdx);
6215 if (EltIdx < 0) {
6216 ++Quad[0];
6217 ++Quad[1];
6218 ++Quad[2];
6219 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00006220 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006221 }
6222 ++Quad[EltIdx / 4];
6223 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00006224 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006225
Nate Begemanb9a47b82009-02-23 08:49:38 +00006226 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006227 unsigned MaxQuad = 1;
6228 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006229 if (LoQuad[i] > MaxQuad) {
6230 BestLoQuad = i;
6231 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006232 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006233 }
6234
Nate Begemanb9a47b82009-02-23 08:49:38 +00006235 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00006236 MaxQuad = 1;
6237 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006238 if (HiQuad[i] > MaxQuad) {
6239 BestHiQuad = i;
6240 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00006241 }
6242 }
6243
Nate Begemanb9a47b82009-02-23 08:49:38 +00006244 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00006245 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00006246 // single pshufb instruction is necessary. If There are more than 2 input
6247 // quads, disable the next transformation since it does not help SSSE3.
6248 bool V1Used = InputQuads[0] || InputQuads[1];
6249 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00006250 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006251 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00006252 BestLoQuad = InputQuads[0] ? 0 : 1;
6253 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006254 }
6255 if (InputQuads.count() > 2) {
6256 BestLoQuad = -1;
6257 BestHiQuad = -1;
6258 }
6259 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006260
Nate Begemanb9a47b82009-02-23 08:49:38 +00006261 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
6262 // the shuffle mask. If a quad is scored as -1, that means that it contains
6263 // words from all 4 input quadwords.
6264 SDValue NewV;
6265 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006266 int MaskV[] = {
6267 BestLoQuad < 0 ? 0 : BestLoQuad,
6268 BestHiQuad < 0 ? 1 : BestHiQuad
6269 };
Eric Christopherfd179292009-08-27 18:07:15 +00006270 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006271 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
6272 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
6273 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006274
Nate Begemanb9a47b82009-02-23 08:49:38 +00006275 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
6276 // source words for the shuffle, to aid later transformations.
6277 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00006278 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00006279 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006280 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00006281 if (idx != (int)i)
6282 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006283 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00006284 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006285 AllWordsInNewV = false;
6286 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00006287 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00006288
Nate Begemanb9a47b82009-02-23 08:49:38 +00006289 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
6290 if (AllWordsInNewV) {
6291 for (int i = 0; i != 8; ++i) {
6292 int idx = MaskVals[i];
6293 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006294 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006295 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006296 if ((idx != i) && idx < 4)
6297 pshufhw = false;
6298 if ((idx != i) && idx > 3)
6299 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00006300 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006301 V1 = NewV;
6302 V2Used = false;
6303 BestLoQuad = 0;
6304 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006305 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006306
Nate Begemanb9a47b82009-02-23 08:49:38 +00006307 // If we've eliminated the use of V2, and the new mask is a pshuflw or
6308 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00006309 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006310 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
6311 unsigned TargetMask = 0;
6312 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00006313 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00006314 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
6315 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
6316 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00006317 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006318 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00006319 }
Evan Cheng14b32e12007-12-11 01:46:18 +00006320 }
Eric Christopherfd179292009-08-27 18:07:15 +00006321
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006322 // Promote splats to a larger type which usually leads to more efficient code.
6323 // FIXME: Is this true if pshufb is available?
6324 if (SVOp->isSplat())
6325 return PromoteSplat(SVOp, DAG);
6326
Nate Begemanb9a47b82009-02-23 08:49:38 +00006327 // If we have SSSE3, and all words of the result are from 1 input vector,
6328 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
6329 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00006330 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006331 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006332
Nate Begemanb9a47b82009-02-23 08:49:38 +00006333 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00006334 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00006335 // mask, and elements that come from V1 in the V2 mask, so that the two
6336 // results can be OR'd together.
6337 bool TwoInputs = V1Used && V2Used;
6338 for (unsigned i = 0; i != 8; ++i) {
6339 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006340 int Idx0 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx;
6341 int Idx1 = (TwoInputs && (EltIdx >= 16)) ? 0x80 : EltIdx+1;
Craig Toppere6d8fa72013-01-18 07:27:20 +00006342 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
Craig Topperbe97ae92012-05-18 07:07:36 +00006343 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006344 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006345 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006346 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006347 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006348 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006349 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006350 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00006351
Nate Begemanb9a47b82009-02-23 08:49:38 +00006352 // Calculate the shuffle mask for the second input, shuffle it, and
6353 // OR it with the first shuffled input.
6354 pshufbMask.clear();
6355 for (unsigned i = 0; i != 8; ++i) {
6356 int EltIdx = MaskVals[i] * 2;
Craig Topperbe97ae92012-05-18 07:07:36 +00006357 int Idx0 = (EltIdx < 16) ? 0x80 : EltIdx - 16;
6358 int Idx1 = (EltIdx < 16) ? 0x80 : EltIdx - 15;
6359 pshufbMask.push_back(DAG.getConstant(Idx0, MVT::i8));
6360 pshufbMask.push_back(DAG.getConstant(Idx1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006361 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006362 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00006363 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006364 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006365 MVT::v16i8, &pshufbMask[0], 16));
6366 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006367 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006368 }
6369
6370 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
6371 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00006372 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006373 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006374 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006375 for (int i = 0; i != 4; ++i) {
6376 int idx = MaskVals[i];
6377 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006378 InOrder.set(i);
6379 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006380 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006381 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006382 }
6383 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006384 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006385 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006386
Craig Topperdd637ae2012-02-19 05:41:45 +00006387 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6388 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006389 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006390 NewV.getOperand(0),
6391 getShufflePSHUFLWImmediate(SVOp), DAG);
6392 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006393 }
Eric Christopherfd179292009-08-27 18:07:15 +00006394
Nate Begemanb9a47b82009-02-23 08:49:38 +00006395 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
6396 // and update MaskVals with the new element order.
6397 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006398 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00006399 for (unsigned i = 4; i != 8; ++i) {
6400 int idx = MaskVals[i];
6401 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006402 InOrder.set(i);
6403 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006404 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006405 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006406 }
6407 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006408 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00006409 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006410
Craig Topperdd637ae2012-02-19 05:41:45 +00006411 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
6412 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00006413 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00006414 NewV.getOperand(0),
6415 getShufflePSHUFHWImmediate(SVOp), DAG);
6416 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00006417 }
Eric Christopherfd179292009-08-27 18:07:15 +00006418
Nate Begemanb9a47b82009-02-23 08:49:38 +00006419 // In case BestHi & BestLo were both -1, which means each quadword has a word
6420 // from each of the four input quadwords, calculate the InOrder bitvector now
6421 // before falling through to the insert/extract cleanup.
6422 if (BestLoQuad == -1 && BestHiQuad == -1) {
6423 NewV = V1;
6424 for (int i = 0; i != 8; ++i)
6425 if (MaskVals[i] < 0 || MaskVals[i] == i)
6426 InOrder.set(i);
6427 }
Eric Christopherfd179292009-08-27 18:07:15 +00006428
Nate Begemanb9a47b82009-02-23 08:49:38 +00006429 // The other elements are put in the right place using pextrw and pinsrw.
6430 for (unsigned i = 0; i != 8; ++i) {
6431 if (InOrder[i])
6432 continue;
6433 int EltIdx = MaskVals[i];
6434 if (EltIdx < 0)
6435 continue;
Craig Topper6643d9c2012-05-04 06:18:33 +00006436 SDValue ExtOp = (EltIdx < 8) ?
6437 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
6438 DAG.getIntPtrConstant(EltIdx)) :
6439 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006440 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00006441 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006442 DAG.getIntPtrConstant(i));
6443 }
6444 return NewV;
6445}
6446
6447// v16i8 shuffles - Prefer shuffles in the following order:
6448// 1. [ssse3] 1 x pshufb
6449// 2. [ssse3] 2 x pshufb + 1 x por
6450// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
Craig Topper158ec072013-08-14 07:34:43 +00006451static SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
6452 const X86Subtarget* Subtarget,
6453 SelectionDAG &DAG) {
6454 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nate Begeman9008ca62009-04-27 18:41:29 +00006455 SDValue V1 = SVOp->getOperand(0);
6456 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006457 SDLoc dl(SVOp);
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006458 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00006459
Benjamin Kramer11f2bf72013-01-26 11:44:21 +00006460 // Promote splats to a larger type which usually leads to more efficient code.
6461 // FIXME: Is this true if pshufb is available?
6462 if (SVOp->isSplat())
6463 return PromoteSplat(SVOp, DAG);
6464
Nate Begemanb9a47b82009-02-23 08:49:38 +00006465 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00006466 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00006467 // present, fall back to case 3.
Eric Christopherfd179292009-08-27 18:07:15 +00006468
Nate Begemanb9a47b82009-02-23 08:49:38 +00006469 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topper158ec072013-08-14 07:34:43 +00006470 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00006471 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00006472
Nate Begemanb9a47b82009-02-23 08:49:38 +00006473 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00006474 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006475 //
6476 // Otherwise, we have elements from both input vectors, and must zero out
6477 // elements that come from V2 in the first mask, and V1 in the second mask
6478 // so that we can OR them together.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006479 for (unsigned i = 0; i != 16; ++i) {
6480 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006481 if (EltIdx < 0 || EltIdx >= 16)
6482 EltIdx = 0x80;
Owen Anderson825b72b2009-08-11 20:47:22 +00006483 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006484 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006485 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00006486 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 MVT::v16i8, &pshufbMask[0], 16));
Michael Liao265bcb12012-08-31 20:12:31 +00006488
6489 // As PSHUFB will zero elements with negative indices, it's safe to ignore
6490 // the 2nd operand if it's undefined or zero.
6491 if (V2.getOpcode() == ISD::UNDEF ||
6492 ISD::isBuildVectorAllZeros(V2.getNode()))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006493 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00006494
Nate Begemanb9a47b82009-02-23 08:49:38 +00006495 // Calculate the shuffle mask for the second input, shuffle it, and
6496 // OR it with the first shuffled input.
6497 pshufbMask.clear();
6498 for (unsigned i = 0; i != 16; ++i) {
6499 int EltIdx = MaskVals[i];
Craig Topperb82b5ab2012-05-18 06:42:06 +00006500 EltIdx = (EltIdx < 16) ? 0x80 : EltIdx - 16;
Craig Topper85b9e562012-05-22 06:09:38 +00006501 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006502 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006503 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00006504 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006505 MVT::v16i8, &pshufbMask[0], 16));
6506 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00006507 }
Eric Christopherfd179292009-08-27 18:07:15 +00006508
Nate Begemanb9a47b82009-02-23 08:49:38 +00006509 // No SSSE3 - Calculate in place words and then fix all out of place words
6510 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
6511 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006512 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
6513 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Craig Topperb82b5ab2012-05-18 06:42:06 +00006514 SDValue NewV = V1;
Nate Begemanb9a47b82009-02-23 08:49:38 +00006515 for (int i = 0; i != 8; ++i) {
6516 int Elt0 = MaskVals[i*2];
6517 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00006518
Nate Begemanb9a47b82009-02-23 08:49:38 +00006519 // This word of the result is all undef, skip it.
6520 if (Elt0 < 0 && Elt1 < 0)
6521 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006522
Nate Begemanb9a47b82009-02-23 08:49:38 +00006523 // This word of the result is already in the correct place, skip it.
Craig Topperb82b5ab2012-05-18 06:42:06 +00006524 if ((Elt0 == i*2) && (Elt1 == i*2+1))
Nate Begemanb9a47b82009-02-23 08:49:38 +00006525 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00006526
Nate Begemanb9a47b82009-02-23 08:49:38 +00006527 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
6528 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
6529 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00006530
6531 // If Elt0 and Elt1 are defined, are consecutive, and can be load
6532 // using a single extract together, load it and store it.
6533 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006534 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006535 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006536 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00006537 DAG.getIntPtrConstant(i));
6538 continue;
6539 }
6540
Nate Begemanb9a47b82009-02-23 08:49:38 +00006541 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00006542 // source byte is not also odd, shift the extracted word left 8 bits
6543 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00006544 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006545 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006546 DAG.getIntPtrConstant(Elt1 / 2));
6547 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006548 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00006549 DAG.getConstant(8,
6550 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006551 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006552 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
6553 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00006554 }
6555 // If Elt0 is defined, extract it from the appropriate source. If the
6556 // source byte is not also even, shift the extracted word right 8 bits. If
6557 // Elt1 was also defined, OR the extracted values together before
6558 // inserting them in the result.
6559 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006560 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006561 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
6562 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006563 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00006564 DAG.getConstant(8,
6565 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00006566 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006567 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
6568 DAG.getConstant(0x00FF, MVT::i16));
6569 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00006570 : InsElt0;
6571 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006572 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00006573 DAG.getIntPtrConstant(i));
6574 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006575 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00006576}
6577
Elena Demikhovsky41789462012-09-06 12:42:01 +00006578// v32i8 shuffles - Translate to VPSHUFB if possible.
6579static
6580SDValue LowerVECTOR_SHUFFLEv32i8(ShuffleVectorSDNode *SVOp,
Craig Topper55b24052012-09-11 06:15:32 +00006581 const X86Subtarget *Subtarget,
6582 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00006583 MVT VT = SVOp->getSimpleValueType(0);
Elena Demikhovsky41789462012-09-06 12:42:01 +00006584 SDValue V1 = SVOp->getOperand(0);
6585 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006586 SDLoc dl(SVOp);
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006587 SmallVector<int, 32> MaskVals(SVOp->getMask().begin(), SVOp->getMask().end());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006588
6589 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006590 bool V1IsAllZero = ISD::isBuildVectorAllZeros(V1.getNode());
6591 bool V2IsAllZero = ISD::isBuildVectorAllZeros(V2.getNode());
Elena Demikhovsky41789462012-09-06 12:42:01 +00006592
Michael Liao471b9172012-10-03 23:43:52 +00006593 // VPSHUFB may be generated if
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006594 // (1) one of input vector is undefined or zeroinitializer.
6595 // The mask value 0x80 puts 0 in the corresponding slot of the vector.
6596 // And (2) the mask indexes don't cross the 128-bit lane.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00006597 if (VT != MVT::v32i8 || !Subtarget->hasInt256() ||
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006598 (!V2IsUndef && !V2IsAllZero && !V1IsAllZero))
Elena Demikhovsky41789462012-09-06 12:42:01 +00006599 return SDValue();
6600
Elena Demikhovsky8100d242012-09-10 12:13:11 +00006601 if (V1IsAllZero && !V2IsAllZero) {
6602 CommuteVectorShuffleMask(MaskVals, 32);
6603 V1 = V2;
6604 }
6605 SmallVector<SDValue, 32> pshufbMask;
Elena Demikhovsky41789462012-09-06 12:42:01 +00006606 for (unsigned i = 0; i != 32; i++) {
6607 int EltIdx = MaskVals[i];
6608 if (EltIdx < 0 || EltIdx >= 32)
6609 EltIdx = 0x80;
6610 else {
6611 if ((EltIdx >= 16 && i < 16) || (EltIdx < 16 && i >= 16))
6612 // Cross lane is not allowed.
6613 return SDValue();
6614 EltIdx &= 0xf;
6615 }
6616 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
6617 }
6618 return DAG.getNode(X86ISD::PSHUFB, dl, MVT::v32i8, V1,
6619 DAG.getNode(ISD::BUILD_VECTOR, dl,
6620 MVT::v32i8, &pshufbMask[0], 32));
6621}
6622
Evan Cheng7a831ce2007-12-15 03:00:47 +00006623/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006624/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00006625/// done when every pair / quad of shuffle mask elements point to elements in
6626/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00006627/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00006628static
Nate Begeman9008ca62009-04-27 18:41:29 +00006629SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Craig Topper3b2aba02013-01-20 00:43:42 +00006630 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00006631 MVT VT = SVOp->getSimpleValueType(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006632 SDLoc dl(SVOp);
Nate Begeman9008ca62009-04-27 18:41:29 +00006633 unsigned NumElems = VT.getVectorNumElements();
Craig Topper11ac1f82012-05-04 04:08:44 +00006634 MVT NewVT;
6635 unsigned Scale;
6636 switch (VT.SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00006637 default: llvm_unreachable("Unexpected!");
Craig Topperf3640d72012-05-04 04:44:49 +00006638 case MVT::v4f32: NewVT = MVT::v2f64; Scale = 2; break;
6639 case MVT::v4i32: NewVT = MVT::v2i64; Scale = 2; break;
6640 case MVT::v8i16: NewVT = MVT::v4i32; Scale = 2; break;
6641 case MVT::v16i8: NewVT = MVT::v4i32; Scale = 4; break;
6642 case MVT::v16i16: NewVT = MVT::v8i32; Scale = 2; break;
6643 case MVT::v32i8: NewVT = MVT::v8i32; Scale = 4; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00006644 }
6645
Nate Begeman9008ca62009-04-27 18:41:29 +00006646 SmallVector<int, 8> MaskVec;
Craig Topper11ac1f82012-05-04 04:08:44 +00006647 for (unsigned i = 0; i != NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006648 int StartIdx = -1;
Craig Topper11ac1f82012-05-04 04:08:44 +00006649 for (unsigned j = 0; j != Scale; ++j) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006650 int EltIdx = SVOp->getMaskElt(i+j);
6651 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00006652 continue;
Craig Topper11ac1f82012-05-04 04:08:44 +00006653 if (StartIdx < 0)
6654 StartIdx = (EltIdx / Scale);
6655 if (EltIdx != (int)(StartIdx*Scale + j))
Dan Gohman475871a2008-07-27 21:46:04 +00006656 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006657 }
Craig Topper11ac1f82012-05-04 04:08:44 +00006658 MaskVec.push_back(StartIdx);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006659 }
6660
Craig Topper11ac1f82012-05-04 04:08:44 +00006661 SDValue V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(0));
6662 SDValue V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, SVOp->getOperand(1));
Nate Begeman9008ca62009-04-27 18:41:29 +00006663 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00006664}
6665
Evan Chengd880b972008-05-09 21:53:03 +00006666/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00006667///
Craig Topper8d725b92013-08-15 05:33:45 +00006668static SDValue getVZextMovL(MVT VT, MVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00006669 SDValue SrcOp, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00006670 const X86Subtarget *Subtarget, SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006672 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00006673 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00006674 LD = dyn_cast<LoadSDNode>(SrcOp);
6675 if (!LD) {
6676 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
6677 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00006678 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00006679 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00006680 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006681 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00006682 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00006683 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00006684 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006685 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006686 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
6687 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
6688 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00006689 SrcOp.getOperand(0)
6690 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006691 }
6692 }
6693 }
6694
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006695 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00006696 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006697 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00006698 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00006699}
6700
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006701/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
6702/// which could not be matched by any known target speficic shuffle
6703static SDValue
6704LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Elena Demikhovsky15963732012-06-26 08:04:10 +00006705
6706 SDValue NewOp = Compact8x32ShuffleNode(SVOp, DAG);
6707 if (NewOp.getNode())
6708 return NewOp;
6709
Craig Topper5a0910b2013-08-15 02:33:50 +00006710 MVT VT = SVOp->getSimpleValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00006711
Craig Topper8f35c132012-01-20 09:29:03 +00006712 unsigned NumElems = VT.getVectorNumElements();
6713 unsigned NumLaneElems = NumElems / 2;
6714
Andrew Trickac6d9be2013-05-25 02:42:55 +00006715 SDLoc dl(SVOp);
Craig Topper657a99c2013-01-19 23:36:09 +00006716 MVT EltVT = VT.getVectorElementType();
6717 MVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
Craig Topper8ae97ba2012-05-21 06:40:16 +00006718 SDValue Output[2];
Craig Topper8f35c132012-01-20 09:29:03 +00006719
Craig Topper9a2b6e12012-04-06 07:45:23 +00006720 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00006721 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006722 // Build a shuffle mask for the output, discovering on the fly which
6723 // input vectors to use as shuffle operands (recorded in InputUsed).
6724 // If building a suitable shuffle vector proves too hard, then bail
Craig Topper8ae97ba2012-05-21 06:40:16 +00006725 // out with UseBuildVector set.
6726 bool UseBuildVector = false;
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00006727 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00006728 unsigned LaneStart = l * NumLaneElems;
6729 for (unsigned i = 0; i != NumLaneElems; ++i) {
6730 // The mask element. This indexes into the input.
6731 int Idx = SVOp->getMaskElt(i+LaneStart);
6732 if (Idx < 0) {
6733 // the mask element does not index into any input vector.
6734 Mask.push_back(-1);
6735 continue;
6736 }
Craig Topper8f35c132012-01-20 09:29:03 +00006737
Craig Topper9a2b6e12012-04-06 07:45:23 +00006738 // The input vector this mask element indexes into.
6739 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006740
Craig Topper9a2b6e12012-04-06 07:45:23 +00006741 // Turn the index into an offset from the start of the input vector.
6742 Idx -= Input * NumLaneElems;
6743
6744 // Find or create a shuffle vector operand to hold this input.
6745 unsigned OpNo;
6746 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6747 if (InputUsed[OpNo] == Input)
6748 // This input vector is already an operand.
6749 break;
6750 if (InputUsed[OpNo] < 0) {
6751 // Create a new operand for this input vector.
6752 InputUsed[OpNo] = Input;
6753 break;
6754 }
6755 }
6756
6757 if (OpNo >= array_lengthof(InputUsed)) {
Craig Topper8ae97ba2012-05-21 06:40:16 +00006758 // More than two input vectors used! Give up on trying to create a
6759 // shuffle vector. Insert all elements into a BUILD_VECTOR instead.
6760 UseBuildVector = true;
6761 break;
Craig Topper9a2b6e12012-04-06 07:45:23 +00006762 }
6763
6764 // Add the mask index for the new shuffle vector.
6765 Mask.push_back(Idx + OpNo * NumLaneElems);
6766 }
6767
Craig Topper8ae97ba2012-05-21 06:40:16 +00006768 if (UseBuildVector) {
6769 SmallVector<SDValue, 16> SVOps;
6770 for (unsigned i = 0; i != NumLaneElems; ++i) {
6771 // The mask element. This indexes into the input.
6772 int Idx = SVOp->getMaskElt(i+LaneStart);
6773 if (Idx < 0) {
6774 SVOps.push_back(DAG.getUNDEF(EltVT));
6775 continue;
6776 }
6777
6778 // The input vector this mask element indexes into.
6779 int Input = Idx / NumElems;
6780
6781 // Turn the index into an offset from the start of the input vector.
6782 Idx -= Input * NumElems;
6783
6784 // Extract the vector element by hand.
6785 SVOps.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT,
6786 SVOp->getOperand(Input),
6787 DAG.getIntPtrConstant(Idx)));
6788 }
6789
6790 // Construct the output using a BUILD_VECTOR.
6791 Output[l] = DAG.getNode(ISD::BUILD_VECTOR, dl, NVT, &SVOps[0],
6792 SVOps.size());
6793 } else if (InputUsed[0] < 0) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00006794 // No input vectors were used! The result is undefined.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006795 Output[l] = DAG.getUNDEF(NVT);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006796 } else {
6797 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006798 (InputUsed[0] % 2) * NumLaneElems,
6799 DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006800 // If only one input was used, use an undefined vector for the other.
6801 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6802 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
Craig Topperb14940a2012-04-22 20:55:18 +00006803 (InputUsed[1] % 2) * NumLaneElems, DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006804 // At least one input vector was used. Create a new shuffle vector.
Craig Topper8ae97ba2012-05-21 06:40:16 +00006805 Output[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006806 }
6807
6808 Mask.clear();
6809 }
Craig Topper8f35c132012-01-20 09:29:03 +00006810
6811 // Concatenate the result back
Craig Topper8ae97ba2012-05-21 06:40:16 +00006812 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, Output[0], Output[1]);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006813}
6814
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006815/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6816/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006817static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006818LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006819 SDValue V1 = SVOp->getOperand(0);
6820 SDValue V2 = SVOp->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00006821 SDLoc dl(SVOp);
Craig Topper5a0910b2013-08-15 02:33:50 +00006822 MVT VT = SVOp->getSimpleValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006823
Craig Topper7a9a28b2012-08-12 02:23:29 +00006824 assert(VT.is128BitVector() && "Unsupported vector size");
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006825
Benjamin Kramer9c683542012-01-30 15:16:21 +00006826 std::pair<int, int> Locs[4];
6827 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006828 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006829
Evan Chengace3c172008-07-22 21:13:36 +00006830 unsigned NumHi = 0;
6831 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006832 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006833 int Idx = PermMask[i];
6834 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006835 Locs[i] = std::make_pair(-1, -1);
6836 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006837 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6838 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006839 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006840 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006841 NumLo++;
6842 } else {
6843 Locs[i] = std::make_pair(1, NumHi);
6844 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006845 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006846 NumHi++;
6847 }
6848 }
6849 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006850
Evan Chengace3c172008-07-22 21:13:36 +00006851 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006852 // If no more than two elements come from either vector. This can be
6853 // implemented with two shuffles. First shuffle gather the elements.
6854 // The second shuffle, which takes the first shuffle as both of its
6855 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006856 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006857
Benjamin Kramer9c683542012-01-30 15:16:21 +00006858 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006859
Benjamin Kramer9c683542012-01-30 15:16:21 +00006860 for (unsigned i = 0; i != 4; ++i)
6861 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006862 unsigned Idx = (i < 2) ? 0 : 4;
6863 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006864 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006865 }
Evan Chengace3c172008-07-22 21:13:36 +00006866
Nate Begeman9008ca62009-04-27 18:41:29 +00006867 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Craig Topper69947b92012-04-23 06:57:04 +00006868 }
6869
6870 if (NumLo == 3 || NumHi == 3) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006871 // Otherwise, we must have three elements from one vector, call it X, and
6872 // one element from the other, call it Y. First, use a shufps to build an
6873 // intermediate vector with the one element from Y and the element from X
6874 // that will be in the same half in the final destination (the indexes don't
6875 // matter). Then, use a shufps to build the final vector, taking the half
6876 // containing the element from Y from the intermediate, and the other half
6877 // from X.
6878 if (NumHi == 3) {
6879 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006880 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006881 std::swap(V1, V2);
6882 }
6883
6884 // Find the element from V2.
6885 unsigned HiIndex;
6886 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006887 int Val = PermMask[HiIndex];
6888 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006889 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006890 if (Val >= 4)
6891 break;
6892 }
6893
Nate Begeman9008ca62009-04-27 18:41:29 +00006894 Mask1[0] = PermMask[HiIndex];
6895 Mask1[1] = -1;
6896 Mask1[2] = PermMask[HiIndex^1];
6897 Mask1[3] = -1;
6898 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006899
6900 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006901 Mask1[0] = PermMask[0];
6902 Mask1[1] = PermMask[1];
6903 Mask1[2] = HiIndex & 1 ? 6 : 4;
6904 Mask1[3] = HiIndex & 1 ? 4 : 6;
6905 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006906 }
Craig Topper69947b92012-04-23 06:57:04 +00006907
6908 Mask1[0] = HiIndex & 1 ? 2 : 0;
6909 Mask1[1] = HiIndex & 1 ? 0 : 2;
6910 Mask1[2] = PermMask[2];
6911 Mask1[3] = PermMask[3];
6912 if (Mask1[2] >= 0)
6913 Mask1[2] += 4;
6914 if (Mask1[3] >= 0)
6915 Mask1[3] += 4;
6916 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006917 }
6918
6919 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006920 int LoMask[] = { -1, -1, -1, -1 };
6921 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006922
Benjamin Kramer9c683542012-01-30 15:16:21 +00006923 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006924 unsigned MaskIdx = 0;
6925 unsigned LoIdx = 0;
6926 unsigned HiIdx = 2;
6927 for (unsigned i = 0; i != 4; ++i) {
6928 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006929 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006930 MaskIdx = 1;
6931 LoIdx = 0;
6932 HiIdx = 2;
6933 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006934 int Idx = PermMask[i];
6935 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006936 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006937 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006938 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006939 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006940 LoIdx++;
6941 } else {
6942 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006943 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006944 HiIdx++;
6945 }
6946 }
6947
Nate Begeman9008ca62009-04-27 18:41:29 +00006948 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6949 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006950 int MaskOps[] = { -1, -1, -1, -1 };
6951 for (unsigned i = 0; i != 4; ++i)
6952 if (Locs[i].first != -1)
6953 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006954 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006955}
6956
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006957static bool MayFoldVectorLoad(SDValue V) {
Jakub Staszaka24262a2012-10-30 00:01:57 +00006958 while (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006959 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006960
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006961 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6962 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006963 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6964 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6965 // BUILD_VECTOR (load), undef
6966 V = V.getOperand(0);
Jakub Staszaka24262a2012-10-30 00:01:57 +00006967
6968 return MayFoldLoad(V);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006969}
6970
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006971static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006972SDValue getMOVDDup(SDValue &Op, SDLoc &dl, SDValue V1, SelectionDAG &DAG) {
Craig Topper8d725b92013-08-15 05:33:45 +00006973 MVT VT = Op.getSimpleValueType();
Evan Cheng835580f2010-10-07 20:50:20 +00006974
6975 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006976 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6977 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006978 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6979 V1, DAG));
6980}
6981
6982static
Andrew Trickac6d9be2013-05-25 02:42:55 +00006983SDValue getMOVLowToHigh(SDValue &Op, SDLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006984 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006985 SDValue V1 = Op.getOperand(0);
6986 SDValue V2 = Op.getOperand(1);
Craig Topper8d725b92013-08-15 05:33:45 +00006987 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006988
6989 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6990
Craig Topper1accb7e2012-01-10 06:54:16 +00006991 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006992 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6993
Evan Cheng0899f5c2011-08-31 02:05:24 +00006994 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6995 return DAG.getNode(ISD::BITCAST, dl, VT,
6996 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6997 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6998 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006999}
7000
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007001static
Andrew Trickac6d9be2013-05-25 02:42:55 +00007002SDValue getMOVHighToLow(SDValue &Op, SDLoc &dl, SelectionDAG &DAG) {
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007003 SDValue V1 = Op.getOperand(0);
7004 SDValue V2 = Op.getOperand(1);
Craig Topper8d725b92013-08-15 05:33:45 +00007005 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007006
7007 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
7008 "unsupported shuffle type");
7009
7010 if (V2.getOpcode() == ISD::UNDEF)
7011 V2 = V1;
7012
7013 // v4i32 or v4f32
7014 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
7015}
7016
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007017static
Andrew Trickac6d9be2013-05-25 02:42:55 +00007018SDValue getMOVLP(SDValue &Op, SDLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007019 SDValue V1 = Op.getOperand(0);
7020 SDValue V2 = Op.getOperand(1);
Craig Topper8d725b92013-08-15 05:33:45 +00007021 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007022 unsigned NumElems = VT.getVectorNumElements();
7023
7024 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
7025 // operand of these instructions is only memory, so check if there's a
7026 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
7027 // same masks.
7028 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007029
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00007030 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00007031 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007032 CanFoldLoad = true;
7033
7034 // When V1 is a load, it can be folded later into a store in isel, example:
7035 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
7036 // turns into:
7037 // (MOVLPSmr addr:$src1, VR128:$src2)
7038 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00007039 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007040 CanFoldLoad = true;
7041
Dan Gohman65fd6562011-11-03 21:49:52 +00007042 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007043 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007044 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007045 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
7046
7047 if (NumElems == 4)
Benjamin Kramerd9b0b022012-06-02 10:20:22 +00007048 // If we don't care about the second element, proceed to use movss.
Dan Gohman65fd6562011-11-03 21:49:52 +00007049 if (SVOp->getMaskElt(1) != -1)
7050 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007051 }
7052
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007053 // movl and movlp will both match v2i64, but v2i64 is never matched by
7054 // movl earlier because we make it strict to avoid messing with the movlp load
7055 // folding logic (see the code above getMOVLP call). Match it here then,
7056 // this is horrible, but will stay like this until we move all shuffle
7057 // matching to x86 specific nodes. Note that for the 1st condition all
7058 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00007059 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00007060 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
7061 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00007062 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007063 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007064 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00007065 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007066
7067 assert(VT != MVT::v4i32 && "unsupported shuffle type");
7068
7069 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00007070 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007071 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00007072}
7073
Michael Liaod9d09602012-10-23 17:34:00 +00007074// Reduce a vector shuffle to zext.
Craig Topper158ec072013-08-14 07:34:43 +00007075static SDValue LowerVectorIntExtend(SDValue Op, const X86Subtarget *Subtarget,
7076 SelectionDAG &DAG) {
Michael Liaod9d09602012-10-23 17:34:00 +00007077 // PMOVZX is only available from SSE41.
7078 if (!Subtarget->hasSSE41())
7079 return SDValue();
7080
Craig Topper8d725b92013-08-15 05:33:45 +00007081 MVT VT = Op.getSimpleValueType();
Michael Liaod9d09602012-10-23 17:34:00 +00007082
7083 // Only AVX2 support 256-bit vector integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007084 if (!Subtarget->hasInt256() && VT.is256BitVector())
Michael Liaod9d09602012-10-23 17:34:00 +00007085 return SDValue();
7086
7087 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007088 SDLoc DL(Op);
Michael Liaod9d09602012-10-23 17:34:00 +00007089 SDValue V1 = Op.getOperand(0);
7090 SDValue V2 = Op.getOperand(1);
7091 unsigned NumElems = VT.getVectorNumElements();
7092
7093 // Extending is an unary operation and the element type of the source vector
7094 // won't be equal to or larger than i64.
7095 if (V2.getOpcode() != ISD::UNDEF || !VT.isInteger() ||
7096 VT.getVectorElementType() == MVT::i64)
7097 return SDValue();
7098
7099 // Find the expansion ratio, e.g. expanding from i8 to i32 has a ratio of 4.
7100 unsigned Shift = 1; // Start from 2, i.e. 1 << 1.
Duncan Sands34739052012-10-29 11:29:53 +00007101 while ((1U << Shift) < NumElems) {
7102 if (SVOp->getMaskElt(1U << Shift) == 1)
Michael Liaod9d09602012-10-23 17:34:00 +00007103 break;
7104 Shift += 1;
7105 // The maximal ratio is 8, i.e. from i8 to i64.
7106 if (Shift > 3)
7107 return SDValue();
7108 }
7109
7110 // Check the shuffle mask.
7111 unsigned Mask = (1U << Shift) - 1;
7112 for (unsigned i = 0; i != NumElems; ++i) {
7113 int EltIdx = SVOp->getMaskElt(i);
7114 if ((i & Mask) != 0 && EltIdx != -1)
7115 return SDValue();
Matt Beaumont-Gaya999de02012-10-23 19:46:36 +00007116 if ((i & Mask) == 0 && (unsigned)EltIdx != (i >> Shift))
Michael Liaod9d09602012-10-23 17:34:00 +00007117 return SDValue();
7118 }
7119
7120 unsigned NBits = VT.getVectorElementType().getSizeInBits() << Shift;
Craig Topper8d725b92013-08-15 05:33:45 +00007121 MVT NeVT = MVT::getIntegerVT(NBits);
7122 MVT NVT = MVT::getVectorVT(NeVT, NumElems >> Shift);
Michael Liaod9d09602012-10-23 17:34:00 +00007123
Craig Topper158ec072013-08-14 07:34:43 +00007124 if (!DAG.getTargetLoweringInfo().isTypeLegal(NVT))
Michael Liaod9d09602012-10-23 17:34:00 +00007125 return SDValue();
7126
7127 // Simplify the operand as it's prepared to be fed into shuffle.
7128 unsigned SignificantBits = NVT.getSizeInBits() >> Shift;
7129 if (V1.getOpcode() == ISD::BITCAST &&
7130 V1.getOperand(0).getOpcode() == ISD::SCALAR_TO_VECTOR &&
7131 V1.getOperand(0).getOperand(0).getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
Craig Topper8d725b92013-08-15 05:33:45 +00007132 V1.getOperand(0).getOperand(0)
7133 .getSimpleValueType().getSizeInBits() == SignificantBits) {
Michael Liaod9d09602012-10-23 17:34:00 +00007134 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast x)
7135 SDValue V = V1.getOperand(0).getOperand(0).getOperand(0);
Michael Liao07872742012-10-23 21:40:15 +00007136 ConstantSDNode *CIdx =
7137 dyn_cast<ConstantSDNode>(V1.getOperand(0).getOperand(0).getOperand(1));
Michael Liaod9d09602012-10-23 17:34:00 +00007138 // If it's foldable, i.e. normal load with single use, we will let code
7139 // selection to fold it. Otherwise, we will short the conversion sequence.
Michael Liao07872742012-10-23 21:40:15 +00007140 if (CIdx && CIdx->getZExtValue() == 0 &&
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007141 (!ISD::isNormalLoad(V.getNode()) || !V.hasOneUse())) {
Craig Topper8d725b92013-08-15 05:33:45 +00007142 MVT FullVT = V.getSimpleValueType();
7143 MVT V1VT = V1.getSimpleValueType();
7144 if (FullVT.getSizeInBits() > V1VT.getSizeInBits()) {
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007145 // The "ext_vec_elt" node is wider than the result node.
7146 // In this case we should extract subvector from V.
7147 // (bitcast (sclr2vec (ext_vec_elt x))) -> (bitcast (extract_subvector x)).
Craig Topper8d725b92013-08-15 05:33:45 +00007148 unsigned Ratio = FullVT.getSizeInBits() / V1VT.getSizeInBits();
7149 MVT SubVecVT = MVT::getVectorVT(FullVT.getVectorElementType(),
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007150 FullVT.getVectorNumElements()/Ratio);
Matt Arsenault225ed702013-05-18 00:21:46 +00007151 V = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, SubVecVT, V,
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007152 DAG.getIntPtrConstant(0));
7153 }
Craig Topper8d725b92013-08-15 05:33:45 +00007154 V1 = DAG.getNode(ISD::BITCAST, DL, V1VT, V);
Elena Demikhovsky60b3e182013-02-14 08:20:26 +00007155 }
Michael Liaod9d09602012-10-23 17:34:00 +00007156 }
7157
7158 return DAG.getNode(ISD::BITCAST, DL, VT,
7159 DAG.getNode(X86ISD::VZEXT, DL, NVT, V1));
7160}
7161
Craig Topper158ec072013-08-14 07:34:43 +00007162static SDValue
7163NormalizeVectorShuffle(SDValue Op, const X86Subtarget *Subtarget,
7164 SelectionDAG &DAG) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007165 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00007166 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007167 SDLoc dl(Op);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007168 SDValue V1 = Op.getOperand(0);
7169 SDValue V2 = Op.getOperand(1);
7170
7171 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00007172 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007173
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007174 // Handle splat operations
7175 if (SVOp->isSplat()) {
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00007176 // Use vbroadcast whenever the splat comes from a foldable load
Craig Topper158ec072013-08-14 07:34:43 +00007177 SDValue Broadcast = LowerVectorBroadcast(Op, Subtarget, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00007178 if (Broadcast.getNode())
7179 return Broadcast;
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007180 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007181
Michael Liaod9d09602012-10-23 17:34:00 +00007182 // Check integer expanding shuffles.
Craig Topper158ec072013-08-14 07:34:43 +00007183 SDValue NewOp = LowerVectorIntExtend(Op, Subtarget, DAG);
Michael Liaod9d09602012-10-23 17:34:00 +00007184 if (NewOp.getNode())
7185 return NewOp;
7186
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007187 // If the shuffle can be profitably rewritten as a narrower shuffle, then
7188 // do it!
Craig Topperf3640d72012-05-04 04:44:49 +00007189 if (VT == MVT::v8i16 || VT == MVT::v16i8 ||
7190 VT == MVT::v16i16 || VT == MVT::v32i8) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007191 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007192 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007193 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00007194 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00007195 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007196 // FIXME: Figure out a cleaner way to do this.
7197 // Try to make use of movq to zero out the top part.
7198 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007199 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007200 if (NewOp.getNode()) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007201 MVT NewVT = NewOp.getSimpleValueType();
Craig Topper5aaffa82012-02-19 02:53:47 +00007202 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
7203 NewVT, true, false))
7204 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007205 DAG, Subtarget, dl);
7206 }
7207 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Craig Topper3b2aba02013-01-20 00:43:42 +00007208 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00007209 if (NewOp.getNode()) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007210 MVT NewVT = NewOp.getSimpleValueType();
Craig Topper5aaffa82012-02-19 02:53:47 +00007211 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
7212 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
7213 DAG, Subtarget, dl);
7214 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007215 }
7216 }
7217 return SDValue();
7218}
7219
Dan Gohman475871a2008-07-27 21:46:04 +00007220SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007221X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007222 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00007223 SDValue V1 = Op.getOperand(0);
7224 SDValue V2 = Op.getOperand(1);
Craig Topper5a0910b2013-08-15 02:33:50 +00007225 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007226 SDLoc dl(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00007227 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007228 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007229 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00007230 bool V1IsSplat = false;
7231 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00007232 bool HasSSE2 = Subtarget->hasSSE2();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007233 bool HasFp256 = Subtarget->hasFp256();
7234 bool HasInt256 = Subtarget->hasInt256();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007235 MachineFunction &MF = DAG.getMachineFunction();
Bill Wendling831737d2012-12-30 10:32:01 +00007236 bool OptForSize = MF.getFunction()->getAttributes().
7237 hasAttribute(AttributeSet::FunctionIndex, Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007238
Craig Topper3426a3e2011-11-14 06:46:21 +00007239 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00007240
Elena Demikhovsky16db7102012-01-12 20:33:10 +00007241 if (V1IsUndef && V2IsUndef)
7242 return DAG.getUNDEF(VT);
7243
7244 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00007245
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007246 // Vector shuffle lowering takes 3 steps:
7247 //
7248 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
7249 // narrowing and commutation of operands should be handled.
7250 // 2) Matching of shuffles with known shuffle masks to x86 target specific
7251 // shuffle nodes.
7252 // 3) Rewriting of unmatched masks into new generic shuffle operations,
7253 // so the shuffle can be broken into other shuffles and the legalizer can
7254 // try the lowering again.
7255 //
Craig Topper3426a3e2011-11-14 06:46:21 +00007256 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007257 // be matched during isel, all of them must be converted to a target specific
7258 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00007259
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007260 // Normalize the input vectors. Here splats, zeroed vectors, profitable
7261 // narrowing and commutation of operands should be handled. The actual code
7262 // doesn't include all of those, work in progress...
Craig Topper158ec072013-08-14 07:34:43 +00007263 SDValue NewOp = NormalizeVectorShuffle(Op, Subtarget, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00007264 if (NewOp.getNode())
7265 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00007266
Craig Topper5aaffa82012-02-19 02:53:47 +00007267 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
7268
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007269 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
7270 // unpckh_undef). Only use pshufd if speed is more important than size.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007271 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007272 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007273 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007274 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00007275
Craig Topperdd637ae2012-02-19 05:41:45 +00007276 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Jakub Staszakd3a05632012-12-06 19:05:46 +00007277 V2IsUndef && MayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00007278 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007279
Craig Topperdd637ae2012-02-19 05:41:45 +00007280 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007281 return getMOVHighToLow(Op, dl, DAG);
7282
7283 // Use to match splats
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007284 if (HasSSE2 && isUNPCKHMask(M, VT, HasInt256) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007285 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00007286 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00007287
Craig Topper5aaffa82012-02-19 02:53:47 +00007288 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007289 // The actual implementation will match the mask in the if above and then
7290 // during isel it can match several different instructions, not only pshufd
7291 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00007292 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
7293 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007294
Craig Topper5aaffa82012-02-19 02:53:47 +00007295 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007296
Craig Topper1accb7e2012-01-10 06:54:16 +00007297 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007298 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
7299
Nadav Roteme4ccfef2012-12-07 19:01:13 +00007300 if (HasFp256 && (VT == MVT::v4f32 || VT == MVT::v2f64))
7301 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask,
7302 DAG);
7303
Craig Topperb3982da2011-12-31 23:50:21 +00007304 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00007305 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00007306 }
Eric Christopherfd179292009-08-27 18:07:15 +00007307
Benjamin Kramera0de26c2013-05-17 14:48:34 +00007308 if (isPALIGNRMask(M, VT, Subtarget))
7309 return getTargetShuffleNode(X86ISD::PALIGNR, dl, VT, V1, V2,
7310 getShufflePALIGNRImmediate(SVOp),
7311 DAG);
7312
Evan Chengf26ffe92008-05-29 08:22:04 +00007313 // Check if this can be converted into a logical shift.
7314 bool isLeft = false;
7315 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00007316 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00007317 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00007318 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007319 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00007320 // v_set0 + movlhps or movhlps, etc.
Craig Topper657a99c2013-01-19 23:36:09 +00007321 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007322 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007323 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007324 }
Eric Christopherfd179292009-08-27 18:07:15 +00007325
Craig Topper5aaffa82012-02-19 02:53:47 +00007326 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00007327 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00007328 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00007329 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00007330 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007331 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
7332
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00007333 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00007334 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
7335 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00007336 }
Eric Christopherfd179292009-08-27 18:07:15 +00007337
Nate Begeman9008ca62009-04-27 18:41:29 +00007338 // FIXME: fold these into legal mask.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007339 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasInt256))
Craig Topper1accb7e2012-01-10 06:54:16 +00007340 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00007341
Craig Topperdd637ae2012-02-19 05:41:45 +00007342 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007343 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00007344
Craig Topperdd637ae2012-02-19 05:41:45 +00007345 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007346 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00007347
Craig Topperdd637ae2012-02-19 05:41:45 +00007348 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00007349 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00007350
Craig Topperdd637ae2012-02-19 05:41:45 +00007351 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00007352 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007353
Craig Topperdd637ae2012-02-19 05:41:45 +00007354 if (ShouldXformToMOVHLPS(M, VT) ||
7355 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00007356 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007357
Evan Chengf26ffe92008-05-29 08:22:04 +00007358 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00007359 // No better options. Use a vshldq / vsrldq.
Craig Topper657a99c2013-01-19 23:36:09 +00007360 MVT EltVT = VT.getVectorElementType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00007361 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00007362 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00007363 }
Eric Christopherfd179292009-08-27 18:07:15 +00007364
Evan Cheng9eca5e82006-10-25 21:49:50 +00007365 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00007366 // FIXME: This should also accept a bitcast of a splat? Be careful, not
7367 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00007368 V1IsSplat = isSplatVector(V1.getNode());
7369 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00007370
Chris Lattner8a594482007-11-25 00:24:49 +00007371 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00007372 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
7373 CommuteVectorShuffleMask(M, NumElems);
7374 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00007375 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007376 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00007377 }
7378
Craig Topperbeabc6c2011-12-05 06:56:46 +00007379 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007380 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00007381 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00007382 return V1;
7383 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
7384 // the instruction selector will not match, so get a canonical MOVL with
7385 // swapped operands to undo the commute.
7386 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00007387 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007388
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007389 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007390 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007391
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007392 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007393 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00007394
Evan Cheng9bbbb982006-10-25 20:48:19 +00007395 if (V2IsSplat) {
7396 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007397 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00007398 // new vector_shuffle with the corrected mask.p
7399 SmallVector<int, 8> NewMask(M.begin(), M.end());
7400 NormalizeMask(NewMask, NumElems);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007401 if (isUNPCKLMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007402 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007403 if (isUNPCKHMask(NewMask, VT, HasInt256, true))
Craig Topper39a9e482012-02-11 06:24:48 +00007404 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007405 }
7406
Evan Cheng9eca5e82006-10-25 21:49:50 +00007407 if (Commuted) {
7408 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00007409 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00007410 CommuteVectorShuffleMask(M, NumElems);
7411 std::swap(V1, V2);
7412 std::swap(V1IsSplat, V2IsSplat);
7413 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007414
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007415 if (isUNPCKLMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007416 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00007417
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007418 if (isUNPCKHMask(M, VT, HasInt256))
Craig Topper39a9e482012-02-11 06:24:48 +00007419 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00007420 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007421
Nate Begeman9008ca62009-04-27 18:41:29 +00007422 // Normalize the node to match x86 shuffle ops if needed
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00007423 if (!V2IsUndef && (isSHUFPMask(M, VT, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00007424 return CommuteVectorShuffle(SVOp, DAG);
7425
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007426 // The checks below are all present in isShuffleMaskLegal, but they are
7427 // inlined here right now to enable us to directly emit target specific
7428 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00007429
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007430 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
7431 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00007432 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00007433 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00007434 }
7435
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007436 if (isPSHUFHWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007437 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007438 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007439 DAG);
7440
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007441 if (isPSHUFLWMask(M, VT, HasInt256))
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007442 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007443 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00007444 DAG);
7445
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00007446 if (isSHUFPMask(M, VT))
Craig Topperb3982da2011-12-31 23:50:21 +00007447 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00007448 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00007449
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007450 if (isUNPCKL_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007451 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007452 if (isUNPCKH_v_undef_Mask(M, VT, HasInt256))
Craig Topper34671b82011-12-06 08:21:25 +00007453 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00007454
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007455 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007456 // Generate target specific nodes for 128 or 256-bit shuffles only
7457 // supported in the AVX instruction set.
7458 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007459
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007460 // Handle VMOVDDUPY permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007461 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasFp256))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00007462 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
7463
Craig Topper70b883b2011-11-28 10:14:51 +00007464 // Handle VPERMILPS/D* permutations
Elena Demikhovsky92bfb542013-08-26 12:45:35 +00007465 if (isVPERMILPMask(M, VT)) {
7466 if ((HasInt256 && VT == MVT::v8i32) || VT == MVT::v16i32)
Craig Topperdbd98a42012-02-07 06:28:42 +00007467 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007468 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00007469 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00007470 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00007471 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007472
Craig Topper70b883b2011-11-28 10:14:51 +00007473 // Handle VPERM2F128/VPERM2I128 permutations
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007474 if (isVPERM2X128Mask(M, VT, HasFp256))
Craig Topperec24e612011-11-30 07:47:51 +00007475 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00007476 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007477
Craig Topper1842ba02012-04-23 06:38:28 +00007478 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(SVOp, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00007479 if (BlendOp.getNode())
7480 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00007481
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007482 unsigned Imm8;
7483 if (V2IsUndef && HasInt256 && isPermImmMask(M, VT, Imm8))
7484 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1, Imm8, DAG);
Craig Topper095c5282012-04-15 23:48:57 +00007485
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007486 if ((V2IsUndef && HasInt256 && VT.is256BitVector() && NumElems == 8) ||
7487 VT.is512BitVector()) {
Craig Topper8d725b92013-08-15 05:33:45 +00007488 MVT MaskEltVT = MVT::getIntegerVT(VT.getVectorElementType().getSizeInBits());
7489 MVT MaskVectorVT = MVT::getVectorVT(MaskEltVT, NumElems);
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +00007490 SmallVector<SDValue, 16> permclMask;
7491 for (unsigned i = 0; i != NumElems; ++i) {
7492 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MaskEltVT));
7493 }
7494
7495 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MaskVectorVT,
7496 &permclMask[0], NumElems);
7497 if (V2IsUndef)
7498 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
7499 return DAG.getNode(X86ISD::VPERMV, dl, VT,
7500 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
7501 return DAG.getNode(X86ISD::VPERMV3, dl, VT,
7502 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1, V2);
7503 }
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00007504
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00007505 //===--------------------------------------------------------------------===//
7506 // Since no target specific shuffle was selected for this generic one,
7507 // lower it into other known shuffles. FIXME: this isn't true yet, but
7508 // this is the plan.
7509 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00007510
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007511 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
7512 if (VT == MVT::v8i16) {
Craig Topper55b24052012-09-11 06:15:32 +00007513 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007514 if (NewOp.getNode())
7515 return NewOp;
7516 }
7517
7518 if (VT == MVT::v16i8) {
Craig Topper158ec072013-08-14 07:34:43 +00007519 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, Subtarget, DAG);
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007520 if (NewOp.getNode())
7521 return NewOp;
7522 }
7523
Elena Demikhovsky41789462012-09-06 12:42:01 +00007524 if (VT == MVT::v32i8) {
Craig Topper55b24052012-09-11 06:15:32 +00007525 SDValue NewOp = LowerVECTOR_SHUFFLEv32i8(SVOp, Subtarget, DAG);
Elena Demikhovsky41789462012-09-06 12:42:01 +00007526 if (NewOp.getNode())
7527 return NewOp;
7528 }
7529
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007530 // Handle all 128-bit wide vectors with 4 elements, and match them with
7531 // several different shuffle types.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007532 if (NumElems == 4 && VT.is128BitVector())
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00007533 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
7534
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00007535 // Handle general 256-bit shuffles
7536 if (VT.is256BitVector())
7537 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
7538
Dan Gohman475871a2008-07-27 21:46:04 +00007539 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007540}
7541
Craig Topperf84b7502013-01-20 00:50:58 +00007542static SDValue LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007543 MVT VT = Op.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007544 SDLoc dl(Op);
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007545
Craig Topper5a0910b2013-08-15 02:33:50 +00007546 if (!Op.getOperand(0).getSimpleValueType().is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007547 return SDValue();
7548
Duncan Sands83ec4b62008-06-06 12:08:01 +00007549 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007551 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007552 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007553 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007554 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007555 }
7556
7557 if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00007558 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
7559 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
7560 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007561 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7562 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007563 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007564 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00007565 Op.getOperand(0)),
7566 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00007567 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Craig Topper7c022842012-09-12 06:20:41 +00007568 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007569 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007570 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007571 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007572 }
7573
7574 if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00007575 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
7576 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007577 // result has a single use which is a store or a bitcast to i32. And in
7578 // the case of a store, it's not worth it if the index is a constant 0,
7579 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00007580 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00007581 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00007582 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00007583 if ((User->getOpcode() != ISD::STORE ||
7584 (isa<ConstantSDNode>(Op.getOperand(1)) &&
7585 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007586 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00007587 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00007588 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00007589 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007590 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00007591 Op.getOperand(0)),
7592 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007593 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Craig Topper69947b92012-04-23 06:57:04 +00007594 }
7595
7596 if (VT == MVT::i32 || VT == MVT::i64) {
Pete Coopera77214a2011-11-14 19:38:42 +00007597 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00007598 if (isa<ConstantSDNode>(Op.getOperand(1)))
7599 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007600 }
Dan Gohman475871a2008-07-27 21:46:04 +00007601 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007602}
7603
Dan Gohman475871a2008-07-27 21:46:04 +00007604SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007605X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
7606 SelectionDAG &DAG) const {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007607 SDLoc dl(Op);
David Greene74a579d2011-02-10 16:57:36 +00007608 SDValue Vec = Op.getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00007609 MVT VecVT = Vec.getSimpleValueType();
Elena Demikhovskyf9d2d2d2013-09-12 08:55:00 +00007610 SDValue Idx = Op.getOperand(1);
7611 if (!isa<ConstantSDNode>(Idx)) {
7612 if (VecVT.is512BitVector() ||
7613 (VecVT.is256BitVector() && Subtarget->hasInt256() &&
7614 VecVT.getVectorElementType().getSizeInBits() == 32)) {
7615
7616 MVT MaskEltVT =
7617 MVT::getIntegerVT(VecVT.getVectorElementType().getSizeInBits());
7618 MVT MaskVT = MVT::getVectorVT(MaskEltVT, VecVT.getSizeInBits() /
7619 MaskEltVT.getSizeInBits());
7620
7621 if (Idx.getSimpleValueType() != MaskEltVT)
7622 if (Idx.getOpcode() == ISD::ZERO_EXTEND ||
7623 Idx.getOpcode() == ISD::SIGN_EXTEND)
7624 Idx = Idx.getOperand(0);
7625 assert(Idx.getSimpleValueType() == MaskEltVT &&
7626 "Unexpected index in insertelement");
7627 SDValue Mask = DAG.getNode(X86ISD::VINSERT, dl, MaskVT,
7628 getZeroVector(MaskVT, Subtarget, DAG, dl),
7629 Idx, DAG.getConstant(0, getPointerTy()));
7630 SDValue Perm = DAG.getNode(X86ISD::VPERMV, dl, VecVT, Mask, Vec);
7631 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(),
7632 Perm, DAG.getConstant(0, getPointerTy()));
7633 }
7634 return SDValue();
7635 }
David Greene74a579d2011-02-10 16:57:36 +00007636
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007637 // If this is a 256-bit vector result, first extract the 128-bit vector and
7638 // then extract the element from the 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007639 if (VecVT.is256BitVector() || VecVT.is512BitVector()) {
David Greene74a579d2011-02-10 16:57:36 +00007640
Elena Demikhovskyf9d2d2d2013-09-12 08:55:00 +00007641 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greene74a579d2011-02-10 16:57:36 +00007642 // Get the 128-bit vector.
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007643 Vec = Extract128BitVector(Vec, IdxVal, DAG, dl);
Craig Topper8d725b92013-08-15 05:33:45 +00007644 MVT EltVT = VecVT.getVectorElementType();
David Greene74a579d2011-02-10 16:57:36 +00007645
Elena Demikhovsky83952512013-07-31 11:35:14 +00007646 unsigned ElemsPerChunk = 128 / EltVT.getSizeInBits();
7647
7648 //if (IdxVal >= NumElems/2)
7649 // IdxVal -= NumElems/2;
7650 IdxVal -= (IdxVal/ElemsPerChunk)*ElemsPerChunk;
David Greene74a579d2011-02-10 16:57:36 +00007651 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007652 DAG.getConstant(IdxVal, MVT::i32));
David Greene74a579d2011-02-10 16:57:36 +00007653 }
7654
Craig Topper7a9a28b2012-08-12 02:23:29 +00007655 assert(VecVT.is128BitVector() && "Unexpected vector length");
David Greene74a579d2011-02-10 16:57:36 +00007656
Craig Topperd0a31172012-01-10 06:37:29 +00007657 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007658 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00007659 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00007660 return Res;
7661 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00007662
Craig Topper5a0910b2013-08-15 02:33:50 +00007663 MVT VT = Op.getSimpleValueType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007664 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00007665 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00007666 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007667 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00007668 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00007669 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
7670 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007671 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00007673 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007674 // Transform it so it match pextrw which produces a 32-bit result.
Craig Topper45e1c752013-01-20 00:38:18 +00007675 MVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00007676 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Craig Topper7c022842012-09-12 06:20:41 +00007677 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00007678 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Craig Topper7c022842012-09-12 06:20:41 +00007679 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00007680 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Craig Topper69947b92012-04-23 06:57:04 +00007681 }
7682
7683 if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007684 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007685 if (Idx == 0)
7686 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00007687
Evan Cheng0db9fe62006-04-25 20:13:52 +00007688 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00007689 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Craig Topper5a0910b2013-08-15 02:33:50 +00007690 MVT VVT = Op.getOperand(0).getSimpleValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007691 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007692 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007693 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007694 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00007695 }
7696
7697 if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007698 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
7699 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
7700 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007701 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007702 if (Idx == 0)
7703 return Op;
7704
7705 // UNPCKHPD the element to the lowest double word, then movsd.
7706 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
7707 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00007708 int Mask[2] = { 1, -1 };
Craig Topper5a0910b2013-08-15 02:33:50 +00007709 MVT VVT = Op.getOperand(0).getSimpleValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00007710 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00007711 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00007712 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00007713 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007714 }
7715
Dan Gohman475871a2008-07-27 21:46:04 +00007716 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007717}
7718
Craig Topperf84b7502013-01-20 00:50:58 +00007719static SDValue LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00007720 MVT VT = Op.getSimpleValueType();
Craig Topper45e1c752013-01-20 00:38:18 +00007721 MVT EltVT = VT.getVectorElementType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00007722 SDLoc dl(Op);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007723
Dan Gohman475871a2008-07-27 21:46:04 +00007724 SDValue N0 = Op.getOperand(0);
7725 SDValue N1 = Op.getOperand(1);
7726 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00007727
Craig Topper7a9a28b2012-08-12 02:23:29 +00007728 if (!VT.is128BitVector())
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007729 return SDValue();
7730
Dan Gohman8a55ce42009-09-23 21:02:20 +00007731 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00007732 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007733 unsigned Opc;
7734 if (VT == MVT::v8i16)
7735 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007736 else if (VT == MVT::v16i8)
7737 Opc = X86ISD::PINSRB;
7738 else
7739 Opc = X86ISD::PINSRB;
7740
Nate Begeman14d12ca2008-02-11 04:19:36 +00007741 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
7742 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007743 if (N1.getValueType() != MVT::i32)
7744 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7745 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007746 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00007747 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007748 }
7749
7750 if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00007751 // Bits [7:6] of the constant are the source select. This will always be
7752 // zero here. The DAG Combiner may combine an extract_elt index into these
7753 // bits. For example (insert (extract, 3), 2) could be matched by putting
7754 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00007755 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00007756 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00007757 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00007758 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007759 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00007760 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00007761 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00007762 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Craig Topper69947b92012-04-23 06:57:04 +00007763 }
7764
7765 if ((EltVT == MVT::i32 || EltVT == MVT::i64) && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00007766 // PINSR* works with constant index.
7767 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00007768 }
Dan Gohman475871a2008-07-27 21:46:04 +00007769 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007770}
7771
Dan Gohman475871a2008-07-27 21:46:04 +00007772SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007773X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Craig Topper5a0910b2013-08-15 02:33:50 +00007774 MVT VT = Op.getSimpleValueType();
Craig Topper45e1c752013-01-20 00:38:18 +00007775 MVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00007776
Andrew Trickac6d9be2013-05-25 02:42:55 +00007777 SDLoc dl(Op);
David Greene6b381262011-02-09 15:32:06 +00007778 SDValue N0 = Op.getOperand(0);
7779 SDValue N1 = Op.getOperand(1);
7780 SDValue N2 = Op.getOperand(2);
7781
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007782 // If this is a 256-bit vector result, first extract the 128-bit vector,
7783 // insert the element into the extracted half and then place it back.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007784 if (VT.is256BitVector() || VT.is512BitVector()) {
David Greene6b381262011-02-09 15:32:06 +00007785 if (!isa<ConstantSDNode>(N2))
7786 return SDValue();
7787
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007788 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00007789 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007790 SDValue V = Extract128BitVector(N0, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007791
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007792 // Insert the element into the desired half.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007793 unsigned NumEltsIn128 = 128/EltVT.getSizeInBits();
7794 unsigned IdxIn128 = IdxVal - (IdxVal/NumEltsIn128) * NumEltsIn128;
7795
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007796 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V, N1,
Elena Demikhovsky83952512013-07-31 11:35:14 +00007797 DAG.getConstant(IdxIn128, MVT::i32));
David Greene6b381262011-02-09 15:32:06 +00007798
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00007799 // Insert the changed part back to the 256-bit vector
Craig Topper7d1e3dc2012-04-30 05:17:10 +00007800 return Insert128BitVector(N0, V, IdxVal, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00007801 }
7802
Craig Topperd0a31172012-01-10 06:37:29 +00007803 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00007804 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
7805
Dan Gohman8a55ce42009-09-23 21:02:20 +00007806 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00007807 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00007808
Dan Gohman8a55ce42009-09-23 21:02:20 +00007809 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00007810 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
7811 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 if (N1.getValueType() != MVT::i32)
7813 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
7814 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007815 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00007816 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007817 }
Dan Gohman475871a2008-07-27 21:46:04 +00007818 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00007819}
7820
Craig Topper55b24052012-09-11 06:15:32 +00007821static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007822 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00007823 MVT OpVT = Op.getSimpleValueType();
David Greene2fcdfb42011-02-10 23:11:29 +00007824
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007825 // If this is a 256-bit vector result, first insert into a 128-bit
7826 // vector and then insert into the 256-bit vector.
Craig Topper7a9a28b2012-08-12 02:23:29 +00007827 if (!OpVT.is128BitVector()) {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007828 // Insert into a 128-bit vector.
Elena Demikhovsky83952512013-07-31 11:35:14 +00007829 unsigned SizeFactor = OpVT.getSizeInBits()/128;
Craig Topper8d725b92013-08-15 05:33:45 +00007830 MVT VT128 = MVT::getVectorVT(OpVT.getVectorElementType(),
Elena Demikhovsky83952512013-07-31 11:35:14 +00007831 OpVT.getVectorNumElements() / SizeFactor);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007832
7833 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
7834
7835 // Insert the 128-bit vector.
Craig Topperb14940a2012-04-22 20:55:18 +00007836 return Insert128BitVector(DAG.getUNDEF(OpVT), Op, 0, DAG, dl);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00007837 }
7838
Craig Topperd77d2fe2012-04-29 20:22:05 +00007839 if (OpVT == MVT::v1i64 &&
Chris Lattnerf172ecd2010-07-04 23:07:25 +00007840 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00007841 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00007842
Owen Anderson825b72b2009-08-11 20:47:22 +00007843 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Craig Topper7a9a28b2012-08-12 02:23:29 +00007844 assert(OpVT.is128BitVector() && "Expected an SSE type!");
Craig Topperd77d2fe2012-04-29 20:22:05 +00007845 return DAG.getNode(ISD::BITCAST, dl, OpVT,
Dale Johannesen0488fb62010-09-30 23:57:10 +00007846 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007847}
7848
David Greene91585092011-01-26 15:38:49 +00007849// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
7850// a simple subregister reference or explicit instructions to grab
7851// upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007852static SDValue LowerEXTRACT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7853 SelectionDAG &DAG) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007854 SDLoc dl(Op);
7855 SDValue In = Op.getOperand(0);
7856 SDValue Idx = Op.getOperand(1);
7857 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper8d725b92013-08-15 05:33:45 +00007858 MVT ResVT = Op.getSimpleValueType();
7859 MVT InVT = In.getSimpleValueType();
David Greenea5f26012011-02-07 19:36:54 +00007860
Elena Demikhovsky83952512013-07-31 11:35:14 +00007861 if (Subtarget->hasFp256()) {
7862 if (ResVT.is128BitVector() &&
7863 (InVT.is256BitVector() || InVT.is512BitVector()) &&
Craig Topperb14940a2012-04-22 20:55:18 +00007864 isa<ConstantSDNode>(Idx)) {
Elena Demikhovsky83952512013-07-31 11:35:14 +00007865 return Extract128BitVector(In, IdxVal, DAG, dl);
7866 }
7867 if (ResVT.is256BitVector() && InVT.is512BitVector() &&
7868 isa<ConstantSDNode>(Idx)) {
7869 return Extract256BitVector(In, IdxVal, DAG, dl);
David Greenea5f26012011-02-07 19:36:54 +00007870 }
David Greene91585092011-01-26 15:38:49 +00007871 }
7872 return SDValue();
7873}
7874
David Greenecfe33c42011-01-26 19:13:22 +00007875// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7876// simple superregister reference or explicit instructions to insert
7877// the upper bits of a vector.
Craig Topper55b24052012-09-11 06:15:32 +00007878static SDValue LowerINSERT_SUBVECTOR(SDValue Op, const X86Subtarget *Subtarget,
7879 SelectionDAG &DAG) {
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00007880 if (Subtarget->hasFp256()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007881 SDLoc dl(Op.getNode());
David Greenecfe33c42011-01-26 19:13:22 +00007882 SDValue Vec = Op.getNode()->getOperand(0);
7883 SDValue SubVec = Op.getNode()->getOperand(1);
7884 SDValue Idx = Op.getNode()->getOperand(2);
7885
Craig Topper8d725b92013-08-15 05:33:45 +00007886 if ((Op.getNode()->getSimpleValueType(0).is256BitVector() ||
7887 Op.getNode()->getSimpleValueType(0).is512BitVector()) &&
7888 SubVec.getNode()->getSimpleValueType(0).is128BitVector() &&
Craig Topperb14940a2012-04-22 20:55:18 +00007889 isa<ConstantSDNode>(Idx)) {
7890 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7891 return Insert128BitVector(Vec, SubVec, IdxVal, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007892 }
Elena Demikhovsky83952512013-07-31 11:35:14 +00007893
Craig Topper8d725b92013-08-15 05:33:45 +00007894 if (Op.getNode()->getSimpleValueType(0).is512BitVector() &&
7895 SubVec.getNode()->getSimpleValueType(0).is256BitVector() &&
Elena Demikhovsky83952512013-07-31 11:35:14 +00007896 isa<ConstantSDNode>(Idx)) {
7897 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
7898 return Insert256BitVector(Vec, SubVec, IdxVal, DAG, dl);
7899 }
David Greenecfe33c42011-01-26 19:13:22 +00007900 }
7901 return SDValue();
7902}
7903
Bill Wendling056292f2008-09-16 21:48:12 +00007904// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7905// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7906// one of the above mentioned nodes. It has to be wrapped because otherwise
7907// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7908// be used to form addressing mode. These wrapped nodes will be selected
7909// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007910SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007911X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007912 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007913
Chris Lattner41621a22009-06-26 19:22:52 +00007914 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7915 // global base reg.
7916 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007917 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007918 CodeModel::Model M = getTargetMachine().getCodeModel();
7919
Chris Lattner4f066492009-07-11 20:29:19 +00007920 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007921 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007922 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007923 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007924 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007925 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007926 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007927
Evan Cheng1606e8e2009-03-13 07:51:59 +00007928 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007929 CP->getAlignment(),
7930 CP->getOffset(), OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007931 SDLoc DL(CP);
Chris Lattner18c59872009-06-27 04:16:01 +00007932 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007933 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007934 if (OpFlag) {
7935 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007936 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007937 SDLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007938 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007939 }
7940
7941 return Result;
7942}
7943
Dan Gohmand858e902010-04-17 15:26:15 +00007944SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007945 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007946
Chris Lattner18c59872009-06-27 04:16:01 +00007947 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7948 // global base reg.
7949 unsigned char OpFlag = 0;
7950 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007951 CodeModel::Model M = getTargetMachine().getCodeModel();
7952
Chris Lattner4f066492009-07-11 20:29:19 +00007953 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007954 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007955 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007956 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007957 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007958 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007959 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007960
Chris Lattner18c59872009-06-27 04:16:01 +00007961 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7962 OpFlag);
Andrew Trickac6d9be2013-05-25 02:42:55 +00007963 SDLoc DL(JT);
Chris Lattner18c59872009-06-27 04:16:01 +00007964 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007965
Chris Lattner18c59872009-06-27 04:16:01 +00007966 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007967 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007968 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7969 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00007970 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007971 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007972
Chris Lattner18c59872009-06-27 04:16:01 +00007973 return Result;
7974}
7975
7976SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007977X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007978 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007979
Chris Lattner18c59872009-06-27 04:16:01 +00007980 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7981 // global base reg.
7982 unsigned char OpFlag = 0;
7983 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007984 CodeModel::Model M = getTargetMachine().getCodeModel();
7985
Chris Lattner4f066492009-07-11 20:29:19 +00007986 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007987 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7988 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7989 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007990 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007991 } else if (Subtarget->isPICStyleGOT()) {
7992 OpFlag = X86II::MO_GOT;
7993 } else if (Subtarget->isPICStyleStubPIC()) {
7994 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7995 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7996 OpFlag = X86II::MO_DARWIN_NONLAZY;
7997 }
Eric Christopherfd179292009-08-27 18:07:15 +00007998
Chris Lattner18c59872009-06-27 04:16:01 +00007999 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00008000
Andrew Trickac6d9be2013-05-25 02:42:55 +00008001 SDLoc DL(Op);
Chris Lattner18c59872009-06-27 04:16:01 +00008002 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00008003
Chris Lattner18c59872009-06-27 04:16:01 +00008004 // With PIC, the address is actually $g + Offset.
8005 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00008006 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00008007 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
8008 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008009 SDLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00008010 Result);
8011 }
Eric Christopherfd179292009-08-27 18:07:15 +00008012
Eli Friedman586272d2011-08-11 01:48:05 +00008013 // For symbols that require a load from a stub to get the address, emit the
8014 // load.
8015 if (isGlobalStubReference(OpFlag))
8016 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00008017 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00008018
Chris Lattner18c59872009-06-27 04:16:01 +00008019 return Result;
8020}
8021
Dan Gohman475871a2008-07-27 21:46:04 +00008022SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008023X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00008024 // Create the TargetBlockAddressAddress node.
8025 unsigned char OpFlags =
8026 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00008027 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00008028 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Michael Liao6c7ccaa2012-09-12 21:43:09 +00008029 int64_t Offset = cast<BlockAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008030 SDLoc dl(Op);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00008031 SDValue Result = DAG.getTargetBlockAddress(BA, getPointerTy(), Offset,
8032 OpFlags);
Dan Gohman29cbade2009-11-20 23:18:13 +00008033
Dan Gohmanf705adb2009-10-30 01:28:02 +00008034 if (Subtarget->isPICStyleRIPRel() &&
8035 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00008036 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
8037 else
8038 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00008039
Dan Gohman29cbade2009-11-20 23:18:13 +00008040 // With PIC, the address is actually $g + Offset.
8041 if (isGlobalRelativeToPICBase(OpFlags)) {
8042 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
8043 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
8044 Result);
8045 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00008046
8047 return Result;
8048}
8049
8050SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00008051X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, SDLoc dl,
Craig Topperb99bafe2013-01-21 06:21:54 +00008052 int64_t Offset, SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00008053 // Create the TargetGlobalAddress node, folding in the constant
8054 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00008055 unsigned char OpFlags =
8056 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008057 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00008058 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008059 if (OpFlags == X86II::MO_NO_FLAG &&
8060 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00008061 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00008062 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00008063 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008064 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00008065 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008066 }
Eric Christopherfd179292009-08-27 18:07:15 +00008067
Chris Lattner4f066492009-07-11 20:29:19 +00008068 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00008069 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00008070 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
8071 else
8072 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00008073
Anton Korobeynikov7f705592007-01-12 19:20:47 +00008074 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00008075 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00008076 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
8077 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00008078 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008079 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008080
Chris Lattner36c25012009-07-10 07:34:39 +00008081 // For globals that require a load from a stub to get the address, emit the
8082 // load.
8083 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00008084 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00008085 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008086
Dan Gohman6520e202008-10-18 02:06:02 +00008087 // If there was a non-zero offset that we didn't fold, create an explicit
8088 // addition for it.
8089 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00008090 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00008091 DAG.getConstant(Offset, getPointerTy()));
8092
Evan Cheng0db9fe62006-04-25 20:13:52 +00008093 return Result;
8094}
8095
Evan Chengda43bcf2008-09-24 00:05:32 +00008096SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008097X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00008098 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008099 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008100 return LowerGlobalAddress(GV, SDLoc(Op), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00008101}
8102
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008103static SDValue
8104GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00008105 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008106 unsigned char OperandFlags, bool LocalDynamic = false) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008107 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008108 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008109 SDLoc dl(GA);
Devang Patel0d881da2010-07-06 22:08:15 +00008110 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008111 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008112 GA->getOffset(),
8113 OperandFlags);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008114
8115 X86ISD::NodeType CallType = LocalDynamic ? X86ISD::TLSBASEADDR
8116 : X86ISD::TLSADDR;
8117
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008118 if (InFlag) {
8119 SDValue Ops[] = { Chain, TGA, *InFlag };
Michael Liao0ee17002013-04-19 04:03:37 +00008120 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008121 } else {
8122 SDValue Ops[] = { Chain, TGA };
Michael Liao0ee17002013-04-19 04:03:37 +00008123 Chain = DAG.getNode(CallType, dl, NodeTys, Ops, array_lengthof(Ops));
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008124 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008125
8126 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00008127 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00008128
Rafael Espindola15f1b662009-04-24 12:59:40 +00008129 SDValue Flag = Chain.getValue(1);
8130 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00008131}
8132
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008133// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008134static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008135LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008136 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00008137 SDValue InFlag;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008138 SDLoc dl(GA); // ? function entry point might be better
Dale Johannesendd64c412009-02-04 00:33:20 +00008139 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Craig Topper7c022842012-09-12 06:20:41 +00008140 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008141 SDLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008142 InFlag = Chain.getValue(1);
8143
Chris Lattnerb903bed2009-06-26 21:20:29 +00008144 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008145}
8146
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008147// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00008148static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008149LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008150 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008151 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
8152 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008153}
8154
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008155static SDValue LowerToTLSLocalDynamicModel(GlobalAddressSDNode *GA,
8156 SelectionDAG &DAG,
8157 const EVT PtrVT,
8158 bool is64Bit) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008159 SDLoc dl(GA);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008160
8161 // Get the start address of the TLS block for this module.
8162 X86MachineFunctionInfo* MFI = DAG.getMachineFunction()
8163 .getInfo<X86MachineFunctionInfo>();
8164 MFI->incNumLocalDynamicTLSAccesses();
8165
8166 SDValue Base;
8167 if (is64Bit) {
8168 Base = GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT, X86::RAX,
8169 X86II::MO_TLSLD, /*LocalDynamic=*/true);
8170 } else {
8171 SDValue InFlag;
8172 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008173 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT), InFlag);
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008174 InFlag = Chain.getValue(1);
8175 Base = GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX,
8176 X86II::MO_TLSLDM, /*LocalDynamic=*/true);
8177 }
8178
8179 // Note: the CleanupLocalDynamicTLSPass will remove redundant computations
8180 // of Base.
8181
8182 // Build x@dtpoff.
8183 unsigned char OperandFlags = X86II::MO_DTPOFF;
8184 unsigned WrapperKind = X86ISD::Wrapper;
8185 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8186 GA->getValueType(0),
8187 GA->getOffset(), OperandFlags);
8188 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
8189
8190 // Add x@dtpoff with the base.
8191 return DAG.getNode(ISD::ADD, dl, PtrVT, Offset, Base);
8192}
8193
Hans Wennborg228756c2012-05-11 10:11:01 +00008194// Lower ISD::GlobalTLSAddress using the "initial exec" or "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00008195static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00008196 const EVT PtrVT, TLSModel::Model model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008197 bool is64Bit, bool isPIC) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008198 SDLoc dl(GA);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008199
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008200 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
8201 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
8202 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00008203
Michael J. Spencerec38de22010-10-10 22:04:20 +00008204 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00008205 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008206 MachinePointerInfo(Ptr),
8207 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00008208
Chris Lattnerb903bed2009-06-26 21:20:29 +00008209 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00008210 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
8211 // initialexec.
8212 unsigned WrapperKind = X86ISD::Wrapper;
8213 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00008214 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Hans Wennborg228756c2012-05-11 10:11:01 +00008215 } else if (model == TLSModel::InitialExec) {
8216 if (is64Bit) {
8217 OperandFlags = X86II::MO_GOTTPOFF;
8218 WrapperKind = X86ISD::WrapperRIP;
8219 } else {
8220 OperandFlags = isPIC ? X86II::MO_GOTNTPOFF : X86II::MO_INDNTPOFF;
8221 }
Chris Lattner18c59872009-06-27 04:16:01 +00008222 } else {
Hans Wennborg228756c2012-05-11 10:11:01 +00008223 llvm_unreachable("Unexpected model");
Chris Lattnerb903bed2009-06-26 21:20:29 +00008224 }
Eric Christopherfd179292009-08-27 18:07:15 +00008225
Hans Wennborg228756c2012-05-11 10:11:01 +00008226 // emit "addl x@ntpoff,%eax" (local exec)
8227 // or "addl x@indntpoff,%eax" (initial exec)
8228 // or "addl x@gotntpoff(%ebx) ,%eax" (initial exec, 32-bit pic)
Michael J. Spencerec38de22010-10-10 22:04:20 +00008229 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00008230 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00008231 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00008232 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008233
Hans Wennborg228756c2012-05-11 10:11:01 +00008234 if (model == TLSModel::InitialExec) {
8235 if (isPIC && !is64Bit) {
8236 Offset = DAG.getNode(ISD::ADD, dl, PtrVT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008237 DAG.getNode(X86ISD::GlobalBaseReg, SDLoc(), PtrVT),
Hans Wennborg228756c2012-05-11 10:11:01 +00008238 Offset);
Hans Wennborg228756c2012-05-11 10:11:01 +00008239 }
Rafael Espindola94e3b382012-06-29 04:22:35 +00008240
8241 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
8242 MachinePointerInfo::getGOT(), false, false, false,
8243 0);
Hans Wennborg228756c2012-05-11 10:11:01 +00008244 }
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00008245
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008246 // The address of the thread local variable is the add of the thread
8247 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00008248 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008249}
8250
Dan Gohman475871a2008-07-27 21:46:04 +00008251SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00008252X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00008253
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008254 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00008255 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00008256
Eric Christopher30ef0e52010-06-03 04:07:48 +00008257 if (Subtarget->isTargetELF()) {
Chandler Carruth34797132012-04-08 17:20:55 +00008258 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008259
Eric Christopher30ef0e52010-06-03 04:07:48 +00008260 switch (model) {
8261 case TLSModel::GeneralDynamic:
Eric Christopher30ef0e52010-06-03 04:07:48 +00008262 if (Subtarget->is64Bit())
8263 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
8264 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Hans Wennborgf0234fc2012-06-01 16:27:21 +00008265 case TLSModel::LocalDynamic:
8266 return LowerToTLSLocalDynamicModel(GA, DAG, getPointerTy(),
8267 Subtarget->is64Bit());
Eric Christopher30ef0e52010-06-03 04:07:48 +00008268 case TLSModel::InitialExec:
8269 case TLSModel::LocalExec:
8270 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
Hans Wennborg228756c2012-05-11 10:11:01 +00008271 Subtarget->is64Bit(),
Craig Topperb99bafe2013-01-21 06:21:54 +00008272 getTargetMachine().getRelocationModel() == Reloc::PIC_);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008273 }
Craig Toppere8eb1162012-04-23 03:26:18 +00008274 llvm_unreachable("Unknown TLS model.");
8275 }
8276
8277 if (Subtarget->isTargetDarwin()) {
Eric Christopher30ef0e52010-06-03 04:07:48 +00008278 // Darwin only has one model of TLS. Lower to that.
8279 unsigned char OpFlag = 0;
8280 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
8281 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008282
Eric Christopher30ef0e52010-06-03 04:07:48 +00008283 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
8284 // global base reg.
8285 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
8286 !Subtarget->is64Bit();
8287 if (PIC32)
8288 OpFlag = X86II::MO_TLVP_PIC_BASE;
8289 else
8290 OpFlag = X86II::MO_TLVP;
Andrew Trickac6d9be2013-05-25 02:42:55 +00008291 SDLoc DL(Op);
Devang Patel0d881da2010-07-06 22:08:15 +00008292 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00008293 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008294 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00008295 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008296
Eric Christopher30ef0e52010-06-03 04:07:48 +00008297 // With PIC32, the address is actually $g + Offset.
8298 if (PIC32)
8299 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
8300 DAG.getNode(X86ISD::GlobalBaseReg,
Andrew Trickac6d9be2013-05-25 02:42:55 +00008301 SDLoc(), getPointerTy()),
Eric Christopher30ef0e52010-06-03 04:07:48 +00008302 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008303
Eric Christopher30ef0e52010-06-03 04:07:48 +00008304 // Lowering the machine isd will make sure everything is in the right
8305 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008306 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008307 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00008308 SDValue Args[] = { Chain, Offset };
8309 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008310
Eric Christopher30ef0e52010-06-03 04:07:48 +00008311 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
8312 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
8313 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008314
Eric Christopher30ef0e52010-06-03 04:07:48 +00008315 // And our return value (tls address) is in the standard call return value
8316 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00008317 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00008318 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
8319 Chain.getValue(1));
Craig Toppere8eb1162012-04-23 03:26:18 +00008320 }
8321
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008322 if (Subtarget->isTargetWindows() || Subtarget->isTargetMingw()) {
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008323 // Just use the implicit TLS architecture
8324 // Need to generate someting similar to:
8325 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
8326 // ; from TEB
8327 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
8328 // mov rcx, qword [rdx+rcx*8]
8329 // mov eax, .tls$:tlsvar
8330 // [rax+rcx] contains the address
8331 // Windows 64bit: gs:0x58
8332 // Windows 32bit: fs:__tls_array
8333
8334 // If GV is an alias then use the aliasee for determining
8335 // thread-localness.
8336 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
8337 GV = GA->resolveAliasedGlobal(false);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008338 SDLoc dl(GA);
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008339 SDValue Chain = DAG.getEntryNode();
8340
8341 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008342 // %gs:0x58 (64-bit). On MinGW, __tls_array is not available, so directly
8343 // use its literal value of 0x2C.
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008344 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
8345 ? Type::getInt8PtrTy(*DAG.getContext(),
8346 256)
8347 : Type::getInt32PtrTy(*DAG.getContext(),
8348 257));
8349
Anton Korobeynikov2ee4e422013-03-18 08:12:28 +00008350 SDValue TlsArray = Subtarget->is64Bit() ? DAG.getIntPtrConstant(0x58) :
8351 (Subtarget->isTargetMingw() ? DAG.getIntPtrConstant(0x2C) :
8352 DAG.getExternalSymbol("_tls_array", getPointerTy()));
8353
8354 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain, TlsArray,
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008355 MachinePointerInfo(Ptr),
8356 false, false, false, 0);
8357
8358 // Load the _tls_index variable
8359 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
8360 if (Subtarget->is64Bit())
8361 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
8362 IDX, MachinePointerInfo(), MVT::i32,
8363 false, false, 0);
8364 else
8365 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
8366 false, false, false, 0);
8367
Chandler Carruth426c2bf2012-11-01 09:14:31 +00008368 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
Craig Topper0fbf3642012-04-23 03:28:34 +00008369 getPointerTy());
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00008370 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
8371
8372 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
8373 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
8374 false, false, false, 0);
8375
8376 // Get the offset of start of .tls section
8377 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
8378 GA->getValueType(0),
8379 GA->getOffset(), X86II::MO_SECREL);
8380 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
8381
8382 // The address of the thread local variable is the add of the thread
8383 // pointer with the offset of the variable.
8384 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00008385 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008386
David Blaikie4d6ccb52012-01-20 21:51:11 +00008387 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00008388}
8389
Chad Rosierb90d2a92012-01-03 23:19:12 +00008390/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
8391/// and take a 2 x i32 value to shift plus a shift amount.
8392SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00008393 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00008394 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00008395 unsigned VTBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008396 SDLoc dl(Op);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008397 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00008398 SDValue ShOpLo = Op.getOperand(0);
8399 SDValue ShOpHi = Op.getOperand(1);
8400 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00008401 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00008402 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00008403 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00008404
Dan Gohman475871a2008-07-27 21:46:04 +00008405 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008406 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008407 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
8408 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008409 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008410 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
8411 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008412 }
Evan Chenge3413162006-01-09 18:33:28 +00008413
Owen Anderson825b72b2009-08-11 20:47:22 +00008414 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
8415 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00008416 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00008417 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00008418
Dan Gohman475871a2008-07-27 21:46:04 +00008419 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00008420 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00008421 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
8422 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00008423
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008424 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00008425 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8426 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008427 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00008428 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
8429 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00008430 }
8431
Dan Gohman475871a2008-07-27 21:46:04 +00008432 SDValue Ops[2] = { Lo, Hi };
Michael Liao0ee17002013-04-19 04:03:37 +00008433 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008434}
Evan Chenga3195e82006-01-12 22:54:21 +00008435
Dan Gohmand858e902010-04-17 15:26:15 +00008436SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
8437 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00008438 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00008439
Dale Johannesen0488fb62010-09-30 23:57:10 +00008440 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00008441 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00008442
Owen Anderson825b72b2009-08-11 20:47:22 +00008443 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00008444 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00008445
Eli Friedman36df4992009-05-27 00:47:34 +00008446 // These are really Legal; return the operand so the caller accepts it as
8447 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008448 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00008449 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00008450 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00008451 Subtarget->is64Bit()) {
8452 return Op;
8453 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008454
Andrew Trickac6d9be2013-05-25 02:42:55 +00008455 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00008456 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00008457 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00008458 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008459 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00008460 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00008461 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008462 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008463 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00008464 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
8465}
Evan Cheng0db9fe62006-04-25 20:13:52 +00008466
Owen Andersone50ed302009-08-10 22:56:29 +00008467SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00008468 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00008469 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008470 // Build the FILD
Andrew Trickac6d9be2013-05-25 02:42:55 +00008471 SDLoc DL(Op);
Chris Lattner5a88b832007-02-25 07:10:00 +00008472 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00008473 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008474 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008475 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00008476 else
Owen Anderson825b72b2009-08-11 20:47:22 +00008477 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008478
Chris Lattner492a43e2010-09-22 01:28:21 +00008479 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00008480
Stuart Hastings84be9582011-06-02 15:57:11 +00008481 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
8482 MachineMemOperand *MMO;
8483 if (FI) {
8484 int SSFI = FI->getIndex();
8485 MMO =
8486 DAG.getMachineFunction()
8487 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8488 MachineMemOperand::MOLoad, ByteSize, ByteSize);
8489 } else {
8490 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
8491 StackSlot = StackSlot.getOperand(1);
8492 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008493 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00008494 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
8495 X86ISD::FILD, DL,
8496 Tys, Ops, array_lengthof(Ops),
8497 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008498
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008499 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00008500 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008501 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008502
8503 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
8504 // shouldn't be necessary except that RFP cannot be live across
8505 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008506 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008507 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
8508 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008509 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00008510 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00008511 SDValue Ops[] = {
8512 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
8513 };
Chris Lattner492a43e2010-09-22 01:28:21 +00008514 MachineMemOperand *MMO =
8515 DAG.getMachineFunction()
8516 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00008517 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008518
Chris Lattner492a43e2010-09-22 01:28:21 +00008519 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
8520 Ops, array_lengthof(Ops),
8521 Op.getValueType(), MMO);
8522 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008523 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008524 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008525 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008526
Evan Cheng0db9fe62006-04-25 20:13:52 +00008527 return Result;
8528}
8529
Bill Wendling8b8a6362009-01-17 03:56:04 +00008530// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008531SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
8532 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00008533 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00008534 /*
Bill Wendling397ae212012-01-05 02:13:20 +00008535 movq %rax, %xmm0
8536 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
8537 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
8538 #ifdef __SSE3__
Chad Rosiera20e1e72012-08-01 18:39:17 +00008539 haddpd %xmm0, %xmm0
Bill Wendling397ae212012-01-05 02:13:20 +00008540 #else
Chad Rosiera20e1e72012-08-01 18:39:17 +00008541 pshufd $0x4e, %xmm0, %xmm1
Bill Wendling397ae212012-01-05 02:13:20 +00008542 addpd %xmm1, %xmm0
8543 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00008544 */
Dale Johannesen040225f2008-10-21 23:07:49 +00008545
Andrew Trickac6d9be2013-05-25 02:42:55 +00008546 SDLoc dl(Op);
Owen Andersona90b3dc2009-07-15 21:51:10 +00008547 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00008548
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008549 // Build some magic constants.
Craig Topperda129a22013-07-15 06:54:12 +00008550 static const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
Chris Lattner7302d802012-02-06 21:56:39 +00008551 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008552 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008553
Chris Lattner97484792012-01-25 09:56:22 +00008554 SmallVector<Constant*,2> CV1;
8555 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008556 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8557 APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008558 CV1.push_back(
Tim Northover0a29cb02013-01-22 09:46:31 +00008559 ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
8560 APInt(64, 0x4530000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00008561 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008562 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008563
Bill Wendling397ae212012-01-05 02:13:20 +00008564 // Load the 64-bit value into an XMM register.
8565 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
8566 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00008567 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00008568 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008569 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008570 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
8571 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
8572 CLod0);
8573
Owen Anderson825b72b2009-08-11 20:47:22 +00008574 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00008575 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008576 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00008577 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00008578 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00008579 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008580
Craig Topperd0a31172012-01-10 06:37:29 +00008581 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00008582 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
8583 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
8584 } else {
8585 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
8586 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
8587 S2F, 0x4E, DAG);
8588 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
8589 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
8590 Sub);
8591 }
8592
8593 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00008594 DAG.getIntPtrConstant(0));
8595}
8596
Bill Wendling8b8a6362009-01-17 03:56:04 +00008597// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00008598SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
8599 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008600 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008601 // FP constant to bias correct the final result.
8602 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00008603 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008604
8605 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00008606 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00008607 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008608
Eli Friedmanf3704762011-08-29 21:15:46 +00008609 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00008610 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00008611
Owen Anderson825b72b2009-08-11 20:47:22 +00008612 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008613 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008614 DAG.getIntPtrConstant(0));
8615
8616 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008617 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008618 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008619 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008620 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008621 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00008622 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00008623 MVT::v2f64, Bias)));
8624 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008625 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00008626 DAG.getIntPtrConstant(0));
8627
8628 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00008629 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008630
8631 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00008632 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00008633
Craig Topper69947b92012-04-23 06:57:04 +00008634 if (DestVT.bitsLT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008635 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00008636 DAG.getIntPtrConstant(0));
Craig Topper69947b92012-04-23 06:57:04 +00008637 if (DestVT.bitsGT(MVT::f64))
Dale Johannesenace16102009-02-03 19:33:06 +00008638 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00008639
8640 // Handle final rounding.
8641 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00008642}
8643
Michael Liaoa7554632012-10-23 17:36:08 +00008644SDValue X86TargetLowering::lowerUINT_TO_FP_vec(SDValue Op,
8645 SelectionDAG &DAG) const {
8646 SDValue N0 = Op.getOperand(0);
8647 EVT SVT = N0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008648 SDLoc dl(Op);
Michael Liaoa7554632012-10-23 17:36:08 +00008649
8650 assert((SVT == MVT::v4i8 || SVT == MVT::v4i16 ||
8651 SVT == MVT::v8i8 || SVT == MVT::v8i16) &&
8652 "Custom UINT_TO_FP is not supported!");
8653
Craig Topperb99bafe2013-01-21 06:21:54 +00008654 EVT NVT = EVT::getVectorVT(*DAG.getContext(), MVT::i32,
8655 SVT.getVectorNumElements());
Michael Liaoa7554632012-10-23 17:36:08 +00008656 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(),
8657 DAG.getNode(ISD::ZERO_EXTEND, dl, NVT, N0));
8658}
8659
Dan Gohmand858e902010-04-17 15:26:15 +00008660SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
8661 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00008662 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00008663 SDLoc dl(Op);
Bill Wendling8b8a6362009-01-17 03:56:04 +00008664
Michael Liaoa7554632012-10-23 17:36:08 +00008665 if (Op.getValueType().isVector())
8666 return lowerUINT_TO_FP_vec(Op, DAG);
8667
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008668 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00008669 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
8670 // the optimization here.
8671 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00008672 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00008673
Owen Andersone50ed302009-08-10 22:56:29 +00008674 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008675 EVT DstVT = Op.getValueType();
8676 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008677 return LowerUINT_TO_FP_i64(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008678 if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00008679 return LowerUINT_TO_FP_i32(Op, DAG);
Craig Topper69947b92012-04-23 06:57:04 +00008680 if (Subtarget->is64Bit() && SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00008681 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00008682
8683 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00008684 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008685 if (SrcVT == MVT::i32) {
8686 SDValue WordOff = DAG.getConstant(4, getPointerTy());
8687 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
8688 getPointerTy(), StackSlot, WordOff);
8689 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008690 StackSlot, MachinePointerInfo(),
8691 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008692 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008693 OffsetSlot, MachinePointerInfo(),
8694 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008695 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
8696 return Fild;
8697 }
8698
8699 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
8700 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00008701 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00008702 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008703 // For i64 source, we need to add the appropriate power of 2 if the input
8704 // was negative. This is the same as the optimization in
8705 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
8706 // we must be careful to do the computation in x87 extended precision, not
8707 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00008708 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
8709 MachineMemOperand *MMO =
8710 DAG.getMachineFunction()
8711 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8712 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00008713
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008714 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
8715 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Michael Liao0ee17002013-04-19 04:03:37 +00008716 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops,
8717 array_lengthof(Ops), MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008718
8719 APInt FF(32, 0x5F800000ULL);
8720
8721 // Check whether the sign bit is set.
Matt Arsenault225ed702013-05-18 00:21:46 +00008722 SDValue SignSet = DAG.getSetCC(dl,
8723 getSetCCResultType(*DAG.getContext(), MVT::i64),
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008724 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
8725 ISD::SETLT);
8726
8727 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
8728 SDValue FudgePtr = DAG.getConstantPool(
8729 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
8730 getPointerTy());
8731
8732 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
8733 SDValue Zero = DAG.getIntPtrConstant(0);
8734 SDValue Four = DAG.getIntPtrConstant(4);
8735 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
8736 Zero, Four);
8737 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
8738
8739 // Load the value out, extending it from f32 to f80.
8740 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00008741 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00008742 FudgePtr, MachinePointerInfo::getConstantPool(),
8743 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00008744 // Extend everything to 80 bits to force it to be done on x87.
8745 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
8746 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00008747}
8748
Craig Topperb99bafe2013-01-21 06:21:54 +00008749std::pair<SDValue,SDValue>
8750X86TargetLowering:: FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG,
8751 bool IsSigned, bool IsReplace) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008752 SDLoc DL(Op);
Eli Friedman948e95a2009-05-23 09:59:16 +00008753
Owen Andersone50ed302009-08-10 22:56:29 +00008754 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00008755
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008756 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008757 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
8758 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00008759 }
8760
Owen Anderson825b72b2009-08-11 20:47:22 +00008761 assert(DstTy.getSimpleVT() <= MVT::i64 &&
8762 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008763 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00008764
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008765 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00008766 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00008767 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008768 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00008769 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008770 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00008771 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00008772 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00008773
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008774 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
8775 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00008776 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00008777 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00008778 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00008779 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00008780
Evan Cheng0db9fe62006-04-25 20:13:52 +00008781 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008782 if (!IsSigned && isIntegerTypeFTOL(DstTy))
8783 Opc = X86ISD::WIN_FTOL;
8784 else
8785 switch (DstTy.getSimpleVT().SimpleTy) {
8786 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
8787 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
8788 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
8789 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
8790 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008791
Dan Gohman475871a2008-07-27 21:46:04 +00008792 SDValue Chain = DAG.getEntryNode();
8793 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00008794 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008795 // FIXME This causes a redundant load/store if the SSE-class value is already
8796 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00008797 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008798 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00008799 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00008800 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00008801 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008802 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00008803 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00008804 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00008805 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00008806
Chris Lattner492a43e2010-09-22 01:28:21 +00008807 MachineMemOperand *MMO =
8808 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8809 MachineMemOperand::MOLoad, MemSize, MemSize);
Michael Liao0ee17002013-04-19 04:03:37 +00008810 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops,
8811 array_lengthof(Ops), DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008812 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00008813 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008814 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
8815 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00008816
Chris Lattner07290932010-09-22 01:05:16 +00008817 MachineMemOperand *MMO =
8818 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
8819 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00008820
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008821 if (Opc != X86ISD::WIN_FTOL) {
8822 // Build the FP_TO_INT*_IN_MEM
8823 SDValue Ops[] = { Chain, Value, StackSlot };
8824 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +00008825 Ops, array_lengthof(Ops), DstTy,
8826 MMO);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008827 return std::make_pair(FIST, StackSlot);
8828 } else {
8829 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
8830 DAG.getVTList(MVT::Other, MVT::Glue),
8831 Chain, Value);
8832 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
8833 MVT::i32, ftol.getValue(1));
8834 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
8835 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00008836 SDValue Ops[] = { eax, edx };
8837 SDValue pair = IsReplace
Michael Liao0ee17002013-04-19 04:03:37 +00008838 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, array_lengthof(Ops))
8839 : DAG.getMergeValues(Ops, array_lengthof(Ops), DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00008840 return std::make_pair(pair, SDValue());
8841 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00008842}
8843
Nadav Rotem0509db22012-12-28 05:45:24 +00008844static SDValue LowerAVXExtend(SDValue Op, SelectionDAG &DAG,
8845 const X86Subtarget *Subtarget) {
Craig Topper5a0910b2013-08-15 02:33:50 +00008846 MVT VT = Op->getSimpleValueType(0);
Nadav Rotem0509db22012-12-28 05:45:24 +00008847 SDValue In = Op->getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00008848 MVT InVT = In.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00008849 SDLoc dl(Op);
Nadav Rotem0509db22012-12-28 05:45:24 +00008850
8851 // Optimize vectors in AVX mode:
8852 //
8853 // v8i16 -> v8i32
8854 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
8855 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
8856 // Concat upper and lower parts.
8857 //
8858 // v4i32 -> v4i64
8859 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
8860 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
8861 // Concat upper and lower parts.
8862 //
8863
8864 if (((VT != MVT::v8i32) || (InVT != MVT::v8i16)) &&
8865 ((VT != MVT::v4i64) || (InVT != MVT::v4i32)))
8866 return SDValue();
8867
8868 if (Subtarget->hasInt256())
8869 return DAG.getNode(X86ISD::VZEXT_MOVL, dl, VT, In);
8870
8871 SDValue ZeroVec = getZeroVector(InVT, Subtarget, DAG, dl);
8872 SDValue Undef = DAG.getUNDEF(InVT);
8873 bool NeedZero = Op.getOpcode() == ISD::ZERO_EXTEND;
8874 SDValue OpLo = getUnpackl(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8875 SDValue OpHi = getUnpackh(DAG, dl, InVT, In, NeedZero ? ZeroVec : Undef);
8876
Craig Toppera080daf2013-01-20 21:50:27 +00008877 MVT HVT = MVT::getVectorVT(VT.getVectorElementType(),
Nadav Rotem0509db22012-12-28 05:45:24 +00008878 VT.getVectorNumElements()/2);
8879
8880 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
8881 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
8882
8883 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
8884}
8885
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008886static SDValue LowerZERO_EXTEND_AVX512(SDValue Op,
8887 SelectionDAG &DAG) {
8888 MVT VT = Op->getValueType(0).getSimpleVT();
8889 SDValue In = Op->getOperand(0);
8890 MVT InVT = In.getValueType().getSimpleVT();
8891 SDLoc DL(Op);
8892 unsigned int NumElts = VT.getVectorNumElements();
8893 if (NumElts != 8 && NumElts != 16)
8894 return SDValue();
8895
8896 if (VT.is512BitVector() && InVT.getVectorElementType() != MVT::i1)
8897 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8898
8899 EVT ExtVT = (NumElts == 8)? MVT::v8i64 : MVT::v16i32;
8900 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
8901 // Now we have only mask extension
8902 assert(InVT.getVectorElementType() == MVT::i1);
8903 SDValue Cst = DAG.getTargetConstant(1, ExtVT.getScalarType());
8904 const Constant *C = (dyn_cast<ConstantSDNode>(Cst))->getConstantIntValue();
8905 SDValue CP = DAG.getConstantPool(C, TLI.getPointerTy());
8906 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
8907 SDValue Ld = DAG.getLoad(Cst.getValueType(), DL, DAG.getEntryNode(), CP,
8908 MachinePointerInfo::getConstantPool(),
8909 false, false, false, Alignment);
8910
8911 SDValue Brcst = DAG.getNode(X86ISD::VBROADCASTM, DL, ExtVT, In, Ld);
8912 if (VT.is512BitVector())
8913 return Brcst;
8914 return DAG.getNode(X86ISD::VTRUNC, DL, VT, Brcst);
8915}
8916
Craig Topperff79bc62013-08-18 08:53:01 +00008917static SDValue LowerANY_EXTEND(SDValue Op, const X86Subtarget *Subtarget,
8918 SelectionDAG &DAG) {
Nadav Rotem0509db22012-12-28 05:45:24 +00008919 if (Subtarget->hasFp256()) {
8920 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8921 if (Res.getNode())
8922 return Res;
8923 }
8924
8925 return SDValue();
8926}
Craig Topperff79bc62013-08-18 08:53:01 +00008927
8928static SDValue LowerZERO_EXTEND(SDValue Op, const X86Subtarget *Subtarget,
8929 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008930 SDLoc DL(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00008931 MVT VT = Op.getSimpleValueType();
Michael Liaoa7554632012-10-23 17:36:08 +00008932 SDValue In = Op.getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00008933 MVT SVT = In.getSimpleValueType();
Michael Liaoa7554632012-10-23 17:36:08 +00008934
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008935 if (VT.is512BitVector() || SVT.getVectorElementType() == MVT::i1)
8936 return LowerZERO_EXTEND_AVX512(Op, DAG);
8937
Nadav Rotem0509db22012-12-28 05:45:24 +00008938 if (Subtarget->hasFp256()) {
8939 SDValue Res = LowerAVXExtend(Op, DAG, Subtarget);
8940 if (Res.getNode())
8941 return Res;
8942 }
8943
Michael Liaoa7554632012-10-23 17:36:08 +00008944 if (!VT.is256BitVector() || !SVT.is128BitVector() ||
8945 VT.getVectorNumElements() != SVT.getVectorNumElements())
8946 return SDValue();
8947
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008948 assert(Subtarget->hasFp256() && "256-bit vector is observed without AVX!");
Michael Liaoa7554632012-10-23 17:36:08 +00008949
8950 // AVX2 has better support of integer extending.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00008951 if (Subtarget->hasInt256())
Michael Liaoa7554632012-10-23 17:36:08 +00008952 return DAG.getNode(X86ISD::VZEXT, DL, VT, In);
8953
8954 SDValue Lo = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32, In);
8955 static const int Mask[] = {4, 5, 6, 7, -1, -1, -1, -1};
8956 SDValue Hi = DAG.getNode(X86ISD::VZEXT, DL, MVT::v4i32,
Nadav Rotem40ef8b72012-12-28 07:28:43 +00008957 DAG.getVectorShuffle(MVT::v8i16, DL, In,
8958 DAG.getUNDEF(MVT::v8i16),
8959 &Mask[0]));
Michael Liaoa7554632012-10-23 17:36:08 +00008960
8961 return DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v8i32, Lo, Hi);
8962}
8963
Craig Topperd713c0f2013-01-20 21:34:37 +00008964SDValue X86TargetLowering::LowerTRUNCATE(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00008965 SDLoc DL(Op);
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008966 MVT VT = Op.getSimpleValueType();
Nadav Rotem3c22a442012-12-27 07:45:10 +00008967 SDValue In = Op.getOperand(0);
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008968 MVT InVT = In.getSimpleValueType();
8969 assert(VT.getVectorNumElements() == InVT.getVectorNumElements() &&
8970 "Invalid TRUNCATE operation");
Michael Liaobedcbd42012-10-16 18:14:11 +00008971
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00008972 if (InVT.is512BitVector() || VT.getVectorElementType() == MVT::i1) {
8973 if (VT.getVectorElementType().getSizeInBits() >=8)
8974 return DAG.getNode(X86ISD::VTRUNC, DL, VT, In);
8975
8976 assert(VT.getVectorElementType() == MVT::i1 && "Unexpected vector type");
8977 unsigned NumElts = InVT.getVectorNumElements();
8978 assert ((NumElts == 8 || NumElts == 16) && "Unexpected vector type");
8979 if (InVT.getSizeInBits() < 512) {
8980 MVT ExtVT = (NumElts == 16)? MVT::v16i32 : MVT::v8i64;
8981 In = DAG.getNode(ISD::SIGN_EXTEND, DL, ExtVT, In);
8982 InVT = ExtVT;
8983 }
8984 SDValue Cst = DAG.getTargetConstant(1, InVT.getVectorElementType());
8985 const Constant *C = (dyn_cast<ConstantSDNode>(Cst))->getConstantIntValue();
8986 SDValue CP = DAG.getConstantPool(C, getPointerTy());
8987 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
8988 SDValue Ld = DAG.getLoad(Cst.getValueType(), DL, DAG.getEntryNode(), CP,
8989 MachinePointerInfo::getConstantPool(),
8990 false, false, false, Alignment);
8991 SDValue OneV = DAG.getNode(X86ISD::VBROADCAST, DL, InVT, Ld);
8992 SDValue And = DAG.getNode(ISD::AND, DL, InVT, OneV, In);
8993 return DAG.getNode(X86ISD::TESTM, DL, VT, And, And);
8994 }
8995
8996 if ((VT == MVT::v4i32) && (InVT == MVT::v4i64)) {
Nadav Rotem3c22a442012-12-27 07:45:10 +00008997 // On AVX2, v4i64 -> v4i32 becomes VPERMD.
8998 if (Subtarget->hasInt256()) {
8999 static const int ShufMask[] = {0, 2, 4, 6, -1, -1, -1, -1};
9000 In = DAG.getNode(ISD::BITCAST, DL, MVT::v8i32, In);
9001 In = DAG.getVectorShuffle(MVT::v8i32, DL, In, DAG.getUNDEF(MVT::v8i32),
9002 ShufMask);
9003 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, In,
9004 DAG.getIntPtrConstant(0));
9005 }
9006
9007 // On AVX, v4i64 -> v4i32 becomes a sequence that uses PSHUFD and MOVLHPS.
9008 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
9009 DAG.getIntPtrConstant(0));
9010 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
9011 DAG.getIntPtrConstant(2));
9012
9013 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
9014 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
9015
9016 // The PSHUFD mask:
9017 static const int ShufMask1[] = {0, 2, 0, 0};
9018 SDValue Undef = DAG.getUNDEF(VT);
9019 OpLo = DAG.getVectorShuffle(VT, DL, OpLo, Undef, ShufMask1);
9020 OpHi = DAG.getVectorShuffle(VT, DL, OpHi, Undef, ShufMask1);
9021
9022 // The MOVLHPS mask:
9023 static const int ShufMask2[] = {0, 1, 4, 5};
9024 return DAG.getVectorShuffle(VT, DL, OpLo, OpHi, ShufMask2);
9025 }
9026
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00009027 if ((VT == MVT::v8i16) && (InVT == MVT::v8i32)) {
Nadav Rotem3c22a442012-12-27 07:45:10 +00009028 // On AVX2, v8i32 -> v8i16 becomed PSHUFB.
9029 if (Subtarget->hasInt256()) {
9030 In = DAG.getNode(ISD::BITCAST, DL, MVT::v32i8, In);
9031
9032 SmallVector<SDValue,32> pshufbMask;
9033 for (unsigned i = 0; i < 2; ++i) {
9034 pshufbMask.push_back(DAG.getConstant(0x0, MVT::i8));
9035 pshufbMask.push_back(DAG.getConstant(0x1, MVT::i8));
9036 pshufbMask.push_back(DAG.getConstant(0x4, MVT::i8));
9037 pshufbMask.push_back(DAG.getConstant(0x5, MVT::i8));
9038 pshufbMask.push_back(DAG.getConstant(0x8, MVT::i8));
9039 pshufbMask.push_back(DAG.getConstant(0x9, MVT::i8));
9040 pshufbMask.push_back(DAG.getConstant(0xc, MVT::i8));
9041 pshufbMask.push_back(DAG.getConstant(0xd, MVT::i8));
9042 for (unsigned j = 0; j < 8; ++j)
9043 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
9044 }
9045 SDValue BV = DAG.getNode(ISD::BUILD_VECTOR, DL, MVT::v32i8,
9046 &pshufbMask[0], 32);
9047 In = DAG.getNode(X86ISD::PSHUFB, DL, MVT::v32i8, In, BV);
9048 In = DAG.getNode(ISD::BITCAST, DL, MVT::v4i64, In);
9049
9050 static const int ShufMask[] = {0, 2, -1, -1};
9051 In = DAG.getVectorShuffle(MVT::v4i64, DL, In, DAG.getUNDEF(MVT::v4i64),
9052 &ShufMask[0]);
9053 In = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v2i64, In,
9054 DAG.getIntPtrConstant(0));
9055 return DAG.getNode(ISD::BITCAST, DL, VT, In);
9056 }
9057
9058 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
9059 DAG.getIntPtrConstant(0));
9060
9061 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, MVT::v4i32, In,
9062 DAG.getIntPtrConstant(4));
9063
9064 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpLo);
9065 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v16i8, OpHi);
9066
9067 // The PSHUFB mask:
9068 static const int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
9069 -1, -1, -1, -1, -1, -1, -1, -1};
9070
9071 SDValue Undef = DAG.getUNDEF(MVT::v16i8);
9072 OpLo = DAG.getVectorShuffle(MVT::v16i8, DL, OpLo, Undef, ShufMask1);
9073 OpHi = DAG.getVectorShuffle(MVT::v16i8, DL, OpHi, Undef, ShufMask1);
9074
9075 OpLo = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpLo);
9076 OpHi = DAG.getNode(ISD::BITCAST, DL, MVT::v4i32, OpHi);
9077
9078 // The MOVLHPS Mask:
9079 static const int ShufMask2[] = {0, 1, 4, 5};
9080 SDValue res = DAG.getVectorShuffle(MVT::v4i32, DL, OpLo, OpHi, ShufMask2);
9081 return DAG.getNode(ISD::BITCAST, DL, MVT::v8i16, res);
9082 }
9083
9084 // Handle truncation of V256 to V128 using shuffles.
Elena Demikhovsky4edfa222013-08-29 11:56:53 +00009085 if (!VT.is128BitVector() || !InVT.is256BitVector())
Michael Liaobedcbd42012-10-16 18:14:11 +00009086 return SDValue();
9087
Nadav Rotem3c22a442012-12-27 07:45:10 +00009088 assert(Subtarget->hasFp256() && "256-bit vector without AVX!");
Michael Liaobedcbd42012-10-16 18:14:11 +00009089
9090 unsigned NumElems = VT.getVectorNumElements();
9091 EVT NVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
9092 NumElems * 2);
9093
Michael Liaobedcbd42012-10-16 18:14:11 +00009094 SmallVector<int, 16> MaskVec(NumElems * 2, -1);
9095 // Prepare truncation shuffle mask
9096 for (unsigned i = 0; i != NumElems; ++i)
9097 MaskVec[i] = i * 2;
9098 SDValue V = DAG.getVectorShuffle(NVT, DL,
9099 DAG.getNode(ISD::BITCAST, DL, NVT, In),
9100 DAG.getUNDEF(NVT), &MaskVec[0]);
9101 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V,
9102 DAG.getIntPtrConstant(0));
9103}
9104
Dan Gohmand858e902010-04-17 15:26:15 +00009105SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
9106 SelectionDAG &DAG) const {
Craig Topper5a0910b2013-08-15 02:33:50 +00009107 MVT VT = Op.getSimpleValueType();
Craig Toppera080daf2013-01-20 21:50:27 +00009108 if (VT.isVector()) {
9109 if (VT == MVT::v8i16)
Andrew Trickac6d9be2013-05-25 02:42:55 +00009110 return DAG.getNode(ISD::TRUNCATE, SDLoc(Op), VT,
9111 DAG.getNode(ISD::FP_TO_SINT, SDLoc(Op),
Michael Liaobedcbd42012-10-16 18:14:11 +00009112 MVT::v8i32, Op.getOperand(0)));
Eli Friedman23ef1052009-06-06 03:57:58 +00009113 return SDValue();
Michael Liaobedcbd42012-10-16 18:14:11 +00009114 }
Eli Friedman23ef1052009-06-06 03:57:58 +00009115
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009116 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
9117 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00009118 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00009119 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
9120 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00009121
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00009122 if (StackSlot.getNode())
9123 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00009124 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00009125 FIST, StackSlot, MachinePointerInfo(),
9126 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00009127
9128 // The node is the result.
9129 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00009130}
9131
Dan Gohmand858e902010-04-17 15:26:15 +00009132SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
9133 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009134 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
9135 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00009136 SDValue FIST = Vals.first, StackSlot = Vals.second;
9137 assert(FIST.getNode() && "Unexpected failure");
9138
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009139 if (StackSlot.getNode())
9140 // Load the result.
Andrew Trickac6d9be2013-05-25 02:42:55 +00009141 return DAG.getLoad(Op.getValueType(), SDLoc(Op),
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00009142 FIST, StackSlot, MachinePointerInfo(),
9143 false, false, false, 0);
Craig Topper69947b92012-04-23 06:57:04 +00009144
9145 // The node is the result.
9146 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00009147}
9148
Craig Topperb84b4232013-01-21 06:13:28 +00009149static SDValue LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009150 SDLoc DL(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009151 MVT VT = Op.getSimpleValueType();
Michael Liao9d796db2012-10-10 16:32:15 +00009152 SDValue In = Op.getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +00009153 MVT SVT = In.getSimpleValueType();
Michael Liao9d796db2012-10-10 16:32:15 +00009154
9155 assert(SVT == MVT::v2f32 && "Only customize MVT::v2f32 type legalization!");
9156
9157 return DAG.getNode(X86ISD::VFPEXT, DL, VT,
9158 DAG.getNode(ISD::CONCAT_VECTORS, DL, MVT::v4f32,
9159 In, DAG.getUNDEF(SVT)));
9160}
9161
Craig Topper43620672012-09-08 07:31:51 +00009162SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009163 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009164 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009165 MVT VT = Op.getSimpleValueType();
Craig Toppera080daf2013-01-20 21:50:27 +00009166 MVT EltVT = VT;
Craig Topper43620672012-09-08 07:31:51 +00009167 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9168 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009169 EltVT = VT.getVectorElementType();
Craig Topper43620672012-09-08 07:31:51 +00009170 NumElts = VT.getVectorNumElements();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009171 }
Craig Topper43620672012-09-08 07:31:51 +00009172 Constant *C;
9173 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009174 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9175 APInt(64, ~(1ULL << 63))));
Craig Topper43620672012-09-08 07:31:51 +00009176 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009177 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9178 APInt(32, ~(1U << 31))));
Craig Topper43620672012-09-08 07:31:51 +00009179 C = ConstantVector::getSplat(NumElts, C);
9180 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9181 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009182 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009183 MachinePointerInfo::getConstantPool(),
Craig Topper43620672012-09-08 07:31:51 +00009184 false, false, false, Alignment);
9185 if (VT.isVector()) {
9186 MVT ANDVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9187 return DAG.getNode(ISD::BITCAST, dl, VT,
9188 DAG.getNode(ISD::AND, dl, ANDVT,
9189 DAG.getNode(ISD::BITCAST, dl, ANDVT,
9190 Op.getOperand(0)),
9191 DAG.getNode(ISD::BITCAST, dl, ANDVT, Mask)));
9192 }
Dale Johannesenace16102009-02-03 19:33:06 +00009193 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009194}
9195
Dan Gohmand858e902010-04-17 15:26:15 +00009196SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009197 LLVMContext *Context = DAG.getContext();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009198 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009199 MVT VT = Op.getSimpleValueType();
Craig Toppera080daf2013-01-20 21:50:27 +00009200 MVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00009201 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
9202 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00009203 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00009204 NumElts = VT.getVectorNumElements();
9205 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00009206 Constant *C;
9207 if (EltVT == MVT::f64)
Tim Northover0a29cb02013-01-22 09:46:31 +00009208 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEdouble,
9209 APInt(64, 1ULL << 63)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009210 else
Tim Northover0a29cb02013-01-22 09:46:31 +00009211 C = ConstantFP::get(*Context, APFloat(APFloat::IEEEsingle,
9212 APInt(32, 1U << 31)));
Chris Lattner4ca829e2012-01-25 06:02:56 +00009213 C = ConstantVector::getSplat(NumElts, C);
Craig Toppercacd9d62012-09-08 07:46:05 +00009214 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy());
9215 unsigned Alignment = cast<ConstantPoolSDNode>(CPIdx)->getAlignment();
Dale Johannesenace16102009-02-03 19:33:06 +00009216 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009217 MachinePointerInfo::getConstantPool(),
Craig Toppercacd9d62012-09-08 07:46:05 +00009218 false, false, false, Alignment);
Duncan Sands83ec4b62008-06-06 12:08:01 +00009219 if (VT.isVector()) {
Elena Demikhovsky1567abe2013-08-27 08:39:25 +00009220 MVT XORVT = MVT::getVectorVT(MVT::i64, VT.getSizeInBits()/64);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009221 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00009222 DAG.getNode(ISD::XOR, dl, XORVT,
Craig Topper69947b92012-04-23 06:57:04 +00009223 DAG.getNode(ISD::BITCAST, dl, XORVT,
9224 Op.getOperand(0)),
9225 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00009226 }
Craig Topper69947b92012-04-23 06:57:04 +00009227
9228 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00009229}
9230
Dan Gohmand858e902010-04-17 15:26:15 +00009231SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00009232 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00009233 SDValue Op0 = Op.getOperand(0);
9234 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009235 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009236 MVT VT = Op.getSimpleValueType();
9237 MVT SrcVT = Op1.getSimpleValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00009238
9239 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009240 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009241 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009242 SrcVT = VT;
9243 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009244 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009245 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00009246 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009247 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00009248 }
9249
9250 // At this point the operands and the result should have the same
9251 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00009252
Evan Cheng68c47cb2007-01-05 07:55:56 +00009253 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00009254 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00009255 if (SrcVT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009256 const fltSemantics &Sem = APFloat::IEEEdouble;
9257 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 1ULL << 63))));
9258 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009259 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009260 const fltSemantics &Sem = APFloat::IEEEsingle;
9261 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 1U << 31))));
9262 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9263 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9264 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009265 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009266 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009267 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009268 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009269 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009270 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009271 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009272
9273 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00009274 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009275 // Op0 is MVT::f32, Op1 is MVT::f64.
9276 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
9277 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
9278 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009279 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00009280 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00009281 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00009282 }
9283
Evan Cheng73d6cf12007-01-05 21:37:56 +00009284 // Clear first operand sign bit.
9285 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00009286 if (VT == MVT::f64) {
Tim Northover0a29cb02013-01-22 09:46:31 +00009287 const fltSemantics &Sem = APFloat::IEEEdouble;
9288 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9289 APInt(64, ~(1ULL << 63)))));
9290 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009291 } else {
Tim Northover0a29cb02013-01-22 09:46:31 +00009292 const fltSemantics &Sem = APFloat::IEEEsingle;
9293 CV.push_back(ConstantFP::get(*Context, APFloat(Sem,
9294 APInt(32, ~(1U << 31)))));
9295 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9296 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
9297 CV.push_back(ConstantFP::get(*Context, APFloat(Sem, APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00009298 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00009299 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00009300 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009301 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00009302 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009303 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00009304 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00009305
9306 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00009307 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00009308}
9309
Craig Topper55b24052012-09-11 06:15:32 +00009310static SDValue LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) {
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009311 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00009312 SDLoc dl(Op);
Craig Topper5a0910b2013-08-15 02:33:50 +00009313 MVT VT = Op.getSimpleValueType();
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00009314
9315 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
9316 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
9317 DAG.getConstant(1, VT));
9318 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
9319}
9320
Michael Liaof966e4e2012-09-13 20:24:54 +00009321// LowerVectorAllZeroTest - Check whether an OR'd tree is PTEST-able.
9322//
Craig Topper158ec072013-08-14 07:34:43 +00009323static SDValue LowerVectorAllZeroTest(SDValue Op, const X86Subtarget *Subtarget,
9324 SelectionDAG &DAG) {
Michael Liaof966e4e2012-09-13 20:24:54 +00009325 assert(Op.getOpcode() == ISD::OR && "Only check OR'd tree.");
9326
9327 if (!Subtarget->hasSSE41())
9328 return SDValue();
9329
9330 if (!Op->hasOneUse())
9331 return SDValue();
9332
9333 SDNode *N = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009334 SDLoc DL(N);
Michael Liaof966e4e2012-09-13 20:24:54 +00009335
9336 SmallVector<SDValue, 8> Opnds;
9337 DenseMap<SDValue, unsigned> VecInMap;
9338 EVT VT = MVT::Other;
9339
9340 // Recognize a special case where a vector is casted into wide integer to
9341 // test all 0s.
9342 Opnds.push_back(N->getOperand(0));
9343 Opnds.push_back(N->getOperand(1));
9344
9345 for (unsigned Slot = 0, e = Opnds.size(); Slot < e; ++Slot) {
Craig Topper365ef0b2013-07-03 15:07:05 +00009346 SmallVectorImpl<SDValue>::const_iterator I = Opnds.begin() + Slot;
Michael Liaof966e4e2012-09-13 20:24:54 +00009347 // BFS traverse all OR'd operands.
9348 if (I->getOpcode() == ISD::OR) {
9349 Opnds.push_back(I->getOperand(0));
9350 Opnds.push_back(I->getOperand(1));
9351 // Re-evaluate the number of nodes to be traversed.
9352 e += 2; // 2 more nodes (LHS and RHS) are pushed.
9353 continue;
9354 }
9355
9356 // Quit if a non-EXTRACT_VECTOR_ELT
9357 if (I->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
9358 return SDValue();
9359
9360 // Quit if without a constant index.
9361 SDValue Idx = I->getOperand(1);
9362 if (!isa<ConstantSDNode>(Idx))
9363 return SDValue();
9364
9365 SDValue ExtractedFromVec = I->getOperand(0);
9366 DenseMap<SDValue, unsigned>::iterator M = VecInMap.find(ExtractedFromVec);
9367 if (M == VecInMap.end()) {
9368 VT = ExtractedFromVec.getValueType();
9369 // Quit if not 128/256-bit vector.
9370 if (!VT.is128BitVector() && !VT.is256BitVector())
9371 return SDValue();
9372 // Quit if not the same type.
9373 if (VecInMap.begin() != VecInMap.end() &&
9374 VT != VecInMap.begin()->first.getValueType())
9375 return SDValue();
9376 M = VecInMap.insert(std::make_pair(ExtractedFromVec, 0)).first;
9377 }
9378 M->second |= 1U << cast<ConstantSDNode>(Idx)->getZExtValue();
9379 }
9380
9381 assert((VT.is128BitVector() || VT.is256BitVector()) &&
Michael Liao9aba7ea2012-09-13 20:30:16 +00009382 "Not extracted from 128-/256-bit vector.");
Michael Liaof966e4e2012-09-13 20:24:54 +00009383
9384 unsigned FullMask = (1U << VT.getVectorNumElements()) - 1U;
9385 SmallVector<SDValue, 8> VecIns;
9386
9387 for (DenseMap<SDValue, unsigned>::const_iterator
9388 I = VecInMap.begin(), E = VecInMap.end(); I != E; ++I) {
9389 // Quit if not all elements are used.
9390 if (I->second != FullMask)
9391 return SDValue();
9392 VecIns.push_back(I->first);
9393 }
9394
9395 EVT TestVT = VT.is128BitVector() ? MVT::v2i64 : MVT::v4i64;
9396
9397 // Cast all vectors into TestVT for PTEST.
9398 for (unsigned i = 0, e = VecIns.size(); i < e; ++i)
9399 VecIns[i] = DAG.getNode(ISD::BITCAST, DL, TestVT, VecIns[i]);
9400
9401 // If more than one full vectors are evaluated, OR them first before PTEST.
9402 for (unsigned Slot = 0, e = VecIns.size(); e - Slot > 1; Slot += 2, e += 1) {
9403 // Each iteration will OR 2 nodes and append the result until there is only
9404 // 1 node left, i.e. the final OR'd value of all vectors.
9405 SDValue LHS = VecIns[Slot];
9406 SDValue RHS = VecIns[Slot + 1];
9407 VecIns.push_back(DAG.getNode(ISD::OR, DL, TestVT, LHS, RHS));
9408 }
9409
9410 return DAG.getNode(X86ISD::PTEST, DL, MVT::i32,
9411 VecIns.back(), VecIns.back());
9412}
9413
Dan Gohman076aee32009-03-04 19:44:21 +00009414/// Emit nodes that will be selected as "test Op0,Op0", or something
9415/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009416SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009417 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00009418 SDLoc dl(Op);
Dan Gohman076aee32009-03-04 19:44:21 +00009419
Dan Gohman31125812009-03-07 01:58:32 +00009420 // CF and OF aren't always set the way we want. Determine which
9421 // of these we need.
9422 bool NeedCF = false;
9423 bool NeedOF = false;
9424 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009425 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00009426 case X86::COND_A: case X86::COND_AE:
9427 case X86::COND_B: case X86::COND_BE:
9428 NeedCF = true;
9429 break;
9430 case X86::COND_G: case X86::COND_GE:
9431 case X86::COND_L: case X86::COND_LE:
9432 case X86::COND_O: case X86::COND_NO:
9433 NeedOF = true;
9434 break;
Dan Gohman31125812009-03-07 01:58:32 +00009435 }
9436
Dan Gohman076aee32009-03-04 19:44:21 +00009437 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00009438 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
9439 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009440 if (Op.getResNo() != 0 || NeedOF || NeedCF)
9441 // Emit a CMP with 0, which is the TEST pattern.
9442 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9443 DAG.getConstant(0, Op.getValueType()));
9444
9445 unsigned Opcode = 0;
9446 unsigned NumOperands = 0;
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009447
9448 // Truncate operations may prevent the merge of the SETCC instruction
Robert Wilhelmf80a63f2013-09-28 11:46:15 +00009449 // and the arithmetic instruction before it. Attempt to truncate the operands
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009450 // of the arithmetic instruction and use a reduced bit-width instruction.
9451 bool NeedTruncation = false;
9452 SDValue ArithOp = Op;
9453 if (Op->getOpcode() == ISD::TRUNCATE && Op->hasOneUse()) {
9454 SDValue Arith = Op->getOperand(0);
9455 // Both the trunc and the arithmetic op need to have one user each.
9456 if (Arith->hasOneUse())
9457 switch (Arith.getOpcode()) {
9458 default: break;
9459 case ISD::ADD:
9460 case ISD::SUB:
9461 case ISD::AND:
9462 case ISD::OR:
9463 case ISD::XOR: {
9464 NeedTruncation = true;
9465 ArithOp = Arith;
9466 }
9467 }
9468 }
9469
9470 // NOTICE: In the code below we use ArithOp to hold the arithmetic operation
9471 // which may be the result of a CAST. We use the variable 'Op', which is the
9472 // non-casted variable when we check for possible users.
9473 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009474 case ISD::ADD:
9475 // Due to an isel shortcoming, be conservative if this add is likely to be
9476 // selected as part of a load-modify-store instruction. When the root node
9477 // in a match is a store, isel doesn't know how to remap non-chain non-flag
9478 // uses of other nodes in the match, such as the ADD in this case. This
9479 // leads to the ADD being left around and reselected, with the result being
9480 // two adds in the output. Alas, even if none our users are stores, that
9481 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
9482 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
9483 // climbing the DAG back to the root, and it doesn't seem to be worth the
9484 // effort.
9485 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00009486 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9487 if (UI->getOpcode() != ISD::CopyToReg &&
9488 UI->getOpcode() != ISD::SETCC &&
9489 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009490 goto default_case;
9491
9492 if (ConstantSDNode *C =
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009493 dyn_cast<ConstantSDNode>(ArithOp.getNode()->getOperand(1))) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009494 // An add of one will be selected as an INC.
9495 if (C->getAPIntValue() == 1) {
9496 Opcode = X86ISD::INC;
9497 NumOperands = 1;
9498 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00009499 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009500
9501 // An add of negative one (subtract of one) will be selected as a DEC.
9502 if (C->getAPIntValue().isAllOnesValue()) {
9503 Opcode = X86ISD::DEC;
9504 NumOperands = 1;
9505 break;
9506 }
Dan Gohman076aee32009-03-04 19:44:21 +00009507 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009508
9509 // Otherwise use a regular EFLAGS-setting add.
9510 Opcode = X86ISD::ADD;
9511 NumOperands = 2;
9512 break;
9513 case ISD::AND: {
9514 // If the primary and result isn't used, don't bother using X86ISD::AND,
9515 // because a TEST instruction will be better.
9516 bool NonFlagUse = false;
9517 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9518 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
9519 SDNode *User = *UI;
9520 unsigned UOpNo = UI.getOperandNo();
9521 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
9522 // Look pass truncate.
9523 UOpNo = User->use_begin().getOperandNo();
9524 User = *User->use_begin();
9525 }
9526
9527 if (User->getOpcode() != ISD::BRCOND &&
9528 User->getOpcode() != ISD::SETCC &&
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009529 !(User->getOpcode() == ISD::SELECT && UOpNo == 0)) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009530 NonFlagUse = true;
9531 break;
9532 }
Dan Gohman076aee32009-03-04 19:44:21 +00009533 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009534
9535 if (!NonFlagUse)
9536 break;
9537 }
9538 // FALL THROUGH
9539 case ISD::SUB:
9540 case ISD::OR:
9541 case ISD::XOR:
9542 // Due to the ISEL shortcoming noted above, be conservative if this op is
9543 // likely to be selected as part of a load-modify-store instruction.
9544 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
9545 UE = Op.getNode()->use_end(); UI != UE; ++UI)
9546 if (UI->getOpcode() == ISD::STORE)
9547 goto default_case;
9548
9549 // Otherwise use a regular EFLAGS-setting instruction.
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009550 switch (ArithOp.getOpcode()) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009551 default: llvm_unreachable("unexpected operator!");
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009552 case ISD::SUB: Opcode = X86ISD::SUB; break;
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009553 case ISD::XOR: Opcode = X86ISD::XOR; break;
9554 case ISD::AND: Opcode = X86ISD::AND; break;
Michael Liaof966e4e2012-09-13 20:24:54 +00009555 case ISD::OR: {
9556 if (!NeedTruncation && (X86CC == X86::COND_E || X86CC == X86::COND_NE)) {
Craig Topper158ec072013-08-14 07:34:43 +00009557 SDValue EFLAGS = LowerVectorAllZeroTest(Op, Subtarget, DAG);
Michael Liaof966e4e2012-09-13 20:24:54 +00009558 if (EFLAGS.getNode())
9559 return EFLAGS;
9560 }
9561 Opcode = X86ISD::OR;
9562 break;
9563 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009564 }
9565
9566 NumOperands = 2;
9567 break;
9568 case X86ISD::ADD:
9569 case X86ISD::SUB:
9570 case X86ISD::INC:
9571 case X86ISD::DEC:
9572 case X86ISD::OR:
9573 case X86ISD::XOR:
9574 case X86ISD::AND:
9575 return SDValue(Op.getNode(), 1);
9576 default:
9577 default_case:
9578 break;
Dan Gohman076aee32009-03-04 19:44:21 +00009579 }
9580
Nadav Rotemb9d6b842012-08-18 17:53:03 +00009581 // If we found that truncation is beneficial, perform the truncation and
9582 // update 'Op'.
9583 if (NeedTruncation) {
9584 EVT VT = Op.getValueType();
9585 SDValue WideVal = Op->getOperand(0);
9586 EVT WideVT = WideVal.getValueType();
9587 unsigned ConvertedOp = 0;
9588 // Use a target machine opcode to prevent further DAGCombine
9589 // optimizations that may separate the arithmetic operations
9590 // from the setcc node.
9591 switch (WideVal.getOpcode()) {
9592 default: break;
9593 case ISD::ADD: ConvertedOp = X86ISD::ADD; break;
9594 case ISD::SUB: ConvertedOp = X86ISD::SUB; break;
9595 case ISD::AND: ConvertedOp = X86ISD::AND; break;
9596 case ISD::OR: ConvertedOp = X86ISD::OR; break;
9597 case ISD::XOR: ConvertedOp = X86ISD::XOR; break;
9598 }
9599
9600 if (ConvertedOp) {
9601 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
9602 if (TLI.isOperationLegal(WideVal.getOpcode(), WideVT)) {
9603 SDValue V0 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(0));
9604 SDValue V1 = DAG.getNode(ISD::TRUNCATE, dl, VT, WideVal.getOperand(1));
9605 Op = DAG.getNode(ConvertedOp, dl, VT, V0, V1);
9606 }
9607 }
9608 }
9609
Bill Wendlingc25ccf82010-06-28 21:08:32 +00009610 if (Opcode == 0)
9611 // Emit a CMP with 0, which is the TEST pattern.
9612 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
9613 DAG.getConstant(0, Op.getValueType()));
9614
9615 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
9616 SmallVector<SDValue, 4> Ops;
9617 for (unsigned i = 0; i != NumOperands; ++i)
9618 Ops.push_back(Op.getOperand(i));
9619
9620 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
9621 DAG.ReplaceAllUsesWith(Op, New);
9622 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00009623}
9624
9625/// Emit nodes that will be selected as "cmp Op0,Op1", or something
9626/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00009627SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00009628 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00009629 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
9630 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00009631 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00009632
Andrew Trickac6d9be2013-05-25 02:42:55 +00009633 SDLoc dl(Op0);
Manman Ren39ad5682012-08-08 00:51:41 +00009634 if ((Op0.getValueType() == MVT::i8 || Op0.getValueType() == MVT::i16 ||
9635 Op0.getValueType() == MVT::i32 || Op0.getValueType() == MVT::i64)) {
9636 // Use SUB instead of CMP to enable CSE between SUB and CMP.
9637 SDVTList VTs = DAG.getVTList(Op0.getValueType(), MVT::i32);
9638 SDValue Sub = DAG.getNode(X86ISD::SUB, dl, VTs,
9639 Op0, Op1);
9640 return SDValue(Sub.getNode(), 1);
9641 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009642 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00009643}
9644
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009645/// Convert a comparison if required by the subtarget.
9646SDValue X86TargetLowering::ConvertCmpIfNecessary(SDValue Cmp,
9647 SelectionDAG &DAG) const {
9648 // If the subtarget does not support the FUCOMI instruction, floating-point
9649 // comparisons have to be converted.
9650 if (Subtarget->hasCMov() ||
9651 Cmp.getOpcode() != X86ISD::CMP ||
9652 !Cmp.getOperand(0).getValueType().isFloatingPoint() ||
9653 !Cmp.getOperand(1).getValueType().isFloatingPoint())
9654 return Cmp;
9655
9656 // The instruction selector will select an FUCOM instruction instead of
9657 // FUCOMI, which writes the comparison result to FPSW instead of EFLAGS. Hence
9658 // build an SDNode sequence that transfers the result from FPSW into EFLAGS:
9659 // (X86sahf (trunc (srl (X86fp_stsw (trunc (X86cmp ...)), 8))))
Andrew Trickac6d9be2013-05-25 02:42:55 +00009660 SDLoc dl(Cmp);
Benjamin Kramer17c836c2012-04-27 12:07:43 +00009661 SDValue TruncFPSW = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, Cmp);
9662 SDValue FNStSW = DAG.getNode(X86ISD::FNSTSW16r, dl, MVT::i16, TruncFPSW);
9663 SDValue Srl = DAG.getNode(ISD::SRL, dl, MVT::i16, FNStSW,
9664 DAG.getConstant(8, MVT::i8));
9665 SDValue TruncSrl = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Srl);
9666 return DAG.getNode(X86ISD::SAHF, dl, MVT::i32, TruncSrl);
9667}
9668
Evan Cheng4e544802012-12-05 00:10:38 +00009669static bool isAllOnes(SDValue V) {
9670 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
9671 return C && C->isAllOnesValue();
9672}
9673
Evan Chengd40d03e2010-01-06 19:38:29 +00009674/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
9675/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00009676SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
Andrew Trickac6d9be2013-05-25 02:42:55 +00009677 SDLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009678 SDValue Op0 = And.getOperand(0);
9679 SDValue Op1 = And.getOperand(1);
9680 if (Op0.getOpcode() == ISD::TRUNCATE)
9681 Op0 = Op0.getOperand(0);
9682 if (Op1.getOpcode() == ISD::TRUNCATE)
9683 Op1 = Op1.getOperand(0);
9684
Evan Chengd40d03e2010-01-06 19:38:29 +00009685 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009686 if (Op1.getOpcode() == ISD::SHL)
9687 std::swap(Op0, Op1);
9688 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00009689 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
9690 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009691 // If we looked past a truncate, check that it's only truncating away
9692 // known zeros.
9693 unsigned BitWidth = Op0.getValueSizeInBits();
9694 unsigned AndBitWidth = And.getValueSizeInBits();
9695 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00009696 APInt Zeros, Ones;
9697 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00009698 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
9699 return SDValue();
9700 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009701 LHS = Op1;
9702 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00009703 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00009704 } else if (Op1.getOpcode() == ISD::Constant) {
9705 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00009706 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00009707 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00009708
9709 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00009710 LHS = AndLHS.getOperand(0);
9711 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009712 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00009713
9714 // Use BT if the immediate can't be encoded in a TEST instruction.
9715 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
9716 LHS = AndLHS;
9717 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
9718 }
Evan Chengd40d03e2010-01-06 19:38:29 +00009719 }
Evan Cheng0488db92007-09-25 01:57:46 +00009720
Evan Chengd40d03e2010-01-06 19:38:29 +00009721 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00009722 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00009723 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00009724 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00009725 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009726 // Also promote i16 to i32 for performance / code size reason.
9727 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00009728 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00009729 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00009730
Evan Chengd40d03e2010-01-06 19:38:29 +00009731 // If the operand types disagree, extend the shift amount to match. Since
9732 // BT ignores high bits (like shifts) we can use anyextend.
9733 if (LHS.getValueType() != RHS.getValueType())
9734 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009735
Evan Chengd40d03e2010-01-06 19:38:29 +00009736 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Evan Cheng4e544802012-12-05 00:10:38 +00009737 X86::CondCode Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Evan Chengd40d03e2010-01-06 19:38:29 +00009738 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9739 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00009740 }
9741
Evan Cheng54de3ea2010-01-05 06:52:31 +00009742 return SDValue();
9743}
9744
Benjamin Kramer75311b72013-08-04 12:05:16 +00009745/// \brief - Turns an ISD::CondCode into a value suitable for SSE floating point
9746/// mask CMPs.
9747static int translateX86FSETCC(ISD::CondCode SetCCOpcode, SDValue &Op0,
9748 SDValue &Op1) {
9749 unsigned SSECC;
9750 bool Swap = false;
9751
9752 // SSE Condition code mapping:
9753 // 0 - EQ
9754 // 1 - LT
9755 // 2 - LE
9756 // 3 - UNORD
9757 // 4 - NEQ
9758 // 5 - NLT
9759 // 6 - NLE
9760 // 7 - ORD
9761 switch (SetCCOpcode) {
9762 default: llvm_unreachable("Unexpected SETCC condition");
9763 case ISD::SETOEQ:
9764 case ISD::SETEQ: SSECC = 0; break;
9765 case ISD::SETOGT:
9766 case ISD::SETGT: Swap = true; // Fallthrough
9767 case ISD::SETLT:
9768 case ISD::SETOLT: SSECC = 1; break;
9769 case ISD::SETOGE:
9770 case ISD::SETGE: Swap = true; // Fallthrough
9771 case ISD::SETLE:
9772 case ISD::SETOLE: SSECC = 2; break;
9773 case ISD::SETUO: SSECC = 3; break;
9774 case ISD::SETUNE:
9775 case ISD::SETNE: SSECC = 4; break;
9776 case ISD::SETULE: Swap = true; // Fallthrough
9777 case ISD::SETUGE: SSECC = 5; break;
9778 case ISD::SETULT: Swap = true; // Fallthrough
9779 case ISD::SETUGT: SSECC = 6; break;
9780 case ISD::SETO: SSECC = 7; break;
9781 case ISD::SETUEQ:
9782 case ISD::SETONE: SSECC = 8; break;
9783 }
9784 if (Swap)
9785 std::swap(Op0, Op1);
9786
9787 return SSECC;
9788}
9789
Craig Topper89af15e2011-09-18 08:03:58 +00009790// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009791// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00009792static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +00009793 MVT VT = Op.getSimpleValueType();
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009794
Craig Topper7a9a28b2012-08-12 02:23:29 +00009795 assert(VT.is256BitVector() && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009796 "Unsupported value type for operation");
9797
Craig Topper66ddd152012-04-27 22:54:43 +00009798 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009799 SDLoc dl(Op);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009800 SDValue CC = Op.getOperand(2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009801
9802 // Extract the LHS vectors
9803 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +00009804 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
9805 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009806
9807 // Extract the RHS vectors
9808 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +00009809 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
9810 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009811
9812 // Issue the operation on the smaller types and concatenate the result back
Craig Topper26827f32013-01-20 09:02:22 +00009813 MVT EltVT = VT.getVectorElementType();
9814 MVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009815 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
9816 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
9817 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
9818}
9819
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009820static SDValue LowerIntVSETCC_AVX512(SDValue Op, SelectionDAG &DAG) {
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009821 SDValue Op0 = Op.getOperand(0);
9822 SDValue Op1 = Op.getOperand(1);
9823 SDValue CC = Op.getOperand(2);
Craig Topper5a0910b2013-08-15 02:33:50 +00009824 MVT VT = Op.getSimpleValueType();
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009825
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009826 assert(Op0.getValueType().getVectorElementType().getSizeInBits() >= 32 &&
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009827 Op.getValueType().getScalarType() == MVT::i1 &&
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009828 "Cannot set masked compare for this operation");
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009829
9830 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
9831 SDLoc dl(Op);
9832
9833 bool Unsigned = false;
9834 unsigned SSECC;
9835 switch (SetCCOpcode) {
9836 default: llvm_unreachable("Unexpected SETCC condition");
9837 case ISD::SETNE: SSECC = 4; break;
9838 case ISD::SETEQ: SSECC = 0; break;
9839 case ISD::SETUGT: Unsigned = true;
9840 case ISD::SETGT: SSECC = 6; break; // NLE
9841 case ISD::SETULT: Unsigned = true;
9842 case ISD::SETLT: SSECC = 1; break;
9843 case ISD::SETUGE: Unsigned = true;
9844 case ISD::SETGE: SSECC = 5; break; // NLT
9845 case ISD::SETULE: Unsigned = true;
9846 case ISD::SETLE: SSECC = 2; break;
9847 }
9848 unsigned Opc = Unsigned ? X86ISD::CMPMU: X86ISD::CMPM;
9849 return DAG.getNode(Opc, dl, VT, Op0, Op1,
9850 DAG.getConstant(SSECC, MVT::i8));
9851
9852}
9853
Craig Topper26827f32013-01-20 09:02:22 +00009854static SDValue LowerVSETCC(SDValue Op, const X86Subtarget *Subtarget,
9855 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00009856 SDValue Op0 = Op.getOperand(0);
9857 SDValue Op1 = Op.getOperand(1);
9858 SDValue CC = Op.getOperand(2);
Craig Topper5a0910b2013-08-15 02:33:50 +00009859 MVT VT = Op.getSimpleValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00009860 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
Craig Topper5a0910b2013-08-15 02:33:50 +00009861 bool isFP = Op.getOperand(1).getSimpleValueType().isFloatingPoint();
Andrew Trickac6d9be2013-05-25 02:42:55 +00009862 SDLoc dl(Op);
Nate Begeman30a0de92008-07-17 16:51:19 +00009863
9864 if (isFP) {
Craig Topper523908d2012-08-13 02:34:03 +00009865#ifndef NDEBUG
Craig Topper5a0910b2013-08-15 02:33:50 +00009866 MVT EltVT = Op0.getSimpleValueType().getVectorElementType();
Craig Topper523908d2012-08-13 02:34:03 +00009867 assert(EltVT == MVT::f32 || EltVT == MVT::f64);
9868#endif
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009869
Benjamin Kramer75311b72013-08-04 12:05:16 +00009870 unsigned SSECC = translateX86FSETCC(SetCCOpcode, Op0, Op1);
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009871 unsigned Opc = X86ISD::CMPP;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009872 if (Subtarget->hasAVX512() && VT.getVectorElementType() == MVT::i1) {
Evgeniy Stepanov4c857222013-08-13 14:04:20 +00009873 assert(VT.getVectorNumElements() <= 16);
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009874 Opc = X86ISD::CMPM;
9875 }
Nate Begemanfb8ead02008-07-25 19:05:58 +00009876 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00009877 if (SSECC == 8) {
Craig Topper523908d2012-08-13 02:34:03 +00009878 unsigned CC0, CC1;
9879 unsigned CombineOpc;
Nate Begemanfb8ead02008-07-25 19:05:58 +00009880 if (SetCCOpcode == ISD::SETUEQ) {
Craig Topper523908d2012-08-13 02:34:03 +00009881 CC0 = 3; CC1 = 0; CombineOpc = ISD::OR;
9882 } else {
9883 assert(SetCCOpcode == ISD::SETONE);
9884 CC0 = 7; CC1 = 4; CombineOpc = ISD::AND;
Craig Topper69947b92012-04-23 06:57:04 +00009885 }
Craig Topper523908d2012-08-13 02:34:03 +00009886
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009887 SDValue Cmp0 = DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper523908d2012-08-13 02:34:03 +00009888 DAG.getConstant(CC0, MVT::i8));
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009889 SDValue Cmp1 = DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper523908d2012-08-13 02:34:03 +00009890 DAG.getConstant(CC1, MVT::i8));
9891 return DAG.getNode(CombineOpc, dl, VT, Cmp0, Cmp1);
Nate Begeman30a0de92008-07-17 16:51:19 +00009892 }
9893 // Handle all other FP comparisons here.
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009894 return DAG.getNode(Opc, dl, VT, Op0, Op1,
Craig Topper1906d322012-01-22 23:36:02 +00009895 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00009896 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009897
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00009898 // Break 256-bit integer vector compare into smaller ones.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +00009899 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper89af15e2011-09-18 08:03:58 +00009900 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00009901
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009902 bool MaskResult = (VT.getVectorElementType() == MVT::i1);
9903 EVT OpVT = Op1.getValueType();
9904 if (Subtarget->hasAVX512()) {
9905 if (Op1.getValueType().is512BitVector() ||
9906 (MaskResult && OpVT.getVectorElementType().getSizeInBits() >= 32))
9907 return LowerIntVSETCC_AVX512(Op, DAG);
9908
9909 // In AVX-512 architecture setcc returns mask with i1 elements,
9910 // But there is no compare instruction for i8 and i16 elements.
9911 // We are not talking about 512-bit operands in this case, these
9912 // types are illegal.
9913 if (MaskResult &&
9914 (OpVT.getVectorElementType().getSizeInBits() < 32 &&
9915 OpVT.getVectorElementType().getSizeInBits() >= 8))
9916 return DAG.getNode(ISD::TRUNCATE, dl, VT,
9917 DAG.getNode(ISD::SETCC, dl, OpVT, Op0, Op1, CC));
9918 }
9919
Nate Begeman30a0de92008-07-17 16:51:19 +00009920 // We are handling one of the integer comparisons here. Since SSE only has
9921 // GT and EQ comparisons for integer, swapping operands and multiple
9922 // operations may be required for some comparisons.
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009923 unsigned Opc;
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009924 bool Swap = false, Invert = false, FlipSigns = false, MinMax = false;
9925
Nate Begeman30a0de92008-07-17 16:51:19 +00009926 switch (SetCCOpcode) {
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009927 default: llvm_unreachable("Unexpected SETCC condition");
Nate Begeman30a0de92008-07-17 16:51:19 +00009928 case ISD::SETNE: Invert = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009929 case ISD::SETEQ: Opc = MaskResult? X86ISD::PCMPEQM: X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009930 case ISD::SETLT: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009931 case ISD::SETGT: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009932 case ISD::SETGE: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009933 case ISD::SETLE: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9934 Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009935 case ISD::SETULT: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009936 case ISD::SETUGT: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9937 FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009938 case ISD::SETUGE: Swap = true;
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +00009939 case ISD::SETULE: Opc = MaskResult? X86ISD::PCMPGTM: X86ISD::PCMPGT;
9940 FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00009941 }
Juergen Ributzkab95e0f62013-07-16 18:20:45 +00009942
9943 // Special case: Use min/max operations for SETULE/SETUGE
9944 MVT VET = VT.getVectorElementType();
9945 bool hasMinMax =
9946 (Subtarget->hasSSE41() && (VET >= MVT::i8 && VET <= MVT::i32))
9947 || (Subtarget->hasSSE2() && (VET == MVT::i8));
9948
9949 if (hasMinMax) {
9950 switch (SetCCOpcode) {
9951 default: break;
9952 case ISD::SETULE: Opc = X86ISD::UMIN; MinMax = true; break;
9953 case ISD::SETUGE: Opc = X86ISD::UMAX; MinMax = true; break;
9954 }
9955
9956 if (MinMax) { Swap = false; Invert = false; FlipSigns = false; }
9957 }
9958
Nate Begeman30a0de92008-07-17 16:51:19 +00009959 if (Swap)
9960 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00009961
Eli Friedman7d3e2b72011-09-28 21:00:25 +00009962 // Check that the operation in question is available (most are plain SSE2,
9963 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper2f1b2ec2012-08-13 03:42:38 +00009964 if (VT == MVT::v2i64) {
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009965 if (Opc == X86ISD::PCMPGT && !Subtarget->hasSSE42()) {
9966 assert(Subtarget->hasSSE2() && "Don't know how to lower!");
9967
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009968 // First cast everything to the right type.
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009969 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
9970 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
9971
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009972 // Since SSE has no unsigned integer comparisons, we need to flip the sign
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009973 // bits of the inputs before performing those operations. The lower
9974 // compare is always unsigned.
9975 SDValue SB;
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009976 if (FlipSigns) {
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009977 SB = DAG.getConstant(0x80000000U, MVT::v4i32);
9978 } else {
9979 SDValue Sign = DAG.getConstant(0x80000000U, MVT::i32);
9980 SDValue Zero = DAG.getConstant(0x00000000U, MVT::i32);
9981 SB = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
9982 Sign, Zero, Sign, Zero);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009983 }
Benjamin Kramer60ef6c92013-05-22 17:01:12 +00009984 Op0 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op0, SB);
9985 Op1 = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Op1, SB);
Benjamin Kramerf106d8b2013-05-21 09:58:54 +00009986
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009987 // Emulate PCMPGTQ with (hi1 > hi2) | ((hi1 == hi2) & (lo1 > lo2))
9988 SDValue GT = DAG.getNode(X86ISD::PCMPGT, dl, MVT::v4i32, Op0, Op1);
9989 SDValue EQ = DAG.getNode(X86ISD::PCMPEQ, dl, MVT::v4i32, Op0, Op1);
9990
9991 // Create masks for only the low parts/high parts of the 64 bit integers.
Craig Topperda129a22013-07-15 06:54:12 +00009992 static const int MaskHi[] = { 1, 1, 3, 3 };
9993 static const int MaskLo[] = { 0, 0, 2, 2 };
Benjamin Kramerfcba22d2013-04-18 21:37:45 +00009994 SDValue EQHi = DAG.getVectorShuffle(MVT::v4i32, dl, EQ, EQ, MaskHi);
9995 SDValue GTLo = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskLo);
9996 SDValue GTHi = DAG.getVectorShuffle(MVT::v4i32, dl, GT, GT, MaskHi);
9997
9998 SDValue Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, EQHi, GTLo);
9999 Result = DAG.getNode(ISD::OR, dl, MVT::v4i32, Result, GTHi);
10000
10001 if (Invert)
10002 Result = DAG.getNOT(dl, Result, MVT::v4i32);
10003
10004 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
10005 }
10006
Benjamin Kramer382ed782012-12-25 12:54:19 +000010007 if (Opc == X86ISD::PCMPEQ && !Subtarget->hasSSE41()) {
10008 // If pcmpeqq is missing but pcmpeqd is available synthesize pcmpeqq with
Benjamin Kramer99f78062012-12-25 13:09:08 +000010009 // pcmpeqd + pshufd + pand.
Benjamin Kramer382ed782012-12-25 12:54:19 +000010010 assert(Subtarget->hasSSE2() && !FlipSigns && "Don't know how to lower!");
10011
Benjamin Kramerf106d8b2013-05-21 09:58:54 +000010012 // First cast everything to the right type.
Benjamin Kramer382ed782012-12-25 12:54:19 +000010013 Op0 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op0);
10014 Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Op1);
10015
10016 // Do the compare.
10017 SDValue Result = DAG.getNode(Opc, dl, MVT::v4i32, Op0, Op1);
10018
10019 // Make sure the lower and upper halves are both all-ones.
Craig Topperda129a22013-07-15 06:54:12 +000010020 static const int Mask[] = { 1, 0, 3, 2 };
Benjamin Kramer99f78062012-12-25 13:09:08 +000010021 SDValue Shuf = DAG.getVectorShuffle(MVT::v4i32, dl, Result, Result, Mask);
10022 Result = DAG.getNode(ISD::AND, dl, MVT::v4i32, Result, Shuf);
Benjamin Kramer382ed782012-12-25 12:54:19 +000010023
10024 if (Invert)
10025 Result = DAG.getNOT(dl, Result, MVT::v4i32);
10026
10027 return DAG.getNode(ISD::BITCAST, dl, VT, Result);
10028 }
Craig Topper2f1b2ec2012-08-13 03:42:38 +000010029 }
Eli Friedman7d3e2b72011-09-28 21:00:25 +000010030
Benjamin Kramerf106d8b2013-05-21 09:58:54 +000010031 // Since SSE has no unsigned integer comparisons, we need to flip the sign
10032 // bits of the inputs before performing those operations.
10033 if (FlipSigns) {
10034 EVT EltVT = VT.getVectorElementType();
10035 SDValue SB = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()), VT);
10036 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SB);
10037 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SB);
10038 }
10039
Dale Johannesenace16102009-02-03 19:33:06 +000010040 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +000010041
10042 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +000010043 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +000010044 Result = DAG.getNOT(dl, Result, VT);
Juergen Ributzkab95e0f62013-07-16 18:20:45 +000010045
10046 if (MinMax)
10047 Result = DAG.getNode(X86ISD::PCMPEQ, dl, VT, Op0, Result);
Bob Wilson4c245462009-01-22 17:39:32 +000010048
Nate Begeman30a0de92008-07-17 16:51:19 +000010049 return Result;
10050}
Evan Cheng0488db92007-09-25 01:57:46 +000010051
Craig Topper26827f32013-01-20 09:02:22 +000010052SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
10053
Craig Topper5a0910b2013-08-15 02:33:50 +000010054 MVT VT = Op.getSimpleValueType();
Craig Topper26827f32013-01-20 09:02:22 +000010055
10056 if (VT.isVector()) return LowerVSETCC(Op, Subtarget, DAG);
10057
10058 assert(VT == MVT::i8 && "SetCC type must be 8-bit integer");
10059 SDValue Op0 = Op.getOperand(0);
10060 SDValue Op1 = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010061 SDLoc dl(Op);
Craig Topper26827f32013-01-20 09:02:22 +000010062 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
10063
10064 // Optimize to BT if possible.
10065 // Lower (X & (1 << N)) == 0 to BT(X, N).
10066 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
10067 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
10068 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
10069 Op1.getOpcode() == ISD::Constant &&
10070 cast<ConstantSDNode>(Op1)->isNullValue() &&
10071 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
10072 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
10073 if (NewSetCC.getNode())
10074 return NewSetCC;
10075 }
10076
10077 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
10078 // these.
10079 if (Op1.getOpcode() == ISD::Constant &&
10080 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
10081 cast<ConstantSDNode>(Op1)->isNullValue()) &&
10082 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
10083
10084 // If the input is a setcc, then reuse the input setcc or use a new one with
10085 // the inverted condition.
10086 if (Op0.getOpcode() == X86ISD::SETCC) {
10087 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
10088 bool Invert = (CC == ISD::SETNE) ^
10089 cast<ConstantSDNode>(Op1)->isNullValue();
10090 if (!Invert) return Op0;
10091
10092 CCode = X86::GetOppositeBranchCondition(CCode);
10093 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10094 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
10095 }
10096 }
10097
Craig Topper5a0910b2013-08-15 02:33:50 +000010098 bool isFP = Op1.getSimpleValueType().isFloatingPoint();
Craig Topper26827f32013-01-20 09:02:22 +000010099 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
10100 if (X86CC == X86::COND_INVALID)
10101 return SDValue();
10102
10103 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
10104 EFLAGS = ConvertCmpIfNecessary(EFLAGS, DAG);
10105 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
10106 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
10107}
10108
Evan Cheng370e5342008-12-03 08:38:43 +000010109// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +000010110static bool isX86LogicalCmp(SDValue Op) {
10111 unsigned Opc = Op.getNode()->getOpcode();
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010112 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI ||
10113 Opc == X86ISD::SAHF)
Dan Gohman076aee32009-03-04 19:44:21 +000010114 return true;
10115 if (Op.getResNo() == 1 &&
10116 (Opc == X86ISD::ADD ||
10117 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +000010118 Opc == X86ISD::ADC ||
10119 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +000010120 Opc == X86ISD::SMUL ||
10121 Opc == X86ISD::UMUL ||
10122 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +000010123 Opc == X86ISD::DEC ||
10124 Opc == X86ISD::OR ||
10125 Opc == X86ISD::XOR ||
10126 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +000010127 return true;
10128
Chris Lattner9637d5b2010-12-05 07:49:54 +000010129 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
10130 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010131
Dan Gohman076aee32009-03-04 19:44:21 +000010132 return false;
Evan Cheng370e5342008-12-03 08:38:43 +000010133}
10134
Chris Lattnera2b56002010-12-05 01:23:24 +000010135static bool isZero(SDValue V) {
10136 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
10137 return C && C->isNullValue();
10138}
10139
Evan Chengb64dd5f2012-08-07 22:21:00 +000010140static bool isTruncWithZeroHighBitsInput(SDValue V, SelectionDAG &DAG) {
10141 if (V.getOpcode() != ISD::TRUNCATE)
10142 return false;
10143
10144 SDValue VOp0 = V.getOperand(0);
10145 unsigned InBits = VOp0.getValueSizeInBits();
10146 unsigned Bits = V.getValueSizeInBits();
10147 return DAG.MaskedValueIsZero(VOp0, APInt::getHighBitsSet(InBits,InBits-Bits));
10148}
10149
Dan Gohmand858e902010-04-17 15:26:15 +000010150SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010151 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010152 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +000010153 SDValue Op1 = Op.getOperand(1);
10154 SDValue Op2 = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010155 SDLoc DL(Op);
Benjamin Kramer75311b72013-08-04 12:05:16 +000010156 EVT VT = Op1.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +000010157 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +000010158
Benjamin Kramer75311b72013-08-04 12:05:16 +000010159 // Lower fp selects into a CMP/AND/ANDN/OR sequence when the necessary SSE ops
10160 // are available. Otherwise fp cmovs get lowered into a less efficient branch
10161 // sequence later on.
10162 if (Cond.getOpcode() == ISD::SETCC &&
10163 ((Subtarget->hasSSE2() && (VT == MVT::f32 || VT == MVT::f64)) ||
10164 (Subtarget->hasSSE1() && VT == MVT::f32)) &&
10165 VT == Cond.getOperand(0).getValueType() && Cond->hasOneUse()) {
10166 SDValue CondOp0 = Cond.getOperand(0), CondOp1 = Cond.getOperand(1);
10167 int SSECC = translateX86FSETCC(
10168 cast<CondCodeSDNode>(Cond.getOperand(2))->get(), CondOp0, CondOp1);
10169
10170 if (SSECC != 8) {
10171 unsigned Opcode = VT == MVT::f32 ? X86ISD::FSETCCss : X86ISD::FSETCCsd;
10172 SDValue Cmp = DAG.getNode(Opcode, DL, VT, CondOp0, CondOp1,
10173 DAG.getConstant(SSECC, MVT::i8));
10174 SDValue AndN = DAG.getNode(X86ISD::FANDN, DL, VT, Cmp, Op2);
10175 SDValue And = DAG.getNode(X86ISD::FAND, DL, VT, Cmp, Op1);
10176 return DAG.getNode(X86ISD::FOR, DL, VT, AndN, And);
10177 }
10178 }
10179
Dan Gohman1a492952009-10-20 16:22:37 +000010180 if (Cond.getOpcode() == ISD::SETCC) {
10181 SDValue NewCond = LowerSETCC(Cond, DAG);
10182 if (NewCond.getNode())
10183 Cond = NewCond;
10184 }
Evan Cheng734503b2006-09-11 02:19:56 +000010185
Chris Lattnera2b56002010-12-05 01:23:24 +000010186 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +000010187 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +000010188 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +000010189 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010190 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +000010191 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
10192 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010193 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010194
Chris Lattnera2b56002010-12-05 01:23:24 +000010195 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010196
10197 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +000010198 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
10199 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +000010200
10201 SDValue CmpOp0 = Cmp.getOperand(0);
Manman Rened579842012-05-07 18:06:23 +000010202 // Apply further optimizations for special cases
10203 // (select (x != 0), -1, 0) -> neg & sbb
10204 // (select (x == 0), 0, -1) -> neg & sbb
10205 if (ConstantSDNode *YC = dyn_cast<ConstantSDNode>(Y))
Chad Rosiera20e1e72012-08-01 18:39:17 +000010206 if (YC->isNullValue() &&
Manman Rened579842012-05-07 18:06:23 +000010207 (isAllOnes(Op1) == (CondCode == X86::COND_NE))) {
10208 SDVTList VTs = DAG.getVTList(CmpOp0.getValueType(), MVT::i32);
Chad Rosiera20e1e72012-08-01 18:39:17 +000010209 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, VTs,
10210 DAG.getConstant(0, CmpOp0.getValueType()),
Manman Rened579842012-05-07 18:06:23 +000010211 CmpOp0);
10212 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10213 DAG.getConstant(X86::COND_B, MVT::i8),
10214 SDValue(Neg.getNode(), 1));
10215 return Res;
10216 }
10217
Chris Lattnera2b56002010-12-05 01:23:24 +000010218 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
10219 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010220 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010221
Chris Lattner96908b12010-12-05 02:00:51 +000010222 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +000010223 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10224 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010225
Chris Lattner96908b12010-12-05 02:00:51 +000010226 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
10227 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010228
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010229 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +000010230 if (N2C == 0 || !N2C->isNullValue())
10231 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
10232 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010233 }
10234 }
10235
Chris Lattnera2b56002010-12-05 01:23:24 +000010236 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +000010237 if (Cond.getOpcode() == ISD::AND &&
10238 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10239 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010240 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010241 Cond = Cond.getOperand(0);
10242 }
10243
Evan Cheng3f41d662007-10-08 22:16:29 +000010244 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10245 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010246 unsigned CondOpcode = Cond.getOpcode();
10247 if (CondOpcode == X86ISD::SETCC ||
10248 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010249 CC = Cond.getOperand(0);
10250
Dan Gohman475871a2008-07-27 21:46:04 +000010251 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010252 unsigned Opc = Cmp.getOpcode();
Craig Topper5a0910b2013-08-15 02:33:50 +000010253 MVT VT = Op.getSimpleValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +000010254
Evan Cheng3f41d662007-10-08 22:16:29 +000010255 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010256 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +000010257 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +000010258 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +000010259
Chris Lattnerd1980a52009-03-12 06:52:53 +000010260 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
10261 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +000010262 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010263 addTest = false;
10264 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010265 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10266 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10267 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10268 Cond.getOperand(0).getValueType() != MVT::i8)) {
10269 SDValue LHS = Cond.getOperand(0);
10270 SDValue RHS = Cond.getOperand(1);
10271 unsigned X86Opcode;
10272 unsigned X86Cond;
10273 SDVTList VTs;
10274 switch (CondOpcode) {
10275 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10276 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10277 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10278 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10279 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10280 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10281 default: llvm_unreachable("unexpected overflowing operator");
10282 }
10283 if (CondOpcode == ISD::UMULO)
10284 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10285 MVT::i32);
10286 else
10287 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10288
10289 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
10290
10291 if (CondOpcode == ISD::UMULO)
10292 Cond = X86Op.getValue(2);
10293 else
10294 Cond = X86Op.getValue(1);
10295
10296 CC = DAG.getConstant(X86Cond, MVT::i8);
10297 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +000010298 }
10299
10300 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010301 // Look pass the truncate if the high bits are known zero.
10302 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10303 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010304
10305 // We know the result of AND is compared against zero. Try to match
10306 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010307 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +000010308 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +000010309 if (NewSetCC.getNode()) {
10310 CC = NewSetCC.getOperand(0);
10311 Cond = NewSetCC.getOperand(1);
10312 addTest = false;
10313 }
10314 }
10315 }
10316
10317 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010318 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010319 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010320 }
10321
Benjamin Kramere915ff32010-12-22 23:09:28 +000010322 // a < b ? -1 : 0 -> RES = ~setcc_carry
10323 // a < b ? 0 : -1 -> RES = setcc_carry
10324 // a >= b ? -1 : 0 -> RES = setcc_carry
10325 // a >= b ? 0 : -1 -> RES = ~setcc_carry
Manman Ren39ad5682012-08-08 00:51:41 +000010326 if (Cond.getOpcode() == X86ISD::SUB) {
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010327 Cond = ConvertCmpIfNecessary(Cond, DAG);
Benjamin Kramere915ff32010-12-22 23:09:28 +000010328 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
10329
10330 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
10331 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
10332 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
10333 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
10334 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
10335 return DAG.getNOT(DL, Res, Res.getValueType());
10336 return Res;
10337 }
10338 }
10339
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010340 // X86 doesn't have an i8 cmov. If both operands are the result of a truncate
10341 // widen the cmov and push the truncate through. This avoids introducing a new
10342 // branch during isel and doesn't add any extensions.
10343 if (Op.getValueType() == MVT::i8 &&
10344 Op1.getOpcode() == ISD::TRUNCATE && Op2.getOpcode() == ISD::TRUNCATE) {
10345 SDValue T1 = Op1.getOperand(0), T2 = Op2.getOperand(0);
10346 if (T1.getValueType() == T2.getValueType() &&
10347 // Blacklist CopyFromReg to avoid partial register stalls.
10348 T1.getOpcode() != ISD::CopyFromReg && T2.getOpcode()!=ISD::CopyFromReg){
10349 SDVTList VTs = DAG.getVTList(T1.getValueType(), MVT::Glue);
Benjamin Kramerf8b65aa2012-10-13 12:50:19 +000010350 SDValue Cmov = DAG.getNode(X86ISD::CMOV, DL, VTs, T2, T1, CC, Cond);
Benjamin Kramer444dcce2012-10-13 10:39:49 +000010351 return DAG.getNode(ISD::TRUNCATE, DL, Op.getValueType(), Cmov);
10352 }
10353 }
10354
Evan Cheng0488db92007-09-25 01:57:46 +000010355 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
10356 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010357 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +000010358 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +000010359 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +000010360}
10361
Craig Topperff79bc62013-08-18 08:53:01 +000010362static SDValue LowerSIGN_EXTEND_AVX512(SDValue Op, SelectionDAG &DAG) {
10363 MVT VT = Op->getSimpleValueType(0);
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010364 SDValue In = Op->getOperand(0);
Craig Topperff79bc62013-08-18 08:53:01 +000010365 MVT InVT = In.getSimpleValueType();
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010366 SDLoc dl(Op);
10367
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000010368 unsigned int NumElts = VT.getVectorNumElements();
10369 if (NumElts != 8 && NumElts != 16)
10370 return SDValue();
10371
10372 if (VT.is512BitVector() && InVT.getVectorElementType() != MVT::i1)
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010373 return DAG.getNode(X86ISD::VSEXT, dl, VT, In);
10374
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000010375 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
10376 assert (InVT.getVectorElementType() == MVT::i1 && "Unexpected vector type");
10377
10378 MVT ExtVT = (NumElts == 8) ? MVT::v8i64 : MVT::v16i32;
10379 Constant *C = ConstantInt::get(*DAG.getContext(),
10380 APInt::getAllOnesValue(ExtVT.getScalarType().getSizeInBits()));
10381
10382 SDValue CP = DAG.getConstantPool(C, TLI.getPointerTy());
10383 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
10384 SDValue Ld = DAG.getLoad(ExtVT.getScalarType(), dl, DAG.getEntryNode(), CP,
10385 MachinePointerInfo::getConstantPool(),
10386 false, false, false, Alignment);
10387 SDValue Brcst = DAG.getNode(X86ISD::VBROADCASTM, dl, ExtVT, In, Ld);
10388 if (VT.is512BitVector())
10389 return Brcst;
10390 return DAG.getNode(X86ISD::VTRUNC, dl, VT, Brcst);
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010391}
10392
Craig Topperff79bc62013-08-18 08:53:01 +000010393static SDValue LowerSIGN_EXTEND(SDValue Op, const X86Subtarget *Subtarget,
10394 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +000010395 MVT VT = Op->getSimpleValueType(0);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010396 SDValue In = Op->getOperand(0);
Craig Topper5a0910b2013-08-15 02:33:50 +000010397 MVT InVT = In.getSimpleValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010398 SDLoc dl(Op);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010399
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000010400 if (VT.is512BitVector() || InVT.getVectorElementType() == MVT::i1)
10401 return LowerSIGN_EXTEND_AVX512(Op, DAG);
10402
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010403 if ((VT != MVT::v4i64 || InVT != MVT::v4i32) &&
10404 (VT != MVT::v8i32 || InVT != MVT::v8i16))
10405 return SDValue();
Nadav Rotem1a330af2012-12-27 22:47:16 +000010406
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010407 if (Subtarget->hasInt256())
10408 return DAG.getNode(X86ISD::VSEXT_MOVL, dl, VT, In);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010409
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010410 // Optimize vectors in AVX mode
10411 // Sign extend v8i16 to v8i32 and
10412 // v4i32 to v4i64
10413 //
10414 // Divide input vector into two parts
10415 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
10416 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
10417 // concat the vectors to original VT
Nadav Rotem1a330af2012-12-27 22:47:16 +000010418
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010419 unsigned NumElems = InVT.getVectorNumElements();
10420 SDValue Undef = DAG.getUNDEF(InVT);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010421
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010422 SmallVector<int,8> ShufMask1(NumElems, -1);
10423 for (unsigned i = 0; i != NumElems/2; ++i)
10424 ShufMask1[i] = i;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010425
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010426 SDValue OpLo = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask1[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010427
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010428 SmallVector<int,8> ShufMask2(NumElems, -1);
10429 for (unsigned i = 0; i != NumElems/2; ++i)
10430 ShufMask2[i] = i + NumElems/2;
Nadav Rotem1a330af2012-12-27 22:47:16 +000010431
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010432 SDValue OpHi = DAG.getVectorShuffle(InVT, dl, In, Undef, &ShufMask2[0]);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010433
Craig Toppera080daf2013-01-20 21:50:27 +000010434 MVT HalfVT = MVT::getVectorVT(VT.getScalarType(),
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010435 VT.getVectorNumElements()/2);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010436
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010437 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
10438 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010439
Nadav Rotem587fb1d2012-12-27 23:08:05 +000010440 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
Nadav Rotem1a330af2012-12-27 22:47:16 +000010441}
10442
Evan Cheng370e5342008-12-03 08:38:43 +000010443// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
10444// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
10445// from the AND / OR.
10446static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
10447 Opc = Op.getOpcode();
10448 if (Opc != ISD::OR && Opc != ISD::AND)
10449 return false;
10450 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10451 Op.getOperand(0).hasOneUse() &&
10452 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
10453 Op.getOperand(1).hasOneUse());
10454}
10455
Evan Cheng961d6d42009-02-02 08:19:07 +000010456// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
10457// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +000010458static bool isXor1OfSetCC(SDValue Op) {
10459 if (Op.getOpcode() != ISD::XOR)
10460 return false;
10461 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
10462 if (N1C && N1C->getAPIntValue() == 1) {
10463 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
10464 Op.getOperand(0).hasOneUse();
10465 }
10466 return false;
10467}
10468
Dan Gohmand858e902010-04-17 15:26:15 +000010469SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +000010470 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +000010471 SDValue Chain = Op.getOperand(0);
10472 SDValue Cond = Op.getOperand(1);
10473 SDValue Dest = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010474 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +000010475 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +000010476 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +000010477
Dan Gohman1a492952009-10-20 16:22:37 +000010478 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +000010479 // Check for setcc([su]{add,sub,mul}o == 0).
10480 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
10481 isa<ConstantSDNode>(Cond.getOperand(1)) &&
10482 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
10483 Cond.getOperand(0).getResNo() == 1 &&
10484 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
10485 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
10486 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
10487 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
10488 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
10489 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
10490 Inverted = true;
10491 Cond = Cond.getOperand(0);
10492 } else {
10493 SDValue NewCond = LowerSETCC(Cond, DAG);
10494 if (NewCond.getNode())
10495 Cond = NewCond;
10496 }
Dan Gohman1a492952009-10-20 16:22:37 +000010497 }
Chris Lattnere55484e2008-12-25 05:34:37 +000010498#if 0
10499 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +000010500 else if (Cond.getOpcode() == X86ISD::ADD ||
10501 Cond.getOpcode() == X86ISD::SUB ||
10502 Cond.getOpcode() == X86ISD::SMUL ||
10503 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +000010504 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +000010505#endif
Scott Michelfdc40a02009-02-17 22:15:04 +000010506
Evan Chengad9c0a32009-12-15 00:53:42 +000010507 // Look pass (and (setcc_carry (cmp ...)), 1).
10508 if (Cond.getOpcode() == ISD::AND &&
10509 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
10510 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010511 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +000010512 Cond = Cond.getOperand(0);
10513 }
10514
Evan Cheng3f41d662007-10-08 22:16:29 +000010515 // If condition flag is set by a X86ISD::CMP, then use it as the condition
10516 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +000010517 unsigned CondOpcode = Cond.getOpcode();
10518 if (CondOpcode == X86ISD::SETCC ||
10519 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +000010520 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010521
Dan Gohman475871a2008-07-27 21:46:04 +000010522 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +000010523 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +000010524 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +000010525 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +000010526 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +000010527 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +000010528 } else {
Evan Cheng370e5342008-12-03 08:38:43 +000010529 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010530 default: break;
10531 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +000010532 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +000010533 // These can only come from an arithmetic instruction with overflow,
10534 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +000010535 Cond = Cond.getNode()->getOperand(1);
10536 addTest = false;
10537 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010538 }
Evan Cheng0488db92007-09-25 01:57:46 +000010539 }
Dan Gohman65fd6562011-11-03 21:49:52 +000010540 }
10541 CondOpcode = Cond.getOpcode();
10542 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
10543 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
10544 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
10545 Cond.getOperand(0).getValueType() != MVT::i8)) {
10546 SDValue LHS = Cond.getOperand(0);
10547 SDValue RHS = Cond.getOperand(1);
10548 unsigned X86Opcode;
10549 unsigned X86Cond;
10550 SDVTList VTs;
10551 switch (CondOpcode) {
10552 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
10553 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
10554 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
10555 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
10556 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
10557 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
10558 default: llvm_unreachable("unexpected overflowing operator");
10559 }
10560 if (Inverted)
10561 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
10562 if (CondOpcode == ISD::UMULO)
10563 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
10564 MVT::i32);
10565 else
10566 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
10567
10568 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
10569
10570 if (CondOpcode == ISD::UMULO)
10571 Cond = X86Op.getValue(2);
10572 else
10573 Cond = X86Op.getValue(1);
10574
10575 CC = DAG.getConstant(X86Cond, MVT::i8);
10576 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +000010577 } else {
10578 unsigned CondOpc;
10579 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
10580 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +000010581 if (CondOpc == ISD::OR) {
10582 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
10583 // two branches instead of an explicit OR instruction with a
10584 // separate test.
10585 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010586 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +000010587 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010588 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010589 Chain, Dest, CC, Cmp);
10590 CC = Cond.getOperand(1).getOperand(0);
10591 Cond = Cmp;
10592 addTest = false;
10593 }
10594 } else { // ISD::AND
10595 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
10596 // two branches instead of an explicit AND instruction with a
10597 // separate test. However, we only do this if this block doesn't
10598 // have a fall-through edge, because this requires an explicit
10599 // jmp when the condition is false.
10600 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +000010601 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +000010602 Op.getNode()->hasOneUse()) {
10603 X86::CondCode CCode =
10604 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10605 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010606 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +000010607 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +000010608 // Look for an unconditional branch following this conditional branch.
10609 // We need this because we need to reverse the successors in order
10610 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +000010611 if (User->getOpcode() == ISD::BR) {
10612 SDValue FalseBB = User->getOperand(1);
10613 SDNode *NewBR =
10614 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +000010615 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +000010616 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +000010617 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +000010618
Dale Johannesene4d209d2009-02-03 20:21:25 +000010619 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +000010620 Chain, Dest, CC, Cmp);
10621 X86::CondCode CCode =
10622 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
10623 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010624 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +000010625 Cond = Cmp;
10626 addTest = false;
10627 }
10628 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010629 }
Evan Cheng67ad9db2009-02-02 08:07:36 +000010630 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
10631 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
10632 // It should be transformed during dag combiner except when the condition
10633 // is set by a arithmetics with overflow node.
10634 X86::CondCode CCode =
10635 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
10636 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +000010637 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +000010638 Cond = Cond.getOperand(0).getOperand(1);
10639 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +000010640 } else if (Cond.getOpcode() == ISD::SETCC &&
10641 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
10642 // For FCMP_OEQ, we can emit
10643 // two branches instead of an explicit AND instruction with a
10644 // separate test. However, we only do this if this block doesn't
10645 // have a fall-through edge, because this requires an explicit
10646 // jmp when the condition is false.
10647 if (Op.getNode()->hasOneUse()) {
10648 SDNode *User = *Op.getNode()->use_begin();
10649 // Look for an unconditional branch following this conditional branch.
10650 // We need this because we need to reverse the successors in order
10651 // to implement FCMP_OEQ.
10652 if (User->getOpcode() == ISD::BR) {
10653 SDValue FalseBB = User->getOperand(1);
10654 SDNode *NewBR =
10655 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10656 assert(NewBR == User);
10657 (void)NewBR;
10658 Dest = FalseBB;
10659
10660 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10661 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010662 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010663 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10664 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10665 Chain, Dest, CC, Cmp);
10666 CC = DAG.getConstant(X86::COND_P, MVT::i8);
10667 Cond = Cmp;
10668 addTest = false;
10669 }
10670 }
10671 } else if (Cond.getOpcode() == ISD::SETCC &&
10672 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
10673 // For FCMP_UNE, we can emit
10674 // two branches instead of an explicit AND instruction with a
10675 // separate test. However, we only do this if this block doesn't
10676 // have a fall-through edge, because this requires an explicit
10677 // jmp when the condition is false.
10678 if (Op.getNode()->hasOneUse()) {
10679 SDNode *User = *Op.getNode()->use_begin();
10680 // Look for an unconditional branch following this conditional branch.
10681 // We need this because we need to reverse the successors in order
10682 // to implement FCMP_UNE.
10683 if (User->getOpcode() == ISD::BR) {
10684 SDValue FalseBB = User->getOperand(1);
10685 SDNode *NewBR =
10686 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
10687 assert(NewBR == User);
10688 (void)NewBR;
10689
10690 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
10691 Cond.getOperand(0), Cond.getOperand(1));
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010692 Cmp = ConvertCmpIfNecessary(Cmp, DAG);
Dan Gohman65fd6562011-11-03 21:49:52 +000010693 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
10694 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
10695 Chain, Dest, CC, Cmp);
10696 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
10697 Cond = Cmp;
10698 addTest = false;
10699 Dest = FalseBB;
10700 }
10701 }
Dan Gohman279c22e2008-10-21 03:29:32 +000010702 }
Evan Cheng0488db92007-09-25 01:57:46 +000010703 }
10704
10705 if (addTest) {
Evan Chengb64dd5f2012-08-07 22:21:00 +000010706 // Look pass the truncate if the high bits are known zero.
10707 if (isTruncWithZeroHighBitsInput(Cond, DAG))
10708 Cond = Cond.getOperand(0);
Evan Chengd40d03e2010-01-06 19:38:29 +000010709
10710 // We know the result of AND is compared against zero. Try to match
10711 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +000010712 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +000010713 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
10714 if (NewSetCC.getNode()) {
10715 CC = NewSetCC.getOperand(0);
10716 Cond = NewSetCC.getOperand(1);
10717 addTest = false;
10718 }
10719 }
10720 }
10721
10722 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010723 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +000010724 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +000010725 }
Benjamin Kramer17c836c2012-04-27 12:07:43 +000010726 Cond = ConvertCmpIfNecessary(Cond, DAG);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010727 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +000010728 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +000010729}
10730
Anton Korobeynikove060b532007-04-17 19:34:00 +000010731// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
10732// Calls to _alloca is needed to probe the stack when allocating more than 4k
10733// bytes in one go. Touching the stack at 4K increments is necessary to ensure
10734// that the guard pages used by the OS virtual memory manager are allocated in
10735// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +000010736SDValue
10737X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010738 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010739 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010740 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010741 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +000010742 "are being used");
10743 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Andrew Trickac6d9be2013-05-25 02:42:55 +000010744 SDLoc dl(Op);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010745
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010746 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +000010747 SDValue Chain = Op.getOperand(0);
10748 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010749 // FIXME: Ensure alignment here
10750
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010751 bool Is64Bit = Subtarget->is64Bit();
10752 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010753
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010754 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010755 MachineFunction &MF = DAG.getMachineFunction();
10756 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010757
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010758 if (Is64Bit) {
10759 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +000010760 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010761 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010762
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010763 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
Craig Topper31a207a2012-05-04 06:39:13 +000010764 I != E; ++I)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010765 if (I->hasNestAttr())
10766 report_fatal_error("Cannot use segmented stacks with functions that "
10767 "have nested arguments.");
10768 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +000010769
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010770 const TargetRegisterClass *AddrRegClass =
10771 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
10772 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
10773 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
10774 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
10775 DAG.getRegister(Vreg, SPTy));
10776 SDValue Ops1[2] = { Value, Chain };
10777 return DAG.getMergeValues(Ops1, 2, dl);
10778 } else {
10779 SDValue Flag;
10780 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010781
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010782 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
10783 Flag = Chain.getValue(1);
10784 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +000010785
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010786 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
10787 Flag = Chain.getValue(1);
10788
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000010789 const X86RegisterInfo *RegInfo =
10790 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoc5c970e2012-10-31 04:14:09 +000010791 Chain = DAG.getCopyFromReg(Chain, dl, RegInfo->getStackRegister(),
10792 SPTy).getValue(1);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000010793
10794 SDValue Ops1[2] = { Chain.getValue(0), Chain };
10795 return DAG.getMergeValues(Ops1, 2, dl);
10796 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010797}
10798
Dan Gohmand858e902010-04-17 15:26:15 +000010799SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +000010800 MachineFunction &MF = DAG.getMachineFunction();
10801 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
10802
Dan Gohman69de1932008-02-06 22:27:42 +000010803 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010804 SDLoc DL(Op);
Evan Cheng8b2794a2006-10-13 21:14:26 +000010805
Anton Korobeynikove7beda12010-10-03 22:52:07 +000010806 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +000010807 // vastart just stores the address of the VarArgsFrameIndex slot into the
10808 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +000010809 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10810 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010811 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
10812 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010813 }
10814
10815 // __va_list_tag:
10816 // gp_offset (0 - 6 * 8)
10817 // fp_offset (48 - 48 + 8 * 16)
10818 // overflow_arg_area (point to parameters coming in memory).
10819 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +000010820 SmallVector<SDValue, 8> MemOps;
10821 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +000010822 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010823 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010824 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
10825 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010826 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010827 MemOps.push_back(Store);
10828
10829 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +000010830 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010831 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +000010832 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +000010833 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
10834 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +000010835 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010836 MemOps.push_back(Store);
10837
10838 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +000010839 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010840 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +000010841 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
10842 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010843 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
10844 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +000010845 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010846 MemOps.push_back(Store);
10847
10848 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +000010849 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +000010850 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +000010851 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
10852 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +000010853 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
10854 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +000010855 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +000010856 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +000010857 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +000010858}
10859
Dan Gohmand858e902010-04-17 15:26:15 +000010860SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +000010861 assert(Subtarget->is64Bit() &&
10862 "LowerVAARG only handles 64-bit va_arg!");
10863 assert((Subtarget->isTargetLinux() ||
10864 Subtarget->isTargetDarwin()) &&
10865 "Unhandled target in LowerVAARG");
10866 assert(Op.getNode()->getNumOperands() == 4);
10867 SDValue Chain = Op.getOperand(0);
10868 SDValue SrcPtr = Op.getOperand(1);
10869 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
10870 unsigned Align = Op.getConstantOperandVal(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +000010871 SDLoc dl(Op);
Dan Gohman9018e832008-05-10 01:26:14 +000010872
Dan Gohman320afb82010-10-12 18:00:49 +000010873 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +000010874 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Micah Villmow3574eca2012-10-08 16:38:25 +000010875 uint32_t ArgSize = getDataLayout()->getTypeAllocSize(ArgTy);
Dan Gohman320afb82010-10-12 18:00:49 +000010876 uint8_t ArgMode;
10877
10878 // Decide which area this value should be read from.
10879 // TODO: Implement the AMD64 ABI in its entirety. This simple
10880 // selection mechanism works only for the basic types.
10881 if (ArgVT == MVT::f80) {
10882 llvm_unreachable("va_arg for f80 not yet implemented");
10883 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
10884 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
10885 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
10886 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
10887 } else {
10888 llvm_unreachable("Unhandled argument type in LowerVAARG");
10889 }
10890
10891 if (ArgMode == 2) {
10892 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000010893 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +000010894 !(DAG.getMachineFunction()
Bill Wendling831737d2012-12-30 10:32:01 +000010895 .getFunction()->getAttributes()
10896 .hasAttribute(AttributeSet::FunctionIndex,
10897 Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000010898 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +000010899 }
10900
10901 // Insert VAARG_64 node into the DAG
10902 // VAARG_64 returns two values: Variable Argument Address, Chain
10903 SmallVector<SDValue, 11> InstOps;
10904 InstOps.push_back(Chain);
10905 InstOps.push_back(SrcPtr);
10906 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
10907 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
10908 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
10909 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
10910 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
10911 VTs, &InstOps[0], InstOps.size(),
10912 MVT::i64,
10913 MachinePointerInfo(SV),
10914 /*Align=*/0,
10915 /*Volatile=*/false,
10916 /*ReadMem=*/true,
10917 /*WriteMem=*/true);
10918 Chain = VAARG.getValue(1);
10919
10920 // Load the next argument and return it
10921 return DAG.getLoad(ArgVT, dl,
10922 Chain,
10923 VAARG,
10924 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010925 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +000010926}
10927
Craig Topper55b24052012-09-11 06:15:32 +000010928static SDValue LowerVACOPY(SDValue Op, const X86Subtarget *Subtarget,
10929 SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +000010930 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +000010931 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +000010932 SDValue Chain = Op.getOperand(0);
10933 SDValue DstPtr = Op.getOperand(1);
10934 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +000010935 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
10936 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000010937 SDLoc DL(Op);
Evan Chengae642192007-03-02 23:16:35 +000010938
Chris Lattnere72f2022010-09-21 05:40:29 +000010939 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +000010940 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +000010941 false,
Chris Lattnere72f2022010-09-21 05:40:29 +000010942 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +000010943}
10944
Craig Topperff3139f2013-02-19 07:43:59 +000010945// getTargetVShiftNode - Handle vector element shifts where the shift amount
Craig Topper80e46362012-01-23 06:16:53 +000010946// may or may not be a constant. Takes immediate version of shift as input.
Andrew Trickac6d9be2013-05-25 02:42:55 +000010947static SDValue getTargetVShiftNode(unsigned Opc, SDLoc dl, EVT VT,
Craig Topper80e46362012-01-23 06:16:53 +000010948 SDValue SrcOp, SDValue ShAmt,
10949 SelectionDAG &DAG) {
10950 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
10951
10952 if (isa<ConstantSDNode>(ShAmt)) {
Nadav Rotemd896e242012-07-15 20:27:43 +000010953 // Constant may be a TargetConstant. Use a regular constant.
10954 uint32_t ShiftAmt = cast<ConstantSDNode>(ShAmt)->getZExtValue();
Craig Topper80e46362012-01-23 06:16:53 +000010955 switch (Opc) {
10956 default: llvm_unreachable("Unknown target vector shift node");
10957 case X86ISD::VSHLI:
10958 case X86ISD::VSRLI:
10959 case X86ISD::VSRAI:
Nadav Rotemd896e242012-07-15 20:27:43 +000010960 return DAG.getNode(Opc, dl, VT, SrcOp,
10961 DAG.getConstant(ShiftAmt, MVT::i32));
Craig Topper80e46362012-01-23 06:16:53 +000010962 }
10963 }
10964
10965 // Change opcode to non-immediate version
10966 switch (Opc) {
10967 default: llvm_unreachable("Unknown target vector shift node");
10968 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
10969 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
10970 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
10971 }
10972
10973 // Need to build a vector containing shift amount
10974 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
10975 SDValue ShOps[4];
10976 ShOps[0] = ShAmt;
10977 ShOps[1] = DAG.getConstant(0, MVT::i32);
Craig Topper6d688152012-08-14 07:43:25 +000010978 ShOps[2] = ShOps[3] = DAG.getUNDEF(MVT::i32);
Craig Topper80e46362012-01-23 06:16:53 +000010979 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
Nadav Rotem65f489f2012-07-14 22:26:05 +000010980
10981 // The return type has to be a 128-bit type with the same element
10982 // type as the input type.
10983 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10984 EVT ShVT = MVT::getVectorVT(EltVT, 128/EltVT.getSizeInBits());
10985
10986 ShAmt = DAG.getNode(ISD::BITCAST, dl, ShVT, ShAmt);
Craig Topper80e46362012-01-23 06:16:53 +000010987 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
10988}
10989
Craig Topper55b24052012-09-11 06:15:32 +000010990static SDValue LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000010991 SDLoc dl(Op);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010992 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +000010993 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +000010994 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +000010995 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +000010996 case Intrinsic::x86_sse_comieq_ss:
10997 case Intrinsic::x86_sse_comilt_ss:
10998 case Intrinsic::x86_sse_comile_ss:
10999 case Intrinsic::x86_sse_comigt_ss:
11000 case Intrinsic::x86_sse_comige_ss:
11001 case Intrinsic::x86_sse_comineq_ss:
11002 case Intrinsic::x86_sse_ucomieq_ss:
11003 case Intrinsic::x86_sse_ucomilt_ss:
11004 case Intrinsic::x86_sse_ucomile_ss:
11005 case Intrinsic::x86_sse_ucomigt_ss:
11006 case Intrinsic::x86_sse_ucomige_ss:
11007 case Intrinsic::x86_sse_ucomineq_ss:
11008 case Intrinsic::x86_sse2_comieq_sd:
11009 case Intrinsic::x86_sse2_comilt_sd:
11010 case Intrinsic::x86_sse2_comile_sd:
11011 case Intrinsic::x86_sse2_comigt_sd:
11012 case Intrinsic::x86_sse2_comige_sd:
11013 case Intrinsic::x86_sse2_comineq_sd:
11014 case Intrinsic::x86_sse2_ucomieq_sd:
11015 case Intrinsic::x86_sse2_ucomilt_sd:
11016 case Intrinsic::x86_sse2_ucomile_sd:
11017 case Intrinsic::x86_sse2_ucomigt_sd:
11018 case Intrinsic::x86_sse2_ucomige_sd:
11019 case Intrinsic::x86_sse2_ucomineq_sd: {
Craig Topper6d688152012-08-14 07:43:25 +000011020 unsigned Opc;
11021 ISD::CondCode CC;
Evan Cheng0db9fe62006-04-25 20:13:52 +000011022 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +000011023 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000011024 case Intrinsic::x86_sse_comieq_ss:
11025 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011026 Opc = X86ISD::COMI;
11027 CC = ISD::SETEQ;
11028 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000011029 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011030 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011031 Opc = X86ISD::COMI;
11032 CC = ISD::SETLT;
11033 break;
11034 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011035 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011036 Opc = X86ISD::COMI;
11037 CC = ISD::SETLE;
11038 break;
11039 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011040 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011041 Opc = X86ISD::COMI;
11042 CC = ISD::SETGT;
11043 break;
11044 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011045 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011046 Opc = X86ISD::COMI;
11047 CC = ISD::SETGE;
11048 break;
11049 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011050 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011051 Opc = X86ISD::COMI;
11052 CC = ISD::SETNE;
11053 break;
11054 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011055 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011056 Opc = X86ISD::UCOMI;
11057 CC = ISD::SETEQ;
11058 break;
11059 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011060 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011061 Opc = X86ISD::UCOMI;
11062 CC = ISD::SETLT;
11063 break;
11064 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011065 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011066 Opc = X86ISD::UCOMI;
11067 CC = ISD::SETLE;
11068 break;
11069 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011070 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011071 Opc = X86ISD::UCOMI;
11072 CC = ISD::SETGT;
11073 break;
11074 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +000011075 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +000011076 Opc = X86ISD::UCOMI;
11077 CC = ISD::SETGE;
11078 break;
11079 case Intrinsic::x86_sse_ucomineq_ss:
11080 case Intrinsic::x86_sse2_ucomineq_sd:
11081 Opc = X86ISD::UCOMI;
11082 CC = ISD::SETNE;
11083 break;
Evan Cheng6be2c582006-04-05 23:38:46 +000011084 }
Evan Cheng734503b2006-09-11 02:19:56 +000011085
Dan Gohman475871a2008-07-27 21:46:04 +000011086 SDValue LHS = Op.getOperand(1);
11087 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +000011088 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +000011089 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +000011090 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
11091 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11092 DAG.getConstant(X86CC, MVT::i8), Cond);
11093 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +000011094 }
Craig Topper6d688152012-08-14 07:43:25 +000011095
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011096 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +000011097 case Intrinsic::x86_sse2_pmulu_dq:
11098 case Intrinsic::x86_avx2_pmulu_dq:
11099 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
11100 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011101
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000011102 // SSE2/AVX2 sub with unsigned saturation intrinsics
11103 case Intrinsic::x86_sse2_psubus_b:
11104 case Intrinsic::x86_sse2_psubus_w:
11105 case Intrinsic::x86_avx2_psubus_b:
11106 case Intrinsic::x86_avx2_psubus_w:
11107 return DAG.getNode(X86ISD::SUBUS, dl, Op.getValueType(),
11108 Op.getOperand(1), Op.getOperand(2));
11109
Craig Topper6d688152012-08-14 07:43:25 +000011110 // SSE3/AVX horizontal add/sub intrinsics
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011111 case Intrinsic::x86_sse3_hadd_ps:
11112 case Intrinsic::x86_sse3_hadd_pd:
11113 case Intrinsic::x86_avx_hadd_ps_256:
11114 case Intrinsic::x86_avx_hadd_pd_256:
Duncan Sands04aa4ae2011-09-23 16:10:22 +000011115 case Intrinsic::x86_sse3_hsub_ps:
11116 case Intrinsic::x86_sse3_hsub_pd:
11117 case Intrinsic::x86_avx_hsub_ps_256:
11118 case Intrinsic::x86_avx_hsub_pd_256:
Craig Topper4bb3f342012-01-25 05:37:32 +000011119 case Intrinsic::x86_ssse3_phadd_w_128:
11120 case Intrinsic::x86_ssse3_phadd_d_128:
11121 case Intrinsic::x86_avx2_phadd_w:
11122 case Intrinsic::x86_avx2_phadd_d:
Craig Topper4bb3f342012-01-25 05:37:32 +000011123 case Intrinsic::x86_ssse3_phsub_w_128:
11124 case Intrinsic::x86_ssse3_phsub_d_128:
11125 case Intrinsic::x86_avx2_phsub_w:
Craig Topper6d688152012-08-14 07:43:25 +000011126 case Intrinsic::x86_avx2_phsub_d: {
11127 unsigned Opcode;
11128 switch (IntNo) {
11129 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11130 case Intrinsic::x86_sse3_hadd_ps:
11131 case Intrinsic::x86_sse3_hadd_pd:
11132 case Intrinsic::x86_avx_hadd_ps_256:
11133 case Intrinsic::x86_avx_hadd_pd_256:
11134 Opcode = X86ISD::FHADD;
11135 break;
11136 case Intrinsic::x86_sse3_hsub_ps:
11137 case Intrinsic::x86_sse3_hsub_pd:
11138 case Intrinsic::x86_avx_hsub_ps_256:
11139 case Intrinsic::x86_avx_hsub_pd_256:
11140 Opcode = X86ISD::FHSUB;
11141 break;
11142 case Intrinsic::x86_ssse3_phadd_w_128:
11143 case Intrinsic::x86_ssse3_phadd_d_128:
11144 case Intrinsic::x86_avx2_phadd_w:
11145 case Intrinsic::x86_avx2_phadd_d:
11146 Opcode = X86ISD::HADD;
11147 break;
11148 case Intrinsic::x86_ssse3_phsub_w_128:
11149 case Intrinsic::x86_ssse3_phsub_d_128:
11150 case Intrinsic::x86_avx2_phsub_w:
11151 case Intrinsic::x86_avx2_phsub_d:
11152 Opcode = X86ISD::HSUB;
11153 break;
11154 }
11155 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper4bb3f342012-01-25 05:37:32 +000011156 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011157 }
11158
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011159 // SSE2/SSE41/AVX2 integer max/min intrinsics.
11160 case Intrinsic::x86_sse2_pmaxu_b:
11161 case Intrinsic::x86_sse41_pmaxuw:
11162 case Intrinsic::x86_sse41_pmaxud:
11163 case Intrinsic::x86_avx2_pmaxu_b:
11164 case Intrinsic::x86_avx2_pmaxu_w:
11165 case Intrinsic::x86_avx2_pmaxu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011166 case Intrinsic::x86_sse2_pminu_b:
11167 case Intrinsic::x86_sse41_pminuw:
11168 case Intrinsic::x86_sse41_pminud:
11169 case Intrinsic::x86_avx2_pminu_b:
11170 case Intrinsic::x86_avx2_pminu_w:
11171 case Intrinsic::x86_avx2_pminu_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011172 case Intrinsic::x86_sse41_pmaxsb:
11173 case Intrinsic::x86_sse2_pmaxs_w:
11174 case Intrinsic::x86_sse41_pmaxsd:
11175 case Intrinsic::x86_avx2_pmaxs_b:
11176 case Intrinsic::x86_avx2_pmaxs_w:
11177 case Intrinsic::x86_avx2_pmaxs_d:
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011178 case Intrinsic::x86_sse41_pminsb:
11179 case Intrinsic::x86_sse2_pmins_w:
11180 case Intrinsic::x86_sse41_pminsd:
11181 case Intrinsic::x86_avx2_pmins_b:
11182 case Intrinsic::x86_avx2_pmins_w:
Craig Topper6f57f392012-12-29 17:19:06 +000011183 case Intrinsic::x86_avx2_pmins_d: {
11184 unsigned Opcode;
11185 switch (IntNo) {
11186 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11187 case Intrinsic::x86_sse2_pmaxu_b:
11188 case Intrinsic::x86_sse41_pmaxuw:
11189 case Intrinsic::x86_sse41_pmaxud:
11190 case Intrinsic::x86_avx2_pmaxu_b:
11191 case Intrinsic::x86_avx2_pmaxu_w:
11192 case Intrinsic::x86_avx2_pmaxu_d:
11193 Opcode = X86ISD::UMAX;
11194 break;
11195 case Intrinsic::x86_sse2_pminu_b:
11196 case Intrinsic::x86_sse41_pminuw:
11197 case Intrinsic::x86_sse41_pminud:
11198 case Intrinsic::x86_avx2_pminu_b:
11199 case Intrinsic::x86_avx2_pminu_w:
11200 case Intrinsic::x86_avx2_pminu_d:
11201 Opcode = X86ISD::UMIN;
11202 break;
11203 case Intrinsic::x86_sse41_pmaxsb:
11204 case Intrinsic::x86_sse2_pmaxs_w:
11205 case Intrinsic::x86_sse41_pmaxsd:
11206 case Intrinsic::x86_avx2_pmaxs_b:
11207 case Intrinsic::x86_avx2_pmaxs_w:
11208 case Intrinsic::x86_avx2_pmaxs_d:
11209 Opcode = X86ISD::SMAX;
11210 break;
11211 case Intrinsic::x86_sse41_pminsb:
11212 case Intrinsic::x86_sse2_pmins_w:
11213 case Intrinsic::x86_sse41_pminsd:
11214 case Intrinsic::x86_avx2_pmins_b:
11215 case Intrinsic::x86_avx2_pmins_w:
11216 case Intrinsic::x86_avx2_pmins_d:
11217 Opcode = X86ISD::SMIN;
11218 break;
11219 }
11220 return DAG.getNode(Opcode, dl, Op.getValueType(),
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011221 Op.getOperand(1), Op.getOperand(2));
Craig Topper6f57f392012-12-29 17:19:06 +000011222 }
Benjamin Kramer739c7a82012-12-21 14:04:55 +000011223
Craig Topper6d183e42012-12-29 16:44:25 +000011224 // SSE/SSE2/AVX floating point max/min intrinsics.
11225 case Intrinsic::x86_sse_max_ps:
11226 case Intrinsic::x86_sse2_max_pd:
11227 case Intrinsic::x86_avx_max_ps_256:
11228 case Intrinsic::x86_avx_max_pd_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011229 case Intrinsic::x86_avx512_max_ps_512:
11230 case Intrinsic::x86_avx512_max_pd_512:
Craig Topper6d183e42012-12-29 16:44:25 +000011231 case Intrinsic::x86_sse_min_ps:
11232 case Intrinsic::x86_sse2_min_pd:
11233 case Intrinsic::x86_avx_min_ps_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011234 case Intrinsic::x86_avx_min_pd_256:
11235 case Intrinsic::x86_avx512_min_ps_512:
11236 case Intrinsic::x86_avx512_min_pd_512: {
Craig Topper6d183e42012-12-29 16:44:25 +000011237 unsigned Opcode;
11238 switch (IntNo) {
11239 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11240 case Intrinsic::x86_sse_max_ps:
11241 case Intrinsic::x86_sse2_max_pd:
11242 case Intrinsic::x86_avx_max_ps_256:
11243 case Intrinsic::x86_avx_max_pd_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011244 case Intrinsic::x86_avx512_max_ps_512:
11245 case Intrinsic::x86_avx512_max_pd_512:
Craig Topper6d183e42012-12-29 16:44:25 +000011246 Opcode = X86ISD::FMAX;
11247 break;
11248 case Intrinsic::x86_sse_min_ps:
11249 case Intrinsic::x86_sse2_min_pd:
11250 case Intrinsic::x86_avx_min_ps_256:
11251 case Intrinsic::x86_avx_min_pd_256:
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000011252 case Intrinsic::x86_avx512_min_ps_512:
11253 case Intrinsic::x86_avx512_min_pd_512:
Craig Topper6d183e42012-12-29 16:44:25 +000011254 Opcode = X86ISD::FMIN;
11255 break;
11256 }
11257 return DAG.getNode(Opcode, dl, Op.getValueType(),
11258 Op.getOperand(1), Op.getOperand(2));
11259 }
11260
Craig Topper6d688152012-08-14 07:43:25 +000011261 // AVX2 variable shift intrinsics
Craig Topper98fc7292011-11-19 17:46:46 +000011262 case Intrinsic::x86_avx2_psllv_d:
11263 case Intrinsic::x86_avx2_psllv_q:
11264 case Intrinsic::x86_avx2_psllv_d_256:
11265 case Intrinsic::x86_avx2_psllv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011266 case Intrinsic::x86_avx2_psrlv_d:
11267 case Intrinsic::x86_avx2_psrlv_q:
11268 case Intrinsic::x86_avx2_psrlv_d_256:
11269 case Intrinsic::x86_avx2_psrlv_q_256:
Craig Topper98fc7292011-11-19 17:46:46 +000011270 case Intrinsic::x86_avx2_psrav_d:
Craig Topper6d688152012-08-14 07:43:25 +000011271 case Intrinsic::x86_avx2_psrav_d_256: {
11272 unsigned Opcode;
11273 switch (IntNo) {
11274 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11275 case Intrinsic::x86_avx2_psllv_d:
11276 case Intrinsic::x86_avx2_psllv_q:
11277 case Intrinsic::x86_avx2_psllv_d_256:
11278 case Intrinsic::x86_avx2_psllv_q_256:
11279 Opcode = ISD::SHL;
11280 break;
11281 case Intrinsic::x86_avx2_psrlv_d:
11282 case Intrinsic::x86_avx2_psrlv_q:
11283 case Intrinsic::x86_avx2_psrlv_d_256:
11284 case Intrinsic::x86_avx2_psrlv_q_256:
11285 Opcode = ISD::SRL;
11286 break;
11287 case Intrinsic::x86_avx2_psrav_d:
11288 case Intrinsic::x86_avx2_psrav_d_256:
11289 Opcode = ISD::SRA;
11290 break;
11291 }
11292 return DAG.getNode(Opcode, dl, Op.getValueType(),
11293 Op.getOperand(1), Op.getOperand(2));
11294 }
11295
Craig Topper969ba282012-01-25 06:43:11 +000011296 case Intrinsic::x86_ssse3_pshuf_b_128:
11297 case Intrinsic::x86_avx2_pshuf_b:
11298 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
11299 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011300
Craig Topper969ba282012-01-25 06:43:11 +000011301 case Intrinsic::x86_ssse3_psign_b_128:
11302 case Intrinsic::x86_ssse3_psign_w_128:
11303 case Intrinsic::x86_ssse3_psign_d_128:
11304 case Intrinsic::x86_avx2_psign_b:
11305 case Intrinsic::x86_avx2_psign_w:
11306 case Intrinsic::x86_avx2_psign_d:
11307 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
11308 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011309
Craig Toppere566cd02012-01-26 07:18:03 +000011310 case Intrinsic::x86_sse41_insertps:
11311 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
11312 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011313
Craig Toppere566cd02012-01-26 07:18:03 +000011314 case Intrinsic::x86_avx_vperm2f128_ps_256:
11315 case Intrinsic::x86_avx_vperm2f128_pd_256:
11316 case Intrinsic::x86_avx_vperm2f128_si_256:
11317 case Intrinsic::x86_avx2_vperm2i128:
11318 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
11319 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper6d688152012-08-14 07:43:25 +000011320
Craig Topperffa6c402012-04-16 07:13:00 +000011321 case Intrinsic::x86_avx2_permd:
11322 case Intrinsic::x86_avx2_permps:
11323 // Operands intentionally swapped. Mask is last operand to intrinsic,
Robert Wilhelmf80a63f2013-09-28 11:46:15 +000011324 // but second operand for node/instruction.
Craig Topperffa6c402012-04-16 07:13:00 +000011325 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
11326 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +000011327
Craig Topper22d8f0d2012-12-29 18:18:20 +000011328 case Intrinsic::x86_sse_sqrt_ps:
11329 case Intrinsic::x86_sse2_sqrt_pd:
11330 case Intrinsic::x86_avx_sqrt_ps_256:
11331 case Intrinsic::x86_avx_sqrt_pd_256:
11332 return DAG.getNode(ISD::FSQRT, dl, Op.getValueType(), Op.getOperand(1));
11333
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011334 // ptest and testp intrinsics. The intrinsic these come from are designed to
11335 // return an integer value, not just an instruction so lower it to the ptest
11336 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +000011337 case Intrinsic::x86_sse41_ptestz:
11338 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011339 case Intrinsic::x86_sse41_ptestnzc:
11340 case Intrinsic::x86_avx_ptestz_256:
11341 case Intrinsic::x86_avx_ptestc_256:
11342 case Intrinsic::x86_avx_ptestnzc_256:
11343 case Intrinsic::x86_avx_vtestz_ps:
11344 case Intrinsic::x86_avx_vtestc_ps:
11345 case Intrinsic::x86_avx_vtestnzc_ps:
11346 case Intrinsic::x86_avx_vtestz_pd:
11347 case Intrinsic::x86_avx_vtestc_pd:
11348 case Intrinsic::x86_avx_vtestnzc_pd:
11349 case Intrinsic::x86_avx_vtestz_ps_256:
11350 case Intrinsic::x86_avx_vtestc_ps_256:
11351 case Intrinsic::x86_avx_vtestnzc_ps_256:
11352 case Intrinsic::x86_avx_vtestz_pd_256:
11353 case Intrinsic::x86_avx_vtestc_pd_256:
11354 case Intrinsic::x86_avx_vtestnzc_pd_256: {
11355 bool IsTestPacked = false;
Craig Topper6d688152012-08-14 07:43:25 +000011356 unsigned X86CC;
Eric Christopher71c67532009-07-29 00:28:05 +000011357 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +000011358 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011359 case Intrinsic::x86_avx_vtestz_ps:
11360 case Intrinsic::x86_avx_vtestz_pd:
11361 case Intrinsic::x86_avx_vtestz_ps_256:
11362 case Intrinsic::x86_avx_vtestz_pd_256:
11363 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011364 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011365 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011366 // ZF = 1
11367 X86CC = X86::COND_E;
11368 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011369 case Intrinsic::x86_avx_vtestc_ps:
11370 case Intrinsic::x86_avx_vtestc_pd:
11371 case Intrinsic::x86_avx_vtestc_ps_256:
11372 case Intrinsic::x86_avx_vtestc_pd_256:
11373 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +000011374 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011375 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011376 // CF = 1
11377 X86CC = X86::COND_B;
11378 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011379 case Intrinsic::x86_avx_vtestnzc_ps:
11380 case Intrinsic::x86_avx_vtestnzc_pd:
11381 case Intrinsic::x86_avx_vtestnzc_ps_256:
11382 case Intrinsic::x86_avx_vtestnzc_pd_256:
11383 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +000011384 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011385 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +000011386 // ZF and CF = 0
11387 X86CC = X86::COND_A;
11388 break;
11389 }
Eric Christopherfd179292009-08-27 18:07:15 +000011390
Eric Christopher71c67532009-07-29 00:28:05 +000011391 SDValue LHS = Op.getOperand(1);
11392 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011393 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
11394 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +000011395 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
11396 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
11397 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +000011398 }
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000011399 case Intrinsic::x86_avx512_kortestz:
11400 case Intrinsic::x86_avx512_kortestc: {
11401 unsigned X86CC = (IntNo == Intrinsic::x86_avx512_kortestz)? X86::COND_E: X86::COND_B;
11402 SDValue LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1, Op.getOperand(1));
11403 SDValue RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i1, Op.getOperand(2));
11404 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
11405 SDValue Test = DAG.getNode(X86ISD::KORTEST, dl, MVT::i32, LHS, RHS);
11406 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
11407 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
11408 }
Evan Cheng5759f972008-05-04 09:15:50 +000011409
Craig Topper80e46362012-01-23 06:16:53 +000011410 // SSE/AVX shift intrinsics
11411 case Intrinsic::x86_sse2_psll_w:
11412 case Intrinsic::x86_sse2_psll_d:
11413 case Intrinsic::x86_sse2_psll_q:
11414 case Intrinsic::x86_avx2_psll_w:
11415 case Intrinsic::x86_avx2_psll_d:
11416 case Intrinsic::x86_avx2_psll_q:
Craig Topper80e46362012-01-23 06:16:53 +000011417 case Intrinsic::x86_sse2_psrl_w:
11418 case Intrinsic::x86_sse2_psrl_d:
11419 case Intrinsic::x86_sse2_psrl_q:
11420 case Intrinsic::x86_avx2_psrl_w:
11421 case Intrinsic::x86_avx2_psrl_d:
11422 case Intrinsic::x86_avx2_psrl_q:
Craig Topper80e46362012-01-23 06:16:53 +000011423 case Intrinsic::x86_sse2_psra_w:
11424 case Intrinsic::x86_sse2_psra_d:
11425 case Intrinsic::x86_avx2_psra_w:
Craig Topper6d688152012-08-14 07:43:25 +000011426 case Intrinsic::x86_avx2_psra_d: {
11427 unsigned Opcode;
11428 switch (IntNo) {
11429 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11430 case Intrinsic::x86_sse2_psll_w:
11431 case Intrinsic::x86_sse2_psll_d:
11432 case Intrinsic::x86_sse2_psll_q:
11433 case Intrinsic::x86_avx2_psll_w:
11434 case Intrinsic::x86_avx2_psll_d:
11435 case Intrinsic::x86_avx2_psll_q:
11436 Opcode = X86ISD::VSHL;
11437 break;
11438 case Intrinsic::x86_sse2_psrl_w:
11439 case Intrinsic::x86_sse2_psrl_d:
11440 case Intrinsic::x86_sse2_psrl_q:
11441 case Intrinsic::x86_avx2_psrl_w:
11442 case Intrinsic::x86_avx2_psrl_d:
11443 case Intrinsic::x86_avx2_psrl_q:
11444 Opcode = X86ISD::VSRL;
11445 break;
11446 case Intrinsic::x86_sse2_psra_w:
11447 case Intrinsic::x86_sse2_psra_d:
11448 case Intrinsic::x86_avx2_psra_w:
11449 case Intrinsic::x86_avx2_psra_d:
11450 Opcode = X86ISD::VSRA;
11451 break;
11452 }
11453 return DAG.getNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011454 Op.getOperand(1), Op.getOperand(2));
Craig Topper6d688152012-08-14 07:43:25 +000011455 }
11456
11457 // SSE/AVX immediate shift intrinsics
Evan Cheng5759f972008-05-04 09:15:50 +000011458 case Intrinsic::x86_sse2_pslli_w:
11459 case Intrinsic::x86_sse2_pslli_d:
11460 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011461 case Intrinsic::x86_avx2_pslli_w:
11462 case Intrinsic::x86_avx2_pslli_d:
11463 case Intrinsic::x86_avx2_pslli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011464 case Intrinsic::x86_sse2_psrli_w:
11465 case Intrinsic::x86_sse2_psrli_d:
11466 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +000011467 case Intrinsic::x86_avx2_psrli_w:
11468 case Intrinsic::x86_avx2_psrli_d:
11469 case Intrinsic::x86_avx2_psrli_q:
Evan Cheng5759f972008-05-04 09:15:50 +000011470 case Intrinsic::x86_sse2_psrai_w:
11471 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +000011472 case Intrinsic::x86_avx2_psrai_w:
Craig Topper6d688152012-08-14 07:43:25 +000011473 case Intrinsic::x86_avx2_psrai_d: {
11474 unsigned Opcode;
11475 switch (IntNo) {
11476 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11477 case Intrinsic::x86_sse2_pslli_w:
11478 case Intrinsic::x86_sse2_pslli_d:
11479 case Intrinsic::x86_sse2_pslli_q:
11480 case Intrinsic::x86_avx2_pslli_w:
11481 case Intrinsic::x86_avx2_pslli_d:
11482 case Intrinsic::x86_avx2_pslli_q:
11483 Opcode = X86ISD::VSHLI;
11484 break;
11485 case Intrinsic::x86_sse2_psrli_w:
11486 case Intrinsic::x86_sse2_psrli_d:
11487 case Intrinsic::x86_sse2_psrli_q:
11488 case Intrinsic::x86_avx2_psrli_w:
11489 case Intrinsic::x86_avx2_psrli_d:
11490 case Intrinsic::x86_avx2_psrli_q:
11491 Opcode = X86ISD::VSRLI;
11492 break;
11493 case Intrinsic::x86_sse2_psrai_w:
11494 case Intrinsic::x86_sse2_psrai_d:
11495 case Intrinsic::x86_avx2_psrai_w:
11496 case Intrinsic::x86_avx2_psrai_d:
11497 Opcode = X86ISD::VSRAI;
11498 break;
11499 }
11500 return getTargetVShiftNode(Opcode, dl, Op.getValueType(),
Craig Topper80e46362012-01-23 06:16:53 +000011501 Op.getOperand(1), Op.getOperand(2), DAG);
Craig Topper6d688152012-08-14 07:43:25 +000011502 }
11503
Craig Topper4feb6472012-08-06 06:22:36 +000011504 case Intrinsic::x86_sse42_pcmpistria128:
11505 case Intrinsic::x86_sse42_pcmpestria128:
11506 case Intrinsic::x86_sse42_pcmpistric128:
11507 case Intrinsic::x86_sse42_pcmpestric128:
11508 case Intrinsic::x86_sse42_pcmpistrio128:
11509 case Intrinsic::x86_sse42_pcmpestrio128:
11510 case Intrinsic::x86_sse42_pcmpistris128:
11511 case Intrinsic::x86_sse42_pcmpestris128:
11512 case Intrinsic::x86_sse42_pcmpistriz128:
11513 case Intrinsic::x86_sse42_pcmpestriz128: {
11514 unsigned Opcode;
11515 unsigned X86CC;
11516 switch (IntNo) {
11517 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11518 case Intrinsic::x86_sse42_pcmpistria128:
11519 Opcode = X86ISD::PCMPISTRI;
11520 X86CC = X86::COND_A;
11521 break;
11522 case Intrinsic::x86_sse42_pcmpestria128:
11523 Opcode = X86ISD::PCMPESTRI;
11524 X86CC = X86::COND_A;
11525 break;
11526 case Intrinsic::x86_sse42_pcmpistric128:
11527 Opcode = X86ISD::PCMPISTRI;
11528 X86CC = X86::COND_B;
11529 break;
11530 case Intrinsic::x86_sse42_pcmpestric128:
11531 Opcode = X86ISD::PCMPESTRI;
11532 X86CC = X86::COND_B;
11533 break;
11534 case Intrinsic::x86_sse42_pcmpistrio128:
11535 Opcode = X86ISD::PCMPISTRI;
11536 X86CC = X86::COND_O;
11537 break;
11538 case Intrinsic::x86_sse42_pcmpestrio128:
11539 Opcode = X86ISD::PCMPESTRI;
11540 X86CC = X86::COND_O;
11541 break;
11542 case Intrinsic::x86_sse42_pcmpistris128:
11543 Opcode = X86ISD::PCMPISTRI;
11544 X86CC = X86::COND_S;
11545 break;
11546 case Intrinsic::x86_sse42_pcmpestris128:
11547 Opcode = X86ISD::PCMPESTRI;
11548 X86CC = X86::COND_S;
11549 break;
11550 case Intrinsic::x86_sse42_pcmpistriz128:
11551 Opcode = X86ISD::PCMPISTRI;
11552 X86CC = X86::COND_E;
11553 break;
11554 case Intrinsic::x86_sse42_pcmpestriz128:
11555 Opcode = X86ISD::PCMPESTRI;
11556 X86CC = X86::COND_E;
11557 break;
11558 }
Craig Topper20b46b02013-08-06 04:12:40 +000011559 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011560 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11561 SDValue PCMP = DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11562 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11563 DAG.getConstant(X86CC, MVT::i8),
11564 SDValue(PCMP.getNode(), 1));
11565 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
11566 }
Craig Topper6d688152012-08-14 07:43:25 +000011567
Craig Topper4feb6472012-08-06 06:22:36 +000011568 case Intrinsic::x86_sse42_pcmpistri128:
11569 case Intrinsic::x86_sse42_pcmpestri128: {
11570 unsigned Opcode;
11571 if (IntNo == Intrinsic::x86_sse42_pcmpistri128)
11572 Opcode = X86ISD::PCMPISTRI;
11573 else
11574 Opcode = X86ISD::PCMPESTRI;
11575
Craig Topper20b46b02013-08-06 04:12:40 +000011576 SmallVector<SDValue, 5> NewOps(Op->op_begin()+1, Op->op_end());
Craig Topper4feb6472012-08-06 06:22:36 +000011577 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
11578 return DAG.getNode(Opcode, dl, VTs, NewOps.data(), NewOps.size());
11579 }
Craig Topper0e292372012-08-24 04:03:22 +000011580 case Intrinsic::x86_fma_vfmadd_ps:
11581 case Intrinsic::x86_fma_vfmadd_pd:
11582 case Intrinsic::x86_fma_vfmsub_ps:
11583 case Intrinsic::x86_fma_vfmsub_pd:
11584 case Intrinsic::x86_fma_vfnmadd_ps:
11585 case Intrinsic::x86_fma_vfnmadd_pd:
11586 case Intrinsic::x86_fma_vfnmsub_ps:
11587 case Intrinsic::x86_fma_vfnmsub_pd:
11588 case Intrinsic::x86_fma_vfmaddsub_ps:
11589 case Intrinsic::x86_fma_vfmaddsub_pd:
11590 case Intrinsic::x86_fma_vfmsubadd_ps:
11591 case Intrinsic::x86_fma_vfmsubadd_pd:
11592 case Intrinsic::x86_fma_vfmadd_ps_256:
11593 case Intrinsic::x86_fma_vfmadd_pd_256:
11594 case Intrinsic::x86_fma_vfmsub_ps_256:
11595 case Intrinsic::x86_fma_vfmsub_pd_256:
11596 case Intrinsic::x86_fma_vfnmadd_ps_256:
11597 case Intrinsic::x86_fma_vfnmadd_pd_256:
11598 case Intrinsic::x86_fma_vfnmsub_ps_256:
11599 case Intrinsic::x86_fma_vfnmsub_pd_256:
11600 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11601 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11602 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11603 case Intrinsic::x86_fma_vfmsubadd_pd_256: {
Craig Topper0e292372012-08-24 04:03:22 +000011604 unsigned Opc;
11605 switch (IntNo) {
11606 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
11607 case Intrinsic::x86_fma_vfmadd_ps:
11608 case Intrinsic::x86_fma_vfmadd_pd:
11609 case Intrinsic::x86_fma_vfmadd_ps_256:
11610 case Intrinsic::x86_fma_vfmadd_pd_256:
11611 Opc = X86ISD::FMADD;
11612 break;
11613 case Intrinsic::x86_fma_vfmsub_ps:
11614 case Intrinsic::x86_fma_vfmsub_pd:
11615 case Intrinsic::x86_fma_vfmsub_ps_256:
11616 case Intrinsic::x86_fma_vfmsub_pd_256:
11617 Opc = X86ISD::FMSUB;
11618 break;
11619 case Intrinsic::x86_fma_vfnmadd_ps:
11620 case Intrinsic::x86_fma_vfnmadd_pd:
11621 case Intrinsic::x86_fma_vfnmadd_ps_256:
11622 case Intrinsic::x86_fma_vfnmadd_pd_256:
11623 Opc = X86ISD::FNMADD;
11624 break;
11625 case Intrinsic::x86_fma_vfnmsub_ps:
11626 case Intrinsic::x86_fma_vfnmsub_pd:
11627 case Intrinsic::x86_fma_vfnmsub_ps_256:
11628 case Intrinsic::x86_fma_vfnmsub_pd_256:
11629 Opc = X86ISD::FNMSUB;
11630 break;
11631 case Intrinsic::x86_fma_vfmaddsub_ps:
11632 case Intrinsic::x86_fma_vfmaddsub_pd:
11633 case Intrinsic::x86_fma_vfmaddsub_ps_256:
11634 case Intrinsic::x86_fma_vfmaddsub_pd_256:
11635 Opc = X86ISD::FMADDSUB;
11636 break;
11637 case Intrinsic::x86_fma_vfmsubadd_ps:
11638 case Intrinsic::x86_fma_vfmsubadd_pd:
11639 case Intrinsic::x86_fma_vfmsubadd_ps_256:
11640 case Intrinsic::x86_fma_vfmsubadd_pd_256:
11641 Opc = X86ISD::FMSUBADD;
11642 break;
11643 }
11644
11645 return DAG.getNode(Opc, dl, Op.getValueType(), Op.getOperand(1),
11646 Op.getOperand(2), Op.getOperand(3));
11647 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +000011648 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000011649}
Evan Cheng72261582005-12-20 06:22:03 +000011650
Elena Demikhovsky6adcd582013-09-01 14:24:41 +000011651static SDValue getGatherNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11652 SDValue Base, SDValue Index,
11653 SDValue ScaleOp, SDValue Chain,
11654 const X86Subtarget * Subtarget) {
11655 SDLoc dl(Op);
11656 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11657 assert(C && "Invalid scale type");
11658 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11659 SDValue Src = getZeroVector(Op.getValueType(), Subtarget, DAG, dl);
11660 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11661 Index.getValueType().getVectorNumElements());
11662 SDValue MaskInReg = DAG.getConstant(~0, MaskVT);
11663 SDVTList VTs = DAG.getVTList(Op.getValueType(), MaskVT, MVT::Other);
11664 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11665 SDValue Segment = DAG.getRegister(0, MVT::i32);
11666 SDValue Ops[] = {Src, MaskInReg, Base, Scale, Index, Disp, Segment, Chain};
11667 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11668 SDValue RetOps[] = { SDValue(Res, 0), SDValue(Res, 2) };
11669 return DAG.getMergeValues(RetOps, array_lengthof(RetOps), dl);
11670}
11671
11672static SDValue getMGatherNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11673 SDValue Src, SDValue Mask, SDValue Base,
11674 SDValue Index, SDValue ScaleOp, SDValue Chain,
11675 const X86Subtarget * Subtarget) {
11676 SDLoc dl(Op);
11677 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11678 assert(C && "Invalid scale type");
11679 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11680 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11681 Index.getValueType().getVectorNumElements());
11682 SDValue MaskInReg = DAG.getNode(ISD::BITCAST, dl, MaskVT, Mask);
11683 SDVTList VTs = DAG.getVTList(Op.getValueType(), MaskVT, MVT::Other);
11684 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11685 SDValue Segment = DAG.getRegister(0, MVT::i32);
11686 if (Src.getOpcode() == ISD::UNDEF)
11687 Src = getZeroVector(Op.getValueType(), Subtarget, DAG, dl);
11688 SDValue Ops[] = {Src, MaskInReg, Base, Scale, Index, Disp, Segment, Chain};
11689 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11690 SDValue RetOps[] = { SDValue(Res, 0), SDValue(Res, 2) };
11691 return DAG.getMergeValues(RetOps, array_lengthof(RetOps), dl);
11692}
11693
11694static SDValue getScatterNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11695 SDValue Src, SDValue Base, SDValue Index,
11696 SDValue ScaleOp, SDValue Chain) {
11697 SDLoc dl(Op);
11698 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11699 assert(C && "Invalid scale type");
11700 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11701 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11702 SDValue Segment = DAG.getRegister(0, MVT::i32);
11703 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11704 Index.getValueType().getVectorNumElements());
11705 SDValue MaskInReg = DAG.getConstant(~0, MaskVT);
11706 SDVTList VTs = DAG.getVTList(MaskVT, MVT::Other);
11707 SDValue Ops[] = {Base, Scale, Index, Disp, Segment, MaskInReg, Src, Chain};
11708 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11709 return SDValue(Res, 1);
11710}
11711
11712static SDValue getMScatterNode(unsigned Opc, SDValue Op, SelectionDAG &DAG,
11713 SDValue Src, SDValue Mask, SDValue Base,
11714 SDValue Index, SDValue ScaleOp, SDValue Chain) {
11715 SDLoc dl(Op);
11716 ConstantSDNode *C = dyn_cast<ConstantSDNode>(ScaleOp);
11717 assert(C && "Invalid scale type");
11718 SDValue Scale = DAG.getTargetConstant(C->getZExtValue(), MVT::i8);
11719 SDValue Disp = DAG.getTargetConstant(0, MVT::i32);
11720 SDValue Segment = DAG.getRegister(0, MVT::i32);
11721 EVT MaskVT = MVT::getVectorVT(MVT::i1,
11722 Index.getValueType().getVectorNumElements());
11723 SDValue MaskInReg = DAG.getNode(ISD::BITCAST, dl, MaskVT, Mask);
11724 SDVTList VTs = DAG.getVTList(MaskVT, MVT::Other);
11725 SDValue Ops[] = {Base, Scale, Index, Disp, Segment, MaskInReg, Src, Chain};
11726 SDNode *Res = DAG.getMachineNode(Opc, dl, VTs, Ops);
11727 return SDValue(Res, 1);
11728}
11729
11730static SDValue LowerINTRINSIC_W_CHAIN(SDValue Op, const X86Subtarget *Subtarget,
11731 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000011732 SDLoc dl(Op);
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011733 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
11734 switch (IntNo) {
11735 default: return SDValue(); // Don't custom lower most intrinsics.
11736
Michael Liaoc26392a2013-03-28 23:41:26 +000011737 // RDRAND/RDSEED intrinsics.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011738 case Intrinsic::x86_rdrand_16:
11739 case Intrinsic::x86_rdrand_32:
Michael Liaoc26392a2013-03-28 23:41:26 +000011740 case Intrinsic::x86_rdrand_64:
11741 case Intrinsic::x86_rdseed_16:
11742 case Intrinsic::x86_rdseed_32:
11743 case Intrinsic::x86_rdseed_64: {
11744 unsigned Opcode = (IntNo == Intrinsic::x86_rdseed_16 ||
11745 IntNo == Intrinsic::x86_rdseed_32 ||
11746 IntNo == Intrinsic::x86_rdseed_64) ? X86ISD::RDSEED :
11747 X86ISD::RDRAND;
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011748 // Emit the node with the right value type.
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011749 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Glue, MVT::Other);
Michael Liaoc26392a2013-03-28 23:41:26 +000011750 SDValue Result = DAG.getNode(Opcode, dl, VTs, Op.getOperand(0));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011751
Michael Liaoc26392a2013-03-28 23:41:26 +000011752 // If the value returned by RDRAND/RDSEED was valid (CF=1), return 1.
11753 // Otherwise return the value from Rand, which is always 0, casted to i32.
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011754 SDValue Ops[] = { DAG.getZExtOrTrunc(Result, dl, Op->getValueType(1)),
11755 DAG.getConstant(1, Op->getValueType(1)),
11756 DAG.getConstant(X86::COND_B, MVT::i32),
11757 SDValue(Result.getNode(), 1) };
11758 SDValue isValid = DAG.getNode(X86ISD::CMOV, dl,
11759 DAG.getVTList(Op->getValueType(1), MVT::Glue),
Michael Liao0ee17002013-04-19 04:03:37 +000011760 Ops, array_lengthof(Ops));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011761
11762 // Return { result, isValid, chain }.
11763 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(), Result, isValid,
Benjamin Kramerfeae00a2012-07-12 18:14:57 +000011764 SDValue(Result.getNode(), 2));
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011765 }
Elena Demikhovsky6adcd582013-09-01 14:24:41 +000011766 //int_gather(index, base, scale);
11767 case Intrinsic::x86_avx512_gather_qpd_512:
11768 case Intrinsic::x86_avx512_gather_qps_512:
11769 case Intrinsic::x86_avx512_gather_dpd_512:
11770 case Intrinsic::x86_avx512_gather_qpi_512:
11771 case Intrinsic::x86_avx512_gather_qpq_512:
11772 case Intrinsic::x86_avx512_gather_dpq_512:
11773 case Intrinsic::x86_avx512_gather_dps_512:
11774 case Intrinsic::x86_avx512_gather_dpi_512: {
11775 unsigned Opc;
11776 switch (IntNo) {
11777 default: llvm_unreachable("Unexpected intrinsic!");
11778 case Intrinsic::x86_avx512_gather_qps_512: Opc = X86::VGATHERQPSZrm; break;
11779 case Intrinsic::x86_avx512_gather_qpd_512: Opc = X86::VGATHERQPDZrm; break;
11780 case Intrinsic::x86_avx512_gather_dpd_512: Opc = X86::VGATHERDPDZrm; break;
11781 case Intrinsic::x86_avx512_gather_dps_512: Opc = X86::VGATHERDPSZrm; break;
11782 case Intrinsic::x86_avx512_gather_qpi_512: Opc = X86::VPGATHERQDZrm; break;
11783 case Intrinsic::x86_avx512_gather_qpq_512: Opc = X86::VPGATHERQQZrm; break;
11784 case Intrinsic::x86_avx512_gather_dpi_512: Opc = X86::VPGATHERDDZrm; break;
11785 case Intrinsic::x86_avx512_gather_dpq_512: Opc = X86::VPGATHERDQZrm; break;
11786 }
11787 SDValue Chain = Op.getOperand(0);
11788 SDValue Index = Op.getOperand(2);
11789 SDValue Base = Op.getOperand(3);
11790 SDValue Scale = Op.getOperand(4);
11791 return getGatherNode(Opc, Op, DAG, Base, Index, Scale, Chain, Subtarget);
11792 }
11793 //int_gather_mask(v1, mask, index, base, scale);
11794 case Intrinsic::x86_avx512_gather_qps_mask_512:
11795 case Intrinsic::x86_avx512_gather_qpd_mask_512:
11796 case Intrinsic::x86_avx512_gather_dpd_mask_512:
11797 case Intrinsic::x86_avx512_gather_dps_mask_512:
11798 case Intrinsic::x86_avx512_gather_qpi_mask_512:
11799 case Intrinsic::x86_avx512_gather_qpq_mask_512:
11800 case Intrinsic::x86_avx512_gather_dpi_mask_512:
11801 case Intrinsic::x86_avx512_gather_dpq_mask_512: {
11802 unsigned Opc;
11803 switch (IntNo) {
11804 default: llvm_unreachable("Unexpected intrinsic!");
11805 case Intrinsic::x86_avx512_gather_qps_mask_512:
11806 Opc = X86::VGATHERQPSZrm; break;
11807 case Intrinsic::x86_avx512_gather_qpd_mask_512:
11808 Opc = X86::VGATHERQPDZrm; break;
11809 case Intrinsic::x86_avx512_gather_dpd_mask_512:
11810 Opc = X86::VGATHERDPDZrm; break;
11811 case Intrinsic::x86_avx512_gather_dps_mask_512:
11812 Opc = X86::VGATHERDPSZrm; break;
11813 case Intrinsic::x86_avx512_gather_qpi_mask_512:
11814 Opc = X86::VPGATHERQDZrm; break;
11815 case Intrinsic::x86_avx512_gather_qpq_mask_512:
11816 Opc = X86::VPGATHERQQZrm; break;
11817 case Intrinsic::x86_avx512_gather_dpi_mask_512:
11818 Opc = X86::VPGATHERDDZrm; break;
11819 case Intrinsic::x86_avx512_gather_dpq_mask_512:
11820 Opc = X86::VPGATHERDQZrm; break;
11821 }
11822 SDValue Chain = Op.getOperand(0);
11823 SDValue Src = Op.getOperand(2);
11824 SDValue Mask = Op.getOperand(3);
11825 SDValue Index = Op.getOperand(4);
11826 SDValue Base = Op.getOperand(5);
11827 SDValue Scale = Op.getOperand(6);
11828 return getMGatherNode(Opc, Op, DAG, Src, Mask, Base, Index, Scale, Chain,
11829 Subtarget);
11830 }
11831 //int_scatter(base, index, v1, scale);
11832 case Intrinsic::x86_avx512_scatter_qpd_512:
11833 case Intrinsic::x86_avx512_scatter_qps_512:
11834 case Intrinsic::x86_avx512_scatter_dpd_512:
11835 case Intrinsic::x86_avx512_scatter_qpi_512:
11836 case Intrinsic::x86_avx512_scatter_qpq_512:
11837 case Intrinsic::x86_avx512_scatter_dpq_512:
11838 case Intrinsic::x86_avx512_scatter_dps_512:
11839 case Intrinsic::x86_avx512_scatter_dpi_512: {
11840 unsigned Opc;
11841 switch (IntNo) {
11842 default: llvm_unreachable("Unexpected intrinsic!");
11843 case Intrinsic::x86_avx512_scatter_qpd_512:
11844 Opc = X86::VSCATTERQPDZmr; break;
11845 case Intrinsic::x86_avx512_scatter_qps_512:
11846 Opc = X86::VSCATTERQPSZmr; break;
11847 case Intrinsic::x86_avx512_scatter_dpd_512:
11848 Opc = X86::VSCATTERDPDZmr; break;
11849 case Intrinsic::x86_avx512_scatter_dps_512:
11850 Opc = X86::VSCATTERDPSZmr; break;
11851 case Intrinsic::x86_avx512_scatter_qpi_512:
11852 Opc = X86::VPSCATTERQDZmr; break;
11853 case Intrinsic::x86_avx512_scatter_qpq_512:
11854 Opc = X86::VPSCATTERQQZmr; break;
11855 case Intrinsic::x86_avx512_scatter_dpq_512:
11856 Opc = X86::VPSCATTERDQZmr; break;
11857 case Intrinsic::x86_avx512_scatter_dpi_512:
11858 Opc = X86::VPSCATTERDDZmr; break;
11859 }
11860 SDValue Chain = Op.getOperand(0);
11861 SDValue Base = Op.getOperand(2);
11862 SDValue Index = Op.getOperand(3);
11863 SDValue Src = Op.getOperand(4);
11864 SDValue Scale = Op.getOperand(5);
11865 return getScatterNode(Opc, Op, DAG, Src, Base, Index, Scale, Chain);
11866 }
11867 //int_scatter_mask(base, mask, index, v1, scale);
11868 case Intrinsic::x86_avx512_scatter_qps_mask_512:
11869 case Intrinsic::x86_avx512_scatter_qpd_mask_512:
11870 case Intrinsic::x86_avx512_scatter_dpd_mask_512:
11871 case Intrinsic::x86_avx512_scatter_dps_mask_512:
11872 case Intrinsic::x86_avx512_scatter_qpi_mask_512:
11873 case Intrinsic::x86_avx512_scatter_qpq_mask_512:
11874 case Intrinsic::x86_avx512_scatter_dpi_mask_512:
11875 case Intrinsic::x86_avx512_scatter_dpq_mask_512: {
11876 unsigned Opc;
11877 switch (IntNo) {
11878 default: llvm_unreachable("Unexpected intrinsic!");
11879 case Intrinsic::x86_avx512_scatter_qpd_mask_512:
11880 Opc = X86::VSCATTERQPDZmr; break;
11881 case Intrinsic::x86_avx512_scatter_qps_mask_512:
11882 Opc = X86::VSCATTERQPSZmr; break;
11883 case Intrinsic::x86_avx512_scatter_dpd_mask_512:
11884 Opc = X86::VSCATTERDPDZmr; break;
11885 case Intrinsic::x86_avx512_scatter_dps_mask_512:
11886 Opc = X86::VSCATTERDPSZmr; break;
11887 case Intrinsic::x86_avx512_scatter_qpi_mask_512:
11888 Opc = X86::VPSCATTERQDZmr; break;
11889 case Intrinsic::x86_avx512_scatter_qpq_mask_512:
11890 Opc = X86::VPSCATTERQQZmr; break;
11891 case Intrinsic::x86_avx512_scatter_dpq_mask_512:
11892 Opc = X86::VPSCATTERDQZmr; break;
11893 case Intrinsic::x86_avx512_scatter_dpi_mask_512:
11894 Opc = X86::VPSCATTERDDZmr; break;
11895 }
11896 SDValue Chain = Op.getOperand(0);
11897 SDValue Base = Op.getOperand(2);
11898 SDValue Mask = Op.getOperand(3);
11899 SDValue Index = Op.getOperand(4);
11900 SDValue Src = Op.getOperand(5);
11901 SDValue Scale = Op.getOperand(6);
11902 return getMScatterNode(Opc, Op, DAG, Src, Mask, Base, Index, Scale, Chain);
11903 }
Michael Liaof8fd8832013-03-26 22:47:01 +000011904 // XTEST intrinsics.
11905 case Intrinsic::x86_xtest: {
11906 SDVTList VTs = DAG.getVTList(Op->getValueType(0), MVT::Other);
11907 SDValue InTrans = DAG.getNode(X86ISD::XTEST, dl, VTs, Op.getOperand(0));
11908 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
11909 DAG.getConstant(X86::COND_NE, MVT::i8),
11910 InTrans);
11911 SDValue Ret = DAG.getNode(ISD::ZERO_EXTEND, dl, Op->getValueType(0), SetCC);
11912 return DAG.getNode(ISD::MERGE_VALUES, dl, Op->getVTList(),
11913 Ret, SDValue(InTrans.getNode(), 1));
11914 }
Benjamin Kramerb9bee042012-07-12 09:31:43 +000011915 }
11916}
11917
Dan Gohmand858e902010-04-17 15:26:15 +000011918SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
11919 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +000011920 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11921 MFI->setReturnAddressIsTaken(true);
11922
Bill Wendling64e87322009-01-16 19:25:27 +000011923 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011924 SDLoc dl(Op);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011925 EVT PtrVT = getPointerTy();
Bill Wendling64e87322009-01-16 19:25:27 +000011926
11927 if (Depth > 0) {
11928 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011929 const X86RegisterInfo *RegInfo =
11930 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
11931 SDValue Offset = DAG.getConstant(RegInfo->getSlotSize(), PtrVT);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011932 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
11933 DAG.getNode(ISD::ADD, dl, PtrVT,
Dale Johannesene4d209d2009-02-03 20:21:25 +000011934 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011935 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +000011936 }
11937
11938 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +000011939 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011940 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011941 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +000011942}
11943
Dan Gohmand858e902010-04-17 15:26:15 +000011944SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +000011945 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
11946 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +000011947
Owen Andersone50ed302009-08-10 22:56:29 +000011948 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000011949 SDLoc dl(Op); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +000011950 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011951 const X86RegisterInfo *RegInfo =
11952 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaob9cca132013-05-02 08:21:56 +000011953 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11954 assert(((FrameReg == X86::RBP && VT == MVT::i64) ||
Michael Liao299eb2e2013-05-02 09:22:04 +000011955 (FrameReg == X86::EBP && VT == MVT::i32)) &&
11956 "Invalid Frame Register!");
Dale Johannesendd64c412009-02-04 00:33:20 +000011957 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +000011958 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +000011959 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
11960 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000011961 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +000011962 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +000011963}
11964
Dan Gohman475871a2008-07-27 21:46:04 +000011965SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000011966 SelectionDAG &DAG) const {
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011967 const X86RegisterInfo *RegInfo =
11968 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaoaa3c2c02012-10-25 06:29:14 +000011969 return DAG.getIntPtrConstant(2 * RegInfo->getSlotSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011970}
11971
Dan Gohmand858e902010-04-17 15:26:15 +000011972SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000011973 SDValue Chain = Op.getOperand(0);
11974 SDValue Offset = Op.getOperand(1);
11975 SDValue Handler = Op.getOperand(2);
Andrew Trickac6d9be2013-05-25 02:42:55 +000011976 SDLoc dl (Op);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011977
Michael Liaodb7da202013-05-02 09:18:38 +000011978 EVT PtrVT = getPointerTy();
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000011979 const X86RegisterInfo *RegInfo =
11980 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liaodb7da202013-05-02 09:18:38 +000011981 unsigned FrameReg = RegInfo->getFrameRegister(DAG.getMachineFunction());
11982 assert(((FrameReg == X86::RBP && PtrVT == MVT::i64) ||
11983 (FrameReg == X86::EBP && PtrVT == MVT::i32)) &&
11984 "Invalid Frame Register!");
11985 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, PtrVT);
11986 unsigned StoreAddrReg = (PtrVT == MVT::i64) ? X86::RCX : X86::ECX;
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011987
Michael Liaodb7da202013-05-02 09:18:38 +000011988 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, Frame,
Michael Liao299eb2e2013-05-02 09:22:04 +000011989 DAG.getIntPtrConstant(RegInfo->getSlotSize()));
Michael Liaodb7da202013-05-02 09:18:38 +000011990 StoreAddr = DAG.getNode(ISD::ADD, dl, PtrVT, StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +000011991 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
11992 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +000011993 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011994
Michael Liaodb7da202013-05-02 09:18:38 +000011995 return DAG.getNode(X86ISD::EH_RETURN, dl, MVT::Other, Chain,
11996 DAG.getRegister(StoreAddrReg, PtrVT));
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011997}
11998
Michael Liao6c0e04c2012-10-15 22:39:43 +000011999SDValue X86TargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
12000 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012001 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012002 return DAG.getNode(X86ISD::EH_SJLJ_SETJMP, DL,
12003 DAG.getVTList(MVT::i32, MVT::Other),
12004 Op.getOperand(0), Op.getOperand(1));
12005}
12006
12007SDValue X86TargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
12008 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012009 SDLoc DL(Op);
Michael Liao6c0e04c2012-10-15 22:39:43 +000012010 return DAG.getNode(X86ISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
12011 Op.getOperand(0), Op.getOperand(1));
12012}
12013
Craig Topper55b24052012-09-11 06:15:32 +000012014static SDValue LowerADJUST_TRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
Duncan Sands4a544a72011-09-06 13:37:06 +000012015 return Op.getOperand(0);
12016}
12017
12018SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
12019 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000012020 SDValue Root = Op.getOperand(0);
12021 SDValue Trmp = Op.getOperand(1); // trampoline
12022 SDValue FPtr = Op.getOperand(2); // nested function
12023 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +000012024 SDLoc dl (Op);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012025
Dan Gohman69de1932008-02-06 22:27:42 +000012026 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Michael Liao7abf67a2012-10-04 19:50:43 +000012027 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
Duncan Sandsb116fac2007-07-27 20:02:49 +000012028
12029 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +000012030 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +000012031
12032 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +000012033 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
12034 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +000012035
Michael Liao7abf67a2012-10-04 19:50:43 +000012036 const unsigned char N86R10 = TRI->getEncodingValue(X86::R10) & 0x7;
12037 const unsigned char N86R11 = TRI->getEncodingValue(X86::R11) & 0x7;
Duncan Sands339e14f2008-01-16 22:55:25 +000012038
12039 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
12040
12041 // Load the pointer to the nested function into R11.
12042 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +000012043 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +000012044 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012045 Addr, MachinePointerInfo(TrmpAddr),
12046 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012047
Owen Anderson825b72b2009-08-11 20:47:22 +000012048 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12049 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012050 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
12051 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +000012052 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000012053
12054 // Load the 'nest' parameter value into R10.
12055 // R10 is specified in X86CallingConv.td
12056 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +000012057 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12058 DAG.getConstant(10, MVT::i64));
12059 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012060 Addr, MachinePointerInfo(TrmpAddr, 10),
12061 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012062
Owen Anderson825b72b2009-08-11 20:47:22 +000012063 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12064 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012065 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
12066 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +000012067 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +000012068
12069 // Jump to the nested function.
12070 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +000012071 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12072 DAG.getConstant(20, MVT::i64));
12073 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012074 Addr, MachinePointerInfo(TrmpAddr, 20),
12075 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012076
12077 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +000012078 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
12079 DAG.getConstant(22, MVT::i64));
12080 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012081 MachinePointerInfo(TrmpAddr, 22),
12082 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +000012083
Duncan Sands4a544a72011-09-06 13:37:06 +000012084 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012085 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +000012086 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +000012087 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +000012088 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +000012089 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012090
12091 switch (CC) {
12092 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000012093 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +000012094 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +000012095 case CallingConv::X86_StdCall: {
12096 // Pass 'nest' parameter in ECX.
12097 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000012098 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012099
12100 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +000012101 FunctionType *FTy = Func->getFunctionType();
Bill Wendling99faa3b2012-12-07 23:16:57 +000012102 const AttributeSet &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +000012103
Chris Lattner58d74912008-03-12 17:45:29 +000012104 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +000012105 unsigned InRegCount = 0;
12106 unsigned Idx = 1;
12107
12108 for (FunctionType::param_iterator I = FTy->param_begin(),
12109 E = FTy->param_end(); I != E; ++I, ++Idx)
Bill Wendling94e94b32012-12-30 13:50:49 +000012110 if (Attrs.hasAttribute(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +000012111 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000012112 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012113
12114 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +000012115 report_fatal_error("Nest register in use - reduce number of inreg"
12116 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +000012117 }
12118 }
12119 break;
12120 }
12121 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +000012122 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +000012123 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +000012124 // Pass 'nest' parameter in EAX.
12125 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +000012126 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012127 break;
12128 }
12129
Dan Gohman475871a2008-07-27 21:46:04 +000012130 SDValue OutChains[4];
12131 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +000012132
Owen Anderson825b72b2009-08-11 20:47:22 +000012133 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12134 DAG.getConstant(10, MVT::i32));
12135 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012136
Chris Lattnera62fe662010-02-05 19:20:30 +000012137 // This is storing the opcode for MOV32ri.
12138 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Michael Liao7abf67a2012-10-04 19:50:43 +000012139 const unsigned char N86Reg = TRI->getEncodingValue(NestReg) & 0x7;
Scott Michelfdc40a02009-02-17 22:15:04 +000012140 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +000012141 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +000012142 Trmp, MachinePointerInfo(TrmpAddr),
12143 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012144
Owen Anderson825b72b2009-08-11 20:47:22 +000012145 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12146 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012147 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
12148 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +000012149 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012150
Chris Lattnera62fe662010-02-05 19:20:30 +000012151 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +000012152 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12153 DAG.getConstant(5, MVT::i32));
12154 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000012155 MachinePointerInfo(TrmpAddr, 5),
12156 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012157
Owen Anderson825b72b2009-08-11 20:47:22 +000012158 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
12159 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +000012160 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
12161 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +000012162 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012163
Duncan Sands4a544a72011-09-06 13:37:06 +000012164 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +000012165 }
12166}
12167
Dan Gohmand858e902010-04-17 15:26:15 +000012168SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
12169 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012170 /*
12171 The rounding mode is in bits 11:10 of FPSR, and has the following
12172 settings:
12173 00 Round to nearest
12174 01 Round to -inf
12175 10 Round to +inf
12176 11 Round to 0
12177
12178 FLT_ROUNDS, on the other hand, expects the following:
12179 -1 Undefined
12180 0 Round to 0
12181 1 Round to nearest
12182 2 Round to +inf
12183 3 Round to -inf
12184
12185 To perform the conversion, we do:
12186 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
12187 */
12188
12189 MachineFunction &MF = DAG.getMachineFunction();
12190 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000012191 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012192 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000012193 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012194 SDLoc DL(Op);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012195
12196 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000012197 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000012198 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012199
Chris Lattner2156b792010-09-22 01:11:26 +000012200 MachineMemOperand *MMO =
12201 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
12202 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012203
Chris Lattner2156b792010-09-22 01:11:26 +000012204 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
12205 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
12206 DAG.getVTList(MVT::Other),
Michael Liao0ee17002013-04-19 04:03:37 +000012207 Ops, array_lengthof(Ops), MVT::i16,
12208 MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012209
12210 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000012211 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000012212 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012213
12214 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000012215 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000012216 DAG.getNode(ISD::SRL, DL, MVT::i16,
12217 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000012218 CWD, DAG.getConstant(0x800, MVT::i16)),
12219 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000012220 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000012221 DAG.getNode(ISD::SRL, DL, MVT::i16,
12222 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000012223 CWD, DAG.getConstant(0x400, MVT::i16)),
12224 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012225
Dan Gohman475871a2008-07-27 21:46:04 +000012226 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000012227 DAG.getNode(ISD::AND, DL, MVT::i16,
12228 DAG.getNode(ISD::ADD, DL, MVT::i16,
12229 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000012230 DAG.getConstant(1, MVT::i16)),
12231 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012232
Duncan Sands83ec4b62008-06-06 12:08:01 +000012233 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000012234 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000012235}
12236
Craig Topper55b24052012-09-11 06:15:32 +000012237static SDValue LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012238 EVT VT = Op.getValueType();
12239 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000012240 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012241 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012242
12243 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000012244 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000012245 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000012246 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000012247 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012248 }
Evan Cheng18efe262007-12-14 02:13:44 +000012249
Evan Cheng152804e2007-12-14 08:30:15 +000012250 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012251 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012252 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000012253
12254 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000012255 SDValue Ops[] = {
12256 Op,
12257 DAG.getConstant(NumBits+NumBits-1, OpVT),
12258 DAG.getConstant(X86::COND_E, MVT::i8),
12259 Op.getValue(1)
12260 };
12261 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000012262
12263 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000012264 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000012265
Owen Anderson825b72b2009-08-11 20:47:22 +000012266 if (VT == MVT::i8)
12267 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012268 return Op;
12269}
12270
Craig Topper55b24052012-09-11 06:15:32 +000012271static SDValue LowerCTLZ_ZERO_UNDEF(SDValue Op, SelectionDAG &DAG) {
Chandler Carruthacc068e2011-12-24 10:55:54 +000012272 EVT VT = Op.getValueType();
12273 EVT OpVT = VT;
12274 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012275 SDLoc dl(Op);
Chandler Carruthacc068e2011-12-24 10:55:54 +000012276
12277 Op = Op.getOperand(0);
12278 if (VT == MVT::i8) {
12279 // Zero extend to i32 since there is not an i8 bsr.
12280 OpVT = MVT::i32;
12281 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
12282 }
12283
12284 // Issue a bsr (scan bits in reverse).
12285 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
12286 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
12287
12288 // And xor with NumBits-1.
12289 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
12290
12291 if (VT == MVT::i8)
12292 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
12293 return Op;
12294}
12295
Craig Topper55b24052012-09-11 06:15:32 +000012296static SDValue LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012297 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000012298 unsigned NumBits = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012299 SDLoc dl(Op);
Evan Cheng18efe262007-12-14 02:13:44 +000012300 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000012301
12302 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000012303 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000012304 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000012305
12306 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000012307 SDValue Ops[] = {
12308 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000012309 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000012310 DAG.getConstant(X86::COND_E, MVT::i8),
12311 Op.getValue(1)
12312 };
Chandler Carruth77821022011-12-24 12:12:34 +000012313 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000012314}
12315
Craig Topper13894fa2011-08-24 06:14:18 +000012316// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
12317// ones, and then concatenate the result back.
12318static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000012319 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000012320
Craig Topper7a9a28b2012-08-12 02:23:29 +000012321 assert(VT.is256BitVector() && VT.isInteger() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012322 "Unsupported value type for operation");
12323
Craig Topper66ddd152012-04-27 22:54:43 +000012324 unsigned NumElems = VT.getVectorNumElements();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012325 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000012326
12327 // Extract the LHS vectors
12328 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000012329 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
12330 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000012331
12332 // Extract the RHS vectors
12333 SDValue RHS = Op.getOperand(1);
Craig Topperb14940a2012-04-22 20:55:18 +000012334 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, dl);
12335 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, dl);
Craig Topper13894fa2011-08-24 06:14:18 +000012336
12337 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12338 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
12339
12340 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
12341 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
12342 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
12343}
12344
Craig Topper55b24052012-09-11 06:15:32 +000012345static SDValue LowerADD(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000012346 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012347 Op.getValueType().isInteger() &&
12348 "Only handle AVX 256-bit vector integer operation");
12349 return Lower256IntArith(Op, DAG);
12350}
12351
Craig Topper55b24052012-09-11 06:15:32 +000012352static SDValue LowerSUB(SDValue Op, SelectionDAG &DAG) {
Craig Topper7a9a28b2012-08-12 02:23:29 +000012353 assert(Op.getValueType().is256BitVector() &&
Craig Topper13894fa2011-08-24 06:14:18 +000012354 Op.getValueType().isInteger() &&
12355 "Only handle AVX 256-bit vector integer operation");
12356 return Lower256IntArith(Op, DAG);
12357}
12358
Craig Topper55b24052012-09-11 06:15:32 +000012359static SDValue LowerMUL(SDValue Op, const X86Subtarget *Subtarget,
12360 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012361 SDLoc dl(Op);
Craig Topper13894fa2011-08-24 06:14:18 +000012362 EVT VT = Op.getValueType();
12363
12364 // Decompose 256-bit ops into smaller 128-bit ops.
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012365 if (VT.is256BitVector() && !Subtarget->hasInt256())
Craig Topper13894fa2011-08-24 06:14:18 +000012366 return Lower256IntArith(Op, DAG);
12367
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012368 SDValue A = Op.getOperand(0);
12369 SDValue B = Op.getOperand(1);
12370
12371 // Lower v4i32 mul as 2x shuffle, 2x pmuludq, 2x shuffle.
12372 if (VT == MVT::v4i32) {
12373 assert(Subtarget->hasSSE2() && !Subtarget->hasSSE41() &&
12374 "Should not custom lower when pmuldq is available!");
12375
12376 // Extract the odd parts.
Craig Topperda129a22013-07-15 06:54:12 +000012377 static const int UnpackMask[] = { 1, -1, 3, -1 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012378 SDValue Aodds = DAG.getVectorShuffle(VT, dl, A, A, UnpackMask);
12379 SDValue Bodds = DAG.getVectorShuffle(VT, dl, B, B, UnpackMask);
12380
12381 // Multiply the even parts.
12382 SDValue Evens = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, A, B);
12383 // Now multiply odd parts.
12384 SDValue Odds = DAG.getNode(X86ISD::PMULUDQ, dl, MVT::v2i64, Aodds, Bodds);
12385
12386 Evens = DAG.getNode(ISD::BITCAST, dl, VT, Evens);
12387 Odds = DAG.getNode(ISD::BITCAST, dl, VT, Odds);
12388
12389 // Merge the two vectors back together with a shuffle. This expands into 2
12390 // shuffles.
Craig Topperda129a22013-07-15 06:54:12 +000012391 static const int ShufMask[] = { 0, 4, 2, 6 };
Benjamin Kramer2f8a6cd2012-12-22 16:07:56 +000012392 return DAG.getVectorShuffle(VT, dl, Evens, Odds, ShufMask);
12393 }
12394
Craig Topper5b209e82012-02-05 03:14:49 +000012395 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
12396 "Only know how to lower V2I64/V4I64 multiply");
12397
Craig Topper5b209e82012-02-05 03:14:49 +000012398 // Ahi = psrlqi(a, 32);
12399 // Bhi = psrlqi(b, 32);
12400 //
12401 // AloBlo = pmuludq(a, b);
12402 // AloBhi = pmuludq(a, Bhi);
12403 // AhiBlo = pmuludq(Ahi, b);
12404
12405 // AloBhi = psllqi(AloBhi, 32);
12406 // AhiBlo = psllqi(AhiBlo, 32);
12407 // return AloBlo + AloBhi + AhiBlo;
12408
Craig Topper5b209e82012-02-05 03:14:49 +000012409 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000012410
Craig Topper5b209e82012-02-05 03:14:49 +000012411 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
12412 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000012413
Craig Topper5b209e82012-02-05 03:14:49 +000012414 // Bit cast to 32-bit vectors for MULUDQ
12415 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
12416 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
12417 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
12418 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
12419 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000012420
Craig Topper5b209e82012-02-05 03:14:49 +000012421 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
12422 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
12423 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000012424
Craig Topper5b209e82012-02-05 03:14:49 +000012425 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
12426 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000012427
Dale Johannesene4d209d2009-02-03 20:21:25 +000012428 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000012429 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000012430}
12431
Craig Topper35e194f2013-08-14 07:53:41 +000012432static SDValue LowerSDIV(SDValue Op, SelectionDAG &DAG) {
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012433 EVT VT = Op.getValueType();
12434 EVT EltTy = VT.getVectorElementType();
12435 unsigned NumElts = VT.getVectorNumElements();
12436 SDValue N0 = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000012437 SDLoc dl(Op);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012438
12439 // Lower sdiv X, pow2-const.
12440 BuildVectorSDNode *C = dyn_cast<BuildVectorSDNode>(Op.getOperand(1));
12441 if (!C)
12442 return SDValue();
12443
12444 APInt SplatValue, SplatUndef;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000012445 unsigned SplatBitSize;
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012446 bool HasAnyUndefs;
Elena Demikhovsky87070fe2013-06-26 10:55:03 +000012447 if (!C->isConstantSplat(SplatValue, SplatUndef, SplatBitSize,
12448 HasAnyUndefs) ||
12449 EltTy.getSizeInBits() < SplatBitSize)
Nadav Rotem13f8cf52013-01-09 05:14:33 +000012450 return SDValue();
12451
12452 if ((SplatValue != 0) &&
12453 (SplatValue.isPowerOf2() || (-SplatValue).isPowerOf2())) {
12454 unsigned lg2 = SplatValue.countTrailingZeros();
12455 // Splat the sign bit.
12456 SDValue Sz = DAG.getConstant(EltTy.getSizeInBits()-1, MVT::i32);
12457 SDValue SGN = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, N0, Sz, DAG);
12458 // Add (N0 < 0) ? abs2 - 1 : 0;
12459 SDValue Amt = DAG.getConstant(EltTy.getSizeInBits() - lg2, MVT::i32);
12460 SDValue SRL = getTargetVShiftNode(X86ISD::VSRLI, dl, VT, SGN, Amt, DAG);
12461 SDValue ADD = DAG.getNode(ISD::ADD, dl, VT, N0, SRL);
12462 SDValue Lg2Amt = DAG.getConstant(lg2, MVT::i32);
12463 SDValue SRA = getTargetVShiftNode(X86ISD::VSRAI, dl, VT, ADD, Lg2Amt, DAG);
12464
12465 // If we're dividing by a positive value, we're done. Otherwise, we must
12466 // negate the result.
12467 if (SplatValue.isNonNegative())
12468 return SRA;
12469
12470 SmallVector<SDValue, 16> V(NumElts, DAG.getConstant(0, EltTy));
12471 SDValue Zero = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], NumElts);
12472 return DAG.getNode(ISD::SUB, dl, VT, Zero, SRA);
12473 }
12474 return SDValue();
12475}
12476
Michael Liao4b7ab122013-03-20 02:20:36 +000012477static SDValue LowerScalarImmediateShift(SDValue Op, SelectionDAG &DAG,
12478 const X86Subtarget *Subtarget) {
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012479 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012480 SDLoc dl(Op);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012481 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000012482 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012483
Nadav Rotem43012222011-05-11 08:12:09 +000012484 // Optimize shl/srl/sra with constant shift amount.
12485 if (isSplatVector(Amt.getNode())) {
12486 SDValue SclrAmt = Amt->getOperand(0);
12487 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
12488 uint64_t ShiftAmt = C->getZExtValue();
12489
Craig Toppered2e13d2012-01-22 19:15:14 +000012490 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012491 (Subtarget->hasInt256() &&
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012492 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16)) ||
12493 (Subtarget->hasAVX512() &&
12494 (VT == MVT::v8i64 || VT == MVT::v16i32))) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012495 if (Op.getOpcode() == ISD::SHL)
12496 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12497 DAG.getConstant(ShiftAmt, MVT::i32));
12498 if (Op.getOpcode() == ISD::SRL)
12499 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12500 DAG.getConstant(ShiftAmt, MVT::i32));
12501 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
12502 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12503 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000012504 }
12505
Craig Toppered2e13d2012-01-22 19:15:14 +000012506 if (VT == MVT::v16i8) {
12507 if (Op.getOpcode() == ISD::SHL) {
12508 // Make a large shift.
12509 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
12510 DAG.getConstant(ShiftAmt, MVT::i32));
12511 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
12512 // Zero out the rightmost bits.
12513 SmallVector<SDValue, 16> V(16,
12514 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12515 MVT::i8));
12516 return DAG.getNode(ISD::AND, dl, VT, SHL,
12517 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012518 }
Craig Toppered2e13d2012-01-22 19:15:14 +000012519 if (Op.getOpcode() == ISD::SRL) {
12520 // Make a large shift.
12521 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
12522 DAG.getConstant(ShiftAmt, MVT::i32));
12523 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
12524 // Zero out the leftmost bits.
12525 SmallVector<SDValue, 16> V(16,
12526 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12527 MVT::i8));
12528 return DAG.getNode(ISD::AND, dl, VT, SRL,
12529 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
12530 }
12531 if (Op.getOpcode() == ISD::SRA) {
12532 if (ShiftAmt == 7) {
12533 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012534 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012535 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000012536 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012537
Craig Toppered2e13d2012-01-22 19:15:14 +000012538 // R s>> a === ((R u>> a) ^ m) - m
12539 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12540 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
12541 MVT::i8));
12542 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
12543 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12544 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12545 return Res;
12546 }
Craig Topper731dfd02012-04-23 03:42:40 +000012547 llvm_unreachable("Unknown shift opcode.");
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000012548 }
Craig Topper46154eb2011-11-11 07:39:23 +000012549
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000012550 if (Subtarget->hasInt256() && VT == MVT::v32i8) {
Craig Topper0d86d462011-11-20 00:12:05 +000012551 if (Op.getOpcode() == ISD::SHL) {
12552 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012553 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
12554 DAG.getConstant(ShiftAmt, MVT::i32));
12555 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000012556 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012557 SmallVector<SDValue, 32> V(32,
12558 DAG.getConstant(uint8_t(-1U << ShiftAmt),
12559 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012560 return DAG.getNode(ISD::AND, dl, VT, SHL,
12561 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000012562 }
Craig Topper0d86d462011-11-20 00:12:05 +000012563 if (Op.getOpcode() == ISD::SRL) {
12564 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000012565 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
12566 DAG.getConstant(ShiftAmt, MVT::i32));
12567 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000012568 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000012569 SmallVector<SDValue, 32> V(32,
12570 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
12571 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000012572 return DAG.getNode(ISD::AND, dl, VT, SRL,
12573 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
12574 }
12575 if (Op.getOpcode() == ISD::SRA) {
12576 if (ShiftAmt == 7) {
12577 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012578 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000012579 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000012580 }
12581
12582 // R s>> a === ((R u>> a) ^ m) - m
12583 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
12584 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
12585 MVT::i8));
12586 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
12587 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
12588 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
12589 return Res;
12590 }
Craig Topper731dfd02012-04-23 03:42:40 +000012591 llvm_unreachable("Unknown shift opcode.");
Craig Topper0d86d462011-11-20 00:12:05 +000012592 }
Nadav Rotem43012222011-05-11 08:12:09 +000012593 }
12594 }
12595
Michael Liao42317cc2013-03-20 02:33:21 +000012596 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12597 if (!Subtarget->is64Bit() &&
12598 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64)) &&
12599 Amt.getOpcode() == ISD::BITCAST &&
12600 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12601 Amt = Amt.getOperand(0);
12602 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12603 VT.getVectorNumElements();
12604 unsigned RatioInLog2 = Log2_32_Ceil(Ratio);
12605 uint64_t ShiftAmt = 0;
12606 for (unsigned i = 0; i != Ratio; ++i) {
12607 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Amt.getOperand(i));
12608 if (C == 0)
12609 return SDValue();
12610 // 6 == Log2(64)
12611 ShiftAmt |= C->getZExtValue() << (i * (1 << (6 - RatioInLog2)));
12612 }
12613 // Check remaining shift amounts.
12614 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12615 uint64_t ShAmt = 0;
12616 for (unsigned j = 0; j != Ratio; ++j) {
12617 ConstantSDNode *C =
12618 dyn_cast<ConstantSDNode>(Amt.getOperand(i + j));
12619 if (C == 0)
12620 return SDValue();
12621 // 6 == Log2(64)
12622 ShAmt |= C->getZExtValue() << (j * (1 << (6 - RatioInLog2)));
12623 }
12624 if (ShAmt != ShiftAmt)
12625 return SDValue();
12626 }
12627 switch (Op.getOpcode()) {
12628 default:
12629 llvm_unreachable("Unknown shift opcode!");
12630 case ISD::SHL:
12631 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
12632 DAG.getConstant(ShiftAmt, MVT::i32));
12633 case ISD::SRL:
12634 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
12635 DAG.getConstant(ShiftAmt, MVT::i32));
12636 case ISD::SRA:
12637 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
12638 DAG.getConstant(ShiftAmt, MVT::i32));
12639 }
12640 }
12641
12642 return SDValue();
12643}
12644
12645static SDValue LowerScalarVariableShift(SDValue Op, SelectionDAG &DAG,
12646 const X86Subtarget* Subtarget) {
12647 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012648 SDLoc dl(Op);
Michael Liao42317cc2013-03-20 02:33:21 +000012649 SDValue R = Op.getOperand(0);
12650 SDValue Amt = Op.getOperand(1);
12651
12652 if ((VT == MVT::v2i64 && Op.getOpcode() != ISD::SRA) ||
12653 VT == MVT::v4i32 || VT == MVT::v8i16 ||
12654 (Subtarget->hasInt256() &&
12655 ((VT == MVT::v4i64 && Op.getOpcode() != ISD::SRA) ||
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012656 VT == MVT::v8i32 || VT == MVT::v16i16)) ||
12657 (Subtarget->hasAVX512() && (VT == MVT::v8i64 || VT == MVT::v16i32))) {
Michael Liao42317cc2013-03-20 02:33:21 +000012658 SDValue BaseShAmt;
12659 EVT EltVT = VT.getVectorElementType();
12660
12661 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12662 unsigned NumElts = VT.getVectorNumElements();
12663 unsigned i, j;
12664 for (i = 0; i != NumElts; ++i) {
12665 if (Amt.getOperand(i).getOpcode() == ISD::UNDEF)
12666 continue;
12667 break;
12668 }
12669 for (j = i; j != NumElts; ++j) {
12670 SDValue Arg = Amt.getOperand(j);
12671 if (Arg.getOpcode() == ISD::UNDEF) continue;
12672 if (Arg != Amt.getOperand(i))
12673 break;
12674 }
12675 if (i != NumElts && j == NumElts)
12676 BaseShAmt = Amt.getOperand(i);
12677 } else {
12678 if (Amt.getOpcode() == ISD::EXTRACT_SUBVECTOR)
12679 Amt = Amt.getOperand(0);
12680 if (Amt.getOpcode() == ISD::VECTOR_SHUFFLE &&
12681 cast<ShuffleVectorSDNode>(Amt)->isSplat()) {
12682 SDValue InVec = Amt.getOperand(0);
12683 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
12684 unsigned NumElts = InVec.getValueType().getVectorNumElements();
12685 unsigned i = 0;
12686 for (; i != NumElts; ++i) {
12687 SDValue Arg = InVec.getOperand(i);
12688 if (Arg.getOpcode() == ISD::UNDEF) continue;
12689 BaseShAmt = Arg;
12690 break;
12691 }
12692 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
12693 if (ConstantSDNode *C =
12694 dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
12695 unsigned SplatIdx =
12696 cast<ShuffleVectorSDNode>(Amt)->getSplatIndex();
12697 if (C->getZExtValue() == SplatIdx)
12698 BaseShAmt = InVec.getOperand(1);
12699 }
12700 }
12701 if (BaseShAmt.getNode() == 0)
12702 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, Amt,
12703 DAG.getIntPtrConstant(0));
12704 }
12705 }
12706
12707 if (BaseShAmt.getNode()) {
12708 if (EltVT.bitsGT(MVT::i32))
12709 BaseShAmt = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, BaseShAmt);
12710 else if (EltVT.bitsLT(MVT::i32))
12711 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, BaseShAmt);
12712
12713 switch (Op.getOpcode()) {
12714 default:
12715 llvm_unreachable("Unknown shift opcode!");
12716 case ISD::SHL:
12717 switch (VT.getSimpleVT().SimpleTy) {
12718 default: return SDValue();
12719 case MVT::v2i64:
12720 case MVT::v4i32:
12721 case MVT::v8i16:
12722 case MVT::v4i64:
12723 case MVT::v8i32:
12724 case MVT::v16i16:
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012725 case MVT::v16i32:
12726 case MVT::v8i64:
Michael Liao42317cc2013-03-20 02:33:21 +000012727 return getTargetVShiftNode(X86ISD::VSHLI, dl, VT, R, BaseShAmt, DAG);
12728 }
12729 case ISD::SRA:
12730 switch (VT.getSimpleVT().SimpleTy) {
12731 default: return SDValue();
12732 case MVT::v4i32:
12733 case MVT::v8i16:
12734 case MVT::v8i32:
12735 case MVT::v16i16:
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012736 case MVT::v16i32:
12737 case MVT::v8i64:
Michael Liao42317cc2013-03-20 02:33:21 +000012738 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, R, BaseShAmt, DAG);
12739 }
12740 case ISD::SRL:
12741 switch (VT.getSimpleVT().SimpleTy) {
12742 default: return SDValue();
12743 case MVT::v2i64:
12744 case MVT::v4i32:
12745 case MVT::v8i16:
12746 case MVT::v4i64:
12747 case MVT::v8i32:
12748 case MVT::v16i16:
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012749 case MVT::v16i32:
12750 case MVT::v8i64:
Michael Liao42317cc2013-03-20 02:33:21 +000012751 return getTargetVShiftNode(X86ISD::VSRLI, dl, VT, R, BaseShAmt, DAG);
12752 }
12753 }
12754 }
12755 }
12756
12757 // Special case in 32-bit mode, where i64 is expanded into high and low parts.
12758 if (!Subtarget->is64Bit() &&
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012759 (VT == MVT::v2i64 || (Subtarget->hasInt256() && VT == MVT::v4i64) ||
12760 (Subtarget->hasAVX512() && VT == MVT::v8i64)) &&
Michael Liao42317cc2013-03-20 02:33:21 +000012761 Amt.getOpcode() == ISD::BITCAST &&
12762 Amt.getOperand(0).getOpcode() == ISD::BUILD_VECTOR) {
12763 Amt = Amt.getOperand(0);
12764 unsigned Ratio = Amt.getValueType().getVectorNumElements() /
12765 VT.getVectorNumElements();
12766 std::vector<SDValue> Vals(Ratio);
12767 for (unsigned i = 0; i != Ratio; ++i)
12768 Vals[i] = Amt.getOperand(i);
12769 for (unsigned i = Ratio; i != Amt.getNumOperands(); i += Ratio) {
12770 for (unsigned j = 0; j != Ratio; ++j)
12771 if (Vals[j] != Amt.getOperand(i + j))
12772 return SDValue();
12773 }
12774 switch (Op.getOpcode()) {
12775 default:
12776 llvm_unreachable("Unknown shift opcode!");
12777 case ISD::SHL:
12778 return DAG.getNode(X86ISD::VSHL, dl, VT, R, Op.getOperand(1));
12779 case ISD::SRL:
12780 return DAG.getNode(X86ISD::VSRL, dl, VT, R, Op.getOperand(1));
12781 case ISD::SRA:
12782 return DAG.getNode(X86ISD::VSRA, dl, VT, R, Op.getOperand(1));
12783 }
12784 }
12785
Michael Liao4b7ab122013-03-20 02:20:36 +000012786 return SDValue();
12787}
12788
Craig Topper35e194f2013-08-14 07:53:41 +000012789static SDValue LowerShift(SDValue Op, const X86Subtarget* Subtarget,
12790 SelectionDAG &DAG) {
Michael Liao4b7ab122013-03-20 02:20:36 +000012791
12792 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000012793 SDLoc dl(Op);
Michael Liao4b7ab122013-03-20 02:20:36 +000012794 SDValue R = Op.getOperand(0);
12795 SDValue Amt = Op.getOperand(1);
12796 SDValue V;
12797
12798 if (!Subtarget->hasSSE2())
12799 return SDValue();
12800
12801 V = LowerScalarImmediateShift(Op, DAG, Subtarget);
12802 if (V.getNode())
12803 return V;
12804
Michael Liao42317cc2013-03-20 02:33:21 +000012805 V = LowerScalarVariableShift(Op, DAG, Subtarget);
12806 if (V.getNode())
12807 return V;
12808
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000012809 if (Subtarget->hasAVX512() && (VT == MVT::v16i32 || VT == MVT::v8i64))
12810 return Op;
Michael Liao5c5f1902013-03-20 02:28:20 +000012811 // AVX2 has VPSLLV/VPSRAV/VPSRLV.
12812 if (Subtarget->hasInt256()) {
12813 if (Op.getOpcode() == ISD::SRL &&
12814 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12815 VT == MVT::v4i64 || VT == MVT::v8i32))
12816 return Op;
12817 if (Op.getOpcode() == ISD::SHL &&
12818 (VT == MVT::v2i64 || VT == MVT::v4i32 ||
12819 VT == MVT::v4i64 || VT == MVT::v8i32))
12820 return Op;
12821 if (Op.getOpcode() == ISD::SRA && (VT == MVT::v4i32 || VT == MVT::v8i32))
12822 return Op;
12823 }
12824
Nadav Rotem43012222011-05-11 08:12:09 +000012825 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000012826 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012827 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(23, VT));
Nate Begeman51409212010-07-28 00:21:48 +000012828
Benjamin Kramer9fa92512013-02-04 15:19:25 +000012829 Op = DAG.getNode(ISD::ADD, dl, VT, Op, DAG.getConstant(0x3f800000U, VT));
Wesley Peckbf17cfa2010-11-23 03:31:01 +000012830 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012831 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
12832 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
12833 }
Nadav Rotem43012222011-05-11 08:12:09 +000012834 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000012835 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000012836
Nate Begeman51409212010-07-28 00:21:48 +000012837 // a = a << 5;
Benjamin Kramera220aeb2013-02-04 15:19:33 +000012838 Op = DAG.getNode(ISD::SHL, dl, VT, Amt, DAG.getConstant(5, VT));
Craig Toppered2e13d2012-01-22 19:15:14 +000012839 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000012840
Lang Hames8b99c1e2011-12-17 01:08:46 +000012841 // Turn 'a' into a mask suitable for VSELECT
12842 SDValue VSelM = DAG.getConstant(0x80, VT);
12843 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012844 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000012845
Lang Hames8b99c1e2011-12-17 01:08:46 +000012846 SDValue CM1 = DAG.getConstant(0x0f, VT);
12847 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000012848
Lang Hames8b99c1e2011-12-17 01:08:46 +000012849 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
12850 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000012851 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12852 DAG.getConstant(4, MVT::i32), DAG);
12853 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012854 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12855
Nate Begeman51409212010-07-28 00:21:48 +000012856 // a += a
12857 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012858 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012859 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012860
Lang Hames8b99c1e2011-12-17 01:08:46 +000012861 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
12862 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000012863 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
12864 DAG.getConstant(2, MVT::i32), DAG);
12865 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012866 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
12867
Nate Begeman51409212010-07-28 00:21:48 +000012868 // a += a
12869 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000012870 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000012871 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000012872
Lang Hames8b99c1e2011-12-17 01:08:46 +000012873 // return VSELECT(r, r+r, a);
12874 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000012875 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000012876 return R;
12877 }
Craig Topper46154eb2011-11-11 07:39:23 +000012878
12879 // Decompose 256-bit shifts into smaller 128-bit shifts.
Craig Topper7a9a28b2012-08-12 02:23:29 +000012880 if (VT.is256BitVector()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000012881 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000012882 MVT EltVT = VT.getVectorElementType().getSimpleVT();
12883 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
12884
12885 // Extract the two vectors
Craig Topperb14940a2012-04-22 20:55:18 +000012886 SDValue V1 = Extract128BitVector(R, 0, DAG, dl);
12887 SDValue V2 = Extract128BitVector(R, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012888
12889 // Recreate the shift amount vectors
12890 SDValue Amt1, Amt2;
12891 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
12892 // Constant shift amount
12893 SmallVector<SDValue, 4> Amt1Csts;
12894 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000012895 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012896 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000012897 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000012898 Amt2Csts.push_back(Amt->getOperand(i));
12899
12900 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12901 &Amt1Csts[0], NumElems/2);
12902 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
12903 &Amt2Csts[0], NumElems/2);
12904 } else {
12905 // Variable shift amount
Craig Topperb14940a2012-04-22 20:55:18 +000012906 Amt1 = Extract128BitVector(Amt, 0, DAG, dl);
12907 Amt2 = Extract128BitVector(Amt, NumElems/2, DAG, dl);
Craig Topper46154eb2011-11-11 07:39:23 +000012908 }
12909
12910 // Issue new vector shifts for the smaller types
12911 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
12912 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
12913
12914 // Concatenate the result back
12915 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
12916 }
12917
Nate Begeman51409212010-07-28 00:21:48 +000012918 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000012919}
Mon P Wangaf9b9522008-12-18 21:42:19 +000012920
Craig Topper55b24052012-09-11 06:15:32 +000012921static SDValue LowerXALUO(SDValue Op, SelectionDAG &DAG) {
Bill Wendling74c37652008-12-09 22:08:41 +000012922 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
12923 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000012924 // looks for this combo and may remove the "setcc" instruction if the "setcc"
12925 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000012926 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000012927 SDValue LHS = N->getOperand(0);
12928 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000012929 unsigned BaseOp = 0;
12930 unsigned Cond = 0;
Andrew Trickac6d9be2013-05-25 02:42:55 +000012931 SDLoc DL(Op);
Bill Wendling74c37652008-12-09 22:08:41 +000012932 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012933 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000012934 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000012935 // A subtract of one will be selected as a INC. Note that INC doesn't
12936 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012937 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12938 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012939 BaseOp = X86ISD::INC;
12940 Cond = X86::COND_O;
12941 break;
12942 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012943 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000012944 Cond = X86::COND_O;
12945 break;
12946 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012947 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000012948 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012949 break;
12950 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000012951 // A subtract of one will be selected as a DEC. Note that DEC doesn't
12952 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000012953 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
12954 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000012955 BaseOp = X86ISD::DEC;
12956 Cond = X86::COND_O;
12957 break;
12958 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012959 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000012960 Cond = X86::COND_O;
12961 break;
12962 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000012963 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000012964 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000012965 break;
12966 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000012967 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000012968 Cond = X86::COND_O;
12969 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012970 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
12971 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
12972 MVT::i32);
12973 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012974
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012975 SDValue SetCC =
12976 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
12977 DAG.getConstant(X86::COND_O, MVT::i32),
12978 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012979
Dan Gohman6e5fda22011-07-22 18:45:15 +000012980 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012981 }
Bill Wendling74c37652008-12-09 22:08:41 +000012982 }
Bill Wendling3fafd932008-11-26 22:37:40 +000012983
Bill Wendling61edeb52008-12-02 01:06:39 +000012984 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000012985 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012986 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000012987
Bill Wendling61edeb52008-12-02 01:06:39 +000012988 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000012989 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
12990 DAG.getConstant(Cond, MVT::i32),
12991 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000012992
Dan Gohman6e5fda22011-07-22 18:45:15 +000012993 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000012994}
12995
Chad Rosier30450e82011-12-22 22:35:21 +000012996SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
12997 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000012998 SDLoc dl(Op);
Craig Toppera124f942011-11-21 01:12:36 +000012999 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
13000 EVT VT = Op.getValueType();
13001
Craig Toppered2e13d2012-01-22 19:15:14 +000013002 if (!Subtarget->hasSSE2() || !VT.isVector())
13003 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013004
Craig Toppered2e13d2012-01-22 19:15:14 +000013005 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
13006 ExtraVT.getScalarType().getSizeInBits();
13007 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
13008
13009 switch (VT.getSimpleVT().SimpleTy) {
13010 default: return SDValue();
13011 case MVT::v8i32:
13012 case MVT::v16i16:
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013013 if (!Subtarget->hasFp256())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013014 return SDValue();
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000013015 if (!Subtarget->hasInt256()) {
Craig Toppered2e13d2012-01-22 19:15:14 +000013016 // needs to be split
Craig Topper66ddd152012-04-27 22:54:43 +000013017 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera124f942011-11-21 01:12:36 +000013018
Craig Toppered2e13d2012-01-22 19:15:14 +000013019 // Extract the LHS vectors
13020 SDValue LHS = Op.getOperand(0);
Craig Topperb14940a2012-04-22 20:55:18 +000013021 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, dl);
13022 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000013023
Craig Toppered2e13d2012-01-22 19:15:14 +000013024 MVT EltVT = VT.getVectorElementType().getSimpleVT();
13025 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000013026
Craig Toppered2e13d2012-01-22 19:15:14 +000013027 EVT ExtraEltVT = ExtraVT.getVectorElementType();
Craig Topperb6072642012-05-03 07:26:59 +000013028 unsigned ExtraNumElems = ExtraVT.getVectorNumElements();
Craig Toppered2e13d2012-01-22 19:15:14 +000013029 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
13030 ExtraNumElems/2);
13031 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000013032
Craig Toppered2e13d2012-01-22 19:15:14 +000013033 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
13034 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000013035
Dmitri Gribenko2de05722012-09-10 21:26:47 +000013036 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);
Craig Toppered2e13d2012-01-22 19:15:14 +000013037 }
13038 // fall through
13039 case MVT::v4i32:
13040 case MVT::v8i16: {
Nadav Rotemb05130e2013-03-19 18:38:27 +000013041 // (sext (vzext x)) -> (vsext x)
13042 SDValue Op0 = Op.getOperand(0);
13043 SDValue Op00 = Op0.getOperand(0);
13044 SDValue Tmp1;
13045 // Hopefully, this VECTOR_SHUFFLE is just a VZEXT.
13046 if (Op0.getOpcode() == ISD::BITCAST &&
13047 Op00.getOpcode() == ISD::VECTOR_SHUFFLE)
Craig Topper158ec072013-08-14 07:34:43 +000013048 Tmp1 = LowerVectorIntExtend(Op00, Subtarget, DAG);
Nadav Rotemb05130e2013-03-19 18:38:27 +000013049 if (Tmp1.getNode()) {
13050 SDValue Tmp1Op0 = Tmp1.getOperand(0);
13051 assert(Tmp1Op0.getOpcode() == X86ISD::VZEXT &&
13052 "This optimization is invalid without a VZEXT.");
13053 return DAG.getNode(X86ISD::VSEXT, dl, VT, Tmp1Op0.getOperand(0));
13054 }
13055
13056 // If the above didn't work, then just use Shift-Left + Shift-Right.
13057 Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT, Op0, ShAmt, DAG);
Craig Toppered2e13d2012-01-22 19:15:14 +000013058 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013059 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013060 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013061}
13062
Craig Topper55b24052012-09-11 06:15:32 +000013063static SDValue LowerATOMIC_FENCE(SDValue Op, const X86Subtarget *Subtarget,
13064 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013065 SDLoc dl(Op);
Eli Friedman14648462011-07-27 22:21:52 +000013066 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
13067 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
13068 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
13069 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
13070
13071 // The only fence that needs an instruction is a sequentially-consistent
13072 // cross-thread fence.
13073 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
13074 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
13075 // no-sse2). There isn't any reason to disable it if the target processor
13076 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000013077 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000013078 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
13079
13080 SDValue Chain = Op.getOperand(0);
13081 SDValue Zero = DAG.getConstant(0, MVT::i32);
13082 SDValue Ops[] = {
13083 DAG.getRegister(X86::ESP, MVT::i32), // Base
13084 DAG.getTargetConstant(1, MVT::i8), // Scale
13085 DAG.getRegister(0, MVT::i32), // Index
13086 DAG.getTargetConstant(0, MVT::i32), // Disp
13087 DAG.getRegister(0, MVT::i32), // Segment.
13088 Zero,
13089 Chain
13090 };
Michael Liao2a8bea72013-04-19 22:22:57 +000013091 SDNode *Res = DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops);
Eli Friedman14648462011-07-27 22:21:52 +000013092 return SDValue(Res, 0);
13093 }
13094
13095 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
13096 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
13097}
13098
Craig Topper55b24052012-09-11 06:15:32 +000013099static SDValue LowerCMP_SWAP(SDValue Op, const X86Subtarget *Subtarget,
13100 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000013101 EVT T = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000013102 SDLoc DL(Op);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000013103 unsigned Reg = 0;
13104 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000013105 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000013106 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000013107 case MVT::i8: Reg = X86::AL; size = 1; break;
13108 case MVT::i16: Reg = X86::AX; size = 2; break;
13109 case MVT::i32: Reg = X86::EAX; size = 4; break;
13110 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000013111 assert(Subtarget->is64Bit() && "Node not type legal!");
13112 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000013113 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000013114 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000013115 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000013116 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000013117 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000013118 Op.getOperand(1),
13119 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000013120 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000013121 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013122 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000013123 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
13124 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000013125 Ops, array_lengthof(Ops), T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000013126 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000013127 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000013128 return cpOut;
13129}
13130
Craig Topper55b24052012-09-11 06:15:32 +000013131static SDValue LowerREADCYCLECOUNTER(SDValue Op, const X86Subtarget *Subtarget,
13132 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +000013133 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013134 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000013135 SDValue TheChain = Op.getOperand(0);
Andrew Trickac6d9be2013-05-25 02:42:55 +000013136 SDLoc dl(Op);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013137 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013138 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
13139 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000013140 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000013141 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
13142 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000013143 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000013144 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000013145 rdx.getValue(1)
13146 };
Michael Liao0ee17002013-04-19 04:03:37 +000013147 return DAG.getMergeValues(Ops, array_lengthof(Ops), dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013148}
13149
Craig Topper35e194f2013-08-14 07:53:41 +000013150static SDValue LowerBITCAST(SDValue Op, const X86Subtarget *Subtarget,
13151 SelectionDAG &DAG) {
Craig Topper5a0910b2013-08-15 02:33:50 +000013152 MVT SrcVT = Op.getOperand(0).getSimpleValueType();
13153 MVT DstVT = Op.getSimpleValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000013154 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000013155 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000013156 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000013157 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000013158 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000013159 // i64 <=> MMX conversions are Legal.
13160 if (SrcVT==MVT::i64 && DstVT.isVector())
13161 return Op;
13162 if (DstVT==MVT::i64 && SrcVT.isVector())
13163 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000013164 // MMX <=> MMX conversions are Legal.
13165 if (SrcVT.isVector() && DstVT.isVector())
13166 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000013167 // All other conversions need to be expanded.
13168 return SDValue();
13169}
Chris Lattner5b856542010-12-20 00:59:46 +000013170
Craig Topper55b24052012-09-11 06:15:32 +000013171static SDValue LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000013172 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000013173 SDLoc dl(Node);
Owen Andersone50ed302009-08-10 22:56:29 +000013174 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013175 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000013176 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000013177 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013178 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000013179 Node->getOperand(0),
13180 Node->getOperand(1), negOp,
13181 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000013182 cast<AtomicSDNode>(Node)->getAlignment(),
13183 cast<AtomicSDNode>(Node)->getOrdering(),
13184 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000013185}
13186
Eli Friedman327236c2011-08-24 20:50:09 +000013187static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
13188 SDNode *Node = Op.getNode();
Andrew Trickac6d9be2013-05-25 02:42:55 +000013189 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013190 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000013191
13192 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013193 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
13194 // FIXME: On 32-bit, store -> fist or movq would be more efficient
13195 // (The only way to get a 16-byte store is cmpxchg16b)
13196 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
13197 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
13198 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000013199 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
13200 cast<AtomicSDNode>(Node)->getMemoryVT(),
13201 Node->getOperand(0),
13202 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013203 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000013204 cast<AtomicSDNode>(Node)->getOrdering(),
13205 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000013206 return Swap.getValue(1);
13207 }
13208 // Other atomic stores have a simple pattern.
13209 return Op;
13210}
13211
Chris Lattner5b856542010-12-20 00:59:46 +000013212static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
13213 EVT VT = Op.getNode()->getValueType(0);
13214
13215 // Let legalize expand this if it isn't a legal type yet.
13216 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
13217 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013218
Chris Lattner5b856542010-12-20 00:59:46 +000013219 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013220
Chris Lattner5b856542010-12-20 00:59:46 +000013221 unsigned Opc;
13222 bool ExtraOp = false;
13223 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000013224 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000013225 case ISD::ADDC: Opc = X86ISD::ADD; break;
13226 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
13227 case ISD::SUBC: Opc = X86ISD::SUB; break;
13228 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
13229 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000013230
Chris Lattner5b856542010-12-20 00:59:46 +000013231 if (!ExtraOp)
Andrew Trickac6d9be2013-05-25 02:42:55 +000013232 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000013233 Op.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000013234 return DAG.getNode(Opc, SDLoc(Op), VTs, Op.getOperand(0),
Chris Lattner5b856542010-12-20 00:59:46 +000013235 Op.getOperand(1), Op.getOperand(2));
13236}
13237
Craig Topper35e194f2013-08-14 07:53:41 +000013238static SDValue LowerFSINCOS(SDValue Op, const X86Subtarget *Subtarget,
13239 SelectionDAG &DAG) {
Evan Chenga66f40a2013-01-30 22:56:35 +000013240 assert(Subtarget->isTargetDarwin() && Subtarget->is64Bit());
Eric Christophere187e252013-01-31 00:50:48 +000013241
Evan Cheng8688a582013-01-29 02:32:37 +000013242 // For MacOSX, we want to call an alternative entry point: __sincos_stret,
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013243 // which returns the values as { float, float } (in XMM0) or
13244 // { double, double } (which is returned in XMM0, XMM1).
Andrew Trickac6d9be2013-05-25 02:42:55 +000013245 SDLoc dl(Op);
Evan Cheng8688a582013-01-29 02:32:37 +000013246 SDValue Arg = Op.getOperand(0);
13247 EVT ArgVT = Arg.getValueType();
13248 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Eric Christophere187e252013-01-31 00:50:48 +000013249
Craig Topper35e194f2013-08-14 07:53:41 +000013250 TargetLowering::ArgListTy Args;
13251 TargetLowering::ArgListEntry Entry;
Eric Christophere187e252013-01-31 00:50:48 +000013252
Evan Cheng8688a582013-01-29 02:32:37 +000013253 Entry.Node = Arg;
13254 Entry.Ty = ArgTy;
13255 Entry.isSExt = false;
13256 Entry.isZExt = false;
13257 Args.push_back(Entry);
Evan Chenga66f40a2013-01-30 22:56:35 +000013258
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013259 bool isF64 = ArgVT == MVT::f64;
Evan Chenga66f40a2013-01-30 22:56:35 +000013260 // Only optimize x86_64 for now. i386 is a bit messy. For f32,
13261 // the small struct {f32, f32} is returned in (eax, edx). For f64,
13262 // the results are returned via SRet in memory.
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013263 const char *LibcallName = isF64 ? "__sincos_stret" : "__sincosf_stret";
Craig Topper35e194f2013-08-14 07:53:41 +000013264 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13265 SDValue Callee = DAG.getExternalSymbol(LibcallName, TLI.getPointerTy());
Evan Chenga66f40a2013-01-30 22:56:35 +000013266
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013267 Type *RetTy = isF64
13268 ? (Type*)StructType::get(ArgTy, ArgTy, NULL)
13269 : (Type*)VectorType::get(ArgTy, 4);
Evan Cheng8688a582013-01-29 02:32:37 +000013270 TargetLowering::
Evan Chenga66f40a2013-01-30 22:56:35 +000013271 CallLoweringInfo CLI(DAG.getEntryNode(), RetTy,
13272 false, false, false, false, 0,
13273 CallingConv::C, /*isTaillCall=*/false,
13274 /*doesNotRet=*/false, /*isReturnValueUsed*/true,
13275 Callee, Args, DAG, dl);
Craig Topper35e194f2013-08-14 07:53:41 +000013276 std::pair<SDValue, SDValue> CallResult = TLI.LowerCallTo(CLI);
Evan Cheng3a6b7d32013-04-10 01:26:07 +000013277
13278 if (isF64)
13279 // Returned in xmm0 and xmm1.
13280 return CallResult.first;
13281
13282 // Returned in bits 0:31 and 32:64 xmm0.
13283 SDValue SinVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
13284 CallResult.first, DAG.getIntPtrConstant(0));
13285 SDValue CosVal = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, ArgVT,
13286 CallResult.first, DAG.getIntPtrConstant(1));
13287 SDVTList Tys = DAG.getVTList(ArgVT, ArgVT);
13288 return DAG.getNode(ISD::MERGE_VALUES, dl, Tys, SinVal, CosVal);
Evan Cheng8688a582013-01-29 02:32:37 +000013289}
13290
Evan Cheng0db9fe62006-04-25 20:13:52 +000013291/// LowerOperation - Provide custom lowering hooks for some operations.
13292///
Dan Gohmand858e902010-04-17 15:26:15 +000013293SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000013294 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000013295 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013296 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013297 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, Subtarget, DAG);
13298 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op, Subtarget, DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013299 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000013300 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013301 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000013302 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013303 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
13304 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
13305 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013306 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op,Subtarget,DAG);
13307 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, Subtarget,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013308 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
13309 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
13310 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000013311 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000013312 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000013313 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013314 case ISD::SHL_PARTS:
13315 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000013316 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013317 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000013318 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Craig Topperd713c0f2013-01-20 21:34:37 +000013319 case ISD::TRUNCATE: return LowerTRUNCATE(Op, DAG);
Craig Topperff79bc62013-08-18 08:53:01 +000013320 case ISD::ZERO_EXTEND: return LowerZERO_EXTEND(Op, Subtarget, DAG);
13321 case ISD::SIGN_EXTEND: return LowerSIGN_EXTEND(Op, Subtarget, DAG);
13322 case ISD::ANY_EXTEND: return LowerANY_EXTEND(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013323 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000013324 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Craig Topperb84b4232013-01-21 06:13:28 +000013325 case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013326 case ISD::FABS: return LowerFABS(Op, DAG);
13327 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000013328 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000013329 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000013330 case ISD::SETCC: return LowerSETCC(Op, DAG);
13331 case ISD::SELECT: return LowerSELECT(Op, DAG);
13332 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013333 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013334 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000013335 case ISD::VAARG: return LowerVAARG(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013336 case ISD::VACOPY: return LowerVACOPY(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013337 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Elena Demikhovsky6adcd582013-09-01 14:24:41 +000013338 case ISD::INTRINSIC_VOID:
13339 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, Subtarget, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000013340 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
13341 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013342 case ISD::FRAME_TO_ARGS_OFFSET:
13343 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000013344 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013345 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Michael Liao6c0e04c2012-10-15 22:39:43 +000013346 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
13347 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000013348 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
13349 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000013350 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000013351 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000013352 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000013353 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013354 case ISD::MUL: return LowerMUL(Op, Subtarget, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000013355 case ISD::SRA:
13356 case ISD::SRL:
Craig Topper35e194f2013-08-14 07:53:41 +000013357 case ISD::SHL: return LowerShift(Op, Subtarget, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000013358 case ISD::SADDO:
13359 case ISD::UADDO:
13360 case ISD::SSUBO:
13361 case ISD::USUBO:
13362 case ISD::SMULO:
13363 case ISD::UMULO: return LowerXALUO(Op, DAG);
Craig Topper55b24052012-09-11 06:15:32 +000013364 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, Subtarget,DAG);
Craig Topper35e194f2013-08-14 07:53:41 +000013365 case ISD::BITCAST: return LowerBITCAST(Op, Subtarget, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000013366 case ISD::ADDC:
13367 case ISD::ADDE:
13368 case ISD::SUBC:
13369 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000013370 case ISD::ADD: return LowerADD(Op, DAG);
13371 case ISD::SUB: return LowerSUB(Op, DAG);
Nadav Rotem13f8cf52013-01-09 05:14:33 +000013372 case ISD::SDIV: return LowerSDIV(Op, DAG);
Craig Topper35e194f2013-08-14 07:53:41 +000013373 case ISD::FSINCOS: return LowerFSINCOS(Op, Subtarget, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000013374 }
Chris Lattner27a6c732007-11-24 07:07:01 +000013375}
13376
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013377static void ReplaceATOMIC_LOAD(SDNode *Node,
13378 SmallVectorImpl<SDValue> &Results,
13379 SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013380 SDLoc dl(Node);
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013381 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
13382
13383 // Convert wide load -> cmpxchg8b/cmpxchg16b
13384 // FIXME: On 32-bit, load -> fild or movq would be more efficient
13385 // (The only way to get a 16-byte load is cmpxchg16b)
13386 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013387 SDValue Zero = DAG.getConstant(0, VT);
13388 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013389 Node->getOperand(0),
13390 Node->getOperand(1), Zero, Zero,
13391 cast<AtomicSDNode>(Node)->getMemOperand(),
13392 cast<AtomicSDNode>(Node)->getOrdering(),
13393 cast<AtomicSDNode>(Node)->getSynchScope());
13394 Results.push_back(Swap.getValue(0));
13395 Results.push_back(Swap.getValue(1));
13396}
13397
Craig Topperc0878702012-08-17 06:55:11 +000013398static void
Duncan Sands1607f052008-12-01 11:39:25 +000013399ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Craig Topperc0878702012-08-17 06:55:11 +000013400 SelectionDAG &DAG, unsigned NewOp) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013401 SDLoc dl(Node);
Duncan Sands17001ce2011-10-18 12:44:00 +000013402 assert (Node->getValueType(0) == MVT::i64 &&
13403 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000013404
13405 SDValue Chain = Node->getOperand(0);
13406 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013407 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013408 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000013409 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013410 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000013411 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000013412 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000013413 SDValue Result =
Michael Liao0ee17002013-04-19 04:03:37 +000013414 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, array_lengthof(Ops), MVT::i64,
Dan Gohmanc76909a2009-09-25 20:36:54 +000013415 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000013416 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000013417 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013418 Results.push_back(Result.getValue(2));
13419}
13420
Duncan Sands126d9072008-07-04 11:47:58 +000013421/// ReplaceNodeResults - Replace a node with an illegal result type
13422/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000013423void X86TargetLowering::ReplaceNodeResults(SDNode *N,
13424 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000013425 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +000013426 SDLoc dl(N);
Nadav Rotem0a1e9142012-12-14 21:20:37 +000013427 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Chris Lattner27a6c732007-11-24 07:07:01 +000013428 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000013429 default:
Craig Topperabb94d02012-02-05 03:43:23 +000013430 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000013431 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000013432 case ISD::ADDC:
13433 case ISD::ADDE:
13434 case ISD::SUBC:
13435 case ISD::SUBE:
13436 // We don't want to expand or promote these.
13437 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013438 case ISD::FP_TO_SINT:
13439 case ISD::FP_TO_UINT: {
13440 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
13441
13442 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
13443 return;
13444
Eli Friedman948e95a2009-05-23 09:59:16 +000013445 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000013446 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000013447 SDValue FIST = Vals.first, StackSlot = Vals.second;
13448 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000013449 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000013450 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013451 if (StackSlot.getNode() != 0)
13452 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
13453 MachinePointerInfo(),
13454 false, false, false, 0));
13455 else
13456 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000013457 }
13458 return;
13459 }
Michael Liao991b6a22012-10-24 04:09:32 +000013460 case ISD::UINT_TO_FP: {
Michael Liao6f8c6852013-03-14 06:57:42 +000013461 assert(Subtarget->hasSSE2() && "Requires at least SSE2!");
13462 if (N->getOperand(0).getValueType() != MVT::v2i32 ||
Michael Liao991b6a22012-10-24 04:09:32 +000013463 N->getValueType(0) != MVT::v2f32)
13464 return;
13465 SDValue ZExtIn = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::v2i64,
13466 N->getOperand(0));
13467 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
13468 MVT::f64);
13469 SDValue VBias = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2f64, Bias, Bias);
13470 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64, ZExtIn,
13471 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, VBias));
13472 Or = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or);
13473 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, Or, VBias);
13474 Results.push_back(DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, Sub));
13475 return;
13476 }
Michael Liao44c2d612012-10-10 16:53:28 +000013477 case ISD::FP_ROUND: {
Nadav Rotem0a1e9142012-12-14 21:20:37 +000013478 if (!TLI.isTypeLegal(N->getOperand(0).getValueType()))
13479 return;
Michael Liao44c2d612012-10-10 16:53:28 +000013480 SDValue V = DAG.getNode(X86ISD::VFPROUND, dl, MVT::v4f32, N->getOperand(0));
13481 Results.push_back(V);
13482 return;
13483 }
Duncan Sands1607f052008-12-01 11:39:25 +000013484 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013485 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000013486 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000013487 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000013489 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000013490 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000013491 eax.getValue(2));
13492 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
13493 SDValue Ops[] = { eax, edx };
Michael Liao0ee17002013-04-19 04:03:37 +000013494 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops,
13495 array_lengthof(Ops)));
Duncan Sands1607f052008-12-01 11:39:25 +000013496 Results.push_back(edx.getValue(1));
13497 return;
13498 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013499 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000013500 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000013501 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000013502 bool Regs64bit = T == MVT::i128;
13503 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000013504 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013505 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13506 DAG.getConstant(0, HalfT));
13507 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
13508 DAG.getConstant(1, HalfT));
13509 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
13510 Regs64bit ? X86::RAX : X86::EAX,
13511 cpInL, SDValue());
13512 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
13513 Regs64bit ? X86::RDX : X86::EDX,
13514 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013515 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000013516 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13517 DAG.getConstant(0, HalfT));
13518 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
13519 DAG.getConstant(1, HalfT));
13520 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
13521 Regs64bit ? X86::RBX : X86::EBX,
13522 swapInL, cpInH.getValue(1));
13523 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
Chad Rosiera20e1e72012-08-01 18:39:17 +000013524 Regs64bit ? X86::RCX : X86::ECX,
Eli Friedman43f51ae2011-08-26 21:21:21 +000013525 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000013526 SDValue Ops[] = { swapInH.getValue(0),
13527 N->getOperand(1),
13528 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000013529 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000013530 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000013531 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
13532 X86ISD::LCMPXCHG8_DAG;
13533 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Michael Liao0ee17002013-04-19 04:03:37 +000013534 Ops, array_lengthof(Ops), T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000013535 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
13536 Regs64bit ? X86::RAX : X86::EAX,
13537 HalfT, Result.getValue(1));
13538 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
13539 Regs64bit ? X86::RDX : X86::EDX,
13540 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000013541 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000013542 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000013543 Results.push_back(cpOutH.getValue(1));
13544 return;
13545 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013546 case ISD::ATOMIC_LOAD_ADD:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013547 case ISD::ATOMIC_LOAD_AND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013548 case ISD::ATOMIC_LOAD_NAND:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013549 case ISD::ATOMIC_LOAD_OR:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013550 case ISD::ATOMIC_LOAD_SUB:
Dan Gohman0b1d4a72008-12-23 21:37:04 +000013551 case ISD::ATOMIC_LOAD_XOR:
Michael Liaoe5e8f762012-09-25 18:08:13 +000013552 case ISD::ATOMIC_LOAD_MAX:
13553 case ISD::ATOMIC_LOAD_MIN:
13554 case ISD::ATOMIC_LOAD_UMAX:
13555 case ISD::ATOMIC_LOAD_UMIN:
Craig Topperc0878702012-08-17 06:55:11 +000013556 case ISD::ATOMIC_SWAP: {
13557 unsigned Opc;
13558 switch (N->getOpcode()) {
13559 default: llvm_unreachable("Unexpected opcode");
13560 case ISD::ATOMIC_LOAD_ADD:
13561 Opc = X86ISD::ATOMADD64_DAG;
13562 break;
13563 case ISD::ATOMIC_LOAD_AND:
13564 Opc = X86ISD::ATOMAND64_DAG;
13565 break;
13566 case ISD::ATOMIC_LOAD_NAND:
13567 Opc = X86ISD::ATOMNAND64_DAG;
13568 break;
13569 case ISD::ATOMIC_LOAD_OR:
13570 Opc = X86ISD::ATOMOR64_DAG;
13571 break;
13572 case ISD::ATOMIC_LOAD_SUB:
13573 Opc = X86ISD::ATOMSUB64_DAG;
13574 break;
13575 case ISD::ATOMIC_LOAD_XOR:
13576 Opc = X86ISD::ATOMXOR64_DAG;
13577 break;
Michael Liaoe5e8f762012-09-25 18:08:13 +000013578 case ISD::ATOMIC_LOAD_MAX:
13579 Opc = X86ISD::ATOMMAX64_DAG;
13580 break;
13581 case ISD::ATOMIC_LOAD_MIN:
13582 Opc = X86ISD::ATOMMIN64_DAG;
13583 break;
13584 case ISD::ATOMIC_LOAD_UMAX:
13585 Opc = X86ISD::ATOMUMAX64_DAG;
13586 break;
13587 case ISD::ATOMIC_LOAD_UMIN:
13588 Opc = X86ISD::ATOMUMIN64_DAG;
13589 break;
Craig Topperc0878702012-08-17 06:55:11 +000013590 case ISD::ATOMIC_SWAP:
13591 Opc = X86ISD::ATOMSWAP64_DAG;
13592 break;
13593 }
13594 ReplaceATOMIC_BINARY_64(N, Results, DAG, Opc);
Duncan Sands1607f052008-12-01 11:39:25 +000013595 return;
Craig Topperc0878702012-08-17 06:55:11 +000013596 }
Eli Friedmanf8f90f02011-08-24 22:33:28 +000013597 case ISD::ATOMIC_LOAD:
13598 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000013599 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000013600}
13601
Evan Cheng72261582005-12-20 06:22:03 +000013602const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
13603 switch (Opcode) {
13604 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000013605 case X86ISD::BSF: return "X86ISD::BSF";
13606 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000013607 case X86ISD::SHLD: return "X86ISD::SHLD";
13608 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000013609 case X86ISD::FAND: return "X86ISD::FAND";
Benjamin Kramer75311b72013-08-04 12:05:16 +000013610 case X86ISD::FANDN: return "X86ISD::FANDN";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013611 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000013612 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000013613 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000013614 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000013615 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000013616 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
13617 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
13618 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000013619 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000013620 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000013621 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000013622 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000013623 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000013624 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000013625 case X86ISD::COMI: return "X86ISD::COMI";
13626 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +000013627 case X86ISD::CMPM: return "X86ISD::CMPM";
13628 case X86ISD::CMPMU: return "X86ISD::CMPMU";
Evan Chengd5781fc2005-12-21 20:21:51 +000013629 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000013630 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000013631 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
13632 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000013633 case X86ISD::CMOV: return "X86ISD::CMOV";
13634 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000013635 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000013636 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
13637 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000013638 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000013639 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000013640 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013641 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000013642 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000013643 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
13644 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000013645 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000013646 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000013647 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000013648 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000013649 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Elena Demikhovsky226e0e62012-12-05 09:24:57 +000013650 case X86ISD::BLENDI: return "X86ISD::BLENDI";
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000013651 case X86ISD::SUBUS: return "X86ISD::SUBUS";
Craig Topperfe033152011-12-06 09:31:36 +000013652 case X86ISD::HADD: return "X86ISD::HADD";
13653 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000013654 case X86ISD::FHADD: return "X86ISD::FHADD";
13655 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Benjamin Kramer739c7a82012-12-21 14:04:55 +000013656 case X86ISD::UMAX: return "X86ISD::UMAX";
13657 case X86ISD::UMIN: return "X86ISD::UMIN";
13658 case X86ISD::SMAX: return "X86ISD::SMAX";
13659 case X86ISD::SMIN: return "X86ISD::SMIN";
Evan Cheng8ca29322006-11-10 21:43:37 +000013660 case X86ISD::FMAX: return "X86ISD::FMAX";
13661 case X86ISD::FMIN: return "X86ISD::FMIN";
Nadav Rotemd60cb112012-08-19 13:06:16 +000013662 case X86ISD::FMAXC: return "X86ISD::FMAXC";
13663 case X86ISD::FMINC: return "X86ISD::FMINC";
Dan Gohman20382522007-07-10 00:05:58 +000013664 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
13665 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000013666 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Hans Wennborgf0234fc2012-06-01 16:27:21 +000013667 case X86ISD::TLSBASEADDR: return "X86ISD::TLSBASEADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000013668 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Michael Liao6c0e04c2012-10-15 22:39:43 +000013669 case X86ISD::EH_SJLJ_SETJMP: return "X86ISD::EH_SJLJ_SETJMP";
13670 case X86ISD::EH_SJLJ_LONGJMP: return "X86ISD::EH_SJLJ_LONGJMP";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000013671 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000013672 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000013673 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013674 case X86ISD::FNSTSW16r: return "X86ISD::FNSTSW16r";
Evan Cheng7e2ff772008-05-08 00:57:18 +000013675 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
13676 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000013677 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
13678 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
13679 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
13680 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
13681 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
13682 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000013683 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
Michael Liaob7bf7262012-08-14 22:53:17 +000013684 case X86ISD::VSEXT_MOVL: return "X86ISD::VSEXT_MOVL";
Evan Chengd880b972008-05-09 21:53:03 +000013685 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Michael Liaod9d09602012-10-23 17:34:00 +000013686 case X86ISD::VZEXT: return "X86ISD::VZEXT";
13687 case X86ISD::VSEXT: return "X86ISD::VSEXT";
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000013688 case X86ISD::VTRUNC: return "X86ISD::VTRUNC";
13689 case X86ISD::VTRUNCM: return "X86ISD::VTRUNCM";
Elena Demikhovskyf9d2d2d2013-09-12 08:55:00 +000013690 case X86ISD::VINSERT: return "X86ISD::VINSERT";
Michael Liao7091b242012-08-14 21:24:47 +000013691 case X86ISD::VFPEXT: return "X86ISD::VFPEXT";
Michael Liao44c2d612012-10-10 16:53:28 +000013692 case X86ISD::VFPROUND: return "X86ISD::VFPROUND";
Craig Toppered2e13d2012-01-22 19:15:14 +000013693 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
13694 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000013695 case X86ISD::VSHL: return "X86ISD::VSHL";
13696 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000013697 case X86ISD::VSRA: return "X86ISD::VSRA";
13698 case X86ISD::VSHLI: return "X86ISD::VSHLI";
13699 case X86ISD::VSRLI: return "X86ISD::VSRLI";
13700 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000013701 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000013702 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
13703 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Elena Demikhovsky4d36bd82013-08-13 13:24:07 +000013704 case X86ISD::PCMPEQM: return "X86ISD::PCMPEQM";
13705 case X86ISD::PCMPGTM: return "X86ISD::PCMPGTM";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000013706 case X86ISD::ADD: return "X86ISD::ADD";
13707 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000013708 case X86ISD::ADC: return "X86ISD::ADC";
13709 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000013710 case X86ISD::SMUL: return "X86ISD::SMUL";
13711 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000013712 case X86ISD::INC: return "X86ISD::INC";
13713 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000013714 case X86ISD::OR: return "X86ISD::OR";
13715 case X86ISD::XOR: return "X86ISD::XOR";
13716 case X86ISD::AND: return "X86ISD::AND";
Craig Toppere6a62772011-11-13 17:31:07 +000013717 case X86ISD::BLSI: return "X86ISD::BLSI";
13718 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
13719 case X86ISD::BLSR: return "X86ISD::BLSR";
Craig Topperb6ac30a2013-08-30 06:52:21 +000013720 case X86ISD::BZHI: return "X86ISD::BZHI";
Craig Topper69c474f2013-09-02 07:53:17 +000013721 case X86ISD::BEXTR: return "X86ISD::BEXTR";
Evan Cheng73f24c92009-03-30 21:36:47 +000013722 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000013723 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000013724 case X86ISD::TESTP: return "X86ISD::TESTP";
Elena Demikhovsky8ba76da2013-08-21 09:36:02 +000013725 case X86ISD::TESTM: return "X86ISD::TESTM";
13726 case X86ISD::KORTEST: return "X86ISD::KORTEST";
13727 case X86ISD::KTEST: return "X86ISD::KTEST";
Craig Topper4aee1bb2013-01-28 06:48:25 +000013728 case X86ISD::PALIGNR: return "X86ISD::PALIGNR";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013729 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
13730 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013731 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000013732 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013733 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013734 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000013735 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000013736 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
13737 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013738 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
13739 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
13740 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000013741 case X86ISD::MOVSD: return "X86ISD::MOVSD";
13742 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000013743 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
13744 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000013745 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Elena Demikhovsky207600d2013-08-07 12:34:55 +000013746 case X86ISD::VBROADCASTM: return "X86ISD::VBROADCASTM";
Craig Topper316cd2a2011-11-30 06:25:25 +000013747 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000013748 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000013749 case X86ISD::VPERMV: return "X86ISD::VPERMV";
Elena Demikhovskyfac4a4e2013-08-11 07:55:09 +000013750 case X86ISD::VPERMV3: return "X86ISD::VPERMV3";
Craig Topper8325c112012-04-16 00:41:45 +000013751 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000013752 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000013753 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000013754 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000013755 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000013756 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000013757 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000013758 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Benjamin Kramer17c836c2012-04-27 12:07:43 +000013759 case X86ISD::SAHF: return "X86ISD::SAHF";
Benjamin Kramerb9bee042012-07-12 09:31:43 +000013760 case X86ISD::RDRAND: return "X86ISD::RDRAND";
Michael Liaoc26392a2013-03-28 23:41:26 +000013761 case X86ISD::RDSEED: return "X86ISD::RDSEED";
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000013762 case X86ISD::FMADD: return "X86ISD::FMADD";
13763 case X86ISD::FMSUB: return "X86ISD::FMSUB";
13764 case X86ISD::FNMADD: return "X86ISD::FNMADD";
13765 case X86ISD::FNMSUB: return "X86ISD::FNMSUB";
13766 case X86ISD::FMADDSUB: return "X86ISD::FMADDSUB";
13767 case X86ISD::FMSUBADD: return "X86ISD::FMSUBADD";
Craig Topper9c7ae012012-11-10 01:23:36 +000013768 case X86ISD::PCMPESTRI: return "X86ISD::PCMPESTRI";
13769 case X86ISD::PCMPISTRI: return "X86ISD::PCMPISTRI";
Michael Liaof8fd8832013-03-26 22:47:01 +000013770 case X86ISD::XTEST: return "X86ISD::XTEST";
Evan Cheng72261582005-12-20 06:22:03 +000013771 }
13772}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000013773
Chris Lattnerc9addb72007-03-30 23:15:24 +000013774// isLegalAddressingMode - Return true if the addressing mode represented
13775// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000013776bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013777 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000013778 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013779 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000013780 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000013781
Chris Lattnerc9addb72007-03-30 23:15:24 +000013782 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013783 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013784 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000013785
Chris Lattnerc9addb72007-03-30 23:15:24 +000013786 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000013787 unsigned GVFlags =
13788 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013789
Chris Lattnerdfed4132009-07-10 07:38:24 +000013790 // If a reference to this global requires an extra load, we can't fold it.
13791 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000013792 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013793
Chris Lattnerdfed4132009-07-10 07:38:24 +000013794 // If BaseGV requires a register for the PIC base, we cannot also have a
13795 // BaseReg specified.
13796 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000013797 return false;
Evan Cheng52787842007-08-01 23:46:47 +000013798
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013799 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000013800 if ((M != CodeModel::Small || R != Reloc::Static) &&
13801 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000013802 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000013803 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013804
Chris Lattnerc9addb72007-03-30 23:15:24 +000013805 switch (AM.Scale) {
13806 case 0:
13807 case 1:
13808 case 2:
13809 case 4:
13810 case 8:
13811 // These scales always work.
13812 break;
13813 case 3:
13814 case 5:
13815 case 9:
13816 // These scales are formed with basereg+scalereg. Only accept if there is
13817 // no basereg yet.
13818 if (AM.HasBaseReg)
13819 return false;
13820 break;
13821 default: // Other stuff never works.
13822 return false;
13823 }
Scott Michelfdc40a02009-02-17 22:15:04 +000013824
Chris Lattnerc9addb72007-03-30 23:15:24 +000013825 return true;
13826}
13827
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013828bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013829 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000013830 return false;
Evan Chenge127a732007-10-29 07:57:50 +000013831 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
13832 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013833 return NumBits1 > NumBits2;
Evan Cheng2bd122c2007-10-26 01:56:11 +000013834}
13835
Tim Northoverd1134482013-08-06 09:12:35 +000013836bool X86TargetLowering::allowTruncateForTailCall(Type *Ty1, Type *Ty2) const {
13837 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
13838 return false;
13839
13840 if (!isTypeLegal(EVT::getEVT(Ty1)))
13841 return false;
13842
13843 assert(Ty1->getPrimitiveSizeInBits() <= 64 && "i128 is probably not a noop");
13844
13845 // Assuming the caller doesn't have a zeroext or signext return parameter,
13846 // truncation all the way down to i1 is valid.
13847 return true;
13848}
13849
Evan Cheng70e10d32012-07-17 06:53:39 +000013850bool X86TargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Jakub Staszakc20323a2012-12-29 15:57:26 +000013851 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013852}
13853
13854bool X86TargetLowering::isLegalAddImmediate(int64_t Imm) const {
Evan Chenga9e13ba2012-07-17 18:54:11 +000013855 // Can also use sub to handle negated immediates.
Jakub Staszakc20323a2012-12-29 15:57:26 +000013856 return isInt<32>(Imm);
Evan Cheng70e10d32012-07-17 06:53:39 +000013857}
13858
Owen Andersone50ed302009-08-10 22:56:29 +000013859bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000013860 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013861 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000013862 unsigned NumBits1 = VT1.getSizeInBits();
13863 unsigned NumBits2 = VT2.getSizeInBits();
Jakub Staszakc20323a2012-12-29 15:57:26 +000013864 return NumBits1 > NumBits2;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000013865}
Evan Cheng2bd122c2007-10-26 01:56:11 +000013866
Chris Lattnerdb125cf2011-07-18 04:54:35 +000013867bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013868 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000013869 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013870}
13871
Owen Andersone50ed302009-08-10 22:56:29 +000013872bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000013873 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000013874 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000013875}
13876
Evan Cheng2766a472012-12-06 19:13:27 +000013877bool X86TargetLowering::isZExtFree(SDValue Val, EVT VT2) const {
13878 EVT VT1 = Val.getValueType();
13879 if (isZExtFree(VT1, VT2))
13880 return true;
13881
13882 if (Val.getOpcode() != ISD::LOAD)
13883 return false;
13884
13885 if (!VT1.isSimple() || !VT1.isInteger() ||
13886 !VT2.isSimple() || !VT2.isInteger())
13887 return false;
13888
13889 switch (VT1.getSimpleVT().SimpleTy) {
13890 default: break;
13891 case MVT::i8:
13892 case MVT::i16:
13893 case MVT::i32:
13894 // X86 has 8, 16, and 32-bit zero-extending loads.
13895 return true;
13896 }
13897
13898 return false;
13899}
13900
Stephen Line54885a2013-07-09 18:16:56 +000013901bool
13902X86TargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
13903 if (!(Subtarget->hasFMA() || Subtarget->hasFMA4()))
13904 return false;
13905
13906 VT = VT.getScalarType();
13907
13908 if (!VT.isSimple())
13909 return false;
13910
13911 switch (VT.getSimpleVT().SimpleTy) {
13912 case MVT::f32:
13913 case MVT::f64:
13914 return true;
13915 default:
13916 break;
13917 }
13918
13919 return false;
13920}
13921
Owen Andersone50ed302009-08-10 22:56:29 +000013922bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000013923 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000013924 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000013925}
13926
Evan Cheng60c07e12006-07-05 22:17:51 +000013927/// isShuffleMaskLegal - Targets can use this to indicate that they only
13928/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
13929/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
13930/// are assumed to be legal.
13931bool
Eric Christopherfd179292009-08-27 18:07:15 +000013932X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000013933 EVT VT) const {
Craig Toppercc60bbc2013-08-14 05:58:39 +000013934 if (!VT.isSimple())
13935 return false;
13936
13937 MVT SVT = VT.getSimpleVT();
13938
Eric Christophercff6f852010-04-15 01:40:20 +000013939 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000013940 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000013941 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000013942
Nate Begemana09008b2009-10-19 02:17:23 +000013943 // FIXME: pshufb, blends, shifts.
Craig Toppercc60bbc2013-08-14 05:58:39 +000013944 return (SVT.getVectorNumElements() == 2 ||
Nate Begeman9008ca62009-04-27 18:41:29 +000013945 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
Craig Toppercc60bbc2013-08-14 05:58:39 +000013946 isMOVLMask(M, SVT) ||
Elena Demikhovsky92bfb542013-08-26 12:45:35 +000013947 isSHUFPMask(M, SVT) ||
Craig Toppercc60bbc2013-08-14 05:58:39 +000013948 isPSHUFDMask(M, SVT) ||
13949 isPSHUFHWMask(M, SVT, Subtarget->hasInt256()) ||
13950 isPSHUFLWMask(M, SVT, Subtarget->hasInt256()) ||
13951 isPALIGNRMask(M, SVT, Subtarget) ||
13952 isUNPCKLMask(M, SVT, Subtarget->hasInt256()) ||
13953 isUNPCKHMask(M, SVT, Subtarget->hasInt256()) ||
13954 isUNPCKL_v_undef_Mask(M, SVT, Subtarget->hasInt256()) ||
13955 isUNPCKH_v_undef_Mask(M, SVT, Subtarget->hasInt256()));
Evan Cheng60c07e12006-07-05 22:17:51 +000013956}
13957
Dan Gohman7d8143f2008-04-09 20:09:42 +000013958bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000013959X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000013960 EVT VT) const {
Craig Toppercc60bbc2013-08-14 05:58:39 +000013961 if (!VT.isSimple())
13962 return false;
13963
13964 MVT SVT = VT.getSimpleVT();
13965 unsigned NumElts = SVT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +000013966 // FIXME: This collection of masks seems suspect.
13967 if (NumElts == 2)
13968 return true;
Craig Toppercc60bbc2013-08-14 05:58:39 +000013969 if (NumElts == 4 && SVT.is128BitVector()) {
13970 return (isMOVLMask(Mask, SVT) ||
13971 isCommutedMOVLMask(Mask, SVT, true) ||
Elena Demikhovsky92bfb542013-08-26 12:45:35 +000013972 isSHUFPMask(Mask, SVT) ||
13973 isSHUFPMask(Mask, SVT, /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000013974 }
13975 return false;
13976}
13977
13978//===----------------------------------------------------------------------===//
13979// X86 Scheduler Hooks
13980//===----------------------------------------------------------------------===//
13981
Michael Liaobe02a902012-11-08 07:28:54 +000013982/// Utility function to emit xbegin specifying the start of an RTM region.
Craig Topper2da36912012-11-11 22:45:02 +000013983static MachineBasicBlock *EmitXBegin(MachineInstr *MI, MachineBasicBlock *MBB,
13984 const TargetInstrInfo *TII) {
Michael Liaobe02a902012-11-08 07:28:54 +000013985 DebugLoc DL = MI->getDebugLoc();
Michael Liaobe02a902012-11-08 07:28:54 +000013986
13987 const BasicBlock *BB = MBB->getBasicBlock();
13988 MachineFunction::iterator I = MBB;
13989 ++I;
13990
13991 // For the v = xbegin(), we generate
13992 //
13993 // thisMBB:
13994 // xbegin sinkMBB
13995 //
13996 // mainMBB:
13997 // eax = -1
13998 //
13999 // sinkMBB:
14000 // v = eax
14001
14002 MachineBasicBlock *thisMBB = MBB;
14003 MachineFunction *MF = MBB->getParent();
14004 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14005 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14006 MF->insert(I, mainMBB);
14007 MF->insert(I, sinkMBB);
14008
14009 // Transfer the remainder of BB and its successor edges to sinkMBB.
14010 sinkMBB->splice(sinkMBB->begin(), MBB,
14011 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14012 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
14013
14014 // thisMBB:
14015 // xbegin sinkMBB
14016 // # fallthrough to mainMBB
14017 // # abortion to sinkMBB
14018 BuildMI(thisMBB, DL, TII->get(X86::XBEGIN_4)).addMBB(sinkMBB);
14019 thisMBB->addSuccessor(mainMBB);
14020 thisMBB->addSuccessor(sinkMBB);
14021
14022 // mainMBB:
14023 // EAX = -1
14024 BuildMI(mainMBB, DL, TII->get(X86::MOV32ri), X86::EAX).addImm(-1);
14025 mainMBB->addSuccessor(sinkMBB);
14026
14027 // sinkMBB:
14028 // EAX is live into the sinkMBB
14029 sinkMBB->addLiveIn(X86::EAX);
14030 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14031 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
14032 .addReg(X86::EAX);
14033
14034 MI->eraseFromParent();
14035 return sinkMBB;
14036}
14037
Michael Liaob118a072012-09-20 03:06:15 +000014038// Get CMPXCHG opcode for the specified data type.
14039static unsigned getCmpXChgOpcode(EVT VT) {
14040 switch (VT.getSimpleVT().SimpleTy) {
14041 case MVT::i8: return X86::LCMPXCHG8;
14042 case MVT::i16: return X86::LCMPXCHG16;
14043 case MVT::i32: return X86::LCMPXCHG32;
14044 case MVT::i64: return X86::LCMPXCHG64;
14045 default:
14046 break;
Richard Smith42fc29e2012-04-13 22:47:00 +000014047 }
Michael Liaob118a072012-09-20 03:06:15 +000014048 llvm_unreachable("Invalid operand size!");
Mon P Wang63307c32008-05-05 19:05:59 +000014049}
14050
Michael Liaob118a072012-09-20 03:06:15 +000014051// Get LOAD opcode for the specified data type.
14052static unsigned getLoadOpcode(EVT VT) {
14053 switch (VT.getSimpleVT().SimpleTy) {
14054 case MVT::i8: return X86::MOV8rm;
14055 case MVT::i16: return X86::MOV16rm;
14056 case MVT::i32: return X86::MOV32rm;
14057 case MVT::i64: return X86::MOV64rm;
14058 default:
14059 break;
14060 }
14061 llvm_unreachable("Invalid operand size!");
14062}
14063
14064// Get opcode of the non-atomic one from the specified atomic instruction.
14065static unsigned getNonAtomicOpcode(unsigned Opc) {
14066 switch (Opc) {
14067 case X86::ATOMAND8: return X86::AND8rr;
14068 case X86::ATOMAND16: return X86::AND16rr;
14069 case X86::ATOMAND32: return X86::AND32rr;
14070 case X86::ATOMAND64: return X86::AND64rr;
14071 case X86::ATOMOR8: return X86::OR8rr;
14072 case X86::ATOMOR16: return X86::OR16rr;
14073 case X86::ATOMOR32: return X86::OR32rr;
14074 case X86::ATOMOR64: return X86::OR64rr;
14075 case X86::ATOMXOR8: return X86::XOR8rr;
14076 case X86::ATOMXOR16: return X86::XOR16rr;
14077 case X86::ATOMXOR32: return X86::XOR32rr;
14078 case X86::ATOMXOR64: return X86::XOR64rr;
14079 }
14080 llvm_unreachable("Unhandled atomic-load-op opcode!");
14081}
14082
14083// Get opcode of the non-atomic one from the specified atomic instruction with
14084// extra opcode.
14085static unsigned getNonAtomicOpcodeWithExtraOpc(unsigned Opc,
14086 unsigned &ExtraOpc) {
14087 switch (Opc) {
14088 case X86::ATOMNAND8: ExtraOpc = X86::NOT8r; return X86::AND8rr;
14089 case X86::ATOMNAND16: ExtraOpc = X86::NOT16r; return X86::AND16rr;
14090 case X86::ATOMNAND32: ExtraOpc = X86::NOT32r; return X86::AND32rr;
14091 case X86::ATOMNAND64: ExtraOpc = X86::NOT64r; return X86::AND64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014092 case X86::ATOMMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVL32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014093 case X86::ATOMMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVL16rr;
14094 case X86::ATOMMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVL32rr;
14095 case X86::ATOMMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVL64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014096 case X86::ATOMMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVG32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014097 case X86::ATOMMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVG16rr;
14098 case X86::ATOMMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVG32rr;
14099 case X86::ATOMMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVG64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014100 case X86::ATOMUMAX8: ExtraOpc = X86::CMP8rr; return X86::CMOVB32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014101 case X86::ATOMUMAX16: ExtraOpc = X86::CMP16rr; return X86::CMOVB16rr;
14102 case X86::ATOMUMAX32: ExtraOpc = X86::CMP32rr; return X86::CMOVB32rr;
14103 case X86::ATOMUMAX64: ExtraOpc = X86::CMP64rr; return X86::CMOVB64rr;
Michael Liaofe87c302012-09-21 03:18:52 +000014104 case X86::ATOMUMIN8: ExtraOpc = X86::CMP8rr; return X86::CMOVA32rr;
Michael Liaob118a072012-09-20 03:06:15 +000014105 case X86::ATOMUMIN16: ExtraOpc = X86::CMP16rr; return X86::CMOVA16rr;
14106 case X86::ATOMUMIN32: ExtraOpc = X86::CMP32rr; return X86::CMOVA32rr;
14107 case X86::ATOMUMIN64: ExtraOpc = X86::CMP64rr; return X86::CMOVA64rr;
14108 }
14109 llvm_unreachable("Unhandled atomic-load-op opcode!");
14110}
14111
14112// Get opcode of the non-atomic one from the specified atomic instruction for
14113// 64-bit data type on 32-bit target.
14114static unsigned getNonAtomic6432Opcode(unsigned Opc, unsigned &HiOpc) {
14115 switch (Opc) {
14116 case X86::ATOMAND6432: HiOpc = X86::AND32rr; return X86::AND32rr;
14117 case X86::ATOMOR6432: HiOpc = X86::OR32rr; return X86::OR32rr;
14118 case X86::ATOMXOR6432: HiOpc = X86::XOR32rr; return X86::XOR32rr;
14119 case X86::ATOMADD6432: HiOpc = X86::ADC32rr; return X86::ADD32rr;
14120 case X86::ATOMSUB6432: HiOpc = X86::SBB32rr; return X86::SUB32rr;
14121 case X86::ATOMSWAP6432: HiOpc = X86::MOV32rr; return X86::MOV32rr;
Michael Liaoe5e8f762012-09-25 18:08:13 +000014122 case X86::ATOMMAX6432: HiOpc = X86::SETLr; return X86::SETLr;
14123 case X86::ATOMMIN6432: HiOpc = X86::SETGr; return X86::SETGr;
14124 case X86::ATOMUMAX6432: HiOpc = X86::SETBr; return X86::SETBr;
14125 case X86::ATOMUMIN6432: HiOpc = X86::SETAr; return X86::SETAr;
Michael Liaob118a072012-09-20 03:06:15 +000014126 }
14127 llvm_unreachable("Unhandled atomic-load-op opcode!");
14128}
14129
14130// Get opcode of the non-atomic one from the specified atomic instruction for
14131// 64-bit data type on 32-bit target with extra opcode.
14132static unsigned getNonAtomic6432OpcodeWithExtraOpc(unsigned Opc,
14133 unsigned &HiOpc,
14134 unsigned &ExtraOpc) {
14135 switch (Opc) {
14136 case X86::ATOMNAND6432:
14137 ExtraOpc = X86::NOT32r;
14138 HiOpc = X86::AND32rr;
14139 return X86::AND32rr;
14140 }
14141 llvm_unreachable("Unhandled atomic-load-op opcode!");
14142}
14143
14144// Get pseudo CMOV opcode from the specified data type.
14145static unsigned getPseudoCMOVOpc(EVT VT) {
14146 switch (VT.getSimpleVT().SimpleTy) {
Michael Liaofe87c302012-09-21 03:18:52 +000014147 case MVT::i8: return X86::CMOV_GR8;
Michael Liaob118a072012-09-20 03:06:15 +000014148 case MVT::i16: return X86::CMOV_GR16;
14149 case MVT::i32: return X86::CMOV_GR32;
14150 default:
14151 break;
14152 }
14153 llvm_unreachable("Unknown CMOV opcode!");
14154}
14155
14156// EmitAtomicLoadArith - emit the code sequence for pseudo atomic instructions.
14157// They will be translated into a spin-loop or compare-exchange loop from
14158//
14159// ...
14160// dst = atomic-fetch-op MI.addr, MI.val
14161// ...
14162//
14163// to
14164//
14165// ...
Michael Liaoc537f792013-03-06 00:17:04 +000014166// t1 = LOAD MI.addr
Michael Liaob118a072012-09-20 03:06:15 +000014167// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000014168// t4 = phi(t1, t3 / loop)
14169// t2 = OP MI.val, t4
14170// EAX = t4
14171// LCMPXCHG [MI.addr], t2, [EAX is implicitly used & defined]
14172// t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000014173// JNE loop
14174// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000014175// dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000014176// ...
Mon P Wang63307c32008-05-05 19:05:59 +000014177MachineBasicBlock *
Michael Liaob118a072012-09-20 03:06:15 +000014178X86TargetLowering::EmitAtomicLoadArith(MachineInstr *MI,
14179 MachineBasicBlock *MBB) const {
14180 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14181 DebugLoc DL = MI->getDebugLoc();
14182
14183 MachineFunction *MF = MBB->getParent();
14184 MachineRegisterInfo &MRI = MF->getRegInfo();
14185
14186 const BasicBlock *BB = MBB->getBasicBlock();
14187 MachineFunction::iterator I = MBB;
14188 ++I;
14189
Michael Liao13d08bf2013-01-22 21:47:38 +000014190 assert(MI->getNumOperands() <= X86::AddrNumOperands + 4 &&
Michael Liaob118a072012-09-20 03:06:15 +000014191 "Unexpected number of operands");
14192
14193 assert(MI->hasOneMemOperand() &&
14194 "Expected atomic-load-op to have one memoperand");
14195
14196 // Memory Reference
14197 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14198 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14199
14200 unsigned DstReg, SrcReg;
14201 unsigned MemOpndSlot;
14202
14203 unsigned CurOp = 0;
14204
14205 DstReg = MI->getOperand(CurOp++).getReg();
14206 MemOpndSlot = CurOp;
14207 CurOp += X86::AddrNumOperands;
14208 SrcReg = MI->getOperand(CurOp++).getReg();
14209
14210 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
Craig Topperf4d25a22012-09-30 19:49:56 +000014211 MVT::SimpleValueType VT = *RC->vt_begin();
Michael Liaoc537f792013-03-06 00:17:04 +000014212 unsigned t1 = MRI.createVirtualRegister(RC);
14213 unsigned t2 = MRI.createVirtualRegister(RC);
14214 unsigned t3 = MRI.createVirtualRegister(RC);
14215 unsigned t4 = MRI.createVirtualRegister(RC);
14216 unsigned PhyReg = getX86SubSuperRegister(X86::EAX, VT);
Michael Liaob118a072012-09-20 03:06:15 +000014217
14218 unsigned LCMPXCHGOpc = getCmpXChgOpcode(VT);
14219 unsigned LOADOpc = getLoadOpcode(VT);
14220
14221 // For the atomic load-arith operator, we generate
14222 //
14223 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014224 // t1 = LOAD [MI.addr]
Michael Liaob118a072012-09-20 03:06:15 +000014225 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014226 // t4 = phi(t1 / thisMBB, t3 / mainMBB)
Michael Liaob118a072012-09-20 03:06:15 +000014227 // t1 = OP MI.val, EAX
Michael Liaoc537f792013-03-06 00:17:04 +000014228 // EAX = t4
Michael Liaob118a072012-09-20 03:06:15 +000014229 // LCMPXCHG [MI.addr], t1, [EAX is implicitly used & defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014230 // t3 = EAX
Michael Liaob118a072012-09-20 03:06:15 +000014231 // JNE mainMBB
14232 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014233 // dst = t3
Michael Liaob118a072012-09-20 03:06:15 +000014234
14235 MachineBasicBlock *thisMBB = MBB;
14236 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14237 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14238 MF->insert(I, mainMBB);
14239 MF->insert(I, sinkMBB);
14240
14241 MachineInstrBuilder MIB;
14242
14243 // Transfer the remainder of BB and its successor edges to sinkMBB.
14244 sinkMBB->splice(sinkMBB->begin(), MBB,
14245 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14246 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
14247
14248 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014249 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1);
14250 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14251 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14252 if (NewMO.isReg())
14253 NewMO.setIsKill(false);
14254 MIB.addOperand(NewMO);
14255 }
14256 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
14257 unsigned flags = (*MMOI)->getFlags();
14258 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
14259 MachineMemOperand *MMO =
14260 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
14261 (*MMOI)->getSize(),
14262 (*MMOI)->getBaseAlignment(),
14263 (*MMOI)->getTBAAInfo(),
14264 (*MMOI)->getRanges());
14265 MIB.addMemOperand(MMO);
14266 }
Michael Liaob118a072012-09-20 03:06:15 +000014267
14268 thisMBB->addSuccessor(mainMBB);
14269
14270 // mainMBB:
14271 MachineBasicBlock *origMainMBB = mainMBB;
Michael Liaob118a072012-09-20 03:06:15 +000014272
Michael Liaoc537f792013-03-06 00:17:04 +000014273 // Add a PHI.
Michael Liaofe9dbe02013-03-07 01:01:29 +000014274 MachineInstr *Phi = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4)
14275 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
Michael Liaob118a072012-09-20 03:06:15 +000014276
Michael Liaob118a072012-09-20 03:06:15 +000014277 unsigned Opc = MI->getOpcode();
14278 switch (Opc) {
14279 default:
14280 llvm_unreachable("Unhandled atomic-load-op opcode!");
14281 case X86::ATOMAND8:
14282 case X86::ATOMAND16:
14283 case X86::ATOMAND32:
14284 case X86::ATOMAND64:
14285 case X86::ATOMOR8:
14286 case X86::ATOMOR16:
14287 case X86::ATOMOR32:
14288 case X86::ATOMOR64:
14289 case X86::ATOMXOR8:
14290 case X86::ATOMXOR16:
14291 case X86::ATOMXOR32:
14292 case X86::ATOMXOR64: {
14293 unsigned ARITHOpc = getNonAtomicOpcode(Opc);
Michael Liaoc537f792013-03-06 00:17:04 +000014294 BuildMI(mainMBB, DL, TII->get(ARITHOpc), t2).addReg(SrcReg)
14295 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014296 break;
14297 }
14298 case X86::ATOMNAND8:
14299 case X86::ATOMNAND16:
14300 case X86::ATOMNAND32:
14301 case X86::ATOMNAND64: {
Michael Liaoc537f792013-03-06 00:17:04 +000014302 unsigned Tmp = MRI.createVirtualRegister(RC);
Michael Liaob118a072012-09-20 03:06:15 +000014303 unsigned NOTOpc;
14304 unsigned ANDOpc = getNonAtomicOpcodeWithExtraOpc(Opc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014305 BuildMI(mainMBB, DL, TII->get(ANDOpc), Tmp).addReg(SrcReg)
14306 .addReg(t4);
14307 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2).addReg(Tmp);
Michael Liaob118a072012-09-20 03:06:15 +000014308 break;
14309 }
Michael Liao08382492012-09-21 03:00:17 +000014310 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014311 case X86::ATOMMAX16:
14312 case X86::ATOMMAX32:
14313 case X86::ATOMMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000014314 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014315 case X86::ATOMMIN16:
14316 case X86::ATOMMIN32:
14317 case X86::ATOMMIN64:
Michael Liaofe87c302012-09-21 03:18:52 +000014318 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000014319 case X86::ATOMUMAX16:
14320 case X86::ATOMUMAX32:
14321 case X86::ATOMUMAX64:
Michael Liaofe87c302012-09-21 03:18:52 +000014322 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000014323 case X86::ATOMUMIN16:
14324 case X86::ATOMUMIN32:
14325 case X86::ATOMUMIN64: {
14326 unsigned CMPOpc;
14327 unsigned CMOVOpc = getNonAtomicOpcodeWithExtraOpc(Opc, CMPOpc);
14328
14329 BuildMI(mainMBB, DL, TII->get(CMPOpc))
14330 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014331 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014332
14333 if (Subtarget->hasCMov()) {
Michael Liaofe87c302012-09-21 03:18:52 +000014334 if (VT != MVT::i8) {
14335 // Native support
Michael Liaoc537f792013-03-06 00:17:04 +000014336 BuildMI(mainMBB, DL, TII->get(CMOVOpc), t2)
Michael Liaofe87c302012-09-21 03:18:52 +000014337 .addReg(SrcReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014338 .addReg(t4);
Michael Liaofe87c302012-09-21 03:18:52 +000014339 } else {
14340 // Promote i8 to i32 to use CMOV32
Michael Liaoc537f792013-03-06 00:17:04 +000014341 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
14342 const TargetRegisterClass *RC32 =
14343 TRI->getSubClassWithSubReg(getRegClassFor(MVT::i32), X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000014344 unsigned SrcReg32 = MRI.createVirtualRegister(RC32);
14345 unsigned AccReg32 = MRI.createVirtualRegister(RC32);
Michael Liaoc537f792013-03-06 00:17:04 +000014346 unsigned Tmp = MRI.createVirtualRegister(RC32);
Michael Liaofe87c302012-09-21 03:18:52 +000014347
14348 unsigned Undef = MRI.createVirtualRegister(RC32);
14349 BuildMI(mainMBB, DL, TII->get(TargetOpcode::IMPLICIT_DEF), Undef);
14350
14351 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), SrcReg32)
14352 .addReg(Undef)
14353 .addReg(SrcReg)
14354 .addImm(X86::sub_8bit);
14355 BuildMI(mainMBB, DL, TII->get(TargetOpcode::INSERT_SUBREG), AccReg32)
14356 .addReg(Undef)
Michael Liaoc537f792013-03-06 00:17:04 +000014357 .addReg(t4)
Michael Liaofe87c302012-09-21 03:18:52 +000014358 .addImm(X86::sub_8bit);
14359
Michael Liaoc537f792013-03-06 00:17:04 +000014360 BuildMI(mainMBB, DL, TII->get(CMOVOpc), Tmp)
Michael Liaofe87c302012-09-21 03:18:52 +000014361 .addReg(SrcReg32)
14362 .addReg(AccReg32);
14363
Michael Liaoc537f792013-03-06 00:17:04 +000014364 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t2)
14365 .addReg(Tmp, 0, X86::sub_8bit);
Michael Liaofe87c302012-09-21 03:18:52 +000014366 }
Michael Liaob118a072012-09-20 03:06:15 +000014367 } else {
14368 // Use pseudo select and lower them.
Michael Liaofe87c302012-09-21 03:18:52 +000014369 assert((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) &&
Michael Liaob118a072012-09-20 03:06:15 +000014370 "Invalid atomic-load-op transformation!");
14371 unsigned SelOpc = getPseudoCMOVOpc(VT);
14372 X86::CondCode CC = X86::getCondFromCMovOpc(CMOVOpc);
14373 assert(CC != X86::COND_INVALID && "Invalid atomic-load-op transformation!");
Michael Liaoc537f792013-03-06 00:17:04 +000014374 MIB = BuildMI(mainMBB, DL, TII->get(SelOpc), t2)
14375 .addReg(SrcReg).addReg(t4)
Michael Liaob118a072012-09-20 03:06:15 +000014376 .addImm(CC);
14377 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014378 // Replace the original PHI node as mainMBB is changed after CMOV
14379 // lowering.
14380 BuildMI(*origMainMBB, Phi, DL, TII->get(X86::PHI), t4)
14381 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(mainMBB);
14382 Phi->eraseFromParent();
Michael Liaob118a072012-09-20 03:06:15 +000014383 }
14384 break;
14385 }
14386 }
14387
Michael Liaoc537f792013-03-06 00:17:04 +000014388 // Copy PhyReg back from virtual register.
14389 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), PhyReg)
14390 .addReg(t4);
Michael Liaob118a072012-09-20 03:06:15 +000014391
14392 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014393 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14394 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14395 if (NewMO.isReg())
14396 NewMO.setIsKill(false);
14397 MIB.addOperand(NewMO);
14398 }
14399 MIB.addReg(t2);
Michael Liaob118a072012-09-20 03:06:15 +000014400 MIB.setMemRefs(MMOBegin, MMOEnd);
14401
Michael Liaoc537f792013-03-06 00:17:04 +000014402 // Copy PhyReg back to virtual register.
14403 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3)
14404 .addReg(PhyReg);
14405
Michael Liaob118a072012-09-20 03:06:15 +000014406 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
14407
14408 mainMBB->addSuccessor(origMainMBB);
14409 mainMBB->addSuccessor(sinkMBB);
14410
14411 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014412 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14413 TII->get(TargetOpcode::COPY), DstReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014414 .addReg(t3);
Michael Liaob118a072012-09-20 03:06:15 +000014415
14416 MI->eraseFromParent();
14417 return sinkMBB;
14418}
14419
14420// EmitAtomicLoadArith6432 - emit the code sequence for pseudo atomic
14421// instructions. They will be translated into a spin-loop or compare-exchange
14422// loop from
14423//
14424// ...
14425// dst = atomic-fetch-op MI.addr, MI.val
14426// ...
14427//
14428// to
14429//
14430// ...
Michael Liaoc537f792013-03-06 00:17:04 +000014431// t1L = LOAD [MI.addr + 0]
14432// t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000014433// loop:
Michael Liaoc537f792013-03-06 00:17:04 +000014434// t4L = phi(t1L, t3L / loop)
14435// t4H = phi(t1H, t3H / loop)
14436// t2L = OP MI.val.lo, t4L
14437// t2H = OP MI.val.hi, t4H
14438// EAX = t4L
14439// EDX = t4H
14440// EBX = t2L
14441// ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000014442// LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014443// t3L = EAX
14444// t3H = EDX
Michael Liaob118a072012-09-20 03:06:15 +000014445// JNE loop
14446// sink:
Michael Liaoc537f792013-03-06 00:17:04 +000014447// dstL = t3L
14448// dstH = t3H
Michael Liaob118a072012-09-20 03:06:15 +000014449// ...
14450MachineBasicBlock *
14451X86TargetLowering::EmitAtomicLoadArith6432(MachineInstr *MI,
14452 MachineBasicBlock *MBB) const {
14453 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14454 DebugLoc DL = MI->getDebugLoc();
14455
14456 MachineFunction *MF = MBB->getParent();
14457 MachineRegisterInfo &MRI = MF->getRegInfo();
14458
14459 const BasicBlock *BB = MBB->getBasicBlock();
14460 MachineFunction::iterator I = MBB;
14461 ++I;
14462
Michael Liao13d08bf2013-01-22 21:47:38 +000014463 assert(MI->getNumOperands() <= X86::AddrNumOperands + 7 &&
Michael Liaob118a072012-09-20 03:06:15 +000014464 "Unexpected number of operands");
14465
14466 assert(MI->hasOneMemOperand() &&
14467 "Expected atomic-load-op32 to have one memoperand");
14468
14469 // Memory Reference
14470 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14471 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14472
14473 unsigned DstLoReg, DstHiReg;
14474 unsigned SrcLoReg, SrcHiReg;
14475 unsigned MemOpndSlot;
14476
14477 unsigned CurOp = 0;
14478
14479 DstLoReg = MI->getOperand(CurOp++).getReg();
14480 DstHiReg = MI->getOperand(CurOp++).getReg();
14481 MemOpndSlot = CurOp;
14482 CurOp += X86::AddrNumOperands;
14483 SrcLoReg = MI->getOperand(CurOp++).getReg();
14484 SrcHiReg = MI->getOperand(CurOp++).getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000014485
Craig Topperc9099502012-04-20 06:31:50 +000014486 const TargetRegisterClass *RC = &X86::GR32RegClass;
Michael Liaoe5e8f762012-09-25 18:08:13 +000014487 const TargetRegisterClass *RC8 = &X86::GR8RegClass;
Scott Michelfdc40a02009-02-17 22:15:04 +000014488
Michael Liaoc537f792013-03-06 00:17:04 +000014489 unsigned t1L = MRI.createVirtualRegister(RC);
14490 unsigned t1H = MRI.createVirtualRegister(RC);
14491 unsigned t2L = MRI.createVirtualRegister(RC);
14492 unsigned t2H = MRI.createVirtualRegister(RC);
14493 unsigned t3L = MRI.createVirtualRegister(RC);
14494 unsigned t3H = MRI.createVirtualRegister(RC);
14495 unsigned t4L = MRI.createVirtualRegister(RC);
14496 unsigned t4H = MRI.createVirtualRegister(RC);
14497
Michael Liaob118a072012-09-20 03:06:15 +000014498 unsigned LCMPXCHGOpc = X86::LCMPXCHG8B;
14499 unsigned LOADOpc = X86::MOV32rm;
Scott Michelfdc40a02009-02-17 22:15:04 +000014500
Michael Liaob118a072012-09-20 03:06:15 +000014501 // For the atomic load-arith operator, we generate
Mon P Wang63307c32008-05-05 19:05:59 +000014502 //
Michael Liaob118a072012-09-20 03:06:15 +000014503 // thisMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014504 // t1L = LOAD [MI.addr + 0]
14505 // t1H = LOAD [MI.addr + 4]
Michael Liaob118a072012-09-20 03:06:15 +000014506 // mainMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014507 // t4L = phi(t1L / thisMBB, t3L / mainMBB)
14508 // t4H = phi(t1H / thisMBB, t3H / mainMBB)
14509 // t2L = OP MI.val.lo, t4L
14510 // t2H = OP MI.val.hi, t4H
14511 // EBX = t2L
14512 // ECX = t2H
Michael Liaob118a072012-09-20 03:06:15 +000014513 // LCMPXCHG8B [MI.addr], [ECX:EBX & EDX:EAX are implicitly used and EDX:EAX is implicitly defined]
Michael Liaoc537f792013-03-06 00:17:04 +000014514 // t3L = EAX
14515 // t3H = EDX
14516 // JNE loop
Michael Liaob118a072012-09-20 03:06:15 +000014517 // sinkMBB:
Michael Liaoc537f792013-03-06 00:17:04 +000014518 // dstL = t3L
14519 // dstH = t3H
Scott Michelfdc40a02009-02-17 22:15:04 +000014520
Mon P Wang63307c32008-05-05 19:05:59 +000014521 MachineBasicBlock *thisMBB = MBB;
Michael Liaob118a072012-09-20 03:06:15 +000014522 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
14523 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
14524 MF->insert(I, mainMBB);
14525 MF->insert(I, sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014526
Michael Liaob118a072012-09-20 03:06:15 +000014527 MachineInstrBuilder MIB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014528
Michael Liaob118a072012-09-20 03:06:15 +000014529 // Transfer the remainder of BB and its successor edges to sinkMBB.
14530 sinkMBB->splice(sinkMBB->begin(), MBB,
14531 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
14532 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014533
Michael Liaob118a072012-09-20 03:06:15 +000014534 // thisMBB:
14535 // Lo
Michael Liaoc537f792013-03-06 00:17:04 +000014536 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1L);
Michael Liaob118a072012-09-20 03:06:15 +000014537 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
Michael Liaoc537f792013-03-06 00:17:04 +000014538 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14539 if (NewMO.isReg())
14540 NewMO.setIsKill(false);
14541 MIB.addOperand(NewMO);
Michael Liaob118a072012-09-20 03:06:15 +000014542 }
Michael Liaoc537f792013-03-06 00:17:04 +000014543 for (MachineInstr::mmo_iterator MMOI = MMOBegin; MMOI != MMOEnd; ++MMOI) {
14544 unsigned flags = (*MMOI)->getFlags();
14545 flags = (flags & ~MachineMemOperand::MOStore) | MachineMemOperand::MOLoad;
14546 MachineMemOperand *MMO =
14547 MF->getMachineMemOperand((*MMOI)->getPointerInfo(), flags,
14548 (*MMOI)->getSize(),
14549 (*MMOI)->getBaseAlignment(),
14550 (*MMOI)->getTBAAInfo(),
14551 (*MMOI)->getRanges());
14552 MIB.addMemOperand(MMO);
14553 };
14554 MachineInstr *LowMI = MIB;
14555
14556 // Hi
14557 MIB = BuildMI(thisMBB, DL, TII->get(LOADOpc), t1H);
14558 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14559 if (i == X86::AddrDisp) {
14560 MIB.addDisp(MI->getOperand(MemOpndSlot + i), 4); // 4 == sizeof(i32)
14561 } else {
14562 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14563 if (NewMO.isReg())
14564 NewMO.setIsKill(false);
14565 MIB.addOperand(NewMO);
14566 }
14567 }
14568 MIB.setMemRefs(LowMI->memoperands_begin(), LowMI->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000014569
Michael Liaob118a072012-09-20 03:06:15 +000014570 thisMBB->addSuccessor(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014571
Michael Liaob118a072012-09-20 03:06:15 +000014572 // mainMBB:
14573 MachineBasicBlock *origMainMBB = mainMBB;
Scott Michelfdc40a02009-02-17 22:15:04 +000014574
Michael Liaoc537f792013-03-06 00:17:04 +000014575 // Add PHIs.
Michael Liaofe9dbe02013-03-07 01:01:29 +000014576 MachineInstr *PhiL = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4L)
14577 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14578 MachineInstr *PhiH = BuildMI(mainMBB, DL, TII->get(X86::PHI), t4H)
14579 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014580
Michael Liaob118a072012-09-20 03:06:15 +000014581 unsigned Opc = MI->getOpcode();
14582 switch (Opc) {
14583 default:
14584 llvm_unreachable("Unhandled atomic-load-op6432 opcode!");
14585 case X86::ATOMAND6432:
14586 case X86::ATOMOR6432:
14587 case X86::ATOMXOR6432:
14588 case X86::ATOMADD6432:
14589 case X86::ATOMSUB6432: {
14590 unsigned HiOpc;
14591 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014592 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(t4L)
14593 .addReg(SrcLoReg);
14594 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(t4H)
14595 .addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014596 break;
14597 }
14598 case X86::ATOMNAND6432: {
14599 unsigned HiOpc, NOTOpc;
14600 unsigned LoOpc = getNonAtomic6432OpcodeWithExtraOpc(Opc, HiOpc, NOTOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014601 unsigned TmpL = MRI.createVirtualRegister(RC);
14602 unsigned TmpH = MRI.createVirtualRegister(RC);
14603 BuildMI(mainMBB, DL, TII->get(LoOpc), TmpL).addReg(SrcLoReg)
14604 .addReg(t4L);
14605 BuildMI(mainMBB, DL, TII->get(HiOpc), TmpH).addReg(SrcHiReg)
14606 .addReg(t4H);
14607 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2L).addReg(TmpL);
14608 BuildMI(mainMBB, DL, TII->get(NOTOpc), t2H).addReg(TmpH);
Michael Liaob118a072012-09-20 03:06:15 +000014609 break;
14610 }
Michael Liaoe5e8f762012-09-25 18:08:13 +000014611 case X86::ATOMMAX6432:
14612 case X86::ATOMMIN6432:
14613 case X86::ATOMUMAX6432:
14614 case X86::ATOMUMIN6432: {
14615 unsigned HiOpc;
14616 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
14617 unsigned cL = MRI.createVirtualRegister(RC8);
14618 unsigned cH = MRI.createVirtualRegister(RC8);
14619 unsigned cL32 = MRI.createVirtualRegister(RC);
14620 unsigned cH32 = MRI.createVirtualRegister(RC);
14621 unsigned cc = MRI.createVirtualRegister(RC);
14622 // cl := cmp src_lo, lo
14623 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014624 .addReg(SrcLoReg).addReg(t4L);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014625 BuildMI(mainMBB, DL, TII->get(LoOpc), cL);
14626 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cL32).addReg(cL);
14627 // ch := cmp src_hi, hi
14628 BuildMI(mainMBB, DL, TII->get(X86::CMP32rr))
Michael Liaoc537f792013-03-06 00:17:04 +000014629 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014630 BuildMI(mainMBB, DL, TII->get(HiOpc), cH);
14631 BuildMI(mainMBB, DL, TII->get(X86::MOVZX32rr8), cH32).addReg(cH);
14632 // cc := if (src_hi == hi) ? cl : ch;
14633 if (Subtarget->hasCMov()) {
14634 BuildMI(mainMBB, DL, TII->get(X86::CMOVE32rr), cc)
14635 .addReg(cH32).addReg(cL32);
14636 } else {
14637 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), cc)
14638 .addReg(cH32).addReg(cL32)
14639 .addImm(X86::COND_E);
14640 mainMBB = EmitLoweredSelect(MIB, mainMBB);
14641 }
14642 BuildMI(mainMBB, DL, TII->get(X86::TEST32rr)).addReg(cc).addReg(cc);
14643 if (Subtarget->hasCMov()) {
Michael Liaoc537f792013-03-06 00:17:04 +000014644 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2L)
14645 .addReg(SrcLoReg).addReg(t4L);
14646 BuildMI(mainMBB, DL, TII->get(X86::CMOVNE32rr), t2H)
14647 .addReg(SrcHiReg).addReg(t4H);
Michael Liaoe5e8f762012-09-25 18:08:13 +000014648 } else {
Michael Liaoc537f792013-03-06 00:17:04 +000014649 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2L)
14650 .addReg(SrcLoReg).addReg(t4L)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014651 .addImm(X86::COND_NE);
14652 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014653 // As the lowered CMOV won't clobber EFLAGS, we could reuse it for the
14654 // 2nd CMOV lowering.
14655 mainMBB->addLiveIn(X86::EFLAGS);
Michael Liaoc537f792013-03-06 00:17:04 +000014656 MIB = BuildMI(mainMBB, DL, TII->get(X86::CMOV_GR32), t2H)
14657 .addReg(SrcHiReg).addReg(t4H)
Michael Liaoe5e8f762012-09-25 18:08:13 +000014658 .addImm(X86::COND_NE);
14659 mainMBB = EmitLoweredSelect(MIB, mainMBB);
Michael Liaofe9dbe02013-03-07 01:01:29 +000014660 // Replace the original PHI node as mainMBB is changed after CMOV
14661 // lowering.
14662 BuildMI(*origMainMBB, PhiL, DL, TII->get(X86::PHI), t4L)
14663 .addReg(t1L).addMBB(thisMBB).addReg(t3L).addMBB(mainMBB);
14664 BuildMI(*origMainMBB, PhiH, DL, TII->get(X86::PHI), t4H)
14665 .addReg(t1H).addMBB(thisMBB).addReg(t3H).addMBB(mainMBB);
14666 PhiL->eraseFromParent();
14667 PhiH->eraseFromParent();
Michael Liaoe5e8f762012-09-25 18:08:13 +000014668 }
14669 break;
14670 }
Michael Liaob118a072012-09-20 03:06:15 +000014671 case X86::ATOMSWAP6432: {
14672 unsigned HiOpc;
14673 unsigned LoOpc = getNonAtomic6432Opcode(Opc, HiOpc);
Michael Liaoc537f792013-03-06 00:17:04 +000014674 BuildMI(mainMBB, DL, TII->get(LoOpc), t2L).addReg(SrcLoReg);
14675 BuildMI(mainMBB, DL, TII->get(HiOpc), t2H).addReg(SrcHiReg);
Michael Liaob118a072012-09-20 03:06:15 +000014676 break;
14677 }
14678 }
Mon P Wang63307c32008-05-05 19:05:59 +000014679
Michael Liaob118a072012-09-20 03:06:15 +000014680 // Copy EDX:EAX back from HiReg:LoReg
Michael Liaoc537f792013-03-06 00:17:04 +000014681 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EAX).addReg(t4L);
14682 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EDX).addReg(t4H);
Michael Liaob118a072012-09-20 03:06:15 +000014683 // Copy ECX:EBX from t1H:t1L
Michael Liaoc537f792013-03-06 00:17:04 +000014684 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::EBX).addReg(t2L);
14685 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), X86::ECX).addReg(t2H);
Mon P Wangab3e7472008-05-05 22:56:23 +000014686
Michael Liaob118a072012-09-20 03:06:15 +000014687 MIB = BuildMI(mainMBB, DL, TII->get(LCMPXCHGOpc));
Michael Liaoc537f792013-03-06 00:17:04 +000014688 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
14689 MachineOperand NewMO = MI->getOperand(MemOpndSlot + i);
14690 if (NewMO.isReg())
14691 NewMO.setIsKill(false);
14692 MIB.addOperand(NewMO);
14693 }
Michael Liaob118a072012-09-20 03:06:15 +000014694 MIB.setMemRefs(MMOBegin, MMOEnd);
Mon P Wang63307c32008-05-05 19:05:59 +000014695
Michael Liaoc537f792013-03-06 00:17:04 +000014696 // Copy EDX:EAX back to t3H:t3L
14697 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3L).addReg(X86::EAX);
14698 BuildMI(mainMBB, DL, TII->get(TargetOpcode::COPY), t3H).addReg(X86::EDX);
14699
Michael Liaob118a072012-09-20 03:06:15 +000014700 BuildMI(mainMBB, DL, TII->get(X86::JNE_4)).addMBB(origMainMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000014701
Michael Liaob118a072012-09-20 03:06:15 +000014702 mainMBB->addSuccessor(origMainMBB);
14703 mainMBB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000014704
Michael Liaob118a072012-09-20 03:06:15 +000014705 // sinkMBB:
Michael Liaob118a072012-09-20 03:06:15 +000014706 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14707 TII->get(TargetOpcode::COPY), DstLoReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014708 .addReg(t3L);
Michael Liaob118a072012-09-20 03:06:15 +000014709 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
14710 TII->get(TargetOpcode::COPY), DstHiReg)
Michael Liaoc537f792013-03-06 00:17:04 +000014711 .addReg(t3H);
Mon P Wang63307c32008-05-05 19:05:59 +000014712
Michael Liaob118a072012-09-20 03:06:15 +000014713 MI->eraseFromParent();
14714 return sinkMBB;
Mon P Wang63307c32008-05-05 19:05:59 +000014715}
14716
Eric Christopherf83a5de2009-08-27 18:08:16 +000014717// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014718// or XMM0_V32I8 in AVX all of this code can be replaced with that
14719// in the .td file.
Craig Topper8cb8c812012-11-10 09:02:47 +000014720static MachineBasicBlock *EmitPCMPSTRM(MachineInstr *MI, MachineBasicBlock *BB,
14721 const TargetInstrInfo *TII) {
Eric Christopherb120ab42009-08-18 22:50:32 +000014722 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014723 switch (MI->getOpcode()) {
14724 default: llvm_unreachable("illegal opcode!");
14725 case X86::PCMPISTRM128REG: Opc = X86::PCMPISTRM128rr; break;
14726 case X86::VPCMPISTRM128REG: Opc = X86::VPCMPISTRM128rr; break;
14727 case X86::PCMPISTRM128MEM: Opc = X86::PCMPISTRM128rm; break;
14728 case X86::VPCMPISTRM128MEM: Opc = X86::VPCMPISTRM128rm; break;
14729 case X86::PCMPESTRM128REG: Opc = X86::PCMPESTRM128rr; break;
14730 case X86::VPCMPESTRM128REG: Opc = X86::VPCMPESTRM128rr; break;
14731 case X86::PCMPESTRM128MEM: Opc = X86::PCMPESTRM128rm; break;
14732 case X86::VPCMPESTRM128MEM: Opc = X86::VPCMPESTRM128rm; break;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000014733 }
Eric Christopherb120ab42009-08-18 22:50:32 +000014734
Craig Topper8aae8dd2012-11-10 08:57:41 +000014735 DebugLoc dl = MI->getDebugLoc();
Eric Christopher41c902f2010-11-30 08:20:21 +000014736 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014737
Craig Topper52ea2452012-11-10 09:25:36 +000014738 unsigned NumArgs = MI->getNumOperands();
14739 for (unsigned i = 1; i < NumArgs; ++i) {
14740 MachineOperand &Op = MI->getOperand(i);
Eric Christopherb120ab42009-08-18 22:50:32 +000014741 if (!(Op.isReg() && Op.isImplicit()))
14742 MIB.addOperand(Op);
14743 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014744 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014745 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14746
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000014747 BuildMI(*BB, MI, dl,
Craig Topper638aa682012-08-05 00:17:48 +000014748 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000014749 .addReg(X86::XMM0);
14750
Dan Gohman14152b42010-07-06 20:24:04 +000014751 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000014752 return BB;
14753}
14754
Craig Topper9c7ae012012-11-10 01:23:36 +000014755// FIXME: Custom handling because TableGen doesn't support multiple implicit
14756// defs in an instruction pattern
Craig Topper8cb8c812012-11-10 09:02:47 +000014757static MachineBasicBlock *EmitPCMPSTRI(MachineInstr *MI, MachineBasicBlock *BB,
14758 const TargetInstrInfo *TII) {
Craig Topper9c7ae012012-11-10 01:23:36 +000014759 unsigned Opc;
Craig Topper8aae8dd2012-11-10 08:57:41 +000014760 switch (MI->getOpcode()) {
14761 default: llvm_unreachable("illegal opcode!");
14762 case X86::PCMPISTRIREG: Opc = X86::PCMPISTRIrr; break;
14763 case X86::VPCMPISTRIREG: Opc = X86::VPCMPISTRIrr; break;
14764 case X86::PCMPISTRIMEM: Opc = X86::PCMPISTRIrm; break;
14765 case X86::VPCMPISTRIMEM: Opc = X86::VPCMPISTRIrm; break;
14766 case X86::PCMPESTRIREG: Opc = X86::PCMPESTRIrr; break;
14767 case X86::VPCMPESTRIREG: Opc = X86::VPCMPESTRIrr; break;
14768 case X86::PCMPESTRIMEM: Opc = X86::PCMPESTRIrm; break;
14769 case X86::VPCMPESTRIMEM: Opc = X86::VPCMPESTRIrm; break;
Craig Topper9c7ae012012-11-10 01:23:36 +000014770 }
14771
Craig Topper8aae8dd2012-11-10 08:57:41 +000014772 DebugLoc dl = MI->getDebugLoc();
Craig Topper9c7ae012012-11-10 01:23:36 +000014773 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Craig Topper8aae8dd2012-11-10 08:57:41 +000014774
Craig Topper52ea2452012-11-10 09:25:36 +000014775 unsigned NumArgs = MI->getNumOperands(); // remove the results
14776 for (unsigned i = 1; i < NumArgs; ++i) {
14777 MachineOperand &Op = MI->getOperand(i);
Craig Topper9c7ae012012-11-10 01:23:36 +000014778 if (!(Op.isReg() && Op.isImplicit()))
14779 MIB.addOperand(Op);
14780 }
Craig Topper8aae8dd2012-11-10 08:57:41 +000014781 if (MI->hasOneMemOperand())
Craig Topper9c7ae012012-11-10 01:23:36 +000014782 MIB->setMemRefs(MI->memoperands_begin(), MI->memoperands_end());
14783
14784 BuildMI(*BB, MI, dl,
14785 TII->get(TargetOpcode::COPY), MI->getOperand(0).getReg())
14786 .addReg(X86::ECX);
14787
14788 MI->eraseFromParent();
14789 return BB;
14790}
14791
Craig Topper2da36912012-11-11 22:45:02 +000014792static MachineBasicBlock * EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB,
14793 const TargetInstrInfo *TII,
14794 const X86Subtarget* Subtarget) {
Eric Christopher228232b2010-11-30 07:20:12 +000014795 DebugLoc dl = MI->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014796
Eric Christopher228232b2010-11-30 07:20:12 +000014797 // Address into RAX/EAX, other two args into ECX, EDX.
14798 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
14799 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
14800 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
14801 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000014802 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014803
Eric Christopher228232b2010-11-30 07:20:12 +000014804 unsigned ValOps = X86::AddrNumOperands;
14805 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
14806 .addReg(MI->getOperand(ValOps).getReg());
14807 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
14808 .addReg(MI->getOperand(ValOps+1).getReg());
14809
14810 // The instruction doesn't actually take any operands though.
14811 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014812
Eric Christopher228232b2010-11-30 07:20:12 +000014813 MI->eraseFromParent(); // The pseudo is gone now.
14814 return BB;
14815}
14816
14817MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000014818X86TargetLowering::EmitVAARG64WithCustomInserter(
14819 MachineInstr *MI,
14820 MachineBasicBlock *MBB) const {
14821 // Emit va_arg instruction on X86-64.
14822
14823 // Operands to this pseudo-instruction:
14824 // 0 ) Output : destination address (reg)
14825 // 1-5) Input : va_list address (addr, i64mem)
14826 // 6 ) ArgSize : Size (in bytes) of vararg type
14827 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
14828 // 8 ) Align : Alignment of type
14829 // 9 ) EFLAGS (implicit-def)
14830
14831 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
14832 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
14833
14834 unsigned DestReg = MI->getOperand(0).getReg();
14835 MachineOperand &Base = MI->getOperand(1);
14836 MachineOperand &Scale = MI->getOperand(2);
14837 MachineOperand &Index = MI->getOperand(3);
14838 MachineOperand &Disp = MI->getOperand(4);
14839 MachineOperand &Segment = MI->getOperand(5);
14840 unsigned ArgSize = MI->getOperand(6).getImm();
14841 unsigned ArgMode = MI->getOperand(7).getImm();
14842 unsigned Align = MI->getOperand(8).getImm();
14843
14844 // Memory Reference
14845 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
14846 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
14847 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
14848
14849 // Machine Information
14850 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
14851 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
14852 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
14853 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
14854 DebugLoc DL = MI->getDebugLoc();
14855
14856 // struct va_list {
14857 // i32 gp_offset
14858 // i32 fp_offset
14859 // i64 overflow_area (address)
14860 // i64 reg_save_area (address)
14861 // }
14862 // sizeof(va_list) = 24
14863 // alignment(va_list) = 8
14864
14865 unsigned TotalNumIntRegs = 6;
14866 unsigned TotalNumXMMRegs = 8;
14867 bool UseGPOffset = (ArgMode == 1);
14868 bool UseFPOffset = (ArgMode == 2);
14869 unsigned MaxOffset = TotalNumIntRegs * 8 +
14870 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
14871
14872 /* Align ArgSize to a multiple of 8 */
14873 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
14874 bool NeedsAlign = (Align > 8);
14875
14876 MachineBasicBlock *thisMBB = MBB;
14877 MachineBasicBlock *overflowMBB;
14878 MachineBasicBlock *offsetMBB;
14879 MachineBasicBlock *endMBB;
14880
14881 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
14882 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
14883 unsigned OffsetReg = 0;
14884
14885 if (!UseGPOffset && !UseFPOffset) {
14886 // If we only pull from the overflow region, we don't create a branch.
14887 // We don't need to alter control flow.
14888 OffsetDestReg = 0; // unused
14889 OverflowDestReg = DestReg;
14890
14891 offsetMBB = NULL;
14892 overflowMBB = thisMBB;
14893 endMBB = thisMBB;
14894 } else {
14895 // First emit code to check if gp_offset (or fp_offset) is below the bound.
14896 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
14897 // If not, pull from overflow_area. (branch to overflowMBB)
14898 //
14899 // thisMBB
14900 // | .
14901 // | .
14902 // offsetMBB overflowMBB
14903 // | .
14904 // | .
14905 // endMBB
14906
14907 // Registers for the PHI in endMBB
14908 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
14909 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
14910
14911 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
14912 MachineFunction *MF = MBB->getParent();
14913 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14914 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14915 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
14916
14917 MachineFunction::iterator MBBIter = MBB;
14918 ++MBBIter;
14919
14920 // Insert the new basic blocks
14921 MF->insert(MBBIter, offsetMBB);
14922 MF->insert(MBBIter, overflowMBB);
14923 MF->insert(MBBIter, endMBB);
14924
14925 // Transfer the remainder of MBB and its successor edges to endMBB.
14926 endMBB->splice(endMBB->begin(), thisMBB,
14927 llvm::next(MachineBasicBlock::iterator(MI)),
14928 thisMBB->end());
14929 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
14930
14931 // Make offsetMBB and overflowMBB successors of thisMBB
14932 thisMBB->addSuccessor(offsetMBB);
14933 thisMBB->addSuccessor(overflowMBB);
14934
14935 // endMBB is a successor of both offsetMBB and overflowMBB
14936 offsetMBB->addSuccessor(endMBB);
14937 overflowMBB->addSuccessor(endMBB);
14938
14939 // Load the offset value into a register
14940 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14941 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
14942 .addOperand(Base)
14943 .addOperand(Scale)
14944 .addOperand(Index)
14945 .addDisp(Disp, UseFPOffset ? 4 : 0)
14946 .addOperand(Segment)
14947 .setMemRefs(MMOBegin, MMOEnd);
14948
14949 // Check if there is enough room left to pull this argument.
14950 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
14951 .addReg(OffsetReg)
14952 .addImm(MaxOffset + 8 - ArgSizeA8);
14953
14954 // Branch to "overflowMBB" if offset >= max
14955 // Fall through to "offsetMBB" otherwise
14956 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
14957 .addMBB(overflowMBB);
14958 }
14959
14960 // In offsetMBB, emit code to use the reg_save_area.
14961 if (offsetMBB) {
14962 assert(OffsetReg != 0);
14963
14964 // Read the reg_save_area address.
14965 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
14966 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
14967 .addOperand(Base)
14968 .addOperand(Scale)
14969 .addOperand(Index)
14970 .addDisp(Disp, 16)
14971 .addOperand(Segment)
14972 .setMemRefs(MMOBegin, MMOEnd);
14973
14974 // Zero-extend the offset
14975 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
14976 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
14977 .addImm(0)
14978 .addReg(OffsetReg)
14979 .addImm(X86::sub_32bit);
14980
14981 // Add the offset to the reg_save_area to get the final address.
14982 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
14983 .addReg(OffsetReg64)
14984 .addReg(RegSaveReg);
14985
14986 // Compute the offset for the next argument
14987 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
14988 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
14989 .addReg(OffsetReg)
14990 .addImm(UseFPOffset ? 16 : 8);
14991
14992 // Store it back into the va_list.
14993 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
14994 .addOperand(Base)
14995 .addOperand(Scale)
14996 .addOperand(Index)
14997 .addDisp(Disp, UseFPOffset ? 4 : 0)
14998 .addOperand(Segment)
14999 .addReg(NextOffsetReg)
15000 .setMemRefs(MMOBegin, MMOEnd);
15001
15002 // Jump to endMBB
15003 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
15004 .addMBB(endMBB);
15005 }
15006
15007 //
15008 // Emit code to use overflow area
15009 //
15010
15011 // Load the overflow_area address into a register.
15012 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
15013 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
15014 .addOperand(Base)
15015 .addOperand(Scale)
15016 .addOperand(Index)
15017 .addDisp(Disp, 8)
15018 .addOperand(Segment)
15019 .setMemRefs(MMOBegin, MMOEnd);
15020
15021 // If we need to align it, do so. Otherwise, just copy the address
15022 // to OverflowDestReg.
15023 if (NeedsAlign) {
15024 // Align the overflow address
15025 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
15026 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
15027
15028 // aligned_addr = (addr + (align-1)) & ~(align-1)
15029 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
15030 .addReg(OverflowAddrReg)
15031 .addImm(Align-1);
15032
15033 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
15034 .addReg(TmpReg)
15035 .addImm(~(uint64_t)(Align-1));
15036 } else {
15037 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
15038 .addReg(OverflowAddrReg);
15039 }
15040
15041 // Compute the next overflow address after this argument.
15042 // (the overflow address should be kept 8-byte aligned)
15043 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
15044 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
15045 .addReg(OverflowDestReg)
15046 .addImm(ArgSizeA8);
15047
15048 // Store the new overflow address.
15049 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
15050 .addOperand(Base)
15051 .addOperand(Scale)
15052 .addOperand(Index)
15053 .addDisp(Disp, 8)
15054 .addOperand(Segment)
15055 .addReg(NextAddrReg)
15056 .setMemRefs(MMOBegin, MMOEnd);
15057
15058 // If we branched, emit the PHI to the front of endMBB.
15059 if (offsetMBB) {
15060 BuildMI(*endMBB, endMBB->begin(), DL,
15061 TII->get(X86::PHI), DestReg)
15062 .addReg(OffsetDestReg).addMBB(offsetMBB)
15063 .addReg(OverflowDestReg).addMBB(overflowMBB);
15064 }
15065
15066 // Erase the pseudo instruction
15067 MI->eraseFromParent();
15068
15069 return endMBB;
15070}
15071
15072MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000015073X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
15074 MachineInstr *MI,
15075 MachineBasicBlock *MBB) const {
15076 // Emit code to save XMM registers to the stack. The ABI says that the
15077 // number of registers to save is given in %al, so it's theoretically
15078 // possible to do an indirect jump trick to avoid saving all of them,
15079 // however this code takes a simpler approach and just executes all
15080 // of the stores if %al is non-zero. It's less code, and it's probably
15081 // easier on the hardware branch predictor, and stores aren't all that
15082 // expensive anyway.
15083
15084 // Create the new basic blocks. One block contains all the XMM stores,
15085 // and one block is the final destination regardless of whether any
15086 // stores were performed.
15087 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
15088 MachineFunction *F = MBB->getParent();
15089 MachineFunction::iterator MBBIter = MBB;
15090 ++MBBIter;
15091 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
15092 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
15093 F->insert(MBBIter, XMMSaveMBB);
15094 F->insert(MBBIter, EndMBB);
15095
Dan Gohman14152b42010-07-06 20:24:04 +000015096 // Transfer the remainder of MBB and its successor edges to EndMBB.
15097 EndMBB->splice(EndMBB->begin(), MBB,
15098 llvm::next(MachineBasicBlock::iterator(MI)),
15099 MBB->end());
15100 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
15101
Dan Gohmand6708ea2009-08-15 01:38:56 +000015102 // The original block will now fall through to the XMM save block.
15103 MBB->addSuccessor(XMMSaveMBB);
15104 // The XMMSaveMBB will fall through to the end block.
15105 XMMSaveMBB->addSuccessor(EndMBB);
15106
15107 // Now add the instructions.
15108 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15109 DebugLoc DL = MI->getDebugLoc();
15110
15111 unsigned CountReg = MI->getOperand(0).getReg();
15112 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
15113 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
15114
15115 if (!Subtarget->isTargetWin64()) {
15116 // If %al is 0, branch around the XMM save block.
15117 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000015118 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000015119 MBB->addSuccessor(EndMBB);
15120 }
15121
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000015122 unsigned MOVOpc = Subtarget->hasFp256() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000015123 // In the XMM save block, save all the XMM argument registers.
15124 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
15125 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000015126 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000015127 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000015128 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000015129 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000015130 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000015131 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000015132 .addFrameIndex(RegSaveFrameIndex)
15133 .addImm(/*Scale=*/1)
15134 .addReg(/*IndexReg=*/0)
15135 .addImm(/*Disp=*/Offset)
15136 .addReg(/*Segment=*/0)
15137 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000015138 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000015139 }
15140
Dan Gohman14152b42010-07-06 20:24:04 +000015141 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000015142
15143 return EndMBB;
15144}
Mon P Wang63307c32008-05-05 19:05:59 +000015145
Lang Hames6e3f7e42012-02-03 01:13:49 +000015146// The EFLAGS operand of SelectItr might be missing a kill marker
15147// because there were multiple uses of EFLAGS, and ISel didn't know
15148// which to mark. Figure out whether SelectItr should have had a
15149// kill marker, and set it if it should. Returns the correct kill
15150// marker value.
15151static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
15152 MachineBasicBlock* BB,
15153 const TargetRegisterInfo* TRI) {
15154 // Scan forward through BB for a use/def of EFLAGS.
15155 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
15156 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000015157 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000015158 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000015159 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000015160 if (mi.definesRegister(X86::EFLAGS))
15161 break; // Should have kill-flag - update below.
15162 }
15163
15164 // If we hit the end of the block, check whether EFLAGS is live into a
15165 // successor.
15166 if (miI == BB->end()) {
15167 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
15168 sEnd = BB->succ_end();
15169 sItr != sEnd; ++sItr) {
15170 MachineBasicBlock* succ = *sItr;
15171 if (succ->isLiveIn(X86::EFLAGS))
15172 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000015173 }
15174 }
15175
Lang Hames6e3f7e42012-02-03 01:13:49 +000015176 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
15177 // out. SelectMI should have a kill flag on EFLAGS.
15178 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000015179 return true;
15180}
15181
Evan Cheng60c07e12006-07-05 22:17:51 +000015182MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000015183X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015184 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000015185 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15186 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000015187
Chris Lattner52600972009-09-02 05:57:00 +000015188 // To "insert" a SELECT_CC instruction, we actually have to insert the
15189 // diamond control-flow pattern. The incoming instruction knows the
15190 // destination vreg to set, the condition code register to branch on, the
15191 // true/false values to select between, and a branch opcode to use.
15192 const BasicBlock *LLVM_BB = BB->getBasicBlock();
15193 MachineFunction::iterator It = BB;
15194 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000015195
Chris Lattner52600972009-09-02 05:57:00 +000015196 // thisMBB:
15197 // ...
15198 // TrueVal = ...
15199 // cmpTY ccX, r1, r2
15200 // bCC copy1MBB
15201 // fallthrough --> copy0MBB
15202 MachineBasicBlock *thisMBB = BB;
15203 MachineFunction *F = BB->getParent();
15204 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
15205 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000015206 F->insert(It, copy0MBB);
15207 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000015208
Bill Wendling730c07e2010-06-25 20:48:10 +000015209 // If the EFLAGS register isn't dead in the terminator, then claim that it's
15210 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000015211 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
15212 if (!MI->killsRegister(X86::EFLAGS) &&
15213 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
15214 copy0MBB->addLiveIn(X86::EFLAGS);
15215 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000015216 }
15217
Dan Gohman14152b42010-07-06 20:24:04 +000015218 // Transfer the remainder of BB and its successor edges to sinkMBB.
15219 sinkMBB->splice(sinkMBB->begin(), BB,
15220 llvm::next(MachineBasicBlock::iterator(MI)),
15221 BB->end());
15222 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
15223
15224 // Add the true and fallthrough blocks as its successors.
15225 BB->addSuccessor(copy0MBB);
15226 BB->addSuccessor(sinkMBB);
15227
15228 // Create the conditional branch instruction.
15229 unsigned Opc =
15230 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
15231 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
15232
Chris Lattner52600972009-09-02 05:57:00 +000015233 // copy0MBB:
15234 // %FalseValue = ...
15235 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000015236 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000015237
Chris Lattner52600972009-09-02 05:57:00 +000015238 // sinkMBB:
15239 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
15240 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000015241 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
15242 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000015243 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
15244 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
15245
Dan Gohman14152b42010-07-06 20:24:04 +000015246 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000015247 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000015248}
15249
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015250MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015251X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
15252 bool Is64Bit) const {
15253 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15254 DebugLoc DL = MI->getDebugLoc();
15255 MachineFunction *MF = BB->getParent();
15256 const BasicBlock *LLVM_BB = BB->getBasicBlock();
15257
Nick Lewycky8a8d4792011-12-02 22:16:29 +000015258 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015259
15260 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
15261 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
15262
15263 // BB:
15264 // ... [Till the alloca]
15265 // If stacklet is not large enough, jump to mallocMBB
15266 //
15267 // bumpMBB:
15268 // Allocate by subtracting from RSP
15269 // Jump to continueMBB
15270 //
15271 // mallocMBB:
15272 // Allocate by call to runtime
15273 //
15274 // continueMBB:
15275 // ...
15276 // [rest of original BB]
15277 //
15278
15279 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
15280 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
15281 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
15282
15283 MachineRegisterInfo &MRI = MF->getRegInfo();
15284 const TargetRegisterClass *AddrRegClass =
15285 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
15286
15287 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
15288 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
15289 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000015290 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015291 sizeVReg = MI->getOperand(1).getReg(),
15292 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
15293
15294 MachineFunction::iterator MBBIter = BB;
15295 ++MBBIter;
15296
15297 MF->insert(MBBIter, bumpMBB);
15298 MF->insert(MBBIter, mallocMBB);
15299 MF->insert(MBBIter, continueMBB);
15300
15301 continueMBB->splice(continueMBB->begin(), BB, llvm::next
15302 (MachineBasicBlock::iterator(MI)), BB->end());
15303 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
15304
15305 // Add code to the main basic block to check if the stack limit has been hit,
15306 // and if so, jump to mallocMBB otherwise to bumpMBB.
15307 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000015308 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015309 .addReg(tmpSPVReg).addReg(sizeVReg);
15310 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000015311 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000015312 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015313 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
15314
15315 // bumpMBB simply decreases the stack pointer, since we know the current
15316 // stacklet has enough space.
15317 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000015318 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015319 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000015320 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015321 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
15322
15323 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015324 const uint32_t *RegMask =
15325 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015326 if (Is64Bit) {
15327 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
15328 .addReg(sizeVReg);
15329 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000015330 .addExternalSymbol("__morestack_allocate_stack_space")
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015331 .addRegMask(RegMask)
Jakob Stoklund Olesen85dccf12012-07-04 23:53:27 +000015332 .addReg(X86::RDI, RegState::Implicit)
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015333 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015334 } else {
15335 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
15336 .addImm(12);
15337 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
15338 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015339 .addExternalSymbol("__morestack_allocate_stack_space")
15340 .addRegMask(RegMask)
15341 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015342 }
15343
15344 if (!Is64Bit)
15345 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
15346 .addImm(16);
15347
15348 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
15349 .addReg(Is64Bit ? X86::RAX : X86::EAX);
15350 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
15351
15352 // Set up the CFG correctly.
15353 BB->addSuccessor(bumpMBB);
15354 BB->addSuccessor(mallocMBB);
15355 mallocMBB->addSuccessor(continueMBB);
15356 bumpMBB->addSuccessor(continueMBB);
15357
15358 // Take care of the PHI nodes.
15359 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
15360 MI->getOperand(0).getReg())
15361 .addReg(mallocPtrVReg).addMBB(mallocMBB)
15362 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
15363
15364 // Delete the original pseudo instruction.
15365 MI->eraseFromParent();
15366
15367 // And we're done.
15368 return continueMBB;
15369}
15370
15371MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015372X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015373 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015374 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15375 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015376
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015377 assert(!Subtarget->isTargetEnvMacho());
15378
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015379 // The lowering is pretty easy: we're just emitting the call to _alloca. The
15380 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015381
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015382 if (Subtarget->isTargetWin64()) {
15383 if (Subtarget->isTargetCygMing()) {
15384 // ___chkstk(Mingw64):
15385 // Clobbers R10, R11, RAX and EFLAGS.
15386 // Updates RSP.
15387 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
15388 .addExternalSymbol("___chkstk")
15389 .addReg(X86::RAX, RegState::Implicit)
15390 .addReg(X86::RSP, RegState::Implicit)
15391 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
15392 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
15393 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
15394 } else {
15395 // __chkstk(MSVCRT): does not update stack pointer.
15396 // Clobbers R10, R11 and EFLAGS.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015397 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
15398 .addExternalSymbol("__chkstk")
15399 .addReg(X86::RAX, RegState::Implicit)
15400 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
Nico Rieck40101102013-07-08 11:20:11 +000015401 // RAX has the offset to be subtracted from RSP.
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015402 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
15403 .addReg(X86::RSP)
15404 .addReg(X86::RAX);
15405 }
15406 } else {
15407 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015408 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
15409
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000015410 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
15411 .addExternalSymbol(StackProbeSymbol)
15412 .addReg(X86::EAX, RegState::Implicit)
15413 .addReg(X86::ESP, RegState::Implicit)
15414 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
15415 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
15416 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
15417 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015418
Dan Gohman14152b42010-07-06 20:24:04 +000015419 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000015420 return BB;
15421}
Chris Lattner52600972009-09-02 05:57:00 +000015422
15423MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000015424X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
15425 MachineBasicBlock *BB) const {
15426 // This is pretty easy. We're taking the value that we received from
15427 // our load from the relocation, sticking it in either RDI (x86-64)
15428 // or EAX and doing an indirect call. The return value will then
15429 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000015430 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000015431 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000015432 DebugLoc DL = MI->getDebugLoc();
15433 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000015434
15435 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000015436 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000015437
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015438 // Get a register mask for the lowered call.
15439 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
15440 // proper register mask.
15441 const uint32_t *RegMask =
15442 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015443 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000015444 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15445 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000015446 .addReg(X86::RIP)
15447 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015448 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000015449 MI->getOperand(3).getTargetFlags())
15450 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000015451 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000015452 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015453 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000015454 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000015455 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15456 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000015457 .addReg(0)
15458 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015459 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000015460 MI->getOperand(3).getTargetFlags())
15461 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000015462 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000015463 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015464 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015465 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000015466 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
15467 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000015468 .addReg(TII->getGlobalBaseReg(F))
15469 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000015470 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000015471 MI->getOperand(3).getTargetFlags())
15472 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000015473 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000015474 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000015475 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015476 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000015477
Dan Gohman14152b42010-07-06 20:24:04 +000015478 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000015479 return BB;
15480}
15481
15482MachineBasicBlock *
Michael Liao6c0e04c2012-10-15 22:39:43 +000015483X86TargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
15484 MachineBasicBlock *MBB) const {
15485 DebugLoc DL = MI->getDebugLoc();
15486 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15487
15488 MachineFunction *MF = MBB->getParent();
15489 MachineRegisterInfo &MRI = MF->getRegInfo();
15490
15491 const BasicBlock *BB = MBB->getBasicBlock();
15492 MachineFunction::iterator I = MBB;
15493 ++I;
15494
15495 // Memory Reference
15496 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15497 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15498
15499 unsigned DstReg;
15500 unsigned MemOpndSlot = 0;
15501
15502 unsigned CurOp = 0;
15503
15504 DstReg = MI->getOperand(CurOp++).getReg();
15505 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
15506 assert(RC->hasType(MVT::i32) && "Invalid destination!");
15507 unsigned mainDstReg = MRI.createVirtualRegister(RC);
15508 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
15509
15510 MemOpndSlot = CurOp;
15511
15512 MVT PVT = getPointerTy();
15513 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15514 "Invalid Pointer Size!");
15515
15516 // For v = setjmp(buf), we generate
15517 //
15518 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015519 // buf[LabelOffset] = restoreMBB
Michael Liao6c0e04c2012-10-15 22:39:43 +000015520 // SjLjSetup restoreMBB
15521 //
15522 // mainMBB:
15523 // v_main = 0
15524 //
15525 // sinkMBB:
15526 // v = phi(main, restore)
15527 //
15528 // restoreMBB:
15529 // v_restore = 1
15530
15531 MachineBasicBlock *thisMBB = MBB;
15532 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
15533 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
15534 MachineBasicBlock *restoreMBB = MF->CreateMachineBasicBlock(BB);
15535 MF->insert(I, mainMBB);
15536 MF->insert(I, sinkMBB);
15537 MF->push_back(restoreMBB);
15538
15539 MachineInstrBuilder MIB;
15540
15541 // Transfer the remainder of BB and its successor edges to sinkMBB.
15542 sinkMBB->splice(sinkMBB->begin(), MBB,
15543 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
15544 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
15545
15546 // thisMBB:
Michael Liao281ae5a2012-10-17 02:22:27 +000015547 unsigned PtrStoreOpc = 0;
15548 unsigned LabelReg = 0;
15549 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15550 Reloc::Model RM = getTargetMachine().getRelocationModel();
15551 bool UseImmLabel = (getTargetMachine().getCodeModel() == CodeModel::Small) &&
15552 (RM == Reloc::Static || RM == Reloc::DynamicNoPIC);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015553
Michael Liao281ae5a2012-10-17 02:22:27 +000015554 // Prepare IP either in reg or imm.
15555 if (!UseImmLabel) {
15556 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mr : X86::MOV32mr;
15557 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
15558 LabelReg = MRI.createVirtualRegister(PtrRC);
15559 if (Subtarget->is64Bit()) {
15560 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA64r), LabelReg)
15561 .addReg(X86::RIP)
15562 .addImm(0)
15563 .addReg(0)
15564 .addMBB(restoreMBB)
15565 .addReg(0);
15566 } else {
15567 const X86InstrInfo *XII = static_cast<const X86InstrInfo*>(TII);
15568 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::LEA32r), LabelReg)
15569 .addReg(XII->getGlobalBaseReg(MF))
15570 .addImm(0)
15571 .addReg(0)
15572 .addMBB(restoreMBB, Subtarget->ClassifyBlockAddressReference())
15573 .addReg(0);
15574 }
15575 } else
15576 PtrStoreOpc = (PVT == MVT::i64) ? X86::MOV64mi32 : X86::MOV32mi;
Michael Liao6c0e04c2012-10-15 22:39:43 +000015577 // Store IP
Michael Liao281ae5a2012-10-17 02:22:27 +000015578 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PtrStoreOpc));
Michael Liao6c0e04c2012-10-15 22:39:43 +000015579 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15580 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015581 MIB.addDisp(MI->getOperand(MemOpndSlot + i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015582 else
15583 MIB.addOperand(MI->getOperand(MemOpndSlot + i));
15584 }
Michael Liao281ae5a2012-10-17 02:22:27 +000015585 if (!UseImmLabel)
15586 MIB.addReg(LabelReg);
15587 else
15588 MIB.addMBB(restoreMBB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015589 MIB.setMemRefs(MMOBegin, MMOEnd);
15590 // Setup
15591 MIB = BuildMI(*thisMBB, MI, DL, TII->get(X86::EH_SjLj_Setup))
15592 .addMBB(restoreMBB);
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015593
15594 const X86RegisterInfo *RegInfo =
15595 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015596 MIB.addRegMask(RegInfo->getNoPreservedMask());
15597 thisMBB->addSuccessor(mainMBB);
15598 thisMBB->addSuccessor(restoreMBB);
15599
15600 // mainMBB:
15601 // EAX = 0
15602 BuildMI(mainMBB, DL, TII->get(X86::MOV32r0), mainDstReg);
15603 mainMBB->addSuccessor(sinkMBB);
15604
15605 // sinkMBB:
15606 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
15607 TII->get(X86::PHI), DstReg)
15608 .addReg(mainDstReg).addMBB(mainMBB)
15609 .addReg(restoreDstReg).addMBB(restoreMBB);
15610
15611 // restoreMBB:
15612 BuildMI(restoreMBB, DL, TII->get(X86::MOV32ri), restoreDstReg).addImm(1);
15613 BuildMI(restoreMBB, DL, TII->get(X86::JMP_4)).addMBB(sinkMBB);
15614 restoreMBB->addSuccessor(sinkMBB);
15615
15616 MI->eraseFromParent();
15617 return sinkMBB;
15618}
15619
15620MachineBasicBlock *
15621X86TargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
15622 MachineBasicBlock *MBB) const {
15623 DebugLoc DL = MI->getDebugLoc();
15624 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15625
15626 MachineFunction *MF = MBB->getParent();
15627 MachineRegisterInfo &MRI = MF->getRegInfo();
15628
15629 // Memory Reference
15630 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
15631 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
15632
15633 MVT PVT = getPointerTy();
15634 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
15635 "Invalid Pointer Size!");
15636
15637 const TargetRegisterClass *RC =
15638 (PVT == MVT::i64) ? &X86::GR64RegClass : &X86::GR32RegClass;
15639 unsigned Tmp = MRI.createVirtualRegister(RC);
15640 // Since FP is only updated here but NOT referenced, it's treated as GPR.
Bill Wendlinga5e5ba62013-06-07 21:00:34 +000015641 const X86RegisterInfo *RegInfo =
15642 static_cast<const X86RegisterInfo*>(getTargetMachine().getRegisterInfo());
Michael Liao6c0e04c2012-10-15 22:39:43 +000015643 unsigned FP = (PVT == MVT::i64) ? X86::RBP : X86::EBP;
15644 unsigned SP = RegInfo->getStackRegister();
15645
15646 MachineInstrBuilder MIB;
15647
Michael Liao281ae5a2012-10-17 02:22:27 +000015648 const int64_t LabelOffset = 1 * PVT.getStoreSize();
15649 const int64_t SPOffset = 2 * PVT.getStoreSize();
Michael Liao6c0e04c2012-10-15 22:39:43 +000015650
15651 unsigned PtrLoadOpc = (PVT == MVT::i64) ? X86::MOV64rm : X86::MOV32rm;
15652 unsigned IJmpOpc = (PVT == MVT::i64) ? X86::JMP64r : X86::JMP32r;
15653
15654 // Reload FP
15655 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), FP);
15656 for (unsigned i = 0; i < X86::AddrNumOperands; ++i)
15657 MIB.addOperand(MI->getOperand(i));
15658 MIB.setMemRefs(MMOBegin, MMOEnd);
15659 // Reload IP
15660 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), Tmp);
15661 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15662 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015663 MIB.addDisp(MI->getOperand(i), LabelOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015664 else
15665 MIB.addOperand(MI->getOperand(i));
15666 }
15667 MIB.setMemRefs(MMOBegin, MMOEnd);
15668 // Reload SP
15669 MIB = BuildMI(*MBB, MI, DL, TII->get(PtrLoadOpc), SP);
15670 for (unsigned i = 0; i < X86::AddrNumOperands; ++i) {
15671 if (i == X86::AddrDisp)
Michael Liao281ae5a2012-10-17 02:22:27 +000015672 MIB.addDisp(MI->getOperand(i), SPOffset);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015673 else
15674 MIB.addOperand(MI->getOperand(i));
15675 }
15676 MIB.setMemRefs(MMOBegin, MMOEnd);
15677 // Jump
15678 BuildMI(*MBB, MI, DL, TII->get(IJmpOpc)).addReg(Tmp);
15679
15680 MI->eraseFromParent();
15681 return MBB;
15682}
15683
15684MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000015685X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015686 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000015687 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000015688 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015689 case X86::TAILJMPd64:
15690 case X86::TAILJMPr64:
15691 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000015692 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015693 case X86::TCRETURNdi64:
15694 case X86::TCRETURNri64:
15695 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000015696 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000015697 case X86::WIN_ALLOCA:
15698 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000015699 case X86::SEG_ALLOCA_32:
15700 return EmitLoweredSegAlloca(MI, BB, false);
15701 case X86::SEG_ALLOCA_64:
15702 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000015703 case X86::TLSCall_32:
15704 case X86::TLSCall_64:
15705 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000015706 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000015707 case X86::CMOV_FR32:
15708 case X86::CMOV_FR64:
15709 case X86::CMOV_V4F32:
15710 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000015711 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000015712 case X86::CMOV_V8F32:
15713 case X86::CMOV_V4F64:
15714 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000015715 case X86::CMOV_GR16:
15716 case X86::CMOV_GR32:
15717 case X86::CMOV_RFP32:
15718 case X86::CMOV_RFP64:
15719 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000015720 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015721
Dale Johannesen849f2142007-07-03 00:53:03 +000015722 case X86::FP32_TO_INT16_IN_MEM:
15723 case X86::FP32_TO_INT32_IN_MEM:
15724 case X86::FP32_TO_INT64_IN_MEM:
15725 case X86::FP64_TO_INT16_IN_MEM:
15726 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000015727 case X86::FP64_TO_INT64_IN_MEM:
15728 case X86::FP80_TO_INT16_IN_MEM:
15729 case X86::FP80_TO_INT32_IN_MEM:
15730 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000015731 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
15732 DebugLoc DL = MI->getDebugLoc();
15733
Evan Cheng60c07e12006-07-05 22:17:51 +000015734 // Change the floating point control register to use "round towards zero"
15735 // mode when truncating to an integer value.
15736 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000015737 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000015738 addFrameReference(BuildMI(*BB, MI, DL,
15739 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015740
15741 // Load the old value of the high byte of the control word...
15742 unsigned OldCW =
Craig Topperc9099502012-04-20 06:31:50 +000015743 F->getRegInfo().createVirtualRegister(&X86::GR16RegClass);
Dan Gohman14152b42010-07-06 20:24:04 +000015744 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000015745 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015746
15747 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000015748 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015749 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000015750
15751 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000015752 addFrameReference(BuildMI(*BB, MI, DL,
15753 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015754
15755 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000015756 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000015757 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000015758
15759 // Get the X86 opcode to use.
15760 unsigned Opc;
15761 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000015762 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000015763 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
15764 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
15765 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
15766 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
15767 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
15768 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000015769 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
15770 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
15771 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000015772 }
15773
15774 X86AddressMode AM;
15775 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000015776 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015777 AM.BaseType = X86AddressMode::RegBase;
15778 AM.Base.Reg = Op.getReg();
15779 } else {
15780 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000015781 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000015782 }
15783 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000015784 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015785 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015786 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000015787 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000015788 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015789 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000015790 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000015791 AM.GV = Op.getGlobal();
15792 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000015793 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000015794 }
Dan Gohman14152b42010-07-06 20:24:04 +000015795 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000015796 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000015797
15798 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000015799 addFrameReference(BuildMI(*BB, MI, DL,
15800 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000015801
Dan Gohman14152b42010-07-06 20:24:04 +000015802 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000015803 return BB;
15804 }
Eric Christopherb120ab42009-08-18 22:50:32 +000015805 // String/text processing lowering.
15806 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015807 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015808 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015809 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000015810 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000015811 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000015812 case X86::PCMPESTRM128MEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015813 case X86::VPCMPESTRM128MEM:
15814 assert(Subtarget->hasSSE42() &&
15815 "Target must have SSE4.2 or AVX features enabled");
15816 return EmitPCMPSTRM(MI, BB, getTargetMachine().getInstrInfo());
Craig Topper9c7ae012012-11-10 01:23:36 +000015817
15818 // String/text processing lowering.
15819 case X86::PCMPISTRIREG:
15820 case X86::VPCMPISTRIREG:
15821 case X86::PCMPISTRIMEM:
15822 case X86::VPCMPISTRIMEM:
15823 case X86::PCMPESTRIREG:
15824 case X86::VPCMPESTRIREG:
15825 case X86::PCMPESTRIMEM:
Craig Topper8aae8dd2012-11-10 08:57:41 +000015826 case X86::VPCMPESTRIMEM:
15827 assert(Subtarget->hasSSE42() &&
15828 "Target must have SSE4.2 or AVX features enabled");
15829 return EmitPCMPSTRI(MI, BB, getTargetMachine().getInstrInfo());
Eric Christopherb120ab42009-08-18 22:50:32 +000015830
Craig Topper8aae8dd2012-11-10 08:57:41 +000015831 // Thread synchronization.
Eric Christopher228232b2010-11-30 07:20:12 +000015832 case X86::MONITOR:
Craig Topper2da36912012-11-11 22:45:02 +000015833 return EmitMonitor(MI, BB, getTargetMachine().getInstrInfo(), Subtarget);
Eric Christopher228232b2010-11-30 07:20:12 +000015834
Michael Liaobe02a902012-11-08 07:28:54 +000015835 // xbegin
15836 case X86::XBEGIN:
Craig Topper2da36912012-11-11 22:45:02 +000015837 return EmitXBegin(MI, BB, getTargetMachine().getInstrInfo());
Michael Liaobe02a902012-11-08 07:28:54 +000015838
Craig Topper8aae8dd2012-11-10 08:57:41 +000015839 // Atomic Lowering.
Dale Johannesen140be2d2008-08-19 18:47:28 +000015840 case X86::ATOMAND8:
Michael Liaob118a072012-09-20 03:06:15 +000015841 case X86::ATOMAND16:
15842 case X86::ATOMAND32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015843 case X86::ATOMAND64:
Michael Liaob118a072012-09-20 03:06:15 +000015844 // Fall through
15845 case X86::ATOMOR8:
15846 case X86::ATOMOR16:
15847 case X86::ATOMOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015848 case X86::ATOMOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015849 // Fall through
15850 case X86::ATOMXOR16:
15851 case X86::ATOMXOR8:
15852 case X86::ATOMXOR32:
Dale Johannesena99e3842008-08-20 00:48:50 +000015853 case X86::ATOMXOR64:
Michael Liaob118a072012-09-20 03:06:15 +000015854 // Fall through
15855 case X86::ATOMNAND8:
15856 case X86::ATOMNAND16:
15857 case X86::ATOMNAND32:
15858 case X86::ATOMNAND64:
15859 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015860 case X86::ATOMMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015861 case X86::ATOMMAX16:
15862 case X86::ATOMMAX32:
15863 case X86::ATOMMAX64:
15864 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015865 case X86::ATOMMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015866 case X86::ATOMMIN16:
15867 case X86::ATOMMIN32:
15868 case X86::ATOMMIN64:
15869 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015870 case X86::ATOMUMAX8:
Michael Liaob118a072012-09-20 03:06:15 +000015871 case X86::ATOMUMAX16:
15872 case X86::ATOMUMAX32:
15873 case X86::ATOMUMAX64:
15874 // Fall through
Michael Liaofe87c302012-09-21 03:18:52 +000015875 case X86::ATOMUMIN8:
Michael Liaob118a072012-09-20 03:06:15 +000015876 case X86::ATOMUMIN16:
15877 case X86::ATOMUMIN32:
15878 case X86::ATOMUMIN64:
15879 return EmitAtomicLoadArith(MI, BB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015880
15881 // This group does 64-bit operations on a 32-bit host.
15882 case X86::ATOMAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015883 case X86::ATOMOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015884 case X86::ATOMXOR6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015885 case X86::ATOMNAND6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015886 case X86::ATOMADD6432:
Dale Johannesen48c1bc22008-10-02 18:53:47 +000015887 case X86::ATOMSUB6432:
Michael Liaoe5e8f762012-09-25 18:08:13 +000015888 case X86::ATOMMAX6432:
15889 case X86::ATOMMIN6432:
15890 case X86::ATOMUMAX6432:
15891 case X86::ATOMUMIN6432:
Michael Liaob118a072012-09-20 03:06:15 +000015892 case X86::ATOMSWAP6432:
15893 return EmitAtomicLoadArith6432(MI, BB);
Craig Topperacaaa6f2012-08-18 06:39:34 +000015894
Dan Gohmand6708ea2009-08-15 01:38:56 +000015895 case X86::VASTART_SAVE_XMM_REGS:
15896 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000015897
15898 case X86::VAARG_64:
15899 return EmitVAARG64WithCustomInserter(MI, BB);
Michael Liao6c0e04c2012-10-15 22:39:43 +000015900
15901 case X86::EH_SjLj_SetJmp32:
15902 case X86::EH_SjLj_SetJmp64:
15903 return emitEHSjLjSetJmp(MI, BB);
15904
15905 case X86::EH_SjLj_LongJmp32:
15906 case X86::EH_SjLj_LongJmp64:
15907 return emitEHSjLjLongJmp(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000015908 }
15909}
15910
15911//===----------------------------------------------------------------------===//
15912// X86 Optimization Hooks
15913//===----------------------------------------------------------------------===//
15914
Dan Gohman475871a2008-07-27 21:46:04 +000015915void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000015916 APInt &KnownZero,
15917 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000015918 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000015919 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015920 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015921 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000015922 assert((Opc >= ISD::BUILTIN_OP_END ||
15923 Opc == ISD::INTRINSIC_WO_CHAIN ||
15924 Opc == ISD::INTRINSIC_W_CHAIN ||
15925 Opc == ISD::INTRINSIC_VOID) &&
15926 "Should use MaskedValueIsZero if you don't know whether Op"
15927 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015928
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015929 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015930 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000015931 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015932 case X86ISD::ADD:
15933 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000015934 case X86ISD::ADC:
15935 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015936 case X86ISD::SMUL:
15937 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000015938 case X86ISD::INC:
15939 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000015940 case X86ISD::OR:
15941 case X86ISD::XOR:
15942 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000015943 // These nodes' second result is a boolean.
15944 if (Op.getResNo() == 0)
15945 break;
15946 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015947 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015948 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000015949 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015950 case ISD::INTRINSIC_WO_CHAIN: {
15951 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
15952 unsigned NumLoBits = 0;
15953 switch (IntId) {
15954 default: break;
15955 case Intrinsic::x86_sse_movmsk_ps:
15956 case Intrinsic::x86_avx_movmsk_ps_256:
15957 case Intrinsic::x86_sse2_movmsk_pd:
15958 case Intrinsic::x86_avx_movmsk_pd_256:
15959 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000015960 case Intrinsic::x86_sse2_pmovmskb_128:
15961 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000015962 // High bits of movmskp{s|d}, pmovmskb are known zero.
15963 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000015964 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000015965 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
15966 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
15967 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
15968 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
15969 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
15970 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000015971 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000015972 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000015973 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000015974 break;
15975 }
15976 }
15977 break;
15978 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015979 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000015980}
Chris Lattner259e97c2006-01-31 19:43:35 +000015981
Owen Andersonbc146b02010-09-21 20:42:50 +000015982unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
15983 unsigned Depth) const {
15984 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
15985 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
15986 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000015987
Owen Andersonbc146b02010-09-21 20:42:50 +000015988 // Fallback case.
15989 return 1;
15990}
15991
Evan Cheng206ee9d2006-07-07 08:33:52 +000015992/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000015993/// node is a GlobalAddress + offset.
15994bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000015995 const GlobalValue* &GA,
15996 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000015997 if (N->getOpcode() == X86ISD::Wrapper) {
15998 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015999 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000016000 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000016001 return true;
16002 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000016003 }
Evan Chengad4196b2008-05-12 19:56:52 +000016004 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000016005}
16006
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016007/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
16008/// same as extracting the high 128-bit part of 256-bit vector and then
16009/// inserting the result into the low part of a new 256-bit vector
16010static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
16011 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000016012 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016013
16014 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
Craig Topper66ddd152012-04-27 22:54:43 +000016015 for (unsigned i = 0, j = NumElems/2; i != NumElems/2; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016016 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
16017 SVOp->getMaskElt(j) >= 0)
16018 return false;
16019
16020 return true;
16021}
16022
16023/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
16024/// same as extracting the low 128-bit part of 256-bit vector and then
16025/// inserting the result into the high part of a new 256-bit vector
16026static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
16027 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000016028 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016029
16030 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
Craig Topper66ddd152012-04-27 22:54:43 +000016031 for (unsigned i = NumElems/2, j = 0; i != NumElems; ++i, ++j)
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016032 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
16033 SVOp->getMaskElt(j) >= 0)
16034 return false;
16035
16036 return true;
16037}
16038
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016039/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
16040static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000016041 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000016042 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016043 SDLoc dl(N);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016044 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
16045 SDValue V1 = SVOp->getOperand(0);
16046 SDValue V2 = SVOp->getOperand(1);
16047 EVT VT = SVOp->getValueType(0);
Craig Topper66ddd152012-04-27 22:54:43 +000016048 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016049
16050 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
16051 V2.getOpcode() == ISD::CONCAT_VECTORS) {
16052 //
16053 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000016054 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016055 // V UNDEF BUILD_VECTOR UNDEF
16056 // \ / \ /
16057 // CONCAT_VECTOR CONCAT_VECTOR
16058 // \ /
16059 // \ /
16060 // RESULT: V + zero extended
16061 //
16062 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
16063 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
16064 V1.getOperand(1).getOpcode() != ISD::UNDEF)
16065 return SDValue();
16066
16067 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
16068 return SDValue();
16069
16070 // To match the shuffle mask, the first half of the mask should
16071 // be exactly the first vector, and all the rest a splat with the
16072 // first element of the second one.
Craig Topper66ddd152012-04-27 22:54:43 +000016073 for (unsigned i = 0; i != NumElems/2; ++i)
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016074 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
16075 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
16076 return SDValue();
16077
Chad Rosier3d1161e2012-01-03 21:05:52 +000016078 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
16079 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
Chad Rosier42726832012-05-07 18:47:44 +000016080 if (Ld->hasNUsesOfValue(1, 0)) {
16081 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
16082 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
16083 SDValue ResNode =
Michael Liao0ee17002013-04-19 04:03:37 +000016084 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops,
16085 array_lengthof(Ops),
Chad Rosier42726832012-05-07 18:47:44 +000016086 Ld->getMemoryVT(),
16087 Ld->getPointerInfo(),
16088 Ld->getAlignment(),
16089 false/*isVolatile*/, true/*ReadMem*/,
16090 false/*WriteMem*/);
Manman Ren2adc5032012-11-13 19:13:05 +000016091
16092 // Make sure the newly-created LOAD is in the same position as Ld in
16093 // terms of dependency. We create a TokenFactor for Ld and ResNode,
16094 // and update uses of Ld's output chain to use the TokenFactor.
16095 if (Ld->hasAnyUseOfValue(1)) {
16096 SDValue NewChain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
16097 SDValue(Ld, 1), SDValue(ResNode.getNode(), 1));
16098 DAG.ReplaceAllUsesOfValueWith(SDValue(Ld, 1), NewChain);
16099 DAG.UpdateNodeOperands(NewChain.getNode(), SDValue(Ld, 1),
16100 SDValue(ResNode.getNode(), 1));
16101 }
16102
Chad Rosier42726832012-05-07 18:47:44 +000016103 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
16104 }
Chad Rosiera20e1e72012-08-01 18:39:17 +000016105 }
Chad Rosier3d1161e2012-01-03 21:05:52 +000016106
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016107 // Emit a zeroed vector and insert the desired subvector on its
16108 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000016109 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topperb14940a2012-04-22 20:55:18 +000016110 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0), 0, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016111 return DCI.CombineTo(N, InsV);
16112 }
16113
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016114 //===--------------------------------------------------------------------===//
16115 // Combine some shuffles into subvector extracts and inserts:
16116 //
16117
16118 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
16119 if (isShuffleHigh128VectorInsertLow(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000016120 SDValue V = Extract128BitVector(V1, NumElems/2, DAG, dl);
16121 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, 0, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016122 return DCI.CombineTo(N, InsV);
16123 }
16124
16125 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
16126 if (isShuffleLow128VectorInsertHigh(SVOp)) {
Craig Topperb14940a2012-04-22 20:55:18 +000016127 SDValue V = Extract128BitVector(V1, 0, DAG, dl);
16128 SDValue InsV = Insert128BitVector(DAG.getUNDEF(VT), V, NumElems/2, DAG, dl);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000016129 return DCI.CombineTo(N, InsV);
16130 }
16131
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016132 return SDValue();
16133}
16134
16135/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000016136static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016137 TargetLowering::DAGCombinerInfo &DCI,
16138 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016139 SDLoc dl(N);
Owen Andersone50ed302009-08-10 22:56:29 +000016140 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000016141
Mon P Wanga0fd0d52010-12-19 23:55:53 +000016142 // Don't create instructions with illegal types after legalize types has run.
16143 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
16144 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
16145 return SDValue();
16146
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016147 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000016148 if (Subtarget->hasFp256() && VT.is256BitVector() &&
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000016149 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000016150 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016151
16152 // Only handle 128 wide vector from here on.
Craig Topper7a9a28b2012-08-12 02:23:29 +000016153 if (!VT.is128BitVector())
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000016154 return SDValue();
16155
16156 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
16157 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
16158 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000016159 SmallVector<SDValue, 16> Elts;
16160 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000016161 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000016162
Nate Begemanfdea31a2010-03-24 20:49:50 +000016163 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000016164}
Evan Chengd880b972008-05-09 21:53:03 +000016165
Nadav Roteme12bf182013-01-04 17:35:21 +000016166/// PerformTruncateCombine - Converts truncate operation to
16167/// a sequence of vector shuffle operations.
16168/// It is possible when we truncate 256-bit vector to 128-bit vector
Craig Topper55b24052012-09-11 06:15:32 +000016169static SDValue PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
16170 TargetLowering::DAGCombinerInfo &DCI,
16171 const X86Subtarget *Subtarget) {
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000016172 return SDValue();
16173}
16174
Craig Topper89f4e662012-03-20 07:17:59 +000016175/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
16176/// specific shuffle of a load can be folded into a single element load.
16177/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
16178/// shuffles have been customed lowered so we need to handle those here.
16179static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
16180 TargetLowering::DAGCombinerInfo &DCI) {
16181 if (DCI.isBeforeLegalizeOps())
16182 return SDValue();
16183
16184 SDValue InVec = N->getOperand(0);
16185 SDValue EltNo = N->getOperand(1);
16186
16187 if (!isa<ConstantSDNode>(EltNo))
16188 return SDValue();
16189
16190 EVT VT = InVec.getValueType();
16191
16192 bool HasShuffleIntoBitcast = false;
16193 if (InVec.getOpcode() == ISD::BITCAST) {
16194 // Don't duplicate a load with other uses.
16195 if (!InVec.hasOneUse())
16196 return SDValue();
16197 EVT BCVT = InVec.getOperand(0).getValueType();
16198 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
16199 return SDValue();
16200 InVec = InVec.getOperand(0);
16201 HasShuffleIntoBitcast = true;
16202 }
16203
16204 if (!isTargetShuffle(InVec.getOpcode()))
16205 return SDValue();
16206
16207 // Don't duplicate a load with other uses.
16208 if (!InVec.hasOneUse())
16209 return SDValue();
16210
16211 SmallVector<int, 16> ShuffleMask;
16212 bool UnaryShuffle;
Craig Topperd978c542012-05-06 19:46:21 +000016213 if (!getTargetShuffleMask(InVec.getNode(), VT.getSimpleVT(), ShuffleMask,
16214 UnaryShuffle))
Craig Topper89f4e662012-03-20 07:17:59 +000016215 return SDValue();
16216
16217 // Select the input vector, guarding against out of range extract vector.
16218 unsigned NumElems = VT.getVectorNumElements();
16219 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
16220 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
16221 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
16222 : InVec.getOperand(1);
16223
16224 // If inputs to shuffle are the same for both ops, then allow 2 uses
16225 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
16226
16227 if (LdNode.getOpcode() == ISD::BITCAST) {
16228 // Don't duplicate a load with other uses.
16229 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
16230 return SDValue();
16231
16232 AllowedUses = 1; // only allow 1 load use if we have a bitcast
16233 LdNode = LdNode.getOperand(0);
16234 }
16235
16236 if (!ISD::isNormalLoad(LdNode.getNode()))
16237 return SDValue();
16238
16239 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
16240
16241 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
16242 return SDValue();
16243
16244 if (HasShuffleIntoBitcast) {
16245 // If there's a bitcast before the shuffle, check if the load type and
16246 // alignment is valid.
16247 unsigned Align = LN0->getAlignment();
16248 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Micah Villmow3574eca2012-10-08 16:38:25 +000016249 unsigned NewAlign = TLI.getDataLayout()->
Craig Topper89f4e662012-03-20 07:17:59 +000016250 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
16251
16252 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
16253 return SDValue();
16254 }
16255
16256 // All checks match so transform back to vector_shuffle so that DAG combiner
16257 // can finish the job
Andrew Trickac6d9be2013-05-25 02:42:55 +000016258 SDLoc dl(N);
Craig Topper89f4e662012-03-20 07:17:59 +000016259
16260 // Create shuffle node taking into account the case that its a unary shuffle
16261 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
16262 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
16263 InVec.getOperand(0), Shuffle,
16264 &ShuffleMask[0]);
16265 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
16266 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
16267 EltNo);
16268}
16269
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000016270/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
16271/// generation and convert it from being a bunch of shuffles and extracts
16272/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016273static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000016274 TargetLowering::DAGCombinerInfo &DCI) {
16275 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
16276 if (NewOp.getNode())
16277 return NewOp;
16278
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016279 SDValue InputVector = N->getOperand(0);
Manman Ren4c74a952012-10-30 22:15:38 +000016280 // Detect whether we are trying to convert from mmx to i32 and the bitcast
16281 // from mmx to v2i32 has a single usage.
16282 if (InputVector.getNode()->getOpcode() == llvm::ISD::BITCAST &&
16283 InputVector.getNode()->getOperand(0).getValueType() == MVT::x86mmx &&
16284 InputVector.hasOneUse() && N->getValueType(0) == MVT::i32)
Andrew Trickac6d9be2013-05-25 02:42:55 +000016285 return DAG.getNode(X86ISD::MMX_MOVD2W, SDLoc(InputVector),
Manman Ren4c74a952012-10-30 22:15:38 +000016286 N->getValueType(0),
16287 InputVector.getNode()->getOperand(0));
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016288
16289 // Only operate on vectors of 4 elements, where the alternative shuffling
16290 // gets to be more expensive.
16291 if (InputVector.getValueType() != MVT::v4i32)
16292 return SDValue();
16293
16294 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
16295 // single use which is a sign-extend or zero-extend, and all elements are
16296 // used.
16297 SmallVector<SDNode *, 4> Uses;
16298 unsigned ExtractedElements = 0;
16299 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
16300 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
16301 if (UI.getUse().getResNo() != InputVector.getResNo())
16302 return SDValue();
16303
16304 SDNode *Extract = *UI;
16305 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
16306 return SDValue();
16307
16308 if (Extract->getValueType(0) != MVT::i32)
16309 return SDValue();
16310 if (!Extract->hasOneUse())
16311 return SDValue();
16312 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
16313 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
16314 return SDValue();
16315 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
16316 return SDValue();
16317
16318 // Record which element was extracted.
16319 ExtractedElements |=
16320 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
16321
16322 Uses.push_back(Extract);
16323 }
16324
16325 // If not all the elements were used, this may not be worthwhile.
16326 if (ExtractedElements != 15)
16327 return SDValue();
16328
16329 // Ok, we've now decided to do the transformation.
Andrew Trickac6d9be2013-05-25 02:42:55 +000016330 SDLoc dl(InputVector);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016331
16332 // Store the value to a temporary stack slot.
16333 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000016334 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
16335 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016336
16337 // Replace each use (extract) with a load of the appropriate element.
16338 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
16339 UE = Uses.end(); UI != UE; ++UI) {
16340 SDNode *Extract = *UI;
16341
Nadav Rotem86694292011-05-17 08:31:57 +000016342 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016343 SDValue Idx = Extract->getOperand(1);
16344 unsigned EltSize =
16345 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
16346 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000016347 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016348 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
16349
Nadav Rotem86694292011-05-17 08:31:57 +000016350 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000016351 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016352
16353 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000016354 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000016355 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000016356 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000016357
16358 // Replace the exact with the load.
16359 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
16360 }
16361
16362 // The replacement was made in place; don't return anything.
16363 return SDValue();
16364}
16365
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016366/// \brief Matches a VSELECT onto min/max or return 0 if the node doesn't match.
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016367static std::pair<unsigned, bool>
16368matchIntegerMINMAX(SDValue Cond, EVT VT, SDValue LHS, SDValue RHS,
16369 SelectionDAG &DAG, const X86Subtarget *Subtarget) {
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016370 if (!VT.isVector())
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016371 return std::make_pair(0, false);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016372
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016373 bool NeedSplit = false;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016374 switch (VT.getSimpleVT().SimpleTy) {
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016375 default: return std::make_pair(0, false);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016376 case MVT::v32i8:
16377 case MVT::v16i16:
16378 case MVT::v8i32:
16379 if (!Subtarget->hasAVX2())
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016380 NeedSplit = true;
16381 if (!Subtarget->hasAVX())
16382 return std::make_pair(0, false);
16383 break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016384 case MVT::v16i8:
16385 case MVT::v8i16:
16386 case MVT::v4i32:
16387 if (!Subtarget->hasSSE2())
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016388 return std::make_pair(0, false);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016389 }
16390
16391 // SSE2 has only a small subset of the operations.
16392 bool hasUnsigned = Subtarget->hasSSE41() ||
16393 (Subtarget->hasSSE2() && VT == MVT::v16i8);
16394 bool hasSigned = Subtarget->hasSSE41() ||
16395 (Subtarget->hasSSE2() && VT == MVT::v8i16);
16396
16397 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16398
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016399 unsigned Opc = 0;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016400 // Check for x CC y ? x : y.
16401 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16402 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16403 switch (CC) {
16404 default: break;
16405 case ISD::SETULT:
16406 case ISD::SETULE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016407 Opc = hasUnsigned ? X86ISD::UMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016408 case ISD::SETUGT:
16409 case ISD::SETUGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016410 Opc = hasUnsigned ? X86ISD::UMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016411 case ISD::SETLT:
16412 case ISD::SETLE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016413 Opc = hasSigned ? X86ISD::SMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016414 case ISD::SETGT:
16415 case ISD::SETGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016416 Opc = hasSigned ? X86ISD::SMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016417 }
16418 // Check for x CC y ? y : x -- a min/max with reversed arms.
16419 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
16420 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
16421 switch (CC) {
16422 default: break;
16423 case ISD::SETULT:
16424 case ISD::SETULE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016425 Opc = hasUnsigned ? X86ISD::UMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016426 case ISD::SETUGT:
16427 case ISD::SETUGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016428 Opc = hasUnsigned ? X86ISD::UMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016429 case ISD::SETLT:
16430 case ISD::SETLE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016431 Opc = hasSigned ? X86ISD::SMAX : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016432 case ISD::SETGT:
16433 case ISD::SETGE:
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016434 Opc = hasSigned ? X86ISD::SMIN : 0; break;
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016435 }
16436 }
16437
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016438 return std::make_pair(Opc, NeedSplit);
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016439}
16440
Duncan Sands6bcd2192011-09-17 16:49:39 +000016441/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
16442/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000016443static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000016444 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000016445 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000016446 SDLoc DL(N);
Dan Gohman475871a2008-07-27 21:46:04 +000016447 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000016448 // Get the LHS/RHS of the select.
16449 SDValue LHS = N->getOperand(1);
16450 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000016451 EVT VT = LHS.getValueType();
Juergen Ributzkad7174712013-09-05 23:02:56 +000016452 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Eric Christopherfd179292009-08-27 18:07:15 +000016453
Dan Gohman670e5392009-09-21 18:03:22 +000016454 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000016455 // instructions match the semantics of the common C idiom x<y?x:y but not
16456 // x<=y?x:y, because of how they handle negative zero (which can be
16457 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000016458 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
Juergen Ributzkad7174712013-09-05 23:02:56 +000016459 VT != MVT::f80 && TLI.isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000016460 (Subtarget->hasSSE2() ||
16461 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016462 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016463
Chris Lattner47b4ce82009-03-11 05:48:52 +000016464 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000016465 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000016466 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16467 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016468 switch (CC) {
16469 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016470 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016471 // Converting this to a min would handle NaNs incorrectly, and swapping
16472 // the operands would cause it to handle comparisons between positive
16473 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016474 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016475 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016476 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
16477 break;
16478 std::swap(LHS, RHS);
16479 }
Dan Gohman670e5392009-09-21 18:03:22 +000016480 Opcode = X86ISD::FMIN;
16481 break;
16482 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016483 // Converting this to a min would handle comparisons between positive
16484 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016485 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016486 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
16487 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016488 Opcode = X86ISD::FMIN;
16489 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000016490 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016491 // Converting this to a min would handle both negative zeros and NaNs
16492 // incorrectly, but we can swap the operands to fix both.
16493 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016494 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016495 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016496 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016497 Opcode = X86ISD::FMIN;
16498 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016499
Dan Gohman670e5392009-09-21 18:03:22 +000016500 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016501 // Converting this to a max would handle comparisons between positive
16502 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016503 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000016504 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016505 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016506 Opcode = X86ISD::FMAX;
16507 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000016508 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016509 // Converting this to a max would handle NaNs incorrectly, and swapping
16510 // the operands would cause it to handle comparisons between positive
16511 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016512 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016513 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016514 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
16515 break;
16516 std::swap(LHS, RHS);
16517 }
Dan Gohman670e5392009-09-21 18:03:22 +000016518 Opcode = X86ISD::FMAX;
16519 break;
16520 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016521 // Converting this to a max would handle both negative zeros and NaNs
16522 // incorrectly, but we can swap the operands to fix both.
16523 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016524 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016525 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016526 case ISD::SETGE:
16527 Opcode = X86ISD::FMAX;
16528 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000016529 }
Dan Gohman670e5392009-09-21 18:03:22 +000016530 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000016531 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
16532 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000016533 switch (CC) {
16534 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000016535 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016536 // Converting this to a min would handle comparisons between positive
16537 // and negative zero incorrectly, and swapping the operands would
16538 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016539 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016540 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000016541 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016542 break;
16543 std::swap(LHS, RHS);
16544 }
Dan Gohman670e5392009-09-21 18:03:22 +000016545 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000016546 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016547 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000016548 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016549 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016550 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
16551 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016552 Opcode = X86ISD::FMIN;
16553 break;
16554 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000016555 // Converting this to a min would handle both negative zeros and NaNs
16556 // incorrectly, but we can swap the operands to fix both.
16557 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016558 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016559 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016560 case ISD::SETGE:
16561 Opcode = X86ISD::FMIN;
16562 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016563
Dan Gohman670e5392009-09-21 18:03:22 +000016564 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000016565 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000016566 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016567 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016568 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000016569 break;
Dan Gohman670e5392009-09-21 18:03:22 +000016570 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000016571 // Converting this to a max would handle comparisons between positive
16572 // and negative zero incorrectly, and swapping the operands would
16573 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000016574 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000016575 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000016576 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000016577 break;
16578 std::swap(LHS, RHS);
16579 }
Dan Gohman670e5392009-09-21 18:03:22 +000016580 Opcode = X86ISD::FMAX;
16581 break;
16582 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000016583 // Converting this to a max would handle both negative zeros and NaNs
16584 // incorrectly, but we can swap the operands to fix both.
16585 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000016586 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016587 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000016588 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000016589 Opcode = X86ISD::FMAX;
16590 break;
16591 }
Chris Lattner83e6c992006-10-04 06:57:07 +000016592 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000016593
Chris Lattner47b4ce82009-03-11 05:48:52 +000016594 if (Opcode)
16595 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000016596 }
Eric Christopherfd179292009-08-27 18:07:15 +000016597
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000016598 if (Subtarget->hasAVX512() && VT.isVector() &&
16599 Cond.getValueType().getVectorElementType() == MVT::i1) {
16600 // v16i8 (select v16i1, v16i8, v16i8) does not have a proper
16601 // lowering on AVX-512. In this case we convert it to
16602 // v16i8 (select v16i8, v16i8, v16i8) and use AVX instruction.
16603 // The same situation for all 128 and 256-bit vectors of i8 and i16
16604 EVT OpVT = LHS.getValueType();
16605 if ((OpVT.is128BitVector() || OpVT.is256BitVector()) &&
16606 (OpVT.getVectorElementType() == MVT::i8 ||
16607 OpVT.getVectorElementType() == MVT::i16)) {
16608 Cond = DAG.getNode(ISD::SIGN_EXTEND, DL, OpVT, Cond);
16609 DCI.AddToWorklist(Cond.getNode());
16610 return DAG.getNode(N->getOpcode(), DL, OpVT, Cond, LHS, RHS);
16611 }
Elena Demikhovsky4edfa222013-08-29 11:56:53 +000016612 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016613 // If this is a select between two integer constants, try to do some
16614 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000016615 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
16616 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000016617 // Don't do this for crazy integer types.
16618 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
16619 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000016620 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000016621 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000016622
Chris Lattnercee56e72009-03-13 05:53:31 +000016623 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000016624 // Efficiently invertible.
16625 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
16626 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
16627 isa<ConstantSDNode>(Cond.getOperand(1))))) {
16628 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000016629 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000016630 }
Eric Christopherfd179292009-08-27 18:07:15 +000016631
Chris Lattnerd1980a52009-03-12 06:52:53 +000016632 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000016633 if (FalseC->getAPIntValue() == 0 &&
16634 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000016635 if (NeedsCondInvert) // Invert the condition if needed.
16636 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16637 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016638
Chris Lattnerd1980a52009-03-12 06:52:53 +000016639 // Zero extend the condition if needed.
16640 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000016641
Chris Lattnercee56e72009-03-13 05:53:31 +000016642 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000016643 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000016644 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000016645 }
Eric Christopherfd179292009-08-27 18:07:15 +000016646
Chris Lattner97a29a52009-03-13 05:22:11 +000016647 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000016648 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000016649 if (NeedsCondInvert) // Invert the condition if needed.
16650 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16651 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016652
Chris Lattner97a29a52009-03-13 05:22:11 +000016653 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000016654 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
16655 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000016656 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000016657 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000016658 }
Eric Christopherfd179292009-08-27 18:07:15 +000016659
Chris Lattnercee56e72009-03-13 05:53:31 +000016660 // Optimize cases that will turn into an LEA instruction. This requires
16661 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000016662 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000016663 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000016664 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000016665
Chris Lattnercee56e72009-03-13 05:53:31 +000016666 bool isFastMultiplier = false;
16667 if (Diff < 10) {
16668 switch ((unsigned char)Diff) {
16669 default: break;
16670 case 1: // result = add base, cond
16671 case 2: // result = lea base( , cond*2)
16672 case 3: // result = lea base(cond, cond*2)
16673 case 4: // result = lea base( , cond*4)
16674 case 5: // result = lea base(cond, cond*4)
16675 case 8: // result = lea base( , cond*8)
16676 case 9: // result = lea base(cond, cond*8)
16677 isFastMultiplier = true;
16678 break;
16679 }
16680 }
Eric Christopherfd179292009-08-27 18:07:15 +000016681
Chris Lattnercee56e72009-03-13 05:53:31 +000016682 if (isFastMultiplier) {
16683 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
16684 if (NeedsCondInvert) // Invert the condition if needed.
16685 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
16686 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016687
Chris Lattnercee56e72009-03-13 05:53:31 +000016688 // Zero extend the condition if needed.
16689 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
16690 Cond);
16691 // Scale the condition by the difference.
16692 if (Diff != 1)
16693 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
16694 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000016695
Chris Lattnercee56e72009-03-13 05:53:31 +000016696 // Add the base if non-zero.
16697 if (FalseC->getAPIntValue() != 0)
16698 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
16699 SDValue(FalseC, 0));
16700 return Cond;
16701 }
Eric Christopherfd179292009-08-27 18:07:15 +000016702 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000016703 }
16704 }
Eric Christopherfd179292009-08-27 18:07:15 +000016705
Evan Cheng56f582d2012-01-04 01:41:39 +000016706 // Canonicalize max and min:
16707 // (x > y) ? x : y -> (x >= y) ? x : y
16708 // (x < y) ? x : y -> (x <= y) ? x : y
16709 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
16710 // the need for an extra compare
16711 // against zero. e.g.
16712 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
16713 // subl %esi, %edi
16714 // testl %edi, %edi
16715 // movl $0, %eax
16716 // cmovgl %edi, %eax
16717 // =>
16718 // xorl %eax, %eax
16719 // subl %esi, $edi
16720 // cmovsl %eax, %edi
16721 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
16722 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
16723 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
16724 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16725 switch (CC) {
16726 default: break;
16727 case ISD::SETLT:
16728 case ISD::SETGT: {
16729 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
Andrew Trickac6d9be2013-05-25 02:42:55 +000016730 Cond = DAG.getSetCC(SDLoc(Cond), Cond.getValueType(),
Evan Cheng56f582d2012-01-04 01:41:39 +000016731 Cond.getOperand(0), Cond.getOperand(1), NewCC);
16732 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
16733 }
16734 }
16735 }
16736
Juergen Ributzkad7174712013-09-05 23:02:56 +000016737 // Early exit check
16738 if (!TLI.isTypeLegal(VT))
16739 return SDValue();
16740
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016741 // Match VSELECTs into subs with unsigned saturation.
Juergen Ributzkad7174712013-09-05 23:02:56 +000016742 if (N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016743 // psubus is available in SSE2 and AVX2 for i8 and i16 vectors.
16744 ((Subtarget->hasSSE2() && (VT == MVT::v16i8 || VT == MVT::v8i16)) ||
16745 (Subtarget->hasAVX2() && (VT == MVT::v32i8 || VT == MVT::v16i16)))) {
16746 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
16747
16748 // Check if one of the arms of the VSELECT is a zero vector. If it's on the
16749 // left side invert the predicate to simplify logic below.
16750 SDValue Other;
16751 if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
16752 Other = RHS;
16753 CC = ISD::getSetCCInverse(CC, true);
16754 } else if (ISD::isBuildVectorAllZeros(RHS.getNode())) {
16755 Other = LHS;
16756 }
16757
16758 if (Other.getNode() && Other->getNumOperands() == 2 &&
16759 DAG.isEqualTo(Other->getOperand(0), Cond.getOperand(0))) {
16760 SDValue OpLHS = Other->getOperand(0), OpRHS = Other->getOperand(1);
16761 SDValue CondRHS = Cond->getOperand(1);
16762
16763 // Look for a general sub with unsigned saturation first.
16764 // x >= y ? x-y : 0 --> subus x, y
16765 // x > y ? x-y : 0 --> subus x, y
16766 if ((CC == ISD::SETUGE || CC == ISD::SETUGT) &&
16767 Other->getOpcode() == ISD::SUB && DAG.isEqualTo(OpRHS, CondRHS))
16768 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16769
16770 // If the RHS is a constant we have to reverse the const canonicalization.
16771 // x > C-1 ? x+-C : 0 --> subus x, C
16772 if (CC == ISD::SETUGT && Other->getOpcode() == ISD::ADD &&
16773 isSplatVector(CondRHS.getNode()) && isSplatVector(OpRHS.getNode())) {
16774 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016775 if (CondRHS.getConstantOperandVal(0) == -A-1)
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016776 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS,
Benjamin Kramer9fa92512013-02-04 15:19:25 +000016777 DAG.getConstant(-A, VT));
Benjamin Kramer388fc6a2012-12-15 16:47:44 +000016778 }
16779
16780 // Another special case: If C was a sign bit, the sub has been
16781 // canonicalized into a xor.
16782 // FIXME: Would it be better to use ComputeMaskedBits to determine whether
16783 // it's safe to decanonicalize the xor?
16784 // x s< 0 ? x^C : 0 --> subus x, C
16785 if (CC == ISD::SETLT && Other->getOpcode() == ISD::XOR &&
16786 ISD::isBuildVectorAllZeros(CondRHS.getNode()) &&
16787 isSplatVector(OpRHS.getNode())) {
16788 APInt A = cast<ConstantSDNode>(OpRHS.getOperand(0))->getAPIntValue();
16789 if (A.isSignBit())
16790 return DAG.getNode(X86ISD::SUBUS, DL, VT, OpLHS, OpRHS);
16791 }
16792 }
16793 }
16794
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016795 // Try to match a min/max vector operation.
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016796 if (N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC) {
Juergen Ributzka7cdc3702013-09-21 05:15:01 +000016797 std::pair<unsigned, bool> ret = matchIntegerMINMAX(Cond, VT, LHS, RHS, DAG, Subtarget);
16798 unsigned Opc = ret.first;
16799 bool NeedSplit = ret.second;
Juergen Ributzkafcfc2342013-09-21 04:55:22 +000016800
16801 if (Opc && NeedSplit) {
16802 unsigned NumElems = VT.getVectorNumElements();
16803 // Extract the LHS vectors
16804 SDValue LHS1 = Extract128BitVector(LHS, 0, DAG, DL);
16805 SDValue LHS2 = Extract128BitVector(LHS, NumElems/2, DAG, DL);
16806
16807 // Extract the RHS vectors
16808 SDValue RHS1 = Extract128BitVector(RHS, 0, DAG, DL);
16809 SDValue RHS2 = Extract128BitVector(RHS, NumElems/2, DAG, DL);
16810
16811 // Create min/max for each subvector
16812 LHS = DAG.getNode(Opc, DL, LHS1.getValueType(), LHS1, RHS1);
16813 RHS = DAG.getNode(Opc, DL, LHS2.getValueType(), LHS2, RHS2);
16814
16815 // Merge the result
16816 return DAG.getNode(ISD::CONCAT_VECTORS, DL, VT, LHS, RHS);
16817 } else if (Opc)
16818 return DAG.getNode(Opc, DL, VT, LHS, RHS);
16819 }
Benjamin Kramer2556c6b2012-12-21 17:46:58 +000016820
Michael Liaobf538412013-04-11 05:15:54 +000016821 // Simplify vector selection if the selector will be produced by CMPP*/PCMP*.
Juergen Ributzkad7174712013-09-05 23:02:56 +000016822 if (N->getOpcode() == ISD::VSELECT && Cond.getOpcode() == ISD::SETCC &&
16823 // Check if SETCC has already been promoted
16824 TLI.getSetCCResultType(*DAG.getContext(), VT) == Cond.getValueType()) {
Michael Liaobf538412013-04-11 05:15:54 +000016825
16826 assert(Cond.getValueType().isVector() &&
16827 "vector select expects a vector selector!");
16828
16829 EVT IntVT = Cond.getValueType();
16830 bool TValIsAllOnes = ISD::isBuildVectorAllOnes(LHS.getNode());
16831 bool FValIsAllZeros = ISD::isBuildVectorAllZeros(RHS.getNode());
16832
16833 if (!TValIsAllOnes && !FValIsAllZeros) {
16834 // Try invert the condition if true value is not all 1s and false value
16835 // is not all 0s.
16836 bool TValIsAllZeros = ISD::isBuildVectorAllZeros(LHS.getNode());
16837 bool FValIsAllOnes = ISD::isBuildVectorAllOnes(RHS.getNode());
16838
16839 if (TValIsAllZeros || FValIsAllOnes) {
16840 SDValue CC = Cond.getOperand(2);
16841 ISD::CondCode NewCC =
16842 ISD::getSetCCInverse(cast<CondCodeSDNode>(CC)->get(),
16843 Cond.getOperand(0).getValueType().isInteger());
16844 Cond = DAG.getSetCC(DL, IntVT, Cond.getOperand(0), Cond.getOperand(1), NewCC);
16845 std::swap(LHS, RHS);
16846 TValIsAllOnes = FValIsAllOnes;
16847 FValIsAllZeros = TValIsAllZeros;
16848 }
16849 }
16850
16851 if (TValIsAllOnes || FValIsAllZeros) {
16852 SDValue Ret;
16853
16854 if (TValIsAllOnes && FValIsAllZeros)
16855 Ret = Cond;
16856 else if (TValIsAllOnes)
16857 Ret = DAG.getNode(ISD::OR, DL, IntVT, Cond,
16858 DAG.getNode(ISD::BITCAST, DL, IntVT, RHS));
16859 else if (FValIsAllZeros)
16860 Ret = DAG.getNode(ISD::AND, DL, IntVT, Cond,
16861 DAG.getNode(ISD::BITCAST, DL, IntVT, LHS));
16862
16863 return DAG.getNode(ISD::BITCAST, DL, VT, Ret);
16864 }
16865 }
16866
Nadav Rotemcc616562012-01-15 19:27:55 +000016867 // If we know that this node is legal then we know that it is going to be
16868 // matched by one of the SSE/AVX BLEND instructions. These instructions only
16869 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
16870 // to simplify previous instructions.
Nadav Rotemcc616562012-01-15 19:27:55 +000016871 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
Nadav Rotembdcae382012-06-07 20:53:48 +000016872 !DCI.isBeforeLegalize() && TLI.isOperationLegal(ISD::VSELECT, VT)) {
Nadav Rotemcc616562012-01-15 19:27:55 +000016873 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
Nadav Rotembdcae382012-06-07 20:53:48 +000016874
16875 // Don't optimize vector selects that map to mask-registers.
16876 if (BitWidth == 1)
16877 return SDValue();
16878
Nadav Rotemcc616562012-01-15 19:27:55 +000016879 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
16880 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
16881
16882 APInt KnownZero, KnownOne;
16883 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
16884 DCI.isBeforeLegalizeOps());
16885 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
16886 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
16887 DCI.CommitTargetLoweringOpt(TLO);
16888 }
16889
Dan Gohman475871a2008-07-27 21:46:04 +000016890 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000016891}
16892
Michael Liao2a33cec2012-08-10 19:58:13 +000016893// Check whether a boolean test is testing a boolean value generated by
16894// X86ISD::SETCC. If so, return the operand of that SETCC and proper condition
16895// code.
16896//
16897// Simplify the following patterns:
16898// (Op (CMP (SETCC Cond EFLAGS) 1) EQ) or
16899// (Op (CMP (SETCC Cond EFLAGS) 0) NEQ)
16900// to (Op EFLAGS Cond)
16901//
16902// (Op (CMP (SETCC Cond EFLAGS) 0) EQ) or
16903// (Op (CMP (SETCC Cond EFLAGS) 1) NEQ)
16904// to (Op EFLAGS !Cond)
16905//
16906// where Op could be BRCOND or CMOV.
16907//
Michael Liaodbf8b5b2012-08-28 03:34:40 +000016908static SDValue checkBoolTestSetCCCombine(SDValue Cmp, X86::CondCode &CC) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016909 // Quit if not CMP and SUB with its value result used.
16910 if (Cmp.getOpcode() != X86ISD::CMP &&
16911 (Cmp.getOpcode() != X86ISD::SUB || Cmp.getNode()->hasAnyUseOfValue(0)))
16912 return SDValue();
16913
16914 // Quit if not used as a boolean value.
16915 if (CC != X86::COND_E && CC != X86::COND_NE)
16916 return SDValue();
16917
16918 // Check CMP operands. One of them should be 0 or 1 and the other should be
16919 // an SetCC or extended from it.
16920 SDValue Op1 = Cmp.getOperand(0);
16921 SDValue Op2 = Cmp.getOperand(1);
16922
16923 SDValue SetCC;
16924 const ConstantSDNode* C = 0;
16925 bool needOppositeCond = (CC == X86::COND_E);
Michael Liao959ddbb2013-04-11 04:43:09 +000016926 bool checkAgainstTrue = false; // Is it a comparison against 1?
Michael Liao2a33cec2012-08-10 19:58:13 +000016927
16928 if ((C = dyn_cast<ConstantSDNode>(Op1)))
16929 SetCC = Op2;
16930 else if ((C = dyn_cast<ConstantSDNode>(Op2)))
16931 SetCC = Op1;
16932 else // Quit if all operands are not constants.
16933 return SDValue();
16934
Michael Liao959ddbb2013-04-11 04:43:09 +000016935 if (C->getZExtValue() == 1) {
Michael Liao2a33cec2012-08-10 19:58:13 +000016936 needOppositeCond = !needOppositeCond;
Michael Liao959ddbb2013-04-11 04:43:09 +000016937 checkAgainstTrue = true;
16938 } else if (C->getZExtValue() != 0)
Michael Liao2a33cec2012-08-10 19:58:13 +000016939 // Quit if the constant is neither 0 or 1.
16940 return SDValue();
16941
Michael Liao959ddbb2013-04-11 04:43:09 +000016942 bool truncatedToBoolWithAnd = false;
16943 // Skip (zext $x), (trunc $x), or (and $x, 1) node.
16944 while (SetCC.getOpcode() == ISD::ZERO_EXTEND ||
16945 SetCC.getOpcode() == ISD::TRUNCATE ||
16946 SetCC.getOpcode() == ISD::AND) {
16947 if (SetCC.getOpcode() == ISD::AND) {
16948 int OpIdx = -1;
16949 ConstantSDNode *CS;
16950 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(0))) &&
16951 CS->getZExtValue() == 1)
16952 OpIdx = 1;
16953 if ((CS = dyn_cast<ConstantSDNode>(SetCC.getOperand(1))) &&
16954 CS->getZExtValue() == 1)
16955 OpIdx = 0;
16956 if (OpIdx == -1)
16957 break;
16958 SetCC = SetCC.getOperand(OpIdx);
16959 truncatedToBoolWithAnd = true;
16960 } else
16961 SetCC = SetCC.getOperand(0);
16962 }
Michael Liao2a33cec2012-08-10 19:58:13 +000016963
Michael Liao7fdc66b2012-09-10 16:36:16 +000016964 switch (SetCC.getOpcode()) {
Michael Liao959ddbb2013-04-11 04:43:09 +000016965 case X86ISD::SETCC_CARRY:
16966 // Since SETCC_CARRY gives output based on R = CF ? ~0 : 0, it's unsafe to
16967 // simplify it if the result of SETCC_CARRY is not canonicalized to 0 or 1,
16968 // i.e. it's a comparison against true but the result of SETCC_CARRY is not
16969 // truncated to i1 using 'and'.
16970 if (checkAgainstTrue && !truncatedToBoolWithAnd)
16971 break;
16972 assert(X86::CondCode(SetCC.getConstantOperandVal(0)) == X86::COND_B &&
16973 "Invalid use of SETCC_CARRY!");
16974 // FALL THROUGH
Michael Liao7fdc66b2012-09-10 16:36:16 +000016975 case X86ISD::SETCC:
16976 // Set the condition code or opposite one if necessary.
16977 CC = X86::CondCode(SetCC.getConstantOperandVal(0));
16978 if (needOppositeCond)
16979 CC = X86::GetOppositeBranchCondition(CC);
16980 return SetCC.getOperand(1);
16981 case X86ISD::CMOV: {
16982 // Check whether false/true value has canonical one, i.e. 0 or 1.
16983 ConstantSDNode *FVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(0));
16984 ConstantSDNode *TVal = dyn_cast<ConstantSDNode>(SetCC.getOperand(1));
16985 // Quit if true value is not a constant.
16986 if (!TVal)
16987 return SDValue();
16988 // Quit if false value is not a constant.
16989 if (!FVal) {
Michael Liao7fdc66b2012-09-10 16:36:16 +000016990 SDValue Op = SetCC.getOperand(0);
Michael Liao258d9b72013-03-28 23:38:52 +000016991 // Skip 'zext' or 'trunc' node.
16992 if (Op.getOpcode() == ISD::ZERO_EXTEND ||
16993 Op.getOpcode() == ISD::TRUNCATE)
16994 Op = Op.getOperand(0);
Michael Liaoc26392a2013-03-28 23:41:26 +000016995 // A special case for rdrand/rdseed, where 0 is set if false cond is
16996 // found.
16997 if ((Op.getOpcode() != X86ISD::RDRAND &&
16998 Op.getOpcode() != X86ISD::RDSEED) || Op.getResNo() != 0)
Michael Liao7fdc66b2012-09-10 16:36:16 +000016999 return SDValue();
17000 }
17001 // Quit if false value is not the constant 0 or 1.
17002 bool FValIsFalse = true;
17003 if (FVal && FVal->getZExtValue() != 0) {
17004 if (FVal->getZExtValue() != 1)
17005 return SDValue();
17006 // If FVal is 1, opposite cond is needed.
17007 needOppositeCond = !needOppositeCond;
17008 FValIsFalse = false;
17009 }
17010 // Quit if TVal is not the constant opposite of FVal.
17011 if (FValIsFalse && TVal->getZExtValue() != 1)
17012 return SDValue();
17013 if (!FValIsFalse && TVal->getZExtValue() != 0)
17014 return SDValue();
17015 CC = X86::CondCode(SetCC.getConstantOperandVal(2));
17016 if (needOppositeCond)
17017 CC = X86::GetOppositeBranchCondition(CC);
17018 return SetCC.getOperand(3);
17019 }
17020 }
Michael Liao2a33cec2012-08-10 19:58:13 +000017021
Michael Liao7fdc66b2012-09-10 16:36:16 +000017022 return SDValue();
Michael Liao2a33cec2012-08-10 19:58:13 +000017023}
17024
Chris Lattnerd1980a52009-03-12 06:52:53 +000017025/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
17026static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017027 TargetLowering::DAGCombinerInfo &DCI,
17028 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017029 SDLoc DL(N);
Eric Christopherfd179292009-08-27 18:07:15 +000017030
Chris Lattnerd1980a52009-03-12 06:52:53 +000017031 // If the flag operand isn't dead, don't touch this CMOV.
17032 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
17033 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000017034
Evan Chengb5a55d92011-05-24 01:48:22 +000017035 SDValue FalseOp = N->getOperand(0);
17036 SDValue TrueOp = N->getOperand(1);
17037 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
17038 SDValue Cond = N->getOperand(3);
Michael Liao2a33cec2012-08-10 19:58:13 +000017039
Evan Chengb5a55d92011-05-24 01:48:22 +000017040 if (CC == X86::COND_E || CC == X86::COND_NE) {
17041 switch (Cond.getOpcode()) {
17042 default: break;
17043 case X86ISD::BSR:
17044 case X86ISD::BSF:
17045 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
17046 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
17047 return (CC == X86::COND_E) ? FalseOp : TrueOp;
17048 }
17049 }
17050
Michael Liao2a33cec2012-08-10 19:58:13 +000017051 SDValue Flags;
17052
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017053 Flags = checkBoolTestSetCCCombine(Cond, CC);
Michael Liao9eac20a2012-08-11 23:47:06 +000017054 if (Flags.getNode() &&
17055 // Extra check as FCMOV only supports a subset of X86 cond.
Michael Liao7859f432012-09-06 07:11:22 +000017056 (FalseOp.getValueType() != MVT::f80 || hasFPCMov(CC))) {
Michael Liaodbf8b5b2012-08-28 03:34:40 +000017057 SDValue Ops[] = { FalseOp, TrueOp,
17058 DAG.getConstant(CC, MVT::i8), Flags };
17059 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList(),
17060 Ops, array_lengthof(Ops));
17061 }
17062
Chris Lattnerd1980a52009-03-12 06:52:53 +000017063 // If this is a select between two integer constants, try to do some
17064 // optimizations. Note that the operands are ordered the opposite of SELECT
17065 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000017066 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
17067 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000017068 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
17069 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000017070 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
17071 CC = X86::GetOppositeBranchCondition(CC);
17072 std::swap(TrueC, FalseC);
NAKAMURA Takumie2687452012-10-16 06:28:34 +000017073 std::swap(TrueOp, FalseOp);
Chris Lattnerd1980a52009-03-12 06:52:53 +000017074 }
Eric Christopherfd179292009-08-27 18:07:15 +000017075
Chris Lattnerd1980a52009-03-12 06:52:53 +000017076 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000017077 // This is efficient for any integer data type (including i8/i16) and
17078 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000017079 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017080 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
17081 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000017082
Chris Lattnerd1980a52009-03-12 06:52:53 +000017083 // Zero extend the condition if needed.
17084 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000017085
Chris Lattnerd1980a52009-03-12 06:52:53 +000017086 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
17087 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000017088 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000017089 if (N->getNumValues() == 2) // Dead flag value?
17090 return DCI.CombineTo(N, Cond, SDValue());
17091 return Cond;
17092 }
Eric Christopherfd179292009-08-27 18:07:15 +000017093
Chris Lattnercee56e72009-03-13 05:53:31 +000017094 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
17095 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000017096 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000017097 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
17098 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000017099
Chris Lattner97a29a52009-03-13 05:22:11 +000017100 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000017101 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
17102 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000017103 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
17104 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000017105
Chris Lattner97a29a52009-03-13 05:22:11 +000017106 if (N->getNumValues() == 2) // Dead flag value?
17107 return DCI.CombineTo(N, Cond, SDValue());
17108 return Cond;
17109 }
Eric Christopherfd179292009-08-27 18:07:15 +000017110
Chris Lattnercee56e72009-03-13 05:53:31 +000017111 // Optimize cases that will turn into an LEA instruction. This requires
17112 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000017113 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000017114 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000017115 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000017116
Chris Lattnercee56e72009-03-13 05:53:31 +000017117 bool isFastMultiplier = false;
17118 if (Diff < 10) {
17119 switch ((unsigned char)Diff) {
17120 default: break;
17121 case 1: // result = add base, cond
17122 case 2: // result = lea base( , cond*2)
17123 case 3: // result = lea base(cond, cond*2)
17124 case 4: // result = lea base( , cond*4)
17125 case 5: // result = lea base(cond, cond*4)
17126 case 8: // result = lea base( , cond*8)
17127 case 9: // result = lea base(cond, cond*8)
17128 isFastMultiplier = true;
17129 break;
17130 }
17131 }
Eric Christopherfd179292009-08-27 18:07:15 +000017132
Chris Lattnercee56e72009-03-13 05:53:31 +000017133 if (isFastMultiplier) {
17134 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000017135 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
17136 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000017137 // Zero extend the condition if needed.
17138 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
17139 Cond);
17140 // Scale the condition by the difference.
17141 if (Diff != 1)
17142 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
17143 DAG.getConstant(Diff, Cond.getValueType()));
17144
17145 // Add the base if non-zero.
17146 if (FalseC->getAPIntValue() != 0)
17147 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
17148 SDValue(FalseC, 0));
17149 if (N->getNumValues() == 2) // Dead flag value?
17150 return DCI.CombineTo(N, Cond, SDValue());
17151 return Cond;
17152 }
Eric Christopherfd179292009-08-27 18:07:15 +000017153 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000017154 }
17155 }
NAKAMURA Takumie2687452012-10-16 06:28:34 +000017156
17157 // Handle these cases:
17158 // (select (x != c), e, c) -> select (x != c), e, x),
17159 // (select (x == c), c, e) -> select (x == c), x, e)
17160 // where the c is an integer constant, and the "select" is the combination
17161 // of CMOV and CMP.
17162 //
17163 // The rationale for this change is that the conditional-move from a constant
17164 // needs two instructions, however, conditional-move from a register needs
17165 // only one instruction.
17166 //
17167 // CAVEAT: By replacing a constant with a symbolic value, it may obscure
17168 // some instruction-combining opportunities. This opt needs to be
17169 // postponed as late as possible.
17170 //
17171 if (!DCI.isBeforeLegalize() && !DCI.isBeforeLegalizeOps()) {
17172 // the DCI.xxxx conditions are provided to postpone the optimization as
17173 // late as possible.
17174
17175 ConstantSDNode *CmpAgainst = 0;
17176 if ((Cond.getOpcode() == X86ISD::CMP || Cond.getOpcode() == X86ISD::SUB) &&
17177 (CmpAgainst = dyn_cast<ConstantSDNode>(Cond.getOperand(1))) &&
Jakub Staszak30fcfc32013-02-16 13:34:26 +000017178 !isa<ConstantSDNode>(Cond.getOperand(0))) {
NAKAMURA Takumie2687452012-10-16 06:28:34 +000017179
17180 if (CC == X86::COND_NE &&
17181 CmpAgainst == dyn_cast<ConstantSDNode>(FalseOp)) {
17182 CC = X86::GetOppositeBranchCondition(CC);
17183 std::swap(TrueOp, FalseOp);
17184 }
17185
17186 if (CC == X86::COND_E &&
17187 CmpAgainst == dyn_cast<ConstantSDNode>(TrueOp)) {
17188 SDValue Ops[] = { FalseOp, Cond.getOperand(0),
17189 DAG.getConstant(CC, MVT::i8), Cond };
17190 return DAG.getNode(X86ISD::CMOV, DL, N->getVTList (), Ops,
17191 array_lengthof(Ops));
17192 }
17193 }
17194 }
17195
Chris Lattnerd1980a52009-03-12 06:52:53 +000017196 return SDValue();
17197}
17198
Evan Cheng0b0cd912009-03-28 05:57:29 +000017199/// PerformMulCombine - Optimize a single multiply with constant into two
17200/// in order to implement it with two cheaper instructions, e.g.
17201/// LEA + SHL, LEA + LEA.
17202static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
17203 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000017204 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
17205 return SDValue();
17206
Owen Andersone50ed302009-08-10 22:56:29 +000017207 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000017208 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000017209 return SDValue();
17210
17211 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
17212 if (!C)
17213 return SDValue();
17214 uint64_t MulAmt = C->getZExtValue();
17215 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
17216 return SDValue();
17217
17218 uint64_t MulAmt1 = 0;
17219 uint64_t MulAmt2 = 0;
17220 if ((MulAmt % 9) == 0) {
17221 MulAmt1 = 9;
17222 MulAmt2 = MulAmt / 9;
17223 } else if ((MulAmt % 5) == 0) {
17224 MulAmt1 = 5;
17225 MulAmt2 = MulAmt / 5;
17226 } else if ((MulAmt % 3) == 0) {
17227 MulAmt1 = 3;
17228 MulAmt2 = MulAmt / 3;
17229 }
17230 if (MulAmt2 &&
17231 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
Andrew Trickac6d9be2013-05-25 02:42:55 +000017232 SDLoc DL(N);
Evan Cheng0b0cd912009-03-28 05:57:29 +000017233
17234 if (isPowerOf2_64(MulAmt2) &&
17235 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
17236 // If second multiplifer is pow2, issue it first. We want the multiply by
17237 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
17238 // is an add.
17239 std::swap(MulAmt1, MulAmt2);
17240
17241 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000017242 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000017243 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000017244 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000017245 else
Evan Cheng73f24c92009-03-30 21:36:47 +000017246 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000017247 DAG.getConstant(MulAmt1, VT));
17248
Eric Christopherfd179292009-08-27 18:07:15 +000017249 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000017250 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000017251 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000017252 else
Evan Cheng73f24c92009-03-30 21:36:47 +000017253 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000017254 DAG.getConstant(MulAmt2, VT));
17255
17256 // Do not add new nodes to DAG combiner worklist.
17257 DCI.CombineTo(N, NewMul, false);
17258 }
17259 return SDValue();
17260}
17261
Evan Chengad9c0a32009-12-15 00:53:42 +000017262static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
17263 SDValue N0 = N->getOperand(0);
17264 SDValue N1 = N->getOperand(1);
17265 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
17266 EVT VT = N0.getValueType();
17267
17268 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
17269 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017270 if (VT.isInteger() && !VT.isVector() &&
17271 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000017272 N0.getOperand(1).getOpcode() == ISD::Constant) {
17273 SDValue N00 = N0.getOperand(0);
17274 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
17275 ((N00.getOpcode() == ISD::ANY_EXTEND ||
17276 N00.getOpcode() == ISD::ZERO_EXTEND) &&
17277 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
17278 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
17279 APInt ShAmt = N1C->getAPIntValue();
17280 Mask = Mask.shl(ShAmt);
17281 if (Mask != 0)
Andrew Trickac6d9be2013-05-25 02:42:55 +000017282 return DAG.getNode(ISD::AND, SDLoc(N), VT,
Evan Chengad9c0a32009-12-15 00:53:42 +000017283 N00, DAG.getConstant(Mask, VT));
17284 }
17285 }
17286
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017287 // Hardware support for vector shifts is sparse which makes us scalarize the
17288 // vector operations in many cases. Also, on sandybridge ADD is faster than
17289 // shl.
17290 // (shl V, 1) -> add V,V
17291 if (isSplatVector(N1.getNode())) {
17292 assert(N0.getValueType().isVector() && "Invalid vector shift type");
17293 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
17294 // We shift all of the values by one. In many cases we do not have
17295 // hardware support for this operation. This is better expressed as an ADD
17296 // of two values.
17297 if (N1C && (1 == N1C->getZExtValue())) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000017298 return DAG.getNode(ISD::ADD, SDLoc(N), VT, N0, N0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017299 }
17300 }
17301
Evan Chengad9c0a32009-12-15 00:53:42 +000017302 return SDValue();
17303}
Evan Cheng0b0cd912009-03-28 05:57:29 +000017304
Stephen Linfff96732013-07-12 15:31:36 +000017305/// \brief Returns a vector of 0s if the node in input is a vector logical
17306/// shift by a constant amount which is known to be bigger than or equal
17307/// to the vector element size in bits.
17308static SDValue performShiftToAllZeros(SDNode *N, SelectionDAG &DAG,
17309 const X86Subtarget *Subtarget) {
17310 EVT VT = N->getValueType(0);
17311
17312 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
17313 (!Subtarget->hasInt256() ||
17314 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
17315 return SDValue();
17316
17317 SDValue Amt = N->getOperand(1);
17318 SDLoc DL(N);
17319 if (isSplatVector(Amt.getNode())) {
17320 SDValue SclrAmt = Amt->getOperand(0);
17321 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
17322 APInt ShiftAmt = C->getAPIntValue();
17323 unsigned MaxAmount = VT.getVectorElementType().getSizeInBits();
17324
17325 // SSE2/AVX2 logical shifts always return a vector of 0s
17326 // if the shift amount is bigger than or equal to
17327 // the element size. The constant shift amount will be
17328 // encoded as a 8-bit immediate.
17329 if (ShiftAmt.trunc(8).uge(MaxAmount))
17330 return getZeroVector(VT, Subtarget, DAG, DL);
17331 }
17332 }
17333
17334 return SDValue();
17335}
17336
Nadav Rotem0fb65232013-05-04 23:24:56 +000017337/// PerformShiftCombine - Combine shifts.
Nate Begeman740ab032009-01-26 00:52:55 +000017338static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000017339 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000017340 const X86Subtarget *Subtarget) {
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000017341 if (N->getOpcode() == ISD::SHL) {
17342 SDValue V = PerformSHLCombine(N, DAG);
17343 if (V.getNode()) return V;
17344 }
Evan Chengad9c0a32009-12-15 00:53:42 +000017345
Stephen Linfff96732013-07-12 15:31:36 +000017346 if (N->getOpcode() != ISD::SRA) {
17347 // Try to fold this logical shift into a zero vector.
17348 SDValue V = performShiftToAllZeros(N, DAG, Subtarget);
17349 if (V.getNode()) return V;
17350 }
17351
Michael Liao42317cc2013-03-20 02:33:21 +000017352 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000017353}
17354
Stuart Hastings865f0932011-06-03 23:53:54 +000017355// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
17356// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
17357// and friends. Likewise for OR -> CMPNEQSS.
17358static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
17359 TargetLowering::DAGCombinerInfo &DCI,
17360 const X86Subtarget *Subtarget) {
17361 unsigned opcode;
17362
17363 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
17364 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000017365 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000017366 SDValue N0 = N->getOperand(0);
17367 SDValue N1 = N->getOperand(1);
17368 SDValue CMP0 = N0->getOperand(1);
17369 SDValue CMP1 = N1->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017370 SDLoc DL(N);
Stuart Hastings865f0932011-06-03 23:53:54 +000017371
17372 // The SETCCs should both refer to the same CMP.
17373 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
17374 return SDValue();
17375
17376 SDValue CMP00 = CMP0->getOperand(0);
17377 SDValue CMP01 = CMP0->getOperand(1);
17378 EVT VT = CMP00.getValueType();
17379
17380 if (VT == MVT::f32 || VT == MVT::f64) {
17381 bool ExpectingFlags = false;
17382 // Check for any users that want flags:
Jakub Staszak30fcfc32013-02-16 13:34:26 +000017383 for (SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
Stuart Hastings865f0932011-06-03 23:53:54 +000017384 !ExpectingFlags && UI != UE; ++UI)
17385 switch (UI->getOpcode()) {
17386 default:
17387 case ISD::BR_CC:
17388 case ISD::BRCOND:
17389 case ISD::SELECT:
17390 ExpectingFlags = true;
17391 break;
17392 case ISD::CopyToReg:
17393 case ISD::SIGN_EXTEND:
17394 case ISD::ZERO_EXTEND:
17395 case ISD::ANY_EXTEND:
17396 break;
17397 }
17398
17399 if (!ExpectingFlags) {
17400 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
17401 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
17402
17403 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
17404 X86::CondCode tmp = cc0;
17405 cc0 = cc1;
17406 cc1 = tmp;
17407 }
17408
17409 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
17410 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
17411 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
17412 X86ISD::NodeType NTOperator = is64BitFP ?
17413 X86ISD::FSETCCsd : X86ISD::FSETCCss;
17414 // FIXME: need symbolic constants for these magic numbers.
17415 // See X86ATTInstPrinter.cpp:printSSECC().
17416 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
17417 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
17418 DAG.getConstant(x86cc, MVT::i8));
17419 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
17420 OnesOrZeroesF);
17421 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
17422 DAG.getConstant(1, MVT::i32));
17423 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
17424 return OneBitOfTruth;
17425 }
17426 }
17427 }
17428 }
17429 return SDValue();
17430}
17431
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017432/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
17433/// so it can be folded inside ANDNP.
17434static bool CanFoldXORWithAllOnes(const SDNode *N) {
17435 EVT VT = N->getValueType(0);
17436
17437 // Match direct AllOnes for 128 and 256-bit vectors
17438 if (ISD::isBuildVectorAllOnes(N))
17439 return true;
17440
17441 // Look through a bit convert.
17442 if (N->getOpcode() == ISD::BITCAST)
17443 N = N->getOperand(0).getNode();
17444
17445 // Sometimes the operand may come from a insert_subvector building a 256-bit
17446 // allones vector
Craig Topper7a9a28b2012-08-12 02:23:29 +000017447 if (VT.is256BitVector() &&
Bill Wendling456a9252011-08-04 00:32:58 +000017448 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
17449 SDValue V1 = N->getOperand(0);
17450 SDValue V2 = N->getOperand(1);
17451
17452 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
17453 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
17454 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
17455 ISD::isBuildVectorAllOnes(V2.getNode()))
17456 return true;
17457 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017458
17459 return false;
17460}
17461
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017462// On AVX/AVX2 the type v8i1 is legalized to v8i16, which is an XMM sized
17463// register. In most cases we actually compare or select YMM-sized registers
17464// and mixing the two types creates horrible code. This method optimizes
17465// some of the transition sequences.
17466static SDValue WidenMaskArithmetic(SDNode *N, SelectionDAG &DAG,
17467 TargetLowering::DAGCombinerInfo &DCI,
17468 const X86Subtarget *Subtarget) {
17469 EVT VT = N->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000017470 if (!VT.is256BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017471 return SDValue();
17472
17473 assert((N->getOpcode() == ISD::ANY_EXTEND ||
17474 N->getOpcode() == ISD::ZERO_EXTEND ||
17475 N->getOpcode() == ISD::SIGN_EXTEND) && "Invalid Node");
17476
17477 SDValue Narrow = N->getOperand(0);
17478 EVT NarrowVT = Narrow->getValueType(0);
Craig Topper5a529e42013-01-18 06:44:29 +000017479 if (!NarrowVT.is128BitVector())
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017480 return SDValue();
17481
17482 if (Narrow->getOpcode() != ISD::XOR &&
17483 Narrow->getOpcode() != ISD::AND &&
17484 Narrow->getOpcode() != ISD::OR)
17485 return SDValue();
17486
17487 SDValue N0 = Narrow->getOperand(0);
17488 SDValue N1 = Narrow->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017489 SDLoc DL(Narrow);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017490
17491 // The Left side has to be a trunc.
17492 if (N0.getOpcode() != ISD::TRUNCATE)
17493 return SDValue();
17494
17495 // The type of the truncated inputs.
17496 EVT WideVT = N0->getOperand(0)->getValueType(0);
17497 if (WideVT != VT)
17498 return SDValue();
17499
17500 // The right side has to be a 'trunc' or a constant vector.
17501 bool RHSTrunc = N1.getOpcode() == ISD::TRUNCATE;
17502 bool RHSConst = (isSplatVector(N1.getNode()) &&
17503 isa<ConstantSDNode>(N1->getOperand(0)));
17504 if (!RHSTrunc && !RHSConst)
17505 return SDValue();
17506
17507 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
17508
17509 if (!TLI.isOperationLegalOrPromote(Narrow->getOpcode(), WideVT))
17510 return SDValue();
17511
17512 // Set N0 and N1 to hold the inputs to the new wide operation.
17513 N0 = N0->getOperand(0);
17514 if (RHSConst) {
17515 N1 = DAG.getNode(ISD::ZERO_EXTEND, DL, WideVT.getScalarType(),
17516 N1->getOperand(0));
17517 SmallVector<SDValue, 8> C(WideVT.getVectorNumElements(), N1);
17518 N1 = DAG.getNode(ISD::BUILD_VECTOR, DL, WideVT, &C[0], C.size());
17519 } else if (RHSTrunc) {
17520 N1 = N1->getOperand(0);
17521 }
17522
17523 // Generate the wide operation.
Nadav Roteme3b24892013-01-02 17:41:03 +000017524 SDValue Op = DAG.getNode(Narrow->getOpcode(), DL, WideVT, N0, N1);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017525 unsigned Opcode = N->getOpcode();
17526 switch (Opcode) {
17527 case ISD::ANY_EXTEND:
17528 return Op;
17529 case ISD::ZERO_EXTEND: {
17530 unsigned InBits = NarrowVT.getScalarType().getSizeInBits();
17531 APInt Mask = APInt::getAllOnesValue(InBits);
17532 Mask = Mask.zext(VT.getScalarType().getSizeInBits());
17533 return DAG.getNode(ISD::AND, DL, VT,
17534 Op, DAG.getConstant(Mask, VT));
17535 }
17536 case ISD::SIGN_EXTEND:
17537 return DAG.getNode(ISD::SIGN_EXTEND_INREG, DL, VT,
17538 Op, DAG.getValueType(NarrowVT));
17539 default:
17540 llvm_unreachable("Unexpected opcode");
17541 }
17542}
17543
Nate Begemanb65c1752010-12-17 22:55:37 +000017544static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
17545 TargetLowering::DAGCombinerInfo &DCI,
17546 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017547 EVT VT = N->getValueType(0);
Nate Begemanb65c1752010-12-17 22:55:37 +000017548 if (DCI.isBeforeLegalizeOps())
17549 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017550
Stuart Hastings865f0932011-06-03 23:53:54 +000017551 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17552 if (R.getNode())
17553 return R;
17554
Craig Topperb6ac30a2013-08-30 06:52:21 +000017555 // Create BLSI, BLSR, and BZHI instructions
Craig Topperb4c94572011-10-21 06:55:01 +000017556 // BLSI is X & (-X)
17557 // BLSR is X & (X-1)
Craig Topperb6ac30a2013-08-30 06:52:21 +000017558 // BZHI is X & ((1 << Y) - 1)
Craig Topper69c474f2013-09-02 07:53:17 +000017559 // BEXTR is ((X >> imm) & (2**size-1))
Craig Topperb6ac30a2013-08-30 06:52:21 +000017560 if (VT == MVT::i32 || VT == MVT::i64) {
Craig Topper54a11172011-10-14 07:06:56 +000017561 SDValue N0 = N->getOperand(0);
17562 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017563 SDLoc DL(N);
Craig Topper54a11172011-10-14 07:06:56 +000017564
Craig Topperb6ac30a2013-08-30 06:52:21 +000017565 if (Subtarget->hasBMI()) {
17566 // Check LHS for neg
17567 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
17568 isZero(N0.getOperand(0)))
17569 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
Craig Topperb4c94572011-10-21 06:55:01 +000017570
Craig Topperb6ac30a2013-08-30 06:52:21 +000017571 // Check RHS for neg
17572 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
17573 isZero(N1.getOperand(0)))
17574 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
Craig Topperb4c94572011-10-21 06:55:01 +000017575
Craig Topperb6ac30a2013-08-30 06:52:21 +000017576 // Check LHS for X-1
17577 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17578 isAllOnes(N0.getOperand(1)))
17579 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
Craig Topperb4c94572011-10-21 06:55:01 +000017580
Craig Topperb6ac30a2013-08-30 06:52:21 +000017581 // Check RHS for X-1
17582 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17583 isAllOnes(N1.getOperand(1)))
17584 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
17585 }
17586
17587 if (Subtarget->hasBMI2()) {
17588 // Check for (and (add (shl 1, Y), -1), X)
17589 if (N0.getOpcode() == ISD::ADD && isAllOnes(N0.getOperand(1))) {
17590 SDValue N00 = N0.getOperand(0);
17591 if (N00.getOpcode() == ISD::SHL) {
17592 SDValue N001 = N00.getOperand(1);
17593 assert(N001.getValueType() == MVT::i8 && "unexpected type");
17594 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N00.getOperand(0));
17595 if (C && C->getZExtValue() == 1)
Craig Toppera9080652013-08-30 07:16:16 +000017596 return DAG.getNode(X86ISD::BZHI, DL, VT, N1, N001);
Craig Topperb6ac30a2013-08-30 06:52:21 +000017597 }
17598 }
17599
17600 // Check for (and X, (add (shl 1, Y), -1))
17601 if (N1.getOpcode() == ISD::ADD && isAllOnes(N1.getOperand(1))) {
17602 SDValue N10 = N1.getOperand(0);
17603 if (N10.getOpcode() == ISD::SHL) {
17604 SDValue N101 = N10.getOperand(1);
17605 assert(N101.getValueType() == MVT::i8 && "unexpected type");
17606 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N10.getOperand(0));
17607 if (C && C->getZExtValue() == 1)
Craig Toppera9080652013-08-30 07:16:16 +000017608 return DAG.getNode(X86ISD::BZHI, DL, VT, N0, N101);
Craig Topperb6ac30a2013-08-30 06:52:21 +000017609 }
17610 }
17611 }
Craig Topperb4c94572011-10-21 06:55:01 +000017612
Craig Topperfafe4bb2013-10-03 04:16:45 +000017613 // Check for BEXTR.
17614 if ((Subtarget->hasBMI() || Subtarget->hasTBM()) &&
17615 (N0.getOpcode() == ISD::SRA || N0.getOpcode() == ISD::SRL)) {
17616 ConstantSDNode *MaskNode = dyn_cast<ConstantSDNode>(N1);
17617 ConstantSDNode *ShiftNode = dyn_cast<ConstantSDNode>(N0.getOperand(1));
17618 if (MaskNode && ShiftNode) {
17619 uint64_t Mask = MaskNode->getZExtValue();
17620 uint64_t Shift = ShiftNode->getZExtValue();
17621 if (isMask_64(Mask)) {
17622 uint64_t MaskSize = CountPopulation_64(Mask);
17623 if (Shift + MaskSize <= VT.getSizeInBits())
17624 return DAG.getNode(X86ISD::BEXTR, DL, VT, N0.getOperand(0),
17625 DAG.getConstant(Shift | (MaskSize << 8), VT));
17626 }
17627 }
17628 } // BEXTR
17629
Craig Topper54a11172011-10-14 07:06:56 +000017630 return SDValue();
17631 }
17632
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017633 // Want to form ANDNP nodes:
17634 // 1) In the hopes of then easily combining them with OR and AND nodes
17635 // to form PBLEND/PSIGN.
17636 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000017637 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000017638 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017639
Nate Begemanb65c1752010-12-17 22:55:37 +000017640 SDValue N0 = N->getOperand(0);
17641 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017642 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017643
Nate Begemanb65c1752010-12-17 22:55:37 +000017644 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017645 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017646 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
17647 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017648 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000017649
17650 // Check RHS for vnot
17651 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000017652 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
17653 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000017654 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017655
Nate Begemanb65c1752010-12-17 22:55:37 +000017656 return SDValue();
17657}
17658
Evan Cheng760d1942010-01-04 21:22:48 +000017659static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000017660 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000017661 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017662 EVT VT = N->getValueType(0);
Evan Cheng39cfeec2010-04-28 02:25:18 +000017663 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000017664 return SDValue();
17665
Stuart Hastings865f0932011-06-03 23:53:54 +000017666 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
17667 if (R.getNode())
17668 return R;
17669
Evan Cheng760d1942010-01-04 21:22:48 +000017670 SDValue N0 = N->getOperand(0);
17671 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017672
Nate Begemanb65c1752010-12-17 22:55:37 +000017673 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000017674 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000017675 if (!Subtarget->hasSSSE3() ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000017676 (VT == MVT::v4i64 && !Subtarget->hasInt256()))
Craig Topper1666cb62011-11-19 07:07:26 +000017677 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017678
Craig Topper1666cb62011-11-19 07:07:26 +000017679 // Canonicalize pandn to RHS
17680 if (N0.getOpcode() == X86ISD::ANDNP)
17681 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000017682 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000017683 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
17684 SDValue Mask = N1.getOperand(0);
17685 SDValue X = N1.getOperand(1);
17686 SDValue Y;
17687 if (N0.getOperand(0) == Mask)
17688 Y = N0.getOperand(1);
17689 if (N0.getOperand(1) == Mask)
17690 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017691
Craig Topper1666cb62011-11-19 07:07:26 +000017692 // Check to see if the mask appeared in both the AND and ANDNP and
17693 if (!Y.getNode())
17694 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017695
Craig Topper1666cb62011-11-19 07:07:26 +000017696 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000017697 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000017698 if (Mask.getOpcode() == ISD::BITCAST)
17699 Mask = Mask.getOperand(0);
17700 if (X.getOpcode() == ISD::BITCAST)
17701 X = X.getOperand(0);
17702 if (Y.getOpcode() == ISD::BITCAST)
17703 Y = Y.getOperand(0);
17704
Craig Topper1666cb62011-11-19 07:07:26 +000017705 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017706
Craig Toppered2e13d2012-01-22 19:15:14 +000017707 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000017708 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
17709 // there is no psrai.b
Craig Topper1666cb62011-11-19 07:07:26 +000017710 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
Michael Liao42317cc2013-03-20 02:33:21 +000017711 unsigned SraAmt = ~0;
17712 if (Mask.getOpcode() == ISD::SRA) {
17713 SDValue Amt = Mask.getOperand(1);
17714 if (isSplatVector(Amt.getNode())) {
17715 SDValue SclrAmt = Amt->getOperand(0);
17716 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt))
17717 SraAmt = C->getZExtValue();
17718 }
17719 } else if (Mask.getOpcode() == X86ISD::VSRAI) {
17720 SDValue SraC = Mask.getOperand(1);
17721 SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
17722 }
Craig Topper1666cb62011-11-19 07:07:26 +000017723 if ((SraAmt + 1) != EltBits)
17724 return SDValue();
17725
Andrew Trickac6d9be2013-05-25 02:42:55 +000017726 SDLoc DL(N);
Craig Topper1666cb62011-11-19 07:07:26 +000017727
17728 // Now we know we at least have a plendvb with the mask val. See if
17729 // we can form a psignb/w/d.
17730 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000017731 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
17732 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000017733 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
17734 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
17735 "Unsupported VT for PSIGN");
Nadav Rotemf8db4472013-02-24 07:09:35 +000017736 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000017737 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000017738 }
17739 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000017740 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000017741 return SDValue();
17742
17743 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
17744
17745 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
17746 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
17747 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000017748 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000017749 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000017750 }
17751 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017752
Craig Topper1666cb62011-11-19 07:07:26 +000017753 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
17754 return SDValue();
17755
Nate Begemanb65c1752010-12-17 22:55:37 +000017756 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000017757 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
17758 std::swap(N0, N1);
17759 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
17760 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000017761 if (!N0.hasOneUse() || !N1.hasOneUse())
17762 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000017763
17764 SDValue ShAmt0 = N0.getOperand(1);
17765 if (ShAmt0.getValueType() != MVT::i8)
17766 return SDValue();
17767 SDValue ShAmt1 = N1.getOperand(1);
17768 if (ShAmt1.getValueType() != MVT::i8)
17769 return SDValue();
17770 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
17771 ShAmt0 = ShAmt0.getOperand(0);
17772 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
17773 ShAmt1 = ShAmt1.getOperand(0);
17774
Andrew Trickac6d9be2013-05-25 02:42:55 +000017775 SDLoc DL(N);
Evan Cheng760d1942010-01-04 21:22:48 +000017776 unsigned Opc = X86ISD::SHLD;
17777 SDValue Op0 = N0.getOperand(0);
17778 SDValue Op1 = N1.getOperand(0);
17779 if (ShAmt0.getOpcode() == ISD::SUB) {
17780 Opc = X86ISD::SHRD;
17781 std::swap(Op0, Op1);
17782 std::swap(ShAmt0, ShAmt1);
17783 }
17784
Evan Cheng8b1190a2010-04-28 01:18:01 +000017785 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000017786 if (ShAmt1.getOpcode() == ISD::SUB) {
17787 SDValue Sum = ShAmt1.getOperand(0);
17788 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000017789 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
17790 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
17791 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
17792 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000017793 return DAG.getNode(Opc, DL, VT,
17794 Op0, Op1,
17795 DAG.getNode(ISD::TRUNCATE, DL,
17796 MVT::i8, ShAmt0));
17797 }
17798 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
17799 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
17800 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000017801 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000017802 return DAG.getNode(Opc, DL, VT,
17803 N0.getOperand(0), N1.getOperand(0),
17804 DAG.getNode(ISD::TRUNCATE, DL,
17805 MVT::i8, ShAmt0));
17806 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000017807
Evan Cheng760d1942010-01-04 21:22:48 +000017808 return SDValue();
17809}
17810
Manman Ren92363622012-06-07 22:39:10 +000017811// Generate NEG and CMOV for integer abs.
17812static SDValue performIntegerAbsCombine(SDNode *N, SelectionDAG &DAG) {
17813 EVT VT = N->getValueType(0);
17814
17815 // Since X86 does not have CMOV for 8-bit integer, we don't convert
17816 // 8-bit integer abs to NEG and CMOV.
17817 if (VT.isInteger() && VT.getSizeInBits() == 8)
17818 return SDValue();
17819
17820 SDValue N0 = N->getOperand(0);
17821 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017822 SDLoc DL(N);
Manman Ren92363622012-06-07 22:39:10 +000017823
17824 // Check pattern of XOR(ADD(X,Y), Y) where Y is SRA(X, size(X)-1)
17825 // and change it to SUB and CMOV.
17826 if (VT.isInteger() && N->getOpcode() == ISD::XOR &&
17827 N0.getOpcode() == ISD::ADD &&
17828 N0.getOperand(1) == N1 &&
17829 N1.getOpcode() == ISD::SRA &&
17830 N1.getOperand(0) == N0.getOperand(0))
17831 if (ConstantSDNode *Y1C = dyn_cast<ConstantSDNode>(N1.getOperand(1)))
17832 if (Y1C->getAPIntValue() == VT.getSizeInBits()-1) {
17833 // Generate SUB & CMOV.
17834 SDValue Neg = DAG.getNode(X86ISD::SUB, DL, DAG.getVTList(VT, MVT::i32),
17835 DAG.getConstant(0, VT), N0.getOperand(0));
17836
17837 SDValue Ops[] = { N0.getOperand(0), Neg,
17838 DAG.getConstant(X86::COND_GE, MVT::i8),
17839 SDValue(Neg.getNode(), 1) };
17840 return DAG.getNode(X86ISD::CMOV, DL, DAG.getVTList(VT, MVT::Glue),
17841 Ops, array_lengthof(Ops));
17842 }
17843 return SDValue();
17844}
17845
Craig Topper3738ccd2011-12-27 06:27:23 +000017846// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000017847static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
17848 TargetLowering::DAGCombinerInfo &DCI,
17849 const X86Subtarget *Subtarget) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000017850 EVT VT = N->getValueType(0);
Craig Topperb4c94572011-10-21 06:55:01 +000017851 if (DCI.isBeforeLegalizeOps())
17852 return SDValue();
17853
Manman Ren45d53b82012-06-08 18:58:26 +000017854 if (Subtarget->hasCMov()) {
17855 SDValue RV = performIntegerAbsCombine(N, DAG);
17856 if (RV.getNode())
17857 return RV;
17858 }
Manman Ren92363622012-06-07 22:39:10 +000017859
17860 // Try forming BMI if it is available.
17861 if (!Subtarget->hasBMI())
17862 return SDValue();
17863
Craig Topperb4c94572011-10-21 06:55:01 +000017864 if (VT != MVT::i32 && VT != MVT::i64)
17865 return SDValue();
17866
Craig Topper3738ccd2011-12-27 06:27:23 +000017867 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
17868
Craig Topperb4c94572011-10-21 06:55:01 +000017869 // Create BLSMSK instructions by finding X ^ (X-1)
17870 SDValue N0 = N->getOperand(0);
17871 SDValue N1 = N->getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +000017872 SDLoc DL(N);
Craig Topperb4c94572011-10-21 06:55:01 +000017873
17874 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
17875 isAllOnes(N0.getOperand(1)))
17876 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
17877
17878 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
17879 isAllOnes(N1.getOperand(1)))
17880 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
17881
17882 return SDValue();
17883}
17884
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017885/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
17886static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017887 TargetLowering::DAGCombinerInfo &DCI,
17888 const X86Subtarget *Subtarget) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017889 LoadSDNode *Ld = cast<LoadSDNode>(N);
17890 EVT RegVT = Ld->getValueType(0);
17891 EVT MemVT = Ld->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000017892 SDLoc dl(Ld);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017893 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017894 unsigned RegSz = RegVT.getSizeInBits();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017895
Michael Liaod4584c92013-03-25 23:50:10 +000017896 // On Sandybridge unaligned 256bit loads are inefficient.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017897 ISD::LoadExtType Ext = Ld->getExtensionType();
Nadav Rotem48177ac2013-01-18 23:10:30 +000017898 unsigned Alignment = Ld->getAlignment();
Michael Liaod4584c92013-03-25 23:50:10 +000017899 bool IsAligned = Alignment == 0 || Alignment >= MemVT.getSizeInBits()/8;
Nadav Rotem48177ac2013-01-18 23:10:30 +000017900 if (RegVT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000017901 !DCI.isBeforeLegalizeOps() && !IsAligned && Ext == ISD::NON_EXTLOAD) {
Nadav Rotem48177ac2013-01-18 23:10:30 +000017902 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotemba958652013-01-19 08:38:41 +000017903 if (NumElems < 2)
17904 return SDValue();
17905
Nadav Rotem48177ac2013-01-18 23:10:30 +000017906 SDValue Ptr = Ld->getBasePtr();
17907 SDValue Increment = DAG.getConstant(16, TLI.getPointerTy());
17908
17909 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
17910 NumElems/2);
17911 SDValue Load1 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17912 Ld->getPointerInfo(), Ld->isVolatile(),
17913 Ld->isNonTemporal(), Ld->isInvariant(),
17914 Alignment);
17915 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
17916 SDValue Load2 = DAG.getLoad(HalfVT, dl, Ld->getChain(), Ptr,
17917 Ld->getPointerInfo(), Ld->isVolatile(),
17918 Ld->isNonTemporal(), Ld->isInvariant(),
Michael Liaod4584c92013-03-25 23:50:10 +000017919 std::min(16U, Alignment));
Nadav Rotem48177ac2013-01-18 23:10:30 +000017920 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
17921 Load1.getValue(1),
17922 Load2.getValue(1));
17923
17924 SDValue NewVec = DAG.getUNDEF(RegVT);
17925 NewVec = Insert128BitVector(NewVec, Load1, 0, DAG, dl);
17926 NewVec = Insert128BitVector(NewVec, Load2, NumElems/2, DAG, dl);
17927 return DCI.CombineTo(N, NewVec, TF, true);
17928 }
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017929
Nadav Rotemca6f2962011-09-18 19:00:23 +000017930 // If this is a vector EXT Load then attempt to optimize it using a
Benjamin Kramer17347912012-12-22 11:34:28 +000017931 // shuffle. If SSSE3 is not available we may emit an illegal shuffle but the
17932 // expansion is still better than scalar code.
17933 // We generate X86ISD::VSEXT for SEXTLOADs if it's available, otherwise we'll
17934 // emit a shuffle and a arithmetic shift.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017935 // TODO: It is possible to support ZExt by zeroing the undef values
17936 // during the shuffle phase or after the shuffle.
Benjamin Kramer17347912012-12-22 11:34:28 +000017937 if (RegVT.isVector() && RegVT.isInteger() && Subtarget->hasSSE2() &&
17938 (Ext == ISD::EXTLOAD || Ext == ISD::SEXTLOAD)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017939 assert(MemVT != RegVT && "Cannot extend to the same type");
17940 assert(MemVT.isVector() && "Must load a vector from memory");
17941
17942 unsigned NumElems = RegVT.getVectorNumElements();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017943 unsigned MemSz = MemVT.getSizeInBits();
17944 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017945
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017946 if (Ext == ISD::SEXTLOAD && RegSz == 256 && !Subtarget->hasInt256())
17947 return SDValue();
17948
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017949 // All sizes must be a power of two.
17950 if (!isPowerOf2_32(RegSz * MemSz * NumElems))
17951 return SDValue();
17952
17953 // Attempt to load the original value using scalar loads.
17954 // Find the largest scalar type that divides the total loaded size.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017955 MVT SclrLoadTy = MVT::i8;
17956 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
17957 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
17958 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017959 if (TLI.isTypeLegal(Tp) && ((MemSz % Tp.getSizeInBits()) == 0)) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017960 SclrLoadTy = Tp;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017961 }
17962 }
17963
Nadav Rotem5cd95e12012-07-11 13:27:05 +000017964 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
17965 if (TLI.isTypeLegal(MVT::f64) && SclrLoadTy.getSizeInBits() < 64 &&
17966 (64 <= MemSz))
17967 SclrLoadTy = MVT::f64;
17968
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017969 // Calculate the number of scalar loads that we need to perform
17970 // in order to load our vector from memory.
17971 unsigned NumLoads = MemSz / SclrLoadTy.getSizeInBits();
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017972 if (Ext == ISD::SEXTLOAD && NumLoads > 1)
17973 return SDValue();
17974
17975 unsigned loadRegZize = RegSz;
17976 if (Ext == ISD::SEXTLOAD && RegSz == 256)
17977 loadRegZize /= 2;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017978
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017979 // Represent our vector as a sequence of elements which are the
17980 // largest scalar that we can load.
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017981 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017982 loadRegZize/SclrLoadTy.getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017983
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017984 // Represent the data using the same element type that is stored in
17985 // memory. In practice, we ''widen'' MemVT.
Eric Christophere187e252013-01-31 00:50:48 +000017986 EVT WideVecVT =
17987 EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
Elena Demikhovsky4b977312012-12-19 07:50:20 +000017988 loadRegZize/MemVT.getScalarType().getSizeInBits());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017989
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017990 assert(WideVecVT.getSizeInBits() == LoadUnitVecVT.getSizeInBits() &&
17991 "Invalid vector type");
Nadav Rotem91e43fd2011-09-18 10:39:32 +000017992
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000017993 // We can't shuffle using an illegal type.
17994 if (!TLI.isTypeLegal(WideVecVT))
17995 return SDValue();
17996
17997 SmallVector<SDValue, 8> Chains;
17998 SDValue Ptr = Ld->getBasePtr();
17999 SDValue Increment = DAG.getConstant(SclrLoadTy.getSizeInBits()/8,
18000 TLI.getPointerTy());
18001 SDValue Res = DAG.getUNDEF(LoadUnitVecVT);
18002
18003 for (unsigned i = 0; i < NumLoads; ++i) {
18004 // Perform a single load.
18005 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
18006 Ptr, Ld->getPointerInfo(),
18007 Ld->isVolatile(), Ld->isNonTemporal(),
18008 Ld->isInvariant(), Ld->getAlignment());
18009 Chains.push_back(ScalarLoad.getValue(1));
18010 // Create the first element type using SCALAR_TO_VECTOR in order to avoid
18011 // another round of DAGCombining.
18012 if (i == 0)
18013 Res = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, LoadUnitVecVT, ScalarLoad);
18014 else
18015 Res = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, LoadUnitVecVT, Res,
18016 ScalarLoad, DAG.getIntPtrConstant(i));
18017
18018 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
18019 }
18020
18021 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
18022 Chains.size());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018023
18024 // Bitcast the loaded value to a vector of the original element type, in
18025 // the size of the target vector type.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018026 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, Res);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018027 unsigned SizeRatio = RegSz/MemSz;
18028
Elena Demikhovsky4b977312012-12-19 07:50:20 +000018029 if (Ext == ISD::SEXTLOAD) {
Benjamin Kramer17347912012-12-22 11:34:28 +000018030 // If we have SSE4.1 we can directly emit a VSEXT node.
18031 if (Subtarget->hasSSE41()) {
18032 SDValue Sext = DAG.getNode(X86ISD::VSEXT, dl, RegVT, SlicedVec);
18033 return DCI.CombineTo(N, Sext, TF, true);
18034 }
18035
18036 // Otherwise we'll shuffle the small elements in the high bits of the
18037 // larger type and perform an arithmetic shift. If the shift is not legal
18038 // it's better to scalarize.
18039 if (!TLI.isOperationLegalOrCustom(ISD::SRA, RegVT))
18040 return SDValue();
18041
18042 // Redistribute the loaded elements into the different locations.
18043 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
18044 for (unsigned i = 0; i != NumElems; ++i)
18045 ShuffleVec[i*SizeRatio + SizeRatio-1] = i;
18046
18047 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
18048 DAG.getUNDEF(WideVecVT),
18049 &ShuffleVec[0]);
18050
18051 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
18052
18053 // Build the arithmetic shift.
18054 unsigned Amt = RegVT.getVectorElementType().getSizeInBits() -
18055 MemVT.getVectorElementType().getSizeInBits();
Benjamin Kramer9fa92512013-02-04 15:19:25 +000018056 Shuff = DAG.getNode(ISD::SRA, dl, RegVT, Shuff,
18057 DAG.getConstant(Amt, RegVT));
Benjamin Kramer17347912012-12-22 11:34:28 +000018058
18059 return DCI.CombineTo(N, Shuff, TF, true);
Elena Demikhovsky4b977312012-12-19 07:50:20 +000018060 }
Benjamin Kramer17347912012-12-22 11:34:28 +000018061
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018062 // Redistribute the loaded elements into the different locations.
18063 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000018064 for (unsigned i = 0; i != NumElems; ++i)
18065 ShuffleVec[i*SizeRatio] = i;
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018066
18067 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
Craig Topperdf966f62012-04-22 19:17:57 +000018068 DAG.getUNDEF(WideVecVT),
18069 &ShuffleVec[0]);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018070
18071 // Bitcast to the requested type.
18072 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
18073 // Replace the original load with the new sequence
18074 // and return the new chain.
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018075 return DCI.CombineTo(N, Shuff, TF, true);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018076 }
18077
18078 return SDValue();
18079}
18080
Chris Lattner149a4e52008-02-22 02:09:43 +000018081/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018082static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000018083 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000018084 StoreSDNode *St = cast<StoreSDNode>(N);
18085 EVT VT = St->getValue().getValueType();
18086 EVT StVT = St->getMemoryVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018087 SDLoc dl(St);
Nadav Rotem5e742a32011-08-11 16:41:21 +000018088 SDValue StoredVal = St->getOperand(1);
18089 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
18090
Nick Lewycky8a8d4792011-12-02 22:16:29 +000018091 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem87d35e82012-05-19 20:30:08 +000018092 // On Sandy Bridge, 256-bit memory operations are executed by two
18093 // 128-bit ports. However, on Haswell it is better to issue a single 256-bit
18094 // memory operation.
Michael Liaod4584c92013-03-25 23:50:10 +000018095 unsigned Alignment = St->getAlignment();
18096 bool IsAligned = Alignment == 0 || Alignment >= VT.getSizeInBits()/8;
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018097 if (VT.is256BitVector() && !Subtarget->hasInt256() &&
Nadav Rotemba958652013-01-19 08:38:41 +000018098 StVT == VT && !IsAligned) {
18099 unsigned NumElems = VT.getVectorNumElements();
18100 if (NumElems < 2)
18101 return SDValue();
18102
18103 SDValue Value0 = Extract128BitVector(StoredVal, 0, DAG, dl);
18104 SDValue Value1 = Extract128BitVector(StoredVal, NumElems/2, DAG, dl);
Nadav Rotem5e742a32011-08-11 16:41:21 +000018105
18106 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
18107 SDValue Ptr0 = St->getBasePtr();
18108 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
18109
18110 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
18111 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000018112 St->isNonTemporal(), Alignment);
Nadav Rotem5e742a32011-08-11 16:41:21 +000018113 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
18114 St->getPointerInfo(), St->isVolatile(),
Nadav Rotemba958652013-01-19 08:38:41 +000018115 St->isNonTemporal(),
Michael Liaod4584c92013-03-25 23:50:10 +000018116 std::min(16U, Alignment));
Nadav Rotem5e742a32011-08-11 16:41:21 +000018117 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
18118 }
Nadav Rotem614061b2011-08-10 19:30:14 +000018119
18120 // Optimize trunc store (of multiple scalars) to shuffle and store.
18121 // First, pack all of the elements in one place. Next, store to memory
18122 // in fewer chunks.
18123 if (St->isTruncatingStore() && VT.isVector()) {
18124 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
18125 unsigned NumElems = VT.getVectorNumElements();
18126 assert(StVT != VT && "Cannot truncate to the same type");
18127 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
18128 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
18129
18130 // From, To sizes and ElemCount must be pow of two
18131 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000018132 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000018133 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000018134 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000018135
Nadav Rotem614061b2011-08-10 19:30:14 +000018136 unsigned SizeRatio = FromSz / ToSz;
18137
18138 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
18139
18140 // Create a type on which we perform the shuffle
18141 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
18142 StVT.getScalarType(), NumElems*SizeRatio);
18143
18144 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
18145
18146 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
18147 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
Craig Topper31a207a2012-05-04 06:39:13 +000018148 for (unsigned i = 0; i != NumElems; ++i)
18149 ShuffleVec[i] = i * SizeRatio;
Nadav Rotem614061b2011-08-10 19:30:14 +000018150
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018151 // Can't shuffle using an illegal type.
18152 if (!TLI.isTypeLegal(WideVecVT))
18153 return SDValue();
Nadav Rotem614061b2011-08-10 19:30:14 +000018154
18155 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
Craig Topperdf966f62012-04-22 19:17:57 +000018156 DAG.getUNDEF(WideVecVT),
18157 &ShuffleVec[0]);
Nadav Rotem614061b2011-08-10 19:30:14 +000018158 // At this point all of the data is stored at the bottom of the
18159 // register. We now need to save it to mem.
18160
18161 // Find the largest store unit
18162 MVT StoreType = MVT::i8;
18163 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
18164 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
18165 MVT Tp = (MVT::SimpleValueType)tp;
Nadav Rotem5cd95e12012-07-11 13:27:05 +000018166 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() <= NumElems * ToSz)
Nadav Rotem614061b2011-08-10 19:30:14 +000018167 StoreType = Tp;
18168 }
18169
Nadav Rotem5cd95e12012-07-11 13:27:05 +000018170 // On 32bit systems, we can't save 64bit integers. Try bitcasting to F64.
18171 if (TLI.isTypeLegal(MVT::f64) && StoreType.getSizeInBits() < 64 &&
18172 (64 <= NumElems * ToSz))
18173 StoreType = MVT::f64;
18174
Nadav Rotem614061b2011-08-10 19:30:14 +000018175 // Bitcast the original vector into a vector of store-size units
18176 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
Nadav Rotem5cd95e12012-07-11 13:27:05 +000018177 StoreType, VT.getSizeInBits()/StoreType.getSizeInBits());
Nadav Rotem614061b2011-08-10 19:30:14 +000018178 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
18179 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
18180 SmallVector<SDValue, 8> Chains;
18181 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
18182 TLI.getPointerTy());
18183 SDValue Ptr = St->getBasePtr();
18184
18185 // Perform one or more big stores into memory.
Craig Topper31a207a2012-05-04 06:39:13 +000018186 for (unsigned i=0, e=(ToSz*NumElems)/StoreType.getSizeInBits(); i!=e; ++i) {
Nadav Rotem614061b2011-08-10 19:30:14 +000018187 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
18188 StoreType, ShuffWide,
18189 DAG.getIntPtrConstant(i));
18190 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
18191 St->getPointerInfo(), St->isVolatile(),
18192 St->isNonTemporal(), St->getAlignment());
18193 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
18194 Chains.push_back(Ch);
18195 }
18196
18197 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
18198 Chains.size());
18199 }
18200
Chris Lattner149a4e52008-02-22 02:09:43 +000018201 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
18202 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000018203 // A preferable solution to the general problem is to figure out the right
18204 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000018205
18206 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000018207 if (VT.getSizeInBits() != 64)
18208 return SDValue();
18209
Devang Patel578efa92009-06-05 21:57:13 +000018210 const Function *F = DAG.getMachineFunction().getFunction();
Bill Wendling831737d2012-12-30 10:32:01 +000018211 bool NoImplicitFloatOps = F->getAttributes().
18212 hasAttribute(AttributeSet::FunctionIndex, Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000018213 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000018214 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000018215 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000018216 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000018217 isa<LoadSDNode>(St->getValue()) &&
18218 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
18219 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000018220 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018221 LoadSDNode *Ld = 0;
18222 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000018223 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000018224 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018225 // Must be a store of a load. We currently handle two cases: the load
18226 // is a direct child, and it's under an intervening TokenFactor. It is
18227 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000018228 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000018229 Ld = cast<LoadSDNode>(St->getChain());
18230 else if (St->getValue().hasOneUse() &&
18231 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000018232 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000018233 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000018234 TokenFactorIndex = i;
18235 Ld = cast<LoadSDNode>(St->getValue());
18236 } else
18237 Ops.push_back(ChainVal->getOperand(i));
18238 }
18239 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000018240
Evan Cheng536e6672009-03-12 05:59:15 +000018241 if (!Ld || !ISD::isNormalLoad(Ld))
18242 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018243
Evan Cheng536e6672009-03-12 05:59:15 +000018244 // If this is not the MMX case, i.e. we are just turning i64 load/store
18245 // into f64 load/store, avoid the transformation if there are multiple
18246 // uses of the loaded value.
18247 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
18248 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000018249
Andrew Trickac6d9be2013-05-25 02:42:55 +000018250 SDLoc LdDL(Ld);
18251 SDLoc StDL(N);
Evan Cheng536e6672009-03-12 05:59:15 +000018252 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
18253 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
18254 // pair instead.
18255 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000018256 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000018257 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
18258 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000018259 Ld->isNonTemporal(), Ld->isInvariant(),
18260 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000018261 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000018262 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000018263 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000018264 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000018265 Ops.size());
18266 }
Evan Cheng536e6672009-03-12 05:59:15 +000018267 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000018268 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000018269 St->isVolatile(), St->isNonTemporal(),
18270 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000018271 }
Evan Cheng536e6672009-03-12 05:59:15 +000018272
18273 // Otherwise, lower to two pairs of 32-bit loads / stores.
18274 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000018275 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
18276 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000018277
Owen Anderson825b72b2009-08-11 20:47:22 +000018278 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000018279 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000018280 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000018281 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000018282 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000018283 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000018284 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000018285 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000018286 MinAlign(Ld->getAlignment(), 4));
18287
18288 SDValue NewChain = LoLd.getValue(1);
18289 if (TokenFactorIndex != -1) {
18290 Ops.push_back(LoLd);
18291 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000018292 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000018293 Ops.size());
18294 }
18295
18296 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000018297 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
18298 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000018299
18300 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000018301 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000018302 St->isVolatile(), St->isNonTemporal(),
18303 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000018304 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000018305 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000018306 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000018307 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000018308 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000018309 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000018310 }
Dan Gohman475871a2008-07-27 21:46:04 +000018311 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000018312}
18313
Duncan Sands17470be2011-09-22 20:15:48 +000018314/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
18315/// and return the operands for the horizontal operation in LHS and RHS. A
18316/// horizontal operation performs the binary operation on successive elements
18317/// of its first operand, then on successive elements of its second operand,
18318/// returning the resulting values in a vector. For example, if
18319/// A = < float a0, float a1, float a2, float a3 >
18320/// and
18321/// B = < float b0, float b1, float b2, float b3 >
18322/// then the result of doing a horizontal operation on A and B is
18323/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
18324/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
18325/// A horizontal-op B, for some already available A and B, and if so then LHS is
18326/// set to A, RHS to B, and the routine returns 'true'.
18327/// Note that the binary operation should have the property that if one of the
18328/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000018329static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000018330 // Look for the following pattern: if
18331 // A = < float a0, float a1, float a2, float a3 >
18332 // B = < float b0, float b1, float b2, float b3 >
18333 // and
18334 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
18335 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
18336 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
18337 // which is A horizontal-op B.
18338
18339 // At least one of the operands should be a vector shuffle.
18340 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
18341 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
18342 return false;
18343
Craig Topper5a0910b2013-08-15 02:33:50 +000018344 MVT VT = LHS.getSimpleValueType();
Craig Topperf8363302011-12-02 08:18:41 +000018345
18346 assert((VT.is128BitVector() || VT.is256BitVector()) &&
18347 "Unsupported vector type for horizontal add/sub");
18348
18349 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
18350 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000018351 unsigned NumElts = VT.getVectorNumElements();
18352 unsigned NumLanes = VT.getSizeInBits()/128;
18353 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000018354 assert((NumLaneElts % 2 == 0) &&
18355 "Vector type should have an even number of elements in each lane");
18356 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000018357
18358 // View LHS in the form
18359 // LHS = VECTOR_SHUFFLE A, B, LMask
18360 // If LHS is not a shuffle then pretend it is the shuffle
18361 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
18362 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
18363 // type VT.
18364 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000018365 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000018366 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
18367 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
18368 A = LHS.getOperand(0);
18369 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
18370 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000018371 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
18372 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000018373 } else {
18374 if (LHS.getOpcode() != ISD::UNDEF)
18375 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000018376 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000018377 LMask[i] = i;
18378 }
18379
18380 // Likewise, view RHS in the form
18381 // RHS = VECTOR_SHUFFLE C, D, RMask
18382 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000018383 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000018384 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
18385 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
18386 C = RHS.getOperand(0);
18387 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
18388 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000018389 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
18390 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000018391 } else {
18392 if (RHS.getOpcode() != ISD::UNDEF)
18393 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000018394 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000018395 RMask[i] = i;
18396 }
18397
18398 // Check that the shuffles are both shuffling the same vectors.
18399 if (!(A == C && B == D) && !(A == D && B == C))
18400 return false;
18401
18402 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
18403 if (!A.getNode() && !B.getNode())
18404 return false;
18405
18406 // If A and B occur in reverse order in RHS, then "swap" them (which means
18407 // rewriting the mask).
18408 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000018409 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000018410
18411 // At this point LHS and RHS are equivalent to
18412 // LHS = VECTOR_SHUFFLE A, B, LMask
18413 // RHS = VECTOR_SHUFFLE A, B, RMask
18414 // Check that the masks correspond to performing a horizontal operation.
Craig Topper57bc5a02013-08-06 06:54:25 +000018415 for (unsigned l = 0; l != NumElts; l += NumLaneElts) {
18416 for (unsigned i = 0; i != NumLaneElts; ++i) {
18417 int LIdx = LMask[i+l], RIdx = RMask[i+l];
Duncan Sands17470be2011-09-22 20:15:48 +000018418
Craig Topper57bc5a02013-08-06 06:54:25 +000018419 // Ignore any UNDEF components.
18420 if (LIdx < 0 || RIdx < 0 ||
18421 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
18422 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
18423 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000018424
Craig Topper57bc5a02013-08-06 06:54:25 +000018425 // Check that successive elements are being operated on. If not, this is
18426 // not a horizontal operation.
18427 unsigned Src = (i/HalfLaneElts); // each lane is split between srcs
18428 int Index = 2*(i%HalfLaneElts) + NumElts*Src + l;
18429 if (!(LIdx == Index && RIdx == Index + 1) &&
18430 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
18431 return false;
18432 }
Duncan Sands17470be2011-09-22 20:15:48 +000018433 }
18434
18435 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
18436 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
18437 return true;
18438}
18439
18440/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
18441static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
18442 const X86Subtarget *Subtarget) {
18443 EVT VT = N->getValueType(0);
18444 SDValue LHS = N->getOperand(0);
18445 SDValue RHS = N->getOperand(1);
18446
18447 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018448 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018449 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000018450 isHorizontalBinOp(LHS, RHS, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018451 return DAG.getNode(X86ISD::FHADD, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000018452 return SDValue();
18453}
18454
18455/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
18456static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
18457 const X86Subtarget *Subtarget) {
18458 EVT VT = N->getValueType(0);
18459 SDValue LHS = N->getOperand(0);
18460 SDValue RHS = N->getOperand(1);
18461
18462 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018463 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018464 (Subtarget->hasFp256() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000018465 isHorizontalBinOp(LHS, RHS, false))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018466 return DAG.getNode(X86ISD::FHSUB, SDLoc(N), VT, LHS, RHS);
Duncan Sands17470be2011-09-22 20:15:48 +000018467 return SDValue();
18468}
18469
Chris Lattner6cf73262008-01-25 06:14:17 +000018470/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
18471/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018472static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000018473 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
18474 // F[X]OR(0.0, x) -> x
18475 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000018476 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18477 if (C->getValueAPF().isPosZero())
18478 return N->getOperand(1);
18479 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18480 if (C->getValueAPF().isPosZero())
18481 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000018482 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000018483}
18484
Nadav Rotemd60cb112012-08-19 13:06:16 +000018485/// PerformFMinFMaxCombine - Do target-specific dag combines on X86ISD::FMIN and
18486/// X86ISD::FMAX nodes.
18487static SDValue PerformFMinFMaxCombine(SDNode *N, SelectionDAG &DAG) {
18488 assert(N->getOpcode() == X86ISD::FMIN || N->getOpcode() == X86ISD::FMAX);
18489
18490 // Only perform optimizations if UnsafeMath is used.
18491 if (!DAG.getTarget().Options.UnsafeFPMath)
18492 return SDValue();
18493
18494 // If we run in unsafe-math mode, then convert the FMAX and FMIN nodes
Craig Topper8365e9b2012-09-01 06:33:50 +000018495 // into FMINC and FMAXC, which are Commutative operations.
Nadav Rotemd60cb112012-08-19 13:06:16 +000018496 unsigned NewOp = 0;
18497 switch (N->getOpcode()) {
18498 default: llvm_unreachable("unknown opcode");
18499 case X86ISD::FMIN: NewOp = X86ISD::FMINC; break;
18500 case X86ISD::FMAX: NewOp = X86ISD::FMAXC; break;
18501 }
18502
Andrew Trickac6d9be2013-05-25 02:42:55 +000018503 return DAG.getNode(NewOp, SDLoc(N), N->getValueType(0),
Nadav Rotemd60cb112012-08-19 13:06:16 +000018504 N->getOperand(0), N->getOperand(1));
18505}
18506
Chris Lattneraf723b92008-01-25 05:46:26 +000018507/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000018508static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000018509 // FAND(0.0, x) -> 0.0
18510 // FAND(x, 0.0) -> 0.0
18511 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18512 if (C->getValueAPF().isPosZero())
18513 return N->getOperand(0);
18514 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18515 if (C->getValueAPF().isPosZero())
18516 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000018517 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000018518}
18519
Benjamin Kramer75311b72013-08-04 12:05:16 +000018520/// PerformFANDNCombine - Do target-specific dag combines on X86ISD::FANDN nodes
18521static SDValue PerformFANDNCombine(SDNode *N, SelectionDAG &DAG) {
18522 // FANDN(x, 0.0) -> 0.0
18523 // FANDN(0.0, x) -> x
18524 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
18525 if (C->getValueAPF().isPosZero())
18526 return N->getOperand(1);
18527 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
18528 if (C->getValueAPF().isPosZero())
18529 return N->getOperand(1);
18530 return SDValue();
18531}
18532
Dan Gohmane5af2d32009-01-29 01:59:02 +000018533static SDValue PerformBTCombine(SDNode *N,
18534 SelectionDAG &DAG,
18535 TargetLowering::DAGCombinerInfo &DCI) {
18536 // BT ignores high bits in the bit index operand.
18537 SDValue Op1 = N->getOperand(1);
18538 if (Op1.hasOneUse()) {
18539 unsigned BitWidth = Op1.getValueSizeInBits();
18540 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
18541 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000018542 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
18543 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000018544 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000018545 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
18546 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
18547 DCI.CommitTargetLoweringOpt(TLO);
18548 }
18549 return SDValue();
18550}
Chris Lattner83e6c992006-10-04 06:57:07 +000018551
Eli Friedman7a5e5552009-06-07 06:52:44 +000018552static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
18553 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000018554 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000018555 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000018556 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000018557 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000018558 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000018559 OpVT.getVectorElementType().getSizeInBits()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018560 return DAG.getNode(ISD::BITCAST, SDLoc(N), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018561 }
18562 return SDValue();
18563}
18564
Matt Arsenault225ed702013-05-18 00:21:46 +000018565static SDValue PerformSIGN_EXTEND_INREGCombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018566 const X86Subtarget *Subtarget) {
18567 EVT VT = N->getValueType(0);
18568 if (!VT.isVector())
18569 return SDValue();
18570
18571 SDValue N0 = N->getOperand(0);
18572 SDValue N1 = N->getOperand(1);
18573 EVT ExtraVT = cast<VTSDNode>(N1)->getVT();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018574 SDLoc dl(N);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018575
18576 // The SIGN_EXTEND_INREG to v4i64 is expensive operation on the
18577 // both SSE and AVX2 since there is no sign-extended shift right
18578 // operation on a vector with 64-bit elements.
18579 //(sext_in_reg (v4i64 anyext (v4i32 x )), ExtraVT) ->
18580 // (v4i64 sext (v4i32 sext_in_reg (v4i32 x , ExtraVT)))
18581 if (VT == MVT::v4i64 && (N0.getOpcode() == ISD::ANY_EXTEND ||
18582 N0.getOpcode() == ISD::SIGN_EXTEND)) {
18583 SDValue N00 = N0.getOperand(0);
18584
Matt Arsenault225ed702013-05-18 00:21:46 +000018585 // EXTLOAD has a better solution on AVX2,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018586 // it may be replaced with X86ISD::VSEXT node.
18587 if (N00.getOpcode() == ISD::LOAD && Subtarget->hasInt256())
18588 if (!ISD::isNormalLoad(N00.getNode()))
18589 return SDValue();
18590
18591 if (N00.getValueType() == MVT::v4i32 && ExtraVT.getSizeInBits() < 128) {
Matt Arsenault225ed702013-05-18 00:21:46 +000018592 SDValue Tmp = DAG.getNode(ISD::SIGN_EXTEND_INREG, dl, MVT::v4i32,
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018593 N00, N1);
18594 return DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::v4i64, Tmp);
18595 }
18596 }
18597 return SDValue();
18598}
18599
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018600static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
18601 TargetLowering::DAGCombinerInfo &DCI,
18602 const X86Subtarget *Subtarget) {
18603 if (!DCI.isBeforeLegalizeOps())
18604 return SDValue();
18605
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018606 if (!Subtarget->hasFp256())
Elena Demikhovskyf6020402012-02-08 08:37:26 +000018607 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018608
Nadav Rotem0c8607b2013-01-20 08:35:56 +000018609 EVT VT = N->getValueType(0);
18610 if (VT.isVector() && VT.getSizeInBits() == 256) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018611 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18612 if (R.getNode())
18613 return R;
18614 }
18615
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018616 return SDValue();
18617}
18618
Michael Liaof6c24ee2012-08-10 14:39:24 +000018619static SDValue PerformFMACombine(SDNode *N, SelectionDAG &DAG,
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018620 const X86Subtarget* Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018621 SDLoc dl(N);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018622 EVT VT = N->getValueType(0);
18623
Craig Topperb1bdd7d2012-08-30 06:56:15 +000018624 // Let legalize expand this if it isn't a legal type yet.
18625 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
18626 return SDValue();
18627
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018628 EVT ScalarVT = VT.getScalarType();
Craig Topperbf404372012-08-31 15:40:30 +000018629 if ((ScalarVT != MVT::f32 && ScalarVT != MVT::f64) ||
18630 (!Subtarget->hasFMA() && !Subtarget->hasFMA4()))
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018631 return SDValue();
18632
18633 SDValue A = N->getOperand(0);
18634 SDValue B = N->getOperand(1);
18635 SDValue C = N->getOperand(2);
18636
18637 bool NegA = (A.getOpcode() == ISD::FNEG);
18638 bool NegB = (B.getOpcode() == ISD::FNEG);
18639 bool NegC = (C.getOpcode() == ISD::FNEG);
18640
Michael Liaof6c24ee2012-08-10 14:39:24 +000018641 // Negative multiplication when NegA xor NegB
18642 bool NegMul = (NegA != NegB);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018643 if (NegA)
18644 A = A.getOperand(0);
18645 if (NegB)
18646 B = B.getOperand(0);
18647 if (NegC)
18648 C = C.getOperand(0);
18649
18650 unsigned Opcode;
18651 if (!NegMul)
Craig Topperbf404372012-08-31 15:40:30 +000018652 Opcode = (!NegC) ? X86ISD::FMADD : X86ISD::FMSUB;
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018653 else
Craig Topperbf404372012-08-31 15:40:30 +000018654 Opcode = (!NegC) ? X86ISD::FNMADD : X86ISD::FNMSUB;
18655
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000018656 return DAG.getNode(Opcode, dl, VT, A, B, C);
18657}
18658
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018659static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
Craig Topperc16f8512012-04-25 06:39:39 +000018660 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018661 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000018662 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
18663 // (and (i32 x86isd::setcc_carry), 1)
18664 // This eliminates the zext. This transformation is necessary because
18665 // ISD::SETCC is always legalized to i8.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018666 SDLoc dl(N);
Evan Cheng2e489c42009-12-16 00:53:11 +000018667 SDValue N0 = N->getOperand(0);
18668 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000018669
Evan Cheng2e489c42009-12-16 00:53:11 +000018670 if (N0.getOpcode() == ISD::AND &&
18671 N0.hasOneUse() &&
18672 N0.getOperand(0).hasOneUse()) {
18673 SDValue N00 = N0.getOperand(0);
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018674 if (N00.getOpcode() == X86ISD::SETCC_CARRY) {
18675 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
18676 if (!C || C->getZExtValue() != 1)
18677 return SDValue();
18678 return DAG.getNode(ISD::AND, dl, VT,
18679 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
18680 N00.getOperand(0), N00.getOperand(1)),
18681 DAG.getConstant(1, VT));
18682 }
18683 }
18684
Craig Topper5a529e42013-01-18 06:44:29 +000018685 if (VT.is256BitVector()) {
Nadav Rotemd6fb53a2012-12-27 08:15:45 +000018686 SDValue R = WidenMaskArithmetic(N, DAG, DCI, Subtarget);
18687 if (R.getNode())
18688 return R;
Evan Cheng2e489c42009-12-16 00:53:11 +000018689 }
Craig Topperd0cf5652012-04-21 18:13:35 +000018690
Evan Cheng2e489c42009-12-16 00:53:11 +000018691 return SDValue();
18692}
18693
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018694// Optimize x == -y --> x+y == 0
18695// x != -y --> x+y != 0
18696static SDValue PerformISDSETCCCombine(SDNode *N, SelectionDAG &DAG) {
18697 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get();
18698 SDValue LHS = N->getOperand(0);
Chad Rosiera20e1e72012-08-01 18:39:17 +000018699 SDValue RHS = N->getOperand(1);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018700
18701 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && LHS.getOpcode() == ISD::SUB)
18702 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(LHS.getOperand(0)))
18703 if (C->getAPIntValue() == 0 && LHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018704 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018705 LHS.getValueType(), RHS, LHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018706 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018707 addV, DAG.getConstant(0, addV.getValueType()), CC);
18708 }
18709 if ((CC == ISD::SETNE || CC == ISD::SETEQ) && RHS.getOpcode() == ISD::SUB)
18710 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS.getOperand(0)))
18711 if (C->getAPIntValue() == 0 && RHS.hasOneUse()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018712 SDValue addV = DAG.getNode(ISD::ADD, SDLoc(N),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018713 RHS.getValueType(), LHS, RHS.getOperand(1));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018714 return DAG.getSetCC(SDLoc(N), N->getValueType(0),
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018715 addV, DAG.getConstant(0, addV.getValueType()), CC);
18716 }
18717 return SDValue();
18718}
18719
Eric Christophere187e252013-01-31 00:50:48 +000018720// Helper function of PerformSETCCCombine. It is to materialize "setb reg"
18721// as "sbb reg,reg", since it can be extended without zext and produces
Shuxin Yanga5526a92012-10-31 23:11:48 +000018722// an all-ones bit which is more useful than 0/1 in some cases.
Andrew Trickac6d9be2013-05-25 02:42:55 +000018723static SDValue MaterializeSETB(SDLoc DL, SDValue EFLAGS, SelectionDAG &DAG) {
Shuxin Yanga5526a92012-10-31 23:11:48 +000018724 return DAG.getNode(ISD::AND, DL, MVT::i8,
18725 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
18726 DAG.getConstant(X86::COND_B, MVT::i8), EFLAGS),
18727 DAG.getConstant(1, MVT::i8));
18728}
18729
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018730// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018731static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG,
18732 TargetLowering::DAGCombinerInfo &DCI,
18733 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018734 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018735 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(0));
18736 SDValue EFLAGS = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018737
Shuxin Yanga5526a92012-10-31 23:11:48 +000018738 if (CC == X86::COND_A) {
Eric Christophere187e252013-01-31 00:50:48 +000018739 // Try to convert COND_A into COND_B in an attempt to facilitate
Shuxin Yanga5526a92012-10-31 23:11:48 +000018740 // materializing "setb reg".
18741 //
18742 // Do not flip "e > c", where "c" is a constant, because Cmp instruction
18743 // cannot take an immediate as its first operand.
18744 //
Eric Christophere187e252013-01-31 00:50:48 +000018745 if (EFLAGS.getOpcode() == X86ISD::SUB && EFLAGS.hasOneUse() &&
Shuxin Yanga5526a92012-10-31 23:11:48 +000018746 EFLAGS.getValueType().isInteger() &&
18747 !isa<ConstantSDNode>(EFLAGS.getOperand(1))) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018748 SDValue NewSub = DAG.getNode(X86ISD::SUB, SDLoc(EFLAGS),
Shuxin Yanga5526a92012-10-31 23:11:48 +000018749 EFLAGS.getNode()->getVTList(),
18750 EFLAGS.getOperand(1), EFLAGS.getOperand(0));
18751 SDValue NewEFLAGS = SDValue(NewSub.getNode(), EFLAGS.getResNo());
18752 return MaterializeSETB(DL, NewEFLAGS, DAG);
18753 }
18754 }
18755
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018756 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
18757 // a zext and produces an all-ones bit which is more useful than 0/1 in some
18758 // cases.
Michael Liao2a33cec2012-08-10 19:58:13 +000018759 if (CC == X86::COND_B)
Shuxin Yanga5526a92012-10-31 23:11:48 +000018760 return MaterializeSETB(DL, EFLAGS, DAG);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018761
Michael Liao2a33cec2012-08-10 19:58:13 +000018762 SDValue Flags;
18763
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018764 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18765 if (Flags.getNode()) {
18766 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18767 return DAG.getNode(X86ISD::SETCC, DL, N->getVTList(), Cond, Flags);
18768 }
18769
Michael Liao2a33cec2012-08-10 19:58:13 +000018770 return SDValue();
18771}
18772
18773// Optimize branch condition evaluation.
18774//
18775static SDValue PerformBrCondCombine(SDNode *N, SelectionDAG &DAG,
18776 TargetLowering::DAGCombinerInfo &DCI,
18777 const X86Subtarget *Subtarget) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018778 SDLoc DL(N);
Michael Liao2a33cec2012-08-10 19:58:13 +000018779 SDValue Chain = N->getOperand(0);
18780 SDValue Dest = N->getOperand(1);
18781 SDValue EFLAGS = N->getOperand(3);
18782 X86::CondCode CC = X86::CondCode(N->getConstantOperandVal(2));
18783
18784 SDValue Flags;
18785
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018786 Flags = checkBoolTestSetCCCombine(EFLAGS, CC);
18787 if (Flags.getNode()) {
18788 SDValue Cond = DAG.getConstant(CC, MVT::i8);
18789 return DAG.getNode(X86ISD::BRCOND, DL, N->getVTList(), Chain, Dest, Cond,
18790 Flags);
18791 }
18792
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018793 return SDValue();
18794}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018795
Benjamin Kramer1396c402011-06-18 11:09:41 +000018796static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
18797 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018798 SDValue Op0 = N->getOperand(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018799 EVT InVT = Op0->getValueType(0);
Nadav Rotema3540772012-04-23 21:53:37 +000018800
18801 // SINT_TO_FP(v4i8) -> SINT_TO_FP(SEXT(v4i8 to v4i32))
Craig Topper7fd5e162012-04-24 06:02:29 +000018802 if (InVT == MVT::v8i8 || InVT == MVT::v4i8) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018803 SDLoc dl(N);
Craig Topper7fd5e162012-04-24 06:02:29 +000018804 MVT DstVT = InVT == MVT::v4i8 ? MVT::v4i32 : MVT::v8i32;
Nadav Rotema3540772012-04-23 21:53:37 +000018805 SDValue P = DAG.getNode(ISD::SIGN_EXTEND, dl, DstVT, Op0);
18806 return DAG.getNode(ISD::SINT_TO_FP, dl, N->getValueType(0), P);
18807 }
18808
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018809 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
18810 // a 32-bit target where SSE doesn't support i64->FP operations.
18811 if (Op0.getOpcode() == ISD::LOAD) {
18812 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
18813 EVT VT = Ld->getValueType(0);
18814 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
18815 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
18816 !XTLI->getSubtarget()->is64Bit() &&
18817 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000018818 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
18819 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018820 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
18821 return FILDChain;
18822 }
18823 }
18824 return SDValue();
18825}
18826
Chris Lattner23a01992010-12-20 01:37:09 +000018827// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
18828static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
18829 X86TargetLowering::DAGCombinerInfo &DCI) {
18830 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
18831 // the result is either zero or one (depending on the input carry bit).
18832 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
18833 if (X86::isZeroNode(N->getOperand(0)) &&
18834 X86::isZeroNode(N->getOperand(1)) &&
18835 // We don't have a good way to replace an EFLAGS use, so only do this when
18836 // dead right now.
18837 SDValue(N, 1).use_empty()) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018838 SDLoc DL(N);
Chris Lattner23a01992010-12-20 01:37:09 +000018839 EVT VT = N->getValueType(0);
18840 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
18841 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
18842 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
18843 DAG.getConstant(X86::COND_B,MVT::i8),
18844 N->getOperand(2)),
18845 DAG.getConstant(1, VT));
18846 return DCI.CombineTo(N, Res1, CarryOut);
18847 }
18848
18849 return SDValue();
18850}
18851
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018852// fold (add Y, (sete X, 0)) -> adc 0, Y
18853// (add Y, (setne X, 0)) -> sbb -1, Y
18854// (sub (sete X, 0), Y) -> sbb 0, Y
18855// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018856static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Andrew Trickac6d9be2013-05-25 02:42:55 +000018857 SDLoc DL(N);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000018858
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018859 // Look through ZExts.
18860 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
18861 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
18862 return SDValue();
18863
18864 SDValue SetCC = Ext.getOperand(0);
18865 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
18866 return SDValue();
18867
18868 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
18869 if (CC != X86::COND_E && CC != X86::COND_NE)
18870 return SDValue();
18871
18872 SDValue Cmp = SetCC.getOperand(1);
18873 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000018874 !X86::isZeroNode(Cmp.getOperand(1)) ||
18875 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000018876 return SDValue();
18877
18878 SDValue CmpOp0 = Cmp.getOperand(0);
18879 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
18880 DAG.getConstant(1, CmpOp0.getValueType()));
18881
18882 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
18883 if (CC == X86::COND_NE)
18884 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
18885 DL, OtherVal.getValueType(), OtherVal,
18886 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
18887 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
18888 DL, OtherVal.getValueType(), OtherVal,
18889 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
18890}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000018891
Craig Topper54f952a2011-11-19 09:02:40 +000018892/// PerformADDCombine - Do target-specific dag combines on integer adds.
18893static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
18894 const X86Subtarget *Subtarget) {
18895 EVT VT = N->getValueType(0);
18896 SDValue Op0 = N->getOperand(0);
18897 SDValue Op1 = N->getOperand(1);
18898
18899 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000018900 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018901 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000018902 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018903 return DAG.getNode(X86ISD::HADD, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018904
18905 return OptimizeConditionalInDecrement(N, DAG);
18906}
18907
18908static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
18909 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018910 SDValue Op0 = N->getOperand(0);
18911 SDValue Op1 = N->getOperand(1);
18912
18913 // X86 can't encode an immediate LHS of a sub. See if we can push the
18914 // negation into a preceding instruction.
18915 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018916 // If the RHS of the sub is a XOR with one use and a constant, invert the
18917 // immediate. Then add one to the LHS of the sub so we can turn
18918 // X-Y -> X+~Y+1, saving one register.
18919 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
18920 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000018921 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018922 EVT VT = Op0.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +000018923 SDValue NewXor = DAG.getNode(ISD::XOR, SDLoc(Op1), VT,
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018924 Op1.getOperand(0),
18925 DAG.getConstant(~XorC, VT));
Andrew Trickac6d9be2013-05-25 02:42:55 +000018926 return DAG.getNode(ISD::ADD, SDLoc(N), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000018927 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018928 }
18929 }
18930
Craig Topper54f952a2011-11-19 09:02:40 +000018931 // Try to synthesize horizontal adds from adds of shuffles.
18932 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000018933 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000018934 (Subtarget->hasInt256() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topperb72039c2011-11-30 09:10:50 +000018935 isHorizontalBinOp(Op0, Op1, true))
Andrew Trickac6d9be2013-05-25 02:42:55 +000018936 return DAG.getNode(X86ISD::HSUB, SDLoc(N), VT, Op0, Op1);
Craig Topper54f952a2011-11-19 09:02:40 +000018937
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000018938 return OptimizeConditionalInDecrement(N, DAG);
18939}
18940
Michael Liaod9d09602012-10-23 17:34:00 +000018941/// performVZEXTCombine - Performs build vector combines
18942static SDValue performVZEXTCombine(SDNode *N, SelectionDAG &DAG,
18943 TargetLowering::DAGCombinerInfo &DCI,
18944 const X86Subtarget *Subtarget) {
18945 // (vzext (bitcast (vzext (x)) -> (vzext x)
18946 SDValue In = N->getOperand(0);
18947 while (In.getOpcode() == ISD::BITCAST)
18948 In = In.getOperand(0);
18949
18950 if (In.getOpcode() != X86ISD::VZEXT)
18951 return SDValue();
18952
Andrew Trickac6d9be2013-05-25 02:42:55 +000018953 return DAG.getNode(X86ISD::VZEXT, SDLoc(N), N->getValueType(0),
Nadav Rotemb39a5522013-02-14 18:20:48 +000018954 In.getOperand(0));
Michael Liaod9d09602012-10-23 17:34:00 +000018955}
18956
Dan Gohman475871a2008-07-27 21:46:04 +000018957SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000018958 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000018959 SelectionDAG &DAG = DCI.DAG;
18960 switch (N->getOpcode()) {
18961 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000018962 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000018963 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000018964 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000018965 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018966 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI, Subtarget);
Craig Topper54f952a2011-11-19 09:02:40 +000018967 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
18968 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000018969 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000018970 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000018971 case ISD::SHL:
18972 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000018973 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000018974 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000018975 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000018976 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem2dd83eb2012-07-10 13:25:08 +000018977 case ISD::LOAD: return PerformLOADCombine(N, DAG, DCI, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000018978 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000018979 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000018980 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
18981 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000018982 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000018983 case X86ISD::FOR: return PerformFORCombine(N, DAG);
Nadav Rotemd60cb112012-08-19 13:06:16 +000018984 case X86ISD::FMIN:
18985 case X86ISD::FMAX: return PerformFMinFMaxCombine(N, DAG);
Chris Lattneraf723b92008-01-25 05:46:26 +000018986 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Benjamin Kramer75311b72013-08-04 12:05:16 +000018987 case X86ISD::FANDN: return PerformFANDNCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000018988 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000018989 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky1da58672012-04-22 09:39:03 +000018990 case ISD::ANY_EXTEND:
Craig Topperc16f8512012-04-25 06:39:39 +000018991 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000018992 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky52981c42013-02-20 12:42:54 +000018993 case ISD::SIGN_EXTEND_INREG: return PerformSIGN_EXTEND_INREGCombine(N, DAG, Subtarget);
Craig Topper55b24052012-09-11 06:15:32 +000018994 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG,DCI,Subtarget);
Chad Rosiera73b6fc2012-04-27 22:33:25 +000018995 case ISD::SETCC: return PerformISDSETCCCombine(N, DAG);
Michael Liaodbf8b5b2012-08-28 03:34:40 +000018996 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG, DCI, Subtarget);
Michael Liao2a33cec2012-08-10 19:58:13 +000018997 case X86ISD::BRCOND: return PerformBrCondCombine(N, DAG, DCI, Subtarget);
Michael Liaod9d09602012-10-23 17:34:00 +000018998 case X86ISD::VZEXT: return performVZEXTCombine(N, DAG, DCI, Subtarget);
Craig Topperb3982da2011-12-31 23:50:21 +000018999 case X86ISD::SHUFP: // Handle all target specific shuffles
Craig Topper4aee1bb2013-01-28 06:48:25 +000019000 case X86ISD::PALIGNR:
Craig Topper34671b82011-12-06 08:21:25 +000019001 case X86ISD::UNPCKH:
19002 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000019003 case X86ISD::MOVHLPS:
19004 case X86ISD::MOVLHPS:
19005 case X86ISD::PSHUFD:
19006 case X86ISD::PSHUFHW:
19007 case X86ISD::PSHUFLW:
19008 case X86ISD::MOVSS:
19009 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000019010 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000019011 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000019012 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Elena Demikhovsky1503aba2012-08-01 12:06:00 +000019013 case ISD::FMA: return PerformFMACombine(N, DAG, Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000019014 }
19015
Dan Gohman475871a2008-07-27 21:46:04 +000019016 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000019017}
19018
Evan Chenge5b51ac2010-04-17 06:13:15 +000019019/// isTypeDesirableForOp - Return true if the target has native support for
19020/// the specified value type and it is 'desirable' to use the type for the
19021/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
19022/// instruction encodings are longer and some i16 instructions are slow.
19023bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
19024 if (!isTypeLegal(VT))
19025 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000019026 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000019027 return true;
19028
19029 switch (Opc) {
19030 default:
19031 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000019032 case ISD::LOAD:
19033 case ISD::SIGN_EXTEND:
19034 case ISD::ZERO_EXTEND:
19035 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000019036 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000019037 case ISD::SRL:
19038 case ISD::SUB:
19039 case ISD::ADD:
19040 case ISD::MUL:
19041 case ISD::AND:
19042 case ISD::OR:
19043 case ISD::XOR:
19044 return false;
19045 }
19046}
19047
19048/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000019049/// beneficial for dag combiner to promote the specified node. If true, it
19050/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000019051bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000019052 EVT VT = Op.getValueType();
19053 if (VT != MVT::i16)
19054 return false;
19055
Evan Cheng4c26e932010-04-19 19:29:22 +000019056 bool Promote = false;
19057 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000019058 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000019059 default: break;
19060 case ISD::LOAD: {
19061 LoadSDNode *LD = cast<LoadSDNode>(Op);
19062 // If the non-extending load has a single use and it's not live out, then it
19063 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000019064 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
19065 Op.hasOneUse()*/) {
19066 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
19067 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
19068 // The only case where we'd want to promote LOAD (rather then it being
19069 // promoted as an operand is when it's only use is liveout.
19070 if (UI->getOpcode() != ISD::CopyToReg)
19071 return false;
19072 }
19073 }
Evan Cheng4c26e932010-04-19 19:29:22 +000019074 Promote = true;
19075 break;
19076 }
19077 case ISD::SIGN_EXTEND:
19078 case ISD::ZERO_EXTEND:
19079 case ISD::ANY_EXTEND:
19080 Promote = true;
19081 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000019082 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000019083 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000019084 SDValue N0 = Op.getOperand(0);
19085 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000019086 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000019087 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000019088 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000019089 break;
19090 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000019091 case ISD::ADD:
19092 case ISD::MUL:
19093 case ISD::AND:
19094 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000019095 case ISD::XOR:
19096 Commute = true;
19097 // fallthrough
19098 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000019099 SDValue N0 = Op.getOperand(0);
19100 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000019101 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000019102 return false;
19103 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000019104 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000019105 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000019106 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000019107 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000019108 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000019109 }
19110 }
19111
19112 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000019113 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000019114}
19115
Evan Cheng60c07e12006-07-05 22:17:51 +000019116//===----------------------------------------------------------------------===//
19117// X86 Inline Assembly Support
19118//===----------------------------------------------------------------------===//
19119
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019120namespace {
19121 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000019122 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019123 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019124
Benjamin Kramer0581ed72011-12-18 20:51:31 +000019125 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019126 StringRef piece(*args[i]);
19127 if (!s.startswith(piece)) // Check if the piece matches.
19128 return false;
19129
19130 s = s.substr(piece.size());
19131 StringRef::size_type pos = s.find_first_not_of(" \t");
19132 if (pos == 0) // We matched a prefix.
19133 return false;
19134
19135 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019136 }
19137
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019138 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019139 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000019140 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019141}
19142
Chris Lattnerb8105652009-07-20 17:51:36 +000019143bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
19144 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000019145
19146 std::string AsmStr = IA->getAsmString();
19147
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019148 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
19149 if (!Ty || Ty->getBitWidth() % 16 != 0)
19150 return false;
19151
Chris Lattnerb8105652009-07-20 17:51:36 +000019152 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000019153 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000019154 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000019155
19156 switch (AsmPieces.size()) {
19157 default: return false;
19158 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000019159 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019160 // we will turn this bswap into something that will be lowered to logical
19161 // ops instead of emitting the bswap asm. For now, we don't support 486 or
19162 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000019163 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019164 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
19165 matchAsm(AsmPieces[0], "bswapl", "$0") ||
19166 matchAsm(AsmPieces[0], "bswapq", "$0") ||
19167 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
19168 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
19169 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000019170 // No need to check constraints, nothing other than the equivalent of
19171 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000019172 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000019173 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019174
Chris Lattnerb8105652009-07-20 17:51:36 +000019175 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000019176 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019177 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019178 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
19179 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000019180 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000019181 const std::string &ConstraintsStr = IA->getConstraintString();
19182 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000019183 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Dan Gohman0ef701e2010-03-04 19:58:08 +000019184 if (AsmPieces.size() == 4 &&
19185 AsmPieces[0] == "~{cc}" &&
19186 AsmPieces[1] == "~{dirflag}" &&
19187 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019188 AsmPieces[3] == "~{fpsr}")
19189 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000019190 }
19191 break;
19192 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000019193 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019194 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019195 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
19196 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
19197 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019198 AsmPieces.clear();
19199 const std::string &ConstraintsStr = IA->getConstraintString();
19200 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Jakub Staszak56f58ad2013-02-18 23:18:22 +000019201 array_pod_sort(AsmPieces.begin(), AsmPieces.end());
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019202 if (AsmPieces.size() == 4 &&
19203 AsmPieces[0] == "~{cc}" &&
19204 AsmPieces[1] == "~{dirflag}" &&
19205 AsmPieces[2] == "~{flags}" &&
19206 AsmPieces[3] == "~{fpsr}")
19207 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000019208 }
Evan Cheng55d42002011-01-08 01:24:27 +000019209
19210 if (CI->getType()->isIntegerTy(64)) {
19211 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
19212 if (Constraints.size() >= 2 &&
19213 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
19214 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
19215 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000019216 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
19217 matchAsm(AsmPieces[1], "bswap", "%edx") &&
19218 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000019219 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000019220 }
19221 }
19222 break;
19223 }
19224 return false;
19225}
19226
Chris Lattnerf4dff842006-07-11 02:54:03 +000019227/// getConstraintType - Given a constraint letter, return the type of
19228/// constraint it is for this target.
19229X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000019230X86TargetLowering::getConstraintType(const std::string &Constraint) const {
19231 if (Constraint.size() == 1) {
19232 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000019233 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000019234 case 'q':
19235 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000019236 case 'f':
19237 case 't':
19238 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000019239 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000019240 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000019241 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000019242 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000019243 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000019244 case 'a':
19245 case 'b':
19246 case 'c':
19247 case 'd':
19248 case 'S':
19249 case 'D':
19250 case 'A':
19251 return C_Register;
19252 case 'I':
19253 case 'J':
19254 case 'K':
19255 case 'L':
19256 case 'M':
19257 case 'N':
19258 case 'G':
19259 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000019260 case 'e':
19261 case 'Z':
19262 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000019263 default:
19264 break;
19265 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000019266 }
Chris Lattner4234f572007-03-25 02:14:49 +000019267 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000019268}
19269
John Thompson44ab89e2010-10-29 17:29:13 +000019270/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000019271/// This object must already have been set up with the operand type
19272/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000019273TargetLowering::ConstraintWeight
19274 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000019275 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000019276 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019277 Value *CallOperandVal = info.CallOperandVal;
19278 // If we don't have a value, we can't do a match,
19279 // but allow it at the lowest weight.
19280 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000019281 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000019282 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000019283 // Look at the constraint type.
19284 switch (*constraint) {
19285 default:
John Thompson44ab89e2010-10-29 17:29:13 +000019286 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
19287 case 'R':
19288 case 'q':
19289 case 'Q':
19290 case 'a':
19291 case 'b':
19292 case 'c':
19293 case 'd':
19294 case 'S':
19295 case 'D':
19296 case 'A':
19297 if (CallOperandVal->getType()->isIntegerTy())
19298 weight = CW_SpecificReg;
19299 break;
19300 case 'f':
19301 case 't':
19302 case 'u':
Jakub Staszakc20323a2012-12-29 15:57:26 +000019303 if (type->isFloatingPointTy())
19304 weight = CW_SpecificReg;
19305 break;
John Thompson44ab89e2010-10-29 17:29:13 +000019306 case 'y':
Jakub Staszakc20323a2012-12-29 15:57:26 +000019307 if (type->isX86_MMXTy() && Subtarget->hasMMX())
19308 weight = CW_SpecificReg;
19309 break;
John Thompson44ab89e2010-10-29 17:29:13 +000019310 case 'x':
19311 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000019312 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Elena Demikhovsky8564dc62012-11-29 12:44:59 +000019313 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasFp256()))
John Thompson44ab89e2010-10-29 17:29:13 +000019314 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019315 break;
19316 case 'I':
19317 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
19318 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000019319 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019320 }
19321 break;
John Thompson44ab89e2010-10-29 17:29:13 +000019322 case 'J':
19323 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19324 if (C->getZExtValue() <= 63)
19325 weight = CW_Constant;
19326 }
19327 break;
19328 case 'K':
19329 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19330 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
19331 weight = CW_Constant;
19332 }
19333 break;
19334 case 'L':
19335 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19336 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
19337 weight = CW_Constant;
19338 }
19339 break;
19340 case 'M':
19341 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19342 if (C->getZExtValue() <= 3)
19343 weight = CW_Constant;
19344 }
19345 break;
19346 case 'N':
19347 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19348 if (C->getZExtValue() <= 0xff)
19349 weight = CW_Constant;
19350 }
19351 break;
19352 case 'G':
19353 case 'C':
19354 if (dyn_cast<ConstantFP>(CallOperandVal)) {
19355 weight = CW_Constant;
19356 }
19357 break;
19358 case 'e':
19359 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19360 if ((C->getSExtValue() >= -0x80000000LL) &&
19361 (C->getSExtValue() <= 0x7fffffffLL))
19362 weight = CW_Constant;
19363 }
19364 break;
19365 case 'Z':
19366 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
19367 if (C->getZExtValue() <= 0xffffffff)
19368 weight = CW_Constant;
19369 }
19370 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000019371 }
19372 return weight;
19373}
19374
Dale Johannesenba2a0b92008-01-29 02:21:21 +000019375/// LowerXConstraint - try to replace an X constraint, which matches anything,
19376/// with another that has more specific requirements based on the type of the
19377/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000019378const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000019379LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000019380 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
19381 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000019382 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000019383 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000019384 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000019385 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000019386 return "x";
19387 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019388
Chris Lattner5e764232008-04-26 23:02:14 +000019389 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000019390}
19391
Chris Lattner48884cd2007-08-25 00:47:38 +000019392/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
19393/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000019394void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000019395 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000019396 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000019397 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000019398 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000019399
Eric Christopher100c8332011-06-02 23:16:42 +000019400 // Only support length 1 constraints for now.
19401 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000019402
Eric Christopher100c8332011-06-02 23:16:42 +000019403 char ConstraintLetter = Constraint[0];
19404 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019405 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000019406 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000019407 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000019408 if (C->getZExtValue() <= 31) {
19409 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000019410 break;
19411 }
Devang Patel84f7fd22007-03-17 00:13:28 +000019412 }
Chris Lattner48884cd2007-08-25 00:47:38 +000019413 return;
Evan Cheng364091e2008-09-22 23:57:37 +000019414 case 'J':
19415 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000019416 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000019417 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
19418 break;
19419 }
19420 }
19421 return;
19422 case 'K':
19423 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Jakub Staszakdccd7f92012-11-06 23:52:19 +000019424 if (isInt<8>(C->getSExtValue())) {
Evan Cheng364091e2008-09-22 23:57:37 +000019425 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
19426 break;
19427 }
19428 }
19429 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000019430 case 'N':
19431 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000019432 if (C->getZExtValue() <= 255) {
19433 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000019434 break;
19435 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000019436 }
Chris Lattner48884cd2007-08-25 00:47:38 +000019437 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000019438 case 'e': {
19439 // 32-bit signed value
19440 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000019441 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
19442 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019443 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000019444 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000019445 break;
19446 }
19447 // FIXME gcc accepts some relocatable values here too, but only in certain
19448 // memory models; it's complicated.
19449 }
19450 return;
19451 }
19452 case 'Z': {
19453 // 32-bit unsigned value
19454 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000019455 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
19456 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019457 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
19458 break;
19459 }
19460 }
19461 // FIXME gcc accepts some relocatable values here too, but only in certain
19462 // memory models; it's complicated.
19463 return;
19464 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019465 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019466 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000019467 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000019468 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000019469 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000019470 break;
19471 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019472
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000019473 // In any sort of PIC mode addresses need to be computed at runtime by
19474 // adding in a register or some sort of table lookup. These can't
19475 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000019476 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000019477 return;
19478
Chris Lattnerdc43a882007-05-03 16:52:29 +000019479 // If we are in non-pic codegen mode, we allow the address of a global (with
19480 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000019481 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000019482 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000019483
Chris Lattner49921962009-05-08 18:23:14 +000019484 // Match either (GA), (GA+C), (GA+C1+C2), etc.
19485 while (1) {
19486 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
19487 Offset += GA->getOffset();
19488 break;
19489 } else if (Op.getOpcode() == ISD::ADD) {
19490 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
19491 Offset += C->getZExtValue();
19492 Op = Op.getOperand(0);
19493 continue;
19494 }
19495 } else if (Op.getOpcode() == ISD::SUB) {
19496 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
19497 Offset += -C->getZExtValue();
19498 Op = Op.getOperand(0);
19499 continue;
19500 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019501 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019502
Chris Lattner49921962009-05-08 18:23:14 +000019503 // Otherwise, this isn't something we can handle, reject it.
19504 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000019505 }
Eric Christopherfd179292009-08-27 18:07:15 +000019506
Dan Gohman46510a72010-04-15 01:51:59 +000019507 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019508 // If we require an extra load to get this address, as in PIC mode, we
19509 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000019510 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
19511 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000019512 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000019513
Andrew Trickac6d9be2013-05-25 02:42:55 +000019514 Result = DAG.getTargetGlobalAddress(GV, SDLoc(Op),
Devang Patel0d881da2010-07-06 22:08:15 +000019515 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000019516 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019517 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000019518 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019519
Gabor Greifba36cb52008-08-28 21:40:38 +000019520 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000019521 Ops.push_back(Result);
19522 return;
19523 }
Dale Johannesen1784d162010-06-25 21:55:36 +000019524 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000019525}
19526
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019527std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000019528X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +000019529 MVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000019530 // First, see if this is a constraint that directly corresponds to an LLVM
19531 // register class.
19532 if (Constraint.size() == 1) {
19533 // GCC Constraint Letters
19534 switch (Constraint[0]) {
19535 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000019536 // TODO: Slight differences here in allocation order and leaving
19537 // RIP in the class. Do they matter any more here than they do
19538 // in the normal allocation?
19539 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
19540 if (Subtarget->is64Bit()) {
Craig Topperc9099502012-04-20 06:31:50 +000019541 if (VT == MVT::i32 || VT == MVT::f32)
19542 return std::make_pair(0U, &X86::GR32RegClass);
19543 if (VT == MVT::i16)
19544 return std::make_pair(0U, &X86::GR16RegClass);
19545 if (VT == MVT::i8 || VT == MVT::i1)
19546 return std::make_pair(0U, &X86::GR8RegClass);
19547 if (VT == MVT::i64 || VT == MVT::f64)
19548 return std::make_pair(0U, &X86::GR64RegClass);
19549 break;
Eric Christopherd176af82011-06-29 17:23:50 +000019550 }
19551 // 32-bit fallthrough
19552 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000019553 if (VT == MVT::i32 || VT == MVT::f32)
Craig Topperc9099502012-04-20 06:31:50 +000019554 return std::make_pair(0U, &X86::GR32_ABCDRegClass);
19555 if (VT == MVT::i16)
19556 return std::make_pair(0U, &X86::GR16_ABCDRegClass);
19557 if (VT == MVT::i8 || VT == MVT::i1)
19558 return std::make_pair(0U, &X86::GR8_ABCD_LRegClass);
19559 if (VT == MVT::i64)
19560 return std::make_pair(0U, &X86::GR64_ABCDRegClass);
Eric Christopherd176af82011-06-29 17:23:50 +000019561 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000019562 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000019563 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000019564 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000019565 return std::make_pair(0U, &X86::GR8RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019566 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000019567 return std::make_pair(0U, &X86::GR16RegClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000019568 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000019569 return std::make_pair(0U, &X86::GR32RegClass);
19570 return std::make_pair(0U, &X86::GR64RegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019571 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000019572 if (VT == MVT::i8 || VT == MVT::i1)
Craig Topperc9099502012-04-20 06:31:50 +000019573 return std::make_pair(0U, &X86::GR8_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019574 if (VT == MVT::i16)
Craig Topperc9099502012-04-20 06:31:50 +000019575 return std::make_pair(0U, &X86::GR16_NOREXRegClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000019576 if (VT == MVT::i32 || !Subtarget->is64Bit())
Craig Topperc9099502012-04-20 06:31:50 +000019577 return std::make_pair(0U, &X86::GR32_NOREXRegClass);
19578 return std::make_pair(0U, &X86::GR64_NOREXRegClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000019579 case 'f': // FP Stack registers.
19580 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
19581 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000019582 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000019583 return std::make_pair(0U, &X86::RFP32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019584 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Craig Topperc9099502012-04-20 06:31:50 +000019585 return std::make_pair(0U, &X86::RFP64RegClass);
19586 return std::make_pair(0U, &X86::RFP80RegClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000019587 case 'y': // MMX_REGS if MMX allowed.
19588 if (!Subtarget->hasMMX()) break;
Craig Topperc9099502012-04-20 06:31:50 +000019589 return std::make_pair(0U, &X86::VR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019590 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000019591 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000019592 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000019593 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000019594 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000019595
Chad Rosier5b3fca52013-06-22 18:37:38 +000019596 switch (VT.SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000019597 default: break;
19598 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000019599 case MVT::f32:
19600 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +000019601 return std::make_pair(0U, &X86::FR32RegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000019602 case MVT::f64:
19603 case MVT::i64:
Craig Topperc9099502012-04-20 06:31:50 +000019604 return std::make_pair(0U, &X86::FR64RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019605 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000019606 case MVT::v16i8:
19607 case MVT::v8i16:
19608 case MVT::v4i32:
19609 case MVT::v2i64:
19610 case MVT::v4f32:
19611 case MVT::v2f64:
Craig Topperc9099502012-04-20 06:31:50 +000019612 return std::make_pair(0U, &X86::VR128RegClass);
Eric Christopher55487552012-01-07 01:02:09 +000019613 // AVX types.
19614 case MVT::v32i8:
19615 case MVT::v16i16:
19616 case MVT::v8i32:
19617 case MVT::v4i64:
19618 case MVT::v8f32:
19619 case MVT::v4f64:
Craig Topperc9099502012-04-20 06:31:50 +000019620 return std::make_pair(0U, &X86::VR256RegClass);
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019621 case MVT::v8f64:
19622 case MVT::v16f32:
19623 case MVT::v16i32:
19624 case MVT::v8i64:
19625 return std::make_pair(0U, &X86::VR512RegClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000019626 }
Chris Lattnerad043e82007-04-09 05:11:28 +000019627 break;
19628 }
19629 }
Scott Michelfdc40a02009-02-17 22:15:04 +000019630
Chris Lattnerf76d1802006-07-31 23:26:50 +000019631 // Use the default implementation in TargetLowering to convert the register
19632 // constraint into a member of a register class.
19633 std::pair<unsigned, const TargetRegisterClass*> Res;
19634 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000019635
19636 // Not found as a standard register?
19637 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019638 // Map st(0) -> st(7) -> ST0
19639 if (Constraint.size() == 7 && Constraint[0] == '{' &&
19640 tolower(Constraint[1]) == 's' &&
19641 tolower(Constraint[2]) == 't' &&
19642 Constraint[3] == '(' &&
19643 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
19644 Constraint[5] == ')' &&
19645 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000019646
Chris Lattner56d77c72009-09-13 22:41:48 +000019647 Res.first = X86::ST0+Constraint[4]-'0';
Craig Topperc9099502012-04-20 06:31:50 +000019648 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019649 return Res;
19650 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019651
Chris Lattner56d77c72009-09-13 22:41:48 +000019652 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019653 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000019654 Res.first = X86::ST0;
Craig Topperc9099502012-04-20 06:31:50 +000019655 Res.second = &X86::RFP80RegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019656 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000019657 }
Chris Lattner56d77c72009-09-13 22:41:48 +000019658
19659 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000019660 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000019661 Res.first = X86::EFLAGS;
Craig Topperc9099502012-04-20 06:31:50 +000019662 Res.second = &X86::CCRRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019663 return Res;
19664 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000019665
Dale Johannesen330169f2008-11-13 21:52:36 +000019666 // 'A' means EAX + EDX.
19667 if (Constraint == "A") {
19668 Res.first = X86::EAX;
Craig Topperc9099502012-04-20 06:31:50 +000019669 Res.second = &X86::GR32_ADRegClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000019670 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000019671 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000019672 return Res;
19673 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019674
Chris Lattnerf76d1802006-07-31 23:26:50 +000019675 // Otherwise, check to see if this is a register class of the wrong value
19676 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
19677 // turn into {ax},{dx}.
19678 if (Res.second->hasType(VT))
19679 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019680
Chris Lattnerf76d1802006-07-31 23:26:50 +000019681 // All of the single-register GCC register classes map their values onto
19682 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
19683 // really want an 8-bit or 32-bit register, map to the appropriate register
19684 // class and return the appropriate register.
Craig Topperc9099502012-04-20 06:31:50 +000019685 if (Res.second == &X86::GR16RegClass) {
Eric Christopher23571f42013-02-13 06:01:05 +000019686 if (VT == MVT::i8 || VT == MVT::i1) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019687 unsigned DestReg = 0;
19688 switch (Res.first) {
19689 default: break;
19690 case X86::AX: DestReg = X86::AL; break;
19691 case X86::DX: DestReg = X86::DL; break;
19692 case X86::CX: DestReg = X86::CL; break;
19693 case X86::BX: DestReg = X86::BL; break;
19694 }
19695 if (DestReg) {
19696 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019697 Res.second = &X86::GR8RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019698 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019699 } else if (VT == MVT::i32 || VT == MVT::f32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019700 unsigned DestReg = 0;
19701 switch (Res.first) {
19702 default: break;
19703 case X86::AX: DestReg = X86::EAX; break;
19704 case X86::DX: DestReg = X86::EDX; break;
19705 case X86::CX: DestReg = X86::ECX; break;
19706 case X86::BX: DestReg = X86::EBX; break;
19707 case X86::SI: DestReg = X86::ESI; break;
19708 case X86::DI: DestReg = X86::EDI; break;
19709 case X86::BP: DestReg = X86::EBP; break;
19710 case X86::SP: DestReg = X86::ESP; break;
19711 }
19712 if (DestReg) {
19713 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019714 Res.second = &X86::GR32RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019715 }
Eric Christophera9bd4b42013-01-31 00:50:46 +000019716 } else if (VT == MVT::i64 || VT == MVT::f64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019717 unsigned DestReg = 0;
19718 switch (Res.first) {
19719 default: break;
19720 case X86::AX: DestReg = X86::RAX; break;
19721 case X86::DX: DestReg = X86::RDX; break;
19722 case X86::CX: DestReg = X86::RCX; break;
19723 case X86::BX: DestReg = X86::RBX; break;
19724 case X86::SI: DestReg = X86::RSI; break;
19725 case X86::DI: DestReg = X86::RDI; break;
19726 case X86::BP: DestReg = X86::RBP; break;
19727 case X86::SP: DestReg = X86::RSP; break;
19728 }
19729 if (DestReg) {
19730 Res.first = DestReg;
Craig Topperc9099502012-04-20 06:31:50 +000019731 Res.second = &X86::GR64RegClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000019732 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000019733 }
Craig Topperc9099502012-04-20 06:31:50 +000019734 } else if (Res.second == &X86::FR32RegClass ||
19735 Res.second == &X86::FR64RegClass ||
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019736 Res.second == &X86::VR128RegClass ||
19737 Res.second == &X86::VR256RegClass ||
19738 Res.second == &X86::FR32XRegClass ||
19739 Res.second == &X86::FR64XRegClass ||
19740 Res.second == &X86::VR128XRegClass ||
19741 Res.second == &X86::VR256XRegClass ||
19742 Res.second == &X86::VR512RegClass) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000019743 // Handle references to XMM physical registers that got mapped into the
19744 // wrong class. This can happen with constraints like {xmm0} where the
19745 // target independent register mapper will just pick the first match it can
19746 // find, ignoring the required type.
Eli Friedman52d418d2012-06-25 23:42:33 +000019747
19748 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +000019749 Res.second = &X86::FR32RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019750 else if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +000019751 Res.second = &X86::FR64RegClass;
19752 else if (X86::VR128RegClass.hasType(VT))
19753 Res.second = &X86::VR128RegClass;
Eli Friedman52d418d2012-06-25 23:42:33 +000019754 else if (X86::VR256RegClass.hasType(VT))
19755 Res.second = &X86::VR256RegClass;
Elena Demikhovskye3809ee2013-07-24 11:02:47 +000019756 else if (X86::VR512RegClass.hasType(VT))
19757 Res.second = &X86::VR512RegClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000019758 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000019759
Chris Lattnerf76d1802006-07-31 23:26:50 +000019760 return Res;
19761}