blob: a5bd79db9f438e9224d3bad0f0d964bb467e429f [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000151def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
152def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
154def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000155def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000156def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000157def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000158def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000159def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000160def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
161def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
162def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000163def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000164def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
165def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
166 AssemblerPredicate;
Jim Grosbacha7603982011-07-01 21:12:19 +0000167def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
168 AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000169def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
170 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000171def HasMP : Predicate<"Subtarget->hasMPExtension()">,
172 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000173def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000174def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000176def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000177def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
178def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000179def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
180def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000181
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000182// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseMovt : Predicate<"Subtarget->useMovt()">;
184def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000185def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000186
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000187//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000188// ARM Flag Definitions.
189
190class RegConstraint<string C> {
191 string Constraints = C;
192}
193
194//===----------------------------------------------------------------------===//
195// ARM specific transformation functions and pattern fragments.
196//
197
Evan Chenga8e29892007-01-19 07:51:42 +0000198// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
199// so_imm_neg def below.
200def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000202}]>;
203
204// so_imm_not_XFORM - Return a so_imm value packed into the format described for
205// so_imm_not def below.
206def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
Evan Chenga8e29892007-01-19 07:51:42 +0000210/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000211def imm1_15 : ImmLeaf<i32, [{
212 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
215/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000216def imm16_31 : ImmLeaf<i32, [{
217 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000218}]>;
219
Jim Grosbach64171712010-02-16 21:07:46 +0000220def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
Evan Chenga2515702007-03-19 07:09:02 +0000225def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000226 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000227 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000228 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000229
230// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
231def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000232 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000233}]>;
234
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000235/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000236def hi16 : SDNodeXForm<imm, [{
237 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
238}]>;
239
240def lo16AllZero : PatLeaf<(i32 imm), [{
241 // Returns true if all low 16-bits are 0.
242 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000243}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000244
Jim Grosbach64171712010-02-16 21:07:46 +0000245/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000246/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000247def imm0_65535 : ImmLeaf<i32, [{
248 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249}]>;
250
Evan Cheng37f25d92008-08-28 23:39:26 +0000251class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
252class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000253
Jim Grosbach0a145f32010-02-16 20:17:57 +0000254/// adde and sube predicates - True based on whether the carry flag output
255/// will be needed or not.
256def adde_dead_carry :
257 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
258 [{return !N->hasAnyUseOfValue(1);}]>;
259def sube_dead_carry :
260 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
261 [{return !N->hasAnyUseOfValue(1);}]>;
262def adde_live_carry :
263 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
264 [{return N->hasAnyUseOfValue(1);}]>;
265def sube_live_carry :
266 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
267 [{return N->hasAnyUseOfValue(1);}]>;
268
Evan Chengc4af4632010-11-17 20:13:28 +0000269// An 'and' node with a single use.
270def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
274// An 'xor' node with a single use.
275def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
276 return N->hasOneUse();
277}]>;
278
Evan Cheng48575f62010-12-05 22:04:16 +0000279// An 'fmul' node with a single use.
280def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
281 return N->hasOneUse();
282}]>;
283
284// An 'fadd' node which checks for single non-hazardous use.
285def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
289// An 'fsub' node which checks for single non-hazardous use.
290def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
291 return hasNoVMLxHazardUse(N);
292}]>;
293
Evan Chenga8e29892007-01-19 07:51:42 +0000294//===----------------------------------------------------------------------===//
295// Operand Definitions.
296//
297
298// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000299// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000300def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000301 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000302}
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Jason W Kim685c3502011-02-04 19:47:15 +0000304// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000305def uncondbrtarget : Operand<OtherVT> {
306 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
307}
308
Jason W Kim685c3502011-02-04 19:47:15 +0000309// Branch target for ARM. Handles conditional/unconditional
310def br_target : Operand<OtherVT> {
311 let EncoderMethod = "getARMBranchTargetOpValue";
312}
313
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000314// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000315// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000316def bltarget : Operand<i32> {
317 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000318 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000319}
320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// Call target for ARM. Handles conditional/unconditional
322// FIXME: rename bl_target to t2_bltarget?
323def bl_target : Operand<i32> {
324 // Encoded the same as branch targets.
325 let EncoderMethod = "getARMBranchTargetOpValue";
326}
327
328
Evan Chenga8e29892007-01-19 07:51:42 +0000329// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000330def RegListAsmOperand : AsmOperandClass {
331 let Name = "RegList";
332 let SuperClasses = [];
333}
334
Bill Wendling0f630752010-11-17 04:32:08 +0000335def DPRRegListAsmOperand : AsmOperandClass {
336 let Name = "DPRRegList";
337 let SuperClasses = [];
338}
339
340def SPRRegListAsmOperand : AsmOperandClass {
341 let Name = "SPRRegList";
342 let SuperClasses = [];
343}
344
Bill Wendling04863d02010-11-13 10:40:19 +0000345def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000346 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000347 let ParserMatchClass = RegListAsmOperand;
348 let PrintMethod = "printRegisterList";
349}
350
Bill Wendling0f630752010-11-17 04:32:08 +0000351def dpr_reglist : Operand<i32> {
352 let EncoderMethod = "getRegisterListOpValue";
353 let ParserMatchClass = DPRRegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
357def spr_reglist : Operand<i32> {
358 let EncoderMethod = "getRegisterListOpValue";
359 let ParserMatchClass = SPRRegListAsmOperand;
360 let PrintMethod = "printRegisterList";
361}
362
Evan Chenga8e29892007-01-19 07:51:42 +0000363// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
364def cpinst_operand : Operand<i32> {
365 let PrintMethod = "printCPInstOperand";
366}
367
Evan Chenga8e29892007-01-19 07:51:42 +0000368// Local PC labels.
369def pclabel : Operand<i32> {
370 let PrintMethod = "printPCLabel";
371}
372
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000373// ADR instruction labels.
374def adrlabel : Operand<i32> {
375 let EncoderMethod = "getAdrLabelOpValue";
376}
377
Owen Anderson498ec202010-10-27 22:49:00 +0000378def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000380}
381
Jim Grosbachb35ad412010-10-13 19:56:10 +0000382// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000383def rot_imm : Operand<i32>, ImmLeaf<i32, [{
384 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000385 return v == 8 || v == 16 || v == 24; }]> {
386 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000387}
388
Owen Anderson00828302011-03-18 22:50:18 +0000389def ShifterAsmOperand : AsmOperandClass {
390 let Name = "Shifter";
391 let SuperClasses = [];
392}
393
Bob Wilson22f5dc72010-08-16 18:27:34 +0000394// shift_imm: An integer that encodes a shift amount and the type of shift
395// (currently either asr or lsl) using the same encoding used for the
396// immediates in so_reg operands.
397def shift_imm : Operand<i32> {
398 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000399 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000400}
401
Evan Chenga8e29892007-01-19 07:51:42 +0000402// shifter_operand operands: so_reg and so_imm.
403def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000404 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000405 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000406 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000407 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000408 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000409}
Evan Chengf40deed2010-10-27 23:41:30 +0000410def shift_so_reg : Operand<i32>, // reg reg imm
411 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
412 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000413 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000414 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000415 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000416}
Evan Chenga8e29892007-01-19 07:51:42 +0000417
418// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000419// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000420def so_imm : Operand<i32>, ImmLeaf<i32, [{
421 return ARM_AM::getSOImmVal(Imm) != -1;
422 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000423 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000424 let PrintMethod = "printSOImmOperand";
425}
426
Evan Chengc70d1842007-03-20 08:11:30 +0000427// Break so_imm's up into two pieces. This handles immediates with up to 16
428// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
429// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000430def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000431 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000432}]>;
433
434/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
435///
436def arm_i32imm : PatLeaf<(imm), [{
437 if (Subtarget->hasV6T2Ops())
438 return true;
439 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
440}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000441
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000442/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000443def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
444 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000445}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000446
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000447/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000448def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
449 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000450}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000451 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000452}
453
Evan Cheng75972122011-01-13 07:58:56 +0000454// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000455// The imm is split into imm{15-12}, imm{11-0}
456//
Evan Cheng75972122011-01-13 07:58:56 +0000457def i32imm_hilo16 : Operand<i32> {
458 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000459}
460
Evan Chenga9688c42010-12-11 04:11:38 +0000461/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
462/// e.g., 0xf000ffff
463def bf_inv_mask_imm : Operand<i32>,
464 PatLeaf<(imm), [{
465 return ARM::isBitFieldInvertedMask(N->getZExtValue());
466}] > {
467 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
468 let PrintMethod = "printBitfieldInvMaskImmOperand";
469}
470
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000471/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000472def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
473 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000474}]>;
475
476/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000477def width_imm : Operand<i32>, ImmLeaf<i32, [{
478 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000479}] > {
480 let EncoderMethod = "getMsbOpValue";
481}
482
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000483def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
484 return Imm > 0 && Imm <= 32;
485}]> {
486 let EncoderMethod = "getSsatBitPosValue";
487}
488
Evan Chenga8e29892007-01-19 07:51:42 +0000489// Define ARM specific addressing modes.
490
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000491def MemMode2AsmOperand : AsmOperandClass {
492 let Name = "MemMode2";
493 let SuperClasses = [];
494 let ParserMethod = "tryParseMemMode2Operand";
495}
496
497def MemMode3AsmOperand : AsmOperandClass {
498 let Name = "MemMode3";
499 let SuperClasses = [];
500 let ParserMethod = "tryParseMemMode3Operand";
501}
Jim Grosbach3e556122010-10-26 22:37:02 +0000502
503// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000504//
Jim Grosbach3e556122010-10-26 22:37:02 +0000505def addrmode_imm12 : Operand<i32>,
506 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000507 // 12-bit immediate operand. Note that instructions using this encode
508 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
509 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000510
Chris Lattner2ac19022010-11-15 05:19:05 +0000511 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000512 let PrintMethod = "printAddrModeImm12Operand";
513 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000514}
Jim Grosbach3e556122010-10-26 22:37:02 +0000515// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000516//
Jim Grosbach3e556122010-10-26 22:37:02 +0000517def ldst_so_reg : Operand<i32>,
518 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000519 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000520 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000521 let PrintMethod = "printAddrMode2Operand";
522 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
523}
524
Jim Grosbach3e556122010-10-26 22:37:02 +0000525// addrmode2 := reg +/- imm12
526// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000527//
528def addrmode2 : Operand<i32>,
529 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000530 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000531 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000532 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000533 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
534}
535
536def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000537 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
538 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000539 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000540 let PrintMethod = "printAddrMode2OffsetOperand";
541 let MIOperandInfo = (ops GPR, i32imm);
542}
543
544// addrmode3 := reg +/- reg
545// addrmode3 := reg +/- imm8
546//
547def addrmode3 : Operand<i32>,
548 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000549 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000550 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000551 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000552 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
553}
554
555def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000556 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
557 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000558 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000559 let PrintMethod = "printAddrMode3OffsetOperand";
560 let MIOperandInfo = (ops GPR, i32imm);
561}
562
Jim Grosbache6913602010-11-03 01:01:43 +0000563// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000564//
Jim Grosbache6913602010-11-03 01:01:43 +0000565def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000566 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000567 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000568}
569
Bill Wendling59914872010-11-08 00:39:58 +0000570def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000571 let Name = "MemMode5";
572 let SuperClasses = [];
573}
574
Evan Chenga8e29892007-01-19 07:51:42 +0000575// addrmode5 := reg +/- imm8*4
576//
577def addrmode5 : Operand<i32>,
578 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
579 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000580 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000581 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000582 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000583}
584
Bob Wilsond3a07652011-02-07 17:43:09 +0000585// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000586//
587def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000588 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000589 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000590 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000591 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000592}
593
Bob Wilsonda525062011-02-25 06:42:42 +0000594def am6offset : Operand<i32>,
595 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
596 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000597 let PrintMethod = "printAddrMode6OffsetOperand";
598 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000600}
601
Mon P Wang183c6272011-05-09 17:47:27 +0000602// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
603// (single element from one lane) for size 32.
604def addrmode6oneL32 : Operand<i32>,
605 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
606 let PrintMethod = "printAddrMode6Operand";
607 let MIOperandInfo = (ops GPR:$addr, i32imm);
608 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
609}
610
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000611// Special version of addrmode6 to handle alignment encoding for VLD-dup
612// instructions, specifically VLD4-dup.
613def addrmode6dup : Operand<i32>,
614 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
615 let PrintMethod = "printAddrMode6Operand";
616 let MIOperandInfo = (ops GPR:$addr, i32imm);
617 let EncoderMethod = "getAddrMode6DupAddressOpValue";
618}
619
Evan Chenga8e29892007-01-19 07:51:42 +0000620// addrmodepc := pc + reg
621//
622def addrmodepc : Operand<i32>,
623 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
624 let PrintMethod = "printAddrModePCOperand";
625 let MIOperandInfo = (ops GPR, i32imm);
626}
627
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000628def MemMode7AsmOperand : AsmOperandClass {
629 let Name = "MemMode7";
630 let SuperClasses = [];
631}
632
633// addrmode7 := reg
634// Used by load/store exclusive instructions. Useful to enable right assembly
635// parsing and printing. Not used for any codegen matching.
636//
637def addrmode7 : Operand<i32> {
638 let PrintMethod = "printAddrMode7Operand";
639 let MIOperandInfo = (ops GPR);
640 let ParserMatchClass = MemMode7AsmOperand;
641}
642
Bob Wilson4f38b382009-08-21 21:58:55 +0000643def nohash_imm : Operand<i32> {
644 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000645}
646
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000647def CoprocNumAsmOperand : AsmOperandClass {
648 let Name = "CoprocNum";
649 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000650 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000651}
652
653def CoprocRegAsmOperand : AsmOperandClass {
654 let Name = "CoprocReg";
655 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000656 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000657}
658
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000659def p_imm : Operand<i32> {
660 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000661 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000662}
663
664def c_imm : Operand<i32> {
665 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000666 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000667}
668
Evan Chenga8e29892007-01-19 07:51:42 +0000669//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000670
Evan Cheng37f25d92008-08-28 23:39:26 +0000671include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000672
673//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000674// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000675//
676
Evan Cheng3924f782008-08-29 07:36:24 +0000677/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000678/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000679multiclass AsI1_bin_irs<bits<4> opcod, string opc,
680 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000681 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000682 // The register-immediate version is re-materializable. This is useful
683 // in particular for taking the address of a local.
684 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000685 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
686 iii, opc, "\t$Rd, $Rn, $imm",
687 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
688 bits<4> Rd;
689 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000690 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000691 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000692 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000693 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000694 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000695 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000696 }
Jim Grosbach62547262010-10-11 18:51:51 +0000697 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
698 iir, opc, "\t$Rd, $Rn, $Rm",
699 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000700 bits<4> Rd;
701 bits<4> Rn;
702 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000703 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000704 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000705 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000706 let Inst{15-12} = Rd;
707 let Inst{11-4} = 0b00000000;
708 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000709 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000710 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
711 iis, opc, "\t$Rd, $Rn, $shift",
712 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000713 bits<4> Rd;
714 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000715 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000716 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000717 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000718 let Inst{15-12} = Rd;
719 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000720 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000721
722 // Assembly aliases for optional destination operand when it's the same
723 // as the source operand.
724 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
725 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
726 so_imm:$imm, pred:$p,
727 cc_out:$s)>,
728 Requires<[IsARM]>;
729 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
730 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
731 GPR:$Rm, pred:$p,
732 cc_out:$s)>,
733 Requires<[IsARM]>;
734 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
735 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
736 so_reg:$shift, pred:$p,
737 cc_out:$s)>,
738 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000739}
740
Evan Cheng1e249e32009-06-25 20:59:23 +0000741/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000742/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000743let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000744multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
745 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
746 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000747 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
748 iii, opc, "\t$Rd, $Rn, $imm",
749 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
750 bits<4> Rd;
751 bits<4> Rn;
752 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000753 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000754 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000755 let Inst{19-16} = Rn;
756 let Inst{15-12} = Rd;
757 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000758 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000759 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
760 iir, opc, "\t$Rd, $Rn, $Rm",
761 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
762 bits<4> Rd;
763 bits<4> Rn;
764 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000766 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = Rd;
770 let Inst{11-4} = 0b00000000;
771 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000772 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000773 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
774 iis, opc, "\t$Rd, $Rn, $shift",
775 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
776 bits<4> Rd;
777 bits<4> Rn;
778 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000779 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000780 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = Rn;
782 let Inst{15-12} = Rd;
783 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000784 }
Evan Cheng071a2792007-09-11 19:55:27 +0000785}
Evan Chengc85e8322007-07-05 07:13:32 +0000786}
787
788/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000789/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000790/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000791let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000792multiclass AI1_cmp_irs<bits<4> opcod, string opc,
793 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
794 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000795 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
796 opc, "\t$Rn, $imm",
797 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000798 bits<4> Rn;
799 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000800 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000801 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000802 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000803 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000804 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000805 }
806 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
807 opc, "\t$Rn, $Rm",
808 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000809 bits<4> Rn;
810 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000811 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000812 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000813 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000814 let Inst{19-16} = Rn;
815 let Inst{15-12} = 0b0000;
816 let Inst{11-4} = 0b00000000;
817 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000818 }
819 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
820 opc, "\t$Rn, $shift",
821 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 bits<4> Rn;
823 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000824 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000825 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000826 let Inst{19-16} = Rn;
827 let Inst{15-12} = 0b0000;
828 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000829 }
Evan Cheng071a2792007-09-11 19:55:27 +0000830}
Evan Chenga8e29892007-01-19 07:51:42 +0000831}
832
Evan Cheng576a3962010-09-25 00:49:35 +0000833/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000834/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000835/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000836multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000837 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
838 IIC_iEXTr, opc, "\t$Rd, $Rm",
839 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000840 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000841 bits<4> Rd;
842 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000843 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000844 let Inst{15-12} = Rd;
845 let Inst{11-10} = 0b00;
846 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000847 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000848 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
849 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
850 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000851 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000852 bits<4> Rd;
853 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000854 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000855 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000856 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000857 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000858 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000859 }
Evan Chenga8e29892007-01-19 07:51:42 +0000860}
861
Evan Cheng576a3962010-09-25 00:49:35 +0000862multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000863 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
864 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000865 [/* For disassembly only; pattern left blank */]>,
866 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000867 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000869 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
871 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000872 [/* For disassembly only; pattern left blank */]>,
873 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000874 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000875 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000876 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000877 }
878}
879
Evan Cheng576a3962010-09-25 00:49:35 +0000880/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000881/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000882multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000883 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
884 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
885 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000886 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000887 bits<4> Rd;
888 bits<4> Rm;
889 bits<4> Rn;
890 let Inst{19-16} = Rn;
891 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000892 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000893 let Inst{9-4} = 0b000111;
894 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000895 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000896 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
897 rot_imm:$rot),
898 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
899 [(set GPR:$Rd, (opnode GPR:$Rn,
900 (rotr GPR:$Rm, rot_imm:$rot)))]>,
901 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000902 bits<4> Rd;
903 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000904 bits<4> Rn;
905 bits<2> rot;
906 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000907 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000908 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000909 let Inst{9-4} = 0b000111;
910 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000911 }
Evan Chenga8e29892007-01-19 07:51:42 +0000912}
913
Johnny Chen2ec5e492010-02-22 21:50:40 +0000914// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000915multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000916 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
917 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000918 [/* For disassembly only; pattern left blank */]>,
919 Requires<[IsARM, HasV6]> {
920 let Inst{11-10} = 0b00;
921 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000922 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
923 rot_imm:$rot),
924 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000925 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000926 Requires<[IsARM, HasV6]> {
927 bits<4> Rn;
928 bits<2> rot;
929 let Inst{19-16} = Rn;
930 let Inst{11-10} = rot;
931 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000932}
933
Evan Cheng62674222009-06-25 23:34:10 +0000934/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
935let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000936multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
937 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000938 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
939 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
940 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000941 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000942 bits<4> Rd;
943 bits<4> Rn;
944 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000945 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000946 let Inst{15-12} = Rd;
947 let Inst{19-16} = Rn;
948 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000949 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000950 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
951 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
952 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000953 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000954 bits<4> Rd;
955 bits<4> Rn;
956 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000957 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000959 let isCommutable = Commutable;
960 let Inst{3-0} = Rm;
961 let Inst{15-12} = Rd;
962 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000963 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000964 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
965 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
966 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000967 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000968 bits<4> Rd;
969 bits<4> Rn;
970 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000971 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000972 let Inst{11-0} = shift;
973 let Inst{15-12} = Rd;
974 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000975 }
Jim Grosbache5165492009-11-09 00:11:35 +0000976}
Owen Anderson78a54692011-04-11 20:12:19 +0000977}
978
Jim Grosbache5165492009-11-09 00:11:35 +0000979// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000980// NOTE: CPSR def omitted because it will be handled by the custom inserter.
981let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000982multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000983 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
984 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000985 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000986 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
987 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +0000988 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
989 let isCommutable = Commutable;
990 }
Andrew Trick1c3af772011-04-23 03:55:32 +0000991 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
992 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +0000993 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000994}
Evan Chengc85e8322007-07-05 07:13:32 +0000995}
996
Jim Grosbach3e556122010-10-26 22:37:02 +0000997let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000998multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000999 InstrItinClass iir, PatFrag opnode> {
1000 // Note: We use the complex addrmode_imm12 rather than just an input
1001 // GPR and a constrained immediate so that we can use this to match
1002 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001003 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001004 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1005 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001006 bits<4> Rt;
1007 bits<17> addr;
1008 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1009 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001010 let Inst{15-12} = Rt;
1011 let Inst{11-0} = addr{11-0}; // imm12
1012 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001013 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001014 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1015 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001016 bits<4> Rt;
1017 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001018 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001019 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1020 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001021 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001022 let Inst{11-0} = shift{11-0};
1023 }
1024}
1025}
1026
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001027multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001028 InstrItinClass iir, PatFrag opnode> {
1029 // Note: We use the complex addrmode_imm12 rather than just an input
1030 // GPR and a constrained immediate so that we can use this to match
1031 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001032 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001033 (ins GPR:$Rt, addrmode_imm12:$addr),
1034 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1035 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1036 bits<4> Rt;
1037 bits<17> addr;
1038 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1039 let Inst{19-16} = addr{16-13}; // Rn
1040 let Inst{15-12} = Rt;
1041 let Inst{11-0} = addr{11-0}; // imm12
1042 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001043 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001044 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1045 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1046 bits<4> Rt;
1047 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001048 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001049 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1050 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001051 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001052 let Inst{11-0} = shift{11-0};
1053 }
1054}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001055//===----------------------------------------------------------------------===//
1056// Instructions
1057//===----------------------------------------------------------------------===//
1058
Evan Chenga8e29892007-01-19 07:51:42 +00001059//===----------------------------------------------------------------------===//
1060// Miscellaneous Instructions.
1061//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001062
Evan Chenga8e29892007-01-19 07:51:42 +00001063/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1064/// the function. The first operand is the ID# for this instruction, the second
1065/// is the index into the MachineConstantPool that this is, the third is the
1066/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001067let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001068def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001069PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001070 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001071
Jim Grosbach4642ad32010-02-22 23:10:38 +00001072// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1073// from removing one half of the matched pairs. That breaks PEI, which assumes
1074// these will always be in pairs, and asserts if it finds otherwise. Better way?
1075let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001076def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001077PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001078 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001079
Jim Grosbach64171712010-02-16 21:07:46 +00001080def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001081PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001082 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001083}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001084
Johnny Chenf4d81052010-02-12 22:53:19 +00001085def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001086 [/* For disassembly only; pattern left blank */]>,
1087 Requires<[IsARM, HasV6T2]> {
1088 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001089 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001090 let Inst{7-0} = 0b00000000;
1091}
1092
Johnny Chenf4d81052010-02-12 22:53:19 +00001093def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1094 [/* For disassembly only; pattern left blank */]>,
1095 Requires<[IsARM, HasV6T2]> {
1096 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001097 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001098 let Inst{7-0} = 0b00000001;
1099}
1100
1101def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1102 [/* For disassembly only; pattern left blank */]>,
1103 Requires<[IsARM, HasV6T2]> {
1104 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001105 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001106 let Inst{7-0} = 0b00000010;
1107}
1108
1109def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1110 [/* For disassembly only; pattern left blank */]>,
1111 Requires<[IsARM, HasV6T2]> {
1112 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001113 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001114 let Inst{7-0} = 0b00000011;
1115}
1116
Johnny Chen2ec5e492010-02-22 21:50:40 +00001117def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1118 "\t$dst, $a, $b",
1119 [/* For disassembly only; pattern left blank */]>,
1120 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001121 bits<4> Rd;
1122 bits<4> Rn;
1123 bits<4> Rm;
1124 let Inst{3-0} = Rm;
1125 let Inst{15-12} = Rd;
1126 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001127 let Inst{27-20} = 0b01101000;
1128 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001129 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001130}
1131
Johnny Chenf4d81052010-02-12 22:53:19 +00001132def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1133 [/* For disassembly only; pattern left blank */]>,
1134 Requires<[IsARM, HasV6T2]> {
1135 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001136 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001137 let Inst{7-0} = 0b00000100;
1138}
1139
Johnny Chenc6f7b272010-02-11 18:12:29 +00001140// The i32imm operand $val can be used by a debugger to store more information
1141// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001142def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001143 [/* For disassembly only; pattern left blank */]>,
1144 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001145 bits<16> val;
1146 let Inst{3-0} = val{3-0};
1147 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001148 let Inst{27-20} = 0b00010010;
1149 let Inst{7-4} = 0b0111;
1150}
1151
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001152// Change Processor State is a system instruction -- for disassembly and
1153// parsing only.
1154// FIXME: Since the asm parser has currently no clean way to handle optional
1155// operands, create 3 versions of the same instruction. Once there's a clean
1156// framework to represent optional operands, change this behavior.
1157class CPS<dag iops, string asm_ops>
1158 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1159 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1160 bits<2> imod;
1161 bits<3> iflags;
1162 bits<5> mode;
1163 bit M;
1164
Johnny Chenb98e1602010-02-12 18:55:33 +00001165 let Inst{31-28} = 0b1111;
1166 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001167 let Inst{19-18} = imod;
1168 let Inst{17} = M; // Enabled if mode is set;
1169 let Inst{16} = 0;
1170 let Inst{8-6} = iflags;
1171 let Inst{5} = 0;
1172 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001173}
1174
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001175let M = 1 in
1176 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1177 "$imod\t$iflags, $mode">;
1178let mode = 0, M = 0 in
1179 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1180
1181let imod = 0, iflags = 0, M = 1 in
1182 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1183
Johnny Chenb92a23f2010-02-21 04:42:01 +00001184// Preload signals the memory system of possible future data/instruction access.
1185// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001186multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001187
Evan Chengdfed19f2010-11-03 06:34:55 +00001188 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001189 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001190 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001191 bits<4> Rt;
1192 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001193 let Inst{31-26} = 0b111101;
1194 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001195 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001196 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001197 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001198 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001199 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001200 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001201 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001202 }
1203
Evan Chengdfed19f2010-11-03 06:34:55 +00001204 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001205 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001206 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001207 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001208 let Inst{31-26} = 0b111101;
1209 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001210 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001211 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001212 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001213 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001214 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001215 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001216 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001217 }
1218}
1219
Evan Cheng416941d2010-11-04 05:19:35 +00001220defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1221defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1222defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001223
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001224def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1225 "setend\t$end",
1226 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001227 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001228 bits<1> end;
1229 let Inst{31-10} = 0b1111000100000001000000;
1230 let Inst{9} = end;
1231 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001232}
1233
Johnny Chenf4d81052010-02-12 22:53:19 +00001234def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001235 [/* For disassembly only; pattern left blank */]>,
1236 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001237 bits<4> opt;
1238 let Inst{27-4} = 0b001100100000111100001111;
1239 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001240}
1241
Johnny Chenba6e0332010-02-11 17:14:31 +00001242// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001243let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001244def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001245 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001246 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001247 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001248}
1249
Evan Cheng12c3a532008-11-06 17:48:05 +00001250// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001251let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001252def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1253 Size4Bytes, IIC_iALUr,
1254 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001255
Evan Cheng325474e2008-01-07 23:56:57 +00001256let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001257def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001258 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001259 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001260
Jim Grosbach53694262010-11-18 01:15:56 +00001261def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001262 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001263 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001264
Jim Grosbach53694262010-11-18 01:15:56 +00001265def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001266 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001267 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001268
Jim Grosbach53694262010-11-18 01:15:56 +00001269def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001270 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001271 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001272
Jim Grosbach53694262010-11-18 01:15:56 +00001273def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001274 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001275 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001276}
Chris Lattner13c63102008-01-06 05:55:01 +00001277let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001278def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001279 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001280
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001281def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001282 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1283 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001284
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001285def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001286 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001287}
Evan Cheng12c3a532008-11-06 17:48:05 +00001288} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001289
Evan Chenge07715c2009-06-23 05:25:29 +00001290
1291// LEApcrel - Load a pc-relative address into a register without offending the
1292// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001293let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001294// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001295// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1296// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001297def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001298 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001299 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001300 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001301 let Inst{27-25} = 0b001;
1302 let Inst{20} = 0;
1303 let Inst{19-16} = 0b1111;
1304 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001305 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001306}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001307def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1308 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001309
1310def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1311 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1312 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001313
Evan Chenga8e29892007-01-19 07:51:42 +00001314//===----------------------------------------------------------------------===//
1315// Control Flow Instructions.
1316//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001317
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001318let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1319 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001320 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001321 "bx", "\tlr", [(ARMretflag)]>,
1322 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001323 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001324 }
1325
1326 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001327 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001328 "mov", "\tpc, lr", [(ARMretflag)]>,
1329 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001330 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001331 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001332}
Rafael Espindola27185192006-09-29 21:20:16 +00001333
Bob Wilson04ea6e52009-10-28 00:37:03 +00001334// Indirect branches
1335let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001336 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001337 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001338 [(brind GPR:$dst)]>,
1339 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001340 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001341 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001342 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001343 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001344
Johnny Chen75f42962011-05-22 17:51:04 +00001345 // For disassembly only.
1346 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1347 "bx$p\t$dst", [/* pattern left blank */]>,
1348 Requires<[IsARM, HasV4T]> {
1349 bits<4> dst;
1350 let Inst{27-4} = 0b000100101111111111110001;
1351 let Inst{3-0} = dst;
1352 }
1353
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001354 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001355 // FIXME: We would really like to define this as a vanilla ARMPat like:
1356 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1357 // With that, however, we can't set isBranch, isTerminator, etc..
1358 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1359 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1360 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001361}
1362
Evan Cheng1e0eab12010-11-29 22:43:27 +00001363// All calls clobber the non-callee saved registers. SP is marked as
1364// a use to prevent stack-pointer assignments that appear immediately
1365// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001366let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001367 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001368 // FIXME: Do we really need a non-predicated version? If so, it should
1369 // at least be a pseudo instruction expanding to the predicated version
1370 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001371 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001372 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001373 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001374 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001375 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001376 Requires<[IsARM, IsNotDarwin]> {
1377 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001378 bits<24> func;
1379 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001380 }
Evan Cheng277f0742007-06-19 21:05:09 +00001381
Jason W Kim685c3502011-02-04 19:47:15 +00001382 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001383 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001384 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001385 Requires<[IsARM, IsNotDarwin]> {
1386 bits<24> func;
1387 let Inst{23-0} = func;
1388 }
Evan Cheng277f0742007-06-19 21:05:09 +00001389
Evan Chenga8e29892007-01-19 07:51:42 +00001390 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001391 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001392 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001393 [(ARMcall GPR:$func)]>,
1394 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001395 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001396 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001397 let Inst{3-0} = func;
1398 }
1399
1400 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1401 IIC_Br, "blx", "\t$func",
1402 [(ARMcall_pred GPR:$func)]>,
1403 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1404 bits<4> func;
1405 let Inst{27-4} = 0b000100101111111111110011;
1406 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001407 }
1408
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001409 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001410 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001411 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1412 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1413 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001414
1415 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001416 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1417 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1418 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001419}
1420
David Goodwin1a8f36e2009-08-12 18:31:53 +00001421let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001422 // On Darwin R9 is call-clobbered.
1423 // R7 is marked as a use to prevent frame-pointer assignments from being
1424 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001425 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001426 Uses = [R7, SP] in {
Jim Grosbachf859a542011-03-12 00:45:26 +00001427 def BLr9 : ARMPseudoInst<(outs), (ins bltarget:$func, variable_ops),
1428 Size4Bytes, IIC_Br,
1429 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001430
Jim Grosbachf859a542011-03-12 00:45:26 +00001431 def BLr9_pred : ARMPseudoInst<(outs),
1432 (ins bltarget:$func, pred:$p, variable_ops),
1433 Size4Bytes, IIC_Br,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001434 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001435 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001436
1437 // ARMv5T and above
Jim Grosbachf859a542011-03-12 00:45:26 +00001438 def BLXr9 : ARMPseudoInst<(outs), (ins GPR:$func, variable_ops),
1439 Size4Bytes, IIC_Br,
1440 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001441
Jim Grosbachf859a542011-03-12 00:45:26 +00001442 def BLXr9_pred: ARMPseudoInst<(outs), (ins GPR:$func, pred:$p, variable_ops),
1443 Size4Bytes, IIC_Br,
Bob Wilson181d3fe2011-03-03 01:41:01 +00001444 [(ARMcall_pred GPR:$func)]>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001445 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001446
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001447 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001448 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001449 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1450 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1451 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001452
1453 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001454 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1455 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1456 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001457}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001458
Dale Johannesen51e28e62010-06-03 21:09:53 +00001459// Tail calls.
1460
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001461// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001462let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1463 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001464 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001465 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001466 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1467 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001468
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001469 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1470 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001471
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001472 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1473 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001474 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001475
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001476 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1477 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001478 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001479
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001480 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1481 Size4Bytes, IIC_Br,
1482 []>, Requires<[IsARM, IsDarwin]>;
1483
1484 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1485 Size4Bytes, IIC_Br,
1486 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001487 }
1488
1489 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001490 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001491 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001492 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1493 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001494
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001495 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1496 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001497
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001498 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1499 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001500 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001501
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001502 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1503 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001504 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001505
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001506 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1507 Size4Bytes, IIC_Br,
1508 []>, Requires<[IsARM, IsNotDarwin]>;
1509 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1510 Size4Bytes, IIC_Br,
1511 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001512 }
1513}
1514
David Goodwin1a8f36e2009-08-12 18:31:53 +00001515let isBranch = 1, isTerminator = 1 in {
Jim Grosbach72422d32011-03-11 23:24:15 +00001516 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Chengaeafca02007-05-16 07:45:54 +00001517 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001518 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001519 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1520 // should be sufficient.
Jim Grosbach72422d32011-03-11 23:24:15 +00001521 def B : ARMPseudoInst<(outs), (ins brtarget:$target), Size4Bytes, IIC_Br,
1522 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +00001523
Jim Grosbach2dc77682010-11-29 18:37:44 +00001524 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1525 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001526 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001527 SizeSpecial, IIC_Br,
1528 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001529 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1530 // into i12 and rs suffixed versions.
1531 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001532 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001533 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001534 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001535 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001536 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001537 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001538 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001539 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001540 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001541 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001542 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001543
Evan Chengc85e8322007-07-05 07:13:32 +00001544 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001545 // a two-value operand where a dag node expects two operands. :(
Jason W Kim685c3502011-02-04 19:47:15 +00001546 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001547 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001548 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1549 bits<24> target;
1550 let Inst{23-0} = target;
1551 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001552}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001553
Johnny Chen8901e6f2011-03-31 17:53:50 +00001554// BLX (immediate) -- for disassembly only
1555def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1556 "blx\t$target", [/* pattern left blank */]>,
1557 Requires<[IsARM, HasV5T]> {
1558 let Inst{31-25} = 0b1111101;
1559 bits<25> target;
1560 let Inst{23-0} = target{24-1};
1561 let Inst{24} = target{0};
1562}
1563
Johnny Chena1e76212010-02-13 02:51:09 +00001564// Branch and Exchange Jazelle -- for disassembly only
1565def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1566 [/* For disassembly only; pattern left blank */]> {
1567 let Inst{23-20} = 0b0010;
1568 //let Inst{19-8} = 0xfff;
1569 let Inst{7-4} = 0b0010;
1570}
1571
Johnny Chen0296f3e2010-02-16 21:59:54 +00001572// Secure Monitor Call is a system instruction -- for disassembly only
1573def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1574 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001575 bits<4> opt;
1576 let Inst{23-4} = 0b01100000000000000111;
1577 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001578}
1579
Johnny Chen64dfb782010-02-16 20:04:27 +00001580// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001581let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001582def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001583 [/* For disassembly only; pattern left blank */]> {
1584 bits<24> svc;
1585 let Inst{23-0} = svc;
1586}
Johnny Chen85d5a892010-02-10 18:02:25 +00001587}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001588def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001589
Johnny Chenfb566792010-02-17 21:39:10 +00001590// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001591let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001592def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1593 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001594 [/* For disassembly only; pattern left blank */]> {
1595 let Inst{31-28} = 0b1111;
1596 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001597 let Inst{19-8} = 0xd05;
1598 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001599}
1600
Jim Grosbache6913602010-11-03 01:01:43 +00001601def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1602 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001603 [/* For disassembly only; pattern left blank */]> {
1604 let Inst{31-28} = 0b1111;
1605 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001606 let Inst{19-8} = 0xd05;
1607 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001608}
1609
Johnny Chenfb566792010-02-17 21:39:10 +00001610// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001611def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1612 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001613 [/* For disassembly only; pattern left blank */]> {
1614 let Inst{31-28} = 0b1111;
1615 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001616 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001617}
1618
Jim Grosbache6913602010-11-03 01:01:43 +00001619def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1620 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001621 [/* For disassembly only; pattern left blank */]> {
1622 let Inst{31-28} = 0b1111;
1623 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001624 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001625}
Chris Lattner39ee0362010-10-31 19:10:56 +00001626} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001627
Evan Chenga8e29892007-01-19 07:51:42 +00001628//===----------------------------------------------------------------------===//
1629// Load / store Instructions.
1630//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001631
Evan Chenga8e29892007-01-19 07:51:42 +00001632// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001633
1634
Evan Cheng7e2fe912010-10-28 06:47:08 +00001635defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001636 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001637defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001638 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001639defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001640 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001641defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001642 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001643
Evan Chengfa775d02007-03-19 07:20:03 +00001644// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001645let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1646 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001647def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001648 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1649 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001650 bits<4> Rt;
1651 bits<17> addr;
1652 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1653 let Inst{19-16} = 0b1111;
1654 let Inst{15-12} = Rt;
1655 let Inst{11-0} = addr{11-0}; // imm12
1656}
Evan Chengfa775d02007-03-19 07:20:03 +00001657
Evan Chenga8e29892007-01-19 07:51:42 +00001658// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001659def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001660 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1661 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001662
Evan Chenga8e29892007-01-19 07:51:42 +00001663// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001664def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001665 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1666 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001667
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001668def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001669 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1670 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001671
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001672let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001673// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001674def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1675 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001676 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001677 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001678}
Rafael Espindolac391d162006-10-23 20:34:27 +00001679
Evan Chenga8e29892007-01-19 07:51:42 +00001680// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001681multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001682 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1683 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001684 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1685 // {17-14} Rn
1686 // {13} 1 == Rm, 0 == imm12
1687 // {12} isAdd
1688 // {11-0} imm12/Rm
1689 bits<18> addr;
1690 let Inst{25} = addr{13};
1691 let Inst{23} = addr{12};
1692 let Inst{19-16} = addr{17-14};
1693 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001694 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001695 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001696 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001697 (ins GPR:$Rn, am2offset:$offset),
1698 IndexModePost, LdFrm, itin,
1699 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001700 // {13} 1 == Rm, 0 == imm12
1701 // {12} isAdd
1702 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001703 bits<14> offset;
1704 bits<4> Rn;
1705 let Inst{25} = offset{13};
1706 let Inst{23} = offset{12};
1707 let Inst{19-16} = Rn;
1708 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001709 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001710}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001711
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001712let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001713defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1714defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001715}
Rafael Espindola450856d2006-12-12 00:37:38 +00001716
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001717multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1718 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1719 (ins addrmode3:$addr), IndexModePre,
1720 LdMiscFrm, itin,
1721 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1722 bits<14> addr;
1723 let Inst{23} = addr{8}; // U bit
1724 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1725 let Inst{19-16} = addr{12-9}; // Rn
1726 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1727 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1728 }
1729 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1730 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1731 LdMiscFrm, itin,
1732 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001733 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001734 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001735 let Inst{23} = offset{8}; // U bit
1736 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001737 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001738 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1739 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001740 }
1741}
Rafael Espindola4e307642006-09-08 16:59:47 +00001742
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001743let mayLoad = 1, neverHasSideEffects = 1 in {
1744defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1745defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1746defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001747let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001748def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1749 (ins addrmode3:$addr), IndexModePre,
1750 LdMiscFrm, IIC_iLoad_d_ru,
1751 "ldrd", "\t$Rt, $Rt2, $addr!",
1752 "$addr.base = $Rn_wb", []> {
1753 bits<14> addr;
1754 let Inst{23} = addr{8}; // U bit
1755 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1756 let Inst{19-16} = addr{12-9}; // Rn
1757 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1758 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1759}
1760def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1761 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1762 LdMiscFrm, IIC_iLoad_d_ru,
1763 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1764 "$Rn = $Rn_wb", []> {
1765 bits<10> offset;
1766 bits<4> Rn;
1767 let Inst{23} = offset{8}; // U bit
1768 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1769 let Inst{19-16} = Rn;
1770 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1771 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1772}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001773} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001774} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001775
Johnny Chenadb561d2010-02-18 03:27:42 +00001776// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001777let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001778def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1779 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1780 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1781 // {17-14} Rn
1782 // {13} 1 == Rm, 0 == imm12
1783 // {12} isAdd
1784 // {11-0} imm12/Rm
1785 bits<18> addr;
1786 let Inst{25} = addr{13};
1787 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001788 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001789 let Inst{19-16} = addr{17-14};
1790 let Inst{11-0} = addr{11-0};
1791 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001792}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001793def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1794 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1795 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1796 // {17-14} Rn
1797 // {13} 1 == Rm, 0 == imm12
1798 // {12} isAdd
1799 // {11-0} imm12/Rm
1800 bits<18> addr;
1801 let Inst{25} = addr{13};
1802 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001803 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001804 let Inst{19-16} = addr{17-14};
1805 let Inst{11-0} = addr{11-0};
1806 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001807}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001808def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1809 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1810 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001811 let Inst{21} = 1; // overwrite
1812}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001813def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1814 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1815 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001816 let Inst{21} = 1; // overwrite
1817}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001818def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1819 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1820 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001821 let Inst{21} = 1; // overwrite
1822}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001823}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001824
Evan Chenga8e29892007-01-19 07:51:42 +00001825// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001826
1827// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001828def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001829 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1830 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001831
Evan Chenga8e29892007-01-19 07:51:42 +00001832// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001833let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1834def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001835 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001836 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001837
1838// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001839def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001840 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001841 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001842 "str", "\t$Rt, [$Rn, $offset]!",
1843 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001844 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001845 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001846
Jim Grosbach953557f42010-11-19 21:35:06 +00001847def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001848 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001849 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001850 "str", "\t$Rt, [$Rn], $offset",
1851 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001852 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001853 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001854
Jim Grosbacha1b41752010-11-19 22:06:57 +00001855def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1856 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1857 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001858 "strb", "\t$Rt, [$Rn, $offset]!",
1859 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001860 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1861 GPR:$Rn, am2offset:$offset))]>;
1862def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1863 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1864 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001865 "strb", "\t$Rt, [$Rn], $offset",
1866 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001867 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1868 GPR:$Rn, am2offset:$offset))]>;
1869
Jim Grosbach2dc77682010-11-29 18:37:44 +00001870def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1871 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1872 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001873 "strh", "\t$Rt, [$Rn, $offset]!",
1874 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001875 [(set GPR:$Rn_wb,
1876 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Jim Grosbach2dc77682010-11-29 18:37:44 +00001878def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1879 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1880 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001881 "strh", "\t$Rt, [$Rn], $offset",
1882 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001883 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1884 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001885
Johnny Chen39a4bb32010-02-18 22:31:18 +00001886// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001887let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001888def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1889 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001890 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001891 "strd", "\t$src1, $src2, [$base, $offset]!",
1892 "$base = $base_wb", []>;
1893
1894// For disassembly only
1895def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1896 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001897 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001898 "strd", "\t$src1, $src2, [$base], $offset",
1899 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001900} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001901
Johnny Chenad4df4c2010-03-01 19:22:00 +00001902// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001903
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001904def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1905 IndexModePost, StFrm, IIC_iStore_ru,
1906 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001907 [/* For disassembly only; pattern left blank */]> {
1908 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001909 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1910}
1911
1912def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1913 IndexModePost, StFrm, IIC_iStore_bh_ru,
1914 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1915 [/* For disassembly only; pattern left blank */]> {
1916 let Inst{21} = 1; // overwrite
1917 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001918}
1919
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001920def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001921 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001922 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001923 [/* For disassembly only; pattern left blank */]> {
1924 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001925 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001926}
1927
Evan Chenga8e29892007-01-19 07:51:42 +00001928//===----------------------------------------------------------------------===//
1929// Load / store multiple Instructions.
1930//
1931
Bill Wendling6c470b82010-11-13 09:09:38 +00001932multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1933 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001934 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001935 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1936 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001937 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001938 let Inst{24-23} = 0b01; // Increment After
1939 let Inst{21} = 0; // No writeback
1940 let Inst{20} = L_bit;
1941 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001942 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001943 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1944 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001945 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001946 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001947 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001948 let Inst{20} = L_bit;
1949 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001950 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001951 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1952 IndexModeNone, f, itin,
1953 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1954 let Inst{24-23} = 0b00; // Decrement After
1955 let Inst{21} = 0; // No writeback
1956 let Inst{20} = L_bit;
1957 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001958 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001959 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1960 IndexModeUpd, f, itin_upd,
1961 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1962 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001963 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001964 let Inst{20} = L_bit;
1965 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001966 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001967 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1968 IndexModeNone, f, itin,
1969 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1970 let Inst{24-23} = 0b10; // Decrement Before
1971 let Inst{21} = 0; // No writeback
1972 let Inst{20} = L_bit;
1973 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001974 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001975 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1976 IndexModeUpd, f, itin_upd,
1977 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1978 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001979 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001980 let Inst{20} = L_bit;
1981 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001982 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001983 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1984 IndexModeNone, f, itin,
1985 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1986 let Inst{24-23} = 0b11; // Increment Before
1987 let Inst{21} = 0; // No writeback
1988 let Inst{20} = L_bit;
1989 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001990 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001991 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1992 IndexModeUpd, f, itin_upd,
1993 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1994 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001995 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001996 let Inst{20} = L_bit;
1997 }
Owen Anderson19f6f502011-03-18 19:47:14 +00001998}
Bill Wendling6c470b82010-11-13 09:09:38 +00001999
Bill Wendlingc93989a2010-11-13 11:20:05 +00002000let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002001
2002let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2003defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2004
2005let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2006defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2007
2008} // neverHasSideEffects
2009
Bob Wilson0fef5842011-01-06 19:24:32 +00002010// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002011def : MnemonicAlias<"ldmfd", "ldmia">;
2012def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002013def : MnemonicAlias<"ldm", "ldmia">;
2014def : MnemonicAlias<"stm", "stmia">;
2015
2016// FIXME: remove when we have a way to marking a MI with these properties.
2017// FIXME: Should pc be an implicit operand like PICADD, etc?
2018let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2019 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachdd119882011-03-11 22:51:41 +00002020def LDMIA_RET : ARMPseudoInst<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2021 reglist:$regs, variable_ops),
2022 Size4Bytes, IIC_iLoad_mBr, []>,
2023 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002024
Evan Chenga8e29892007-01-19 07:51:42 +00002025//===----------------------------------------------------------------------===//
2026// Move Instructions.
2027//
2028
Evan Chengcd799b92009-06-12 20:46:18 +00002029let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002030def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2031 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2032 bits<4> Rd;
2033 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002034
Johnny Chen103bf952011-04-01 23:30:25 +00002035 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002036 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002037 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002038 let Inst{3-0} = Rm;
2039 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002040}
2041
Dale Johannesen38d5f042010-06-15 22:24:08 +00002042// A version for the smaller set of tail call registers.
2043let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002044def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002045 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2046 bits<4> Rd;
2047 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002048
Dale Johannesen38d5f042010-06-15 22:24:08 +00002049 let Inst{11-4} = 0b00000000;
2050 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002051 let Inst{3-0} = Rm;
2052 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002053}
2054
Evan Chengf40deed2010-10-27 23:41:30 +00002055def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002056 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002057 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2058 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002059 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002060 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002061 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002062 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002063 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002064 let Inst{25} = 0;
2065}
Evan Chenga2515702007-03-19 07:09:02 +00002066
Evan Chengc4af4632010-11-17 20:13:28 +00002067let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002068def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2069 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002070 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002071 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002072 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002073 let Inst{15-12} = Rd;
2074 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002075 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002076}
2077
Evan Chengc4af4632010-11-17 20:13:28 +00002078let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002079def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002080 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002081 "movw", "\t$Rd, $imm",
2082 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002083 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002084 bits<4> Rd;
2085 bits<16> imm;
2086 let Inst{15-12} = Rd;
2087 let Inst{11-0} = imm{11-0};
2088 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002089 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002090 let Inst{25} = 1;
2091}
2092
Evan Cheng53519f02011-01-21 18:55:51 +00002093def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2094 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002095
2096let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002097def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002098 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002099 "movt", "\t$Rd, $imm",
2100 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002101 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002102 lo16AllZero:$imm))]>, UnaryDP,
2103 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002104 bits<4> Rd;
2105 bits<16> imm;
2106 let Inst{15-12} = Rd;
2107 let Inst{11-0} = imm{11-0};
2108 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002109 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002110 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002111}
Evan Cheng13ab0202007-07-10 18:08:01 +00002112
Evan Cheng53519f02011-01-21 18:55:51 +00002113def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2114 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002115
2116} // Constraints
2117
Evan Cheng20956592009-10-21 08:15:52 +00002118def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2119 Requires<[IsARM, HasV6T2]>;
2120
David Goodwinca01a8d2009-09-01 18:32:09 +00002121let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002122def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002123 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2124 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002125
2126// These aren't really mov instructions, but we have to define them this way
2127// due to flag operands.
2128
Evan Cheng071a2792007-09-11 19:55:27 +00002129let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002130def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002131 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2132 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002133def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002134 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2135 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002136}
Evan Chenga8e29892007-01-19 07:51:42 +00002137
Evan Chenga8e29892007-01-19 07:51:42 +00002138//===----------------------------------------------------------------------===//
2139// Extend Instructions.
2140//
2141
2142// Sign extenders
2143
Evan Cheng576a3962010-09-25 00:49:35 +00002144defm SXTB : AI_ext_rrot<0b01101010,
2145 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2146defm SXTH : AI_ext_rrot<0b01101011,
2147 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002148
Evan Cheng576a3962010-09-25 00:49:35 +00002149defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002150 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002151defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002152 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002153
Johnny Chen2ec5e492010-02-22 21:50:40 +00002154// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002155defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002156
2157// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002158defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002159
2160// Zero extenders
2161
2162let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002163defm UXTB : AI_ext_rrot<0b01101110,
2164 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2165defm UXTH : AI_ext_rrot<0b01101111,
2166 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2167defm UXTB16 : AI_ext_rrot<0b01101100,
2168 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002169
Jim Grosbach542f6422010-07-28 23:25:44 +00002170// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2171// The transformation should probably be done as a combiner action
2172// instead so we can include a check for masking back in the upper
2173// eight bits of the source into the lower eight bits of the result.
2174//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2175// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002176def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002177 (UXTB16r_rot GPR:$Src, 8)>;
2178
Evan Cheng576a3962010-09-25 00:49:35 +00002179defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002180 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002181defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002182 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002183}
2184
Evan Chenga8e29892007-01-19 07:51:42 +00002185// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002186// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002187defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002188
Evan Chenga8e29892007-01-19 07:51:42 +00002189
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002190def SBFX : I<(outs GPR:$Rd),
2191 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002192 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002193 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002194 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002195 bits<4> Rd;
2196 bits<4> Rn;
2197 bits<5> lsb;
2198 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002199 let Inst{27-21} = 0b0111101;
2200 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002201 let Inst{20-16} = width;
2202 let Inst{15-12} = Rd;
2203 let Inst{11-7} = lsb;
2204 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002205}
2206
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002207def UBFX : I<(outs GPR:$Rd),
2208 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002209 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002210 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002211 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002212 bits<4> Rd;
2213 bits<4> Rn;
2214 bits<5> lsb;
2215 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002216 let Inst{27-21} = 0b0111111;
2217 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002218 let Inst{20-16} = width;
2219 let Inst{15-12} = Rd;
2220 let Inst{11-7} = lsb;
2221 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002222}
2223
Evan Chenga8e29892007-01-19 07:51:42 +00002224//===----------------------------------------------------------------------===//
2225// Arithmetic Instructions.
2226//
2227
Jim Grosbach26421962008-10-14 20:36:24 +00002228defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002229 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002230 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002231defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002232 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002233 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002234
Evan Chengc85e8322007-07-05 07:13:32 +00002235// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002236defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002237 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002238 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2239defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002240 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002241 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002242
Evan Cheng62674222009-06-25 23:34:10 +00002243defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002244 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002245defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002246 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002247
2248// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002249let usesCustomInserter = 1 in {
2250defm ADCS : AI1_adde_sube_s_irs<
2251 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2252defm SBCS : AI1_adde_sube_s_irs<
2253 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2254}
Evan Chenga8e29892007-01-19 07:51:42 +00002255
Jim Grosbach84760882010-10-15 18:42:41 +00002256def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2257 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2258 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2259 bits<4> Rd;
2260 bits<4> Rn;
2261 bits<12> imm;
2262 let Inst{25} = 1;
2263 let Inst{15-12} = Rd;
2264 let Inst{19-16} = Rn;
2265 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002266}
Evan Cheng13ab0202007-07-10 18:08:01 +00002267
Bob Wilsoncff71782010-08-05 18:23:43 +00002268// The reg/reg form is only defined for the disassembler; for codegen it is
2269// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002270def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2271 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002272 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002273 bits<4> Rd;
2274 bits<4> Rn;
2275 bits<4> Rm;
2276 let Inst{11-4} = 0b00000000;
2277 let Inst{25} = 0;
2278 let Inst{3-0} = Rm;
2279 let Inst{15-12} = Rd;
2280 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002281}
2282
Jim Grosbach84760882010-10-15 18:42:41 +00002283def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2284 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2285 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2286 bits<4> Rd;
2287 bits<4> Rn;
2288 bits<12> shift;
2289 let Inst{25} = 0;
2290 let Inst{11-0} = shift;
2291 let Inst{15-12} = Rd;
2292 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002293}
Evan Chengc85e8322007-07-05 07:13:32 +00002294
2295// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002296// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2297let usesCustomInserter = 1 in {
2298def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2299 Size4Bytes, IIC_iALUi,
2300 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2301def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2302 Size4Bytes, IIC_iALUr,
2303 [/* For disassembly only; pattern left blank */]>;
2304def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2305 Size4Bytes, IIC_iALUsr,
2306 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002307}
Evan Chengc85e8322007-07-05 07:13:32 +00002308
Evan Cheng62674222009-06-25 23:34:10 +00002309let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002310def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2311 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2312 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002313 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002314 bits<4> Rd;
2315 bits<4> Rn;
2316 bits<12> imm;
2317 let Inst{25} = 1;
2318 let Inst{15-12} = Rd;
2319 let Inst{19-16} = Rn;
2320 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002321}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002322// The reg/reg form is only defined for the disassembler; for codegen it is
2323// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002324def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2325 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002326 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002327 bits<4> Rd;
2328 bits<4> Rn;
2329 bits<4> Rm;
2330 let Inst{11-4} = 0b00000000;
2331 let Inst{25} = 0;
2332 let Inst{3-0} = Rm;
2333 let Inst{15-12} = Rd;
2334 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002335}
Jim Grosbach84760882010-10-15 18:42:41 +00002336def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2337 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2338 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002339 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002340 bits<4> Rd;
2341 bits<4> Rn;
2342 bits<12> shift;
2343 let Inst{25} = 0;
2344 let Inst{11-0} = shift;
2345 let Inst{15-12} = Rd;
2346 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002347}
Evan Cheng62674222009-06-25 23:34:10 +00002348}
2349
Owen Andersonb48c7912011-04-05 23:55:28 +00002350// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2351let usesCustomInserter = 1, Uses = [CPSR] in {
2352def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2353 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002354 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002355def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2356 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002357 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002358}
Evan Cheng2c614c52007-06-06 10:17:05 +00002359
Evan Chenga8e29892007-01-19 07:51:42 +00002360// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002361// The assume-no-carry-in form uses the negation of the input since add/sub
2362// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2363// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2364// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002365def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2366 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002367def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2368 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2369// The with-carry-in form matches bitwise not instead of the negation.
2370// Effectively, the inverse interpretation of the carry flag already accounts
2371// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002372def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002373 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002374def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2375 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002376
2377// Note: These are implemented in C++ code, because they have to generate
2378// ADD/SUBrs instructions, which use a complex pattern that a xform function
2379// cannot produce.
2380// (mul X, 2^n+1) -> (add (X << n), X)
2381// (mul X, 2^n-1) -> (rsb X, (X << n))
2382
Johnny Chen667d1272010-02-22 18:50:54 +00002383// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002384// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002385class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002386 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2387 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2388 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002389 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002390 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002391 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002392 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002393 let Inst{11-4} = op11_4;
2394 let Inst{19-16} = Rn;
2395 let Inst{15-12} = Rd;
2396 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002397}
2398
Johnny Chen667d1272010-02-22 18:50:54 +00002399// Saturating add/subtract -- for disassembly only
2400
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002401def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002402 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2403 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002404def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002405 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2406 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2407def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2408 "\t$Rd, $Rm, $Rn">;
2409def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2410 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002411
2412def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2413def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2414def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2415def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2416def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2417def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2418def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2419def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2420def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2421def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2422def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2423def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002424
2425// Signed/Unsigned add/subtract -- for disassembly only
2426
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002427def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2428def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2429def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2430def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2431def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2432def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2433def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2434def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2435def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2436def USAX : AAI<0b01100101, 0b11110101, "usax">;
2437def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2438def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002439
2440// Signed/Unsigned halving add/subtract -- for disassembly only
2441
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002442def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2443def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2444def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2445def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2446def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2447def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2448def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2449def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2450def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2451def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2452def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2453def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002454
Johnny Chenadc77332010-02-26 22:04:29 +00002455// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002456
Jim Grosbach70987fb2010-10-18 23:35:38 +00002457def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002458 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002459 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002460 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002461 bits<4> Rd;
2462 bits<4> Rn;
2463 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002464 let Inst{27-20} = 0b01111000;
2465 let Inst{15-12} = 0b1111;
2466 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002467 let Inst{19-16} = Rd;
2468 let Inst{11-8} = Rm;
2469 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002470}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002471def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002472 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002473 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002474 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002475 bits<4> Rd;
2476 bits<4> Rn;
2477 bits<4> Rm;
2478 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002479 let Inst{27-20} = 0b01111000;
2480 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002481 let Inst{19-16} = Rd;
2482 let Inst{15-12} = Ra;
2483 let Inst{11-8} = Rm;
2484 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002485}
2486
2487// Signed/Unsigned saturate -- for disassembly only
2488
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002489def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002491 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002492 bits<4> Rd;
2493 bits<5> sat_imm;
2494 bits<4> Rn;
2495 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002496 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002497 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002498 let Inst{20-16} = sat_imm;
2499 let Inst{15-12} = Rd;
2500 let Inst{11-7} = sh{7-3};
2501 let Inst{6} = sh{0};
2502 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002503}
2504
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002505def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002506 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002507 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002508 bits<4> Rd;
2509 bits<4> sat_imm;
2510 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002511 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002512 let Inst{11-4} = 0b11110011;
2513 let Inst{15-12} = Rd;
2514 let Inst{19-16} = sat_imm;
2515 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002516}
2517
Jim Grosbach70987fb2010-10-18 23:35:38 +00002518def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2519 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002520 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002521 bits<4> Rd;
2522 bits<5> sat_imm;
2523 bits<4> Rn;
2524 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002525 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002526 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002527 let Inst{15-12} = Rd;
2528 let Inst{11-7} = sh{7-3};
2529 let Inst{6} = sh{0};
2530 let Inst{20-16} = sat_imm;
2531 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002532}
2533
Jim Grosbach70987fb2010-10-18 23:35:38 +00002534def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2535 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002536 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002537 bits<4> Rd;
2538 bits<4> sat_imm;
2539 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002540 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002541 let Inst{11-4} = 0b11110011;
2542 let Inst{15-12} = Rd;
2543 let Inst{19-16} = sat_imm;
2544 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002545}
Evan Chenga8e29892007-01-19 07:51:42 +00002546
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002547def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2548def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002549
Evan Chenga8e29892007-01-19 07:51:42 +00002550//===----------------------------------------------------------------------===//
2551// Bitwise Instructions.
2552//
2553
Jim Grosbach26421962008-10-14 20:36:24 +00002554defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002555 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002556 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002557defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002558 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002559 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002560defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002561 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002562 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002563defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002564 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002565 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002566
Jim Grosbach3fea191052010-10-21 22:03:21 +00002567def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002568 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002569 "bfc", "\t$Rd, $imm", "$src = $Rd",
2570 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002571 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002572 bits<4> Rd;
2573 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002574 let Inst{27-21} = 0b0111110;
2575 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002576 let Inst{15-12} = Rd;
2577 let Inst{11-7} = imm{4-0}; // lsb
2578 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002579}
2580
Johnny Chenb2503c02010-02-17 06:31:48 +00002581// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002582def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002583 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002584 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2585 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002586 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002587 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002588 bits<4> Rd;
2589 bits<4> Rn;
2590 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002591 let Inst{27-21} = 0b0111110;
2592 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002593 let Inst{15-12} = Rd;
2594 let Inst{11-7} = imm{4-0}; // lsb
2595 let Inst{20-16} = imm{9-5}; // width
2596 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002597}
2598
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002599// GNU as only supports this form of bfi (w/ 4 arguments)
2600let isAsmParserOnly = 1 in
2601def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2602 lsb_pos_imm:$lsb, width_imm:$width),
2603 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2604 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2605 []>, Requires<[IsARM, HasV6T2]> {
2606 bits<4> Rd;
2607 bits<4> Rn;
2608 bits<5> lsb;
2609 bits<5> width;
2610 let Inst{27-21} = 0b0111110;
2611 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2612 let Inst{15-12} = Rd;
2613 let Inst{11-7} = lsb;
2614 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2615 let Inst{3-0} = Rn;
2616}
2617
Jim Grosbach36860462010-10-21 22:19:32 +00002618def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2619 "mvn", "\t$Rd, $Rm",
2620 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2621 bits<4> Rd;
2622 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002623 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002624 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002625 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002626 let Inst{15-12} = Rd;
2627 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002628}
Jim Grosbach36860462010-10-21 22:19:32 +00002629def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2630 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2631 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2632 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002633 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002634 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002635 let Inst{19-16} = 0b0000;
2636 let Inst{15-12} = Rd;
2637 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002638}
Evan Chengc4af4632010-11-17 20:13:28 +00002639let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002640def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2641 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2642 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2643 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002644 bits<12> imm;
2645 let Inst{25} = 1;
2646 let Inst{19-16} = 0b0000;
2647 let Inst{15-12} = Rd;
2648 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002649}
Evan Chenga8e29892007-01-19 07:51:42 +00002650
2651def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2652 (BICri GPR:$src, so_imm_not:$imm)>;
2653
2654//===----------------------------------------------------------------------===//
2655// Multiply Instructions.
2656//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002657class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2658 string opc, string asm, list<dag> pattern>
2659 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2660 bits<4> Rd;
2661 bits<4> Rm;
2662 bits<4> Rn;
2663 let Inst{19-16} = Rd;
2664 let Inst{11-8} = Rm;
2665 let Inst{3-0} = Rn;
2666}
2667class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2668 string opc, string asm, list<dag> pattern>
2669 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2670 bits<4> RdLo;
2671 bits<4> RdHi;
2672 bits<4> Rm;
2673 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002674 let Inst{19-16} = RdHi;
2675 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002676 let Inst{11-8} = Rm;
2677 let Inst{3-0} = Rn;
2678}
Evan Chenga8e29892007-01-19 07:51:42 +00002679
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002680let isCommutable = 1 in {
2681let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002682def MULv5: ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2683 pred:$p, cc_out:$s),
2684 Size4Bytes, IIC_iMUL32,
2685 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2686 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002687
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002688def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2689 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002690 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002691 Requires<[IsARM, HasV6]> {
2692 let Inst{15-12} = 0b0000;
2693}
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002694}
Evan Chenga8e29892007-01-19 07:51:42 +00002695
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002696let Constraints = "@earlyclobber $Rd" in
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002697def MLAv5: ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002698 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2699 Size4Bytes, IIC_iMAC32,
2700 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002701 Requires<[IsARM, NoV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002702def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2703 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002704 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2705 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002706 bits<4> Ra;
2707 let Inst{15-12} = Ra;
2708}
Evan Chenga8e29892007-01-19 07:51:42 +00002709
Jim Grosbach65711012010-11-19 22:22:37 +00002710def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2711 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2712 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002713 Requires<[IsARM, HasV6T2]> {
2714 bits<4> Rd;
2715 bits<4> Rm;
2716 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002717 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002718 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002719 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002720 let Inst{11-8} = Rm;
2721 let Inst{3-0} = Rn;
2722}
Evan Chengedcbada2009-07-06 22:05:45 +00002723
Evan Chenga8e29892007-01-19 07:51:42 +00002724// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002725
Evan Chengcd799b92009-06-12 20:46:18 +00002726let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002727let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002728let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002729def SMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002730 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002731 Size4Bytes, IIC_iMUL64, []>,
2732 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002733
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002734def UMULLv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2735 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2736 Size4Bytes, IIC_iMUL64, []>,
2737 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002738}
2739
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002740def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2741 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002742 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2743 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002744
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002745def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2746 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002747 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2748 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002749}
Evan Chenga8e29892007-01-19 07:51:42 +00002750
2751// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002752let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002753def SMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002754 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002755 Size4Bytes, IIC_iMAC64, []>,
2756 Requires<[IsARM, NoV6]>;
2757def UMLALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002758 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002759 Size4Bytes, IIC_iMAC64, []>,
2760 Requires<[IsARM, NoV6]>;
2761def UMAALv5 : ARMPseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
Owen Anderson19f6f502011-03-18 19:47:14 +00002762 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Anton Korobeynikov1d8334e2011-01-16 21:28:33 +00002763 Size4Bytes, IIC_iMAC64, []>,
2764 Requires<[IsARM, NoV6]>;
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002765
2766}
2767
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002768def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2769 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002770 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2771 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002772def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2773 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002774 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2775 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002776
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002777def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2778 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2779 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2780 Requires<[IsARM, HasV6]> {
2781 bits<4> RdLo;
2782 bits<4> RdHi;
2783 bits<4> Rm;
2784 bits<4> Rn;
2785 let Inst{19-16} = RdLo;
2786 let Inst{15-12} = RdHi;
2787 let Inst{11-8} = Rm;
2788 let Inst{3-0} = Rn;
2789}
Evan Chengcd799b92009-06-12 20:46:18 +00002790} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002791
2792// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002793def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2794 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2795 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002796 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002797 let Inst{15-12} = 0b1111;
2798}
Evan Cheng13ab0202007-07-10 18:08:01 +00002799
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002800def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2801 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002802 [/* For disassembly only; pattern left blank */]>,
2803 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002804 let Inst{15-12} = 0b1111;
2805}
2806
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002807def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2808 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2809 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2810 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2811 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002812
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002813def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2814 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2815 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002816 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002817 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002818
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002819def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2820 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2821 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2822 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2823 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002824
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002825def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2826 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2827 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002828 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002829 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002830
Raul Herbster37fb5b12007-08-30 23:25:47 +00002831multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002832 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2833 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2834 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2835 (sext_inreg GPR:$Rm, i16)))]>,
2836 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002837
Jim Grosbach3870b752010-10-22 18:35:16 +00002838 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2839 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2840 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2841 (sra GPR:$Rm, (i32 16))))]>,
2842 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002843
Jim Grosbach3870b752010-10-22 18:35:16 +00002844 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2845 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2846 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2847 (sext_inreg GPR:$Rm, i16)))]>,
2848 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002849
Jim Grosbach3870b752010-10-22 18:35:16 +00002850 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2851 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2852 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2853 (sra GPR:$Rm, (i32 16))))]>,
2854 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002855
Jim Grosbach3870b752010-10-22 18:35:16 +00002856 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2857 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2858 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2859 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2860 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002861
Jim Grosbach3870b752010-10-22 18:35:16 +00002862 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2863 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2864 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2865 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2866 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002867}
2868
Raul Herbster37fb5b12007-08-30 23:25:47 +00002869
2870multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002871 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002872 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2873 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2874 [(set GPR:$Rd, (add GPR:$Ra,
2875 (opnode (sext_inreg GPR:$Rn, i16),
2876 (sext_inreg GPR:$Rm, i16))))]>,
2877 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002878
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002879 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002880 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2881 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2882 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2883 (sra GPR:$Rm, (i32 16)))))]>,
2884 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002885
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002886 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002887 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2888 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2889 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2890 (sext_inreg GPR:$Rm, i16))))]>,
2891 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002892
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002893 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002894 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2895 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2896 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2897 (sra GPR:$Rm, (i32 16)))))]>,
2898 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002899
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002900 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002901 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2902 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2903 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2904 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2905 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002906
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002907 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002908 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2909 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2910 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2911 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2912 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002913}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002914
Raul Herbster37fb5b12007-08-30 23:25:47 +00002915defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2916defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002917
Johnny Chen83498e52010-02-12 21:59:23 +00002918// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002919def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2920 (ins GPR:$Rn, GPR:$Rm),
2921 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002922 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002923 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002924
Jim Grosbach3870b752010-10-22 18:35:16 +00002925def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2926 (ins GPR:$Rn, GPR:$Rm),
2927 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002928 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002929 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002930
Jim Grosbach3870b752010-10-22 18:35:16 +00002931def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2932 (ins GPR:$Rn, GPR:$Rm),
2933 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002934 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002935 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002936
Jim Grosbach3870b752010-10-22 18:35:16 +00002937def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2938 (ins GPR:$Rn, GPR:$Rm),
2939 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002940 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002941 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002942
Johnny Chen667d1272010-02-22 18:50:54 +00002943// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002944class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2945 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002946 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002947 bits<4> Rn;
2948 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002949 let Inst{4} = 1;
2950 let Inst{5} = swap;
2951 let Inst{6} = sub;
2952 let Inst{7} = 0;
2953 let Inst{21-20} = 0b00;
2954 let Inst{22} = long;
2955 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002956 let Inst{11-8} = Rm;
2957 let Inst{3-0} = Rn;
2958}
2959class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2960 InstrItinClass itin, string opc, string asm>
2961 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2962 bits<4> Rd;
2963 let Inst{15-12} = 0b1111;
2964 let Inst{19-16} = Rd;
2965}
2966class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2967 InstrItinClass itin, string opc, string asm>
2968 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2969 bits<4> Ra;
2970 let Inst{15-12} = Ra;
2971}
2972class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2973 InstrItinClass itin, string opc, string asm>
2974 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2975 bits<4> RdLo;
2976 bits<4> RdHi;
2977 let Inst{19-16} = RdHi;
2978 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002979}
2980
2981multiclass AI_smld<bit sub, string opc> {
2982
Jim Grosbach385e1362010-10-22 19:15:30 +00002983 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2984 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002985
Jim Grosbach385e1362010-10-22 19:15:30 +00002986 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2987 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002988
Jim Grosbach385e1362010-10-22 19:15:30 +00002989 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2990 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2991 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002992
Jim Grosbach385e1362010-10-22 19:15:30 +00002993 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2994 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2995 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002996
2997}
2998
2999defm SMLA : AI_smld<0, "smla">;
3000defm SMLS : AI_smld<1, "smls">;
3001
Johnny Chen2ec5e492010-02-22 21:50:40 +00003002multiclass AI_sdml<bit sub, string opc> {
3003
Jim Grosbach385e1362010-10-22 19:15:30 +00003004 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3005 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3006 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3007 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003008}
3009
3010defm SMUA : AI_sdml<0, "smua">;
3011defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003012
Evan Chenga8e29892007-01-19 07:51:42 +00003013//===----------------------------------------------------------------------===//
3014// Misc. Arithmetic Instructions.
3015//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003016
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003017def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3018 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3019 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003020
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003021def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3022 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3023 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3024 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003025
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003026def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3027 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3028 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003029
Evan Cheng9568e5c2011-06-21 06:01:08 +00003030let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003031def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3032 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003033 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003034 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003035
Evan Cheng9568e5c2011-06-21 06:01:08 +00003036let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003037def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3038 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003039 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003040 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003041
Evan Chengf60ceac2011-06-15 17:17:48 +00003042def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3043 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3044 (REVSH GPR:$Rm)>;
3045
Bob Wilsonf955f292010-08-17 17:23:19 +00003046def lsl_shift_imm : SDNodeXForm<imm, [{
3047 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3048 return CurDAG->getTargetConstant(Sh, MVT::i32);
3049}]>;
3050
Eric Christopher8f232d32011-04-28 05:49:04 +00003051def lsl_amt : ImmLeaf<i32, [{
3052 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003053}], lsl_shift_imm>;
3054
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003055def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3056 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3057 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3058 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3059 (and (shl GPR:$Rm, lsl_amt:$sh),
3060 0xFFFF0000)))]>,
3061 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003062
Evan Chenga8e29892007-01-19 07:51:42 +00003063// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003064def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3065 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3066def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3067 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003068
Bob Wilsonf955f292010-08-17 17:23:19 +00003069def asr_shift_imm : SDNodeXForm<imm, [{
3070 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3071 return CurDAG->getTargetConstant(Sh, MVT::i32);
3072}]>;
3073
Eric Christopher8f232d32011-04-28 05:49:04 +00003074def asr_amt : ImmLeaf<i32, [{
3075 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003076}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003077
Bob Wilsondc66eda2010-08-16 22:26:55 +00003078// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3079// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003080def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3081 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3082 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3083 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3084 (and (sra GPR:$Rm, asr_amt:$sh),
3085 0xFFFF)))]>,
3086 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003087
Evan Chenga8e29892007-01-19 07:51:42 +00003088// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3089// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003090def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003091 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003092def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003093 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3094 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003095
Evan Chenga8e29892007-01-19 07:51:42 +00003096//===----------------------------------------------------------------------===//
3097// Comparison Instructions...
3098//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003099
Jim Grosbach26421962008-10-14 20:36:24 +00003100defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003101 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003102 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003103
Jim Grosbach97a884d2010-12-07 20:41:06 +00003104// ARMcmpZ can re-use the above instruction definitions.
3105def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3106 (CMPri GPR:$src, so_imm:$imm)>;
3107def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3108 (CMPrr GPR:$src, GPR:$rhs)>;
3109def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3110 (CMPrs GPR:$src, so_reg:$rhs)>;
3111
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003112// FIXME: We have to be careful when using the CMN instruction and comparison
3113// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003114// results:
3115//
3116// rsbs r1, r1, 0
3117// cmp r0, r1
3118// mov r0, #0
3119// it ls
3120// mov r0, #1
3121//
3122// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003123//
Bill Wendling6165e872010-08-26 18:33:51 +00003124// cmn r0, r1
3125// mov r0, #0
3126// it ls
3127// mov r0, #1
3128//
3129// However, the CMN gives the *opposite* result when r1 is 0. This is because
3130// the carry flag is set in the CMP case but not in the CMN case. In short, the
3131// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3132// value of r0 and the carry bit (because the "carry bit" parameter to
3133// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3134// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3135// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3136// parameter to AddWithCarry is defined as 0).
3137//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003138// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003139//
3140// x = 0
3141// ~x = 0xFFFF FFFF
3142// ~x + 1 = 0x1 0000 0000
3143// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3144//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003145// Therefore, we should disable CMN when comparing against zero, until we can
3146// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3147// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003148//
3149// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3150//
3151// This is related to <rdar://problem/7569620>.
3152//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003153//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3154// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003155
Evan Chenga8e29892007-01-19 07:51:42 +00003156// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003157defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003158 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003159 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003160defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003161 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003162 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003163
David Goodwinc0309b42009-06-29 15:33:01 +00003164defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003165 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003166 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003167
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003168//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3169// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003170
David Goodwinc0309b42009-06-29 15:33:01 +00003171def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003172 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003173
Evan Cheng218977b2010-07-13 19:27:42 +00003174// Pseudo i64 compares for some floating point compares.
3175let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3176 Defs = [CPSR] in {
3177def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003178 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003179 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003180 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3181
3182def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003184 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3185} // usesCustomInserter
3186
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003187
Evan Chenga8e29892007-01-19 07:51:42 +00003188// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003189// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003190// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003191let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003192def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3193 Size4Bytes, IIC_iCMOVr,
3194 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3195 RegConstraint<"$false = $Rd">;
3196def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3197 (ins GPR:$false, so_reg:$shift, pred:$p),
3198 Size4Bytes, IIC_iCMOVsr,
3199 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3200 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003201
Evan Chengc4af4632010-11-17 20:13:28 +00003202let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003203def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3204 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3205 Size4Bytes, IIC_iMOVi,
3206 []>,
3207 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003208
Evan Chengc4af4632010-11-17 20:13:28 +00003209let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003210def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3211 (ins GPR:$false, so_imm:$imm, pred:$p),
3212 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003213 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003214 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003215
Evan Cheng63f35442010-11-13 02:25:14 +00003216// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003217let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003218def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3219 (ins GPR:$false, i32imm:$src, pred:$p),
3220 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003221
Evan Chengc4af4632010-11-17 20:13:28 +00003222let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003223def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3224 (ins GPR:$false, so_imm:$imm, pred:$p),
3225 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003226 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003227 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003228} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003229
Jim Grosbach3728e962009-12-10 00:11:09 +00003230//===----------------------------------------------------------------------===//
3231// Atomic operations intrinsics
3232//
3233
Bob Wilsonf74a4292010-10-30 00:54:37 +00003234def memb_opt : Operand<i32> {
3235 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003236 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003237}
Jim Grosbach3728e962009-12-10 00:11:09 +00003238
Bob Wilsonf74a4292010-10-30 00:54:37 +00003239// memory barriers protect the atomic sequences
3240let hasSideEffects = 1 in {
3241def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3242 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3243 Requires<[IsARM, HasDB]> {
3244 bits<4> opt;
3245 let Inst{31-4} = 0xf57ff05;
3246 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003247}
Jim Grosbach3728e962009-12-10 00:11:09 +00003248}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003249
Bob Wilsonf74a4292010-10-30 00:54:37 +00003250def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3251 "dsb", "\t$opt",
3252 [/* For disassembly only; pattern left blank */]>,
3253 Requires<[IsARM, HasDB]> {
3254 bits<4> opt;
3255 let Inst{31-4} = 0xf57ff04;
3256 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003257}
3258
Johnny Chenfd6037d2010-02-18 00:19:08 +00003259// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003260def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3261 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003262 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003263 let Inst{3-0} = 0b1111;
3264}
3265
Jim Grosbach66869102009-12-11 18:52:41 +00003266let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003267 let Uses = [CPSR] in {
3268 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003269 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003270 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3271 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003272 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003273 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3274 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003275 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003276 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3277 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003278 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003279 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3280 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003281 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003282 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3283 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003284 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003285 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003286 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3288 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3289 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3291 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3292 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3294 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3295 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3297 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3301 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003303 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3304 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3307 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3310 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3313 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003314 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003316 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3318 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3319 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3321 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3322 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3324 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3325 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3327 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003328 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3331 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003333 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3334 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003336 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3337 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003339 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3340 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3343 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003346 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3348 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3349 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3351 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3352 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3354 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3355 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3357 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003358
3359 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003361 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3362 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003364 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3365 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003367 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3368
Jim Grosbache801dc42009-12-12 01:40:06 +00003369 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003371 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3372 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003374 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3375 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003376 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003377 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3378}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003379}
3380
3381let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003382def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3383 "ldrexb", "\t$Rt, $addr", []>;
3384def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3385 "ldrexh", "\t$Rt, $addr", []>;
3386def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3387 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003388let hasExtraDefRegAllocReq = 1 in
3389 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3390 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003391}
3392
Jim Grosbach86875a22010-10-29 19:58:57 +00003393let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003394def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3395 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3396def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3397 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3398def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3399 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003400}
3401
3402let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003403def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003404 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3405 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003406
Johnny Chenb9436272010-02-17 22:37:58 +00003407// Clear-Exclusive is for disassembly only.
3408def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3409 [/* For disassembly only; pattern left blank */]>,
3410 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003411 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003412}
3413
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003414// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3415let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003416def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3417 [/* For disassembly only; pattern left blank */]>;
3418def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3419 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003420}
3421
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003422//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003423// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003424//
3425
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003426def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3427 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3428 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003429 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3430 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003431 bits<4> opc1;
3432 bits<4> CRn;
3433 bits<4> CRd;
3434 bits<4> cop;
3435 bits<3> opc2;
3436 bits<4> CRm;
3437
3438 let Inst{3-0} = CRm;
3439 let Inst{4} = 0;
3440 let Inst{7-5} = opc2;
3441 let Inst{11-8} = cop;
3442 let Inst{15-12} = CRd;
3443 let Inst{19-16} = CRn;
3444 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003445}
3446
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003447def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3448 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3449 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003450 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3451 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003452 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003453 bits<4> opc1;
3454 bits<4> CRn;
3455 bits<4> CRd;
3456 bits<4> cop;
3457 bits<3> opc2;
3458 bits<4> CRm;
3459
3460 let Inst{3-0} = CRm;
3461 let Inst{4} = 0;
3462 let Inst{7-5} = opc2;
3463 let Inst{11-8} = cop;
3464 let Inst{15-12} = CRd;
3465 let Inst{19-16} = CRn;
3466 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003467}
3468
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003469class ACI<dag oops, dag iops, string opc, string asm,
3470 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003471 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3472 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003473 let Inst{27-25} = 0b110;
3474}
3475
Johnny Chen670a4562011-04-04 23:39:08 +00003476multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003477
3478 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003479 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3480 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003481 let Inst{31-28} = op31_28;
3482 let Inst{24} = 1; // P = 1
3483 let Inst{21} = 0; // W = 0
3484 let Inst{22} = 0; // D = 0
3485 let Inst{20} = load;
3486 }
3487
3488 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003489 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3490 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003491 let Inst{31-28} = op31_28;
3492 let Inst{24} = 1; // P = 1
3493 let Inst{21} = 1; // W = 1
3494 let Inst{22} = 0; // D = 0
3495 let Inst{20} = load;
3496 }
3497
3498 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003499 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3500 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003501 let Inst{31-28} = op31_28;
3502 let Inst{24} = 0; // P = 0
3503 let Inst{21} = 1; // W = 1
3504 let Inst{22} = 0; // D = 0
3505 let Inst{20} = load;
3506 }
3507
3508 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003509 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3510 ops),
3511 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003512 let Inst{31-28} = op31_28;
3513 let Inst{24} = 0; // P = 0
3514 let Inst{23} = 1; // U = 1
3515 let Inst{21} = 0; // W = 0
3516 let Inst{22} = 0; // D = 0
3517 let Inst{20} = load;
3518 }
3519
3520 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003521 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3522 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003523 let Inst{31-28} = op31_28;
3524 let Inst{24} = 1; // P = 1
3525 let Inst{21} = 0; // W = 0
3526 let Inst{22} = 1; // D = 1
3527 let Inst{20} = load;
3528 }
3529
3530 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003531 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3532 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3533 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003534 let Inst{31-28} = op31_28;
3535 let Inst{24} = 1; // P = 1
3536 let Inst{21} = 1; // W = 1
3537 let Inst{22} = 1; // D = 1
3538 let Inst{20} = load;
3539 }
3540
3541 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003542 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3543 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3544 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003545 let Inst{31-28} = op31_28;
3546 let Inst{24} = 0; // P = 0
3547 let Inst{21} = 1; // W = 1
3548 let Inst{22} = 1; // D = 1
3549 let Inst{20} = load;
3550 }
3551
3552 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003553 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3554 ops),
3555 !strconcat(!strconcat(opc, "l"), cond),
3556 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003557 let Inst{31-28} = op31_28;
3558 let Inst{24} = 0; // P = 0
3559 let Inst{23} = 1; // U = 1
3560 let Inst{21} = 0; // W = 0
3561 let Inst{22} = 1; // D = 1
3562 let Inst{20} = load;
3563 }
3564}
3565
Johnny Chen670a4562011-04-04 23:39:08 +00003566defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3567defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3568defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3569defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003570
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003571//===----------------------------------------------------------------------===//
3572// Move between coprocessor and ARM core register -- for disassembly only
3573//
3574
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003575class MovRCopro<string opc, bit direction, dag oops, dag iops,
3576 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003577 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003578 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003579 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003580 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003581
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003582 bits<4> Rt;
3583 bits<4> cop;
3584 bits<3> opc1;
3585 bits<3> opc2;
3586 bits<4> CRm;
3587 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003588
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003589 let Inst{15-12} = Rt;
3590 let Inst{11-8} = cop;
3591 let Inst{23-21} = opc1;
3592 let Inst{7-5} = opc2;
3593 let Inst{3-0} = CRm;
3594 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003595}
3596
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003597def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003598 (outs),
3599 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3600 c_imm:$CRm, i32imm:$opc2),
3601 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3602 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003603def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003604 (outs GPR:$Rt),
3605 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3606 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003607
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003608def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3609 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3610
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003611class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3612 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003613 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003614 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003615 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003616 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003617 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003618
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003619 bits<4> Rt;
3620 bits<4> cop;
3621 bits<3> opc1;
3622 bits<3> opc2;
3623 bits<4> CRm;
3624 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003625
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003626 let Inst{15-12} = Rt;
3627 let Inst{11-8} = cop;
3628 let Inst{23-21} = opc1;
3629 let Inst{7-5} = opc2;
3630 let Inst{3-0} = CRm;
3631 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003632}
3633
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003634def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003635 (outs),
3636 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3637 c_imm:$CRm, i32imm:$opc2),
3638 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3639 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003640def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003641 (outs GPR:$Rt),
3642 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3643 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003644
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003645def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3646 imm:$CRm, imm:$opc2),
3647 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3648
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003649class MovRRCopro<string opc, bit direction,
3650 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003651 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3652 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003653 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003654 let Inst{23-21} = 0b010;
3655 let Inst{20} = direction;
3656
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003657 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003658 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003659 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003660 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003661 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003662
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003663 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003664 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003665 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003666 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003667 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003668}
3669
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003670def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3671 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3672 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003673def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3674
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003675class MovRRCopro2<string opc, bit direction,
3676 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003677 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003678 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3679 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003680 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003681 let Inst{23-21} = 0b010;
3682 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003683
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003684 bits<4> Rt;
3685 bits<4> Rt2;
3686 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003687 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003688 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003689
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003690 let Inst{15-12} = Rt;
3691 let Inst{19-16} = Rt2;
3692 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003693 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003694 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003695}
3696
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003697def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3698 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3699 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003700def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003701
Johnny Chenb98e1602010-02-12 18:55:33 +00003702//===----------------------------------------------------------------------===//
3703// Move between special register and ARM core register -- for disassembly only
3704//
3705
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003706// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003707def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003708 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003709 bits<4> Rd;
3710 let Inst{23-16} = 0b00001111;
3711 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003712 let Inst{7-4} = 0b0000;
3713}
3714
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003715def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003716 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003717 bits<4> Rd;
3718 let Inst{23-16} = 0b01001111;
3719 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003720 let Inst{7-4} = 0b0000;
3721}
3722
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003723// Move from ARM core register to Special Register
3724//
3725// No need to have both system and application versions, the encodings are the
3726// same and the assembly parser has no way to distinguish between them. The mask
3727// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3728// the mask with the fields to be accessed in the special register.
3729def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3730 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003731 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003732 bits<5> mask;
3733 bits<4> Rn;
3734
3735 let Inst{23} = 0;
3736 let Inst{22} = mask{4}; // R bit
3737 let Inst{21-20} = 0b10;
3738 let Inst{19-16} = mask{3-0};
3739 let Inst{15-12} = 0b1111;
3740 let Inst{11-4} = 0b00000000;
3741 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003742}
3743
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003744def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3745 "msr", "\t$mask, $a",
3746 [/* For disassembly only; pattern left blank */]> {
3747 bits<5> mask;
3748 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003749
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003750 let Inst{23} = 0;
3751 let Inst{22} = mask{4}; // R bit
3752 let Inst{21-20} = 0b10;
3753 let Inst{19-16} = mask{3-0};
3754 let Inst{15-12} = 0b1111;
3755 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003756}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003757
3758//===----------------------------------------------------------------------===//
3759// TLS Instructions
3760//
3761
3762// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003763// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003764// complete with fixup for the aeabi_read_tp function.
3765let isCall = 1,
3766 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3767 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3768 [(set R0, ARMthread_pointer)]>;
3769}
3770
3771//===----------------------------------------------------------------------===//
3772// SJLJ Exception handling intrinsics
3773// eh_sjlj_setjmp() is an instruction sequence to store the return
3774// address and save #0 in R0 for the non-longjmp case.
3775// Since by its nature we may be coming from some other function to get
3776// here, and we're using the stack frame for the containing function to
3777// save/restore registers, we can't keep anything live in regs across
3778// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003779// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003780// except for our own input by listing the relevant registers in Defs. By
3781// doing so, we also cause the prologue/epilogue code to actively preserve
3782// all of the callee-saved resgisters, which is exactly what we want.
3783// A constant value is passed in $val, and we use the location as a scratch.
3784//
3785// These are pseudo-instructions and are lowered to individual MC-insts, so
3786// no encoding information is necessary.
3787let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003788 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003789 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003790 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3791 NoItinerary,
3792 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3793 Requires<[IsARM, HasVFP2]>;
3794}
3795
3796let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003797 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003798 hasSideEffects = 1, isBarrier = 1 in {
3799 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3800 NoItinerary,
3801 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3802 Requires<[IsARM, NoVFP]>;
3803}
3804
3805// FIXME: Non-Darwin version(s)
3806let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3807 Defs = [ R7, LR, SP ] in {
3808def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3809 NoItinerary,
3810 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3811 Requires<[IsARM, IsDarwin]>;
3812}
3813
3814// eh.sjlj.dispatchsetup pseudo-instruction.
3815// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3816// handled when the pseudo is expanded (which happens before any passes
3817// that need the instruction size).
3818let isBarrier = 1, hasSideEffects = 1 in
3819def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003820 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3821 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003822 Requires<[IsDarwin]>;
3823
3824//===----------------------------------------------------------------------===//
3825// Non-Instruction Patterns
3826//
3827
3828// Large immediate handling.
3829
3830// 32-bit immediate using two piece so_imms or movw + movt.
3831// This is a single pseudo instruction, the benefit is that it can be remat'd
3832// as a single unit instead of having to handle reg inputs.
3833// FIXME: Remove this when we can do generalized remat.
3834let isReMaterializable = 1, isMoveImm = 1 in
3835def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3836 [(set GPR:$dst, (arm_i32imm:$src))]>,
3837 Requires<[IsARM]>;
3838
3839// Pseudo instruction that combines movw + movt + add pc (if PIC).
3840// It also makes it possible to rematerialize the instructions.
3841// FIXME: Remove this when we can do generalized remat and when machine licm
3842// can properly the instructions.
3843let isReMaterializable = 1 in {
3844def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3845 IIC_iMOVix2addpc,
3846 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3847 Requires<[IsARM, UseMovt]>;
3848
3849def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3850 IIC_iMOVix2,
3851 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3852 Requires<[IsARM, UseMovt]>;
3853
3854let AddedComplexity = 10 in
3855def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3856 IIC_iMOVix2ld,
3857 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3858 Requires<[IsARM, UseMovt]>;
3859} // isReMaterializable
3860
3861// ConstantPool, GlobalAddress, and JumpTable
3862def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3863 Requires<[IsARM, DontUseMovt]>;
3864def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3865def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3866 Requires<[IsARM, UseMovt]>;
3867def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3868 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3869
3870// TODO: add,sub,and, 3-instr forms?
3871
3872// Tail calls
3873def : ARMPat<(ARMtcret tcGPR:$dst),
3874 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3875
3876def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3877 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3878
3879def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3880 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3881
3882def : ARMPat<(ARMtcret tcGPR:$dst),
3883 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3884
3885def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3886 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3887
3888def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3889 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3890
3891// Direct calls
3892def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3893 Requires<[IsARM, IsNotDarwin]>;
3894def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3895 Requires<[IsARM, IsDarwin]>;
3896
3897// zextload i1 -> zextload i8
3898def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3899def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3900
3901// extload -> zextload
3902def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3903def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3904def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3905def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3906
3907def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3908
3909def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3910def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3911
3912// smul* and smla*
3913def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3914 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3915 (SMULBB GPR:$a, GPR:$b)>;
3916def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3917 (SMULBB GPR:$a, GPR:$b)>;
3918def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3919 (sra GPR:$b, (i32 16))),
3920 (SMULBT GPR:$a, GPR:$b)>;
3921def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3922 (SMULBT GPR:$a, GPR:$b)>;
3923def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3924 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3925 (SMULTB GPR:$a, GPR:$b)>;
3926def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3927 (SMULTB GPR:$a, GPR:$b)>;
3928def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3929 (i32 16)),
3930 (SMULWB GPR:$a, GPR:$b)>;
3931def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3932 (SMULWB GPR:$a, GPR:$b)>;
3933
3934def : ARMV5TEPat<(add GPR:$acc,
3935 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3936 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3937 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3938def : ARMV5TEPat<(add GPR:$acc,
3939 (mul sext_16_node:$a, sext_16_node:$b)),
3940 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3941def : ARMV5TEPat<(add GPR:$acc,
3942 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3943 (sra GPR:$b, (i32 16)))),
3944 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3945def : ARMV5TEPat<(add GPR:$acc,
3946 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3947 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3948def : ARMV5TEPat<(add GPR:$acc,
3949 (mul (sra GPR:$a, (i32 16)),
3950 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3951 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3952def : ARMV5TEPat<(add GPR:$acc,
3953 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3954 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3955def : ARMV5TEPat<(add GPR:$acc,
3956 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3957 (i32 16))),
3958 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3959def : ARMV5TEPat<(add GPR:$acc,
3960 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3961 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3962
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003963
3964// Pre-v7 uses MCR for synchronization barriers.
3965def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3966 Requires<[IsARM, HasV6]>;
3967
3968
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003969//===----------------------------------------------------------------------===//
3970// Thumb Support
3971//
3972
3973include "ARMInstrThumb.td"
3974
3975//===----------------------------------------------------------------------===//
3976// Thumb2 Support
3977//
3978
3979include "ARMInstrThumb2.td"
3980
3981//===----------------------------------------------------------------------===//
3982// Floating Point Support
3983//
3984
3985include "ARMInstrVFP.td"
3986
3987//===----------------------------------------------------------------------===//
3988// Advanced SIMD (NEON) Support
3989//
3990
3991include "ARMInstrNEON.td"
3992