blob: e0782b0fed73261134f0fbe924e70d3bae62df22 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* General customization:
58 */
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
Daniel Vetter7447a2b2015-12-18 20:26:17 +010062#define DRIVER_DATE "20151218"
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Mika Kuoppalac883ef12014-10-28 17:32:30 +020064#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010065/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
Dave Gordon4eee4922015-08-17 17:30:52 +010073#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010074#endif
75
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076#undef WARN_ON_ONCE
Dave Gordon4eee4922015-08-17 17:30:52 +010077#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
Jani Nikulacd9bfac2015-03-12 13:01:12 +020078
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010079#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020081
Rob Clarke2c719b2014-12-15 13:56:32 -050082/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020091 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050093 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020099 if (unlikely(__ret_warn_on)) \
100 if (!WARN(i915.verbose_state_checks, \
101 "WARN_ON(" #condition ")\n")) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 DRM_ERROR("WARN_ON(" #condition ")\n"); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 unlikely(__ret_warn_on); \
104})
Jesse Barnes317c35d2008-08-25 15:11:06 -0700105
Jani Nikula42a8ca42015-08-27 16:23:30 +0300106static inline const char *yesno(bool v)
107{
108 return v ? "yes" : "no";
109}
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 INVALID_PIPE = -1,
113 PIPE_A = 0,
114 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800115 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200116 _PIPE_EDP,
117 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700118};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800119#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121enum transcoder {
122 TRANSCODER_A = 0,
123 TRANSCODER_B,
124 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200125 TRANSCODER_EDP,
126 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200127};
128#define transcoder_name(t) ((t) + 'A')
129
Damien Lespiau84139d12014-03-28 00:18:32 +0530130/*
Matt Roper31409e92015-09-24 15:53:09 -0700131 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
132 * number of planes per CRTC. Not all platforms really have this many planes,
133 * which means some arrays of size I915_MAX_PLANES may have unused entries
134 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530135 */
Jesse Barnes80824002009-09-10 15:28:06 -0700136enum plane {
137 PLANE_A = 0,
138 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800139 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700140 PLANE_CURSOR,
141 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700142};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800144
Damien Lespiaud615a162014-03-03 17:31:48 +0000145#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300146
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300147enum port {
148 PORT_A = 0,
149 PORT_B,
150 PORT_C,
151 PORT_D,
152 PORT_E,
153 I915_MAX_PORTS
154};
155#define port_name(p) ((p) + 'A')
156
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300157#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800158
159enum dpio_channel {
160 DPIO_CH0,
161 DPIO_CH1
162};
163
164enum dpio_phy {
165 DPIO_PHY0,
166 DPIO_PHY1
167};
168
Paulo Zanonib97186f2013-05-03 12:15:36 -0300169enum intel_display_power_domain {
170 POWER_DOMAIN_PIPE_A,
171 POWER_DOMAIN_PIPE_B,
172 POWER_DOMAIN_PIPE_C,
173 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
175 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
176 POWER_DOMAIN_TRANSCODER_A,
177 POWER_DOMAIN_TRANSCODER_B,
178 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300179 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100180 POWER_DOMAIN_PORT_DDI_A_LANES,
181 POWER_DOMAIN_PORT_DDI_B_LANES,
182 POWER_DOMAIN_PORT_DDI_C_LANES,
183 POWER_DOMAIN_PORT_DDI_D_LANES,
184 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100195 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100196 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300197 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300198
199 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300200};
201
202#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
203#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
204 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300205#define POWER_DOMAIN_TRANSCODER(tran) \
206 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
207 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300208
Egbert Eich1d843f92013-02-25 12:06:49 -0500209enum hpd_pin {
210 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500211 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
212 HPD_CRT,
213 HPD_SDVO_B,
214 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700215 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500216 HPD_PORT_B,
217 HPD_PORT_C,
218 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800219 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500220 HPD_NUM_PINS
221};
222
Jani Nikulac91711f2015-05-28 15:43:48 +0300223#define for_each_hpd_pin(__pin) \
224 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
225
Jani Nikula5fcece82015-05-27 15:03:42 +0300226struct i915_hotplug {
227 struct work_struct hotplug_work;
228
229 struct {
230 unsigned long last_jiffies;
231 int count;
232 enum {
233 HPD_ENABLED = 0,
234 HPD_DISABLED = 1,
235 HPD_MARK_DISABLED = 2
236 } state;
237 } stats[HPD_NUM_PINS];
238 u32 event_bits;
239 struct delayed_work reenable_work;
240
241 struct intel_digital_port *irq_port[I915_MAX_PORTS];
242 u32 long_port_mask;
243 u32 short_port_mask;
244 struct work_struct dig_port_work;
245
246 /*
247 * if we get a HPD irq from DP and a HPD irq from non-DP
248 * the non-DP HPD could block the workqueue on a mode config
249 * mutex getting, that userspace may have taken. However
250 * userspace is waiting on the DP workqueue to run which is
251 * blocked behind the non-DP one.
252 */
253 struct workqueue_struct *dp_wq;
254};
255
Chris Wilson2a2d5482012-12-03 11:49:06 +0000256#define I915_GEM_GPU_DOMAINS \
257 (I915_GEM_DOMAIN_RENDER | \
258 I915_GEM_DOMAIN_SAMPLER | \
259 I915_GEM_DOMAIN_COMMAND | \
260 I915_GEM_DOMAIN_INSTRUCTION | \
261 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700262
Damien Lespiau055e3932014-08-18 13:49:10 +0100263#define for_each_pipe(__dev_priv, __p) \
264 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000265#define for_each_plane(__dev_priv, __pipe, __p) \
266 for ((__p) = 0; \
267 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
268 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000269#define for_each_sprite(__dev_priv, __p, __s) \
270 for ((__s) = 0; \
271 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
272 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800273
Damien Lespiaud79b8142014-05-13 23:32:23 +0100274#define for_each_crtc(dev, crtc) \
275 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
276
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300277#define for_each_intel_plane(dev, intel_plane) \
278 list_for_each_entry(intel_plane, \
279 &dev->mode_config.plane_list, \
280 base.head)
281
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300282#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &(dev)->mode_config.plane_list, \
285 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200286 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300287
Damien Lespiaud063ae42014-05-13 23:32:21 +0100288#define for_each_intel_crtc(dev, intel_crtc) \
289 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
290
Damien Lespiaub2784e12014-08-05 11:29:37 +0100291#define for_each_intel_encoder(dev, intel_encoder) \
292 list_for_each_entry(intel_encoder, \
293 &(dev)->mode_config.encoder_list, \
294 base.head)
295
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200296#define for_each_intel_connector(dev, intel_connector) \
297 list_for_each_entry(intel_connector, \
298 &dev->mode_config.connector_list, \
299 base.head)
300
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200301#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
302 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200303 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200304
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800305#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
306 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200307 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800308
Borun Fub04c5bd2014-07-12 10:02:27 +0530309#define for_each_power_domain(domain, mask) \
310 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200311 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530312
Daniel Vettere7b903d2013-06-05 13:34:14 +0200313struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100314struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100315struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200316
Chris Wilsona6f766f2015-04-27 13:41:20 +0100317struct drm_i915_file_private {
318 struct drm_i915_private *dev_priv;
319 struct drm_file *file;
320
321 struct {
322 spinlock_t lock;
323 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100324/* 20ms is a fairly arbitrary limit (greater than the average frame time)
325 * chosen to prevent the CPU getting more than a frame ahead of the GPU
326 * (when using lax throttling for the frontbuffer). We also use it to
327 * offer free GPU waitboosts for severely congested workloads.
328 */
329#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100330 } mm;
331 struct idr context_idr;
332
Chris Wilson2e1b8732015-04-27 13:41:22 +0100333 struct intel_rps_client {
334 struct list_head link;
335 unsigned boosts;
336 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100337
Chris Wilson2e1b8732015-04-27 13:41:22 +0100338 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100339};
340
Daniel Vettere2b78262013-06-07 23:10:03 +0200341enum intel_dpll_id {
342 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
343 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300344 DPLL_ID_PCH_PLL_A = 0,
345 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000346 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300347 DPLL_ID_WRPLL1 = 0,
348 DPLL_ID_WRPLL2 = 1,
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100349 DPLL_ID_SPLL = 2,
350
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000351 /* skl */
352 DPLL_ID_SKL_DPLL1 = 0,
353 DPLL_ID_SKL_DPLL2 = 1,
354 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200355};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000356#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100357
Daniel Vetter53589012013-06-05 13:34:16 +0200358struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100359 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200360 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200361 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200362 uint32_t fp0;
363 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100364
365 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300366 uint32_t wrpll;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100367 uint32_t spll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000368
369 /* skl */
370 /*
371 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100372 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000373 * the register. This allows us to easily compare the state to share
374 * the DPLL.
375 */
376 uint32_t ctrl1;
377 /* HDMI only, 0 when used for DP */
378 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530379
380 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300381 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
382 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200383};
384
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200385struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200386 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200387 struct intel_dpll_hw_state hw_state;
388};
389
390struct intel_shared_dpll {
391 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 int active; /* count of number of active CRTCs (i.e. DPMS on) */
394 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200395 const char *name;
396 /* should match the index in the dev_priv->shared_dplls array */
397 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300398 /* The mode_set hook is optional and should be used together with the
399 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200400 void (*mode_set)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200402 void (*enable)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
404 void (*disable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200406 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll,
408 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000411#define SKL_DPLL0 0
412#define SKL_DPLL1 1
413#define SKL_DPLL2 2
414#define SKL_DPLL3 3
415
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100416/* Used by dp and fdi links */
417struct intel_link_m_n {
418 uint32_t tu;
419 uint32_t gmch_m;
420 uint32_t gmch_n;
421 uint32_t link_m;
422 uint32_t link_n;
423};
424
425void intel_link_compute_m_n(int bpp, int nlanes,
426 int pixel_clock, int link_clock,
427 struct intel_link_m_n *m_n);
428
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429/* Interface history:
430 *
431 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100432 * 1.2: Add Power Management
433 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100434 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000435 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000436 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
437 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 */
439#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000440#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441#define DRIVER_PATCHLEVEL 0
442
Chris Wilson23bc5982010-09-29 16:10:57 +0100443#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700444
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700445struct opregion_header;
446struct opregion_acpi;
447struct opregion_swsci;
448struct opregion_asle;
449
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100450struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000451 struct opregion_header *header;
452 struct opregion_acpi *acpi;
453 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300454 u32 swsci_gbda_sub_functions;
455 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000456 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200457 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200458 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200459 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000460 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200461 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100462};
Chris Wilson44834a62010-08-19 16:09:23 +0100463#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100464
Chris Wilson6ef3d422010-08-04 20:26:07 +0100465struct intel_overlay;
466struct intel_overlay_error_state;
467
Jesse Barnesde151cf2008-11-12 10:03:55 -0800468#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300469#define I915_MAX_NUM_FENCES 32
470/* 32 fences + sign bit for FENCE_REG_NONE */
471#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800472
473struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200474 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000475 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100476 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800477};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000478
yakui_zhao9b9d1722009-05-31 17:17:17 +0800479struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100480 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100484 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400485 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800486};
487
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000488struct intel_display_error_state;
489
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700490struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200491 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800492 struct timeval time;
493
Mika Kuoppalacb383002014-02-25 17:11:25 +0200494 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100495 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200496 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200497 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200498
Ben Widawsky585b0282014-01-30 00:19:37 -0800499 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700500 u32 eir;
501 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700502 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700503 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700504 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000505 u32 derrmr;
506 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800511 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700520 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800521
Chris Wilson52d39a22012-02-15 11:25:37 +0000522 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000523 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100537 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000550 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800551 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700552 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
Chris Wilson52d39a22012-02-15 11:25:37 +0000556 struct drm_i915_error_object {
557 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100558 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000559 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800561
Chris Wilson52d39a22012-02-15 11:25:37 +0000562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000565 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000566 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000578 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100579
Chris Wilson9df30792010-02-18 10:24:56 +0000580 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000581 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000582 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100583 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100584 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000585 u32 read_domains;
586 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100592 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100593 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100594 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700595 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800596
Ben Widawsky95f53012013-07-31 17:00:15 -0700597 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100598 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700599};
600
Jani Nikula7bd688c2013-11-08 16:48:56 +0200601struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200602struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200603struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000604struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100605struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200606struct intel_limit;
607struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100608
Jesse Barnese70236a2009-09-21 10:42:27 -0700609struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200626 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
Matt Roper86c8bbb2015-09-24 15:53:16 -0700630 int (*compute_pipe_wm)(struct intel_crtc *crtc,
631 struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300632 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200633 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
634 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100635 /* Returns the active state of the crtc, and if the crtc is active,
636 * fills out the pipe-config with the hw state. */
637 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200638 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000639 void (*get_initial_plane_config)(struct intel_crtc *,
640 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200641 int (*crtc_compute_clock)(struct intel_crtc *crtc,
642 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200643 void (*crtc_enable)(struct drm_crtc *crtc);
644 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200645 void (*audio_codec_enable)(struct drm_connector *connector,
646 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300647 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200648 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700649 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700650 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700651 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700653 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100654 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700655 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200656 void (*update_primary_plane)(struct drm_crtc *crtc,
657 struct drm_framebuffer *fb,
658 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100659 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700660 /* clock updates for mode set */
661 /* cursor updates */
662 /* render clock increase/decrease */
663 /* display clock increase/decrease */
664 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700665};
666
Mika Kuoppala48c10262015-01-16 11:34:41 +0200667enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673};
674
675enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682};
683
Chris Wilson907b28c2013-07-19 20:36:52 +0100684struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200686 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200688 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700694
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700696 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200697 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700698 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200699 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700700 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700702 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300703};
704
Chris Wilson907b28c2013-07-19 20:36:52 +0100705struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200711 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100712
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200715 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200716 unsigned wake_count;
717 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200718 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200719 u32 val_set;
720 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t reg_ack;
722 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200723 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200724 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100725};
726
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200727/* Iterate over initialised fw domains */
728#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
729 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (i__) < FW_DOMAIN_ID_COUNT; \
731 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200732 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200733
734#define for_each_fw_domain(domain__, dev_priv__, i__) \
735 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
736
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200737#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
738#define CSR_VERSION_MAJOR(version) ((version) >> 16)
739#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
740
Daniel Vettereb805622015-05-04 14:58:44 +0200741struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200742 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200743 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530744 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200745 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200746 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200747 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200748 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200749 uint32_t mmiodata[8];
750};
751
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100752#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
753 func(is_mobile) sep \
754 func(is_i85x) sep \
755 func(is_i915g) sep \
756 func(is_i945gm) sep \
757 func(is_g33) sep \
758 func(need_gfx_hws) sep \
759 func(is_g4x) sep \
760 func(is_pineview) sep \
761 func(is_broadwater) sep \
762 func(is_crestline) sep \
763 func(is_ivybridge) sep \
764 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800765 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100766 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530767 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700768 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700769 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700770 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100771 func(has_fbc) sep \
772 func(has_pipe_cxsr) sep \
773 func(has_hotplug) sep \
774 func(cursor_needs_physical) sep \
775 func(has_overlay) sep \
776 func(overlay_needs_physical) sep \
777 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100778 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100779 func(has_ddi) sep \
780 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200781
Damien Lespiaua587f772013-04-22 18:40:38 +0100782#define DEFINE_FLAG(name) u8 name:1
783#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200784
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500785struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200786 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100787 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700788 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000789 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000790 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700791 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100792 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200793 /* Register offsets for the various display pipes and transcoders */
794 int pipe_offsets[I915_MAX_TRANSCODERS];
795 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200796 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300797 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600798
799 /* Slice/subslice/EU info */
800 u8 slice_total;
801 u8 subslice_total;
802 u8 subslice_per_slice;
803 u8 eu_total;
804 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000805 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
806 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600807 u8 has_slice_pg:1;
808 u8 has_subslice_pg:1;
809 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500810};
811
Damien Lespiaua587f772013-04-22 18:40:38 +0100812#undef DEFINE_FLAG
813#undef SEP_SEMICOLON
814
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800815enum i915_cache_level {
816 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100817 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
818 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
819 caches, eg sampler/render caches, and the
820 large Last-Level-Cache. LLC is coherent with
821 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100822 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800823};
824
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300825struct i915_ctx_hang_stats {
826 /* This context had batch pending when hang was declared */
827 unsigned batch_pending;
828
829 /* This context had batch active when hang was declared */
830 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300831
832 /* Time when this context was last blamed for a GPU reset */
833 unsigned long guilty_ts;
834
Chris Wilson676fa572014-12-24 08:13:39 -0800835 /* If the contexts causes a second GPU hang within this time,
836 * it is permanently banned from submitting any more work.
837 */
838 unsigned long ban_period_seconds;
839
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300840 /* This context is banned to submit more work */
841 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300842};
Ben Widawsky40521052012-06-04 14:42:43 -0700843
844/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100845#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300846
847#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100848/**
849 * struct intel_context - as the name implies, represents a context.
850 * @ref: reference count.
851 * @user_handle: userspace tracking identity for this context.
852 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300853 * @flags: context specific flags:
854 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100855 * @file_priv: filp associated with this context (NULL for global default
856 * context).
857 * @hang_stats: information about the role of this context in possible GPU
858 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100859 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100860 * @legacy_hw_ctx: render context backing object and whether it is correctly
861 * initialized (legacy ring submission mechanism only).
862 * @link: link in the global list of contexts.
863 *
864 * Contexts are memory images used by the hardware to store copies of their
865 * internal state.
866 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100867struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300868 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100869 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700870 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100871 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300872 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700873 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300874 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200875 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700876
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100877 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100878 struct {
879 struct drm_i915_gem_object *rcs_state;
880 bool initialized;
881 } legacy_hw_ctx;
882
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100883 /* Execlists */
884 struct {
885 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100886 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200887 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100888 } engine[I915_NUM_RINGS];
889
Ben Widawskya33afea2013-09-17 21:12:45 -0700890 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700891};
892
Paulo Zanonia4001f12015-02-13 17:23:44 -0200893enum fb_op_origin {
894 ORIGIN_GTT,
895 ORIGIN_CPU,
896 ORIGIN_CS,
897 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300898 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200899};
900
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700901struct i915_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300902 /* This is always the inner lock when overlapping with struct_mutex and
903 * it's the outer lock when overlapping with stolen_lock. */
904 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700905 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700906 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200907 unsigned int possible_framebuffer_bits;
908 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200909 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700910 int y;
911
Ben Widawskyc4213882014-06-19 12:06:10 -0700912 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700913 struct drm_mm_node *compressed_llb;
914
Rodrigo Vivida46f932014-08-01 02:04:45 -0700915 bool false_color;
916
Paulo Zanonid029bca2015-10-15 10:44:46 -0300917 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300918 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300919
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700920 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200921 bool scheduled;
922 struct work_struct work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700923 struct drm_framebuffer *fb;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200924 unsigned long enable_jiffies;
925 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700926
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200927 const char *no_fbc_reason;
Paulo Zanoniff2a3112015-07-07 15:26:03 -0300928
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300929 bool (*is_active)(struct drm_i915_private *dev_priv);
930 void (*activate)(struct intel_crtc *crtc);
931 void (*deactivate)(struct drm_i915_private *dev_priv);
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800932};
933
Vandana Kannan96178ee2015-01-10 02:25:56 +0530934/**
935 * HIGH_RR is the highest eDP panel refresh rate read from EDID
936 * LOW_RR is the lowest eDP panel refresh rate found from EDID
937 * parsing for same resolution.
938 */
939enum drrs_refresh_rate_type {
940 DRRS_HIGH_RR,
941 DRRS_LOW_RR,
942 DRRS_MAX_RR, /* RR count */
943};
944
945enum drrs_support_type {
946 DRRS_NOT_SUPPORTED = 0,
947 STATIC_DRRS_SUPPORT = 1,
948 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530949};
950
Daniel Vetter2807cf62014-07-11 10:30:11 -0700951struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530952struct i915_drrs {
953 struct mutex mutex;
954 struct delayed_work work;
955 struct intel_dp *dp;
956 unsigned busy_frontbuffer_bits;
957 enum drrs_refresh_rate_type refresh_rate_type;
958 enum drrs_support_type type;
959};
960
Rodrigo Vivia031d702013-10-03 16:15:06 -0300961struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700962 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300963 bool sink_support;
964 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700965 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700966 bool active;
967 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700968 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530969 bool psr2_support;
970 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300971};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700972
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800973enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300974 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800975 PCH_IBX, /* Ibexpeak PCH */
976 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300977 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530978 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700979 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800980};
981
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200982enum intel_sbi_destination {
983 SBI_ICLK,
984 SBI_MPHY,
985};
986
Jesse Barnesb690e962010-07-19 13:53:12 -0700987#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700988#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100989#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000990#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300991#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100992#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700993
Dave Airlie8be48d92010-03-30 05:34:14 +0000994struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100995struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000996
Daniel Vetterc2b91522012-02-14 22:37:19 +0100997struct intel_gmbus {
998 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000999 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001000 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001001 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001002 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001003 struct drm_i915_private *dev_priv;
1004};
1005
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001006struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001007 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001008 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001009 u32 savePP_ON_DELAYS;
1010 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001011 u32 savePP_ON;
1012 u32 savePP_OFF;
1013 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001014 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001015 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001016 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001017 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001018 u32 saveSWF0[16];
1019 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001020 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001021 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001022 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001023 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001024};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001025
Imre Deakddeea5b2014-05-05 15:19:56 +03001026struct vlv_s0ix_state {
1027 /* GAM */
1028 u32 wr_watermark;
1029 u32 gfx_prio_ctrl;
1030 u32 arb_mode;
1031 u32 gfx_pend_tlb0;
1032 u32 gfx_pend_tlb1;
1033 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1034 u32 media_max_req_count;
1035 u32 gfx_max_req_count;
1036 u32 render_hwsp;
1037 u32 ecochk;
1038 u32 bsd_hwsp;
1039 u32 blt_hwsp;
1040 u32 tlb_rd_addr;
1041
1042 /* MBC */
1043 u32 g3dctl;
1044 u32 gsckgctl;
1045 u32 mbctl;
1046
1047 /* GCP */
1048 u32 ucgctl1;
1049 u32 ucgctl3;
1050 u32 rcgctl1;
1051 u32 rcgctl2;
1052 u32 rstctl;
1053 u32 misccpctl;
1054
1055 /* GPM */
1056 u32 gfxpause;
1057 u32 rpdeuhwtc;
1058 u32 rpdeuc;
1059 u32 ecobus;
1060 u32 pwrdwnupctl;
1061 u32 rp_down_timeout;
1062 u32 rp_deucsw;
1063 u32 rcubmabdtmr;
1064 u32 rcedata;
1065 u32 spare2gh;
1066
1067 /* Display 1 CZ domain */
1068 u32 gt_imr;
1069 u32 gt_ier;
1070 u32 pm_imr;
1071 u32 pm_ier;
1072 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1073
1074 /* GT SA CZ domain */
1075 u32 tilectl;
1076 u32 gt_fifoctl;
1077 u32 gtlc_wake_ctrl;
1078 u32 gtlc_survive;
1079 u32 pmwgicz;
1080
1081 /* Display 2 CZ domain */
1082 u32 gu_ctl0;
1083 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001084 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001085 u32 clock_gate_dis2;
1086};
1087
Chris Wilsonbf225f22014-07-10 20:31:18 +01001088struct intel_rps_ei {
1089 u32 cz_clock;
1090 u32 render_c0;
1091 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001092};
1093
Daniel Vetterc85aa882012-11-02 19:55:03 +01001094struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001095 /*
1096 * work, interrupts_enabled and pm_iir are protected by
1097 * dev_priv->irq_lock
1098 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001099 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001100 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001101 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001102
Ben Widawskyb39fb292014-03-19 18:31:11 -07001103 /* Frequencies are stored in potentially platform dependent multiples.
1104 * In other words, *_freq needs to be multiplied by X to be interesting.
1105 * Soft limits are those which are used for the dynamic reclocking done
1106 * by the driver (raise frequencies under heavy loads, and lower for
1107 * lighter loads). Hard limits are those imposed by the hardware.
1108 *
1109 * A distinction is made for overclocking, which is never enabled by
1110 * default, and is considered to be above the hard limit if it's
1111 * possible at all.
1112 */
1113 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1114 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1115 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1116 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1117 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001118 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001119 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1120 u8 rp1_freq; /* "less than" RP0 power/freqency */
1121 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001122
Chris Wilson8fb55192015-04-07 16:20:28 +01001123 u8 up_threshold; /* Current %busy required to uplock */
1124 u8 down_threshold; /* Current %busy required to downclock */
1125
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 int last_adj;
1127 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1128
Chris Wilson8d3afd72015-05-21 21:01:47 +01001129 spinlock_t client_lock;
1130 struct list_head clients;
1131 bool client_boost;
1132
Chris Wilsonc0951f02013-10-10 21:58:50 +01001133 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001134 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001135 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001136
Chris Wilson2e1b8732015-04-27 13:41:22 +01001137 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001138
Chris Wilsonbf225f22014-07-10 20:31:18 +01001139 /* manual wa residency calculations */
1140 struct intel_rps_ei up_ei, down_ei;
1141
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001142 /*
1143 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001144 * Must be taken after struct_mutex if nested. Note that
1145 * this lock may be held for long periods of time when
1146 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001147 */
1148 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001149};
1150
Daniel Vetter1a240d42012-11-29 22:18:51 +01001151/* defined intel_pm.c */
1152extern spinlock_t mchdev_lock;
1153
Daniel Vetterc85aa882012-11-02 19:55:03 +01001154struct intel_ilk_power_mgmt {
1155 u8 cur_delay;
1156 u8 min_delay;
1157 u8 max_delay;
1158 u8 fmax;
1159 u8 fstart;
1160
1161 u64 last_count1;
1162 unsigned long last_time1;
1163 unsigned long chipset_power;
1164 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001165 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001166 unsigned long gfx_power;
1167 u8 corr;
1168
1169 int c_m;
1170 int r_t;
1171};
1172
Imre Deakc6cb5822014-03-04 19:22:55 +02001173struct drm_i915_private;
1174struct i915_power_well;
1175
1176struct i915_power_well_ops {
1177 /*
1178 * Synchronize the well's hw state to match the current sw state, for
1179 * example enable/disable it based on the current refcount. Called
1180 * during driver init and resume time, possibly after first calling
1181 * the enable/disable handlers.
1182 */
1183 void (*sync_hw)(struct drm_i915_private *dev_priv,
1184 struct i915_power_well *power_well);
1185 /*
1186 * Enable the well and resources that depend on it (for example
1187 * interrupts located on the well). Called after the 0->1 refcount
1188 * transition.
1189 */
1190 void (*enable)(struct drm_i915_private *dev_priv,
1191 struct i915_power_well *power_well);
1192 /*
1193 * Disable the well and resources that depend on it. Called after
1194 * the 1->0 refcount transition.
1195 */
1196 void (*disable)(struct drm_i915_private *dev_priv,
1197 struct i915_power_well *power_well);
1198 /* Returns the hw enabled state. */
1199 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201};
1202
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001203/* Power well structure for haswell */
1204struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001205 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001206 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001207 /* power well enable/disable usage count */
1208 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001209 /* cached hw enabled state */
1210 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001211 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001212 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001213 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001214};
1215
Imre Deak83c00f552013-10-25 17:36:47 +03001216struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001217 /*
1218 * Power wells needed for initialization at driver init and suspend
1219 * time are on. They are kept on until after the first modeset.
1220 */
1221 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001222 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001223 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001224
Imre Deak83c00f552013-10-25 17:36:47 +03001225 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001226 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001227 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001228};
1229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001231struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001233 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001234 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001235};
1236
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001237struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001238 /** Memory allocator for GTT stolen memory */
1239 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001240 /** Protects the usage of the GTT stolen memory allocator. This is
1241 * always the inner lock when overlapping with struct_mutex. */
1242 struct mutex stolen_lock;
1243
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001244 /** List of all objects in gtt_space. Used to restore gtt
1245 * mappings on resume */
1246 struct list_head bound_list;
1247 /**
1248 * List of objects which are not bound to the GTT (thus
1249 * are idle and not used by the GPU) but still have
1250 * (presumably uncached) pages still attached.
1251 */
1252 struct list_head unbound_list;
1253
1254 /** Usable portion of the GTT for GEM */
1255 unsigned long stolen_base; /* limited to low memory (32-bit) */
1256
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001257 /** PPGTT used for aliasing the PPGTT with the GTT */
1258 struct i915_hw_ppgtt *aliasing_ppgtt;
1259
Chris Wilson2cfcd322014-05-20 08:28:43 +01001260 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001261 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001262 bool shrinker_no_lock_stealing;
1263
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001264 /** LRU list of objects with fence regs on them. */
1265 struct list_head fence_list;
1266
1267 /**
1268 * We leave the user IRQ off as much as possible,
1269 * but this means that requests will finish and never
1270 * be retired once the system goes idle. Set a timer to
1271 * fire periodically while the ring is running. When it
1272 * fires, go retire requests.
1273 */
1274 struct delayed_work retire_work;
1275
1276 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001277 * When we detect an idle GPU, we want to turn on
1278 * powersaving features. So once we see that there
1279 * are no more requests outstanding and no more
1280 * arrive within a small period of time, we fire
1281 * off the idle_work.
1282 */
1283 struct delayed_work idle_work;
1284
1285 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001286 * Are we in a non-interruptible section of code like
1287 * modesetting?
1288 */
1289 bool interruptible;
1290
Chris Wilsonf62a0072014-02-21 17:55:39 +00001291 /**
1292 * Is the GPU currently considered idle, or busy executing userspace
1293 * requests? Whilst idle, we attempt to power down the hardware and
1294 * display clocks. In order to reduce the effect on performance, there
1295 * is a slight delay before we do so.
1296 */
1297 bool busy;
1298
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001299 /* the indicator for dispatch video commands on two BSD rings */
1300 int bsd_ring_dispatch_index;
1301
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001302 /** Bit 6 swizzling required for X tiling */
1303 uint32_t bit_6_swizzle_x;
1304 /** Bit 6 swizzling required for Y tiling */
1305 uint32_t bit_6_swizzle_y;
1306
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001307 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001308 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001309 size_t object_memory;
1310 u32 object_count;
1311};
1312
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001313struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001314 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001315 unsigned bytes;
1316 unsigned size;
1317 int err;
1318 u8 *buf;
1319 loff_t start;
1320 loff_t pos;
1321};
1322
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001323struct i915_error_state_file_priv {
1324 struct drm_device *dev;
1325 struct drm_i915_error_state *error;
1326};
1327
Daniel Vetter99584db2012-11-14 17:14:04 +01001328struct i915_gpu_error {
1329 /* For hangcheck timer */
1330#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1331#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001332 /* Hang gpu twice in this window and your context gets banned */
1333#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1334
Chris Wilson737b1502015-01-26 18:03:03 +02001335 struct workqueue_struct *hangcheck_wq;
1336 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001337
1338 /* For reset and error_state handling. */
1339 spinlock_t lock;
1340 /* Protected by the above dev->gpu_error.lock. */
1341 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001342
1343 unsigned long missed_irq_rings;
1344
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001345 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001346 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001347 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001348 * This is a counter which gets incremented when reset is triggered,
1349 * and again when reset has been handled. So odd values (lowest bit set)
1350 * means that reset is in progress and even values that
1351 * (reset_counter >> 1):th reset was successfully completed.
1352 *
1353 * If reset is not completed succesfully, the I915_WEDGE bit is
1354 * set meaning that hardware is terminally sour and there is no
1355 * recovery. All waiters on the reset_queue will be woken when
1356 * that happens.
1357 *
1358 * This counter is used by the wait_seqno code to notice that reset
1359 * event happened and it needs to restart the entire ioctl (since most
1360 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001361 *
1362 * This is important for lock-free wait paths, where no contended lock
1363 * naturally enforces the correct ordering between the bail-out of the
1364 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001365 */
1366 atomic_t reset_counter;
1367
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001368#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001369#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001370
1371 /**
1372 * Waitqueue to signal when the reset has completed. Used by clients
1373 * that wait for dev_priv->mm.wedged to settle.
1374 */
1375 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001376
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001377 /* Userspace knobs for gpu hang simulation;
1378 * combines both a ring mask, and extra flags
1379 */
1380 u32 stop_rings;
1381#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1382#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001383
1384 /* For missed irq/seqno simulation. */
1385 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001386
1387 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1388 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001389};
1390
Zhang Ruib8efb172013-02-05 15:41:53 +08001391enum modeset_restore {
1392 MODESET_ON_LID_OPEN,
1393 MODESET_DONE,
1394 MODESET_SUSPENDED,
1395};
1396
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001397#define DP_AUX_A 0x40
1398#define DP_AUX_B 0x10
1399#define DP_AUX_C 0x20
1400#define DP_AUX_D 0x30
1401
Xiong Zhang11c1b652015-08-17 16:04:04 +08001402#define DDC_PIN_B 0x05
1403#define DDC_PIN_C 0x04
1404#define DDC_PIN_D 0x06
1405
Paulo Zanoni6acab152013-09-12 17:06:24 -03001406struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001407 /*
1408 * This is an index in the HDMI/DVI DDI buffer translation table.
1409 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1410 * populate this field.
1411 */
1412#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001413 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001414
1415 uint8_t supports_dvi:1;
1416 uint8_t supports_hdmi:1;
1417 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001418
1419 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001420 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001421
1422 uint8_t dp_boost_level;
1423 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001424};
1425
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001426enum psr_lines_to_wait {
1427 PSR_0_LINES_TO_WAIT = 0,
1428 PSR_1_LINE_TO_WAIT,
1429 PSR_4_LINES_TO_WAIT,
1430 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301431};
1432
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001433struct intel_vbt_data {
1434 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1435 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1436
1437 /* Feature bits */
1438 unsigned int int_tv_support:1;
1439 unsigned int lvds_dither:1;
1440 unsigned int lvds_vbt:1;
1441 unsigned int int_crt_support:1;
1442 unsigned int lvds_use_ssc:1;
1443 unsigned int display_clock_mode:1;
1444 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301445 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001446 int lvds_ssc_freq;
1447 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1448
Pradeep Bhat83a72802014-03-28 10:14:57 +05301449 enum drrs_support_type drrs_type;
1450
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001451 /* eDP */
1452 int edp_rate;
1453 int edp_lanes;
1454 int edp_preemphasis;
1455 int edp_vswing;
1456 bool edp_initialized;
1457 bool edp_support;
1458 int edp_bpp;
1459 struct edp_power_seq edp_pps;
1460
Jani Nikulaf00076d2013-12-14 20:38:29 -02001461 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001462 bool full_link;
1463 bool require_aux_wakeup;
1464 int idle_frames;
1465 enum psr_lines_to_wait lines_to_wait;
1466 int tp1_wakeup_time;
1467 int tp2_tp3_wakeup_time;
1468 } psr;
1469
1470 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001471 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001472 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001473 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001474 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001475 } backlight;
1476
Shobhit Kumard17c5442013-08-27 15:12:25 +03001477 /* MIPI DSI */
1478 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301479 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001480 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301481 struct mipi_config *config;
1482 struct mipi_pps_data *pps;
1483 u8 seq_version;
1484 u32 size;
1485 u8 *data;
1486 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001487 } dsi;
1488
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001489 int crt_ddc_pin;
1490
1491 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001492 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001493
1494 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001495};
1496
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001497enum intel_ddb_partitioning {
1498 INTEL_DDB_PART_1_2,
1499 INTEL_DDB_PART_5_6, /* IVB+ */
1500};
1501
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001502struct intel_wm_level {
1503 bool enable;
1504 uint32_t pri_val;
1505 uint32_t spr_val;
1506 uint32_t cur_val;
1507 uint32_t fbc_val;
1508};
1509
Imre Deak820c1982013-12-17 14:46:36 +02001510struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001511 uint32_t wm_pipe[3];
1512 uint32_t wm_lp[3];
1513 uint32_t wm_lp_spr[3];
1514 uint32_t wm_linetime[3];
1515 bool enable_fbc_wm;
1516 enum intel_ddb_partitioning partitioning;
1517};
1518
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001519struct vlv_pipe_wm {
1520 uint16_t primary;
1521 uint16_t sprite[2];
1522 uint8_t cursor;
1523};
1524
1525struct vlv_sr_wm {
1526 uint16_t plane;
1527 uint8_t cursor;
1528};
1529
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001530struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001531 struct vlv_pipe_wm pipe[3];
1532 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001533 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001534 uint8_t cursor;
1535 uint8_t sprite[2];
1536 uint8_t primary;
1537 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001538 uint8_t level;
1539 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001540};
1541
Damien Lespiauc1939242014-11-04 17:06:41 +00001542struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001543 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001544};
1545
1546static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1547{
Damien Lespiau16160e32014-11-04 17:06:53 +00001548 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001549}
1550
Damien Lespiau08db6652014-11-04 17:06:52 +00001551static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1552 const struct skl_ddb_entry *e2)
1553{
1554 if (e1->start == e2->start && e1->end == e2->end)
1555 return true;
1556
1557 return false;
1558}
1559
Damien Lespiauc1939242014-11-04 17:06:41 +00001560struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001561 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001562 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001563 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001564};
1565
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001566struct skl_wm_values {
1567 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001568 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001569 uint32_t wm_linetime[I915_MAX_PIPES];
1570 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001571 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001572};
1573
1574struct skl_wm_level {
1575 bool plane_en[I915_MAX_PLANES];
1576 uint16_t plane_res_b[I915_MAX_PLANES];
1577 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001578};
1579
Paulo Zanonic67a4702013-08-19 13:18:09 -03001580/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001581 * This struct helps tracking the state needed for runtime PM, which puts the
1582 * device in PCI D3 state. Notice that when this happens, nothing on the
1583 * graphics device works, even register access, so we don't get interrupts nor
1584 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001585 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001586 * Every piece of our code that needs to actually touch the hardware needs to
1587 * either call intel_runtime_pm_get or call intel_display_power_get with the
1588 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001589 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001590 * Our driver uses the autosuspend delay feature, which means we'll only really
1591 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001592 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001593 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001594 *
1595 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1596 * goes back to false exactly before we reenable the IRQs. We use this variable
1597 * to check if someone is trying to enable/disable IRQs while they're supposed
1598 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001599 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001600 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001601 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001602 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001603struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001604 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001605 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001606 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001607 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001608};
1609
Daniel Vetter926321d2013-10-16 13:30:34 +02001610enum intel_pipe_crc_source {
1611 INTEL_PIPE_CRC_SOURCE_NONE,
1612 INTEL_PIPE_CRC_SOURCE_PLANE1,
1613 INTEL_PIPE_CRC_SOURCE_PLANE2,
1614 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001615 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001616 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1617 INTEL_PIPE_CRC_SOURCE_TV,
1618 INTEL_PIPE_CRC_SOURCE_DP_B,
1619 INTEL_PIPE_CRC_SOURCE_DP_C,
1620 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001621 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001622 INTEL_PIPE_CRC_SOURCE_MAX,
1623};
1624
Shuang He8bf1e9f2013-10-15 18:55:27 +01001625struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001626 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001627 uint32_t crc[5];
1628};
1629
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001630#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001631struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001632 spinlock_t lock;
1633 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001634 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001635 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001636 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001637 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001638};
1639
Daniel Vetterf99d7062014-06-19 16:01:59 +02001640struct i915_frontbuffer_tracking {
1641 struct mutex lock;
1642
1643 /*
1644 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1645 * scheduled flips.
1646 */
1647 unsigned busy_bits;
1648 unsigned flip_bits;
1649};
1650
Mika Kuoppala72253422014-10-07 17:21:26 +03001651struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001652 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001653 u32 value;
1654 /* bitmask representing WA bits */
1655 u32 mask;
1656};
1657
1658#define I915_MAX_WA_REGS 16
1659
1660struct i915_workarounds {
1661 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1662 u32 count;
1663};
1664
Yu Zhangcf9d2892015-02-10 19:05:47 +08001665struct i915_virtual_gpu {
1666 bool active;
1667};
1668
John Harrison5f19e2b2015-05-29 17:43:27 +01001669struct i915_execbuffer_params {
1670 struct drm_device *dev;
1671 struct drm_file *file;
1672 uint32_t dispatch_flags;
1673 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001674 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001675 struct intel_engine_cs *ring;
1676 struct drm_i915_gem_object *batch_obj;
1677 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001678 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001679};
1680
Matt Roperaa363132015-09-24 15:53:18 -07001681/* used in computing the new watermarks state */
1682struct intel_wm_config {
1683 unsigned int num_pipes_active;
1684 bool sprites_enabled;
1685 bool sprites_scaled;
1686};
1687
Jani Nikula77fec552014-03-31 14:27:22 +03001688struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001689 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001690 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001691 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001692 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001693
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001694 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001695
1696 int relative_constants_mode;
1697
1698 void __iomem *regs;
1699
Chris Wilson907b28c2013-07-19 20:36:52 +01001700 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001701
Yu Zhangcf9d2892015-02-10 19:05:47 +08001702 struct i915_virtual_gpu vgpu;
1703
Alex Dai33a732f2015-08-12 15:43:36 +01001704 struct intel_guc guc;
1705
Daniel Vettereb805622015-05-04 14:58:44 +02001706 struct intel_csr csr;
1707
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001708 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001709
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001710 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1711 * controller on different i2c buses. */
1712 struct mutex gmbus_mutex;
1713
1714 /**
1715 * Base address of the gmbus and gpio block.
1716 */
1717 uint32_t gpio_mmio_base;
1718
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301719 /* MMIO base address for MIPI regs */
1720 uint32_t mipi_mmio_base;
1721
Ville Syrjälä443a3892015-11-11 20:34:15 +02001722 uint32_t psr_mmio_base;
1723
Daniel Vetter28c70f12012-12-01 13:53:45 +01001724 wait_queue_head_t gmbus_wait_queue;
1725
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001726 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001727 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001728 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001729 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001730
Daniel Vetterba8286f2014-09-11 07:43:25 +02001731 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001732 struct resource mch_res;
1733
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001734 /* protects the irq masks */
1735 spinlock_t irq_lock;
1736
Sourab Gupta84c33a62014-06-02 16:47:17 +05301737 /* protects the mmio flip data */
1738 spinlock_t mmio_flip_lock;
1739
Imre Deakf8b79e52014-03-04 19:23:07 +02001740 bool display_irqs_enabled;
1741
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001742 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1743 struct pm_qos_request pm_qos;
1744
Ville Syrjäläa5805162015-05-26 20:42:30 +03001745 /* Sideband mailbox protection */
1746 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001747
1748 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001749 union {
1750 u32 irq_mask;
1751 u32 de_irq_mask[I915_MAX_PIPES];
1752 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001753 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001754 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301755 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001756 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001757
Jani Nikula5fcece82015-05-27 15:03:42 +03001758 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001759 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301760 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001761 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001762 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001763
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001764 bool preserve_bios_swizzle;
1765
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001766 /* overlay */
1767 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001768
Jani Nikula58c68772013-11-08 16:48:54 +02001769 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001770 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001771
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001773 bool no_aux_handshake;
1774
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001775 /* protects panel power sequencer state */
1776 struct mutex pps_mutex;
1777
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001779 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1780
1781 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001782 unsigned int skl_boot_cdclk;
Ville Syrjälä44913152015-06-03 15:45:10 +03001783 unsigned int cdclk_freq, max_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001784 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001785 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001786 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001787
Daniel Vetter645416f2013-09-02 16:22:25 +02001788 /**
1789 * wq - Driver workqueue for GEM.
1790 *
1791 * NOTE: Work items scheduled here are not allowed to grab any modeset
1792 * locks, for otherwise the flushing done in the pageflip code will
1793 * result in deadlocks.
1794 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001795 struct workqueue_struct *wq;
1796
1797 /* Display functions */
1798 struct drm_i915_display_funcs display;
1799
1800 /* PCH chipset type */
1801 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001802 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001803
1804 unsigned long quirks;
1805
Zhang Ruib8efb172013-02-05 15:41:53 +08001806 enum modeset_restore modeset_restore;
1807 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001808
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001809 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001810 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001811
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001812 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001813 DECLARE_HASHTABLE(mm_structs, 7);
1814 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001815
Daniel Vetter87813422012-05-02 11:49:32 +02001816 /* Kernel Modesetting */
1817
yakui_zhao9b9d1722009-05-31 17:17:17 +08001818 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001819
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001820 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1821 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001822 wait_queue_head_t pending_flip_queue;
1823
Daniel Vetterc4597872013-10-21 21:04:07 +02001824#ifdef CONFIG_DEBUG_FS
1825 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1826#endif
1827
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001828 int num_shared_dpll;
1829 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001830 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001831
Mika Kuoppala72253422014-10-07 17:21:26 +03001832 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001833
Jesse Barnes652c3932009-08-17 13:31:43 -07001834 /* Reclocking support */
1835 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001836
1837 struct i915_frontbuffer_tracking fb_tracking;
1838
Jesse Barnes652c3932009-08-17 13:31:43 -07001839 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001840
Zhenyu Wangc48044112009-12-17 14:48:43 +08001841 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001842
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001843 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001844
Ben Widawsky59124502013-07-04 11:02:05 -07001845 /* Cannot be determined by PCIID. You must always read a register. */
1846 size_t ellc_size;
1847
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001848 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001849 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001850
Daniel Vetter20e4d402012-08-08 23:35:39 +02001851 /* ilk-only ips/rps state. Everything in here is protected by the global
1852 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001853 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001854
Imre Deak83c00f552013-10-25 17:36:47 +03001855 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001856
Rodrigo Vivia031d702013-10-03 16:15:06 -03001857 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001858
Daniel Vetter99584db2012-11-14 17:14:04 +01001859 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001860
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001861 struct drm_i915_gem_object *vlv_pctx;
1862
Daniel Vetter06957262015-08-10 13:34:08 +02001863#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001864 /* list of fbdev register on this device */
1865 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001866 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001867#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001868
1869 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001870 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001871
Imre Deak58fddc22015-01-08 17:54:14 +02001872 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001873 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001874 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001875 /**
1876 * av_mutex - mutex for audio/video sync
1877 *
1878 */
1879 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001880
Ben Widawsky254f9652012-06-04 14:42:42 -07001881 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001882 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001883
Damien Lespiau3e683202012-12-11 18:48:29 +00001884 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001885
Ville Syrjälä70722462015-04-10 18:21:28 +03001886 u32 chv_phy_control;
1887
Daniel Vetter842f1c82014-03-10 10:01:44 +01001888 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001889 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001890 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001891 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001892
Ville Syrjälä53615a52013-08-01 16:18:50 +03001893 struct {
1894 /*
1895 * Raw watermark latency values:
1896 * in 0.1us units for WM0,
1897 * in 0.5us units for WM1+.
1898 */
1899 /* primary */
1900 uint16_t pri_latency[5];
1901 /* sprite */
1902 uint16_t spr_latency[5];
1903 /* cursor */
1904 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001905 /*
1906 * Raw watermark memory latency values
1907 * for SKL for all 8 levels
1908 * in 1us units.
1909 */
1910 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001911
Matt Roperaa363132015-09-24 15:53:18 -07001912 /* Committed wm config */
1913 struct intel_wm_config config;
1914
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001915 /*
1916 * The skl_wm_values structure is a bit too big for stack
1917 * allocation, so we keep the staging struct where we store
1918 * intermediate results here instead.
1919 */
1920 struct skl_wm_values skl_results;
1921
Ville Syrjälä609cede2013-10-09 19:18:03 +03001922 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001923 union {
1924 struct ilk_wm_values hw;
1925 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001926 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001927 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001928
1929 uint8_t max_level;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001930 } wm;
1931
Paulo Zanoni8a187452013-12-06 20:32:13 -02001932 struct i915_runtime_pm pm;
1933
Oscar Mateoa83014d2014-07-24 17:04:21 +01001934 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1935 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001936 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001937 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001938 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001939 int (*init_rings)(struct drm_device *dev);
1940 void (*cleanup_ring)(struct intel_engine_cs *ring);
1941 void (*stop_ring)(struct intel_engine_cs *ring);
1942 } gt;
1943
Sonika Jindal9e458032015-05-06 17:35:48 +05301944 bool edp_low_vswing;
1945
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001946 /* perform PHY state sanity checks? */
1947 bool chv_phy_assert[2];
1948
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001949 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1950
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001951 /*
1952 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1953 * will be rejected. Instead look for a better place.
1954 */
Jani Nikula77fec552014-03-31 14:27:22 +03001955};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Chris Wilson2c1792a2013-08-01 18:39:55 +01001957static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1958{
1959 return dev->dev_private;
1960}
1961
Imre Deak888d0d42015-01-08 17:54:13 +02001962static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1963{
1964 return to_i915(dev_get_drvdata(dev));
1965}
1966
Alex Dai33a732f2015-08-12 15:43:36 +01001967static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1968{
1969 return container_of(guc, struct drm_i915_private, guc);
1970}
1971
Chris Wilsonb4519512012-05-11 14:29:30 +01001972/* Iterate over initialised rings */
1973#define for_each_ring(ring__, dev_priv__, i__) \
1974 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +02001975 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01001976
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001977enum hdmi_force_audio {
1978 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1979 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1980 HDMI_AUDIO_AUTO, /* trust EDID */
1981 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1982};
1983
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001984#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001985
Chris Wilson37e680a2012-06-07 15:38:42 +01001986struct drm_i915_gem_object_ops {
1987 /* Interface between the GEM object and its backing storage.
1988 * get_pages() is called once prior to the use of the associated set
1989 * of pages before to binding them into the GTT, and put_pages() is
1990 * called after we no longer need them. As we expect there to be
1991 * associated cost with migrating pages between the backing storage
1992 * and making them available for the GPU (e.g. clflush), we may hold
1993 * onto the pages after they are no longer referenced by the GPU
1994 * in case they may be used again shortly (for example migrating the
1995 * pages to a different memory domain within the GTT). put_pages()
1996 * will therefore most likely be called when the object itself is
1997 * being released or under memory pressure (where we attempt to
1998 * reap pages for the shrinker).
1999 */
2000 int (*get_pages)(struct drm_i915_gem_object *);
2001 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002002 int (*dmabuf_export)(struct drm_i915_gem_object *);
2003 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002004};
2005
Daniel Vettera071fa02014-06-18 23:28:09 +02002006/*
2007 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302008 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002009 * doesn't mean that the hw necessarily already scans it out, but that any
2010 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2011 *
2012 * We have one bit per pipe and per scanout plane type.
2013 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302014#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2015#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002016#define INTEL_FRONTBUFFER_BITS \
2017 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2018#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2019 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2020#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302021 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2022#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2023 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002024#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302025 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002026#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302027 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002028
Eric Anholt673a3942008-07-30 12:06:12 -07002029struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002030 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002031
Chris Wilson37e680a2012-06-07 15:38:42 +01002032 const struct drm_i915_gem_object_ops *ops;
2033
Ben Widawsky2f633152013-07-17 12:19:03 -07002034 /** List of VMAs backed by this object */
2035 struct list_head vma_list;
2036
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002037 /** Stolen memory for this object, instead of being backed by shmem. */
2038 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002039 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002040
Chris Wilsonb4716182015-04-27 13:41:17 +01002041 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002042 /** Used in execbuf to temporarily hold a ref */
2043 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002044
Chris Wilson8d9d5742015-04-07 16:20:38 +01002045 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002046
Eric Anholt673a3942008-07-30 12:06:12 -07002047 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002048 * This is set if the object is on the active lists (has pending
2049 * rendering and so a non-zero seqno), and is not set if it i s on
2050 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002051 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002052 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002053
2054 /**
2055 * This is set if the object has been written to since last bound
2056 * to the GTT
2057 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002058 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002059
2060 /**
2061 * Fence register bits (if any) for this object. Will be set
2062 * as needed when mapped into the GTT.
2063 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002064 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002065 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002066
2067 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002068 * Advice: are the backing pages purgeable?
2069 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002070 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002071
2072 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002073 * Current tiling mode for the object.
2074 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002075 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002076 /**
2077 * Whether the tiling parameters for the currently associated fence
2078 * register have changed. Note that for the purposes of tracking
2079 * tiling changes we also treat the unfenced register, the register
2080 * slot that the object occupies whilst it executes a fenced
2081 * command (such as BLT on gen2/3), as a "fence".
2082 */
2083 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002084
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002085 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002086 * Is the object at the current location in the gtt mappable and
2087 * fenceable? Used to avoid costly recalculations.
2088 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002089 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002090
2091 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002092 * Whether the current gtt mapping needs to be mappable (and isn't just
2093 * mappable by accident). Track pin and fault separate for a more
2094 * accurate mappable working set.
2095 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002096 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002097
Chris Wilsoncaea7472010-11-12 13:53:37 +00002098 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302099 * Is the object to be mapped as read-only to the GPU
2100 * Only honoured if hardware has relevant pte bit
2101 */
2102 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002103 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002104 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002105
Daniel Vettera071fa02014-06-18 23:28:09 +02002106 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2107
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002108 unsigned int pin_display;
2109
Chris Wilson9da3da62012-06-01 15:20:22 +01002110 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002111 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002112 struct get_page {
2113 struct scatterlist *sg;
2114 int last;
2115 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002116
Daniel Vetter1286ff72012-05-10 15:25:09 +02002117 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002118 void *dma_buf_vmapping;
2119 int vmapping_count;
2120
Chris Wilsonb4716182015-04-27 13:41:17 +01002121 /** Breadcrumb of last rendering to the buffer.
2122 * There can only be one writer, but we allow for multiple readers.
2123 * If there is a writer that necessarily implies that all other
2124 * read requests are complete - but we may only be lazily clearing
2125 * the read requests. A read request is naturally the most recent
2126 * request on a ring, so we may have two different write and read
2127 * requests on one ring where the write request is older than the
2128 * read request. This allows for the CPU to read from an active
2129 * buffer by only waiting for the write to complete.
2130 * */
2131 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002132 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002133 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002134 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002135
Daniel Vetter778c3542010-05-13 11:49:44 +02002136 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002137 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002138
Daniel Vetter80075d42013-10-09 21:23:52 +02002139 /** References from framebuffers, locks out tiling changes. */
2140 unsigned long framebuffer_references;
2141
Eric Anholt280b7132009-03-12 16:56:27 -07002142 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002143 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002144
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002145 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002146 /** for phy allocated objects */
2147 struct drm_dma_handle *phys_handle;
2148
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002149 struct i915_gem_userptr {
2150 uintptr_t ptr;
2151 unsigned read_only :1;
2152 unsigned workers :4;
2153#define I915_GEM_USERPTR_MAX_WORKERS 15
2154
Chris Wilsonad46cb52014-08-07 14:20:40 +01002155 struct i915_mm_struct *mm;
2156 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002157 struct work_struct *work;
2158 } userptr;
2159 };
2160};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002161#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002162
Daniel Vettera071fa02014-06-18 23:28:09 +02002163void i915_gem_track_fb(struct drm_i915_gem_object *old,
2164 struct drm_i915_gem_object *new,
2165 unsigned frontbuffer_bits);
2166
Eric Anholt673a3942008-07-30 12:06:12 -07002167/**
2168 * Request queue structure.
2169 *
2170 * The request queue allows us to note sequence numbers that have been emitted
2171 * and may be associated with active buffers to be retired.
2172 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002173 * By keeping this list, we can avoid having to do questionable sequence
2174 * number comparisons on buffer last_read|write_seqno. It also allows an
2175 * emission time to be associated with the request for tracking how far ahead
2176 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002177 *
2178 * The requests are reference counted, so upon creation they should have an
2179 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002180 */
2181struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002182 struct kref ref;
2183
Zou Nan hai852835f2010-05-21 09:08:56 +08002184 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002185 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002186 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002187
Chris Wilson821485d2015-12-11 11:32:59 +00002188 /** GEM sequence number associated with the previous request,
2189 * when the HWS breadcrumb is equal to this the GPU is processing
2190 * this request.
2191 */
2192 u32 previous_seqno;
2193
2194 /** GEM sequence number associated with this request,
2195 * when the HWS breadcrumb is equal or greater than this the GPU
2196 * has finished processing this request.
2197 */
2198 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002199
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002200 /** Position in the ringbuffer of the start of the request */
2201 u32 head;
2202
Nick Hoath72f95af2015-01-15 13:10:37 +00002203 /**
2204 * Position in the ringbuffer of the start of the postfix.
2205 * This is required to calculate the maximum available ringbuffer
2206 * space without overwriting the postfix.
2207 */
2208 u32 postfix;
2209
2210 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002211 u32 tail;
2212
Nick Hoathb3a38992015-02-19 16:30:47 +00002213 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002214 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002215 * Contexts are refcounted, so when this request is associated with a
2216 * context, we must increment the context's refcount, to guarantee that
2217 * it persists while any request is linked to it. Requests themselves
2218 * are also refcounted, so the request will only be freed when the last
2219 * reference to it is dismissed, and the code in
2220 * i915_gem_request_free() will then decrement the refcount on the
2221 * context.
2222 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002223 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002224 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002225
John Harrisondc4be60712015-05-29 17:43:39 +01002226 /** Batch buffer related to this request if any (used for
2227 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002228 struct drm_i915_gem_object *batch_obj;
2229
Eric Anholt673a3942008-07-30 12:06:12 -07002230 /** Time at which this request was emitted, in jiffies. */
2231 unsigned long emitted_jiffies;
2232
Eric Anholtb9624422009-06-03 07:27:35 +00002233 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002234 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002235
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002236 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002237 /** file_priv list entry for this request */
2238 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002239
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002240 /** process identifier submitting this request */
2241 struct pid *pid;
2242
Nick Hoath6d3d8272015-01-15 13:10:39 +00002243 /**
2244 * The ELSP only accepts two elements at a time, so we queue
2245 * context/tail pairs on a given queue (ring->execlist_queue) until the
2246 * hardware is available. The queue serves a double purpose: we also use
2247 * it to keep track of the up to 2 contexts currently in the hardware
2248 * (usually one in execution and the other queued up by the GPU): We
2249 * only remove elements from the head of the queue when the hardware
2250 * informs us that an element has been completed.
2251 *
2252 * All accesses to the queue are mediated by a spinlock
2253 * (ring->execlist_lock).
2254 */
2255
2256 /** Execlist link in the submission queue.*/
2257 struct list_head execlist_link;
2258
2259 /** Execlists no. of times this request has been sent to the ELSP */
2260 int elsp_submitted;
2261
Eric Anholt673a3942008-07-30 12:06:12 -07002262};
2263
John Harrison6689cb22015-03-19 12:30:08 +00002264int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002265 struct intel_context *ctx,
2266 struct drm_i915_gem_request **req_out);
John Harrison29b1b412015-06-18 13:10:09 +01002267void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002268void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002269int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2270 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002271
John Harrisonb793a002014-11-24 18:49:25 +00002272static inline uint32_t
2273i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2274{
2275 return req ? req->seqno : 0;
2276}
2277
2278static inline struct intel_engine_cs *
2279i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2280{
2281 return req ? req->ring : NULL;
2282}
2283
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002284static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002285i915_gem_request_reference(struct drm_i915_gem_request *req)
2286{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002287 if (req)
2288 kref_get(&req->ref);
2289 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002290}
2291
2292static inline void
2293i915_gem_request_unreference(struct drm_i915_gem_request *req)
2294{
Daniel Vetterf2458602014-11-26 10:26:05 +01002295 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002296 kref_put(&req->ref, i915_gem_request_free);
2297}
2298
Chris Wilson41037f92015-03-27 11:01:36 +00002299static inline void
2300i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2301{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002302 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002303
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002304 if (!req)
2305 return;
2306
2307 dev = req->ring->dev;
2308 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002309 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002310}
2311
John Harrisonabfe2622014-11-24 18:49:24 +00002312static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2313 struct drm_i915_gem_request *src)
2314{
2315 if (src)
2316 i915_gem_request_reference(src);
2317
2318 if (*pdst)
2319 i915_gem_request_unreference(*pdst);
2320
2321 *pdst = src;
2322}
2323
John Harrison1b5a4332014-11-24 18:49:42 +00002324/*
2325 * XXX: i915_gem_request_completed should be here but currently needs the
2326 * definition of i915_seqno_passed() which is below. It will be moved in
2327 * a later patch when the call to i915_seqno_passed() is obsoleted...
2328 */
2329
Brad Volkin351e3db2014-02-18 10:15:46 -08002330/*
2331 * A command that requires special handling by the command parser.
2332 */
2333struct drm_i915_cmd_descriptor {
2334 /*
2335 * Flags describing how the command parser processes the command.
2336 *
2337 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2338 * a length mask if not set
2339 * CMD_DESC_SKIP: The command is allowed but does not follow the
2340 * standard length encoding for the opcode range in
2341 * which it falls
2342 * CMD_DESC_REJECT: The command is never allowed
2343 * CMD_DESC_REGISTER: The command should be checked against the
2344 * register whitelist for the appropriate ring
2345 * CMD_DESC_MASTER: The command is allowed if the submitting process
2346 * is the DRM master
2347 */
2348 u32 flags;
2349#define CMD_DESC_FIXED (1<<0)
2350#define CMD_DESC_SKIP (1<<1)
2351#define CMD_DESC_REJECT (1<<2)
2352#define CMD_DESC_REGISTER (1<<3)
2353#define CMD_DESC_BITMASK (1<<4)
2354#define CMD_DESC_MASTER (1<<5)
2355
2356 /*
2357 * The command's unique identification bits and the bitmask to get them.
2358 * This isn't strictly the opcode field as defined in the spec and may
2359 * also include type, subtype, and/or subop fields.
2360 */
2361 struct {
2362 u32 value;
2363 u32 mask;
2364 } cmd;
2365
2366 /*
2367 * The command's length. The command is either fixed length (i.e. does
2368 * not include a length field) or has a length field mask. The flag
2369 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2370 * a length mask. All command entries in a command table must include
2371 * length information.
2372 */
2373 union {
2374 u32 fixed;
2375 u32 mask;
2376 } length;
2377
2378 /*
2379 * Describes where to find a register address in the command to check
2380 * against the ring's register whitelist. Only valid if flags has the
2381 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002382 *
2383 * A non-zero step value implies that the command may access multiple
2384 * registers in sequence (e.g. LRI), in that case step gives the
2385 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002386 */
2387 struct {
2388 u32 offset;
2389 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002390 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002391 } reg;
2392
2393#define MAX_CMD_DESC_BITMASKS 3
2394 /*
2395 * Describes command checks where a particular dword is masked and
2396 * compared against an expected value. If the command does not match
2397 * the expected value, the parser rejects it. Only valid if flags has
2398 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2399 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002400 *
2401 * If the check specifies a non-zero condition_mask then the parser
2402 * only performs the check when the bits specified by condition_mask
2403 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002404 */
2405 struct {
2406 u32 offset;
2407 u32 mask;
2408 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002409 u32 condition_offset;
2410 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002411 } bits[MAX_CMD_DESC_BITMASKS];
2412};
2413
2414/*
2415 * A table of commands requiring special handling by the command parser.
2416 *
2417 * Each ring has an array of tables. Each table consists of an array of command
2418 * descriptors, which must be sorted with command opcodes in ascending order.
2419 */
2420struct drm_i915_cmd_table {
2421 const struct drm_i915_cmd_descriptor *table;
2422 int count;
2423};
2424
Chris Wilsondbbe9122014-08-09 19:18:43 +01002425/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002426#define __I915__(p) ({ \
2427 struct drm_i915_private *__p; \
2428 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2429 __p = (struct drm_i915_private *)p; \
2430 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2431 __p = to_i915((struct drm_device *)p); \
2432 else \
2433 BUILD_BUG(); \
2434 __p; \
2435})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002436#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002437#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002438#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002439
Jani Nikulae87a0052015-10-20 15:22:02 +03002440#define REVID_FOREVER 0xff
2441/*
2442 * Return true if revision is in range [since,until] inclusive.
2443 *
2444 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2445 */
2446#define IS_REVID(p, since, until) \
2447 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2448
Chris Wilson87f1f462014-08-09 19:18:42 +01002449#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2450#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002451#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002452#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002453#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002454#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2455#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002456#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2457#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2458#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002459#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002460#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002461#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2462#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002463#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2464#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002465#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002466#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002467#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2468 INTEL_DEVID(dev) == 0x0152 || \
2469 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002470#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002471#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002472#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002473#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302474#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002475#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002476#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002477#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002478#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002479 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002480#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002481 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002482 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002483 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002484/* ULX machines are also considered ULT. */
2485#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2486 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002487#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2488 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002489#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002490 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002491#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002492 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002493/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002494#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2495 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002496#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2497 INTEL_DEVID(dev) == 0x1913 || \
2498 INTEL_DEVID(dev) == 0x1916 || \
2499 INTEL_DEVID(dev) == 0x1921 || \
2500 INTEL_DEVID(dev) == 0x1926)
2501#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2502 INTEL_DEVID(dev) == 0x1915 || \
2503 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002504#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2505 INTEL_DEVID(dev) == 0x5913 || \
2506 INTEL_DEVID(dev) == 0x5916 || \
2507 INTEL_DEVID(dev) == 0x5921 || \
2508 INTEL_DEVID(dev) == 0x5926)
2509#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2510 INTEL_DEVID(dev) == 0x5915 || \
2511 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302512#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2513 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2514#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2515 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2516
Ben Widawskyb833d682013-08-23 16:00:07 -07002517#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002518
Jani Nikulaef712bb2015-10-20 15:22:00 +03002519#define SKL_REVID_A0 0x0
2520#define SKL_REVID_B0 0x1
2521#define SKL_REVID_C0 0x2
2522#define SKL_REVID_D0 0x3
2523#define SKL_REVID_E0 0x4
2524#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002525
Jani Nikulae87a0052015-10-20 15:22:02 +03002526#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2527
Jani Nikulaef712bb2015-10-20 15:22:00 +03002528#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002529#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002530#define BXT_REVID_B0 0x3
2531#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002532
Jani Nikulae87a0052015-10-20 15:22:02 +03002533#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2534
Jesse Barnes85436692011-04-06 12:11:14 -07002535/*
2536 * The genX designation typically refers to the render engine, so render
2537 * capability related checks should use IS_GEN, while display and other checks
2538 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2539 * chips, etc.).
2540 */
Zou Nan haicae58522010-11-09 17:17:32 +08002541#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2542#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2543#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2544#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2545#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002546#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002547#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002548#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002549
Ben Widawsky73ae4782013-10-15 10:02:57 -07002550#define RENDER_RING (1<<RCS)
2551#define BSD_RING (1<<VCS)
2552#define BLT_RING (1<<BCS)
2553#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002554#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002555#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002556#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002557#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2558#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2559#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2560#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002561 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002562#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2563
Ben Widawsky254f9652012-06-04 14:42:42 -07002564#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002565#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002566#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002567#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2568#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002569
Chris Wilson05394f32010-11-08 19:18:58 +00002570#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002571#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2572
Daniel Vetterb45305f2012-12-17 16:21:27 +01002573/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2574#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002575
2576/* WaRsDisableCoarsePowerGating:skl,bxt */
2577#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2578 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2579 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002580/*
2581 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2582 * even when in MSI mode. This results in spurious interrupt warnings if the
2583 * legacy irq no. is shared with another device. The kernel then disables that
2584 * interrupt source and so prevents the other device from working properly.
2585 */
2586#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2587#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002588
Zou Nan haicae58522010-11-09 17:17:32 +08002589/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2590 * rows, which changed the alignment requirements and fence programming.
2591 */
2592#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2593 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002594#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2595#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002596
2597#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2598#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002599#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002600
Damien Lespiaudbf77862014-10-01 20:04:14 +01002601#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002602
Jani Nikula0c9b3712015-05-18 17:10:01 +03002603#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2604 INTEL_INFO(dev)->gen >= 9)
2605
Damien Lespiaudd93be52013-04-22 18:40:39 +01002606#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002607#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002608#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302609 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002610 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002611#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302612 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002613 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2614 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002615#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2616#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002617
Animesh Manna7b403ff2015-08-04 22:02:42 +05302618#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002619
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002620#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2621#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002622
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002623#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2624 INTEL_INFO(dev)->gen >= 8)
2625
Akash Goel97d33082015-06-29 14:50:23 +05302626#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002627 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2628 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302629
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002630#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2631#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2632#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2633#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2634#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2635#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302636#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2637#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002638#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002639#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002640
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002641#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302642#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002643#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002644#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002645#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002646#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2647#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002648#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002649#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002650
Wayne Boyer666a4532015-12-09 12:29:35 -08002651#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2652 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302653
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002654/* DPF == dynamic parity feature */
2655#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2656#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002657
Ben Widawskyc8735b02012-09-07 19:43:39 -07002658#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302659#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002660
Chris Wilson05394f32010-11-08 19:18:58 +00002661#include "i915_trace.h"
2662
Rob Clarkbaa70942013-08-02 13:27:49 -04002663extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002664extern int i915_max_ioctl;
2665
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002666extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2667extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002668
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002669/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002670extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002671extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002672extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002673extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002674extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002675 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002676extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002677 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002678#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002679extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2680 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002681#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002682extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002683extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002684extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002685extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2686extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2687extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2688extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002689int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002690
Jani Nikula77913b32015-06-18 13:06:16 +03002691/* intel_hotplug.c */
2692void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2693void intel_hpd_init(struct drm_i915_private *dev_priv);
2694void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2695void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002696bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002697
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002699void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002700__printf(3, 4)
2701void i915_handle_error(struct drm_device *dev, bool wedged,
2702 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002703
Daniel Vetterb9632912014-09-30 10:56:44 +02002704extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002705int intel_irq_install(struct drm_i915_private *dev_priv);
2706void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002707
2708extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002709extern void intel_uncore_early_sanitize(struct drm_device *dev,
2710 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002711extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002712extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002713extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002714extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002715const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002716void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002717 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002718void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002719 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002720/* Like above but the caller must manage the uncore.lock itself.
2721 * Must be used with I915_READ_FW and friends.
2722 */
2723void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2724 enum forcewake_domains domains);
2725void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2726 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002727void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002728static inline bool intel_vgpu_active(struct drm_device *dev)
2729{
2730 return to_i915(dev)->vgpu.active;
2731}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002732
Keith Packard7c463582008-11-04 02:03:27 -08002733void
Jani Nikula50227e12014-03-31 14:27:21 +03002734i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002735 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002736
2737void
Jani Nikula50227e12014-03-31 14:27:21 +03002738i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002739 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002740
Imre Deakf8b79e52014-03-04 19:23:07 +02002741void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2742void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002743void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2744 uint32_t mask,
2745 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002746void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2747 uint32_t interrupt_mask,
2748 uint32_t enabled_irq_mask);
2749static inline void
2750ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2751{
2752 ilk_update_display_irq(dev_priv, bits, bits);
2753}
2754static inline void
2755ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2756{
2757 ilk_update_display_irq(dev_priv, bits, 0);
2758}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002759void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2760 enum pipe pipe,
2761 uint32_t interrupt_mask,
2762 uint32_t enabled_irq_mask);
2763static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2764 enum pipe pipe, uint32_t bits)
2765{
2766 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2767}
2768static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2769 enum pipe pipe, uint32_t bits)
2770{
2771 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2772}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002773void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2774 uint32_t interrupt_mask,
2775 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002776static inline void
2777ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2778{
2779 ibx_display_interrupt_update(dev_priv, bits, bits);
2780}
2781static inline void
2782ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2783{
2784 ibx_display_interrupt_update(dev_priv, bits, 0);
2785}
2786
Imre Deakf8b79e52014-03-04 19:23:07 +02002787
Eric Anholt673a3942008-07-30 12:06:12 -07002788/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002789int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file_priv);
2791int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2792 struct drm_file *file_priv);
2793int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2794 struct drm_file *file_priv);
2795int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002797int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002799int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2800 struct drm_file *file_priv);
2801int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2802 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002803void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002804 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002805void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002806int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002807 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002808 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002809int i915_gem_execbuffer(struct drm_device *dev, void *data,
2810 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002811int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2812 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002813int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002815int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file);
2817int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2818 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002819int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002821int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002823int i915_gem_set_tiling(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
2825int i915_gem_get_tiling(struct drm_device *dev, void *data,
2826 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002827int i915_gem_init_userptr(struct drm_device *dev);
2828int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2829 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002830int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002832int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002834void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002835void *i915_gem_object_alloc(struct drm_device *dev);
2836void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002837void i915_gem_object_init(struct drm_i915_gem_object *obj,
2838 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002839struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2840 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002841struct drm_i915_gem_object *i915_gem_object_create_from_data(
2842 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002843void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002844void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002845
Daniel Vetter08755462015-04-20 09:04:05 -07002846/* Flags used by pin/bind&friends. */
2847#define PIN_MAPPABLE (1<<0)
2848#define PIN_NONBLOCK (1<<1)
2849#define PIN_GLOBAL (1<<2)
2850#define PIN_OFFSET_BIAS (1<<3)
2851#define PIN_USER (1<<4)
2852#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002853#define PIN_ZONE_4G (1<<6)
2854#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002855#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002856#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002857int __must_check
2858i915_gem_object_pin(struct drm_i915_gem_object *obj,
2859 struct i915_address_space *vm,
2860 uint32_t alignment,
2861 uint64_t flags);
2862int __must_check
2863i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2864 const struct i915_ggtt_view *view,
2865 uint32_t alignment,
2866 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002867
2868int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2869 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002870void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002871int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002872/*
2873 * BEWARE: Do not use the function below unless you can _absolutely_
2874 * _guarantee_ VMA in question is _not in use_ anywhere.
2875 */
2876int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002877int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002878void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002879void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002880
Brad Volkin4c914c02014-02-18 10:15:45 -08002881int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2882 int *needs_clflush);
2883
Chris Wilson37e680a2012-06-07 15:38:42 +01002884int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002885
2886static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002887{
Chris Wilsonee286372015-04-07 16:20:25 +01002888 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002889}
Chris Wilsonee286372015-04-07 16:20:25 +01002890
Dave Gordon033908a2015-12-10 18:51:23 +00002891struct page *
2892i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2893
Chris Wilsonee286372015-04-07 16:20:25 +01002894static inline struct page *
2895i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2896{
2897 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2898 return NULL;
2899
2900 if (n < obj->get_page.last) {
2901 obj->get_page.sg = obj->pages->sgl;
2902 obj->get_page.last = 0;
2903 }
2904
2905 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2906 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2907 if (unlikely(sg_is_chain(obj->get_page.sg)))
2908 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2909 }
2910
2911 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2912}
2913
Chris Wilsona5570172012-09-04 21:02:54 +01002914static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2915{
2916 BUG_ON(obj->pages == NULL);
2917 obj->pages_pin_count++;
2918}
2919static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2920{
2921 BUG_ON(obj->pages_pin_count == 0);
2922 obj->pages_pin_count--;
2923}
2924
Chris Wilson54cf91d2010-11-25 18:00:26 +00002925int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002926int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002927 struct intel_engine_cs *to,
2928 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002929void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002930 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002931int i915_gem_dumb_create(struct drm_file *file_priv,
2932 struct drm_device *dev,
2933 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002934int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2935 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002936/**
2937 * Returns true if seq1 is later than seq2.
2938 */
2939static inline bool
2940i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2941{
2942 return (int32_t)(seq1 - seq2) >= 0;
2943}
2944
Chris Wilson821485d2015-12-11 11:32:59 +00002945static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2946 bool lazy_coherency)
2947{
2948 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2949 return i915_seqno_passed(seqno, req->previous_seqno);
2950}
2951
John Harrison1b5a4332014-11-24 18:49:42 +00002952static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2953 bool lazy_coherency)
2954{
Chris Wilson821485d2015-12-11 11:32:59 +00002955 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00002956 return i915_seqno_passed(seqno, req->seqno);
2957}
2958
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002959int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2960int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002961
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002962struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002963i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002964
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002965bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002966void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002967int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002968 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302969
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002970static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2971{
2972 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002973 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002974}
2975
2976static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2977{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002978 return atomic_read(&error->reset_counter) & I915_WEDGED;
2979}
2980
2981static inline u32 i915_reset_count(struct i915_gpu_error *error)
2982{
2983 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002984}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002985
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002986static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2987{
2988 return dev_priv->gpu_error.stop_rings == 0 ||
2989 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2990}
2991
2992static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2993{
2994 return dev_priv->gpu_error.stop_rings == 0 ||
2995 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2996}
2997
Chris Wilson069efc12010-09-30 16:53:18 +01002998void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002999bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003000int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01003001int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003002int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003003int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003004void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003005void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003006int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003007int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003008void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003009 struct drm_i915_gem_object *batch_obj,
3010 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003011#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003012 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003013#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003014 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003015int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003016 unsigned reset_counter,
3017 bool interruptible,
3018 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003019 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003020int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003021int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003022int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003023i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3024 bool readonly);
3025int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003026i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3027 bool write);
3028int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003029i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3030int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003031i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3032 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003033 const struct i915_ggtt_view *view);
3034void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3035 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003036int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003037 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003038int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003039void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003040
Chris Wilson467cffb2011-03-07 10:42:03 +00003041uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003042i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3043uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003044i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3045 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003046
Chris Wilsone4ffd172011-04-04 09:44:39 +01003047int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3048 enum i915_cache_level cache_level);
3049
Daniel Vetter1286ff72012-05-10 15:25:09 +02003050struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3051 struct dma_buf *dma_buf);
3052
3053struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3054 struct drm_gem_object *gem_obj, int flags);
3055
Michel Thierry088e0df2015-08-07 17:40:17 +01003056u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3057 const struct i915_ggtt_view *view);
3058u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3059 struct i915_address_space *vm);
3060static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003061i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003062{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003063 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003064}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003065
Ben Widawskya70a3142013-07-31 16:59:56 -07003066bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003067bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003068 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003069bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003070 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003071
Ben Widawskya70a3142013-07-31 16:59:56 -07003072unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3073 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003074struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003075i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3076 struct i915_address_space *vm);
3077struct i915_vma *
3078i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3079 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003080
Ben Widawskyaccfef22013-08-14 11:38:35 +02003081struct i915_vma *
3082i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003083 struct i915_address_space *vm);
3084struct i915_vma *
3085i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3086 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003087
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003088static inline struct i915_vma *
3089i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3090{
3091 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003092}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003093bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003094
Ben Widawskya70a3142013-07-31 16:59:56 -07003095/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003096#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003097 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3098static inline bool i915_is_ggtt(struct i915_address_space *vm)
3099{
3100 struct i915_address_space *ggtt =
3101 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3102 return vm == ggtt;
3103}
3104
Daniel Vetter841cd772014-08-06 15:04:48 +02003105static inline struct i915_hw_ppgtt *
3106i915_vm_to_ppgtt(struct i915_address_space *vm)
3107{
3108 WARN_ON(i915_is_ggtt(vm));
3109
3110 return container_of(vm, struct i915_hw_ppgtt, base);
3111}
3112
3113
Ben Widawskya70a3142013-07-31 16:59:56 -07003114static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3115{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003116 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003117}
3118
3119static inline unsigned long
3120i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3121{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003122 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003123}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003124
3125static inline int __must_check
3126i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3127 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003128 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003129{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003130 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3131 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003132}
Ben Widawskya70a3142013-07-31 16:59:56 -07003133
Daniel Vetterb2871102014-02-14 14:01:19 +01003134static inline int
3135i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3136{
3137 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3138}
3139
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003140void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3141 const struct i915_ggtt_view *view);
3142static inline void
3143i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3144{
3145 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3146}
Daniel Vetterb2871102014-02-14 14:01:19 +01003147
Daniel Vetter41a36b72015-07-24 13:55:11 +02003148/* i915_gem_fence.c */
3149int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3150int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3151
3152bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3153void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3154
3155void i915_gem_restore_fences(struct drm_device *dev);
3156
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003157void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3158void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3159void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3160
Ben Widawsky254f9652012-06-04 14:42:42 -07003161/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003162int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003163void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003164void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003165int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003166int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003167void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003168int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003169struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003170i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003171void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003172struct drm_i915_gem_object *
3173i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003174static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003175{
Chris Wilson691e6412014-04-09 09:07:36 +01003176 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003177}
3178
Oscar Mateo273497e2014-05-22 14:13:37 +01003179static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003180{
Chris Wilson691e6412014-04-09 09:07:36 +01003181 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003182}
3183
Oscar Mateo273497e2014-05-22 14:13:37 +01003184static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003185{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003186 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003187}
3188
Ben Widawsky84624812012-06-04 14:42:54 -07003189int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3190 struct drm_file *file);
3191int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3192 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003193int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file_priv);
3195int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003197
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003198/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003199int __must_check i915_gem_evict_something(struct drm_device *dev,
3200 struct i915_address_space *vm,
3201 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003202 unsigned alignment,
3203 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003204 unsigned long start,
3205 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003206 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003207int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003208int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003209
Ben Widawsky0260c422014-03-22 22:47:21 -07003210/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003211static inline void i915_gem_chipset_flush(struct drm_device *dev)
3212{
Chris Wilson05394f32010-11-08 19:18:58 +00003213 if (INTEL_INFO(dev)->gen < 6)
3214 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003215}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003216
Chris Wilson9797fbf2012-04-24 15:47:39 +01003217/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003218int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3219 struct drm_mm_node *node, u64 size,
3220 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003221int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3222 struct drm_mm_node *node, u64 size,
3223 unsigned alignment, u64 start,
3224 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003225void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3226 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003227int i915_gem_init_stolen(struct drm_device *dev);
3228void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003229struct drm_i915_gem_object *
3230i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003231struct drm_i915_gem_object *
3232i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3233 u32 stolen_offset,
3234 u32 gtt_offset,
3235 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003236
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003237/* i915_gem_shrinker.c */
3238unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003239 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003240 unsigned flags);
3241#define I915_SHRINK_PURGEABLE 0x1
3242#define I915_SHRINK_UNBOUND 0x2
3243#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003244#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003245unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3246void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3247
3248
Eric Anholt673a3942008-07-30 12:06:12 -07003249/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003250static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003251{
Jani Nikula50227e12014-03-31 14:27:21 +03003252 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003253
3254 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3255 obj->tiling_mode != I915_TILING_NONE;
3256}
3257
Eric Anholt673a3942008-07-30 12:06:12 -07003258/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003259#if WATCH_LISTS
3260int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003261#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003262#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003263#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264
Ben Gamari20172632009-02-17 20:08:50 -05003265/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003266int i915_debugfs_init(struct drm_minor *minor);
3267void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003268#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003269int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003270void intel_display_crc_init(struct drm_device *dev);
3271#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003272static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3273{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003274static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003275#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003276
3277/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003278__printf(2, 3)
3279void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003280int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3281 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003282int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003283 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003284 size_t count, loff_t pos);
3285static inline void i915_error_state_buf_release(
3286 struct drm_i915_error_state_buf *eb)
3287{
3288 kfree(eb->buf);
3289}
Mika Kuoppala58174462014-02-25 17:11:26 +02003290void i915_capture_error_state(struct drm_device *dev, bool wedge,
3291 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003292void i915_error_state_get(struct drm_device *dev,
3293 struct i915_error_state_file_priv *error_priv);
3294void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3295void i915_destroy_error_state(struct drm_device *dev);
3296
3297void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003298const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003299
Brad Volkin351e3db2014-02-18 10:15:46 -08003300/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003301int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003302int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3303void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3304bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3305int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003306 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003307 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003308 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003309 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003310 bool is_master);
3311
Jesse Barnes317c35d2008-08-25 15:11:06 -07003312/* i915_suspend.c */
3313extern int i915_save_state(struct drm_device *dev);
3314extern int i915_restore_state(struct drm_device *dev);
3315
Ben Widawsky0136db582012-04-10 21:17:01 -07003316/* i915_sysfs.c */
3317void i915_setup_sysfs(struct drm_device *dev_priv);
3318void i915_teardown_sysfs(struct drm_device *dev_priv);
3319
Chris Wilsonf899fc62010-07-20 15:44:45 -07003320/* intel_i2c.c */
3321extern int intel_setup_gmbus(struct drm_device *dev);
3322extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003323extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3324 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003325
Jani Nikula0184df42015-03-27 00:20:20 +02003326extern struct i2c_adapter *
3327intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003328extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3329extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003330static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003331{
3332 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3333}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003334extern void intel_i2c_reset(struct drm_device *dev);
3335
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003336/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003337int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003338bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003339
Chris Wilson3b617962010-08-24 09:02:58 +01003340/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003341#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003342extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003343extern void intel_opregion_init(struct drm_device *dev);
3344extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003345extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003346extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3347 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003348extern int intel_opregion_notify_adapter(struct drm_device *dev,
3349 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003350#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003351static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003352static inline void intel_opregion_init(struct drm_device *dev) { return; }
3353static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003354static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003355static inline int
3356intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3357{
3358 return 0;
3359}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003360static inline int
3361intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3362{
3363 return 0;
3364}
Len Brown65e082c2008-10-24 17:18:10 -04003365#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003366
Jesse Barnes723bfd72010-10-07 16:01:13 -07003367/* intel_acpi.c */
3368#ifdef CONFIG_ACPI
3369extern void intel_register_dsm_handler(void);
3370extern void intel_unregister_dsm_handler(void);
3371#else
3372static inline void intel_register_dsm_handler(void) { return; }
3373static inline void intel_unregister_dsm_handler(void) { return; }
3374#endif /* CONFIG_ACPI */
3375
Jesse Barnes79e53942008-11-07 14:24:08 -08003376/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003377extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003378extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003379extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003380extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003381extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003382extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003383extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003384extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003385extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003386extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003387extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003388extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003389extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3390 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003391extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003392extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003393
Ben Widawsky2911a352012-04-05 14:47:36 -07003394extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003395int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3396 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003397int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3398 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003399
Chris Wilson6ef3d422010-08-04 20:26:07 +01003400/* overlay */
3401extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003402extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3403 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003404
3405extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003406extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003407 struct drm_device *dev,
3408 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003409
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003410int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3411int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003412
3413/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303414u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3415void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003416u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003417u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3418void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3419u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3420void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3421u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3422void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003423u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3424void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003425u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3426void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003427u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3428void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003429u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3430 enum intel_sbi_destination destination);
3431void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3432 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303433u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3434void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003435
Ville Syrjälä616bc822015-01-23 21:04:25 +02003436int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3437int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303438
Ben Widawsky0b274482013-10-04 21:22:51 -07003439#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3440#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003441
Ben Widawsky0b274482013-10-04 21:22:51 -07003442#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3443#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3444#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3445#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003446
Ben Widawsky0b274482013-10-04 21:22:51 -07003447#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3448#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3449#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3450#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003451
Chris Wilson698b3132014-03-21 13:16:43 +00003452/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3453 * will be implemented using 2 32-bit writes in an arbitrary order with
3454 * an arbitrary delay between them. This can cause the hardware to
3455 * act upon the intermediate value, possibly leading to corruption and
3456 * machine death. You have been warned.
3457 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003458#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3459#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003460
Chris Wilson50877442014-03-21 12:41:53 +00003461#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003462 u32 upper, lower, old_upper, loop = 0; \
3463 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003464 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003465 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003466 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003467 upper = I915_READ(upper_reg); \
3468 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003469 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003470
Zou Nan haicae58522010-11-09 17:17:32 +08003471#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3472#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3473
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003474#define __raw_read(x, s) \
3475static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003476 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003477{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003478 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003479}
3480
3481#define __raw_write(x, s) \
3482static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003483 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003484{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003485 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003486}
3487__raw_read(8, b)
3488__raw_read(16, w)
3489__raw_read(32, l)
3490__raw_read(64, q)
3491
3492__raw_write(8, b)
3493__raw_write(16, w)
3494__raw_write(32, l)
3495__raw_write(64, q)
3496
3497#undef __raw_read
3498#undef __raw_write
3499
Chris Wilsona6111f72015-04-07 16:21:02 +01003500/* These are untraced mmio-accessors that are only valid to be used inside
3501 * criticial sections inside IRQ handlers where forcewake is explicitly
3502 * controlled.
3503 * Think twice, and think again, before using these.
3504 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3505 * intel_uncore_forcewake_irqunlock().
3506 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003507#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3508#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003509#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3510
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003511/* "Broadcast RGB" property */
3512#define INTEL_BROADCAST_RGB_AUTO 0
3513#define INTEL_BROADCAST_RGB_FULL 1
3514#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003515
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003516static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003517{
Wayne Boyer666a4532015-12-09 12:29:35 -08003518 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003519 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303520 else if (INTEL_INFO(dev)->gen >= 5)
3521 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003522 else
3523 return VGACNTRL;
3524}
3525
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003526static inline void __user *to_user_ptr(u64 address)
3527{
3528 return (void __user *)(uintptr_t)address;
3529}
3530
Imre Deakdf977292013-05-21 20:03:17 +03003531static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3532{
3533 unsigned long j = msecs_to_jiffies(m);
3534
3535 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3536}
3537
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003538static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3539{
3540 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3541}
3542
Imre Deakdf977292013-05-21 20:03:17 +03003543static inline unsigned long
3544timespec_to_jiffies_timeout(const struct timespec *value)
3545{
3546 unsigned long j = timespec_to_jiffies(value);
3547
3548 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3549}
3550
Paulo Zanonidce56b32013-12-19 14:29:40 -02003551/*
3552 * If you need to wait X milliseconds between events A and B, but event B
3553 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3554 * when event A happened, then just before event B you call this function and
3555 * pass the timestamp as the first argument, and X as the second argument.
3556 */
3557static inline void
3558wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3559{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003560 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003561
3562 /*
3563 * Don't re-read the value of "jiffies" every time since it may change
3564 * behind our back and break the math.
3565 */
3566 tmp_jiffies = jiffies;
3567 target_jiffies = timestamp_jiffies +
3568 msecs_to_jiffies_timeout(to_wait_ms);
3569
3570 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003571 remaining_jiffies = target_jiffies - tmp_jiffies;
3572 while (remaining_jiffies)
3573 remaining_jiffies =
3574 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003575 }
3576}
3577
John Harrison581c26e82014-11-24 18:49:39 +00003578static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3579 struct drm_i915_gem_request *req)
3580{
3581 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3582 i915_gem_request_assign(&ring->trace_irq_req, req);
3583}
3584
Linus Torvalds1da177e2005-04-16 15:20:36 -07003585#endif