blob: 054b854f7577f4f79bc21daa60a534747c35e65b [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach64171712010-02-16 21:07:46 +0000258/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000259/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000260def imm0_65535 : ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000262}]>;
263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
265class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Jim Grosbach0a145f32010-02-16 20:17:57 +0000267/// adde and sube predicates - True based on whether the carry flag output
268/// will be needed or not.
269def adde_dead_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return !N->hasAnyUseOfValue(1);}]>;
272def sube_dead_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return !N->hasAnyUseOfValue(1);}]>;
275def adde_live_carry :
276 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
277 [{return N->hasAnyUseOfValue(1);}]>;
278def sube_live_carry :
279 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
280 [{return N->hasAnyUseOfValue(1);}]>;
281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
311// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000313def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Jason W Kim685c3502011-02-04 19:47:15 +0000317// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000318def uncondbrtarget : Operand<OtherVT> {
319 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
320}
321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// Branch target for ARM. Handles conditional/unconditional
323def br_target : Operand<OtherVT> {
324 let EncoderMethod = "getARMBranchTargetOpValue";
325}
326
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000327// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329def bltarget : Operand<i32> {
330 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000331 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Call target for ARM. Handles conditional/unconditional
335// FIXME: rename bl_target to t2_bltarget?
336def bl_target : Operand<i32> {
337 // Encoded the same as branch targets.
338 let EncoderMethod = "getARMBranchTargetOpValue";
339}
340
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000343def RegListAsmOperand : AsmOperandClass {
344 let Name = "RegList";
345 let SuperClasses = [];
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def DPRRegListAsmOperand : AsmOperandClass {
349 let Name = "DPRRegList";
350 let SuperClasses = [];
351}
352
353def SPRRegListAsmOperand : AsmOperandClass {
354 let Name = "SPRRegList";
355 let SuperClasses = [];
356}
357
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Bill Wendling0f630752010-11-17 04:32:08 +0000364def dpr_reglist : Operand<i32> {
365 let EncoderMethod = "getRegisterListOpValue";
366 let ParserMatchClass = DPRRegListAsmOperand;
367 let PrintMethod = "printRegisterList";
368}
369
370def spr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = SPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000393}
394
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000396def rot_imm : Operand<i32>, ImmLeaf<i32, [{
397 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 return v == 8 || v == 16 || v == 24; }]> {
399 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400}
401
Owen Anderson00828302011-03-18 22:50:18 +0000402def ShifterAsmOperand : AsmOperandClass {
403 let Name = "Shifter";
404 let SuperClasses = [];
405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
408// (currently either asr or lsl) using the same encoding used for the
409// immediates in so_reg operands.
410def shift_imm : Operand<i32> {
411 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000412 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000413}
414
Evan Chenga8e29892007-01-19 07:51:42 +0000415// shifter_operand operands: so_reg and so_imm.
416def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000417 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000418 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000419 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000420 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000421 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000422}
Evan Chengf40deed2010-10-27 23:41:30 +0000423def shift_so_reg : Operand<i32>, // reg reg imm
424 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
425 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000426 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000427 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000429}
Evan Chenga8e29892007-01-19 07:51:42 +0000430
431// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000432// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000433def so_imm : Operand<i32>, ImmLeaf<i32, [{
434 return ARM_AM::getSOImmVal(Imm) != -1;
435 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000436 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000437 let PrintMethod = "printSOImmOperand";
438}
439
Evan Chengc70d1842007-03-20 08:11:30 +0000440// Break so_imm's up into two pieces. This handles immediates with up to 16
441// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
442// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000443def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000444 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000445}]>;
446
447/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
448///
449def arm_i32imm : PatLeaf<(imm), [{
450 if (Subtarget->hasV6T2Ops())
451 return true;
452 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
453}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000454
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000455/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000456def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
457 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000458}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000459
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000460/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000461def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
462 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000463}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000465}
466
Evan Cheng75972122011-01-13 07:58:56 +0000467// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000468// The imm is split into imm{15-12}, imm{11-0}
469//
Evan Cheng75972122011-01-13 07:58:56 +0000470def i32imm_hilo16 : Operand<i32> {
471 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000472}
473
Evan Chenga9688c42010-12-11 04:11:38 +0000474/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
475/// e.g., 0xf000ffff
476def bf_inv_mask_imm : Operand<i32>,
477 PatLeaf<(imm), [{
478 return ARM::isBitFieldInvertedMask(N->getZExtValue());
479}] > {
480 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
481 let PrintMethod = "printBitfieldInvMaskImmOperand";
482}
483
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000484/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000485def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
486 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000487}]>;
488
489/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000490def width_imm : Operand<i32>, ImmLeaf<i32, [{
491 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000492}] > {
493 let EncoderMethod = "getMsbOpValue";
494}
495
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000496def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
497 return Imm > 0 && Imm <= 32;
498}]> {
499 let EncoderMethod = "getSsatBitPosValue";
500}
501
Evan Chenga8e29892007-01-19 07:51:42 +0000502// Define ARM specific addressing modes.
503
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000504def MemMode2AsmOperand : AsmOperandClass {
505 let Name = "MemMode2";
506 let SuperClasses = [];
507 let ParserMethod = "tryParseMemMode2Operand";
508}
509
510def MemMode3AsmOperand : AsmOperandClass {
511 let Name = "MemMode3";
512 let SuperClasses = [];
513 let ParserMethod = "tryParseMemMode3Operand";
514}
Jim Grosbach3e556122010-10-26 22:37:02 +0000515
516// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000517//
Jim Grosbach3e556122010-10-26 22:37:02 +0000518def addrmode_imm12 : Operand<i32>,
519 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000520 // 12-bit immediate operand. Note that instructions using this encode
521 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
522 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000523
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000525 let PrintMethod = "printAddrModeImm12Operand";
526 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000527}
Jim Grosbach3e556122010-10-26 22:37:02 +0000528// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000529//
Jim Grosbach3e556122010-10-26 22:37:02 +0000530def ldst_so_reg : Operand<i32>,
531 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000533 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000534 let PrintMethod = "printAddrMode2Operand";
535 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
536}
537
Jim Grosbach3e556122010-10-26 22:37:02 +0000538// addrmode2 := reg +/- imm12
539// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000540//
541def addrmode2 : Operand<i32>,
542 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000543 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000544 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000545 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
547}
548
549def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000550 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
551 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000552 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553 let PrintMethod = "printAddrMode2OffsetOperand";
554 let MIOperandInfo = (ops GPR, i32imm);
555}
556
557// addrmode3 := reg +/- reg
558// addrmode3 := reg +/- imm8
559//
560def addrmode3 : Operand<i32>,
561 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000562 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000563 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000565 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
566}
567
568def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000569 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
570 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000571 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000572 let PrintMethod = "printAddrMode3OffsetOperand";
573 let MIOperandInfo = (ops GPR, i32imm);
574}
575
Jim Grosbache6913602010-11-03 01:01:43 +0000576// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000577//
Jim Grosbache6913602010-11-03 01:01:43 +0000578def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000579 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000580 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Bill Wendling59914872010-11-08 00:39:58 +0000583def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000584 let Name = "MemMode5";
585 let SuperClasses = [];
586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588// addrmode5 := reg +/- imm8*4
589//
590def addrmode5 : Operand<i32>,
591 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
592 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000593 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000594 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000595 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000596}
597
Bob Wilsond3a07652011-02-07 17:43:09 +0000598// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000599//
600def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000601 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000602 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000603 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000604 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000605}
606
Bob Wilsonda525062011-02-25 06:42:42 +0000607def am6offset : Operand<i32>,
608 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
609 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000610 let PrintMethod = "printAddrMode6OffsetOperand";
611 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000613}
614
Mon P Wang183c6272011-05-09 17:47:27 +0000615// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
616// (single element from one lane) for size 32.
617def addrmode6oneL32 : Operand<i32>,
618 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
619 let PrintMethod = "printAddrMode6Operand";
620 let MIOperandInfo = (ops GPR:$addr, i32imm);
621 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
622}
623
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000624// Special version of addrmode6 to handle alignment encoding for VLD-dup
625// instructions, specifically VLD4-dup.
626def addrmode6dup : Operand<i32>,
627 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
628 let PrintMethod = "printAddrMode6Operand";
629 let MIOperandInfo = (ops GPR:$addr, i32imm);
630 let EncoderMethod = "getAddrMode6DupAddressOpValue";
631}
632
Evan Chenga8e29892007-01-19 07:51:42 +0000633// addrmodepc := pc + reg
634//
635def addrmodepc : Operand<i32>,
636 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
637 let PrintMethod = "printAddrModePCOperand";
638 let MIOperandInfo = (ops GPR, i32imm);
639}
640
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000641def MemMode7AsmOperand : AsmOperandClass {
642 let Name = "MemMode7";
643 let SuperClasses = [];
644}
645
646// addrmode7 := reg
647// Used by load/store exclusive instructions. Useful to enable right assembly
648// parsing and printing. Not used for any codegen matching.
649//
650def addrmode7 : Operand<i32> {
651 let PrintMethod = "printAddrMode7Operand";
652 let MIOperandInfo = (ops GPR);
653 let ParserMatchClass = MemMode7AsmOperand;
654}
655
Bob Wilson4f38b382009-08-21 21:58:55 +0000656def nohash_imm : Operand<i32> {
657 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000658}
659
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000660def CoprocNumAsmOperand : AsmOperandClass {
661 let Name = "CoprocNum";
662 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000663 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664}
665
666def CoprocRegAsmOperand : AsmOperandClass {
667 let Name = "CoprocReg";
668 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000669 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000670}
671
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000672def p_imm : Operand<i32> {
673 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000674 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000675}
676
677def c_imm : Operand<i32> {
678 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000679 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000680}
681
Evan Chenga8e29892007-01-19 07:51:42 +0000682//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000683
Evan Cheng37f25d92008-08-28 23:39:26 +0000684include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000685
686//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000687// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000688//
689
Evan Cheng3924f782008-08-29 07:36:24 +0000690/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000691/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000692multiclass AsI1_bin_irs<bits<4> opcod, string opc,
693 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000694 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000695 // The register-immediate version is re-materializable. This is useful
696 // in particular for taking the address of a local.
697 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000698 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
699 iii, opc, "\t$Rd, $Rn, $imm",
700 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
701 bits<4> Rd;
702 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000703 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000704 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000705 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000706 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000707 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000708 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000709 }
Jim Grosbach62547262010-10-11 18:51:51 +0000710 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
711 iir, opc, "\t$Rd, $Rn, $Rm",
712 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000713 bits<4> Rd;
714 bits<4> Rn;
715 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000716 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000717 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000718 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000719 let Inst{15-12} = Rd;
720 let Inst{11-4} = 0b00000000;
721 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000723 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
724 iis, opc, "\t$Rd, $Rn, $shift",
725 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000726 bits<4> Rd;
727 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000728 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000730 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000731 let Inst{15-12} = Rd;
732 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000734
735 // Assembly aliases for optional destination operand when it's the same
736 // as the source operand.
737 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
738 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
739 so_imm:$imm, pred:$p,
740 cc_out:$s)>,
741 Requires<[IsARM]>;
742 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
743 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
744 GPR:$Rm, pred:$p,
745 cc_out:$s)>,
746 Requires<[IsARM]>;
747 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
748 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
749 so_reg:$shift, pred:$p,
750 cc_out:$s)>,
751 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752}
753
Evan Cheng1e249e32009-06-25 20:59:23 +0000754/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000755/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000756let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000757multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
758 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
759 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000760 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
761 iii, opc, "\t$Rd, $Rn, $imm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
763 bits<4> Rd;
764 bits<4> Rn;
765 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = Rd;
770 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
773 iir, opc, "\t$Rd, $Rn, $Rm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
775 bits<4> Rd;
776 bits<4> Rn;
777 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000779 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000780 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = Rn;
782 let Inst{15-12} = Rd;
783 let Inst{11-4} = 0b00000000;
784 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000785 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000786 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
787 iis, opc, "\t$Rd, $Rn, $shift",
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
789 bits<4> Rd;
790 bits<4> Rn;
791 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000793 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{19-16} = Rn;
795 let Inst{15-12} = Rd;
796 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 }
Evan Cheng071a2792007-09-11 19:55:27 +0000798}
Evan Chengc85e8322007-07-05 07:13:32 +0000799}
800
801/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000802/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000803/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000804let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000805multiclass AI1_cmp_irs<bits<4> opcod, string opc,
806 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
807 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000808 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
809 opc, "\t$Rn, $imm",
810 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000811 bits<4> Rn;
812 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000814 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000815 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000816 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000817 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000818 }
819 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
820 opc, "\t$Rn, $Rm",
821 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 bits<4> Rn;
823 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000824 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000825 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000826 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000827 let Inst{19-16} = Rn;
828 let Inst{15-12} = 0b0000;
829 let Inst{11-4} = 0b00000000;
830 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000831 }
832 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
833 opc, "\t$Rn, $shift",
834 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000835 bits<4> Rn;
836 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000837 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000838 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000839 let Inst{19-16} = Rn;
840 let Inst{15-12} = 0b0000;
841 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 }
Evan Cheng071a2792007-09-11 19:55:27 +0000843}
Evan Chenga8e29892007-01-19 07:51:42 +0000844}
845
Evan Cheng576a3962010-09-25 00:49:35 +0000846/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000847/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000848/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000849multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
851 IIC_iEXTr, opc, "\t$Rd, $Rm",
852 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000853 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000854 bits<4> Rd;
855 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000856 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000857 let Inst{15-12} = Rd;
858 let Inst{11-10} = 0b00;
859 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000860 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000861 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
862 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
863 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000864 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000865 bits<4> Rd;
866 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000867 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000869 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000871 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000872 }
Evan Chenga8e29892007-01-19 07:51:42 +0000873}
874
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
877 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000880 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000881 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000882 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000883 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
884 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
886 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000887 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000888 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000890 }
891}
892
Evan Cheng576a3962010-09-25 00:49:35 +0000893/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000894/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000895multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000896 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
897 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
898 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000899 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000900 bits<4> Rd;
901 bits<4> Rm;
902 bits<4> Rn;
903 let Inst{19-16} = Rn;
904 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000905 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000906 let Inst{9-4} = 0b000111;
907 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000908 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000909 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
910 rot_imm:$rot),
911 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
912 [(set GPR:$Rd, (opnode GPR:$Rn,
913 (rotr GPR:$Rm, rot_imm:$rot)))]>,
914 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000915 bits<4> Rd;
916 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000917 bits<4> Rn;
918 bits<2> rot;
919 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000920 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000921 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000922 let Inst{9-4} = 0b000111;
923 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000924 }
Evan Chenga8e29892007-01-19 07:51:42 +0000925}
926
Johnny Chen2ec5e492010-02-22 21:50:40 +0000927// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000928multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000929 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
930 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000931 [/* For disassembly only; pattern left blank */]>,
932 Requires<[IsARM, HasV6]> {
933 let Inst{11-10} = 0b00;
934 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000935 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
936 rot_imm:$rot),
937 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000938 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000939 Requires<[IsARM, HasV6]> {
940 bits<4> Rn;
941 bits<2> rot;
942 let Inst{19-16} = Rn;
943 let Inst{11-10} = rot;
944 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000945}
946
Evan Cheng62674222009-06-25 23:34:10 +0000947/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
948let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000949multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
950 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000951 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
952 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
953 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000954 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000955 bits<4> Rd;
956 bits<4> Rn;
957 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000959 let Inst{15-12} = Rd;
960 let Inst{19-16} = Rn;
961 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000963 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
964 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
965 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000966 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000967 bits<4> Rd;
968 bits<4> Rn;
969 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000970 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000971 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000972 let isCommutable = Commutable;
973 let Inst{3-0} = Rm;
974 let Inst{15-12} = Rd;
975 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000976 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000977 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
978 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
979 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000980 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000981 bits<4> Rd;
982 bits<4> Rn;
983 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000984 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000985 let Inst{11-0} = shift;
986 let Inst{15-12} = Rd;
987 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000988 }
Jim Grosbache5165492009-11-09 00:11:35 +0000989}
Owen Anderson78a54692011-04-11 20:12:19 +0000990}
991
Jim Grosbache5165492009-11-09 00:11:35 +0000992// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000993// NOTE: CPSR def omitted because it will be handled by the custom inserter.
994let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000995multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000996 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
997 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000998 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000999 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1000 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001001 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1002 let isCommutable = Commutable;
1003 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001004 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1005 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001006 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001007}
Evan Chengc85e8322007-07-05 07:13:32 +00001008}
1009
Jim Grosbach3e556122010-10-26 22:37:02 +00001010let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001011multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001012 InstrItinClass iir, PatFrag opnode> {
1013 // Note: We use the complex addrmode_imm12 rather than just an input
1014 // GPR and a constrained immediate so that we can use this to match
1015 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001016 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001017 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1018 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001019 bits<4> Rt;
1020 bits<17> addr;
1021 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1022 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001023 let Inst{15-12} = Rt;
1024 let Inst{11-0} = addr{11-0}; // imm12
1025 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001026 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001027 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1028 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001029 bits<4> Rt;
1030 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001031 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001032 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1033 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001034 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001035 let Inst{11-0} = shift{11-0};
1036 }
1037}
1038}
1039
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001040multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001041 InstrItinClass iir, PatFrag opnode> {
1042 // Note: We use the complex addrmode_imm12 rather than just an input
1043 // GPR and a constrained immediate so that we can use this to match
1044 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001045 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001046 (ins GPR:$Rt, addrmode_imm12:$addr),
1047 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1048 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1049 bits<4> Rt;
1050 bits<17> addr;
1051 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1052 let Inst{19-16} = addr{16-13}; // Rn
1053 let Inst{15-12} = Rt;
1054 let Inst{11-0} = addr{11-0}; // imm12
1055 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001056 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001057 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1058 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1059 bits<4> Rt;
1060 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001061 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001062 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1063 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001064 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001065 let Inst{11-0} = shift{11-0};
1066 }
1067}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001068//===----------------------------------------------------------------------===//
1069// Instructions
1070//===----------------------------------------------------------------------===//
1071
Evan Chenga8e29892007-01-19 07:51:42 +00001072//===----------------------------------------------------------------------===//
1073// Miscellaneous Instructions.
1074//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001075
Evan Chenga8e29892007-01-19 07:51:42 +00001076/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1077/// the function. The first operand is the ID# for this instruction, the second
1078/// is the index into the MachineConstantPool that this is, the third is the
1079/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001080let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001081def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001082PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001083 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001084
Jim Grosbach4642ad32010-02-22 23:10:38 +00001085// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1086// from removing one half of the matched pairs. That breaks PEI, which assumes
1087// these will always be in pairs, and asserts if it finds otherwise. Better way?
1088let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001089def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001090PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001091 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001092
Jim Grosbach64171712010-02-16 21:07:46 +00001093def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001094PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001095 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001096}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001097
Johnny Chenf4d81052010-02-12 22:53:19 +00001098def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001099 [/* For disassembly only; pattern left blank */]>,
1100 Requires<[IsARM, HasV6T2]> {
1101 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001102 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001103 let Inst{7-0} = 0b00000000;
1104}
1105
Johnny Chenf4d81052010-02-12 22:53:19 +00001106def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1107 [/* For disassembly only; pattern left blank */]>,
1108 Requires<[IsARM, HasV6T2]> {
1109 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001110 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001111 let Inst{7-0} = 0b00000001;
1112}
1113
1114def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1115 [/* For disassembly only; pattern left blank */]>,
1116 Requires<[IsARM, HasV6T2]> {
1117 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001118 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001119 let Inst{7-0} = 0b00000010;
1120}
1121
1122def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV6T2]> {
1125 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001126 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001127 let Inst{7-0} = 0b00000011;
1128}
1129
Johnny Chen2ec5e492010-02-22 21:50:40 +00001130def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1131 "\t$dst, $a, $b",
1132 [/* For disassembly only; pattern left blank */]>,
1133 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<4> Rm;
1137 let Inst{3-0} = Rm;
1138 let Inst{15-12} = Rd;
1139 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001140 let Inst{27-20} = 0b01101000;
1141 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001142 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001143}
1144
Johnny Chenf4d81052010-02-12 22:53:19 +00001145def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1146 [/* For disassembly only; pattern left blank */]>,
1147 Requires<[IsARM, HasV6T2]> {
1148 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001149 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001150 let Inst{7-0} = 0b00000100;
1151}
1152
Johnny Chenc6f7b272010-02-11 18:12:29 +00001153// The i32imm operand $val can be used by a debugger to store more information
1154// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001155def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001156 [/* For disassembly only; pattern left blank */]>,
1157 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001158 bits<16> val;
1159 let Inst{3-0} = val{3-0};
1160 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001161 let Inst{27-20} = 0b00010010;
1162 let Inst{7-4} = 0b0111;
1163}
1164
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001165// Change Processor State is a system instruction -- for disassembly and
1166// parsing only.
1167// FIXME: Since the asm parser has currently no clean way to handle optional
1168// operands, create 3 versions of the same instruction. Once there's a clean
1169// framework to represent optional operands, change this behavior.
1170class CPS<dag iops, string asm_ops>
1171 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1172 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1173 bits<2> imod;
1174 bits<3> iflags;
1175 bits<5> mode;
1176 bit M;
1177
Johnny Chenb98e1602010-02-12 18:55:33 +00001178 let Inst{31-28} = 0b1111;
1179 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001180 let Inst{19-18} = imod;
1181 let Inst{17} = M; // Enabled if mode is set;
1182 let Inst{16} = 0;
1183 let Inst{8-6} = iflags;
1184 let Inst{5} = 0;
1185 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001186}
1187
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001188let M = 1 in
1189 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1190 "$imod\t$iflags, $mode">;
1191let mode = 0, M = 0 in
1192 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1193
1194let imod = 0, iflags = 0, M = 1 in
1195 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1196
Johnny Chenb92a23f2010-02-21 04:42:01 +00001197// Preload signals the memory system of possible future data/instruction access.
1198// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001199multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200
Evan Chengdfed19f2010-11-03 06:34:55 +00001201 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001202 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001203 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001204 bits<4> Rt;
1205 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001206 let Inst{31-26} = 0b111101;
1207 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001208 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001209 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001210 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001211 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001212 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001213 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001214 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001215 }
1216
Evan Chengdfed19f2010-11-03 06:34:55 +00001217 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001218 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001219 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001220 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001221 let Inst{31-26} = 0b111101;
1222 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001223 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001224 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001225 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001226 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001227 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001228 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001229 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001230 }
1231}
1232
Evan Cheng416941d2010-11-04 05:19:35 +00001233defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1234defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1235defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001236
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001237def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1238 "setend\t$end",
1239 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001240 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001241 bits<1> end;
1242 let Inst{31-10} = 0b1111000100000001000000;
1243 let Inst{9} = end;
1244 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001245}
1246
Johnny Chenf4d81052010-02-12 22:53:19 +00001247def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001248 [/* For disassembly only; pattern left blank */]>,
1249 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001250 bits<4> opt;
1251 let Inst{27-4} = 0b001100100000111100001111;
1252 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001253}
1254
Johnny Chenba6e0332010-02-11 17:14:31 +00001255// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001256let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001257def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001258 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001259 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001260 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001261}
1262
Evan Cheng12c3a532008-11-06 17:48:05 +00001263// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001264let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001265def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1266 Size4Bytes, IIC_iALUr,
1267 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001268
Evan Cheng325474e2008-01-07 23:56:57 +00001269let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001270def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001271 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001272 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001273
Jim Grosbach53694262010-11-18 01:15:56 +00001274def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001275 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001276 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001277
Jim Grosbach53694262010-11-18 01:15:56 +00001278def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001279 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001280 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001281
Jim Grosbach53694262010-11-18 01:15:56 +00001282def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001283 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001284 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001285
Jim Grosbach53694262010-11-18 01:15:56 +00001286def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001287 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001288 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001289}
Chris Lattner13c63102008-01-06 05:55:01 +00001290let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001291def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001292 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001293
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001294def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001295 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1296 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001297
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001298def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001299 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001300}
Evan Cheng12c3a532008-11-06 17:48:05 +00001301} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001302
Evan Chenge07715c2009-06-23 05:25:29 +00001303
1304// LEApcrel - Load a pc-relative address into a register without offending the
1305// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001306let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001307// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001308// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1309// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001310def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001311 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001312 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001313 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001314 let Inst{27-25} = 0b001;
1315 let Inst{20} = 0;
1316 let Inst{19-16} = 0b1111;
1317 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001318 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001319}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001320def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1321 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001322
1323def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1324 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1325 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001326
Evan Chenga8e29892007-01-19 07:51:42 +00001327//===----------------------------------------------------------------------===//
1328// Control Flow Instructions.
1329//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001330
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001331let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1332 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001333 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334 "bx", "\tlr", [(ARMretflag)]>,
1335 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001336 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001337 }
1338
1339 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001340 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001341 "mov", "\tpc, lr", [(ARMretflag)]>,
1342 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001343 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001344 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001345}
Rafael Espindola27185192006-09-29 21:20:16 +00001346
Bob Wilson04ea6e52009-10-28 00:37:03 +00001347// Indirect branches
1348let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001349 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001350 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001351 [(brind GPR:$dst)]>,
1352 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001353 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001354 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001355 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001356 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357
Johnny Chen75f42962011-05-22 17:51:04 +00001358 // For disassembly only.
1359 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1360 "bx$p\t$dst", [/* pattern left blank */]>,
1361 Requires<[IsARM, HasV4T]> {
1362 bits<4> dst;
1363 let Inst{27-4} = 0b000100101111111111110001;
1364 let Inst{3-0} = dst;
1365 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001366}
1367
Evan Cheng1e0eab12010-11-29 22:43:27 +00001368// All calls clobber the non-callee saved registers. SP is marked as
1369// a use to prevent stack-pointer assignments that appear immediately
1370// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001371let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001372 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001373 // FIXME: Do we really need a non-predicated version? If so, it should
1374 // at least be a pseudo instruction expanding to the predicated version
1375 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001376 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001377 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001378 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001379 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001380 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001381 Requires<[IsARM, IsNotDarwin]> {
1382 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001383 bits<24> func;
1384 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001385 }
Evan Cheng277f0742007-06-19 21:05:09 +00001386
Jason W Kim685c3502011-02-04 19:47:15 +00001387 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001388 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001389 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001390 Requires<[IsARM, IsNotDarwin]> {
1391 bits<24> func;
1392 let Inst{23-0} = func;
1393 }
Evan Cheng277f0742007-06-19 21:05:09 +00001394
Evan Chenga8e29892007-01-19 07:51:42 +00001395 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001396 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001397 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001398 [(ARMcall GPR:$func)]>,
1399 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001400 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001401 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001402 let Inst{3-0} = func;
1403 }
1404
1405 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1406 IIC_Br, "blx", "\t$func",
1407 [(ARMcall_pred GPR:$func)]>,
1408 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1409 bits<4> func;
1410 let Inst{27-4} = 0b000100101111111111110011;
1411 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001412 }
1413
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001414 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001415 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001416 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1417 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1418 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001419
1420 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001421 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1422 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1423 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001424}
1425
David Goodwin1a8f36e2009-08-12 18:31:53 +00001426let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001427 // On Darwin R9 is call-clobbered.
1428 // R7 is marked as a use to prevent frame-pointer assignments from being
1429 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001430 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001431 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001432 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001433 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001434 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1435 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001436
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001437 def BLr9_pred : ARMPseudoExpand<(outs),
1438 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001439 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001440 [(ARMcall_pred tglobaladdr:$func)],
1441 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001442 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001443
1444 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001445 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001446 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001447 [(ARMcall GPR:$func)],
1448 (BLX GPR:$func)>,
1449 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001450
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001451 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1452 Size4Bytes, IIC_Br,
1453 [(ARMcall_pred GPR:$func)],
1454 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001455 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001456
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001457 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001458 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001459 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1460 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1461 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001462
1463 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001464 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1465 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1466 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001467}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001468
Dale Johannesen51e28e62010-06-03 21:09:53 +00001469// Tail calls.
1470
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001471// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
Dale Johannesen51e28e62010-06-03 21:09:53 +00001472let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1473 // Darwin versions.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001474 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001475 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001476 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1477 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001478
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001479 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1480 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001481
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001482 def TAILJMPd : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1483 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001484 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001485
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001486 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1487 Size4Bytes, IIC_Br,
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001488 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001489
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001490 def TAILJMPr : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1491 Size4Bytes, IIC_Br,
1492 []>, Requires<[IsARM, IsDarwin]>;
1493
1494 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1495 Size4Bytes, IIC_Br,
1496 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001497 }
1498
1499 // Non-Darwin versions (the difference is R9).
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001500 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
Dale Johannesen51e28e62010-06-03 21:09:53 +00001501 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001502 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1503 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001504
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001505 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1506 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001507
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001508 def TAILJMPdND : ARMPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1509 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001510 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001511
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001512 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1513 Size4Bytes, IIC_Br,
Evan Cheng6523d2f2010-06-19 00:11:54 +00001514 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001515
Jim Grosbach5edf24e2011-03-15 00:30:40 +00001516 def TAILJMPrND : ARMPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1517 Size4Bytes, IIC_Br,
1518 []>, Requires<[IsARM, IsNotDarwin]>;
1519 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1520 Size4Bytes, IIC_Br,
1521 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001522 }
1523}
1524
David Goodwin1a8f36e2009-08-12 18:31:53 +00001525let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001526 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1527 // a two-value operand where a dag node expects two operands. :(
1528 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1529 IIC_Br, "b", "\t$target",
1530 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1531 bits<24> target;
1532 let Inst{23-0} = target;
1533 }
1534
Evan Chengaeafca02007-05-16 07:45:54 +00001535 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001536 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001537 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001538 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1539 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001540 // FIXME: Is B really a Barrier? That doesn't seem right.
1541 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1542 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001543
Jim Grosbach2dc77682010-11-29 18:37:44 +00001544 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1545 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001546 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001547 SizeSpecial, IIC_Br,
1548 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001549 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1550 // into i12 and rs suffixed versions.
1551 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001552 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001553 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001554 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001555 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001556 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001557 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001558 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001559 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001560 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001561 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001562 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001563
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001564}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001565
Johnny Chen8901e6f2011-03-31 17:53:50 +00001566// BLX (immediate) -- for disassembly only
1567def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1568 "blx\t$target", [/* pattern left blank */]>,
1569 Requires<[IsARM, HasV5T]> {
1570 let Inst{31-25} = 0b1111101;
1571 bits<25> target;
1572 let Inst{23-0} = target{24-1};
1573 let Inst{24} = target{0};
1574}
1575
Johnny Chena1e76212010-02-13 02:51:09 +00001576// Branch and Exchange Jazelle -- for disassembly only
1577def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1578 [/* For disassembly only; pattern left blank */]> {
1579 let Inst{23-20} = 0b0010;
1580 //let Inst{19-8} = 0xfff;
1581 let Inst{7-4} = 0b0010;
1582}
1583
Johnny Chen0296f3e2010-02-16 21:59:54 +00001584// Secure Monitor Call is a system instruction -- for disassembly only
1585def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1586 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001587 bits<4> opt;
1588 let Inst{23-4} = 0b01100000000000000111;
1589 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001590}
1591
Johnny Chen64dfb782010-02-16 20:04:27 +00001592// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001593let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001594def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001595 [/* For disassembly only; pattern left blank */]> {
1596 bits<24> svc;
1597 let Inst{23-0} = svc;
1598}
Johnny Chen85d5a892010-02-10 18:02:25 +00001599}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001600def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001601
Johnny Chenfb566792010-02-17 21:39:10 +00001602// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001603let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001604def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1605 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001606 [/* For disassembly only; pattern left blank */]> {
1607 let Inst{31-28} = 0b1111;
1608 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001609 let Inst{19-8} = 0xd05;
1610 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001611}
1612
Jim Grosbache6913602010-11-03 01:01:43 +00001613def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1614 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001615 [/* For disassembly only; pattern left blank */]> {
1616 let Inst{31-28} = 0b1111;
1617 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001618 let Inst{19-8} = 0xd05;
1619 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001620}
1621
Johnny Chenfb566792010-02-17 21:39:10 +00001622// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001623def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1624 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001625 [/* For disassembly only; pattern left blank */]> {
1626 let Inst{31-28} = 0b1111;
1627 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001628 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001629}
1630
Jim Grosbache6913602010-11-03 01:01:43 +00001631def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1632 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001633 [/* For disassembly only; pattern left blank */]> {
1634 let Inst{31-28} = 0b1111;
1635 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001636 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001637}
Chris Lattner39ee0362010-10-31 19:10:56 +00001638} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001639
Evan Chenga8e29892007-01-19 07:51:42 +00001640//===----------------------------------------------------------------------===//
1641// Load / store Instructions.
1642//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001643
Evan Chenga8e29892007-01-19 07:51:42 +00001644// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001645
1646
Evan Cheng7e2fe912010-10-28 06:47:08 +00001647defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001648 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001649defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001650 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001651defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001652 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001653defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001654 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001655
Evan Chengfa775d02007-03-19 07:20:03 +00001656// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001657let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1658 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001659def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001660 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1661 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001662 bits<4> Rt;
1663 bits<17> addr;
1664 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1665 let Inst{19-16} = 0b1111;
1666 let Inst{15-12} = Rt;
1667 let Inst{11-0} = addr{11-0}; // imm12
1668}
Evan Chengfa775d02007-03-19 07:20:03 +00001669
Evan Chenga8e29892007-01-19 07:51:42 +00001670// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001671def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001672 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1673 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001674
Evan Chenga8e29892007-01-19 07:51:42 +00001675// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001676def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001677 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1678 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001679
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001680def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001681 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1682 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001683
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001684let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001685// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001686def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1687 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001688 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001689 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001690}
Rafael Espindolac391d162006-10-23 20:34:27 +00001691
Evan Chenga8e29892007-01-19 07:51:42 +00001692// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001693multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001694 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1695 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001696 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1697 // {17-14} Rn
1698 // {13} 1 == Rm, 0 == imm12
1699 // {12} isAdd
1700 // {11-0} imm12/Rm
1701 bits<18> addr;
1702 let Inst{25} = addr{13};
1703 let Inst{23} = addr{12};
1704 let Inst{19-16} = addr{17-14};
1705 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001706 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001707 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001708 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001709 (ins GPR:$Rn, am2offset:$offset),
1710 IndexModePost, LdFrm, itin,
1711 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001712 // {13} 1 == Rm, 0 == imm12
1713 // {12} isAdd
1714 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001715 bits<14> offset;
1716 bits<4> Rn;
1717 let Inst{25} = offset{13};
1718 let Inst{23} = offset{12};
1719 let Inst{19-16} = Rn;
1720 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001721 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001722}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001723
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001724let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001725defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1726defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001727}
Rafael Espindola450856d2006-12-12 00:37:38 +00001728
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001729multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1730 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1731 (ins addrmode3:$addr), IndexModePre,
1732 LdMiscFrm, itin,
1733 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1734 bits<14> addr;
1735 let Inst{23} = addr{8}; // U bit
1736 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1737 let Inst{19-16} = addr{12-9}; // Rn
1738 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1739 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1740 }
1741 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1742 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1743 LdMiscFrm, itin,
1744 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001745 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001746 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001747 let Inst{23} = offset{8}; // U bit
1748 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001749 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001750 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1751 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001752 }
1753}
Rafael Espindola4e307642006-09-08 16:59:47 +00001754
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001755let mayLoad = 1, neverHasSideEffects = 1 in {
1756defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1757defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1758defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001759let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001760def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1761 (ins addrmode3:$addr), IndexModePre,
1762 LdMiscFrm, IIC_iLoad_d_ru,
1763 "ldrd", "\t$Rt, $Rt2, $addr!",
1764 "$addr.base = $Rn_wb", []> {
1765 bits<14> addr;
1766 let Inst{23} = addr{8}; // U bit
1767 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1768 let Inst{19-16} = addr{12-9}; // Rn
1769 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1770 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1771}
1772def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1773 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1774 LdMiscFrm, IIC_iLoad_d_ru,
1775 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1776 "$Rn = $Rn_wb", []> {
1777 bits<10> offset;
1778 bits<4> Rn;
1779 let Inst{23} = offset{8}; // U bit
1780 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1781 let Inst{19-16} = Rn;
1782 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1783 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1784}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001785} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001786} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001787
Johnny Chenadb561d2010-02-18 03:27:42 +00001788// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001789let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001790def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1791 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1792 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1793 // {17-14} Rn
1794 // {13} 1 == Rm, 0 == imm12
1795 // {12} isAdd
1796 // {11-0} imm12/Rm
1797 bits<18> addr;
1798 let Inst{25} = addr{13};
1799 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001800 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001801 let Inst{19-16} = addr{17-14};
1802 let Inst{11-0} = addr{11-0};
1803 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001804}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001805def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1806 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1807 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1808 // {17-14} Rn
1809 // {13} 1 == Rm, 0 == imm12
1810 // {12} isAdd
1811 // {11-0} imm12/Rm
1812 bits<18> addr;
1813 let Inst{25} = addr{13};
1814 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001815 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001816 let Inst{19-16} = addr{17-14};
1817 let Inst{11-0} = addr{11-0};
1818 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001819}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001820def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1821 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1822 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001823 let Inst{21} = 1; // overwrite
1824}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001825def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1826 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1827 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001828 let Inst{21} = 1; // overwrite
1829}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001830def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1831 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1832 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001833 let Inst{21} = 1; // overwrite
1834}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001835}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001836
Evan Chenga8e29892007-01-19 07:51:42 +00001837// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001838
1839// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001840def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001841 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1842 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001843
Evan Chenga8e29892007-01-19 07:51:42 +00001844// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001845let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1846def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001847 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001848 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001849
1850// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001851def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001852 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001853 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001854 "str", "\t$Rt, [$Rn, $offset]!",
1855 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001856 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001857 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Jim Grosbach953557f42010-11-19 21:35:06 +00001859def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001860 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001861 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001862 "str", "\t$Rt, [$Rn], $offset",
1863 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001864 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001865 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001866
Jim Grosbacha1b41752010-11-19 22:06:57 +00001867def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1868 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1869 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001870 "strb", "\t$Rt, [$Rn, $offset]!",
1871 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001872 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1873 GPR:$Rn, am2offset:$offset))]>;
1874def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1875 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1876 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001877 "strb", "\t$Rt, [$Rn], $offset",
1878 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001879 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1880 GPR:$Rn, am2offset:$offset))]>;
1881
Jim Grosbach2dc77682010-11-29 18:37:44 +00001882def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1883 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1884 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001885 "strh", "\t$Rt, [$Rn, $offset]!",
1886 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001887 [(set GPR:$Rn_wb,
1888 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001889
Jim Grosbach2dc77682010-11-29 18:37:44 +00001890def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1891 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1892 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001893 "strh", "\t$Rt, [$Rn], $offset",
1894 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001895 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1896 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001897
Johnny Chen39a4bb32010-02-18 22:31:18 +00001898// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001899let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001900def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1901 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001902 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001903 "strd", "\t$src1, $src2, [$base, $offset]!",
1904 "$base = $base_wb", []>;
1905
1906// For disassembly only
1907def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1908 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001909 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001910 "strd", "\t$src1, $src2, [$base], $offset",
1911 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001912} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001913
Johnny Chenad4df4c2010-03-01 19:22:00 +00001914// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001915
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001916def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1917 IndexModePost, StFrm, IIC_iStore_ru,
1918 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001919 [/* For disassembly only; pattern left blank */]> {
1920 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001921 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1922}
1923
1924def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1925 IndexModePost, StFrm, IIC_iStore_bh_ru,
1926 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1927 [/* For disassembly only; pattern left blank */]> {
1928 let Inst{21} = 1; // overwrite
1929 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001930}
1931
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001932def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001933 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001934 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001935 [/* For disassembly only; pattern left blank */]> {
1936 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001937 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001938}
1939
Evan Chenga8e29892007-01-19 07:51:42 +00001940//===----------------------------------------------------------------------===//
1941// Load / store multiple Instructions.
1942//
1943
Bill Wendling6c470b82010-11-13 09:09:38 +00001944multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1945 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001946 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001947 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1948 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001949 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001950 let Inst{24-23} = 0b01; // Increment After
1951 let Inst{21} = 0; // No writeback
1952 let Inst{20} = L_bit;
1953 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001954 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001955 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1956 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001957 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001958 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001959 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001960 let Inst{20} = L_bit;
1961 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001962 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001963 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1964 IndexModeNone, f, itin,
1965 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1966 let Inst{24-23} = 0b00; // Decrement After
1967 let Inst{21} = 0; // No writeback
1968 let Inst{20} = L_bit;
1969 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001970 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001971 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1972 IndexModeUpd, f, itin_upd,
1973 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1974 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001975 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001976 let Inst{20} = L_bit;
1977 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001978 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001979 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1980 IndexModeNone, f, itin,
1981 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1982 let Inst{24-23} = 0b10; // Decrement Before
1983 let Inst{21} = 0; // No writeback
1984 let Inst{20} = L_bit;
1985 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001986 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001987 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1988 IndexModeUpd, f, itin_upd,
1989 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1990 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001991 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001992 let Inst{20} = L_bit;
1993 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001994 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001995 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1996 IndexModeNone, f, itin,
1997 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1998 let Inst{24-23} = 0b11; // Increment Before
1999 let Inst{21} = 0; // No writeback
2000 let Inst{20} = L_bit;
2001 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002002 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002003 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2004 IndexModeUpd, f, itin_upd,
2005 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2006 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002007 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002008 let Inst{20} = L_bit;
2009 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002010}
Bill Wendling6c470b82010-11-13 09:09:38 +00002011
Bill Wendlingc93989a2010-11-13 11:20:05 +00002012let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002013
2014let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2015defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2016
2017let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2018defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2019
2020} // neverHasSideEffects
2021
Bob Wilson0fef5842011-01-06 19:24:32 +00002022// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002023def : MnemonicAlias<"ldmfd", "ldmia">;
2024def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002025def : MnemonicAlias<"ldm", "ldmia">;
2026def : MnemonicAlias<"stm", "stmia">;
2027
2028// FIXME: remove when we have a way to marking a MI with these properties.
2029// FIXME: Should pc be an implicit operand like PICADD, etc?
2030let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2031 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002032def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2033 reglist:$regs, variable_ops),
2034 Size4Bytes, IIC_iLoad_mBr, [],
2035 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002036 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002037
Evan Chenga8e29892007-01-19 07:51:42 +00002038//===----------------------------------------------------------------------===//
2039// Move Instructions.
2040//
2041
Evan Chengcd799b92009-06-12 20:46:18 +00002042let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002043def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2044 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2045 bits<4> Rd;
2046 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002047
Johnny Chen103bf952011-04-01 23:30:25 +00002048 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002049 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002050 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002051 let Inst{3-0} = Rm;
2052 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002053}
2054
Dale Johannesen38d5f042010-06-15 22:24:08 +00002055// A version for the smaller set of tail call registers.
2056let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002057def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002058 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2059 bits<4> Rd;
2060 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002061
Dale Johannesen38d5f042010-06-15 22:24:08 +00002062 let Inst{11-4} = 0b00000000;
2063 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002064 let Inst{3-0} = Rm;
2065 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002066}
2067
Evan Chengf40deed2010-10-27 23:41:30 +00002068def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002069 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002070 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2071 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002072 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002073 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002074 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002075 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002076 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002077 let Inst{25} = 0;
2078}
Evan Chenga2515702007-03-19 07:09:02 +00002079
Evan Chengc4af4632010-11-17 20:13:28 +00002080let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002081def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2082 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002083 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002084 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002085 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002086 let Inst{15-12} = Rd;
2087 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002088 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002089}
2090
Evan Chengc4af4632010-11-17 20:13:28 +00002091let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002092def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002093 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002094 "movw", "\t$Rd, $imm",
2095 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002096 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002097 bits<4> Rd;
2098 bits<16> imm;
2099 let Inst{15-12} = Rd;
2100 let Inst{11-0} = imm{11-0};
2101 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002102 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002103 let Inst{25} = 1;
2104}
2105
Evan Cheng53519f02011-01-21 18:55:51 +00002106def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2107 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002108
2109let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002110def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002111 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002112 "movt", "\t$Rd, $imm",
2113 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002114 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002115 lo16AllZero:$imm))]>, UnaryDP,
2116 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002117 bits<4> Rd;
2118 bits<16> imm;
2119 let Inst{15-12} = Rd;
2120 let Inst{11-0} = imm{11-0};
2121 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002122 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002123 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002124}
Evan Cheng13ab0202007-07-10 18:08:01 +00002125
Evan Cheng53519f02011-01-21 18:55:51 +00002126def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2127 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002128
2129} // Constraints
2130
Evan Cheng20956592009-10-21 08:15:52 +00002131def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2132 Requires<[IsARM, HasV6T2]>;
2133
David Goodwinca01a8d2009-09-01 18:32:09 +00002134let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002135def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002136 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2137 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002138
2139// These aren't really mov instructions, but we have to define them this way
2140// due to flag operands.
2141
Evan Cheng071a2792007-09-11 19:55:27 +00002142let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002143def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002144 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2145 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002146def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002147 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2148 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002149}
Evan Chenga8e29892007-01-19 07:51:42 +00002150
Evan Chenga8e29892007-01-19 07:51:42 +00002151//===----------------------------------------------------------------------===//
2152// Extend Instructions.
2153//
2154
2155// Sign extenders
2156
Evan Cheng576a3962010-09-25 00:49:35 +00002157defm SXTB : AI_ext_rrot<0b01101010,
2158 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2159defm SXTH : AI_ext_rrot<0b01101011,
2160 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002161
Evan Cheng576a3962010-09-25 00:49:35 +00002162defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002163 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002164defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002165 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002166
Johnny Chen2ec5e492010-02-22 21:50:40 +00002167// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002168defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002169
2170// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002171defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002172
2173// Zero extenders
2174
2175let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002176defm UXTB : AI_ext_rrot<0b01101110,
2177 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2178defm UXTH : AI_ext_rrot<0b01101111,
2179 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2180defm UXTB16 : AI_ext_rrot<0b01101100,
2181 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002182
Jim Grosbach542f6422010-07-28 23:25:44 +00002183// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2184// The transformation should probably be done as a combiner action
2185// instead so we can include a check for masking back in the upper
2186// eight bits of the source into the lower eight bits of the result.
2187//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2188// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002189def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002190 (UXTB16r_rot GPR:$Src, 8)>;
2191
Evan Cheng576a3962010-09-25 00:49:35 +00002192defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002193 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002194defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002195 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002196}
2197
Evan Chenga8e29892007-01-19 07:51:42 +00002198// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002199// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002200defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002201
Evan Chenga8e29892007-01-19 07:51:42 +00002202
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002203def SBFX : I<(outs GPR:$Rd),
2204 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002205 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002206 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002207 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002208 bits<4> Rd;
2209 bits<4> Rn;
2210 bits<5> lsb;
2211 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002212 let Inst{27-21} = 0b0111101;
2213 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002214 let Inst{20-16} = width;
2215 let Inst{15-12} = Rd;
2216 let Inst{11-7} = lsb;
2217 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002218}
2219
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002220def UBFX : I<(outs GPR:$Rd),
2221 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002222 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002223 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002224 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002225 bits<4> Rd;
2226 bits<4> Rn;
2227 bits<5> lsb;
2228 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002229 let Inst{27-21} = 0b0111111;
2230 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002231 let Inst{20-16} = width;
2232 let Inst{15-12} = Rd;
2233 let Inst{11-7} = lsb;
2234 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002235}
2236
Evan Chenga8e29892007-01-19 07:51:42 +00002237//===----------------------------------------------------------------------===//
2238// Arithmetic Instructions.
2239//
2240
Jim Grosbach26421962008-10-14 20:36:24 +00002241defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002242 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002243 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002244defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002245 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002246 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002247
Evan Chengc85e8322007-07-05 07:13:32 +00002248// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002249defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002250 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002251 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2252defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002253 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002254 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002255
Evan Cheng62674222009-06-25 23:34:10 +00002256defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002257 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002258defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002259 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002260
2261// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002262let usesCustomInserter = 1 in {
2263defm ADCS : AI1_adde_sube_s_irs<
2264 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2265defm SBCS : AI1_adde_sube_s_irs<
2266 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2267}
Evan Chenga8e29892007-01-19 07:51:42 +00002268
Jim Grosbach84760882010-10-15 18:42:41 +00002269def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2270 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2271 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2272 bits<4> Rd;
2273 bits<4> Rn;
2274 bits<12> imm;
2275 let Inst{25} = 1;
2276 let Inst{15-12} = Rd;
2277 let Inst{19-16} = Rn;
2278 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002279}
Evan Cheng13ab0202007-07-10 18:08:01 +00002280
Bob Wilsoncff71782010-08-05 18:23:43 +00002281// The reg/reg form is only defined for the disassembler; for codegen it is
2282// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002283def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2284 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002285 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002286 bits<4> Rd;
2287 bits<4> Rn;
2288 bits<4> Rm;
2289 let Inst{11-4} = 0b00000000;
2290 let Inst{25} = 0;
2291 let Inst{3-0} = Rm;
2292 let Inst{15-12} = Rd;
2293 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002294}
2295
Jim Grosbach84760882010-10-15 18:42:41 +00002296def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2297 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2298 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2299 bits<4> Rd;
2300 bits<4> Rn;
2301 bits<12> shift;
2302 let Inst{25} = 0;
2303 let Inst{11-0} = shift;
2304 let Inst{15-12} = Rd;
2305 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002306}
Evan Chengc85e8322007-07-05 07:13:32 +00002307
2308// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002309// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2310let usesCustomInserter = 1 in {
2311def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2312 Size4Bytes, IIC_iALUi,
2313 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2314def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2315 Size4Bytes, IIC_iALUr,
2316 [/* For disassembly only; pattern left blank */]>;
2317def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2318 Size4Bytes, IIC_iALUsr,
2319 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002320}
Evan Chengc85e8322007-07-05 07:13:32 +00002321
Evan Cheng62674222009-06-25 23:34:10 +00002322let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002323def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2324 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2325 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002326 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002327 bits<4> Rd;
2328 bits<4> Rn;
2329 bits<12> imm;
2330 let Inst{25} = 1;
2331 let Inst{15-12} = Rd;
2332 let Inst{19-16} = Rn;
2333 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002334}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002335// The reg/reg form is only defined for the disassembler; for codegen it is
2336// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002337def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2338 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002339 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002340 bits<4> Rd;
2341 bits<4> Rn;
2342 bits<4> Rm;
2343 let Inst{11-4} = 0b00000000;
2344 let Inst{25} = 0;
2345 let Inst{3-0} = Rm;
2346 let Inst{15-12} = Rd;
2347 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002348}
Jim Grosbach84760882010-10-15 18:42:41 +00002349def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2350 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2351 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002352 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002353 bits<4> Rd;
2354 bits<4> Rn;
2355 bits<12> shift;
2356 let Inst{25} = 0;
2357 let Inst{11-0} = shift;
2358 let Inst{15-12} = Rd;
2359 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002360}
Evan Cheng62674222009-06-25 23:34:10 +00002361}
2362
Owen Andersonb48c7912011-04-05 23:55:28 +00002363// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2364let usesCustomInserter = 1, Uses = [CPSR] in {
2365def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2366 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002367 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002368def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2369 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002370 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002371}
Evan Cheng2c614c52007-06-06 10:17:05 +00002372
Evan Chenga8e29892007-01-19 07:51:42 +00002373// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002374// The assume-no-carry-in form uses the negation of the input since add/sub
2375// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2376// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2377// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002378def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2379 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002380def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2381 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2382// The with-carry-in form matches bitwise not instead of the negation.
2383// Effectively, the inverse interpretation of the carry flag already accounts
2384// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002385def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002386 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002387def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2388 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002389
2390// Note: These are implemented in C++ code, because they have to generate
2391// ADD/SUBrs instructions, which use a complex pattern that a xform function
2392// cannot produce.
2393// (mul X, 2^n+1) -> (add (X << n), X)
2394// (mul X, 2^n-1) -> (rsb X, (X << n))
2395
Johnny Chen667d1272010-02-22 18:50:54 +00002396// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002397// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002398class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002399 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2400 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2401 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002402 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002403 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002404 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002405 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002406 let Inst{11-4} = op11_4;
2407 let Inst{19-16} = Rn;
2408 let Inst{15-12} = Rd;
2409 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002410}
2411
Johnny Chen667d1272010-02-22 18:50:54 +00002412// Saturating add/subtract -- for disassembly only
2413
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002414def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002415 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2416 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002417def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002418 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2419 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2420def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2421 "\t$Rd, $Rm, $Rn">;
2422def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2423 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002424
2425def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2426def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2427def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2428def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2429def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2430def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2431def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2432def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2433def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2434def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2435def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2436def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002437
2438// Signed/Unsigned add/subtract -- for disassembly only
2439
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002440def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2441def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2442def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2443def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2444def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2445def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2446def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2447def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2448def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2449def USAX : AAI<0b01100101, 0b11110101, "usax">;
2450def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2451def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002452
2453// Signed/Unsigned halving add/subtract -- for disassembly only
2454
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002455def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2456def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2457def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2458def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2459def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2460def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2461def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2462def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2463def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2464def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2465def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2466def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002467
Johnny Chenadc77332010-02-26 22:04:29 +00002468// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002469
Jim Grosbach70987fb2010-10-18 23:35:38 +00002470def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002471 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002472 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002473 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002474 bits<4> Rd;
2475 bits<4> Rn;
2476 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002477 let Inst{27-20} = 0b01111000;
2478 let Inst{15-12} = 0b1111;
2479 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 let Inst{19-16} = Rd;
2481 let Inst{11-8} = Rm;
2482 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002483}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002484def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002485 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002486 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002487 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488 bits<4> Rd;
2489 bits<4> Rn;
2490 bits<4> Rm;
2491 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002492 let Inst{27-20} = 0b01111000;
2493 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002494 let Inst{19-16} = Rd;
2495 let Inst{15-12} = Ra;
2496 let Inst{11-8} = Rm;
2497 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002498}
2499
2500// Signed/Unsigned saturate -- for disassembly only
2501
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002502def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002504 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002505 bits<4> Rd;
2506 bits<5> sat_imm;
2507 bits<4> Rn;
2508 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002509 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002510 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 let Inst{20-16} = sat_imm;
2512 let Inst{15-12} = Rd;
2513 let Inst{11-7} = sh{7-3};
2514 let Inst{6} = sh{0};
2515 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002516}
2517
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002518def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002520 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002521 bits<4> Rd;
2522 bits<4> sat_imm;
2523 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002524 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002525 let Inst{11-4} = 0b11110011;
2526 let Inst{15-12} = Rd;
2527 let Inst{19-16} = sat_imm;
2528 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002529}
2530
Jim Grosbach70987fb2010-10-18 23:35:38 +00002531def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2532 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002533 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002534 bits<4> Rd;
2535 bits<5> sat_imm;
2536 bits<4> Rn;
2537 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002538 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002539 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002540 let Inst{15-12} = Rd;
2541 let Inst{11-7} = sh{7-3};
2542 let Inst{6} = sh{0};
2543 let Inst{20-16} = sat_imm;
2544 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002545}
2546
Jim Grosbach70987fb2010-10-18 23:35:38 +00002547def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2548 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002549 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002550 bits<4> Rd;
2551 bits<4> sat_imm;
2552 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002553 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002554 let Inst{11-4} = 0b11110011;
2555 let Inst{15-12} = Rd;
2556 let Inst{19-16} = sat_imm;
2557 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002558}
Evan Chenga8e29892007-01-19 07:51:42 +00002559
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002560def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2561def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002562
Evan Chenga8e29892007-01-19 07:51:42 +00002563//===----------------------------------------------------------------------===//
2564// Bitwise Instructions.
2565//
2566
Jim Grosbach26421962008-10-14 20:36:24 +00002567defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002568 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002569 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002570defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002571 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002572 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002573defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002574 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002575 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002576defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002577 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002578 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002579
Jim Grosbach3fea191052010-10-21 22:03:21 +00002580def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002581 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002582 "bfc", "\t$Rd, $imm", "$src = $Rd",
2583 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002584 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002585 bits<4> Rd;
2586 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002587 let Inst{27-21} = 0b0111110;
2588 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002589 let Inst{15-12} = Rd;
2590 let Inst{11-7} = imm{4-0}; // lsb
2591 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002592}
2593
Johnny Chenb2503c02010-02-17 06:31:48 +00002594// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002595def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002596 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002597 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2598 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002599 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002600 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002601 bits<4> Rd;
2602 bits<4> Rn;
2603 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002604 let Inst{27-21} = 0b0111110;
2605 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002606 let Inst{15-12} = Rd;
2607 let Inst{11-7} = imm{4-0}; // lsb
2608 let Inst{20-16} = imm{9-5}; // width
2609 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002610}
2611
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002612// GNU as only supports this form of bfi (w/ 4 arguments)
2613let isAsmParserOnly = 1 in
2614def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2615 lsb_pos_imm:$lsb, width_imm:$width),
2616 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2617 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2618 []>, Requires<[IsARM, HasV6T2]> {
2619 bits<4> Rd;
2620 bits<4> Rn;
2621 bits<5> lsb;
2622 bits<5> width;
2623 let Inst{27-21} = 0b0111110;
2624 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2625 let Inst{15-12} = Rd;
2626 let Inst{11-7} = lsb;
2627 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2628 let Inst{3-0} = Rn;
2629}
2630
Jim Grosbach36860462010-10-21 22:19:32 +00002631def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2632 "mvn", "\t$Rd, $Rm",
2633 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2634 bits<4> Rd;
2635 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002636 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002637 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002638 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002639 let Inst{15-12} = Rd;
2640 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002641}
Jim Grosbach36860462010-10-21 22:19:32 +00002642def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2643 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2644 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2645 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002646 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002647 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002648 let Inst{19-16} = 0b0000;
2649 let Inst{15-12} = Rd;
2650 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002651}
Evan Chengc4af4632010-11-17 20:13:28 +00002652let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002653def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2654 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2655 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2656 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002657 bits<12> imm;
2658 let Inst{25} = 1;
2659 let Inst{19-16} = 0b0000;
2660 let Inst{15-12} = Rd;
2661 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002662}
Evan Chenga8e29892007-01-19 07:51:42 +00002663
2664def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2665 (BICri GPR:$src, so_imm_not:$imm)>;
2666
2667//===----------------------------------------------------------------------===//
2668// Multiply Instructions.
2669//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002670class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2671 string opc, string asm, list<dag> pattern>
2672 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2673 bits<4> Rd;
2674 bits<4> Rm;
2675 bits<4> Rn;
2676 let Inst{19-16} = Rd;
2677 let Inst{11-8} = Rm;
2678 let Inst{3-0} = Rn;
2679}
2680class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2681 string opc, string asm, list<dag> pattern>
2682 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2683 bits<4> RdLo;
2684 bits<4> RdHi;
2685 bits<4> Rm;
2686 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002687 let Inst{19-16} = RdHi;
2688 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689 let Inst{11-8} = Rm;
2690 let Inst{3-0} = Rn;
2691}
Evan Chenga8e29892007-01-19 07:51:42 +00002692
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002693// FIXME: The v5 pseudos are only necessary for the additional Constraint
2694// property. Remove them when it's possible to add those properties
2695// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002696let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002697def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2698 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002699 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002700 Requires<[IsARM, HasV6]> {
2701 let Inst{15-12} = 0b0000;
2702}
Evan Chenga8e29892007-01-19 07:51:42 +00002703
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002704let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002705def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2706 pred:$p, cc_out:$s),
2707 Size4Bytes, IIC_iMUL32,
2708 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2709 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002710 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002711}
2712
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002713def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2714 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002715 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2716 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002717 bits<4> Ra;
2718 let Inst{15-12} = Ra;
2719}
Evan Chenga8e29892007-01-19 07:51:42 +00002720
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002721let Constraints = "@earlyclobber $Rd" in
2722def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2723 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2724 Size4Bytes, IIC_iMAC32,
2725 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2726 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2727 Requires<[IsARM, NoV6]>;
2728
Jim Grosbach65711012010-11-19 22:22:37 +00002729def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2730 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2731 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002732 Requires<[IsARM, HasV6T2]> {
2733 bits<4> Rd;
2734 bits<4> Rm;
2735 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002736 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002737 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002738 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002739 let Inst{11-8} = Rm;
2740 let Inst{3-0} = Rn;
2741}
Evan Chengedcbada2009-07-06 22:05:45 +00002742
Evan Chenga8e29892007-01-19 07:51:42 +00002743// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002744let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002745let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002746def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002747 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002748 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2749 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002750
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002751def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002752 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002753 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2754 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002755
2756let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2757def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2758 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2759 Size4Bytes, IIC_iMUL64, [],
2760 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2761 Requires<[IsARM, NoV6]>;
2762
2763def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2764 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2765 Size4Bytes, IIC_iMUL64, [],
2766 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2767 Requires<[IsARM, NoV6]>;
2768}
Evan Cheng8de898a2009-06-26 00:19:44 +00002769}
Evan Chenga8e29892007-01-19 07:51:42 +00002770
2771// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002772def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2773 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002774 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2775 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002776def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2777 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002778 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2779 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002780
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002781def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2782 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2783 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2784 Requires<[IsARM, HasV6]> {
2785 bits<4> RdLo;
2786 bits<4> RdHi;
2787 bits<4> Rm;
2788 bits<4> Rn;
2789 let Inst{19-16} = RdLo;
2790 let Inst{15-12} = RdHi;
2791 let Inst{11-8} = Rm;
2792 let Inst{3-0} = Rn;
2793}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002794
2795let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2796def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2797 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2798 Size4Bytes, IIC_iMAC64, [],
2799 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2800 Requires<[IsARM, NoV6]>;
2801def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2802 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2803 Size4Bytes, IIC_iMAC64, [],
2804 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2805 Requires<[IsARM, NoV6]>;
2806def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2807 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2808 Size4Bytes, IIC_iMAC64, [],
2809 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2810 Requires<[IsARM, NoV6]>;
2811}
2812
Evan Chengcd799b92009-06-12 20:46:18 +00002813} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002814
2815// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002816def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2817 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2818 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002819 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002820 let Inst{15-12} = 0b1111;
2821}
Evan Cheng13ab0202007-07-10 18:08:01 +00002822
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002823def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2824 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002825 [/* For disassembly only; pattern left blank */]>,
2826 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002827 let Inst{15-12} = 0b1111;
2828}
2829
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002830def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2831 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2832 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2833 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2834 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002835
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002836def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2837 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2838 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002839 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002840 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002841
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002842def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2843 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2844 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2845 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2846 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002847
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002848def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2849 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2850 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002851 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002852 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002853
Raul Herbster37fb5b12007-08-30 23:25:47 +00002854multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002855 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2856 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2857 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2858 (sext_inreg GPR:$Rm, i16)))]>,
2859 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002860
Jim Grosbach3870b752010-10-22 18:35:16 +00002861 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2862 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2863 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2864 (sra GPR:$Rm, (i32 16))))]>,
2865 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002866
Jim Grosbach3870b752010-10-22 18:35:16 +00002867 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2868 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2869 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2870 (sext_inreg GPR:$Rm, i16)))]>,
2871 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002872
Jim Grosbach3870b752010-10-22 18:35:16 +00002873 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2874 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2875 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2876 (sra GPR:$Rm, (i32 16))))]>,
2877 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002878
Jim Grosbach3870b752010-10-22 18:35:16 +00002879 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2880 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2881 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2882 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2883 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002884
Jim Grosbach3870b752010-10-22 18:35:16 +00002885 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2886 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2887 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2888 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2889 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002890}
2891
Raul Herbster37fb5b12007-08-30 23:25:47 +00002892
2893multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002894 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2896 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2897 [(set GPR:$Rd, (add GPR:$Ra,
2898 (opnode (sext_inreg GPR:$Rn, i16),
2899 (sext_inreg GPR:$Rm, i16))))]>,
2900 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002901
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002902 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002903 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2904 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2905 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2906 (sra GPR:$Rm, (i32 16)))))]>,
2907 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002908
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002909 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002910 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2911 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2912 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2913 (sext_inreg GPR:$Rm, i16))))]>,
2914 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002915
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002916 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002917 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2918 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2919 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2920 (sra GPR:$Rm, (i32 16)))))]>,
2921 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002922
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002923 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002924 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2925 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2926 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2927 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2928 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002929
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002930 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002931 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2932 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2933 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2934 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2935 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002936}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002937
Raul Herbster37fb5b12007-08-30 23:25:47 +00002938defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2939defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002940
Johnny Chen83498e52010-02-12 21:59:23 +00002941// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002942def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2943 (ins GPR:$Rn, GPR:$Rm),
2944 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002945 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002946 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002947
Jim Grosbach3870b752010-10-22 18:35:16 +00002948def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2949 (ins GPR:$Rn, GPR:$Rm),
2950 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002951 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002952 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002953
Jim Grosbach3870b752010-10-22 18:35:16 +00002954def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2955 (ins GPR:$Rn, GPR:$Rm),
2956 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002957 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002958 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002959
Jim Grosbach3870b752010-10-22 18:35:16 +00002960def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2961 (ins GPR:$Rn, GPR:$Rm),
2962 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002963 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002964 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002965
Johnny Chen667d1272010-02-22 18:50:54 +00002966// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002967class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2968 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002969 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002970 bits<4> Rn;
2971 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002972 let Inst{4} = 1;
2973 let Inst{5} = swap;
2974 let Inst{6} = sub;
2975 let Inst{7} = 0;
2976 let Inst{21-20} = 0b00;
2977 let Inst{22} = long;
2978 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002979 let Inst{11-8} = Rm;
2980 let Inst{3-0} = Rn;
2981}
2982class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2983 InstrItinClass itin, string opc, string asm>
2984 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2985 bits<4> Rd;
2986 let Inst{15-12} = 0b1111;
2987 let Inst{19-16} = Rd;
2988}
2989class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2990 InstrItinClass itin, string opc, string asm>
2991 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2992 bits<4> Ra;
2993 let Inst{15-12} = Ra;
2994}
2995class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2996 InstrItinClass itin, string opc, string asm>
2997 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2998 bits<4> RdLo;
2999 bits<4> RdHi;
3000 let Inst{19-16} = RdHi;
3001 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003002}
3003
3004multiclass AI_smld<bit sub, string opc> {
3005
Jim Grosbach385e1362010-10-22 19:15:30 +00003006 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3007 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003008
Jim Grosbach385e1362010-10-22 19:15:30 +00003009 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3010 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003011
Jim Grosbach385e1362010-10-22 19:15:30 +00003012 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3013 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3014 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003015
Jim Grosbach385e1362010-10-22 19:15:30 +00003016 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3017 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3018 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003019
3020}
3021
3022defm SMLA : AI_smld<0, "smla">;
3023defm SMLS : AI_smld<1, "smls">;
3024
Johnny Chen2ec5e492010-02-22 21:50:40 +00003025multiclass AI_sdml<bit sub, string opc> {
3026
Jim Grosbach385e1362010-10-22 19:15:30 +00003027 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3028 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3029 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3030 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003031}
3032
3033defm SMUA : AI_sdml<0, "smua">;
3034defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003035
Evan Chenga8e29892007-01-19 07:51:42 +00003036//===----------------------------------------------------------------------===//
3037// Misc. Arithmetic Instructions.
3038//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003039
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003040def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3041 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3042 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003043
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003044def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3045 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3046 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3047 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003048
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003049def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3050 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3051 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003052
Evan Cheng9568e5c2011-06-21 06:01:08 +00003053let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003054def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3055 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003056 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003057 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003058
Evan Cheng9568e5c2011-06-21 06:01:08 +00003059let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003060def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3061 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003062 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003063 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003064
Evan Chengf60ceac2011-06-15 17:17:48 +00003065def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3066 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3067 (REVSH GPR:$Rm)>;
3068
Bob Wilsonf955f292010-08-17 17:23:19 +00003069def lsl_shift_imm : SDNodeXForm<imm, [{
3070 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3071 return CurDAG->getTargetConstant(Sh, MVT::i32);
3072}]>;
3073
Eric Christopher8f232d32011-04-28 05:49:04 +00003074def lsl_amt : ImmLeaf<i32, [{
3075 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003076}], lsl_shift_imm>;
3077
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003078def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3079 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3080 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3081 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3082 (and (shl GPR:$Rm, lsl_amt:$sh),
3083 0xFFFF0000)))]>,
3084 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003085
Evan Chenga8e29892007-01-19 07:51:42 +00003086// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003087def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3088 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3089def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3090 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003091
Bob Wilsonf955f292010-08-17 17:23:19 +00003092def asr_shift_imm : SDNodeXForm<imm, [{
3093 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3094 return CurDAG->getTargetConstant(Sh, MVT::i32);
3095}]>;
3096
Eric Christopher8f232d32011-04-28 05:49:04 +00003097def asr_amt : ImmLeaf<i32, [{
3098 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003099}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003100
Bob Wilsondc66eda2010-08-16 22:26:55 +00003101// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3102// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003103def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3104 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3105 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3106 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3107 (and (sra GPR:$Rm, asr_amt:$sh),
3108 0xFFFF)))]>,
3109 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003110
Evan Chenga8e29892007-01-19 07:51:42 +00003111// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3112// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003113def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003114 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003115def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003116 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3117 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003118
Evan Chenga8e29892007-01-19 07:51:42 +00003119//===----------------------------------------------------------------------===//
3120// Comparison Instructions...
3121//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003122
Jim Grosbach26421962008-10-14 20:36:24 +00003123defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003124 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003125 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003126
Jim Grosbach97a884d2010-12-07 20:41:06 +00003127// ARMcmpZ can re-use the above instruction definitions.
3128def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3129 (CMPri GPR:$src, so_imm:$imm)>;
3130def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3131 (CMPrr GPR:$src, GPR:$rhs)>;
3132def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3133 (CMPrs GPR:$src, so_reg:$rhs)>;
3134
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003135// FIXME: We have to be careful when using the CMN instruction and comparison
3136// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003137// results:
3138//
3139// rsbs r1, r1, 0
3140// cmp r0, r1
3141// mov r0, #0
3142// it ls
3143// mov r0, #1
3144//
3145// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003146//
Bill Wendling6165e872010-08-26 18:33:51 +00003147// cmn r0, r1
3148// mov r0, #0
3149// it ls
3150// mov r0, #1
3151//
3152// However, the CMN gives the *opposite* result when r1 is 0. This is because
3153// the carry flag is set in the CMP case but not in the CMN case. In short, the
3154// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3155// value of r0 and the carry bit (because the "carry bit" parameter to
3156// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3157// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3158// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3159// parameter to AddWithCarry is defined as 0).
3160//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003161// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003162//
3163// x = 0
3164// ~x = 0xFFFF FFFF
3165// ~x + 1 = 0x1 0000 0000
3166// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3167//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003168// Therefore, we should disable CMN when comparing against zero, until we can
3169// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3170// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003171//
3172// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3173//
3174// This is related to <rdar://problem/7569620>.
3175//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003176//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3177// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003178
Evan Chenga8e29892007-01-19 07:51:42 +00003179// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003180defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003181 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003182 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003183defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003184 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003185 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003186
David Goodwinc0309b42009-06-29 15:33:01 +00003187defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003188 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003189 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003190
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003191//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3192// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003193
David Goodwinc0309b42009-06-29 15:33:01 +00003194def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003195 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003196
Evan Cheng218977b2010-07-13 19:27:42 +00003197// Pseudo i64 compares for some floating point compares.
3198let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3199 Defs = [CPSR] in {
3200def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003201 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003202 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003203 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3204
3205def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003206 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003207 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3208} // usesCustomInserter
3209
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003210
Evan Chenga8e29892007-01-19 07:51:42 +00003211// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003212// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003213// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003214let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003215def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3216 Size4Bytes, IIC_iCMOVr,
3217 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3218 RegConstraint<"$false = $Rd">;
3219def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3220 (ins GPR:$false, so_reg:$shift, pred:$p),
3221 Size4Bytes, IIC_iCMOVsr,
3222 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3223 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003224
Evan Chengc4af4632010-11-17 20:13:28 +00003225let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003226def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3227 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3228 Size4Bytes, IIC_iMOVi,
3229 []>,
3230 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003231
Evan Chengc4af4632010-11-17 20:13:28 +00003232let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003233def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3234 (ins GPR:$false, so_imm:$imm, pred:$p),
3235 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003236 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003237 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003238
Evan Cheng63f35442010-11-13 02:25:14 +00003239// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003240let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003241def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3242 (ins GPR:$false, i32imm:$src, pred:$p),
3243 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003244
Evan Chengc4af4632010-11-17 20:13:28 +00003245let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003246def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3247 (ins GPR:$false, so_imm:$imm, pred:$p),
3248 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003249 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003250 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003251} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003252
Jim Grosbach3728e962009-12-10 00:11:09 +00003253//===----------------------------------------------------------------------===//
3254// Atomic operations intrinsics
3255//
3256
Bob Wilsonf74a4292010-10-30 00:54:37 +00003257def memb_opt : Operand<i32> {
3258 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003259 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003260}
Jim Grosbach3728e962009-12-10 00:11:09 +00003261
Bob Wilsonf74a4292010-10-30 00:54:37 +00003262// memory barriers protect the atomic sequences
3263let hasSideEffects = 1 in {
3264def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3265 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3266 Requires<[IsARM, HasDB]> {
3267 bits<4> opt;
3268 let Inst{31-4} = 0xf57ff05;
3269 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003270}
Jim Grosbach3728e962009-12-10 00:11:09 +00003271}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003272
Bob Wilsonf74a4292010-10-30 00:54:37 +00003273def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3274 "dsb", "\t$opt",
3275 [/* For disassembly only; pattern left blank */]>,
3276 Requires<[IsARM, HasDB]> {
3277 bits<4> opt;
3278 let Inst{31-4} = 0xf57ff04;
3279 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003280}
3281
Johnny Chenfd6037d2010-02-18 00:19:08 +00003282// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003283def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3284 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003285 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003286 let Inst{3-0} = 0b1111;
3287}
3288
Jim Grosbach66869102009-12-11 18:52:41 +00003289let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003290 let Uses = [CPSR] in {
3291 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003292 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003293 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3294 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003295 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003296 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3297 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003298 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003299 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3300 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003301 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003302 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3303 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003304 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003305 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3306 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003307 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003308 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003309 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3310 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3311 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3312 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3313 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3314 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3315 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3316 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3317 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3318 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3319 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3320 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003322 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003323 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3324 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003325 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003326 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3327 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003328 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3330 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003331 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003332 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3333 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003334 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003335 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3336 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003337 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003338 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003339 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3340 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3341 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3342 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3343 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3344 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3345 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3346 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3347 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3348 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3349 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3350 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003351 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003352 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003353 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3354 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003355 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003356 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3357 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003358 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003359 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3360 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003361 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003362 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3363 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003364 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003365 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3366 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003367 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003368 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003369 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3370 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3371 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3372 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3373 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3374 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3375 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3376 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3377 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3378 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3379 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3380 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003381
3382 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003384 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3385 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003387 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3388 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003390 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3391
Jim Grosbache801dc42009-12-12 01:40:06 +00003392 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003394 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3395 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003396 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003397 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3398 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003399 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003400 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3401}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003402}
3403
3404let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003405def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3406 "ldrexb", "\t$Rt, $addr", []>;
3407def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3408 "ldrexh", "\t$Rt, $addr", []>;
3409def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3410 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003411let hasExtraDefRegAllocReq = 1 in
3412 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3413 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003414}
3415
Jim Grosbach86875a22010-10-29 19:58:57 +00003416let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003417def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3418 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3419def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3420 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3421def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3422 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003423}
3424
3425let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003426def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003427 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3428 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003429
Johnny Chenb9436272010-02-17 22:37:58 +00003430// Clear-Exclusive is for disassembly only.
3431def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3432 [/* For disassembly only; pattern left blank */]>,
3433 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003434 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003435}
3436
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003437// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3438let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003439def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3440 [/* For disassembly only; pattern left blank */]>;
3441def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3442 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003443}
3444
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003445//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003446// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003447//
3448
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003449def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3450 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3451 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003452 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3453 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003454 bits<4> opc1;
3455 bits<4> CRn;
3456 bits<4> CRd;
3457 bits<4> cop;
3458 bits<3> opc2;
3459 bits<4> CRm;
3460
3461 let Inst{3-0} = CRm;
3462 let Inst{4} = 0;
3463 let Inst{7-5} = opc2;
3464 let Inst{11-8} = cop;
3465 let Inst{15-12} = CRd;
3466 let Inst{19-16} = CRn;
3467 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003468}
3469
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003470def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3471 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3472 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003473 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3474 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003475 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003476 bits<4> opc1;
3477 bits<4> CRn;
3478 bits<4> CRd;
3479 bits<4> cop;
3480 bits<3> opc2;
3481 bits<4> CRm;
3482
3483 let Inst{3-0} = CRm;
3484 let Inst{4} = 0;
3485 let Inst{7-5} = opc2;
3486 let Inst{11-8} = cop;
3487 let Inst{15-12} = CRd;
3488 let Inst{19-16} = CRn;
3489 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003490}
3491
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003492class ACI<dag oops, dag iops, string opc, string asm,
3493 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003494 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3495 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003496 let Inst{27-25} = 0b110;
3497}
3498
Johnny Chen670a4562011-04-04 23:39:08 +00003499multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003500
3501 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003502 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3503 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003504 let Inst{31-28} = op31_28;
3505 let Inst{24} = 1; // P = 1
3506 let Inst{21} = 0; // W = 0
3507 let Inst{22} = 0; // D = 0
3508 let Inst{20} = load;
3509 }
3510
3511 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003512 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3513 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003514 let Inst{31-28} = op31_28;
3515 let Inst{24} = 1; // P = 1
3516 let Inst{21} = 1; // W = 1
3517 let Inst{22} = 0; // D = 0
3518 let Inst{20} = load;
3519 }
3520
3521 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003522 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3523 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003524 let Inst{31-28} = op31_28;
3525 let Inst{24} = 0; // P = 0
3526 let Inst{21} = 1; // W = 1
3527 let Inst{22} = 0; // D = 0
3528 let Inst{20} = load;
3529 }
3530
3531 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003532 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3533 ops),
3534 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003535 let Inst{31-28} = op31_28;
3536 let Inst{24} = 0; // P = 0
3537 let Inst{23} = 1; // U = 1
3538 let Inst{21} = 0; // W = 0
3539 let Inst{22} = 0; // D = 0
3540 let Inst{20} = load;
3541 }
3542
3543 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003544 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3545 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003546 let Inst{31-28} = op31_28;
3547 let Inst{24} = 1; // P = 1
3548 let Inst{21} = 0; // W = 0
3549 let Inst{22} = 1; // D = 1
3550 let Inst{20} = load;
3551 }
3552
3553 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003554 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3555 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3556 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003557 let Inst{31-28} = op31_28;
3558 let Inst{24} = 1; // P = 1
3559 let Inst{21} = 1; // W = 1
3560 let Inst{22} = 1; // D = 1
3561 let Inst{20} = load;
3562 }
3563
3564 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003565 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3566 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3567 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003568 let Inst{31-28} = op31_28;
3569 let Inst{24} = 0; // P = 0
3570 let Inst{21} = 1; // W = 1
3571 let Inst{22} = 1; // D = 1
3572 let Inst{20} = load;
3573 }
3574
3575 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003576 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3577 ops),
3578 !strconcat(!strconcat(opc, "l"), cond),
3579 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003580 let Inst{31-28} = op31_28;
3581 let Inst{24} = 0; // P = 0
3582 let Inst{23} = 1; // U = 1
3583 let Inst{21} = 0; // W = 0
3584 let Inst{22} = 1; // D = 1
3585 let Inst{20} = load;
3586 }
3587}
3588
Johnny Chen670a4562011-04-04 23:39:08 +00003589defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3590defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3591defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3592defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003593
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594//===----------------------------------------------------------------------===//
3595// Move between coprocessor and ARM core register -- for disassembly only
3596//
3597
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003598class MovRCopro<string opc, bit direction, dag oops, dag iops,
3599 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003600 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003601 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003602 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003603 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003604
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003605 bits<4> Rt;
3606 bits<4> cop;
3607 bits<3> opc1;
3608 bits<3> opc2;
3609 bits<4> CRm;
3610 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003611
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003612 let Inst{15-12} = Rt;
3613 let Inst{11-8} = cop;
3614 let Inst{23-21} = opc1;
3615 let Inst{7-5} = opc2;
3616 let Inst{3-0} = CRm;
3617 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003618}
3619
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003620def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003621 (outs),
3622 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3623 c_imm:$CRm, i32imm:$opc2),
3624 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3625 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003626def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003627 (outs GPR:$Rt),
3628 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3629 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003630
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003631def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3632 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3633
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003634class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3635 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003636 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003637 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003638 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003639 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003640 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003641
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003642 bits<4> Rt;
3643 bits<4> cop;
3644 bits<3> opc1;
3645 bits<3> opc2;
3646 bits<4> CRm;
3647 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003648
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003649 let Inst{15-12} = Rt;
3650 let Inst{11-8} = cop;
3651 let Inst{23-21} = opc1;
3652 let Inst{7-5} = opc2;
3653 let Inst{3-0} = CRm;
3654 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003655}
3656
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003657def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003658 (outs),
3659 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3660 c_imm:$CRm, i32imm:$opc2),
3661 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3662 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003663def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003664 (outs GPR:$Rt),
3665 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3666 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003668def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3669 imm:$CRm, imm:$opc2),
3670 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3671
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003672class MovRRCopro<string opc, bit direction,
3673 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003674 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3675 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003676 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003677 let Inst{23-21} = 0b010;
3678 let Inst{20} = direction;
3679
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003680 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003681 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003682 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003683 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003684 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003685
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003686 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003687 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003688 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003689 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003690 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003691}
3692
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003693def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3694 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3695 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003696def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3697
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003698class MovRRCopro2<string opc, bit direction,
3699 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003700 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003701 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3702 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003703 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704 let Inst{23-21} = 0b010;
3705 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003706
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003707 bits<4> Rt;
3708 bits<4> Rt2;
3709 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003710 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003711 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003712
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003713 let Inst{15-12} = Rt;
3714 let Inst{19-16} = Rt2;
3715 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003716 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003717 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003718}
3719
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003720def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3721 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3722 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003723def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003724
Johnny Chenb98e1602010-02-12 18:55:33 +00003725//===----------------------------------------------------------------------===//
3726// Move between special register and ARM core register -- for disassembly only
3727//
3728
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003729// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003730def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003731 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003732 bits<4> Rd;
3733 let Inst{23-16} = 0b00001111;
3734 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003735 let Inst{7-4} = 0b0000;
3736}
3737
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003738def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003739 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003740 bits<4> Rd;
3741 let Inst{23-16} = 0b01001111;
3742 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003743 let Inst{7-4} = 0b0000;
3744}
3745
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003746// Move from ARM core register to Special Register
3747//
3748// No need to have both system and application versions, the encodings are the
3749// same and the assembly parser has no way to distinguish between them. The mask
3750// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3751// the mask with the fields to be accessed in the special register.
3752def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3753 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003754 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003755 bits<5> mask;
3756 bits<4> Rn;
3757
3758 let Inst{23} = 0;
3759 let Inst{22} = mask{4}; // R bit
3760 let Inst{21-20} = 0b10;
3761 let Inst{19-16} = mask{3-0};
3762 let Inst{15-12} = 0b1111;
3763 let Inst{11-4} = 0b00000000;
3764 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003765}
3766
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003767def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3768 "msr", "\t$mask, $a",
3769 [/* For disassembly only; pattern left blank */]> {
3770 bits<5> mask;
3771 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003772
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003773 let Inst{23} = 0;
3774 let Inst{22} = mask{4}; // R bit
3775 let Inst{21-20} = 0b10;
3776 let Inst{19-16} = mask{3-0};
3777 let Inst{15-12} = 0b1111;
3778 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003779}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003780
3781//===----------------------------------------------------------------------===//
3782// TLS Instructions
3783//
3784
3785// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003786// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003787// complete with fixup for the aeabi_read_tp function.
3788let isCall = 1,
3789 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3790 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3791 [(set R0, ARMthread_pointer)]>;
3792}
3793
3794//===----------------------------------------------------------------------===//
3795// SJLJ Exception handling intrinsics
3796// eh_sjlj_setjmp() is an instruction sequence to store the return
3797// address and save #0 in R0 for the non-longjmp case.
3798// Since by its nature we may be coming from some other function to get
3799// here, and we're using the stack frame for the containing function to
3800// save/restore registers, we can't keep anything live in regs across
3801// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003802// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003803// except for our own input by listing the relevant registers in Defs. By
3804// doing so, we also cause the prologue/epilogue code to actively preserve
3805// all of the callee-saved resgisters, which is exactly what we want.
3806// A constant value is passed in $val, and we use the location as a scratch.
3807//
3808// These are pseudo-instructions and are lowered to individual MC-insts, so
3809// no encoding information is necessary.
3810let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003811 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003812 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003813 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3814 NoItinerary,
3815 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3816 Requires<[IsARM, HasVFP2]>;
3817}
3818
3819let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003820 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003821 hasSideEffects = 1, isBarrier = 1 in {
3822 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3823 NoItinerary,
3824 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3825 Requires<[IsARM, NoVFP]>;
3826}
3827
3828// FIXME: Non-Darwin version(s)
3829let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3830 Defs = [ R7, LR, SP ] in {
3831def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3832 NoItinerary,
3833 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3834 Requires<[IsARM, IsDarwin]>;
3835}
3836
3837// eh.sjlj.dispatchsetup pseudo-instruction.
3838// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3839// handled when the pseudo is expanded (which happens before any passes
3840// that need the instruction size).
3841let isBarrier = 1, hasSideEffects = 1 in
3842def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003843 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3844 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003845 Requires<[IsDarwin]>;
3846
3847//===----------------------------------------------------------------------===//
3848// Non-Instruction Patterns
3849//
3850
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003851// ARMv4 indirect branch using (MOVr PC, dst)
3852let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3853 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3854 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3855 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3856 Requires<[IsARM, NoV4T]>;
3857
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003858// Large immediate handling.
3859
3860// 32-bit immediate using two piece so_imms or movw + movt.
3861// This is a single pseudo instruction, the benefit is that it can be remat'd
3862// as a single unit instead of having to handle reg inputs.
3863// FIXME: Remove this when we can do generalized remat.
3864let isReMaterializable = 1, isMoveImm = 1 in
3865def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3866 [(set GPR:$dst, (arm_i32imm:$src))]>,
3867 Requires<[IsARM]>;
3868
3869// Pseudo instruction that combines movw + movt + add pc (if PIC).
3870// It also makes it possible to rematerialize the instructions.
3871// FIXME: Remove this when we can do generalized remat and when machine licm
3872// can properly the instructions.
3873let isReMaterializable = 1 in {
3874def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3875 IIC_iMOVix2addpc,
3876 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3877 Requires<[IsARM, UseMovt]>;
3878
3879def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3880 IIC_iMOVix2,
3881 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3882 Requires<[IsARM, UseMovt]>;
3883
3884let AddedComplexity = 10 in
3885def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3886 IIC_iMOVix2ld,
3887 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3888 Requires<[IsARM, UseMovt]>;
3889} // isReMaterializable
3890
3891// ConstantPool, GlobalAddress, and JumpTable
3892def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3893 Requires<[IsARM, DontUseMovt]>;
3894def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3895def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3896 Requires<[IsARM, UseMovt]>;
3897def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3898 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3899
3900// TODO: add,sub,and, 3-instr forms?
3901
3902// Tail calls
3903def : ARMPat<(ARMtcret tcGPR:$dst),
3904 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3905
3906def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3907 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3908
3909def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3910 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3911
3912def : ARMPat<(ARMtcret tcGPR:$dst),
3913 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3914
3915def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3916 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3917
3918def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3919 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3920
3921// Direct calls
3922def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3923 Requires<[IsARM, IsNotDarwin]>;
3924def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3925 Requires<[IsARM, IsDarwin]>;
3926
3927// zextload i1 -> zextload i8
3928def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3929def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3930
3931// extload -> zextload
3932def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3933def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3934def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3935def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3936
3937def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3938
3939def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3940def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3941
3942// smul* and smla*
3943def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3944 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3945 (SMULBB GPR:$a, GPR:$b)>;
3946def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3947 (SMULBB GPR:$a, GPR:$b)>;
3948def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3949 (sra GPR:$b, (i32 16))),
3950 (SMULBT GPR:$a, GPR:$b)>;
3951def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3952 (SMULBT GPR:$a, GPR:$b)>;
3953def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3954 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3955 (SMULTB GPR:$a, GPR:$b)>;
3956def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3957 (SMULTB GPR:$a, GPR:$b)>;
3958def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3959 (i32 16)),
3960 (SMULWB GPR:$a, GPR:$b)>;
3961def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3962 (SMULWB GPR:$a, GPR:$b)>;
3963
3964def : ARMV5TEPat<(add GPR:$acc,
3965 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3966 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3967 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3968def : ARMV5TEPat<(add GPR:$acc,
3969 (mul sext_16_node:$a, sext_16_node:$b)),
3970 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3971def : ARMV5TEPat<(add GPR:$acc,
3972 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3973 (sra GPR:$b, (i32 16)))),
3974 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3975def : ARMV5TEPat<(add GPR:$acc,
3976 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3977 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3978def : ARMV5TEPat<(add GPR:$acc,
3979 (mul (sra GPR:$a, (i32 16)),
3980 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3981 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3982def : ARMV5TEPat<(add GPR:$acc,
3983 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3984 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3985def : ARMV5TEPat<(add GPR:$acc,
3986 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3987 (i32 16))),
3988 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3989def : ARMV5TEPat<(add GPR:$acc,
3990 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3991 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3992
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003993
3994// Pre-v7 uses MCR for synchronization barriers.
3995def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3996 Requires<[IsARM, HasV6]>;
3997
3998
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003999//===----------------------------------------------------------------------===//
4000// Thumb Support
4001//
4002
4003include "ARMInstrThumb.td"
4004
4005//===----------------------------------------------------------------------===//
4006// Thumb2 Support
4007//
4008
4009include "ARMInstrThumb2.td"
4010
4011//===----------------------------------------------------------------------===//
4012// Floating Point Support
4013//
4014
4015include "ARMInstrVFP.td"
4016
4017//===----------------------------------------------------------------------===//
4018// Advanced SIMD (NEON) Support
4019//
4020
4021include "ARMInstrNEON.td"
4022