blob: 1d8279c220b4a043a1727b8d115b30dd3fb5ae77 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* General customization:
58 */
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
Daniel Vetter7447a2b2015-12-18 20:26:17 +010062#define DRIVER_DATE "20151218"
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Mika Kuoppalac883ef12014-10-28 17:32:30 +020064#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010065/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020073#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010074#endif
75
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020077#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020078
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010079#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020081
Rob Clarke2c719b2014-12-15 13:56:32 -050082/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020091 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050093 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 unlikely(__ret_warn_on); \
95})
96
Joonas Lahtinen152b2262015-12-18 14:27:27 +020097#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -070099
Jani Nikula42a8ca42015-08-27 16:23:30 +0300100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
Linus Torvalds1da177e2005-04-16 15:20:36 -0700105enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106 INVALID_PIPE = -1,
107 PIPE_A = 0,
108 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800109 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200110 _PIPE_EDP,
111 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800113#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700114
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200115enum transcoder {
116 TRANSCODER_A = 0,
117 TRANSCODER_B,
118 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200119 TRANSCODER_EDP,
120 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121};
122#define transcoder_name(t) ((t) + 'A')
123
Damien Lespiau84139d12014-03-28 00:18:32 +0530124/*
Matt Roper31409e92015-09-24 15:53:09 -0700125 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
126 * number of planes per CRTC. Not all platforms really have this many planes,
127 * which means some arrays of size I915_MAX_PLANES may have unused entries
128 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530129 */
Jesse Barnes80824002009-09-10 15:28:06 -0700130enum plane {
131 PLANE_A = 0,
132 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800133 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700134 PLANE_CURSOR,
135 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700136};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800137#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800138
Damien Lespiaud615a162014-03-03 17:31:48 +0000139#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300140
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300141enum port {
142 PORT_A = 0,
143 PORT_B,
144 PORT_C,
145 PORT_D,
146 PORT_E,
147 I915_MAX_PORTS
148};
149#define port_name(p) ((p) + 'A')
150
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300151#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800152
153enum dpio_channel {
154 DPIO_CH0,
155 DPIO_CH1
156};
157
158enum dpio_phy {
159 DPIO_PHY0,
160 DPIO_PHY1
161};
162
Paulo Zanonib97186f2013-05-03 12:15:36 -0300163enum intel_display_power_domain {
164 POWER_DOMAIN_PIPE_A,
165 POWER_DOMAIN_PIPE_B,
166 POWER_DOMAIN_PIPE_C,
167 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
168 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
169 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
170 POWER_DOMAIN_TRANSCODER_A,
171 POWER_DOMAIN_TRANSCODER_B,
172 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300173 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100174 POWER_DOMAIN_PORT_DDI_A_LANES,
175 POWER_DOMAIN_PORT_DDI_B_LANES,
176 POWER_DOMAIN_PORT_DDI_C_LANES,
177 POWER_DOMAIN_PORT_DDI_D_LANES,
178 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200179 POWER_DOMAIN_PORT_DSI,
180 POWER_DOMAIN_PORT_CRT,
181 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300182 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200183 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300184 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000185 POWER_DOMAIN_AUX_A,
186 POWER_DOMAIN_AUX_B,
187 POWER_DOMAIN_AUX_C,
188 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100189 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100190 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300191 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300192
193 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300194};
195
196#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
197#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
198 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300199#define POWER_DOMAIN_TRANSCODER(tran) \
200 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
201 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300202
Egbert Eich1d843f92013-02-25 12:06:49 -0500203enum hpd_pin {
204 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500205 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
206 HPD_CRT,
207 HPD_SDVO_B,
208 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700209 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500210 HPD_PORT_B,
211 HPD_PORT_C,
212 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800213 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500214 HPD_NUM_PINS
215};
216
Jani Nikulac91711f2015-05-28 15:43:48 +0300217#define for_each_hpd_pin(__pin) \
218 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
219
Jani Nikula5fcece82015-05-27 15:03:42 +0300220struct i915_hotplug {
221 struct work_struct hotplug_work;
222
223 struct {
224 unsigned long last_jiffies;
225 int count;
226 enum {
227 HPD_ENABLED = 0,
228 HPD_DISABLED = 1,
229 HPD_MARK_DISABLED = 2
230 } state;
231 } stats[HPD_NUM_PINS];
232 u32 event_bits;
233 struct delayed_work reenable_work;
234
235 struct intel_digital_port *irq_port[I915_MAX_PORTS];
236 u32 long_port_mask;
237 u32 short_port_mask;
238 struct work_struct dig_port_work;
239
240 /*
241 * if we get a HPD irq from DP and a HPD irq from non-DP
242 * the non-DP HPD could block the workqueue on a mode config
243 * mutex getting, that userspace may have taken. However
244 * userspace is waiting on the DP workqueue to run which is
245 * blocked behind the non-DP one.
246 */
247 struct workqueue_struct *dp_wq;
248};
249
Chris Wilson2a2d5482012-12-03 11:49:06 +0000250#define I915_GEM_GPU_DOMAINS \
251 (I915_GEM_DOMAIN_RENDER | \
252 I915_GEM_DOMAIN_SAMPLER | \
253 I915_GEM_DOMAIN_COMMAND | \
254 I915_GEM_DOMAIN_INSTRUCTION | \
255 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700256
Damien Lespiau055e3932014-08-18 13:49:10 +0100257#define for_each_pipe(__dev_priv, __p) \
258 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000259#define for_each_plane(__dev_priv, __pipe, __p) \
260 for ((__p) = 0; \
261 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
262 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000263#define for_each_sprite(__dev_priv, __p, __s) \
264 for ((__s) = 0; \
265 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
266 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800267
Damien Lespiaud79b8142014-05-13 23:32:23 +0100268#define for_each_crtc(dev, crtc) \
269 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
270
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300271#define for_each_intel_plane(dev, intel_plane) \
272 list_for_each_entry(intel_plane, \
273 &dev->mode_config.plane_list, \
274 base.head)
275
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300276#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &(dev)->mode_config.plane_list, \
279 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200280 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300281
Damien Lespiaud063ae42014-05-13 23:32:21 +0100282#define for_each_intel_crtc(dev, intel_crtc) \
283 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
284
Damien Lespiaub2784e12014-08-05 11:29:37 +0100285#define for_each_intel_encoder(dev, intel_encoder) \
286 list_for_each_entry(intel_encoder, \
287 &(dev)->mode_config.encoder_list, \
288 base.head)
289
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200290#define for_each_intel_connector(dev, intel_connector) \
291 list_for_each_entry(intel_connector, \
292 &dev->mode_config.connector_list, \
293 base.head)
294
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200295#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
296 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200297 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200298
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800299#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
300 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200301 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800302
Borun Fub04c5bd2014-07-12 10:02:27 +0530303#define for_each_power_domain(domain, mask) \
304 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200305 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530306
Daniel Vettere7b903d2013-06-05 13:34:14 +0200307struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100308struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100309struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200310
Chris Wilsona6f766f2015-04-27 13:41:20 +0100311struct drm_i915_file_private {
312 struct drm_i915_private *dev_priv;
313 struct drm_file *file;
314
315 struct {
316 spinlock_t lock;
317 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100318/* 20ms is a fairly arbitrary limit (greater than the average frame time)
319 * chosen to prevent the CPU getting more than a frame ahead of the GPU
320 * (when using lax throttling for the frontbuffer). We also use it to
321 * offer free GPU waitboosts for severely congested workloads.
322 */
323#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100324 } mm;
325 struct idr context_idr;
326
Chris Wilson2e1b8732015-04-27 13:41:22 +0100327 struct intel_rps_client {
328 struct list_head link;
329 unsigned boosts;
330 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100331
Chris Wilson2e1b8732015-04-27 13:41:22 +0100332 struct intel_engine_cs *bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100333};
334
Daniel Vettere2b78262013-06-07 23:10:03 +0200335enum intel_dpll_id {
336 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
337 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300338 DPLL_ID_PCH_PLL_A = 0,
339 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000340 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300341 DPLL_ID_WRPLL1 = 0,
342 DPLL_ID_WRPLL2 = 1,
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100343 DPLL_ID_SPLL = 2,
344
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000345 /* skl */
346 DPLL_ID_SKL_DPLL1 = 0,
347 DPLL_ID_SKL_DPLL2 = 1,
348 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200349};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000350#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100351
Daniel Vetter53589012013-06-05 13:34:16 +0200352struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100353 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200354 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200355 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200356 uint32_t fp0;
357 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100358
359 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300360 uint32_t wrpll;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100361 uint32_t spll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000362
363 /* skl */
364 /*
365 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100366 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000367 * the register. This allows us to easily compare the state to share
368 * the DPLL.
369 */
370 uint32_t ctrl1;
371 /* HDMI only, 0 when used for DP */
372 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530373
374 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300375 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
376 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200377};
378
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200379struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200380 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200381 struct intel_dpll_hw_state hw_state;
382};
383
384struct intel_shared_dpll {
385 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200386
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 int active; /* count of number of active CRTCs (i.e. DPMS on) */
388 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200389 const char *name;
390 /* should match the index in the dev_priv->shared_dplls array */
391 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300392 /* The mode_set hook is optional and should be used together with the
393 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200394 void (*mode_set)(struct drm_i915_private *dev_priv,
395 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200396 void (*enable)(struct drm_i915_private *dev_priv,
397 struct intel_shared_dpll *pll);
398 void (*disable)(struct drm_i915_private *dev_priv,
399 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200400 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
401 struct intel_shared_dpll *pll,
402 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700403};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000405#define SKL_DPLL0 0
406#define SKL_DPLL1 1
407#define SKL_DPLL2 2
408#define SKL_DPLL3 3
409
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100410/* Used by dp and fdi links */
411struct intel_link_m_n {
412 uint32_t tu;
413 uint32_t gmch_m;
414 uint32_t gmch_n;
415 uint32_t link_m;
416 uint32_t link_n;
417};
418
419void intel_link_compute_m_n(int bpp, int nlanes,
420 int pixel_clock, int link_clock,
421 struct intel_link_m_n *m_n);
422
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423/* Interface history:
424 *
425 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100426 * 1.2: Add Power Management
427 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100428 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000429 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000430 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
431 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 */
433#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000434#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435#define DRIVER_PATCHLEVEL 0
436
Chris Wilson23bc5982010-09-29 16:10:57 +0100437#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700438
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700439struct opregion_header;
440struct opregion_acpi;
441struct opregion_swsci;
442struct opregion_asle;
443
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100444struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000445 struct opregion_header *header;
446 struct opregion_acpi *acpi;
447 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300448 u32 swsci_gbda_sub_functions;
449 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000450 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200451 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200452 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200453 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000454 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200455 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100456};
Chris Wilson44834a62010-08-19 16:09:23 +0100457#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100458
Chris Wilson6ef3d422010-08-04 20:26:07 +0100459struct intel_overlay;
460struct intel_overlay_error_state;
461
Jesse Barnesde151cf2008-11-12 10:03:55 -0800462#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300463#define I915_MAX_NUM_FENCES 32
464/* 32 fences + sign bit for FENCE_REG_NONE */
465#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800466
467struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200468 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000469 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100470 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800471};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000472
yakui_zhao9b9d1722009-05-31 17:17:17 +0800473struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100474 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800475 u8 dvo_port;
476 u8 slave_addr;
477 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100478 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400479 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800480};
481
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000482struct intel_display_error_state;
483
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700484struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200485 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800486 struct timeval time;
487
Mika Kuoppalacb383002014-02-25 17:11:25 +0200488 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100489 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200490 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200491 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200492
Ben Widawsky585b0282014-01-30 00:19:37 -0800493 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700494 u32 eir;
495 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700496 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700497 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700498 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000499 u32 derrmr;
500 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800501 u32 error; /* gen6+ */
502 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200503 u32 fault_data0; /* gen8, gen9 */
504 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800505 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800506 u32 gac_eco;
507 u32 gam_ecochk;
508 u32 gab_ctl;
509 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800510 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800511 u64 fence[I915_MAX_NUM_FENCES];
512 struct intel_overlay_error_state *overlay;
513 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700514 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800515
Chris Wilson52d39a22012-02-15 11:25:37 +0000516 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000517 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800518 /* Software tracked state */
519 bool waiting;
520 int hangcheck_score;
521 enum intel_ring_hangcheck_action hangcheck_action;
522 int num_requests;
523
524 /* our own tracking of ring head and tail */
525 u32 cpu_ring_head;
526 u32 cpu_ring_tail;
527
528 u32 semaphore_seqno[I915_NUM_RINGS - 1];
529
530 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100531 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800532 u32 tail;
533 u32 head;
534 u32 ctl;
535 u32 hws;
536 u32 ipeir;
537 u32 ipehr;
538 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800539 u32 bbstate;
540 u32 instpm;
541 u32 instps;
542 u32 seqno;
543 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000544 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800545 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700546 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800547 u32 rc_psmi; /* sleep state */
548 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
549
Chris Wilson52d39a22012-02-15 11:25:37 +0000550 struct drm_i915_error_object {
551 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100552 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000553 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200554 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800555
Chris Wilson52d39a22012-02-15 11:25:37 +0000556 struct drm_i915_error_request {
557 long jiffies;
558 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000559 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000560 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800561
562 struct {
563 u32 gfx_mode;
564 union {
565 u64 pdp[4];
566 u32 pp_dir_base;
567 };
568 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200569
570 pid_t pid;
571 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000572 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100573
Chris Wilson9df30792010-02-18 10:24:56 +0000574 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000575 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000576 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100577 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100578 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000579 u32 read_domains;
580 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200581 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000582 s32 pinned:2;
583 u32 tiling:2;
584 u32 dirty:1;
585 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100586 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100587 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100588 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700589 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800590
Ben Widawsky95f53012013-07-31 17:00:15 -0700591 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100592 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700593};
594
Jani Nikula7bd688c2013-11-08 16:48:56 +0200595struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200596struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200597struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000598struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100599struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200600struct intel_limit;
601struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100602
Jesse Barnese70236a2009-09-21 10:42:27 -0700603struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700604 int (*get_display_clock_speed)(struct drm_device *dev);
605 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200606 /**
607 * find_dpll() - Find the best values for the PLL
608 * @limit: limits for the PLL
609 * @crtc: current CRTC
610 * @target: target frequency in kHz
611 * @refclk: reference clock frequency in kHz
612 * @match_clock: if provided, @best_clock P divider must
613 * match the P divider from @match_clock
614 * used for LVDS downclocking
615 * @best_clock: best PLL values found
616 *
617 * Returns true on success, false on failure.
618 */
619 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200620 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200621 int target, int refclk,
622 struct dpll *match_clock,
623 struct dpll *best_clock);
Matt Roper86c8bbb2015-09-24 15:53:16 -0700624 int (*compute_pipe_wm)(struct intel_crtc *crtc,
625 struct drm_atomic_state *state);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300626 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200627 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
628 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100629 /* Returns the active state of the crtc, and if the crtc is active,
630 * fills out the pipe-config with the hw state. */
631 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200632 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000633 void (*get_initial_plane_config)(struct intel_crtc *,
634 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200635 int (*crtc_compute_clock)(struct intel_crtc *crtc,
636 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200637 void (*crtc_enable)(struct drm_crtc *crtc);
638 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200639 void (*audio_codec_enable)(struct drm_connector *connector,
640 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300641 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200642 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700643 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700644 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700645 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
646 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700647 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100648 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700649 uint32_t flags);
Daniel Vetter29b9bde2014-04-24 23:55:01 +0200650 void (*update_primary_plane)(struct drm_crtc *crtc,
651 struct drm_framebuffer *fb,
652 int x, int y);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100653 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700654 /* clock updates for mode set */
655 /* cursor updates */
656 /* render clock increase/decrease */
657 /* display clock increase/decrease */
658 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700659};
660
Mika Kuoppala48c10262015-01-16 11:34:41 +0200661enum forcewake_domain_id {
662 FW_DOMAIN_ID_RENDER = 0,
663 FW_DOMAIN_ID_BLITTER,
664 FW_DOMAIN_ID_MEDIA,
665
666 FW_DOMAIN_ID_COUNT
667};
668
669enum forcewake_domains {
670 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
671 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
672 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
673 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
674 FORCEWAKE_BLITTER |
675 FORCEWAKE_MEDIA)
676};
677
Chris Wilson907b28c2013-07-19 20:36:52 +0100678struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530679 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200680 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530681 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200682 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700683
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200684 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
685 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
686 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
687 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700688
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200689 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700690 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200691 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700692 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200693 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700694 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200695 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700696 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300697};
698
Chris Wilson907b28c2013-07-19 20:36:52 +0100699struct intel_uncore {
700 spinlock_t lock; /** lock is also taken in irq contexts. */
701
702 struct intel_uncore_funcs funcs;
703
704 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200705 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100706
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200707 struct intel_uncore_forcewake_domain {
708 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200709 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200710 unsigned wake_count;
711 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200712 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200713 u32 val_set;
714 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200715 i915_reg_t reg_ack;
716 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200717 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200718 } fw_domain[FW_DOMAIN_ID_COUNT];
Chris Wilson907b28c2013-07-19 20:36:52 +0100719};
720
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200721/* Iterate over initialised fw domains */
722#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
723 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
724 (i__) < FW_DOMAIN_ID_COUNT; \
725 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200726 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200727
728#define for_each_fw_domain(domain__, dev_priv__, i__) \
729 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
730
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200731#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
732#define CSR_VERSION_MAJOR(version) ((version) >> 16)
733#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
734
Daniel Vettereb805622015-05-04 14:58:44 +0200735struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200736 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200737 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530738 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200739 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200740 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200741 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200742 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200743 uint32_t mmiodata[8];
744};
745
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100746#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
747 func(is_mobile) sep \
748 func(is_i85x) sep \
749 func(is_i915g) sep \
750 func(is_i945gm) sep \
751 func(is_g33) sep \
752 func(need_gfx_hws) sep \
753 func(is_g4x) sep \
754 func(is_pineview) sep \
755 func(is_broadwater) sep \
756 func(is_crestline) sep \
757 func(is_ivybridge) sep \
758 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800759 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100760 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530761 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700762 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700763 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700764 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100765 func(has_fbc) sep \
766 func(has_pipe_cxsr) sep \
767 func(has_hotplug) sep \
768 func(cursor_needs_physical) sep \
769 func(has_overlay) sep \
770 func(overlay_needs_physical) sep \
771 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100772 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100773 func(has_ddi) sep \
774 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200775
Damien Lespiaua587f772013-04-22 18:40:38 +0100776#define DEFINE_FLAG(name) u8 name:1
777#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200778
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500779struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200780 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100781 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700782 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000783 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000784 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700785 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100786 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200787 /* Register offsets for the various display pipes and transcoders */
788 int pipe_offsets[I915_MAX_TRANSCODERS];
789 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200790 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300791 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600792
793 /* Slice/subslice/EU info */
794 u8 slice_total;
795 u8 subslice_total;
796 u8 subslice_per_slice;
797 u8 eu_total;
798 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000799 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
800 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600801 u8 has_slice_pg:1;
802 u8 has_subslice_pg:1;
803 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500804};
805
Damien Lespiaua587f772013-04-22 18:40:38 +0100806#undef DEFINE_FLAG
807#undef SEP_SEMICOLON
808
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800809enum i915_cache_level {
810 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100811 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
812 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
813 caches, eg sampler/render caches, and the
814 large Last-Level-Cache. LLC is coherent with
815 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100816 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800817};
818
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300819struct i915_ctx_hang_stats {
820 /* This context had batch pending when hang was declared */
821 unsigned batch_pending;
822
823 /* This context had batch active when hang was declared */
824 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300825
826 /* Time when this context was last blamed for a GPU reset */
827 unsigned long guilty_ts;
828
Chris Wilson676fa572014-12-24 08:13:39 -0800829 /* If the contexts causes a second GPU hang within this time,
830 * it is permanently banned from submitting any more work.
831 */
832 unsigned long ban_period_seconds;
833
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300834 /* This context is banned to submit more work */
835 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300836};
Ben Widawsky40521052012-06-04 14:42:43 -0700837
838/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100839#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300840
841#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100842/**
843 * struct intel_context - as the name implies, represents a context.
844 * @ref: reference count.
845 * @user_handle: userspace tracking identity for this context.
846 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300847 * @flags: context specific flags:
848 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100849 * @file_priv: filp associated with this context (NULL for global default
850 * context).
851 * @hang_stats: information about the role of this context in possible GPU
852 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100853 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100854 * @legacy_hw_ctx: render context backing object and whether it is correctly
855 * initialized (legacy ring submission mechanism only).
856 * @link: link in the global list of contexts.
857 *
858 * Contexts are memory images used by the hardware to store copies of their
859 * internal state.
860 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100861struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300862 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100863 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700864 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100865 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300866 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700867 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300868 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200869 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700870
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100871 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100872 struct {
873 struct drm_i915_gem_object *rcs_state;
874 bool initialized;
875 } legacy_hw_ctx;
876
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100877 /* Execlists */
878 struct {
879 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100880 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200881 int pin_count;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100882 } engine[I915_NUM_RINGS];
883
Ben Widawskya33afea2013-09-17 21:12:45 -0700884 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700885};
886
Paulo Zanonia4001f12015-02-13 17:23:44 -0200887enum fb_op_origin {
888 ORIGIN_GTT,
889 ORIGIN_CPU,
890 ORIGIN_CS,
891 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300892 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200893};
894
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700895struct i915_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300896 /* This is always the inner lock when overlapping with struct_mutex and
897 * it's the outer lock when overlapping with stolen_lock. */
898 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700899 unsigned threshold;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700900 unsigned int fb_id;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200901 unsigned int possible_framebuffer_bits;
902 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200903 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700904 int y;
905
Ben Widawskyc4213882014-06-19 12:06:10 -0700906 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700907 struct drm_mm_node *compressed_llb;
908
Rodrigo Vivida46f932014-08-01 02:04:45 -0700909 bool false_color;
910
Paulo Zanonid029bca2015-10-15 10:44:46 -0300911 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300912 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300913
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700914 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200915 bool scheduled;
916 struct work_struct work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700917 struct drm_framebuffer *fb;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200918 unsigned long enable_jiffies;
919 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700920
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200921 const char *no_fbc_reason;
Paulo Zanoniff2a3112015-07-07 15:26:03 -0300922
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300923 bool (*is_active)(struct drm_i915_private *dev_priv);
924 void (*activate)(struct intel_crtc *crtc);
925 void (*deactivate)(struct drm_i915_private *dev_priv);
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800926};
927
Vandana Kannan96178ee2015-01-10 02:25:56 +0530928/**
929 * HIGH_RR is the highest eDP panel refresh rate read from EDID
930 * LOW_RR is the lowest eDP panel refresh rate found from EDID
931 * parsing for same resolution.
932 */
933enum drrs_refresh_rate_type {
934 DRRS_HIGH_RR,
935 DRRS_LOW_RR,
936 DRRS_MAX_RR, /* RR count */
937};
938
939enum drrs_support_type {
940 DRRS_NOT_SUPPORTED = 0,
941 STATIC_DRRS_SUPPORT = 1,
942 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530943};
944
Daniel Vetter2807cf62014-07-11 10:30:11 -0700945struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530946struct i915_drrs {
947 struct mutex mutex;
948 struct delayed_work work;
949 struct intel_dp *dp;
950 unsigned busy_frontbuffer_bits;
951 enum drrs_refresh_rate_type refresh_rate_type;
952 enum drrs_support_type type;
953};
954
Rodrigo Vivia031d702013-10-03 16:15:06 -0300955struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700956 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300957 bool sink_support;
958 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700959 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700960 bool active;
961 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700962 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530963 bool psr2_support;
964 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300965};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700966
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800967enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300968 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800969 PCH_IBX, /* Ibexpeak PCH */
970 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300971 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530972 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700973 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800974};
975
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200976enum intel_sbi_destination {
977 SBI_ICLK,
978 SBI_MPHY,
979};
980
Jesse Barnesb690e962010-07-19 13:53:12 -0700981#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700982#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100983#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000984#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300985#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100986#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700987
Dave Airlie8be48d92010-03-30 05:34:14 +0000988struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100989struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000990
Daniel Vetterc2b91522012-02-14 22:37:19 +0100991struct intel_gmbus {
992 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000993 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100994 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200995 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100996 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100997 struct drm_i915_private *dev_priv;
998};
999
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001000struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001001 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001002 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001003 u32 savePP_ON_DELAYS;
1004 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001005 u32 savePP_ON;
1006 u32 savePP_OFF;
1007 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001008 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001009 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001010 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001011 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001012 u32 saveSWF0[16];
1013 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001014 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001015 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001016 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001017 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001018};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001019
Imre Deakddeea5b2014-05-05 15:19:56 +03001020struct vlv_s0ix_state {
1021 /* GAM */
1022 u32 wr_watermark;
1023 u32 gfx_prio_ctrl;
1024 u32 arb_mode;
1025 u32 gfx_pend_tlb0;
1026 u32 gfx_pend_tlb1;
1027 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1028 u32 media_max_req_count;
1029 u32 gfx_max_req_count;
1030 u32 render_hwsp;
1031 u32 ecochk;
1032 u32 bsd_hwsp;
1033 u32 blt_hwsp;
1034 u32 tlb_rd_addr;
1035
1036 /* MBC */
1037 u32 g3dctl;
1038 u32 gsckgctl;
1039 u32 mbctl;
1040
1041 /* GCP */
1042 u32 ucgctl1;
1043 u32 ucgctl3;
1044 u32 rcgctl1;
1045 u32 rcgctl2;
1046 u32 rstctl;
1047 u32 misccpctl;
1048
1049 /* GPM */
1050 u32 gfxpause;
1051 u32 rpdeuhwtc;
1052 u32 rpdeuc;
1053 u32 ecobus;
1054 u32 pwrdwnupctl;
1055 u32 rp_down_timeout;
1056 u32 rp_deucsw;
1057 u32 rcubmabdtmr;
1058 u32 rcedata;
1059 u32 spare2gh;
1060
1061 /* Display 1 CZ domain */
1062 u32 gt_imr;
1063 u32 gt_ier;
1064 u32 pm_imr;
1065 u32 pm_ier;
1066 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1067
1068 /* GT SA CZ domain */
1069 u32 tilectl;
1070 u32 gt_fifoctl;
1071 u32 gtlc_wake_ctrl;
1072 u32 gtlc_survive;
1073 u32 pmwgicz;
1074
1075 /* Display 2 CZ domain */
1076 u32 gu_ctl0;
1077 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001078 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001079 u32 clock_gate_dis2;
1080};
1081
Chris Wilsonbf225f22014-07-10 20:31:18 +01001082struct intel_rps_ei {
1083 u32 cz_clock;
1084 u32 render_c0;
1085 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001086};
1087
Daniel Vetterc85aa882012-11-02 19:55:03 +01001088struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001089 /*
1090 * work, interrupts_enabled and pm_iir are protected by
1091 * dev_priv->irq_lock
1092 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001093 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001094 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001095 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001096
Ben Widawskyb39fb292014-03-19 18:31:11 -07001097 /* Frequencies are stored in potentially platform dependent multiples.
1098 * In other words, *_freq needs to be multiplied by X to be interesting.
1099 * Soft limits are those which are used for the dynamic reclocking done
1100 * by the driver (raise frequencies under heavy loads, and lower for
1101 * lighter loads). Hard limits are those imposed by the hardware.
1102 *
1103 * A distinction is made for overclocking, which is never enabled by
1104 * default, and is considered to be above the hard limit if it's
1105 * possible at all.
1106 */
1107 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1108 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1109 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1110 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1111 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001112 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001113 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1114 u8 rp1_freq; /* "less than" RP0 power/freqency */
1115 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001116
Chris Wilson8fb55192015-04-07 16:20:28 +01001117 u8 up_threshold; /* Current %busy required to uplock */
1118 u8 down_threshold; /* Current %busy required to downclock */
1119
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001120 int last_adj;
1121 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1122
Chris Wilson8d3afd72015-05-21 21:01:47 +01001123 spinlock_t client_lock;
1124 struct list_head clients;
1125 bool client_boost;
1126
Chris Wilsonc0951f02013-10-10 21:58:50 +01001127 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001128 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001129 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001130
Chris Wilson2e1b8732015-04-27 13:41:22 +01001131 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001132
Chris Wilsonbf225f22014-07-10 20:31:18 +01001133 /* manual wa residency calculations */
1134 struct intel_rps_ei up_ei, down_ei;
1135
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001136 /*
1137 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001138 * Must be taken after struct_mutex if nested. Note that
1139 * this lock may be held for long periods of time when
1140 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001141 */
1142 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001143};
1144
Daniel Vetter1a240d42012-11-29 22:18:51 +01001145/* defined intel_pm.c */
1146extern spinlock_t mchdev_lock;
1147
Daniel Vetterc85aa882012-11-02 19:55:03 +01001148struct intel_ilk_power_mgmt {
1149 u8 cur_delay;
1150 u8 min_delay;
1151 u8 max_delay;
1152 u8 fmax;
1153 u8 fstart;
1154
1155 u64 last_count1;
1156 unsigned long last_time1;
1157 unsigned long chipset_power;
1158 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001159 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001160 unsigned long gfx_power;
1161 u8 corr;
1162
1163 int c_m;
1164 int r_t;
1165};
1166
Imre Deakc6cb5822014-03-04 19:22:55 +02001167struct drm_i915_private;
1168struct i915_power_well;
1169
1170struct i915_power_well_ops {
1171 /*
1172 * Synchronize the well's hw state to match the current sw state, for
1173 * example enable/disable it based on the current refcount. Called
1174 * during driver init and resume time, possibly after first calling
1175 * the enable/disable handlers.
1176 */
1177 void (*sync_hw)(struct drm_i915_private *dev_priv,
1178 struct i915_power_well *power_well);
1179 /*
1180 * Enable the well and resources that depend on it (for example
1181 * interrupts located on the well). Called after the 0->1 refcount
1182 * transition.
1183 */
1184 void (*enable)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Disable the well and resources that depend on it. Called after
1188 * the 1->0 refcount transition.
1189 */
1190 void (*disable)(struct drm_i915_private *dev_priv,
1191 struct i915_power_well *power_well);
1192 /* Returns the hw enabled state. */
1193 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1194 struct i915_power_well *power_well);
1195};
1196
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001197/* Power well structure for haswell */
1198struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001199 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001200 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001201 /* power well enable/disable usage count */
1202 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001203 /* cached hw enabled state */
1204 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001205 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001206 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001207 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001208};
1209
Imre Deak83c00f552013-10-25 17:36:47 +03001210struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001211 /*
1212 * Power wells needed for initialization at driver init and suspend
1213 * time are on. They are kept on until after the first modeset.
1214 */
1215 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001216 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001217 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001218
Imre Deak83c00f552013-10-25 17:36:47 +03001219 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001220 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001221 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001222};
1223
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001224#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001225struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001226 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001227 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001229};
1230
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001231struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001232 /** Memory allocator for GTT stolen memory */
1233 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001234 /** Protects the usage of the GTT stolen memory allocator. This is
1235 * always the inner lock when overlapping with struct_mutex. */
1236 struct mutex stolen_lock;
1237
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001238 /** List of all objects in gtt_space. Used to restore gtt
1239 * mappings on resume */
1240 struct list_head bound_list;
1241 /**
1242 * List of objects which are not bound to the GTT (thus
1243 * are idle and not used by the GPU) but still have
1244 * (presumably uncached) pages still attached.
1245 */
1246 struct list_head unbound_list;
1247
1248 /** Usable portion of the GTT for GEM */
1249 unsigned long stolen_base; /* limited to low memory (32-bit) */
1250
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001251 /** PPGTT used for aliasing the PPGTT with the GTT */
1252 struct i915_hw_ppgtt *aliasing_ppgtt;
1253
Chris Wilson2cfcd322014-05-20 08:28:43 +01001254 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001255 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001256 bool shrinker_no_lock_stealing;
1257
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001258 /** LRU list of objects with fence regs on them. */
1259 struct list_head fence_list;
1260
1261 /**
1262 * We leave the user IRQ off as much as possible,
1263 * but this means that requests will finish and never
1264 * be retired once the system goes idle. Set a timer to
1265 * fire periodically while the ring is running. When it
1266 * fires, go retire requests.
1267 */
1268 struct delayed_work retire_work;
1269
1270 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001271 * When we detect an idle GPU, we want to turn on
1272 * powersaving features. So once we see that there
1273 * are no more requests outstanding and no more
1274 * arrive within a small period of time, we fire
1275 * off the idle_work.
1276 */
1277 struct delayed_work idle_work;
1278
1279 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001280 * Are we in a non-interruptible section of code like
1281 * modesetting?
1282 */
1283 bool interruptible;
1284
Chris Wilsonf62a0072014-02-21 17:55:39 +00001285 /**
1286 * Is the GPU currently considered idle, or busy executing userspace
1287 * requests? Whilst idle, we attempt to power down the hardware and
1288 * display clocks. In order to reduce the effect on performance, there
1289 * is a slight delay before we do so.
1290 */
1291 bool busy;
1292
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001293 /* the indicator for dispatch video commands on two BSD rings */
1294 int bsd_ring_dispatch_index;
1295
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001296 /** Bit 6 swizzling required for X tiling */
1297 uint32_t bit_6_swizzle_x;
1298 /** Bit 6 swizzling required for Y tiling */
1299 uint32_t bit_6_swizzle_y;
1300
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001301 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001302 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001303 size_t object_memory;
1304 u32 object_count;
1305};
1306
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001307struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001308 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001309 unsigned bytes;
1310 unsigned size;
1311 int err;
1312 u8 *buf;
1313 loff_t start;
1314 loff_t pos;
1315};
1316
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001317struct i915_error_state_file_priv {
1318 struct drm_device *dev;
1319 struct drm_i915_error_state *error;
1320};
1321
Daniel Vetter99584db2012-11-14 17:14:04 +01001322struct i915_gpu_error {
1323 /* For hangcheck timer */
1324#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1325#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001326 /* Hang gpu twice in this window and your context gets banned */
1327#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1328
Chris Wilson737b1502015-01-26 18:03:03 +02001329 struct workqueue_struct *hangcheck_wq;
1330 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001331
1332 /* For reset and error_state handling. */
1333 spinlock_t lock;
1334 /* Protected by the above dev->gpu_error.lock. */
1335 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001336
1337 unsigned long missed_irq_rings;
1338
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001339 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001340 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001341 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001342 * This is a counter which gets incremented when reset is triggered,
1343 * and again when reset has been handled. So odd values (lowest bit set)
1344 * means that reset is in progress and even values that
1345 * (reset_counter >> 1):th reset was successfully completed.
1346 *
1347 * If reset is not completed succesfully, the I915_WEDGE bit is
1348 * set meaning that hardware is terminally sour and there is no
1349 * recovery. All waiters on the reset_queue will be woken when
1350 * that happens.
1351 *
1352 * This counter is used by the wait_seqno code to notice that reset
1353 * event happened and it needs to restart the entire ioctl (since most
1354 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001355 *
1356 * This is important for lock-free wait paths, where no contended lock
1357 * naturally enforces the correct ordering between the bail-out of the
1358 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001359 */
1360 atomic_t reset_counter;
1361
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001362#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001363#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001364
1365 /**
1366 * Waitqueue to signal when the reset has completed. Used by clients
1367 * that wait for dev_priv->mm.wedged to settle.
1368 */
1369 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001370
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001371 /* Userspace knobs for gpu hang simulation;
1372 * combines both a ring mask, and extra flags
1373 */
1374 u32 stop_rings;
1375#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1376#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001377
1378 /* For missed irq/seqno simulation. */
1379 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001380
1381 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1382 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001383};
1384
Zhang Ruib8efb172013-02-05 15:41:53 +08001385enum modeset_restore {
1386 MODESET_ON_LID_OPEN,
1387 MODESET_DONE,
1388 MODESET_SUSPENDED,
1389};
1390
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001391#define DP_AUX_A 0x40
1392#define DP_AUX_B 0x10
1393#define DP_AUX_C 0x20
1394#define DP_AUX_D 0x30
1395
Xiong Zhang11c1b652015-08-17 16:04:04 +08001396#define DDC_PIN_B 0x05
1397#define DDC_PIN_C 0x04
1398#define DDC_PIN_D 0x06
1399
Paulo Zanoni6acab152013-09-12 17:06:24 -03001400struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001401 /*
1402 * This is an index in the HDMI/DVI DDI buffer translation table.
1403 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1404 * populate this field.
1405 */
1406#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001407 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001408
1409 uint8_t supports_dvi:1;
1410 uint8_t supports_hdmi:1;
1411 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001412
1413 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001414 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001415
1416 uint8_t dp_boost_level;
1417 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001418};
1419
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001420enum psr_lines_to_wait {
1421 PSR_0_LINES_TO_WAIT = 0,
1422 PSR_1_LINE_TO_WAIT,
1423 PSR_4_LINES_TO_WAIT,
1424 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301425};
1426
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001427struct intel_vbt_data {
1428 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1429 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1430
1431 /* Feature bits */
1432 unsigned int int_tv_support:1;
1433 unsigned int lvds_dither:1;
1434 unsigned int lvds_vbt:1;
1435 unsigned int int_crt_support:1;
1436 unsigned int lvds_use_ssc:1;
1437 unsigned int display_clock_mode:1;
1438 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301439 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001440 int lvds_ssc_freq;
1441 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1442
Pradeep Bhat83a72802014-03-28 10:14:57 +05301443 enum drrs_support_type drrs_type;
1444
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001445 /* eDP */
1446 int edp_rate;
1447 int edp_lanes;
1448 int edp_preemphasis;
1449 int edp_vswing;
1450 bool edp_initialized;
1451 bool edp_support;
1452 int edp_bpp;
1453 struct edp_power_seq edp_pps;
1454
Jani Nikulaf00076d2013-12-14 20:38:29 -02001455 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001456 bool full_link;
1457 bool require_aux_wakeup;
1458 int idle_frames;
1459 enum psr_lines_to_wait lines_to_wait;
1460 int tp1_wakeup_time;
1461 int tp2_tp3_wakeup_time;
1462 } psr;
1463
1464 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001465 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001466 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001467 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001468 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001469 } backlight;
1470
Shobhit Kumard17c5442013-08-27 15:12:25 +03001471 /* MIPI DSI */
1472 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301473 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001474 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301475 struct mipi_config *config;
1476 struct mipi_pps_data *pps;
1477 u8 seq_version;
1478 u32 size;
1479 u8 *data;
1480 u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001481 } dsi;
1482
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001483 int crt_ddc_pin;
1484
1485 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001486 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001487
1488 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001489};
1490
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001491enum intel_ddb_partitioning {
1492 INTEL_DDB_PART_1_2,
1493 INTEL_DDB_PART_5_6, /* IVB+ */
1494};
1495
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001496struct intel_wm_level {
1497 bool enable;
1498 uint32_t pri_val;
1499 uint32_t spr_val;
1500 uint32_t cur_val;
1501 uint32_t fbc_val;
1502};
1503
Imre Deak820c1982013-12-17 14:46:36 +02001504struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001505 uint32_t wm_pipe[3];
1506 uint32_t wm_lp[3];
1507 uint32_t wm_lp_spr[3];
1508 uint32_t wm_linetime[3];
1509 bool enable_fbc_wm;
1510 enum intel_ddb_partitioning partitioning;
1511};
1512
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001513struct vlv_pipe_wm {
1514 uint16_t primary;
1515 uint16_t sprite[2];
1516 uint8_t cursor;
1517};
1518
1519struct vlv_sr_wm {
1520 uint16_t plane;
1521 uint8_t cursor;
1522};
1523
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001524struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001525 struct vlv_pipe_wm pipe[3];
1526 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001527 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001528 uint8_t cursor;
1529 uint8_t sprite[2];
1530 uint8_t primary;
1531 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001532 uint8_t level;
1533 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001534};
1535
Damien Lespiauc1939242014-11-04 17:06:41 +00001536struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001537 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001538};
1539
1540static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1541{
Damien Lespiau16160e32014-11-04 17:06:53 +00001542 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001543}
1544
Damien Lespiau08db6652014-11-04 17:06:52 +00001545static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1546 const struct skl_ddb_entry *e2)
1547{
1548 if (e1->start == e2->start && e1->end == e2->end)
1549 return true;
1550
1551 return false;
1552}
1553
Damien Lespiauc1939242014-11-04 17:06:41 +00001554struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001555 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001556 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001557 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001558};
1559
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001560struct skl_wm_values {
1561 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001562 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001563 uint32_t wm_linetime[I915_MAX_PIPES];
1564 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001565 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001566};
1567
1568struct skl_wm_level {
1569 bool plane_en[I915_MAX_PLANES];
1570 uint16_t plane_res_b[I915_MAX_PLANES];
1571 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001572};
1573
Paulo Zanonic67a4702013-08-19 13:18:09 -03001574/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001575 * This struct helps tracking the state needed for runtime PM, which puts the
1576 * device in PCI D3 state. Notice that when this happens, nothing on the
1577 * graphics device works, even register access, so we don't get interrupts nor
1578 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001579 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001580 * Every piece of our code that needs to actually touch the hardware needs to
1581 * either call intel_runtime_pm_get or call intel_display_power_get with the
1582 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001583 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001584 * Our driver uses the autosuspend delay feature, which means we'll only really
1585 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001586 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001587 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001588 *
1589 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1590 * goes back to false exactly before we reenable the IRQs. We use this variable
1591 * to check if someone is trying to enable/disable IRQs while they're supposed
1592 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001593 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001594 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001595 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001596 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001597struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001598 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001599 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001600 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001601 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001602};
1603
Daniel Vetter926321d2013-10-16 13:30:34 +02001604enum intel_pipe_crc_source {
1605 INTEL_PIPE_CRC_SOURCE_NONE,
1606 INTEL_PIPE_CRC_SOURCE_PLANE1,
1607 INTEL_PIPE_CRC_SOURCE_PLANE2,
1608 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001609 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001610 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1611 INTEL_PIPE_CRC_SOURCE_TV,
1612 INTEL_PIPE_CRC_SOURCE_DP_B,
1613 INTEL_PIPE_CRC_SOURCE_DP_C,
1614 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001615 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001616 INTEL_PIPE_CRC_SOURCE_MAX,
1617};
1618
Shuang He8bf1e9f2013-10-15 18:55:27 +01001619struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001620 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621 uint32_t crc[5];
1622};
1623
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001624#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001625struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001626 spinlock_t lock;
1627 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001628 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001629 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001630 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001631 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001632};
1633
Daniel Vetterf99d7062014-06-19 16:01:59 +02001634struct i915_frontbuffer_tracking {
1635 struct mutex lock;
1636
1637 /*
1638 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1639 * scheduled flips.
1640 */
1641 unsigned busy_bits;
1642 unsigned flip_bits;
1643};
1644
Mika Kuoppala72253422014-10-07 17:21:26 +03001645struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001646 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001647 u32 value;
1648 /* bitmask representing WA bits */
1649 u32 mask;
1650};
1651
1652#define I915_MAX_WA_REGS 16
1653
1654struct i915_workarounds {
1655 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1656 u32 count;
1657};
1658
Yu Zhangcf9d2892015-02-10 19:05:47 +08001659struct i915_virtual_gpu {
1660 bool active;
1661};
1662
John Harrison5f19e2b2015-05-29 17:43:27 +01001663struct i915_execbuffer_params {
1664 struct drm_device *dev;
1665 struct drm_file *file;
1666 uint32_t dispatch_flags;
1667 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001668 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001669 struct intel_engine_cs *ring;
1670 struct drm_i915_gem_object *batch_obj;
1671 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001672 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001673};
1674
Matt Roperaa363132015-09-24 15:53:18 -07001675/* used in computing the new watermarks state */
1676struct intel_wm_config {
1677 unsigned int num_pipes_active;
1678 bool sprites_enabled;
1679 bool sprites_scaled;
1680};
1681
Jani Nikula77fec552014-03-31 14:27:22 +03001682struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001683 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001684 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001685 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001686 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001687
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001688 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001689
1690 int relative_constants_mode;
1691
1692 void __iomem *regs;
1693
Chris Wilson907b28c2013-07-19 20:36:52 +01001694 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001695
Yu Zhangcf9d2892015-02-10 19:05:47 +08001696 struct i915_virtual_gpu vgpu;
1697
Alex Dai33a732f2015-08-12 15:43:36 +01001698 struct intel_guc guc;
1699
Daniel Vettereb805622015-05-04 14:58:44 +02001700 struct intel_csr csr;
1701
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001702 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001703
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001704 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1705 * controller on different i2c buses. */
1706 struct mutex gmbus_mutex;
1707
1708 /**
1709 * Base address of the gmbus and gpio block.
1710 */
1711 uint32_t gpio_mmio_base;
1712
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301713 /* MMIO base address for MIPI regs */
1714 uint32_t mipi_mmio_base;
1715
Ville Syrjälä443a3892015-11-11 20:34:15 +02001716 uint32_t psr_mmio_base;
1717
Daniel Vetter28c70f12012-12-01 13:53:45 +01001718 wait_queue_head_t gmbus_wait_queue;
1719
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001720 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001721 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001722 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001723 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001724
Daniel Vetterba8286f2014-09-11 07:43:25 +02001725 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001726 struct resource mch_res;
1727
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001728 /* protects the irq masks */
1729 spinlock_t irq_lock;
1730
Sourab Gupta84c33a62014-06-02 16:47:17 +05301731 /* protects the mmio flip data */
1732 spinlock_t mmio_flip_lock;
1733
Imre Deakf8b79e52014-03-04 19:23:07 +02001734 bool display_irqs_enabled;
1735
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001736 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1737 struct pm_qos_request pm_qos;
1738
Ville Syrjäläa5805162015-05-26 20:42:30 +03001739 /* Sideband mailbox protection */
1740 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001741
1742 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001743 union {
1744 u32 irq_mask;
1745 u32 de_irq_mask[I915_MAX_PIPES];
1746 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001747 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001748 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301749 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001750 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001751
Jani Nikula5fcece82015-05-27 15:03:42 +03001752 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001753 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301754 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001755 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001756 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001757
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001758 bool preserve_bios_swizzle;
1759
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001760 /* overlay */
1761 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001762
Jani Nikula58c68772013-11-08 16:48:54 +02001763 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001764 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001765
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001766 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001767 bool no_aux_handshake;
1768
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001769 /* protects panel power sequencer state */
1770 struct mutex pps_mutex;
1771
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001773 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1774
1775 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001776 unsigned int skl_boot_cdclk;
Ville Syrjälä44913152015-06-03 15:45:10 +03001777 unsigned int cdclk_freq, max_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001778 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001779 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001780 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001781
Daniel Vetter645416f2013-09-02 16:22:25 +02001782 /**
1783 * wq - Driver workqueue for GEM.
1784 *
1785 * NOTE: Work items scheduled here are not allowed to grab any modeset
1786 * locks, for otherwise the flushing done in the pageflip code will
1787 * result in deadlocks.
1788 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001789 struct workqueue_struct *wq;
1790
1791 /* Display functions */
1792 struct drm_i915_display_funcs display;
1793
1794 /* PCH chipset type */
1795 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001796 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001797
1798 unsigned long quirks;
1799
Zhang Ruib8efb172013-02-05 15:41:53 +08001800 enum modeset_restore modeset_restore;
1801 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001802
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001803 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001804 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001805
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001806 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001807 DECLARE_HASHTABLE(mm_structs, 7);
1808 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001809
Daniel Vetter87813422012-05-02 11:49:32 +02001810 /* Kernel Modesetting */
1811
yakui_zhao9b9d1722009-05-31 17:17:17 +08001812 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001813
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001814 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1815 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001816 wait_queue_head_t pending_flip_queue;
1817
Daniel Vetterc4597872013-10-21 21:04:07 +02001818#ifdef CONFIG_DEBUG_FS
1819 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1820#endif
1821
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001822 int num_shared_dpll;
1823 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001824 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001825
Mika Kuoppala72253422014-10-07 17:21:26 +03001826 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001827
Jesse Barnes652c3932009-08-17 13:31:43 -07001828 /* Reclocking support */
1829 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001830
1831 struct i915_frontbuffer_tracking fb_tracking;
1832
Jesse Barnes652c3932009-08-17 13:31:43 -07001833 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001834
Zhenyu Wangc48044112009-12-17 14:48:43 +08001835 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001836
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001837 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001838
Ben Widawsky59124502013-07-04 11:02:05 -07001839 /* Cannot be determined by PCIID. You must always read a register. */
1840 size_t ellc_size;
1841
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001842 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001843 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001844
Daniel Vetter20e4d402012-08-08 23:35:39 +02001845 /* ilk-only ips/rps state. Everything in here is protected by the global
1846 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001847 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001848
Imre Deak83c00f552013-10-25 17:36:47 +03001849 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001850
Rodrigo Vivia031d702013-10-03 16:15:06 -03001851 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001852
Daniel Vetter99584db2012-11-14 17:14:04 +01001853 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001854
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001855 struct drm_i915_gem_object *vlv_pctx;
1856
Daniel Vetter06957262015-08-10 13:34:08 +02001857#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001858 /* list of fbdev register on this device */
1859 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001860 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001861#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001862
1863 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001864 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001865
Imre Deak58fddc22015-01-08 17:54:14 +02001866 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001867 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001868 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001869 /**
1870 * av_mutex - mutex for audio/video sync
1871 *
1872 */
1873 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001874
Ben Widawsky254f9652012-06-04 14:42:42 -07001875 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001876 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001877
Damien Lespiau3e683202012-12-11 18:48:29 +00001878 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001879
Ville Syrjälä70722462015-04-10 18:21:28 +03001880 u32 chv_phy_control;
1881
Daniel Vetter842f1c82014-03-10 10:01:44 +01001882 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001883 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001884 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001885 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001886
Ville Syrjälä53615a52013-08-01 16:18:50 +03001887 struct {
1888 /*
1889 * Raw watermark latency values:
1890 * in 0.1us units for WM0,
1891 * in 0.5us units for WM1+.
1892 */
1893 /* primary */
1894 uint16_t pri_latency[5];
1895 /* sprite */
1896 uint16_t spr_latency[5];
1897 /* cursor */
1898 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001899 /*
1900 * Raw watermark memory latency values
1901 * for SKL for all 8 levels
1902 * in 1us units.
1903 */
1904 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001905
Matt Roperaa363132015-09-24 15:53:18 -07001906 /* Committed wm config */
1907 struct intel_wm_config config;
1908
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001909 /*
1910 * The skl_wm_values structure is a bit too big for stack
1911 * allocation, so we keep the staging struct where we store
1912 * intermediate results here instead.
1913 */
1914 struct skl_wm_values skl_results;
1915
Ville Syrjälä609cede2013-10-09 19:18:03 +03001916 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001917 union {
1918 struct ilk_wm_values hw;
1919 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001920 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001921 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001922
1923 uint8_t max_level;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001924 } wm;
1925
Paulo Zanoni8a187452013-12-06 20:32:13 -02001926 struct i915_runtime_pm pm;
1927
Oscar Mateoa83014d2014-07-24 17:04:21 +01001928 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1929 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001930 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001931 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001932 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001933 int (*init_rings)(struct drm_device *dev);
1934 void (*cleanup_ring)(struct intel_engine_cs *ring);
1935 void (*stop_ring)(struct intel_engine_cs *ring);
1936 } gt;
1937
Sonika Jindal9e458032015-05-06 17:35:48 +05301938 bool edp_low_vswing;
1939
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001940 /* perform PHY state sanity checks? */
1941 bool chv_phy_assert[2];
1942
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001943 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1944
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001945 /*
1946 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1947 * will be rejected. Instead look for a better place.
1948 */
Jani Nikula77fec552014-03-31 14:27:22 +03001949};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
Chris Wilson2c1792a2013-08-01 18:39:55 +01001951static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1952{
1953 return dev->dev_private;
1954}
1955
Imre Deak888d0d42015-01-08 17:54:13 +02001956static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1957{
1958 return to_i915(dev_get_drvdata(dev));
1959}
1960
Alex Dai33a732f2015-08-12 15:43:36 +01001961static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1962{
1963 return container_of(guc, struct drm_i915_private, guc);
1964}
1965
Chris Wilsonb4519512012-05-11 14:29:30 +01001966/* Iterate over initialised rings */
1967#define for_each_ring(ring__, dev_priv__, i__) \
1968 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +02001969 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01001970
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001971enum hdmi_force_audio {
1972 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1973 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1974 HDMI_AUDIO_AUTO, /* trust EDID */
1975 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1976};
1977
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001978#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001979
Chris Wilson37e680a2012-06-07 15:38:42 +01001980struct drm_i915_gem_object_ops {
1981 /* Interface between the GEM object and its backing storage.
1982 * get_pages() is called once prior to the use of the associated set
1983 * of pages before to binding them into the GTT, and put_pages() is
1984 * called after we no longer need them. As we expect there to be
1985 * associated cost with migrating pages between the backing storage
1986 * and making them available for the GPU (e.g. clflush), we may hold
1987 * onto the pages after they are no longer referenced by the GPU
1988 * in case they may be used again shortly (for example migrating the
1989 * pages to a different memory domain within the GTT). put_pages()
1990 * will therefore most likely be called when the object itself is
1991 * being released or under memory pressure (where we attempt to
1992 * reap pages for the shrinker).
1993 */
1994 int (*get_pages)(struct drm_i915_gem_object *);
1995 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01001996 int (*dmabuf_export)(struct drm_i915_gem_object *);
1997 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01001998};
1999
Daniel Vettera071fa02014-06-18 23:28:09 +02002000/*
2001 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302002 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002003 * doesn't mean that the hw necessarily already scans it out, but that any
2004 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2005 *
2006 * We have one bit per pipe and per scanout plane type.
2007 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302008#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2009#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002010#define INTEL_FRONTBUFFER_BITS \
2011 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2012#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2013 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2014#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302015 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2016#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2017 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002018#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302019 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002020#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302021 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002022
Eric Anholt673a3942008-07-30 12:06:12 -07002023struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002024 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002025
Chris Wilson37e680a2012-06-07 15:38:42 +01002026 const struct drm_i915_gem_object_ops *ops;
2027
Ben Widawsky2f633152013-07-17 12:19:03 -07002028 /** List of VMAs backed by this object */
2029 struct list_head vma_list;
2030
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002031 /** Stolen memory for this object, instead of being backed by shmem. */
2032 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002033 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002034
Chris Wilsonb4716182015-04-27 13:41:17 +01002035 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002036 /** Used in execbuf to temporarily hold a ref */
2037 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002038
Chris Wilson8d9d5742015-04-07 16:20:38 +01002039 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002040
Eric Anholt673a3942008-07-30 12:06:12 -07002041 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002042 * This is set if the object is on the active lists (has pending
2043 * rendering and so a non-zero seqno), and is not set if it i s on
2044 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002045 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002046 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002047
2048 /**
2049 * This is set if the object has been written to since last bound
2050 * to the GTT
2051 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002052 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002053
2054 /**
2055 * Fence register bits (if any) for this object. Will be set
2056 * as needed when mapped into the GTT.
2057 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002058 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002059 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002060
2061 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002062 * Advice: are the backing pages purgeable?
2063 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002064 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002065
2066 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002067 * Current tiling mode for the object.
2068 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002069 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002070 /**
2071 * Whether the tiling parameters for the currently associated fence
2072 * register have changed. Note that for the purposes of tracking
2073 * tiling changes we also treat the unfenced register, the register
2074 * slot that the object occupies whilst it executes a fenced
2075 * command (such as BLT on gen2/3), as a "fence".
2076 */
2077 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002078
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002079 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002080 * Is the object at the current location in the gtt mappable and
2081 * fenceable? Used to avoid costly recalculations.
2082 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002083 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002084
2085 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002086 * Whether the current gtt mapping needs to be mappable (and isn't just
2087 * mappable by accident). Track pin and fault separate for a more
2088 * accurate mappable working set.
2089 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002090 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002091
Chris Wilsoncaea7472010-11-12 13:53:37 +00002092 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302093 * Is the object to be mapped as read-only to the GPU
2094 * Only honoured if hardware has relevant pte bit
2095 */
2096 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002097 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002098 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002099
Daniel Vettera071fa02014-06-18 23:28:09 +02002100 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2101
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002102 unsigned int pin_display;
2103
Chris Wilson9da3da62012-06-01 15:20:22 +01002104 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002105 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002106 struct get_page {
2107 struct scatterlist *sg;
2108 int last;
2109 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002110
Daniel Vetter1286ff72012-05-10 15:25:09 +02002111 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002112 void *dma_buf_vmapping;
2113 int vmapping_count;
2114
Chris Wilsonb4716182015-04-27 13:41:17 +01002115 /** Breadcrumb of last rendering to the buffer.
2116 * There can only be one writer, but we allow for multiple readers.
2117 * If there is a writer that necessarily implies that all other
2118 * read requests are complete - but we may only be lazily clearing
2119 * the read requests. A read request is naturally the most recent
2120 * request on a ring, so we may have two different write and read
2121 * requests on one ring where the write request is older than the
2122 * read request. This allows for the CPU to read from an active
2123 * buffer by only waiting for the write to complete.
2124 * */
2125 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002126 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002127 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002128 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002129
Daniel Vetter778c3542010-05-13 11:49:44 +02002130 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002131 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002132
Daniel Vetter80075d42013-10-09 21:23:52 +02002133 /** References from framebuffers, locks out tiling changes. */
2134 unsigned long framebuffer_references;
2135
Eric Anholt280b7132009-03-12 16:56:27 -07002136 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002137 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002138
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002139 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002140 /** for phy allocated objects */
2141 struct drm_dma_handle *phys_handle;
2142
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002143 struct i915_gem_userptr {
2144 uintptr_t ptr;
2145 unsigned read_only :1;
2146 unsigned workers :4;
2147#define I915_GEM_USERPTR_MAX_WORKERS 15
2148
Chris Wilsonad46cb52014-08-07 14:20:40 +01002149 struct i915_mm_struct *mm;
2150 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002151 struct work_struct *work;
2152 } userptr;
2153 };
2154};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002155#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002156
Daniel Vettera071fa02014-06-18 23:28:09 +02002157void i915_gem_track_fb(struct drm_i915_gem_object *old,
2158 struct drm_i915_gem_object *new,
2159 unsigned frontbuffer_bits);
2160
Eric Anholt673a3942008-07-30 12:06:12 -07002161/**
2162 * Request queue structure.
2163 *
2164 * The request queue allows us to note sequence numbers that have been emitted
2165 * and may be associated with active buffers to be retired.
2166 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002167 * By keeping this list, we can avoid having to do questionable sequence
2168 * number comparisons on buffer last_read|write_seqno. It also allows an
2169 * emission time to be associated with the request for tracking how far ahead
2170 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002171 *
2172 * The requests are reference counted, so upon creation they should have an
2173 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002174 */
2175struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002176 struct kref ref;
2177
Zou Nan hai852835f2010-05-21 09:08:56 +08002178 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002179 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002180 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002181
Chris Wilson821485d2015-12-11 11:32:59 +00002182 /** GEM sequence number associated with the previous request,
2183 * when the HWS breadcrumb is equal to this the GPU is processing
2184 * this request.
2185 */
2186 u32 previous_seqno;
2187
2188 /** GEM sequence number associated with this request,
2189 * when the HWS breadcrumb is equal or greater than this the GPU
2190 * has finished processing this request.
2191 */
2192 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002193
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002194 /** Position in the ringbuffer of the start of the request */
2195 u32 head;
2196
Nick Hoath72f95af2015-01-15 13:10:37 +00002197 /**
2198 * Position in the ringbuffer of the start of the postfix.
2199 * This is required to calculate the maximum available ringbuffer
2200 * space without overwriting the postfix.
2201 */
2202 u32 postfix;
2203
2204 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002205 u32 tail;
2206
Nick Hoathb3a38992015-02-19 16:30:47 +00002207 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002208 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002209 * Contexts are refcounted, so when this request is associated with a
2210 * context, we must increment the context's refcount, to guarantee that
2211 * it persists while any request is linked to it. Requests themselves
2212 * are also refcounted, so the request will only be freed when the last
2213 * reference to it is dismissed, and the code in
2214 * i915_gem_request_free() will then decrement the refcount on the
2215 * context.
2216 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002217 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002218 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002219
John Harrisondc4be60712015-05-29 17:43:39 +01002220 /** Batch buffer related to this request if any (used for
2221 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002222 struct drm_i915_gem_object *batch_obj;
2223
Eric Anholt673a3942008-07-30 12:06:12 -07002224 /** Time at which this request was emitted, in jiffies. */
2225 unsigned long emitted_jiffies;
2226
Eric Anholtb9624422009-06-03 07:27:35 +00002227 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002228 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002229
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002230 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002231 /** file_priv list entry for this request */
2232 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002233
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002234 /** process identifier submitting this request */
2235 struct pid *pid;
2236
Nick Hoath6d3d8272015-01-15 13:10:39 +00002237 /**
2238 * The ELSP only accepts two elements at a time, so we queue
2239 * context/tail pairs on a given queue (ring->execlist_queue) until the
2240 * hardware is available. The queue serves a double purpose: we also use
2241 * it to keep track of the up to 2 contexts currently in the hardware
2242 * (usually one in execution and the other queued up by the GPU): We
2243 * only remove elements from the head of the queue when the hardware
2244 * informs us that an element has been completed.
2245 *
2246 * All accesses to the queue are mediated by a spinlock
2247 * (ring->execlist_lock).
2248 */
2249
2250 /** Execlist link in the submission queue.*/
2251 struct list_head execlist_link;
2252
2253 /** Execlists no. of times this request has been sent to the ELSP */
2254 int elsp_submitted;
2255
Eric Anholt673a3942008-07-30 12:06:12 -07002256};
2257
John Harrison6689cb22015-03-19 12:30:08 +00002258int i915_gem_request_alloc(struct intel_engine_cs *ring,
John Harrison217e46b2015-05-29 17:43:29 +01002259 struct intel_context *ctx,
2260 struct drm_i915_gem_request **req_out);
John Harrison29b1b412015-06-18 13:10:09 +01002261void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002262void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002263int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2264 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002265
John Harrisonb793a002014-11-24 18:49:25 +00002266static inline uint32_t
2267i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2268{
2269 return req ? req->seqno : 0;
2270}
2271
2272static inline struct intel_engine_cs *
2273i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2274{
2275 return req ? req->ring : NULL;
2276}
2277
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002278static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002279i915_gem_request_reference(struct drm_i915_gem_request *req)
2280{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002281 if (req)
2282 kref_get(&req->ref);
2283 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002284}
2285
2286static inline void
2287i915_gem_request_unreference(struct drm_i915_gem_request *req)
2288{
Daniel Vetterf2458602014-11-26 10:26:05 +01002289 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002290 kref_put(&req->ref, i915_gem_request_free);
2291}
2292
Chris Wilson41037f92015-03-27 11:01:36 +00002293static inline void
2294i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2295{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002296 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002297
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002298 if (!req)
2299 return;
2300
2301 dev = req->ring->dev;
2302 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002303 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002304}
2305
John Harrisonabfe2622014-11-24 18:49:24 +00002306static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2307 struct drm_i915_gem_request *src)
2308{
2309 if (src)
2310 i915_gem_request_reference(src);
2311
2312 if (*pdst)
2313 i915_gem_request_unreference(*pdst);
2314
2315 *pdst = src;
2316}
2317
John Harrison1b5a4332014-11-24 18:49:42 +00002318/*
2319 * XXX: i915_gem_request_completed should be here but currently needs the
2320 * definition of i915_seqno_passed() which is below. It will be moved in
2321 * a later patch when the call to i915_seqno_passed() is obsoleted...
2322 */
2323
Brad Volkin351e3db2014-02-18 10:15:46 -08002324/*
2325 * A command that requires special handling by the command parser.
2326 */
2327struct drm_i915_cmd_descriptor {
2328 /*
2329 * Flags describing how the command parser processes the command.
2330 *
2331 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2332 * a length mask if not set
2333 * CMD_DESC_SKIP: The command is allowed but does not follow the
2334 * standard length encoding for the opcode range in
2335 * which it falls
2336 * CMD_DESC_REJECT: The command is never allowed
2337 * CMD_DESC_REGISTER: The command should be checked against the
2338 * register whitelist for the appropriate ring
2339 * CMD_DESC_MASTER: The command is allowed if the submitting process
2340 * is the DRM master
2341 */
2342 u32 flags;
2343#define CMD_DESC_FIXED (1<<0)
2344#define CMD_DESC_SKIP (1<<1)
2345#define CMD_DESC_REJECT (1<<2)
2346#define CMD_DESC_REGISTER (1<<3)
2347#define CMD_DESC_BITMASK (1<<4)
2348#define CMD_DESC_MASTER (1<<5)
2349
2350 /*
2351 * The command's unique identification bits and the bitmask to get them.
2352 * This isn't strictly the opcode field as defined in the spec and may
2353 * also include type, subtype, and/or subop fields.
2354 */
2355 struct {
2356 u32 value;
2357 u32 mask;
2358 } cmd;
2359
2360 /*
2361 * The command's length. The command is either fixed length (i.e. does
2362 * not include a length field) or has a length field mask. The flag
2363 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2364 * a length mask. All command entries in a command table must include
2365 * length information.
2366 */
2367 union {
2368 u32 fixed;
2369 u32 mask;
2370 } length;
2371
2372 /*
2373 * Describes where to find a register address in the command to check
2374 * against the ring's register whitelist. Only valid if flags has the
2375 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002376 *
2377 * A non-zero step value implies that the command may access multiple
2378 * registers in sequence (e.g. LRI), in that case step gives the
2379 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002380 */
2381 struct {
2382 u32 offset;
2383 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002384 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002385 } reg;
2386
2387#define MAX_CMD_DESC_BITMASKS 3
2388 /*
2389 * Describes command checks where a particular dword is masked and
2390 * compared against an expected value. If the command does not match
2391 * the expected value, the parser rejects it. Only valid if flags has
2392 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2393 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002394 *
2395 * If the check specifies a non-zero condition_mask then the parser
2396 * only performs the check when the bits specified by condition_mask
2397 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002398 */
2399 struct {
2400 u32 offset;
2401 u32 mask;
2402 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002403 u32 condition_offset;
2404 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002405 } bits[MAX_CMD_DESC_BITMASKS];
2406};
2407
2408/*
2409 * A table of commands requiring special handling by the command parser.
2410 *
2411 * Each ring has an array of tables. Each table consists of an array of command
2412 * descriptors, which must be sorted with command opcodes in ascending order.
2413 */
2414struct drm_i915_cmd_table {
2415 const struct drm_i915_cmd_descriptor *table;
2416 int count;
2417};
2418
Chris Wilsondbbe9122014-08-09 19:18:43 +01002419/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002420#define __I915__(p) ({ \
2421 struct drm_i915_private *__p; \
2422 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2423 __p = (struct drm_i915_private *)p; \
2424 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2425 __p = to_i915((struct drm_device *)p); \
2426 else \
2427 BUILD_BUG(); \
2428 __p; \
2429})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002430#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002431#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002432#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002433
Jani Nikulae87a0052015-10-20 15:22:02 +03002434#define REVID_FOREVER 0xff
2435/*
2436 * Return true if revision is in range [since,until] inclusive.
2437 *
2438 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2439 */
2440#define IS_REVID(p, since, until) \
2441 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2442
Chris Wilson87f1f462014-08-09 19:18:42 +01002443#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2444#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002445#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002446#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002447#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002448#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2449#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002450#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2451#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2452#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002453#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002454#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002455#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2456#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002457#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2458#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002459#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002460#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002461#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2462 INTEL_DEVID(dev) == 0x0152 || \
2463 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002464#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002465#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002466#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002467#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302468#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002469#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002470#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002471#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002472#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002473 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002474#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002475 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002476 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002477 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002478/* ULX machines are also considered ULT. */
2479#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2480 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002481#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2482 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002483#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002484 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002485#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002486 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002487/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002488#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2489 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002490#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2491 INTEL_DEVID(dev) == 0x1913 || \
2492 INTEL_DEVID(dev) == 0x1916 || \
2493 INTEL_DEVID(dev) == 0x1921 || \
2494 INTEL_DEVID(dev) == 0x1926)
2495#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2496 INTEL_DEVID(dev) == 0x1915 || \
2497 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002498#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2499 INTEL_DEVID(dev) == 0x5913 || \
2500 INTEL_DEVID(dev) == 0x5916 || \
2501 INTEL_DEVID(dev) == 0x5921 || \
2502 INTEL_DEVID(dev) == 0x5926)
2503#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2504 INTEL_DEVID(dev) == 0x5915 || \
2505 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302506#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2507 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2508#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2509 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2510
Ben Widawskyb833d682013-08-23 16:00:07 -07002511#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002512
Jani Nikulaef712bb2015-10-20 15:22:00 +03002513#define SKL_REVID_A0 0x0
2514#define SKL_REVID_B0 0x1
2515#define SKL_REVID_C0 0x2
2516#define SKL_REVID_D0 0x3
2517#define SKL_REVID_E0 0x4
2518#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002519
Jani Nikulae87a0052015-10-20 15:22:02 +03002520#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2521
Jani Nikulaef712bb2015-10-20 15:22:00 +03002522#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002523#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002524#define BXT_REVID_B0 0x3
2525#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002526
Jani Nikulae87a0052015-10-20 15:22:02 +03002527#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2528
Jesse Barnes85436692011-04-06 12:11:14 -07002529/*
2530 * The genX designation typically refers to the render engine, so render
2531 * capability related checks should use IS_GEN, while display and other checks
2532 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2533 * chips, etc.).
2534 */
Zou Nan haicae58522010-11-09 17:17:32 +08002535#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2536#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2537#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2538#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2539#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002540#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002541#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002542#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002543
Ben Widawsky73ae4782013-10-15 10:02:57 -07002544#define RENDER_RING (1<<RCS)
2545#define BSD_RING (1<<VCS)
2546#define BLT_RING (1<<BCS)
2547#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002548#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002549#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002550#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002551#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2552#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2553#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2554#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002555 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002556#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2557
Ben Widawsky254f9652012-06-04 14:42:42 -07002558#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002559#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002560#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002561#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2562#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002563
Chris Wilson05394f32010-11-08 19:18:58 +00002564#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002565#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2566
Daniel Vetterb45305f2012-12-17 16:21:27 +01002567/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2568#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002569
2570/* WaRsDisableCoarsePowerGating:skl,bxt */
2571#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2572 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2573 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002574/*
2575 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2576 * even when in MSI mode. This results in spurious interrupt warnings if the
2577 * legacy irq no. is shared with another device. The kernel then disables that
2578 * interrupt source and so prevents the other device from working properly.
2579 */
2580#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2581#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002582
Zou Nan haicae58522010-11-09 17:17:32 +08002583/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2584 * rows, which changed the alignment requirements and fence programming.
2585 */
2586#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2587 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002588#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2589#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002590
2591#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2592#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002593#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002594
Damien Lespiaudbf77862014-10-01 20:04:14 +01002595#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002596
Jani Nikula0c9b3712015-05-18 17:10:01 +03002597#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2598 INTEL_INFO(dev)->gen >= 9)
2599
Damien Lespiaudd93be52013-04-22 18:40:39 +01002600#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002601#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002602#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302603 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002604 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002605#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302606 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002607 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2608 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002609#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2610#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002611
Animesh Manna7b403ff2015-08-04 22:02:42 +05302612#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002613
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002614#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2615#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002616
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002617#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2618 INTEL_INFO(dev)->gen >= 8)
2619
Akash Goel97d33082015-06-29 14:50:23 +05302620#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002621 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2622 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302623
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002624#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2625#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2626#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2627#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2628#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2629#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302630#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2631#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002632#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002633#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002634
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002635#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302636#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002637#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002638#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002639#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002640#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2641#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002642#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002643#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002644
Wayne Boyer666a4532015-12-09 12:29:35 -08002645#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2646 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302647
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002648/* DPF == dynamic parity feature */
2649#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2650#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002651
Ben Widawskyc8735b02012-09-07 19:43:39 -07002652#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302653#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002654
Chris Wilson05394f32010-11-08 19:18:58 +00002655#include "i915_trace.h"
2656
Rob Clarkbaa70942013-08-02 13:27:49 -04002657extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002658extern int i915_max_ioctl;
2659
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002660extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2661extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002662
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002663/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002664extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002665extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002666extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002667extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002668extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002669 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002670extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002671 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002672#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002673extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2674 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002675#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002676extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002677extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002678extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002679extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2680extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2681extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2682extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002683int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002684
Jani Nikula77913b32015-06-18 13:06:16 +03002685/* intel_hotplug.c */
2686void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2687void intel_hpd_init(struct drm_i915_private *dev_priv);
2688void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2689void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002690bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002691
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002693void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002694__printf(3, 4)
2695void i915_handle_error(struct drm_device *dev, bool wedged,
2696 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002697
Daniel Vetterb9632912014-09-30 10:56:44 +02002698extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002699int intel_irq_install(struct drm_i915_private *dev_priv);
2700void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002701
2702extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002703extern void intel_uncore_early_sanitize(struct drm_device *dev,
2704 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002705extern void intel_uncore_init(struct drm_device *dev);
Chris Wilson907b28c2013-07-19 20:36:52 +01002706extern void intel_uncore_check_errors(struct drm_device *dev);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002707extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002708extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002709const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002710void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002711 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002712void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002713 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002714/* Like above but the caller must manage the uncore.lock itself.
2715 * Must be used with I915_READ_FW and friends.
2716 */
2717void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2718 enum forcewake_domains domains);
2719void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2720 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002721void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002722static inline bool intel_vgpu_active(struct drm_device *dev)
2723{
2724 return to_i915(dev)->vgpu.active;
2725}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002726
Keith Packard7c463582008-11-04 02:03:27 -08002727void
Jani Nikula50227e12014-03-31 14:27:21 +03002728i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002729 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002730
2731void
Jani Nikula50227e12014-03-31 14:27:21 +03002732i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002733 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002734
Imre Deakf8b79e52014-03-04 19:23:07 +02002735void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2736void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002737void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2738 uint32_t mask,
2739 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002740void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2741 uint32_t interrupt_mask,
2742 uint32_t enabled_irq_mask);
2743static inline void
2744ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2745{
2746 ilk_update_display_irq(dev_priv, bits, bits);
2747}
2748static inline void
2749ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2750{
2751 ilk_update_display_irq(dev_priv, bits, 0);
2752}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002753void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2754 enum pipe pipe,
2755 uint32_t interrupt_mask,
2756 uint32_t enabled_irq_mask);
2757static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2758 enum pipe pipe, uint32_t bits)
2759{
2760 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2761}
2762static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2763 enum pipe pipe, uint32_t bits)
2764{
2765 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2766}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002767void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2768 uint32_t interrupt_mask,
2769 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002770static inline void
2771ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2772{
2773 ibx_display_interrupt_update(dev_priv, bits, bits);
2774}
2775static inline void
2776ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2777{
2778 ibx_display_interrupt_update(dev_priv, bits, 0);
2779}
2780
Imre Deakf8b79e52014-03-04 19:23:07 +02002781
Eric Anholt673a3942008-07-30 12:06:12 -07002782/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002783int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2784 struct drm_file *file_priv);
2785int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2786 struct drm_file *file_priv);
2787int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2788 struct drm_file *file_priv);
2789int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002791int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2792 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002793int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2794 struct drm_file *file_priv);
2795int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002797void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002798 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002799void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002800int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002801 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002802 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002803int i915_gem_execbuffer(struct drm_device *dev, void *data,
2804 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002805int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2806 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002807int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2808 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002809int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2810 struct drm_file *file);
2811int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2812 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002813int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2814 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002815int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002817int i915_gem_set_tiling(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
2819int i915_gem_get_tiling(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002821int i915_gem_init_userptr(struct drm_device *dev);
2822int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2823 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002824int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002826int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002828void i915_gem_load(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002829void *i915_gem_object_alloc(struct drm_device *dev);
2830void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002831void i915_gem_object_init(struct drm_i915_gem_object *obj,
2832 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002833struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2834 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002835struct drm_i915_gem_object *i915_gem_object_create_from_data(
2836 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002837void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002838void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002839
Daniel Vetter08755462015-04-20 09:04:05 -07002840/* Flags used by pin/bind&friends. */
2841#define PIN_MAPPABLE (1<<0)
2842#define PIN_NONBLOCK (1<<1)
2843#define PIN_GLOBAL (1<<2)
2844#define PIN_OFFSET_BIAS (1<<3)
2845#define PIN_USER (1<<4)
2846#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002847#define PIN_ZONE_4G (1<<6)
2848#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002849#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002850#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002851int __must_check
2852i915_gem_object_pin(struct drm_i915_gem_object *obj,
2853 struct i915_address_space *vm,
2854 uint32_t alignment,
2855 uint64_t flags);
2856int __must_check
2857i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2858 const struct i915_ggtt_view *view,
2859 uint32_t alignment,
2860 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002861
2862int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2863 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002864void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002865int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002866/*
2867 * BEWARE: Do not use the function below unless you can _absolutely_
2868 * _guarantee_ VMA in question is _not in use_ anywhere.
2869 */
2870int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002871int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002872void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002873void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002874
Brad Volkin4c914c02014-02-18 10:15:45 -08002875int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2876 int *needs_clflush);
2877
Chris Wilson37e680a2012-06-07 15:38:42 +01002878int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002879
2880static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002881{
Chris Wilsonee286372015-04-07 16:20:25 +01002882 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002883}
Chris Wilsonee286372015-04-07 16:20:25 +01002884
Dave Gordon033908a2015-12-10 18:51:23 +00002885struct page *
2886i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2887
Chris Wilsonee286372015-04-07 16:20:25 +01002888static inline struct page *
2889i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2890{
2891 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2892 return NULL;
2893
2894 if (n < obj->get_page.last) {
2895 obj->get_page.sg = obj->pages->sgl;
2896 obj->get_page.last = 0;
2897 }
2898
2899 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2900 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2901 if (unlikely(sg_is_chain(obj->get_page.sg)))
2902 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2903 }
2904
2905 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2906}
2907
Chris Wilsona5570172012-09-04 21:02:54 +01002908static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2909{
2910 BUG_ON(obj->pages == NULL);
2911 obj->pages_pin_count++;
2912}
2913static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2914{
2915 BUG_ON(obj->pages_pin_count == 0);
2916 obj->pages_pin_count--;
2917}
2918
Chris Wilson54cf91d2010-11-25 18:00:26 +00002919int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002920int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002921 struct intel_engine_cs *to,
2922 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002923void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002924 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002925int i915_gem_dumb_create(struct drm_file *file_priv,
2926 struct drm_device *dev,
2927 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002928int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2929 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002930/**
2931 * Returns true if seq1 is later than seq2.
2932 */
2933static inline bool
2934i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2935{
2936 return (int32_t)(seq1 - seq2) >= 0;
2937}
2938
Chris Wilson821485d2015-12-11 11:32:59 +00002939static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2940 bool lazy_coherency)
2941{
2942 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2943 return i915_seqno_passed(seqno, req->previous_seqno);
2944}
2945
John Harrison1b5a4332014-11-24 18:49:42 +00002946static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2947 bool lazy_coherency)
2948{
Chris Wilson821485d2015-12-11 11:32:59 +00002949 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00002950 return i915_seqno_passed(seqno, req->seqno);
2951}
2952
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002953int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2954int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002955
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002956struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002957i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002958
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002959bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002960void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01002961int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002962 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302963
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002964static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2965{
2966 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002967 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002968}
2969
2970static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2971{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002972 return atomic_read(&error->reset_counter) & I915_WEDGED;
2973}
2974
2975static inline u32 i915_reset_count(struct i915_gpu_error *error)
2976{
2977 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002978}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002979
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002980static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2981{
2982 return dev_priv->gpu_error.stop_rings == 0 ||
2983 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2984}
2985
2986static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2987{
2988 return dev_priv->gpu_error.stop_rings == 0 ||
2989 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2990}
2991
Chris Wilson069efc12010-09-30 16:53:18 +01002992void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01002993bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01002994int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002995int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002996int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01002997int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002998void i915_gem_init_swizzling(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08002999void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003000int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003001int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003002void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003003 struct drm_i915_gem_object *batch_obj,
3004 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003005#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003006 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003007#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003008 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003009int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003010 unsigned reset_counter,
3011 bool interruptible,
3012 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003013 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003014int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003015int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003016int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003017i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3018 bool readonly);
3019int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003020i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3021 bool write);
3022int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003023i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3024int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003025i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3026 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003027 const struct i915_ggtt_view *view);
3028void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3029 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003030int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003031 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003032int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003033void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003034
Chris Wilson467cffb2011-03-07 10:42:03 +00003035uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003036i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3037uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003038i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3039 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003040
Chris Wilsone4ffd172011-04-04 09:44:39 +01003041int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3042 enum i915_cache_level cache_level);
3043
Daniel Vetter1286ff72012-05-10 15:25:09 +02003044struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3045 struct dma_buf *dma_buf);
3046
3047struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3048 struct drm_gem_object *gem_obj, int flags);
3049
Michel Thierry088e0df2015-08-07 17:40:17 +01003050u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3051 const struct i915_ggtt_view *view);
3052u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3053 struct i915_address_space *vm);
3054static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003055i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003056{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003057 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003058}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003059
Ben Widawskya70a3142013-07-31 16:59:56 -07003060bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003061bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003062 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003063bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003064 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003065
Ben Widawskya70a3142013-07-31 16:59:56 -07003066unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3067 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003068struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003069i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3070 struct i915_address_space *vm);
3071struct i915_vma *
3072i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3073 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003074
Ben Widawskyaccfef22013-08-14 11:38:35 +02003075struct i915_vma *
3076i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003077 struct i915_address_space *vm);
3078struct i915_vma *
3079i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3080 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003081
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003082static inline struct i915_vma *
3083i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3084{
3085 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003086}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003087bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003088
Ben Widawskya70a3142013-07-31 16:59:56 -07003089/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003090#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003091 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3092static inline bool i915_is_ggtt(struct i915_address_space *vm)
3093{
3094 struct i915_address_space *ggtt =
3095 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3096 return vm == ggtt;
3097}
3098
Daniel Vetter841cd772014-08-06 15:04:48 +02003099static inline struct i915_hw_ppgtt *
3100i915_vm_to_ppgtt(struct i915_address_space *vm)
3101{
3102 WARN_ON(i915_is_ggtt(vm));
3103
3104 return container_of(vm, struct i915_hw_ppgtt, base);
3105}
3106
3107
Ben Widawskya70a3142013-07-31 16:59:56 -07003108static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3109{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003110 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003111}
3112
3113static inline unsigned long
3114i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3115{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003116 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003117}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003118
3119static inline int __must_check
3120i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3121 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003122 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003123{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003124 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3125 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003126}
Ben Widawskya70a3142013-07-31 16:59:56 -07003127
Daniel Vetterb2871102014-02-14 14:01:19 +01003128static inline int
3129i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3130{
3131 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3132}
3133
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003134void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3135 const struct i915_ggtt_view *view);
3136static inline void
3137i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3138{
3139 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3140}
Daniel Vetterb2871102014-02-14 14:01:19 +01003141
Daniel Vetter41a36b72015-07-24 13:55:11 +02003142/* i915_gem_fence.c */
3143int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3144int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3145
3146bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3147void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3148
3149void i915_gem_restore_fences(struct drm_device *dev);
3150
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003151void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3152void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3153void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3154
Ben Widawsky254f9652012-06-04 14:42:42 -07003155/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003156int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003157void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003158void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003159int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003160int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003161void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003162int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003163struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003164i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003165void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003166struct drm_i915_gem_object *
3167i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003168static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003169{
Chris Wilson691e6412014-04-09 09:07:36 +01003170 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003171}
3172
Oscar Mateo273497e2014-05-22 14:13:37 +01003173static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003174{
Chris Wilson691e6412014-04-09 09:07:36 +01003175 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003176}
3177
Oscar Mateo273497e2014-05-22 14:13:37 +01003178static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003179{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003180 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003181}
3182
Ben Widawsky84624812012-06-04 14:42:54 -07003183int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3184 struct drm_file *file);
3185int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3186 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003187int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3188 struct drm_file *file_priv);
3189int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3190 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003191
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003192/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003193int __must_check i915_gem_evict_something(struct drm_device *dev,
3194 struct i915_address_space *vm,
3195 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003196 unsigned alignment,
3197 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003198 unsigned long start,
3199 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003200 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003201int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003202int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003203
Ben Widawsky0260c422014-03-22 22:47:21 -07003204/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003205static inline void i915_gem_chipset_flush(struct drm_device *dev)
3206{
Chris Wilson05394f32010-11-08 19:18:58 +00003207 if (INTEL_INFO(dev)->gen < 6)
3208 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003209}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003210
Chris Wilson9797fbf2012-04-24 15:47:39 +01003211/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003212int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3213 struct drm_mm_node *node, u64 size,
3214 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003215int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3216 struct drm_mm_node *node, u64 size,
3217 unsigned alignment, u64 start,
3218 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003219void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3220 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003221int i915_gem_init_stolen(struct drm_device *dev);
3222void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003223struct drm_i915_gem_object *
3224i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003225struct drm_i915_gem_object *
3226i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3227 u32 stolen_offset,
3228 u32 gtt_offset,
3229 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003230
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003231/* i915_gem_shrinker.c */
3232unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003233 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003234 unsigned flags);
3235#define I915_SHRINK_PURGEABLE 0x1
3236#define I915_SHRINK_UNBOUND 0x2
3237#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003238#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003239unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3240void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3241
3242
Eric Anholt673a3942008-07-30 12:06:12 -07003243/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003244static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003245{
Jani Nikula50227e12014-03-31 14:27:21 +03003246 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003247
3248 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3249 obj->tiling_mode != I915_TILING_NONE;
3250}
3251
Eric Anholt673a3942008-07-30 12:06:12 -07003252/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003253#if WATCH_LISTS
3254int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003255#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003256#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003257#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003258
Ben Gamari20172632009-02-17 20:08:50 -05003259/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003260int i915_debugfs_init(struct drm_minor *minor);
3261void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003262#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003263int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003264void intel_display_crc_init(struct drm_device *dev);
3265#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003266static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3267{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003268static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003269#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003270
3271/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003272__printf(2, 3)
3273void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003274int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3275 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003276int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003277 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003278 size_t count, loff_t pos);
3279static inline void i915_error_state_buf_release(
3280 struct drm_i915_error_state_buf *eb)
3281{
3282 kfree(eb->buf);
3283}
Mika Kuoppala58174462014-02-25 17:11:26 +02003284void i915_capture_error_state(struct drm_device *dev, bool wedge,
3285 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003286void i915_error_state_get(struct drm_device *dev,
3287 struct i915_error_state_file_priv *error_priv);
3288void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3289void i915_destroy_error_state(struct drm_device *dev);
3290
3291void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003292const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003293
Brad Volkin351e3db2014-02-18 10:15:46 -08003294/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003295int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003296int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3297void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3298bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3299int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003300 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003301 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003302 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003303 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003304 bool is_master);
3305
Jesse Barnes317c35d2008-08-25 15:11:06 -07003306/* i915_suspend.c */
3307extern int i915_save_state(struct drm_device *dev);
3308extern int i915_restore_state(struct drm_device *dev);
3309
Ben Widawsky0136db582012-04-10 21:17:01 -07003310/* i915_sysfs.c */
3311void i915_setup_sysfs(struct drm_device *dev_priv);
3312void i915_teardown_sysfs(struct drm_device *dev_priv);
3313
Chris Wilsonf899fc62010-07-20 15:44:45 -07003314/* intel_i2c.c */
3315extern int intel_setup_gmbus(struct drm_device *dev);
3316extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003317extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3318 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003319
Jani Nikula0184df42015-03-27 00:20:20 +02003320extern struct i2c_adapter *
3321intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003322extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3323extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003324static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003325{
3326 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3327}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003328extern void intel_i2c_reset(struct drm_device *dev);
3329
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003330/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003331int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003332bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003333
Chris Wilson3b617962010-08-24 09:02:58 +01003334/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003335#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003336extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003337extern void intel_opregion_init(struct drm_device *dev);
3338extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003339extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003340extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3341 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003342extern int intel_opregion_notify_adapter(struct drm_device *dev,
3343 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003344#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003345static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003346static inline void intel_opregion_init(struct drm_device *dev) { return; }
3347static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003348static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003349static inline int
3350intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3351{
3352 return 0;
3353}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003354static inline int
3355intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3356{
3357 return 0;
3358}
Len Brown65e082c2008-10-24 17:18:10 -04003359#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003360
Jesse Barnes723bfd72010-10-07 16:01:13 -07003361/* intel_acpi.c */
3362#ifdef CONFIG_ACPI
3363extern void intel_register_dsm_handler(void);
3364extern void intel_unregister_dsm_handler(void);
3365#else
3366static inline void intel_register_dsm_handler(void) { return; }
3367static inline void intel_unregister_dsm_handler(void) { return; }
3368#endif /* CONFIG_ACPI */
3369
Jesse Barnes79e53942008-11-07 14:24:08 -08003370/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003371extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003372extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003373extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003374extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003375extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003376extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003377extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003378extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003379extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003380extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003381extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003382extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003383extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3384 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003385extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003386extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003387
Ben Widawsky2911a352012-04-05 14:47:36 -07003388extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003389int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3390 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003391int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3392 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003393
Chris Wilson6ef3d422010-08-04 20:26:07 +01003394/* overlay */
3395extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003396extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3397 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003398
3399extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003400extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003401 struct drm_device *dev,
3402 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003403
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003404int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3405int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003406
3407/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303408u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3409void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003410u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003411u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3412void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3413u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3414void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3415u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3416void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003417u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3418void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003419u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3420void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003421u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3422void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003423u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3424 enum intel_sbi_destination destination);
3425void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3426 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303427u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3428void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003429
Ville Syrjälä616bc822015-01-23 21:04:25 +02003430int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3431int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303432
Ben Widawsky0b274482013-10-04 21:22:51 -07003433#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3434#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003435
Ben Widawsky0b274482013-10-04 21:22:51 -07003436#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3437#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3438#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3439#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003440
Ben Widawsky0b274482013-10-04 21:22:51 -07003441#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3442#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3443#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3444#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003445
Chris Wilson698b3132014-03-21 13:16:43 +00003446/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3447 * will be implemented using 2 32-bit writes in an arbitrary order with
3448 * an arbitrary delay between them. This can cause the hardware to
3449 * act upon the intermediate value, possibly leading to corruption and
3450 * machine death. You have been warned.
3451 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003452#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3453#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003454
Chris Wilson50877442014-03-21 12:41:53 +00003455#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003456 u32 upper, lower, old_upper, loop = 0; \
3457 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003458 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003459 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003460 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003461 upper = I915_READ(upper_reg); \
3462 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003463 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003464
Zou Nan haicae58522010-11-09 17:17:32 +08003465#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3466#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3467
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003468#define __raw_read(x, s) \
3469static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003470 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003471{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003472 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003473}
3474
3475#define __raw_write(x, s) \
3476static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003477 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003478{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003479 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003480}
3481__raw_read(8, b)
3482__raw_read(16, w)
3483__raw_read(32, l)
3484__raw_read(64, q)
3485
3486__raw_write(8, b)
3487__raw_write(16, w)
3488__raw_write(32, l)
3489__raw_write(64, q)
3490
3491#undef __raw_read
3492#undef __raw_write
3493
Chris Wilsona6111f72015-04-07 16:21:02 +01003494/* These are untraced mmio-accessors that are only valid to be used inside
3495 * criticial sections inside IRQ handlers where forcewake is explicitly
3496 * controlled.
3497 * Think twice, and think again, before using these.
3498 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3499 * intel_uncore_forcewake_irqunlock().
3500 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003501#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3502#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003503#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3504
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003505/* "Broadcast RGB" property */
3506#define INTEL_BROADCAST_RGB_AUTO 0
3507#define INTEL_BROADCAST_RGB_FULL 1
3508#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003510static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003511{
Wayne Boyer666a4532015-12-09 12:29:35 -08003512 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003513 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303514 else if (INTEL_INFO(dev)->gen >= 5)
3515 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003516 else
3517 return VGACNTRL;
3518}
3519
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003520static inline void __user *to_user_ptr(u64 address)
3521{
3522 return (void __user *)(uintptr_t)address;
3523}
3524
Imre Deakdf977292013-05-21 20:03:17 +03003525static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3526{
3527 unsigned long j = msecs_to_jiffies(m);
3528
3529 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3530}
3531
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003532static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3533{
3534 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3535}
3536
Imre Deakdf977292013-05-21 20:03:17 +03003537static inline unsigned long
3538timespec_to_jiffies_timeout(const struct timespec *value)
3539{
3540 unsigned long j = timespec_to_jiffies(value);
3541
3542 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3543}
3544
Paulo Zanonidce56b32013-12-19 14:29:40 -02003545/*
3546 * If you need to wait X milliseconds between events A and B, but event B
3547 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3548 * when event A happened, then just before event B you call this function and
3549 * pass the timestamp as the first argument, and X as the second argument.
3550 */
3551static inline void
3552wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3553{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003554 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003555
3556 /*
3557 * Don't re-read the value of "jiffies" every time since it may change
3558 * behind our back and break the math.
3559 */
3560 tmp_jiffies = jiffies;
3561 target_jiffies = timestamp_jiffies +
3562 msecs_to_jiffies_timeout(to_wait_ms);
3563
3564 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003565 remaining_jiffies = target_jiffies - tmp_jiffies;
3566 while (remaining_jiffies)
3567 remaining_jiffies =
3568 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003569 }
3570}
3571
John Harrison581c26e82014-11-24 18:49:39 +00003572static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3573 struct drm_i915_gem_request *req)
3574{
3575 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3576 i915_gem_request_assign(&ring->trace_irq_req, req);
3577}
3578
Linus Torvalds1da177e2005-04-16 15:20:36 -07003579#endif