blob: 36c828564db019db1f254b2a283dc9dd4031e908 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach64171712010-02-16 21:07:46 +0000258/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000259/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000260def imm0_65535 : ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000262}]>;
263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
265class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Jim Grosbach0a145f32010-02-16 20:17:57 +0000267/// adde and sube predicates - True based on whether the carry flag output
268/// will be needed or not.
269def adde_dead_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return !N->hasAnyUseOfValue(1);}]>;
272def sube_dead_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return !N->hasAnyUseOfValue(1);}]>;
275def adde_live_carry :
276 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
277 [{return N->hasAnyUseOfValue(1);}]>;
278def sube_live_carry :
279 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
280 [{return N->hasAnyUseOfValue(1);}]>;
281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
311// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000313def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Jason W Kim685c3502011-02-04 19:47:15 +0000317// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000318def uncondbrtarget : Operand<OtherVT> {
319 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
320}
321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// Branch target for ARM. Handles conditional/unconditional
323def br_target : Operand<OtherVT> {
324 let EncoderMethod = "getARMBranchTargetOpValue";
325}
326
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000327// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329def bltarget : Operand<i32> {
330 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000331 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Call target for ARM. Handles conditional/unconditional
335// FIXME: rename bl_target to t2_bltarget?
336def bl_target : Operand<i32> {
337 // Encoded the same as branch targets.
338 let EncoderMethod = "getARMBranchTargetOpValue";
339}
340
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000343def RegListAsmOperand : AsmOperandClass {
344 let Name = "RegList";
345 let SuperClasses = [];
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def DPRRegListAsmOperand : AsmOperandClass {
349 let Name = "DPRRegList";
350 let SuperClasses = [];
351}
352
353def SPRRegListAsmOperand : AsmOperandClass {
354 let Name = "SPRRegList";
355 let SuperClasses = [];
356}
357
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Bill Wendling0f630752010-11-17 04:32:08 +0000364def dpr_reglist : Operand<i32> {
365 let EncoderMethod = "getRegisterListOpValue";
366 let ParserMatchClass = DPRRegListAsmOperand;
367 let PrintMethod = "printRegisterList";
368}
369
370def spr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = SPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000393}
394
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000396def rot_imm : Operand<i32>, ImmLeaf<i32, [{
397 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 return v == 8 || v == 16 || v == 24; }]> {
399 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400}
401
Owen Anderson00828302011-03-18 22:50:18 +0000402def ShifterAsmOperand : AsmOperandClass {
403 let Name = "Shifter";
404 let SuperClasses = [];
405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
408// (currently either asr or lsl) using the same encoding used for the
409// immediates in so_reg operands.
410def shift_imm : Operand<i32> {
411 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000412 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000413}
414
Evan Chenga8e29892007-01-19 07:51:42 +0000415// shifter_operand operands: so_reg and so_imm.
416def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000417 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000418 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000419 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000420 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000421 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000422}
Evan Chengf40deed2010-10-27 23:41:30 +0000423def shift_so_reg : Operand<i32>, // reg reg imm
424 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
425 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000426 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000427 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000429}
Evan Chenga8e29892007-01-19 07:51:42 +0000430
431// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000432// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000433def so_imm : Operand<i32>, ImmLeaf<i32, [{
434 return ARM_AM::getSOImmVal(Imm) != -1;
435 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000436 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000437 let PrintMethod = "printSOImmOperand";
438}
439
Evan Chengc70d1842007-03-20 08:11:30 +0000440// Break so_imm's up into two pieces. This handles immediates with up to 16
441// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
442// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000443def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000444 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000445}]>;
446
447/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
448///
449def arm_i32imm : PatLeaf<(imm), [{
450 if (Subtarget->hasV6T2Ops())
451 return true;
452 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
453}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000454
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000455/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000456def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
457 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000458}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000459
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000460/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000461def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
462 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000463}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000465}
466
Evan Cheng75972122011-01-13 07:58:56 +0000467// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000468// The imm is split into imm{15-12}, imm{11-0}
469//
Evan Cheng75972122011-01-13 07:58:56 +0000470def i32imm_hilo16 : Operand<i32> {
471 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000472}
473
Evan Chenga9688c42010-12-11 04:11:38 +0000474/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
475/// e.g., 0xf000ffff
476def bf_inv_mask_imm : Operand<i32>,
477 PatLeaf<(imm), [{
478 return ARM::isBitFieldInvertedMask(N->getZExtValue());
479}] > {
480 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
481 let PrintMethod = "printBitfieldInvMaskImmOperand";
482}
483
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000484/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000485def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
486 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000487}]>;
488
489/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000490def width_imm : Operand<i32>, ImmLeaf<i32, [{
491 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000492}] > {
493 let EncoderMethod = "getMsbOpValue";
494}
495
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000496def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
497 return Imm > 0 && Imm <= 32;
498}]> {
499 let EncoderMethod = "getSsatBitPosValue";
500}
501
Evan Chenga8e29892007-01-19 07:51:42 +0000502// Define ARM specific addressing modes.
503
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000504def MemMode2AsmOperand : AsmOperandClass {
505 let Name = "MemMode2";
506 let SuperClasses = [];
507 let ParserMethod = "tryParseMemMode2Operand";
508}
509
510def MemMode3AsmOperand : AsmOperandClass {
511 let Name = "MemMode3";
512 let SuperClasses = [];
513 let ParserMethod = "tryParseMemMode3Operand";
514}
Jim Grosbach3e556122010-10-26 22:37:02 +0000515
516// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000517//
Jim Grosbach3e556122010-10-26 22:37:02 +0000518def addrmode_imm12 : Operand<i32>,
519 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000520 // 12-bit immediate operand. Note that instructions using this encode
521 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
522 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000523
Chris Lattner2ac19022010-11-15 05:19:05 +0000524 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000525 let PrintMethod = "printAddrModeImm12Operand";
526 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000527}
Jim Grosbach3e556122010-10-26 22:37:02 +0000528// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000529//
Jim Grosbach3e556122010-10-26 22:37:02 +0000530def ldst_so_reg : Operand<i32>,
531 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000532 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000533 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000534 let PrintMethod = "printAddrMode2Operand";
535 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
536}
537
Jim Grosbach3e556122010-10-26 22:37:02 +0000538// addrmode2 := reg +/- imm12
539// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000540//
541def addrmode2 : Operand<i32>,
542 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000543 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000544 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000545 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000546 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
547}
548
549def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000550 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
551 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000552 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000553 let PrintMethod = "printAddrMode2OffsetOperand";
554 let MIOperandInfo = (ops GPR, i32imm);
555}
556
557// addrmode3 := reg +/- reg
558// addrmode3 := reg +/- imm8
559//
560def addrmode3 : Operand<i32>,
561 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000562 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000563 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000564 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000565 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
566}
567
568def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000569 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
570 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000571 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000572 let PrintMethod = "printAddrMode3OffsetOperand";
573 let MIOperandInfo = (ops GPR, i32imm);
574}
575
Jim Grosbache6913602010-11-03 01:01:43 +0000576// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000577//
Jim Grosbache6913602010-11-03 01:01:43 +0000578def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000579 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000580 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000581}
582
Bill Wendling59914872010-11-08 00:39:58 +0000583def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000584 let Name = "MemMode5";
585 let SuperClasses = [];
586}
587
Evan Chenga8e29892007-01-19 07:51:42 +0000588// addrmode5 := reg +/- imm8*4
589//
590def addrmode5 : Operand<i32>,
591 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
592 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000593 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000594 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000595 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000596}
597
Bob Wilsond3a07652011-02-07 17:43:09 +0000598// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000599//
600def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000601 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000602 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000603 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000604 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000605}
606
Bob Wilsonda525062011-02-25 06:42:42 +0000607def am6offset : Operand<i32>,
608 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
609 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000610 let PrintMethod = "printAddrMode6OffsetOperand";
611 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000613}
614
Mon P Wang183c6272011-05-09 17:47:27 +0000615// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
616// (single element from one lane) for size 32.
617def addrmode6oneL32 : Operand<i32>,
618 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
619 let PrintMethod = "printAddrMode6Operand";
620 let MIOperandInfo = (ops GPR:$addr, i32imm);
621 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
622}
623
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000624// Special version of addrmode6 to handle alignment encoding for VLD-dup
625// instructions, specifically VLD4-dup.
626def addrmode6dup : Operand<i32>,
627 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
628 let PrintMethod = "printAddrMode6Operand";
629 let MIOperandInfo = (ops GPR:$addr, i32imm);
630 let EncoderMethod = "getAddrMode6DupAddressOpValue";
631}
632
Evan Chenga8e29892007-01-19 07:51:42 +0000633// addrmodepc := pc + reg
634//
635def addrmodepc : Operand<i32>,
636 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
637 let PrintMethod = "printAddrModePCOperand";
638 let MIOperandInfo = (ops GPR, i32imm);
639}
640
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000641def MemMode7AsmOperand : AsmOperandClass {
642 let Name = "MemMode7";
643 let SuperClasses = [];
644}
645
646// addrmode7 := reg
647// Used by load/store exclusive instructions. Useful to enable right assembly
648// parsing and printing. Not used for any codegen matching.
649//
650def addrmode7 : Operand<i32> {
651 let PrintMethod = "printAddrMode7Operand";
652 let MIOperandInfo = (ops GPR);
653 let ParserMatchClass = MemMode7AsmOperand;
654}
655
Bob Wilson4f38b382009-08-21 21:58:55 +0000656def nohash_imm : Operand<i32> {
657 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000658}
659
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000660def CoprocNumAsmOperand : AsmOperandClass {
661 let Name = "CoprocNum";
662 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000663 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000664}
665
666def CoprocRegAsmOperand : AsmOperandClass {
667 let Name = "CoprocReg";
668 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000669 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000670}
671
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000672def p_imm : Operand<i32> {
673 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000674 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000675}
676
677def c_imm : Operand<i32> {
678 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000679 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000680}
681
Evan Chenga8e29892007-01-19 07:51:42 +0000682//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000683
Evan Cheng37f25d92008-08-28 23:39:26 +0000684include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000685
686//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000687// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000688//
689
Evan Cheng3924f782008-08-29 07:36:24 +0000690/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000691/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000692multiclass AsI1_bin_irs<bits<4> opcod, string opc,
693 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000694 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000695 // The register-immediate version is re-materializable. This is useful
696 // in particular for taking the address of a local.
697 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000698 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
699 iii, opc, "\t$Rd, $Rn, $imm",
700 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
701 bits<4> Rd;
702 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000703 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000704 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000705 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000706 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000707 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000708 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000709 }
Jim Grosbach62547262010-10-11 18:51:51 +0000710 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
711 iir, opc, "\t$Rd, $Rn, $Rm",
712 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000713 bits<4> Rd;
714 bits<4> Rn;
715 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000716 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000717 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000718 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000719 let Inst{15-12} = Rd;
720 let Inst{11-4} = 0b00000000;
721 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000723 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
724 iis, opc, "\t$Rd, $Rn, $shift",
725 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000726 bits<4> Rd;
727 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000728 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000729 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000730 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000731 let Inst{15-12} = Rd;
732 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000733 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000734
735 // Assembly aliases for optional destination operand when it's the same
736 // as the source operand.
737 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
738 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
739 so_imm:$imm, pred:$p,
740 cc_out:$s)>,
741 Requires<[IsARM]>;
742 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
743 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
744 GPR:$Rm, pred:$p,
745 cc_out:$s)>,
746 Requires<[IsARM]>;
747 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
748 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
749 so_reg:$shift, pred:$p,
750 cc_out:$s)>,
751 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000752}
753
Evan Cheng1e249e32009-06-25 20:59:23 +0000754/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000755/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000756let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000757multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
758 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
759 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000760 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
761 iii, opc, "\t$Rd, $Rn, $imm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
763 bits<4> Rd;
764 bits<4> Rn;
765 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000767 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{19-16} = Rn;
769 let Inst{15-12} = Rd;
770 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
773 iir, opc, "\t$Rd, $Rn, $Rm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
775 bits<4> Rd;
776 bits<4> Rn;
777 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000778 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000779 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000780 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{19-16} = Rn;
782 let Inst{15-12} = Rd;
783 let Inst{11-4} = 0b00000000;
784 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000785 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000786 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
787 iis, opc, "\t$Rd, $Rn, $shift",
788 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
789 bits<4> Rd;
790 bits<4> Rn;
791 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000792 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000793 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000794 let Inst{19-16} = Rn;
795 let Inst{15-12} = Rd;
796 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 }
Evan Cheng071a2792007-09-11 19:55:27 +0000798}
Evan Chengc85e8322007-07-05 07:13:32 +0000799}
800
801/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000802/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000803/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000804let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000805multiclass AI1_cmp_irs<bits<4> opcod, string opc,
806 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
807 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000808 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
809 opc, "\t$Rn, $imm",
810 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000811 bits<4> Rn;
812 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000813 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000814 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000815 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000816 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000817 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000818 }
819 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
820 opc, "\t$Rn, $Rm",
821 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 bits<4> Rn;
823 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000824 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000825 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000826 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000827 let Inst{19-16} = Rn;
828 let Inst{15-12} = 0b0000;
829 let Inst{11-4} = 0b00000000;
830 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000831 }
832 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
833 opc, "\t$Rn, $shift",
834 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000835 bits<4> Rn;
836 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000837 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000838 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000839 let Inst{19-16} = Rn;
840 let Inst{15-12} = 0b0000;
841 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 }
Evan Cheng071a2792007-09-11 19:55:27 +0000843}
Evan Chenga8e29892007-01-19 07:51:42 +0000844}
845
Evan Cheng576a3962010-09-25 00:49:35 +0000846/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000847/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000848/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000849multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000850 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
851 IIC_iEXTr, opc, "\t$Rd, $Rm",
852 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000853 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000854 bits<4> Rd;
855 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000856 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000857 let Inst{15-12} = Rd;
858 let Inst{11-10} = 0b00;
859 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000860 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000861 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
862 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
863 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000864 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000865 bits<4> Rd;
866 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000867 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000869 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000870 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000871 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000872 }
Evan Chenga8e29892007-01-19 07:51:42 +0000873}
874
Evan Cheng576a3962010-09-25 00:49:35 +0000875multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000876 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
877 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000878 [/* For disassembly only; pattern left blank */]>,
879 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000880 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000881 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000882 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000883 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
884 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 [/* For disassembly only; pattern left blank */]>,
886 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000887 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000888 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000889 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000890 }
891}
892
Evan Cheng576a3962010-09-25 00:49:35 +0000893/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000894/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000895multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000896 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
897 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
898 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000899 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000900 bits<4> Rd;
901 bits<4> Rm;
902 bits<4> Rn;
903 let Inst{19-16} = Rn;
904 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000905 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000906 let Inst{9-4} = 0b000111;
907 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000908 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000909 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
910 rot_imm:$rot),
911 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
912 [(set GPR:$Rd, (opnode GPR:$Rn,
913 (rotr GPR:$Rm, rot_imm:$rot)))]>,
914 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000915 bits<4> Rd;
916 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000917 bits<4> Rn;
918 bits<2> rot;
919 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000920 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000921 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000922 let Inst{9-4} = 0b000111;
923 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000924 }
Evan Chenga8e29892007-01-19 07:51:42 +0000925}
926
Johnny Chen2ec5e492010-02-22 21:50:40 +0000927// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000928multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000929 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
930 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000931 [/* For disassembly only; pattern left blank */]>,
932 Requires<[IsARM, HasV6]> {
933 let Inst{11-10} = 0b00;
934 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000935 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
936 rot_imm:$rot),
937 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000938 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000939 Requires<[IsARM, HasV6]> {
940 bits<4> Rn;
941 bits<2> rot;
942 let Inst{19-16} = Rn;
943 let Inst{11-10} = rot;
944 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000945}
946
Evan Cheng62674222009-06-25 23:34:10 +0000947/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
948let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000949multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
950 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000951 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
952 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
953 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000954 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000955 bits<4> Rd;
956 bits<4> Rn;
957 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000959 let Inst{15-12} = Rd;
960 let Inst{19-16} = Rn;
961 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000962 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000963 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
964 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
965 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000966 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000967 bits<4> Rd;
968 bits<4> Rn;
969 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000970 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000971 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000972 let isCommutable = Commutable;
973 let Inst{3-0} = Rm;
974 let Inst{15-12} = Rd;
975 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000976 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000977 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
978 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
979 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000980 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000981 bits<4> Rd;
982 bits<4> Rn;
983 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000984 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000985 let Inst{11-0} = shift;
986 let Inst{15-12} = Rd;
987 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000988 }
Jim Grosbache5165492009-11-09 00:11:35 +0000989}
Owen Anderson78a54692011-04-11 20:12:19 +0000990}
991
Jim Grosbache5165492009-11-09 00:11:35 +0000992// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000993// NOTE: CPSR def omitted because it will be handled by the custom inserter.
994let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000995multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000996 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
997 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000998 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000999 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1000 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001001 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1002 let isCommutable = Commutable;
1003 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001004 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1005 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001006 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001007}
Evan Chengc85e8322007-07-05 07:13:32 +00001008}
1009
Jim Grosbach3e556122010-10-26 22:37:02 +00001010let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001011multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001012 InstrItinClass iir, PatFrag opnode> {
1013 // Note: We use the complex addrmode_imm12 rather than just an input
1014 // GPR and a constrained immediate so that we can use this to match
1015 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001016 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001017 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1018 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001019 bits<4> Rt;
1020 bits<17> addr;
1021 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1022 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001023 let Inst{15-12} = Rt;
1024 let Inst{11-0} = addr{11-0}; // imm12
1025 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001026 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001027 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1028 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001029 bits<4> Rt;
1030 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001031 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001032 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1033 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001034 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001035 let Inst{11-0} = shift{11-0};
1036 }
1037}
1038}
1039
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001040multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001041 InstrItinClass iir, PatFrag opnode> {
1042 // Note: We use the complex addrmode_imm12 rather than just an input
1043 // GPR and a constrained immediate so that we can use this to match
1044 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001045 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001046 (ins GPR:$Rt, addrmode_imm12:$addr),
1047 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1048 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1049 bits<4> Rt;
1050 bits<17> addr;
1051 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1052 let Inst{19-16} = addr{16-13}; // Rn
1053 let Inst{15-12} = Rt;
1054 let Inst{11-0} = addr{11-0}; // imm12
1055 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001056 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001057 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1058 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1059 bits<4> Rt;
1060 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001061 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001062 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1063 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001064 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001065 let Inst{11-0} = shift{11-0};
1066 }
1067}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001068//===----------------------------------------------------------------------===//
1069// Instructions
1070//===----------------------------------------------------------------------===//
1071
Evan Chenga8e29892007-01-19 07:51:42 +00001072//===----------------------------------------------------------------------===//
1073// Miscellaneous Instructions.
1074//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001075
Evan Chenga8e29892007-01-19 07:51:42 +00001076/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1077/// the function. The first operand is the ID# for this instruction, the second
1078/// is the index into the MachineConstantPool that this is, the third is the
1079/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001080let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001081def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001082PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001083 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001084
Jim Grosbach4642ad32010-02-22 23:10:38 +00001085// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1086// from removing one half of the matched pairs. That breaks PEI, which assumes
1087// these will always be in pairs, and asserts if it finds otherwise. Better way?
1088let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001089def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001090PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001091 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001092
Jim Grosbach64171712010-02-16 21:07:46 +00001093def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001094PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001095 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001096}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001097
Johnny Chenf4d81052010-02-12 22:53:19 +00001098def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001099 [/* For disassembly only; pattern left blank */]>,
1100 Requires<[IsARM, HasV6T2]> {
1101 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001102 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001103 let Inst{7-0} = 0b00000000;
1104}
1105
Johnny Chenf4d81052010-02-12 22:53:19 +00001106def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1107 [/* For disassembly only; pattern left blank */]>,
1108 Requires<[IsARM, HasV6T2]> {
1109 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001110 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001111 let Inst{7-0} = 0b00000001;
1112}
1113
1114def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1115 [/* For disassembly only; pattern left blank */]>,
1116 Requires<[IsARM, HasV6T2]> {
1117 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001118 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001119 let Inst{7-0} = 0b00000010;
1120}
1121
1122def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV6T2]> {
1125 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001126 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001127 let Inst{7-0} = 0b00000011;
1128}
1129
Johnny Chen2ec5e492010-02-22 21:50:40 +00001130def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1131 "\t$dst, $a, $b",
1132 [/* For disassembly only; pattern left blank */]>,
1133 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001134 bits<4> Rd;
1135 bits<4> Rn;
1136 bits<4> Rm;
1137 let Inst{3-0} = Rm;
1138 let Inst{15-12} = Rd;
1139 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001140 let Inst{27-20} = 0b01101000;
1141 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001142 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001143}
1144
Johnny Chenf4d81052010-02-12 22:53:19 +00001145def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1146 [/* For disassembly only; pattern left blank */]>,
1147 Requires<[IsARM, HasV6T2]> {
1148 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001149 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001150 let Inst{7-0} = 0b00000100;
1151}
1152
Johnny Chenc6f7b272010-02-11 18:12:29 +00001153// The i32imm operand $val can be used by a debugger to store more information
1154// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001155def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001156 [/* For disassembly only; pattern left blank */]>,
1157 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001158 bits<16> val;
1159 let Inst{3-0} = val{3-0};
1160 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001161 let Inst{27-20} = 0b00010010;
1162 let Inst{7-4} = 0b0111;
1163}
1164
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001165// Change Processor State is a system instruction -- for disassembly and
1166// parsing only.
1167// FIXME: Since the asm parser has currently no clean way to handle optional
1168// operands, create 3 versions of the same instruction. Once there's a clean
1169// framework to represent optional operands, change this behavior.
1170class CPS<dag iops, string asm_ops>
1171 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1172 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1173 bits<2> imod;
1174 bits<3> iflags;
1175 bits<5> mode;
1176 bit M;
1177
Johnny Chenb98e1602010-02-12 18:55:33 +00001178 let Inst{31-28} = 0b1111;
1179 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001180 let Inst{19-18} = imod;
1181 let Inst{17} = M; // Enabled if mode is set;
1182 let Inst{16} = 0;
1183 let Inst{8-6} = iflags;
1184 let Inst{5} = 0;
1185 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001186}
1187
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001188let M = 1 in
1189 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1190 "$imod\t$iflags, $mode">;
1191let mode = 0, M = 0 in
1192 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1193
1194let imod = 0, iflags = 0, M = 1 in
1195 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1196
Johnny Chenb92a23f2010-02-21 04:42:01 +00001197// Preload signals the memory system of possible future data/instruction access.
1198// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001199multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001200
Evan Chengdfed19f2010-11-03 06:34:55 +00001201 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001202 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001203 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001204 bits<4> Rt;
1205 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001206 let Inst{31-26} = 0b111101;
1207 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001208 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001209 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001210 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001211 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001212 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001213 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001214 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001215 }
1216
Evan Chengdfed19f2010-11-03 06:34:55 +00001217 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001218 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001219 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001220 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001221 let Inst{31-26} = 0b111101;
1222 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001223 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001224 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001225 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001226 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001227 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001228 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001229 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001230 }
1231}
1232
Evan Cheng416941d2010-11-04 05:19:35 +00001233defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1234defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1235defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001236
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001237def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1238 "setend\t$end",
1239 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001240 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001241 bits<1> end;
1242 let Inst{31-10} = 0b1111000100000001000000;
1243 let Inst{9} = end;
1244 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001245}
1246
Johnny Chenf4d81052010-02-12 22:53:19 +00001247def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001248 [/* For disassembly only; pattern left blank */]>,
1249 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001250 bits<4> opt;
1251 let Inst{27-4} = 0b001100100000111100001111;
1252 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001253}
1254
Johnny Chenba6e0332010-02-11 17:14:31 +00001255// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001256let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001257def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001258 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001259 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001260 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001261}
1262
Evan Cheng12c3a532008-11-06 17:48:05 +00001263// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001264let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001265def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1266 Size4Bytes, IIC_iALUr,
1267 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001268
Evan Cheng325474e2008-01-07 23:56:57 +00001269let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001270def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001271 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001272 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001273
Jim Grosbach53694262010-11-18 01:15:56 +00001274def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001275 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001276 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001277
Jim Grosbach53694262010-11-18 01:15:56 +00001278def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001279 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001280 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001281
Jim Grosbach53694262010-11-18 01:15:56 +00001282def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001283 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001284 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001285
Jim Grosbach53694262010-11-18 01:15:56 +00001286def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001287 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001288 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001289}
Chris Lattner13c63102008-01-06 05:55:01 +00001290let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001291def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001292 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001293
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001294def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001295 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1296 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001297
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001298def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001299 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001300}
Evan Cheng12c3a532008-11-06 17:48:05 +00001301} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001302
Evan Chenge07715c2009-06-23 05:25:29 +00001303
1304// LEApcrel - Load a pc-relative address into a register without offending the
1305// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001306let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001307// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001308// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1309// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001310def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001311 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001312 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001313 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001314 let Inst{27-25} = 0b001;
1315 let Inst{20} = 0;
1316 let Inst{19-16} = 0b1111;
1317 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001318 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001319}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001320def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1321 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001322
1323def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1324 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1325 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001326
Evan Chenga8e29892007-01-19 07:51:42 +00001327//===----------------------------------------------------------------------===//
1328// Control Flow Instructions.
1329//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001330
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001331let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1332 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001333 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001334 "bx", "\tlr", [(ARMretflag)]>,
1335 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001336 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001337 }
1338
1339 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001340 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001341 "mov", "\tpc, lr", [(ARMretflag)]>,
1342 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001343 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001344 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001345}
Rafael Espindola27185192006-09-29 21:20:16 +00001346
Bob Wilson04ea6e52009-10-28 00:37:03 +00001347// Indirect branches
1348let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001349 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001350 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001351 [(brind GPR:$dst)]>,
1352 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001353 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001354 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001355 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001356 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001357
Johnny Chen75f42962011-05-22 17:51:04 +00001358 // For disassembly only.
1359 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1360 "bx$p\t$dst", [/* pattern left blank */]>,
1361 Requires<[IsARM, HasV4T]> {
1362 bits<4> dst;
1363 let Inst{27-4} = 0b000100101111111111110001;
1364 let Inst{3-0} = dst;
1365 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001366}
1367
Evan Cheng1e0eab12010-11-29 22:43:27 +00001368// All calls clobber the non-callee saved registers. SP is marked as
1369// a use to prevent stack-pointer assignments that appear immediately
1370// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001371let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001372 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001373 // FIXME: Do we really need a non-predicated version? If so, it should
1374 // at least be a pseudo instruction expanding to the predicated version
1375 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001376 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001377 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001378 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001379 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001380 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001381 Requires<[IsARM, IsNotDarwin]> {
1382 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001383 bits<24> func;
1384 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001385 }
Evan Cheng277f0742007-06-19 21:05:09 +00001386
Jason W Kim685c3502011-02-04 19:47:15 +00001387 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001388 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001389 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001390 Requires<[IsARM, IsNotDarwin]> {
1391 bits<24> func;
1392 let Inst{23-0} = func;
1393 }
Evan Cheng277f0742007-06-19 21:05:09 +00001394
Evan Chenga8e29892007-01-19 07:51:42 +00001395 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001396 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001397 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001398 [(ARMcall GPR:$func)]>,
1399 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001400 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001401 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001402 let Inst{3-0} = func;
1403 }
1404
1405 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1406 IIC_Br, "blx", "\t$func",
1407 [(ARMcall_pred GPR:$func)]>,
1408 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1409 bits<4> func;
1410 let Inst{27-4} = 0b000100101111111111110011;
1411 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001412 }
1413
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001414 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001415 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001416 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1417 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1418 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001419
1420 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001421 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1422 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1423 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001424}
1425
David Goodwin1a8f36e2009-08-12 18:31:53 +00001426let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001427 // On Darwin R9 is call-clobbered.
1428 // R7 is marked as a use to prevent frame-pointer assignments from being
1429 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001430 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001431 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001432 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001433 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001434 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1435 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001436
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001437 def BLr9_pred : ARMPseudoExpand<(outs),
1438 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001439 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001440 [(ARMcall_pred tglobaladdr:$func)],
1441 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001442 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001443
1444 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001445 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001446 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001447 [(ARMcall GPR:$func)],
1448 (BLX GPR:$func)>,
1449 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001450
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001451 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1452 Size4Bytes, IIC_Br,
1453 [(ARMcall_pred GPR:$func)],
1454 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001455 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001456
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001457 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001458 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001459 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1460 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1461 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001462
1463 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001464 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1465 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1466 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001467}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001468
David Goodwin1a8f36e2009-08-12 18:31:53 +00001469let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001470 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1471 // a two-value operand where a dag node expects two operands. :(
1472 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1473 IIC_Br, "b", "\t$target",
1474 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1475 bits<24> target;
1476 let Inst{23-0} = target;
1477 }
1478
Evan Chengaeafca02007-05-16 07:45:54 +00001479 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001480 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001481 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001482 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1483 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001484 // FIXME: Is B really a Barrier? That doesn't seem right.
1485 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1486 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001487
Jim Grosbach2dc77682010-11-29 18:37:44 +00001488 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1489 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001490 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001491 SizeSpecial, IIC_Br,
1492 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001493 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1494 // into i12 and rs suffixed versions.
1495 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001496 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001497 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001498 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001499 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001500 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001501 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001502 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001503 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001504 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001505 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001506 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001507
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001508}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001509
Johnny Chen8901e6f2011-03-31 17:53:50 +00001510// BLX (immediate) -- for disassembly only
1511def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1512 "blx\t$target", [/* pattern left blank */]>,
1513 Requires<[IsARM, HasV5T]> {
1514 let Inst{31-25} = 0b1111101;
1515 bits<25> target;
1516 let Inst{23-0} = target{24-1};
1517 let Inst{24} = target{0};
1518}
1519
Johnny Chena1e76212010-02-13 02:51:09 +00001520// Branch and Exchange Jazelle -- for disassembly only
1521def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1522 [/* For disassembly only; pattern left blank */]> {
1523 let Inst{23-20} = 0b0010;
1524 //let Inst{19-8} = 0xfff;
1525 let Inst{7-4} = 0b0010;
1526}
1527
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001528// Tail calls.
1529
1530// FIXME: The Thumb versions of these should live in ARMInstrThumb.td
1531let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1532 // Darwin versions.
1533 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1534 Uses = [SP] in {
1535 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1536 IIC_Br, []>, Requires<[IsDarwin]>;
1537
1538 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1539 IIC_Br, []>, Requires<[IsDarwin]>;
1540
Jim Grosbach245f5e82011-07-08 18:50:22 +00001541 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1542 Size4Bytes, IIC_Br, [],
1543 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1544 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001545
1546 def tTAILJMPd: tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1547 Size4Bytes, IIC_Br,
1548 []>, Requires<[IsThumb, IsDarwin]>;
1549
Jim Grosbach245f5e82011-07-08 18:50:22 +00001550 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1551 Size4Bytes, IIC_Br, [],
1552 (BX GPR:$dst)>,
1553 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001554
1555 def tTAILJMPr : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1556 Size4Bytes, IIC_Br,
1557 []>, Requires<[IsThumb, IsDarwin]>;
1558 }
1559
1560 // Non-Darwin versions (the difference is R9).
1561 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1562 Uses = [SP] in {
1563 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1564 IIC_Br, []>, Requires<[IsNotDarwin]>;
1565
1566 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1567 IIC_Br, []>, Requires<[IsNotDarwin]>;
1568
Jim Grosbach245f5e82011-07-08 18:50:22 +00001569 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1570 Size4Bytes, IIC_Br, [],
1571 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1572 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001573
1574 def tTAILJMPdND : tPseudoInst<(outs), (ins brtarget:$dst, variable_ops),
1575 Size4Bytes, IIC_Br,
1576 []>, Requires<[IsThumb, IsNotDarwin]>;
1577
Jim Grosbach245f5e82011-07-08 18:50:22 +00001578 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1579 Size4Bytes, IIC_Br, [],
1580 (BX GPR:$dst)>,
1581 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001582 def tTAILJMPrND : tPseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1583 Size4Bytes, IIC_Br,
1584 []>, Requires<[IsThumb, IsNotDarwin]>;
1585 }
1586}
1587
1588
1589
1590
1591
Johnny Chen0296f3e2010-02-16 21:59:54 +00001592// Secure Monitor Call is a system instruction -- for disassembly only
1593def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1594 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001595 bits<4> opt;
1596 let Inst{23-4} = 0b01100000000000000111;
1597 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001598}
1599
Johnny Chen64dfb782010-02-16 20:04:27 +00001600// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001601let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001602def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001603 [/* For disassembly only; pattern left blank */]> {
1604 bits<24> svc;
1605 let Inst{23-0} = svc;
1606}
Johnny Chen85d5a892010-02-10 18:02:25 +00001607}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001608def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001609
Johnny Chenfb566792010-02-17 21:39:10 +00001610// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001611let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001612def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1613 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001614 [/* For disassembly only; pattern left blank */]> {
1615 let Inst{31-28} = 0b1111;
1616 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001617 let Inst{19-8} = 0xd05;
1618 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001619}
1620
Jim Grosbache6913602010-11-03 01:01:43 +00001621def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1622 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001623 [/* For disassembly only; pattern left blank */]> {
1624 let Inst{31-28} = 0b1111;
1625 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001626 let Inst{19-8} = 0xd05;
1627 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001628}
1629
Johnny Chenfb566792010-02-17 21:39:10 +00001630// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001631def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1632 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001633 [/* For disassembly only; pattern left blank */]> {
1634 let Inst{31-28} = 0b1111;
1635 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001636 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001637}
1638
Jim Grosbache6913602010-11-03 01:01:43 +00001639def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1640 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001641 [/* For disassembly only; pattern left blank */]> {
1642 let Inst{31-28} = 0b1111;
1643 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001644 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001645}
Chris Lattner39ee0362010-10-31 19:10:56 +00001646} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001647
Evan Chenga8e29892007-01-19 07:51:42 +00001648//===----------------------------------------------------------------------===//
1649// Load / store Instructions.
1650//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001651
Evan Chenga8e29892007-01-19 07:51:42 +00001652// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001653
1654
Evan Cheng7e2fe912010-10-28 06:47:08 +00001655defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001656 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001657defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001658 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001659defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001660 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001661defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001662 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001663
Evan Chengfa775d02007-03-19 07:20:03 +00001664// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001665let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1666 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001667def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001668 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1669 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001670 bits<4> Rt;
1671 bits<17> addr;
1672 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1673 let Inst{19-16} = 0b1111;
1674 let Inst{15-12} = Rt;
1675 let Inst{11-0} = addr{11-0}; // imm12
1676}
Evan Chengfa775d02007-03-19 07:20:03 +00001677
Evan Chenga8e29892007-01-19 07:51:42 +00001678// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001679def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001680 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1681 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001682
Evan Chenga8e29892007-01-19 07:51:42 +00001683// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001684def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001685 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1686 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001687
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001688def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001689 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1690 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001691
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001692let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001693// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001694def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1695 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001696 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001697 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001698}
Rafael Espindolac391d162006-10-23 20:34:27 +00001699
Evan Chenga8e29892007-01-19 07:51:42 +00001700// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001701multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001702 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1703 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001704 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1705 // {17-14} Rn
1706 // {13} 1 == Rm, 0 == imm12
1707 // {12} isAdd
1708 // {11-0} imm12/Rm
1709 bits<18> addr;
1710 let Inst{25} = addr{13};
1711 let Inst{23} = addr{12};
1712 let Inst{19-16} = addr{17-14};
1713 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001714 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001715 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001716 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001717 (ins GPR:$Rn, am2offset:$offset),
1718 IndexModePost, LdFrm, itin,
1719 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001720 // {13} 1 == Rm, 0 == imm12
1721 // {12} isAdd
1722 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001723 bits<14> offset;
1724 bits<4> Rn;
1725 let Inst{25} = offset{13};
1726 let Inst{23} = offset{12};
1727 let Inst{19-16} = Rn;
1728 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001729 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001730}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001731
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001732let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001733defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1734defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001735}
Rafael Espindola450856d2006-12-12 00:37:38 +00001736
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001737multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1738 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1739 (ins addrmode3:$addr), IndexModePre,
1740 LdMiscFrm, itin,
1741 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1742 bits<14> addr;
1743 let Inst{23} = addr{8}; // U bit
1744 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1745 let Inst{19-16} = addr{12-9}; // Rn
1746 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1747 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1748 }
1749 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1750 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1751 LdMiscFrm, itin,
1752 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001753 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001754 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001755 let Inst{23} = offset{8}; // U bit
1756 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001757 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001758 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1759 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001760 }
1761}
Rafael Espindola4e307642006-09-08 16:59:47 +00001762
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001763let mayLoad = 1, neverHasSideEffects = 1 in {
1764defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1765defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1766defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001767let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001768def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1769 (ins addrmode3:$addr), IndexModePre,
1770 LdMiscFrm, IIC_iLoad_d_ru,
1771 "ldrd", "\t$Rt, $Rt2, $addr!",
1772 "$addr.base = $Rn_wb", []> {
1773 bits<14> addr;
1774 let Inst{23} = addr{8}; // U bit
1775 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1776 let Inst{19-16} = addr{12-9}; // Rn
1777 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1778 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1779}
1780def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1781 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1782 LdMiscFrm, IIC_iLoad_d_ru,
1783 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1784 "$Rn = $Rn_wb", []> {
1785 bits<10> offset;
1786 bits<4> Rn;
1787 let Inst{23} = offset{8}; // U bit
1788 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1789 let Inst{19-16} = Rn;
1790 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1791 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1792}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001793} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001794} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001795
Johnny Chenadb561d2010-02-18 03:27:42 +00001796// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001797let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001798def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1799 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1800 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1801 // {17-14} Rn
1802 // {13} 1 == Rm, 0 == imm12
1803 // {12} isAdd
1804 // {11-0} imm12/Rm
1805 bits<18> addr;
1806 let Inst{25} = addr{13};
1807 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001808 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001809 let Inst{19-16} = addr{17-14};
1810 let Inst{11-0} = addr{11-0};
1811 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001812}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001813def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1814 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1815 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1816 // {17-14} Rn
1817 // {13} 1 == Rm, 0 == imm12
1818 // {12} isAdd
1819 // {11-0} imm12/Rm
1820 bits<18> addr;
1821 let Inst{25} = addr{13};
1822 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001823 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001824 let Inst{19-16} = addr{17-14};
1825 let Inst{11-0} = addr{11-0};
1826 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001827}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001828def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1829 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1830 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001831 let Inst{21} = 1; // overwrite
1832}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001833def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1834 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1835 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001836 let Inst{21} = 1; // overwrite
1837}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001838def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1839 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1840 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001841 let Inst{21} = 1; // overwrite
1842}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001843}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001844
Evan Chenga8e29892007-01-19 07:51:42 +00001845// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001846
1847// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001848def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001849 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1850 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001851
Evan Chenga8e29892007-01-19 07:51:42 +00001852// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001853let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1854def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001855 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001856 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001857
1858// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001859def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001860 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001861 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001862 "str", "\t$Rt, [$Rn, $offset]!",
1863 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001864 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001865 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001866
Jim Grosbach953557f42010-11-19 21:35:06 +00001867def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001868 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001869 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001870 "str", "\t$Rt, [$Rn], $offset",
1871 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001872 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001873 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001874
Jim Grosbacha1b41752010-11-19 22:06:57 +00001875def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1876 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1877 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001878 "strb", "\t$Rt, [$Rn, $offset]!",
1879 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001880 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1881 GPR:$Rn, am2offset:$offset))]>;
1882def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1883 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1884 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001885 "strb", "\t$Rt, [$Rn], $offset",
1886 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001887 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1888 GPR:$Rn, am2offset:$offset))]>;
1889
Jim Grosbach2dc77682010-11-29 18:37:44 +00001890def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1891 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1892 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001893 "strh", "\t$Rt, [$Rn, $offset]!",
1894 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001895 [(set GPR:$Rn_wb,
1896 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001897
Jim Grosbach2dc77682010-11-29 18:37:44 +00001898def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1899 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1900 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001901 "strh", "\t$Rt, [$Rn], $offset",
1902 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001903 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1904 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001905
Johnny Chen39a4bb32010-02-18 22:31:18 +00001906// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001907let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001908def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1909 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001910 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001911 "strd", "\t$src1, $src2, [$base, $offset]!",
1912 "$base = $base_wb", []>;
1913
1914// For disassembly only
1915def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1916 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001917 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001918 "strd", "\t$src1, $src2, [$base], $offset",
1919 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001920} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001921
Johnny Chenad4df4c2010-03-01 19:22:00 +00001922// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001923
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001924def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1925 IndexModePost, StFrm, IIC_iStore_ru,
1926 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001927 [/* For disassembly only; pattern left blank */]> {
1928 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001929 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1930}
1931
1932def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1933 IndexModePost, StFrm, IIC_iStore_bh_ru,
1934 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1935 [/* For disassembly only; pattern left blank */]> {
1936 let Inst{21} = 1; // overwrite
1937 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001938}
1939
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001940def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001941 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001942 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001943 [/* For disassembly only; pattern left blank */]> {
1944 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001945 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001946}
1947
Evan Chenga8e29892007-01-19 07:51:42 +00001948//===----------------------------------------------------------------------===//
1949// Load / store multiple Instructions.
1950//
1951
Bill Wendling6c470b82010-11-13 09:09:38 +00001952multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1953 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001954 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001955 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1956 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001957 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001958 let Inst{24-23} = 0b01; // Increment After
1959 let Inst{21} = 0; // No writeback
1960 let Inst{20} = L_bit;
1961 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001962 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001963 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1964 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001965 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001966 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001967 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001968 let Inst{20} = L_bit;
1969 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001970 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001971 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1972 IndexModeNone, f, itin,
1973 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1974 let Inst{24-23} = 0b00; // Decrement After
1975 let Inst{21} = 0; // No writeback
1976 let Inst{20} = L_bit;
1977 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001978 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001979 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1980 IndexModeUpd, f, itin_upd,
1981 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1982 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001983 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001984 let Inst{20} = L_bit;
1985 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001986 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001987 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1988 IndexModeNone, f, itin,
1989 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1990 let Inst{24-23} = 0b10; // Decrement Before
1991 let Inst{21} = 0; // No writeback
1992 let Inst{20} = L_bit;
1993 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001994 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001995 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1996 IndexModeUpd, f, itin_upd,
1997 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1998 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001999 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002000 let Inst{20} = L_bit;
2001 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002002 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002003 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2004 IndexModeNone, f, itin,
2005 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2006 let Inst{24-23} = 0b11; // Increment Before
2007 let Inst{21} = 0; // No writeback
2008 let Inst{20} = L_bit;
2009 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002010 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002011 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2012 IndexModeUpd, f, itin_upd,
2013 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2014 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002015 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002016 let Inst{20} = L_bit;
2017 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002018}
Bill Wendling6c470b82010-11-13 09:09:38 +00002019
Bill Wendlingc93989a2010-11-13 11:20:05 +00002020let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002021
2022let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2023defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2024
2025let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2026defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2027
2028} // neverHasSideEffects
2029
Bob Wilson0fef5842011-01-06 19:24:32 +00002030// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002031def : MnemonicAlias<"ldmfd", "ldmia">;
2032def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002033def : MnemonicAlias<"ldm", "ldmia">;
2034def : MnemonicAlias<"stm", "stmia">;
2035
2036// FIXME: remove when we have a way to marking a MI with these properties.
2037// FIXME: Should pc be an implicit operand like PICADD, etc?
2038let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2039 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002040def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2041 reglist:$regs, variable_ops),
2042 Size4Bytes, IIC_iLoad_mBr, [],
2043 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002044 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002045
Evan Chenga8e29892007-01-19 07:51:42 +00002046//===----------------------------------------------------------------------===//
2047// Move Instructions.
2048//
2049
Evan Chengcd799b92009-06-12 20:46:18 +00002050let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002051def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2052 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2053 bits<4> Rd;
2054 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002055
Johnny Chen103bf952011-04-01 23:30:25 +00002056 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002057 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002058 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002059 let Inst{3-0} = Rm;
2060 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002061}
2062
Dale Johannesen38d5f042010-06-15 22:24:08 +00002063// A version for the smaller set of tail call registers.
2064let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002065def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002066 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2067 bits<4> Rd;
2068 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002069
Dale Johannesen38d5f042010-06-15 22:24:08 +00002070 let Inst{11-4} = 0b00000000;
2071 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002072 let Inst{3-0} = Rm;
2073 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002074}
2075
Evan Chengf40deed2010-10-27 23:41:30 +00002076def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002077 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002078 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2079 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002080 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002081 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002082 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002083 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002084 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002085 let Inst{25} = 0;
2086}
Evan Chenga2515702007-03-19 07:09:02 +00002087
Evan Chengc4af4632010-11-17 20:13:28 +00002088let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002089def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2090 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002091 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002092 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002093 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002094 let Inst{15-12} = Rd;
2095 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002096 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002097}
2098
Evan Chengc4af4632010-11-17 20:13:28 +00002099let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002100def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002101 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002102 "movw", "\t$Rd, $imm",
2103 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002104 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002105 bits<4> Rd;
2106 bits<16> imm;
2107 let Inst{15-12} = Rd;
2108 let Inst{11-0} = imm{11-0};
2109 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002110 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002111 let Inst{25} = 1;
2112}
2113
Evan Cheng53519f02011-01-21 18:55:51 +00002114def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2115 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002116
2117let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002118def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002119 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002120 "movt", "\t$Rd, $imm",
2121 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002122 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002123 lo16AllZero:$imm))]>, UnaryDP,
2124 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002125 bits<4> Rd;
2126 bits<16> imm;
2127 let Inst{15-12} = Rd;
2128 let Inst{11-0} = imm{11-0};
2129 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002130 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002131 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002132}
Evan Cheng13ab0202007-07-10 18:08:01 +00002133
Evan Cheng53519f02011-01-21 18:55:51 +00002134def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2135 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002136
2137} // Constraints
2138
Evan Cheng20956592009-10-21 08:15:52 +00002139def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2140 Requires<[IsARM, HasV6T2]>;
2141
David Goodwinca01a8d2009-09-01 18:32:09 +00002142let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002143def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002144 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2145 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002146
2147// These aren't really mov instructions, but we have to define them this way
2148// due to flag operands.
2149
Evan Cheng071a2792007-09-11 19:55:27 +00002150let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002151def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002152 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2153 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002154def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002155 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2156 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002157}
Evan Chenga8e29892007-01-19 07:51:42 +00002158
Evan Chenga8e29892007-01-19 07:51:42 +00002159//===----------------------------------------------------------------------===//
2160// Extend Instructions.
2161//
2162
2163// Sign extenders
2164
Evan Cheng576a3962010-09-25 00:49:35 +00002165defm SXTB : AI_ext_rrot<0b01101010,
2166 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2167defm SXTH : AI_ext_rrot<0b01101011,
2168 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002169
Evan Cheng576a3962010-09-25 00:49:35 +00002170defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002171 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002172defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002173 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002174
Johnny Chen2ec5e492010-02-22 21:50:40 +00002175// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002176defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002177
2178// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002179defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002180
2181// Zero extenders
2182
2183let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002184defm UXTB : AI_ext_rrot<0b01101110,
2185 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2186defm UXTH : AI_ext_rrot<0b01101111,
2187 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2188defm UXTB16 : AI_ext_rrot<0b01101100,
2189 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002190
Jim Grosbach542f6422010-07-28 23:25:44 +00002191// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2192// The transformation should probably be done as a combiner action
2193// instead so we can include a check for masking back in the upper
2194// eight bits of the source into the lower eight bits of the result.
2195//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2196// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002197def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002198 (UXTB16r_rot GPR:$Src, 8)>;
2199
Evan Cheng576a3962010-09-25 00:49:35 +00002200defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002201 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002202defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002203 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002204}
2205
Evan Chenga8e29892007-01-19 07:51:42 +00002206// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002207// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002208defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002209
Evan Chenga8e29892007-01-19 07:51:42 +00002210
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002211def SBFX : I<(outs GPR:$Rd),
2212 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002213 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002214 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002215 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002216 bits<4> Rd;
2217 bits<4> Rn;
2218 bits<5> lsb;
2219 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002220 let Inst{27-21} = 0b0111101;
2221 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002222 let Inst{20-16} = width;
2223 let Inst{15-12} = Rd;
2224 let Inst{11-7} = lsb;
2225 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002226}
2227
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002228def UBFX : I<(outs GPR:$Rd),
2229 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002230 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002231 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002232 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002233 bits<4> Rd;
2234 bits<4> Rn;
2235 bits<5> lsb;
2236 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002237 let Inst{27-21} = 0b0111111;
2238 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002239 let Inst{20-16} = width;
2240 let Inst{15-12} = Rd;
2241 let Inst{11-7} = lsb;
2242 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002243}
2244
Evan Chenga8e29892007-01-19 07:51:42 +00002245//===----------------------------------------------------------------------===//
2246// Arithmetic Instructions.
2247//
2248
Jim Grosbach26421962008-10-14 20:36:24 +00002249defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002250 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002251 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002252defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002253 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002254 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002255
Evan Chengc85e8322007-07-05 07:13:32 +00002256// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002257defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002258 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002259 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2260defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002261 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002262 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002263
Evan Cheng62674222009-06-25 23:34:10 +00002264defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002265 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002266defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002267 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002268
2269// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002270let usesCustomInserter = 1 in {
2271defm ADCS : AI1_adde_sube_s_irs<
2272 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2273defm SBCS : AI1_adde_sube_s_irs<
2274 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2275}
Evan Chenga8e29892007-01-19 07:51:42 +00002276
Jim Grosbach84760882010-10-15 18:42:41 +00002277def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2278 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2279 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2280 bits<4> Rd;
2281 bits<4> Rn;
2282 bits<12> imm;
2283 let Inst{25} = 1;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = Rn;
2286 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002287}
Evan Cheng13ab0202007-07-10 18:08:01 +00002288
Bob Wilsoncff71782010-08-05 18:23:43 +00002289// The reg/reg form is only defined for the disassembler; for codegen it is
2290// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002291def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2292 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002293 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002294 bits<4> Rd;
2295 bits<4> Rn;
2296 bits<4> Rm;
2297 let Inst{11-4} = 0b00000000;
2298 let Inst{25} = 0;
2299 let Inst{3-0} = Rm;
2300 let Inst{15-12} = Rd;
2301 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002302}
2303
Jim Grosbach84760882010-10-15 18:42:41 +00002304def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2305 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2306 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2307 bits<4> Rd;
2308 bits<4> Rn;
2309 bits<12> shift;
2310 let Inst{25} = 0;
2311 let Inst{11-0} = shift;
2312 let Inst{15-12} = Rd;
2313 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002314}
Evan Chengc85e8322007-07-05 07:13:32 +00002315
2316// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002317// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2318let usesCustomInserter = 1 in {
2319def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2320 Size4Bytes, IIC_iALUi,
2321 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2322def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2323 Size4Bytes, IIC_iALUr,
2324 [/* For disassembly only; pattern left blank */]>;
2325def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2326 Size4Bytes, IIC_iALUsr,
2327 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002328}
Evan Chengc85e8322007-07-05 07:13:32 +00002329
Evan Cheng62674222009-06-25 23:34:10 +00002330let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002331def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2332 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2333 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002334 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002335 bits<4> Rd;
2336 bits<4> Rn;
2337 bits<12> imm;
2338 let Inst{25} = 1;
2339 let Inst{15-12} = Rd;
2340 let Inst{19-16} = Rn;
2341 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002342}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002343// The reg/reg form is only defined for the disassembler; for codegen it is
2344// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002345def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2346 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002347 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002348 bits<4> Rd;
2349 bits<4> Rn;
2350 bits<4> Rm;
2351 let Inst{11-4} = 0b00000000;
2352 let Inst{25} = 0;
2353 let Inst{3-0} = Rm;
2354 let Inst{15-12} = Rd;
2355 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002356}
Jim Grosbach84760882010-10-15 18:42:41 +00002357def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2358 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2359 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002360 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002361 bits<4> Rd;
2362 bits<4> Rn;
2363 bits<12> shift;
2364 let Inst{25} = 0;
2365 let Inst{11-0} = shift;
2366 let Inst{15-12} = Rd;
2367 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002368}
Evan Cheng62674222009-06-25 23:34:10 +00002369}
2370
Owen Andersonb48c7912011-04-05 23:55:28 +00002371// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2372let usesCustomInserter = 1, Uses = [CPSR] in {
2373def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2374 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002375 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002376def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2377 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002378 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002379}
Evan Cheng2c614c52007-06-06 10:17:05 +00002380
Evan Chenga8e29892007-01-19 07:51:42 +00002381// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002382// The assume-no-carry-in form uses the negation of the input since add/sub
2383// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2384// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2385// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002386def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2387 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002388def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2389 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2390// The with-carry-in form matches bitwise not instead of the negation.
2391// Effectively, the inverse interpretation of the carry flag already accounts
2392// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002393def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002394 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002395def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2396 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002397
2398// Note: These are implemented in C++ code, because they have to generate
2399// ADD/SUBrs instructions, which use a complex pattern that a xform function
2400// cannot produce.
2401// (mul X, 2^n+1) -> (add (X << n), X)
2402// (mul X, 2^n-1) -> (rsb X, (X << n))
2403
Johnny Chen667d1272010-02-22 18:50:54 +00002404// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002405// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002406class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002407 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2408 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2409 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002410 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002411 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002412 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002413 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002414 let Inst{11-4} = op11_4;
2415 let Inst{19-16} = Rn;
2416 let Inst{15-12} = Rd;
2417 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002418}
2419
Johnny Chen667d1272010-02-22 18:50:54 +00002420// Saturating add/subtract -- for disassembly only
2421
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002422def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002423 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2424 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002425def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002426 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2427 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2428def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2429 "\t$Rd, $Rm, $Rn">;
2430def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2431 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002432
2433def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2434def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2435def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2436def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2437def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2438def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2439def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2440def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2441def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2442def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2443def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2444def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002445
2446// Signed/Unsigned add/subtract -- for disassembly only
2447
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002448def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2449def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2450def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2451def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2452def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2453def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2454def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2455def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2456def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2457def USAX : AAI<0b01100101, 0b11110101, "usax">;
2458def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2459def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002460
2461// Signed/Unsigned halving add/subtract -- for disassembly only
2462
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002463def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2464def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2465def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2466def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2467def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2468def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2469def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2470def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2471def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2472def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2473def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2474def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002475
Johnny Chenadc77332010-02-26 22:04:29 +00002476// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002477
Jim Grosbach70987fb2010-10-18 23:35:38 +00002478def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002479 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002481 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002482 bits<4> Rd;
2483 bits<4> Rn;
2484 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002485 let Inst{27-20} = 0b01111000;
2486 let Inst{15-12} = 0b1111;
2487 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488 let Inst{19-16} = Rd;
2489 let Inst{11-8} = Rm;
2490 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002491}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002492def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002493 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002494 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002495 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002496 bits<4> Rd;
2497 bits<4> Rn;
2498 bits<4> Rm;
2499 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002500 let Inst{27-20} = 0b01111000;
2501 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002502 let Inst{19-16} = Rd;
2503 let Inst{15-12} = Ra;
2504 let Inst{11-8} = Rm;
2505 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002506}
2507
2508// Signed/Unsigned saturate -- for disassembly only
2509
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002510def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002512 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002513 bits<4> Rd;
2514 bits<5> sat_imm;
2515 bits<4> Rn;
2516 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002517 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002518 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 let Inst{20-16} = sat_imm;
2520 let Inst{15-12} = Rd;
2521 let Inst{11-7} = sh{7-3};
2522 let Inst{6} = sh{0};
2523 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002524}
2525
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002526def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002527 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002528 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002529 bits<4> Rd;
2530 bits<4> sat_imm;
2531 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002532 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002533 let Inst{11-4} = 0b11110011;
2534 let Inst{15-12} = Rd;
2535 let Inst{19-16} = sat_imm;
2536 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002537}
2538
Jim Grosbach70987fb2010-10-18 23:35:38 +00002539def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2540 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002541 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002542 bits<4> Rd;
2543 bits<5> sat_imm;
2544 bits<4> Rn;
2545 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002546 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002547 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002548 let Inst{15-12} = Rd;
2549 let Inst{11-7} = sh{7-3};
2550 let Inst{6} = sh{0};
2551 let Inst{20-16} = sat_imm;
2552 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002553}
2554
Jim Grosbach70987fb2010-10-18 23:35:38 +00002555def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2556 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002557 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002558 bits<4> Rd;
2559 bits<4> sat_imm;
2560 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002561 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002562 let Inst{11-4} = 0b11110011;
2563 let Inst{15-12} = Rd;
2564 let Inst{19-16} = sat_imm;
2565 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002566}
Evan Chenga8e29892007-01-19 07:51:42 +00002567
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002568def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2569def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002570
Evan Chenga8e29892007-01-19 07:51:42 +00002571//===----------------------------------------------------------------------===//
2572// Bitwise Instructions.
2573//
2574
Jim Grosbach26421962008-10-14 20:36:24 +00002575defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002576 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002577 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002578defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002579 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002580 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002581defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002582 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002583 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002584defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002585 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002586 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002587
Jim Grosbach3fea191052010-10-21 22:03:21 +00002588def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002589 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002590 "bfc", "\t$Rd, $imm", "$src = $Rd",
2591 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002592 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002593 bits<4> Rd;
2594 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002595 let Inst{27-21} = 0b0111110;
2596 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002597 let Inst{15-12} = Rd;
2598 let Inst{11-7} = imm{4-0}; // lsb
2599 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002600}
2601
Johnny Chenb2503c02010-02-17 06:31:48 +00002602// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002603def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002604 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002605 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2606 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002607 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002608 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002609 bits<4> Rd;
2610 bits<4> Rn;
2611 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002612 let Inst{27-21} = 0b0111110;
2613 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002614 let Inst{15-12} = Rd;
2615 let Inst{11-7} = imm{4-0}; // lsb
2616 let Inst{20-16} = imm{9-5}; // width
2617 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002618}
2619
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002620// GNU as only supports this form of bfi (w/ 4 arguments)
2621let isAsmParserOnly = 1 in
2622def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2623 lsb_pos_imm:$lsb, width_imm:$width),
2624 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2625 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2626 []>, Requires<[IsARM, HasV6T2]> {
2627 bits<4> Rd;
2628 bits<4> Rn;
2629 bits<5> lsb;
2630 bits<5> width;
2631 let Inst{27-21} = 0b0111110;
2632 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2633 let Inst{15-12} = Rd;
2634 let Inst{11-7} = lsb;
2635 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2636 let Inst{3-0} = Rn;
2637}
2638
Jim Grosbach36860462010-10-21 22:19:32 +00002639def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2640 "mvn", "\t$Rd, $Rm",
2641 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2642 bits<4> Rd;
2643 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002644 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002645 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002646 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002647 let Inst{15-12} = Rd;
2648 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002649}
Jim Grosbach36860462010-10-21 22:19:32 +00002650def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2651 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2652 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2653 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002654 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002655 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002656 let Inst{19-16} = 0b0000;
2657 let Inst{15-12} = Rd;
2658 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002659}
Evan Chengc4af4632010-11-17 20:13:28 +00002660let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002661def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2662 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2663 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2664 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002665 bits<12> imm;
2666 let Inst{25} = 1;
2667 let Inst{19-16} = 0b0000;
2668 let Inst{15-12} = Rd;
2669 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002670}
Evan Chenga8e29892007-01-19 07:51:42 +00002671
2672def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2673 (BICri GPR:$src, so_imm_not:$imm)>;
2674
2675//===----------------------------------------------------------------------===//
2676// Multiply Instructions.
2677//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002678class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2679 string opc, string asm, list<dag> pattern>
2680 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2681 bits<4> Rd;
2682 bits<4> Rm;
2683 bits<4> Rn;
2684 let Inst{19-16} = Rd;
2685 let Inst{11-8} = Rm;
2686 let Inst{3-0} = Rn;
2687}
2688class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2689 string opc, string asm, list<dag> pattern>
2690 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2691 bits<4> RdLo;
2692 bits<4> RdHi;
2693 bits<4> Rm;
2694 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002695 let Inst{19-16} = RdHi;
2696 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002697 let Inst{11-8} = Rm;
2698 let Inst{3-0} = Rn;
2699}
Evan Chenga8e29892007-01-19 07:51:42 +00002700
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002701// FIXME: The v5 pseudos are only necessary for the additional Constraint
2702// property. Remove them when it's possible to add those properties
2703// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002704let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002705def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2706 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002707 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002708 Requires<[IsARM, HasV6]> {
2709 let Inst{15-12} = 0b0000;
2710}
Evan Chenga8e29892007-01-19 07:51:42 +00002711
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002712let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002713def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2714 pred:$p, cc_out:$s),
2715 Size4Bytes, IIC_iMUL32,
2716 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2717 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002718 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002719}
2720
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002721def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2722 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002723 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2724 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002725 bits<4> Ra;
2726 let Inst{15-12} = Ra;
2727}
Evan Chenga8e29892007-01-19 07:51:42 +00002728
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002729let Constraints = "@earlyclobber $Rd" in
2730def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2731 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2732 Size4Bytes, IIC_iMAC32,
2733 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2734 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2735 Requires<[IsARM, NoV6]>;
2736
Jim Grosbach65711012010-11-19 22:22:37 +00002737def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2738 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2739 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002740 Requires<[IsARM, HasV6T2]> {
2741 bits<4> Rd;
2742 bits<4> Rm;
2743 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002744 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002745 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002746 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002747 let Inst{11-8} = Rm;
2748 let Inst{3-0} = Rn;
2749}
Evan Chengedcbada2009-07-06 22:05:45 +00002750
Evan Chenga8e29892007-01-19 07:51:42 +00002751// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002752let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002753let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002754def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002755 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002756 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2757 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002758
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002759def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002760 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002761 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2762 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002763
2764let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2765def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2766 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2767 Size4Bytes, IIC_iMUL64, [],
2768 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2769 Requires<[IsARM, NoV6]>;
2770
2771def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2772 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2773 Size4Bytes, IIC_iMUL64, [],
2774 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2775 Requires<[IsARM, NoV6]>;
2776}
Evan Cheng8de898a2009-06-26 00:19:44 +00002777}
Evan Chenga8e29892007-01-19 07:51:42 +00002778
2779// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002780def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2781 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002782 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2783 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002784def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2785 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002786 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2787 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002788
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002789def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2790 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2791 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2792 Requires<[IsARM, HasV6]> {
2793 bits<4> RdLo;
2794 bits<4> RdHi;
2795 bits<4> Rm;
2796 bits<4> Rn;
2797 let Inst{19-16} = RdLo;
2798 let Inst{15-12} = RdHi;
2799 let Inst{11-8} = Rm;
2800 let Inst{3-0} = Rn;
2801}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002802
2803let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2804def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2805 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2806 Size4Bytes, IIC_iMAC64, [],
2807 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2808 Requires<[IsARM, NoV6]>;
2809def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2810 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2811 Size4Bytes, IIC_iMAC64, [],
2812 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2813 Requires<[IsARM, NoV6]>;
2814def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2815 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2816 Size4Bytes, IIC_iMAC64, [],
2817 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2818 Requires<[IsARM, NoV6]>;
2819}
2820
Evan Chengcd799b92009-06-12 20:46:18 +00002821} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002822
2823// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002824def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2825 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2826 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002827 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002828 let Inst{15-12} = 0b1111;
2829}
Evan Cheng13ab0202007-07-10 18:08:01 +00002830
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002831def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2832 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002833 [/* For disassembly only; pattern left blank */]>,
2834 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002835 let Inst{15-12} = 0b1111;
2836}
2837
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002838def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2839 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2840 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2841 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2842 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002843
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002844def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2845 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2846 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002847 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002848 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002849
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002850def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2851 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2852 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2853 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2854 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002855
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002856def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2857 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2858 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002859 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002860 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002861
Raul Herbster37fb5b12007-08-30 23:25:47 +00002862multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002863 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2864 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2865 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2866 (sext_inreg GPR:$Rm, i16)))]>,
2867 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002868
Jim Grosbach3870b752010-10-22 18:35:16 +00002869 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2870 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2871 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2872 (sra GPR:$Rm, (i32 16))))]>,
2873 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002874
Jim Grosbach3870b752010-10-22 18:35:16 +00002875 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2876 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2877 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2878 (sext_inreg GPR:$Rm, i16)))]>,
2879 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002880
Jim Grosbach3870b752010-10-22 18:35:16 +00002881 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2882 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2883 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2884 (sra GPR:$Rm, (i32 16))))]>,
2885 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002886
Jim Grosbach3870b752010-10-22 18:35:16 +00002887 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2888 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2889 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2890 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2891 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002892
Jim Grosbach3870b752010-10-22 18:35:16 +00002893 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2894 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2895 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2896 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2897 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002898}
2899
Raul Herbster37fb5b12007-08-30 23:25:47 +00002900
2901multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002902 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002903 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2904 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2905 [(set GPR:$Rd, (add GPR:$Ra,
2906 (opnode (sext_inreg GPR:$Rn, i16),
2907 (sext_inreg GPR:$Rm, i16))))]>,
2908 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002909
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002910 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002911 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2912 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2913 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2914 (sra GPR:$Rm, (i32 16)))))]>,
2915 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002916
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002917 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002918 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2919 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2920 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2921 (sext_inreg GPR:$Rm, i16))))]>,
2922 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002923
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002924 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002925 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2926 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2927 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2928 (sra GPR:$Rm, (i32 16)))))]>,
2929 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002930
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002931 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002932 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2933 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2934 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2935 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2936 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002937
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002938 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002939 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2940 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2941 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2942 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2943 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002944}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002945
Raul Herbster37fb5b12007-08-30 23:25:47 +00002946defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2947defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002948
Johnny Chen83498e52010-02-12 21:59:23 +00002949// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002950def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2951 (ins GPR:$Rn, GPR:$Rm),
2952 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002953 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002954 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002955
Jim Grosbach3870b752010-10-22 18:35:16 +00002956def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2957 (ins GPR:$Rn, GPR:$Rm),
2958 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002959 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002960 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002961
Jim Grosbach3870b752010-10-22 18:35:16 +00002962def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2963 (ins GPR:$Rn, GPR:$Rm),
2964 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002965 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002966 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002967
Jim Grosbach3870b752010-10-22 18:35:16 +00002968def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2969 (ins GPR:$Rn, GPR:$Rm),
2970 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002971 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002972 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002973
Johnny Chen667d1272010-02-22 18:50:54 +00002974// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002975class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2976 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002977 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002978 bits<4> Rn;
2979 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002980 let Inst{4} = 1;
2981 let Inst{5} = swap;
2982 let Inst{6} = sub;
2983 let Inst{7} = 0;
2984 let Inst{21-20} = 0b00;
2985 let Inst{22} = long;
2986 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002987 let Inst{11-8} = Rm;
2988 let Inst{3-0} = Rn;
2989}
2990class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2991 InstrItinClass itin, string opc, string asm>
2992 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2993 bits<4> Rd;
2994 let Inst{15-12} = 0b1111;
2995 let Inst{19-16} = Rd;
2996}
2997class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2998 InstrItinClass itin, string opc, string asm>
2999 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3000 bits<4> Ra;
3001 let Inst{15-12} = Ra;
3002}
3003class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3004 InstrItinClass itin, string opc, string asm>
3005 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3006 bits<4> RdLo;
3007 bits<4> RdHi;
3008 let Inst{19-16} = RdHi;
3009 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003010}
3011
3012multiclass AI_smld<bit sub, string opc> {
3013
Jim Grosbach385e1362010-10-22 19:15:30 +00003014 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3015 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003016
Jim Grosbach385e1362010-10-22 19:15:30 +00003017 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3018 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003019
Jim Grosbach385e1362010-10-22 19:15:30 +00003020 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3021 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3022 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003023
Jim Grosbach385e1362010-10-22 19:15:30 +00003024 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3025 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3026 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003027
3028}
3029
3030defm SMLA : AI_smld<0, "smla">;
3031defm SMLS : AI_smld<1, "smls">;
3032
Johnny Chen2ec5e492010-02-22 21:50:40 +00003033multiclass AI_sdml<bit sub, string opc> {
3034
Jim Grosbach385e1362010-10-22 19:15:30 +00003035 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3036 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3037 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3038 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003039}
3040
3041defm SMUA : AI_sdml<0, "smua">;
3042defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003043
Evan Chenga8e29892007-01-19 07:51:42 +00003044//===----------------------------------------------------------------------===//
3045// Misc. Arithmetic Instructions.
3046//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003047
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003048def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3049 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3050 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003051
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003052def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3053 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3054 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3055 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003056
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003057def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3058 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3059 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003060
Evan Cheng9568e5c2011-06-21 06:01:08 +00003061let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003062def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3063 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003064 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003065 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003066
Evan Cheng9568e5c2011-06-21 06:01:08 +00003067let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003068def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3069 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003070 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003071 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003072
Evan Chengf60ceac2011-06-15 17:17:48 +00003073def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3074 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3075 (REVSH GPR:$Rm)>;
3076
Bob Wilsonf955f292010-08-17 17:23:19 +00003077def lsl_shift_imm : SDNodeXForm<imm, [{
3078 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3079 return CurDAG->getTargetConstant(Sh, MVT::i32);
3080}]>;
3081
Eric Christopher8f232d32011-04-28 05:49:04 +00003082def lsl_amt : ImmLeaf<i32, [{
3083 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003084}], lsl_shift_imm>;
3085
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003086def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3087 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3088 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3089 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3090 (and (shl GPR:$Rm, lsl_amt:$sh),
3091 0xFFFF0000)))]>,
3092 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003093
Evan Chenga8e29892007-01-19 07:51:42 +00003094// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003095def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3096 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3097def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3098 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003099
Bob Wilsonf955f292010-08-17 17:23:19 +00003100def asr_shift_imm : SDNodeXForm<imm, [{
3101 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3102 return CurDAG->getTargetConstant(Sh, MVT::i32);
3103}]>;
3104
Eric Christopher8f232d32011-04-28 05:49:04 +00003105def asr_amt : ImmLeaf<i32, [{
3106 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003107}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003108
Bob Wilsondc66eda2010-08-16 22:26:55 +00003109// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3110// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003111def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3112 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3113 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3114 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3115 (and (sra GPR:$Rm, asr_amt:$sh),
3116 0xFFFF)))]>,
3117 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003118
Evan Chenga8e29892007-01-19 07:51:42 +00003119// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3120// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003121def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003122 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003123def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003124 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3125 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003126
Evan Chenga8e29892007-01-19 07:51:42 +00003127//===----------------------------------------------------------------------===//
3128// Comparison Instructions...
3129//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003130
Jim Grosbach26421962008-10-14 20:36:24 +00003131defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003132 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003133 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003134
Jim Grosbach97a884d2010-12-07 20:41:06 +00003135// ARMcmpZ can re-use the above instruction definitions.
3136def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3137 (CMPri GPR:$src, so_imm:$imm)>;
3138def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3139 (CMPrr GPR:$src, GPR:$rhs)>;
3140def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3141 (CMPrs GPR:$src, so_reg:$rhs)>;
3142
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003143// FIXME: We have to be careful when using the CMN instruction and comparison
3144// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003145// results:
3146//
3147// rsbs r1, r1, 0
3148// cmp r0, r1
3149// mov r0, #0
3150// it ls
3151// mov r0, #1
3152//
3153// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003154//
Bill Wendling6165e872010-08-26 18:33:51 +00003155// cmn r0, r1
3156// mov r0, #0
3157// it ls
3158// mov r0, #1
3159//
3160// However, the CMN gives the *opposite* result when r1 is 0. This is because
3161// the carry flag is set in the CMP case but not in the CMN case. In short, the
3162// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3163// value of r0 and the carry bit (because the "carry bit" parameter to
3164// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3165// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3166// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3167// parameter to AddWithCarry is defined as 0).
3168//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003169// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003170//
3171// x = 0
3172// ~x = 0xFFFF FFFF
3173// ~x + 1 = 0x1 0000 0000
3174// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3175//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003176// Therefore, we should disable CMN when comparing against zero, until we can
3177// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3178// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003179//
3180// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3181//
3182// This is related to <rdar://problem/7569620>.
3183//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003184//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3185// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003186
Evan Chenga8e29892007-01-19 07:51:42 +00003187// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003188defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003189 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003190 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003191defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003192 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003193 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003194
David Goodwinc0309b42009-06-29 15:33:01 +00003195defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003196 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003197 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003198
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003199//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3200// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003201
David Goodwinc0309b42009-06-29 15:33:01 +00003202def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003203 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003204
Evan Cheng218977b2010-07-13 19:27:42 +00003205// Pseudo i64 compares for some floating point compares.
3206let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3207 Defs = [CPSR] in {
3208def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003209 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003210 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003211 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3212
3213def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003214 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003215 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3216} // usesCustomInserter
3217
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003218
Evan Chenga8e29892007-01-19 07:51:42 +00003219// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003220// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003221// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003222let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003223def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3224 Size4Bytes, IIC_iCMOVr,
3225 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3226 RegConstraint<"$false = $Rd">;
3227def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3228 (ins GPR:$false, so_reg:$shift, pred:$p),
3229 Size4Bytes, IIC_iCMOVsr,
3230 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3231 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003232
Evan Chengc4af4632010-11-17 20:13:28 +00003233let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003234def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3235 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3236 Size4Bytes, IIC_iMOVi,
3237 []>,
3238 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003239
Evan Chengc4af4632010-11-17 20:13:28 +00003240let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003241def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3242 (ins GPR:$false, so_imm:$imm, pred:$p),
3243 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003244 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003245 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003246
Evan Cheng63f35442010-11-13 02:25:14 +00003247// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003248let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003249def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3250 (ins GPR:$false, i32imm:$src, pred:$p),
3251 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003252
Evan Chengc4af4632010-11-17 20:13:28 +00003253let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003254def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3255 (ins GPR:$false, so_imm:$imm, pred:$p),
3256 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003257 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003258 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003259} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003260
Jim Grosbach3728e962009-12-10 00:11:09 +00003261//===----------------------------------------------------------------------===//
3262// Atomic operations intrinsics
3263//
3264
Bob Wilsonf74a4292010-10-30 00:54:37 +00003265def memb_opt : Operand<i32> {
3266 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003267 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003268}
Jim Grosbach3728e962009-12-10 00:11:09 +00003269
Bob Wilsonf74a4292010-10-30 00:54:37 +00003270// memory barriers protect the atomic sequences
3271let hasSideEffects = 1 in {
3272def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3273 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3274 Requires<[IsARM, HasDB]> {
3275 bits<4> opt;
3276 let Inst{31-4} = 0xf57ff05;
3277 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003278}
Jim Grosbach3728e962009-12-10 00:11:09 +00003279}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003280
Bob Wilsonf74a4292010-10-30 00:54:37 +00003281def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3282 "dsb", "\t$opt",
3283 [/* For disassembly only; pattern left blank */]>,
3284 Requires<[IsARM, HasDB]> {
3285 bits<4> opt;
3286 let Inst{31-4} = 0xf57ff04;
3287 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003288}
3289
Johnny Chenfd6037d2010-02-18 00:19:08 +00003290// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003291def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3292 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003293 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003294 let Inst{3-0} = 0b1111;
3295}
3296
Jim Grosbach66869102009-12-11 18:52:41 +00003297let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003298 let Uses = [CPSR] in {
3299 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003300 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003301 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3302 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003303 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003304 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3305 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003306 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003307 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3308 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003309 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003310 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3311 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003312 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3314 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003315 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003316 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003317 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3318 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3319 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3320 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3321 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3322 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3323 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3324 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3325 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3326 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3327 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3328 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003329 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003330 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003331 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3332 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003333 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3335 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3338 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3341 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003343 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3344 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003346 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003347 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3349 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3350 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3352 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3353 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3355 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3356 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3358 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003359 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003361 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3362 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003364 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3365 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003367 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3368 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003370 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3371 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003372 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003373 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3374 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003376 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003377 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3379 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3380 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3382 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3383 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3384 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3385 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3386 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3388 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003389
3390 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003392 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3393 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003394 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003395 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3396 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003397 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003398 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3399
Jim Grosbache801dc42009-12-12 01:40:06 +00003400 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003401 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003402 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3403 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003404 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003405 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3406 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003407 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003408 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3409}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003410}
3411
3412let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003413def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3414 "ldrexb", "\t$Rt, $addr", []>;
3415def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3416 "ldrexh", "\t$Rt, $addr", []>;
3417def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3418 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003419let hasExtraDefRegAllocReq = 1 in
3420 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3421 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003422}
3423
Jim Grosbach86875a22010-10-29 19:58:57 +00003424let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003425def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3426 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3427def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3428 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3429def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3430 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003431}
3432
3433let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003434def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003435 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3436 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003437
Johnny Chenb9436272010-02-17 22:37:58 +00003438// Clear-Exclusive is for disassembly only.
3439def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3440 [/* For disassembly only; pattern left blank */]>,
3441 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003442 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003443}
3444
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003445// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3446let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003447def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3448 [/* For disassembly only; pattern left blank */]>;
3449def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3450 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003451}
3452
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003453//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003454// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003455//
3456
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003457def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3458 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3459 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003460 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3461 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003462 bits<4> opc1;
3463 bits<4> CRn;
3464 bits<4> CRd;
3465 bits<4> cop;
3466 bits<3> opc2;
3467 bits<4> CRm;
3468
3469 let Inst{3-0} = CRm;
3470 let Inst{4} = 0;
3471 let Inst{7-5} = opc2;
3472 let Inst{11-8} = cop;
3473 let Inst{15-12} = CRd;
3474 let Inst{19-16} = CRn;
3475 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003476}
3477
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003478def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3479 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3480 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003481 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3482 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003483 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003484 bits<4> opc1;
3485 bits<4> CRn;
3486 bits<4> CRd;
3487 bits<4> cop;
3488 bits<3> opc2;
3489 bits<4> CRm;
3490
3491 let Inst{3-0} = CRm;
3492 let Inst{4} = 0;
3493 let Inst{7-5} = opc2;
3494 let Inst{11-8} = cop;
3495 let Inst{15-12} = CRd;
3496 let Inst{19-16} = CRn;
3497 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003498}
3499
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003500class ACI<dag oops, dag iops, string opc, string asm,
3501 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003502 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3503 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003504 let Inst{27-25} = 0b110;
3505}
3506
Johnny Chen670a4562011-04-04 23:39:08 +00003507multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003508
3509 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003510 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3511 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003512 let Inst{31-28} = op31_28;
3513 let Inst{24} = 1; // P = 1
3514 let Inst{21} = 0; // W = 0
3515 let Inst{22} = 0; // D = 0
3516 let Inst{20} = load;
3517 }
3518
3519 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003520 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3521 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003522 let Inst{31-28} = op31_28;
3523 let Inst{24} = 1; // P = 1
3524 let Inst{21} = 1; // W = 1
3525 let Inst{22} = 0; // D = 0
3526 let Inst{20} = load;
3527 }
3528
3529 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003530 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3531 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003532 let Inst{31-28} = op31_28;
3533 let Inst{24} = 0; // P = 0
3534 let Inst{21} = 1; // W = 1
3535 let Inst{22} = 0; // D = 0
3536 let Inst{20} = load;
3537 }
3538
3539 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003540 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3541 ops),
3542 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003543 let Inst{31-28} = op31_28;
3544 let Inst{24} = 0; // P = 0
3545 let Inst{23} = 1; // U = 1
3546 let Inst{21} = 0; // W = 0
3547 let Inst{22} = 0; // D = 0
3548 let Inst{20} = load;
3549 }
3550
3551 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003552 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3553 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003554 let Inst{31-28} = op31_28;
3555 let Inst{24} = 1; // P = 1
3556 let Inst{21} = 0; // W = 0
3557 let Inst{22} = 1; // D = 1
3558 let Inst{20} = load;
3559 }
3560
3561 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003562 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3563 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3564 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003565 let Inst{31-28} = op31_28;
3566 let Inst{24} = 1; // P = 1
3567 let Inst{21} = 1; // W = 1
3568 let Inst{22} = 1; // D = 1
3569 let Inst{20} = load;
3570 }
3571
3572 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003573 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3574 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3575 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003576 let Inst{31-28} = op31_28;
3577 let Inst{24} = 0; // P = 0
3578 let Inst{21} = 1; // W = 1
3579 let Inst{22} = 1; // D = 1
3580 let Inst{20} = load;
3581 }
3582
3583 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003584 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3585 ops),
3586 !strconcat(!strconcat(opc, "l"), cond),
3587 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003588 let Inst{31-28} = op31_28;
3589 let Inst{24} = 0; // P = 0
3590 let Inst{23} = 1; // U = 1
3591 let Inst{21} = 0; // W = 0
3592 let Inst{22} = 1; // D = 1
3593 let Inst{20} = load;
3594 }
3595}
3596
Johnny Chen670a4562011-04-04 23:39:08 +00003597defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3598defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3599defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3600defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003601
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003602//===----------------------------------------------------------------------===//
3603// Move between coprocessor and ARM core register -- for disassembly only
3604//
3605
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003606class MovRCopro<string opc, bit direction, dag oops, dag iops,
3607 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003608 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003609 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003610 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003611 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003612
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003613 bits<4> Rt;
3614 bits<4> cop;
3615 bits<3> opc1;
3616 bits<3> opc2;
3617 bits<4> CRm;
3618 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003619
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003620 let Inst{15-12} = Rt;
3621 let Inst{11-8} = cop;
3622 let Inst{23-21} = opc1;
3623 let Inst{7-5} = opc2;
3624 let Inst{3-0} = CRm;
3625 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003626}
3627
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003628def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003629 (outs),
3630 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3631 c_imm:$CRm, i32imm:$opc2),
3632 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3633 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003634def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003635 (outs GPR:$Rt),
3636 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3637 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003638
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003639def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3640 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3641
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003642class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3643 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003644 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003645 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003646 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003647 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003648 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003649
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003650 bits<4> Rt;
3651 bits<4> cop;
3652 bits<3> opc1;
3653 bits<3> opc2;
3654 bits<4> CRm;
3655 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003656
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003657 let Inst{15-12} = Rt;
3658 let Inst{11-8} = cop;
3659 let Inst{23-21} = opc1;
3660 let Inst{7-5} = opc2;
3661 let Inst{3-0} = CRm;
3662 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003663}
3664
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003665def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003666 (outs),
3667 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3668 c_imm:$CRm, i32imm:$opc2),
3669 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3670 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003671def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003672 (outs GPR:$Rt),
3673 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3674 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003675
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003676def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3677 imm:$CRm, imm:$opc2),
3678 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3679
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003680class MovRRCopro<string opc, bit direction,
3681 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003682 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3683 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003684 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003685 let Inst{23-21} = 0b010;
3686 let Inst{20} = direction;
3687
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003688 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003689 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003690 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003691 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003692 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003693
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003694 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003695 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003696 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003697 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003698 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003699}
3700
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003701def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3702 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3703 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3705
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003706class MovRRCopro2<string opc, bit direction,
3707 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003708 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003709 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3710 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003711 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003712 let Inst{23-21} = 0b010;
3713 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003714
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003715 bits<4> Rt;
3716 bits<4> Rt2;
3717 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003718 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003719 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003720
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003721 let Inst{15-12} = Rt;
3722 let Inst{19-16} = Rt2;
3723 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003724 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003725 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003726}
3727
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003728def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3729 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3730 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003731def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003732
Johnny Chenb98e1602010-02-12 18:55:33 +00003733//===----------------------------------------------------------------------===//
3734// Move between special register and ARM core register -- for disassembly only
3735//
3736
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003737// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003738def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003739 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003740 bits<4> Rd;
3741 let Inst{23-16} = 0b00001111;
3742 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003743 let Inst{7-4} = 0b0000;
3744}
3745
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003746def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003747 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003748 bits<4> Rd;
3749 let Inst{23-16} = 0b01001111;
3750 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003751 let Inst{7-4} = 0b0000;
3752}
3753
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003754// Move from ARM core register to Special Register
3755//
3756// No need to have both system and application versions, the encodings are the
3757// same and the assembly parser has no way to distinguish between them. The mask
3758// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3759// the mask with the fields to be accessed in the special register.
3760def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3761 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003762 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003763 bits<5> mask;
3764 bits<4> Rn;
3765
3766 let Inst{23} = 0;
3767 let Inst{22} = mask{4}; // R bit
3768 let Inst{21-20} = 0b10;
3769 let Inst{19-16} = mask{3-0};
3770 let Inst{15-12} = 0b1111;
3771 let Inst{11-4} = 0b00000000;
3772 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003773}
3774
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003775def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3776 "msr", "\t$mask, $a",
3777 [/* For disassembly only; pattern left blank */]> {
3778 bits<5> mask;
3779 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003780
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003781 let Inst{23} = 0;
3782 let Inst{22} = mask{4}; // R bit
3783 let Inst{21-20} = 0b10;
3784 let Inst{19-16} = mask{3-0};
3785 let Inst{15-12} = 0b1111;
3786 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003787}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003788
3789//===----------------------------------------------------------------------===//
3790// TLS Instructions
3791//
3792
3793// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003794// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003795// complete with fixup for the aeabi_read_tp function.
3796let isCall = 1,
3797 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3798 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3799 [(set R0, ARMthread_pointer)]>;
3800}
3801
3802//===----------------------------------------------------------------------===//
3803// SJLJ Exception handling intrinsics
3804// eh_sjlj_setjmp() is an instruction sequence to store the return
3805// address and save #0 in R0 for the non-longjmp case.
3806// Since by its nature we may be coming from some other function to get
3807// here, and we're using the stack frame for the containing function to
3808// save/restore registers, we can't keep anything live in regs across
3809// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003810// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003811// except for our own input by listing the relevant registers in Defs. By
3812// doing so, we also cause the prologue/epilogue code to actively preserve
3813// all of the callee-saved resgisters, which is exactly what we want.
3814// A constant value is passed in $val, and we use the location as a scratch.
3815//
3816// These are pseudo-instructions and are lowered to individual MC-insts, so
3817// no encoding information is necessary.
3818let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003819 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003820 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003821 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3822 NoItinerary,
3823 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3824 Requires<[IsARM, HasVFP2]>;
3825}
3826
3827let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003828 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003829 hasSideEffects = 1, isBarrier = 1 in {
3830 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3831 NoItinerary,
3832 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3833 Requires<[IsARM, NoVFP]>;
3834}
3835
3836// FIXME: Non-Darwin version(s)
3837let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3838 Defs = [ R7, LR, SP ] in {
3839def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3840 NoItinerary,
3841 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3842 Requires<[IsARM, IsDarwin]>;
3843}
3844
3845// eh.sjlj.dispatchsetup pseudo-instruction.
3846// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3847// handled when the pseudo is expanded (which happens before any passes
3848// that need the instruction size).
3849let isBarrier = 1, hasSideEffects = 1 in
3850def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003851 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3852 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003853 Requires<[IsDarwin]>;
3854
3855//===----------------------------------------------------------------------===//
3856// Non-Instruction Patterns
3857//
3858
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003859// ARMv4 indirect branch using (MOVr PC, dst)
3860let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3861 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3862 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3863 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3864 Requires<[IsARM, NoV4T]>;
3865
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003866// Large immediate handling.
3867
3868// 32-bit immediate using two piece so_imms or movw + movt.
3869// This is a single pseudo instruction, the benefit is that it can be remat'd
3870// as a single unit instead of having to handle reg inputs.
3871// FIXME: Remove this when we can do generalized remat.
3872let isReMaterializable = 1, isMoveImm = 1 in
3873def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3874 [(set GPR:$dst, (arm_i32imm:$src))]>,
3875 Requires<[IsARM]>;
3876
3877// Pseudo instruction that combines movw + movt + add pc (if PIC).
3878// It also makes it possible to rematerialize the instructions.
3879// FIXME: Remove this when we can do generalized remat and when machine licm
3880// can properly the instructions.
3881let isReMaterializable = 1 in {
3882def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3883 IIC_iMOVix2addpc,
3884 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3885 Requires<[IsARM, UseMovt]>;
3886
3887def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3888 IIC_iMOVix2,
3889 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3890 Requires<[IsARM, UseMovt]>;
3891
3892let AddedComplexity = 10 in
3893def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3894 IIC_iMOVix2ld,
3895 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3896 Requires<[IsARM, UseMovt]>;
3897} // isReMaterializable
3898
3899// ConstantPool, GlobalAddress, and JumpTable
3900def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3901 Requires<[IsARM, DontUseMovt]>;
3902def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3903def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3904 Requires<[IsARM, UseMovt]>;
3905def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3906 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3907
3908// TODO: add,sub,and, 3-instr forms?
3909
3910// Tail calls
3911def : ARMPat<(ARMtcret tcGPR:$dst),
3912 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3913
3914def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3915 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3916
3917def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3918 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3919
3920def : ARMPat<(ARMtcret tcGPR:$dst),
3921 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3922
3923def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3924 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3925
3926def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3927 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3928
3929// Direct calls
3930def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3931 Requires<[IsARM, IsNotDarwin]>;
3932def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3933 Requires<[IsARM, IsDarwin]>;
3934
3935// zextload i1 -> zextload i8
3936def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3937def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3938
3939// extload -> zextload
3940def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3941def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3942def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3943def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3944
3945def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3946
3947def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3948def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3949
3950// smul* and smla*
3951def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3952 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3953 (SMULBB GPR:$a, GPR:$b)>;
3954def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3955 (SMULBB GPR:$a, GPR:$b)>;
3956def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3957 (sra GPR:$b, (i32 16))),
3958 (SMULBT GPR:$a, GPR:$b)>;
3959def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3960 (SMULBT GPR:$a, GPR:$b)>;
3961def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3962 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3963 (SMULTB GPR:$a, GPR:$b)>;
3964def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3965 (SMULTB GPR:$a, GPR:$b)>;
3966def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3967 (i32 16)),
3968 (SMULWB GPR:$a, GPR:$b)>;
3969def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3970 (SMULWB GPR:$a, GPR:$b)>;
3971
3972def : ARMV5TEPat<(add GPR:$acc,
3973 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3974 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3975 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3976def : ARMV5TEPat<(add GPR:$acc,
3977 (mul sext_16_node:$a, sext_16_node:$b)),
3978 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3979def : ARMV5TEPat<(add GPR:$acc,
3980 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3981 (sra GPR:$b, (i32 16)))),
3982 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3983def : ARMV5TEPat<(add GPR:$acc,
3984 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3985 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3986def : ARMV5TEPat<(add GPR:$acc,
3987 (mul (sra GPR:$a, (i32 16)),
3988 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3989 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3990def : ARMV5TEPat<(add GPR:$acc,
3991 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3992 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3993def : ARMV5TEPat<(add GPR:$acc,
3994 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3995 (i32 16))),
3996 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3997def : ARMV5TEPat<(add GPR:$acc,
3998 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3999 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4000
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004001
4002// Pre-v7 uses MCR for synchronization barriers.
4003def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4004 Requires<[IsARM, HasV6]>;
4005
4006
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004007//===----------------------------------------------------------------------===//
4008// Thumb Support
4009//
4010
4011include "ARMInstrThumb.td"
4012
4013//===----------------------------------------------------------------------===//
4014// Thumb2 Support
4015//
4016
4017include "ARMInstrThumb2.td"
4018
4019//===----------------------------------------------------------------------===//
4020// Floating Point Support
4021//
4022
4023include "ARMInstrVFP.td"
4024
4025//===----------------------------------------------------------------------===//
4026// Advanced SIMD (NEON) Support
4027//
4028
4029include "ARMInstrNEON.td"
4030