blob: e6d4b1ce130e3265817614af665434bd1d21c48a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070057
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* General customization:
59 */
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
Daniel Vetter359d22432016-03-14 08:16:51 +010063#define DRIVER_DATE "20160314"
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Mika Kuoppalac883ef12014-10-28 17:32:30 +020065#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010066/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020074#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010075#endif
76
Jani Nikulacd9bfac2015-03-12 13:01:12 +020077#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020078#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020079
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010080#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082
Rob Clarke2c719b2014-12-15 13:56:32 -050083/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020092 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050095 unlikely(__ret_warn_on); \
96})
97
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700100
Jani Nikula42a8ca42015-08-27 16:23:30 +0300101static inline const char *yesno(bool v)
102{
103 return v ? "yes" : "no";
104}
105
Jani Nikula87ad3212016-01-14 12:53:34 +0200106static inline const char *onoff(bool v)
107{
108 return v ? "on" : "off";
109}
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 INVALID_PIPE = -1,
113 PIPE_A = 0,
114 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800115 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200116 _PIPE_EDP,
117 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700118};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800119#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121enum transcoder {
122 TRANSCODER_A = 0,
123 TRANSCODER_B,
124 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200125 TRANSCODER_EDP,
126 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200127};
Jani Nikulada205632016-03-15 21:51:10 +0200128
129static inline const char *transcoder_name(enum transcoder transcoder)
130{
131 switch (transcoder) {
132 case TRANSCODER_A:
133 return "A";
134 case TRANSCODER_B:
135 return "B";
136 case TRANSCODER_C:
137 return "C";
138 case TRANSCODER_EDP:
139 return "EDP";
140 default:
141 return "<invalid>";
142 }
143}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200144
Damien Lespiau84139d12014-03-28 00:18:32 +0530145/*
Matt Roper31409e92015-09-24 15:53:09 -0700146 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
147 * number of planes per CRTC. Not all platforms really have this many planes,
148 * which means some arrays of size I915_MAX_PLANES may have unused entries
149 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530150 */
Jesse Barnes80824002009-09-10 15:28:06 -0700151enum plane {
152 PLANE_A = 0,
153 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800154 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700155 PLANE_CURSOR,
156 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700157};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800158#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800159
Damien Lespiaud615a162014-03-03 17:31:48 +0000160#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300161
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300162enum port {
163 PORT_A = 0,
164 PORT_B,
165 PORT_C,
166 PORT_D,
167 PORT_E,
168 I915_MAX_PORTS
169};
170#define port_name(p) ((p) + 'A')
171
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300172#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800173
174enum dpio_channel {
175 DPIO_CH0,
176 DPIO_CH1
177};
178
179enum dpio_phy {
180 DPIO_PHY0,
181 DPIO_PHY1
182};
183
Paulo Zanonib97186f2013-05-03 12:15:36 -0300184enum intel_display_power_domain {
185 POWER_DOMAIN_PIPE_A,
186 POWER_DOMAIN_PIPE_B,
187 POWER_DOMAIN_PIPE_C,
188 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
189 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
190 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
191 POWER_DOMAIN_TRANSCODER_A,
192 POWER_DOMAIN_TRANSCODER_B,
193 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300194 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100195 POWER_DOMAIN_PORT_DDI_A_LANES,
196 POWER_DOMAIN_PORT_DDI_B_LANES,
197 POWER_DOMAIN_PORT_DDI_C_LANES,
198 POWER_DOMAIN_PORT_DDI_D_LANES,
199 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200200 POWER_DOMAIN_PORT_DSI,
201 POWER_DOMAIN_PORT_CRT,
202 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300203 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200204 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300205 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000206 POWER_DOMAIN_AUX_A,
207 POWER_DOMAIN_AUX_B,
208 POWER_DOMAIN_AUX_C,
209 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100210 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100211 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300212 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300213
214 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300215};
216
217#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
218#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
219 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300220#define POWER_DOMAIN_TRANSCODER(tran) \
221 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
222 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300223
Egbert Eich1d843f92013-02-25 12:06:49 -0500224enum hpd_pin {
225 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500226 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
227 HPD_CRT,
228 HPD_SDVO_B,
229 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700230 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500231 HPD_PORT_B,
232 HPD_PORT_C,
233 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800234 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500235 HPD_NUM_PINS
236};
237
Jani Nikulac91711f2015-05-28 15:43:48 +0300238#define for_each_hpd_pin(__pin) \
239 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
240
Jani Nikula5fcece82015-05-27 15:03:42 +0300241struct i915_hotplug {
242 struct work_struct hotplug_work;
243
244 struct {
245 unsigned long last_jiffies;
246 int count;
247 enum {
248 HPD_ENABLED = 0,
249 HPD_DISABLED = 1,
250 HPD_MARK_DISABLED = 2
251 } state;
252 } stats[HPD_NUM_PINS];
253 u32 event_bits;
254 struct delayed_work reenable_work;
255
256 struct intel_digital_port *irq_port[I915_MAX_PORTS];
257 u32 long_port_mask;
258 u32 short_port_mask;
259 struct work_struct dig_port_work;
260
261 /*
262 * if we get a HPD irq from DP and a HPD irq from non-DP
263 * the non-DP HPD could block the workqueue on a mode config
264 * mutex getting, that userspace may have taken. However
265 * userspace is waiting on the DP workqueue to run which is
266 * blocked behind the non-DP one.
267 */
268 struct workqueue_struct *dp_wq;
269};
270
Chris Wilson2a2d5482012-12-03 11:49:06 +0000271#define I915_GEM_GPU_DOMAINS \
272 (I915_GEM_DOMAIN_RENDER | \
273 I915_GEM_DOMAIN_SAMPLER | \
274 I915_GEM_DOMAIN_COMMAND | \
275 I915_GEM_DOMAIN_INSTRUCTION | \
276 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700277
Damien Lespiau055e3932014-08-18 13:49:10 +0100278#define for_each_pipe(__dev_priv, __p) \
279 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200280#define for_each_pipe_masked(__dev_priv, __p, __mask) \
281 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
282 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000283#define for_each_plane(__dev_priv, __pipe, __p) \
284 for ((__p) = 0; \
285 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
286 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000287#define for_each_sprite(__dev_priv, __p, __s) \
288 for ((__s) = 0; \
289 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
290 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800291
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200292#define for_each_port_masked(__port, __ports_mask) \
293 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
294 for_each_if ((__ports_mask) & (1 << (__port)))
295
Damien Lespiaud79b8142014-05-13 23:32:23 +0100296#define for_each_crtc(dev, crtc) \
297 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
298
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300299#define for_each_intel_plane(dev, intel_plane) \
300 list_for_each_entry(intel_plane, \
301 &dev->mode_config.plane_list, \
302 base.head)
303
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300304#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
305 list_for_each_entry(intel_plane, \
306 &(dev)->mode_config.plane_list, \
307 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200308 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300309
Damien Lespiaud063ae42014-05-13 23:32:21 +0100310#define for_each_intel_crtc(dev, intel_crtc) \
311 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
312
Damien Lespiaub2784e12014-08-05 11:29:37 +0100313#define for_each_intel_encoder(dev, intel_encoder) \
314 list_for_each_entry(intel_encoder, \
315 &(dev)->mode_config.encoder_list, \
316 base.head)
317
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200318#define for_each_intel_connector(dev, intel_connector) \
319 list_for_each_entry(intel_connector, \
320 &dev->mode_config.connector_list, \
321 base.head)
322
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200323#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
324 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200325 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200326
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800327#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
328 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200329 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800330
Borun Fub04c5bd2014-07-12 10:02:27 +0530331#define for_each_power_domain(domain, mask) \
332 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200333 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530334
Daniel Vettere7b903d2013-06-05 13:34:14 +0200335struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100336struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100337struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200338
Chris Wilsona6f766f2015-04-27 13:41:20 +0100339struct drm_i915_file_private {
340 struct drm_i915_private *dev_priv;
341 struct drm_file *file;
342
343 struct {
344 spinlock_t lock;
345 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100346/* 20ms is a fairly arbitrary limit (greater than the average frame time)
347 * chosen to prevent the CPU getting more than a frame ahead of the GPU
348 * (when using lax throttling for the frontbuffer). We also use it to
349 * offer free GPU waitboosts for severely congested workloads.
350 */
351#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100352 } mm;
353 struct idr context_idr;
354
Chris Wilson2e1b8732015-04-27 13:41:22 +0100355 struct intel_rps_client {
356 struct list_head link;
357 unsigned boosts;
358 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100359
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000360 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100361};
362
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100363/* Used by dp and fdi links */
364struct intel_link_m_n {
365 uint32_t tu;
366 uint32_t gmch_m;
367 uint32_t gmch_n;
368 uint32_t link_m;
369 uint32_t link_n;
370};
371
372void intel_link_compute_m_n(int bpp, int nlanes,
373 int pixel_clock, int link_clock,
374 struct intel_link_m_n *m_n);
375
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376/* Interface history:
377 *
378 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100379 * 1.2: Add Power Management
380 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100381 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000382 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000383 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
384 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385 */
386#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000387#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700388#define DRIVER_PATCHLEVEL 0
389
Chris Wilson23bc5982010-09-29 16:10:57 +0100390#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700391
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700392struct opregion_header;
393struct opregion_acpi;
394struct opregion_swsci;
395struct opregion_asle;
396
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100397struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000398 struct opregion_header *header;
399 struct opregion_acpi *acpi;
400 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300401 u32 swsci_gbda_sub_functions;
402 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000403 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200404 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200405 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200406 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000407 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200408 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100409};
Chris Wilson44834a62010-08-19 16:09:23 +0100410#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100411
Chris Wilson6ef3d422010-08-04 20:26:07 +0100412struct intel_overlay;
413struct intel_overlay_error_state;
414
Jesse Barnesde151cf2008-11-12 10:03:55 -0800415#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300416#define I915_MAX_NUM_FENCES 32
417/* 32 fences + sign bit for FENCE_REG_NONE */
418#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800419
420struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200421 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000422 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100423 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800424};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000425
yakui_zhao9b9d1722009-05-31 17:17:17 +0800426struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100427 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800428 u8 dvo_port;
429 u8 slave_addr;
430 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100431 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400432 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800433};
434
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000435struct intel_display_error_state;
436
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700437struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200438 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800439 struct timeval time;
440
Mika Kuoppalacb383002014-02-25 17:11:25 +0200441 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100442 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200443 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200444 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200445
Ben Widawsky585b0282014-01-30 00:19:37 -0800446 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700447 u32 eir;
448 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700449 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700450 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700451 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000452 u32 derrmr;
453 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800454 u32 error; /* gen6+ */
455 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200456 u32 fault_data0; /* gen8, gen9 */
457 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800458 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800459 u32 gac_eco;
460 u32 gam_ecochk;
461 u32 gab_ctl;
462 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800463 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800464 u64 fence[I915_MAX_NUM_FENCES];
465 struct intel_overlay_error_state *overlay;
466 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700467 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800468
Chris Wilson52d39a22012-02-15 11:25:37 +0000469 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000470 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800471 /* Software tracked state */
472 bool waiting;
473 int hangcheck_score;
474 enum intel_ring_hangcheck_action hangcheck_action;
475 int num_requests;
476
477 /* our own tracking of ring head and tail */
478 u32 cpu_ring_head;
479 u32 cpu_ring_tail;
480
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000481 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800482
483 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100484 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800485 u32 tail;
486 u32 head;
487 u32 ctl;
488 u32 hws;
489 u32 ipeir;
490 u32 ipehr;
491 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800492 u32 bbstate;
493 u32 instpm;
494 u32 instps;
495 u32 seqno;
496 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000497 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800498 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700499 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800500 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000501 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800502
Chris Wilson52d39a22012-02-15 11:25:37 +0000503 struct drm_i915_error_object {
504 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100505 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000506 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200507 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800508
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000509 struct drm_i915_error_object *wa_ctx;
510
Chris Wilson52d39a22012-02-15 11:25:37 +0000511 struct drm_i915_error_request {
512 long jiffies;
513 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000514 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000515 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800516
517 struct {
518 u32 gfx_mode;
519 union {
520 u64 pdp[4];
521 u32 pp_dir_base;
522 };
523 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200524
525 pid_t pid;
526 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000527 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100528
Chris Wilson9df30792010-02-18 10:24:56 +0000529 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000530 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000531 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000532 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100533 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000534 u32 read_domains;
535 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200536 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000537 s32 pinned:2;
538 u32 tiling:2;
539 u32 dirty:1;
540 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100541 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100542 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100543 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700544 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800545
Ben Widawsky95f53012013-07-31 17:00:15 -0700546 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100547 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700548};
549
Jani Nikula7bd688c2013-11-08 16:48:56 +0200550struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200551struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200552struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000553struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100554struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200555struct intel_limit;
556struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100557
Jesse Barnese70236a2009-09-21 10:42:27 -0700558struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700559 int (*get_display_clock_speed)(struct drm_device *dev);
560 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200561 /**
562 * find_dpll() - Find the best values for the PLL
563 * @limit: limits for the PLL
564 * @crtc: current CRTC
565 * @target: target frequency in kHz
566 * @refclk: reference clock frequency in kHz
567 * @match_clock: if provided, @best_clock P divider must
568 * match the P divider from @match_clock
569 * used for LVDS downclocking
570 * @best_clock: best PLL values found
571 *
572 * Returns true on success, false on failure.
573 */
574 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200575 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200576 int target, int refclk,
577 struct dpll *match_clock,
578 struct dpll *best_clock);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100579 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800580 int (*compute_intermediate_wm)(struct drm_device *dev,
581 struct intel_crtc *intel_crtc,
582 struct intel_crtc_state *newstate);
583 void (*initial_watermarks)(struct intel_crtc_state *cstate);
584 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300585 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200586 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
587 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100588 /* Returns the active state of the crtc, and if the crtc is active,
589 * fills out the pipe-config with the hw state. */
590 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200591 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000592 void (*get_initial_plane_config)(struct intel_crtc *,
593 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200594 int (*crtc_compute_clock)(struct intel_crtc *crtc,
595 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200596 void (*crtc_enable)(struct drm_crtc *crtc);
597 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200598 void (*audio_codec_enable)(struct drm_connector *connector,
599 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300600 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200601 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700602 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700603 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700604 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
605 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700606 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100607 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700608 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100609 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700610 /* clock updates for mode set */
611 /* cursor updates */
612 /* render clock increase/decrease */
613 /* display clock increase/decrease */
614 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700615};
616
Mika Kuoppala48c10262015-01-16 11:34:41 +0200617enum forcewake_domain_id {
618 FW_DOMAIN_ID_RENDER = 0,
619 FW_DOMAIN_ID_BLITTER,
620 FW_DOMAIN_ID_MEDIA,
621
622 FW_DOMAIN_ID_COUNT
623};
624
625enum forcewake_domains {
626 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
627 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
628 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
629 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
630 FORCEWAKE_BLITTER |
631 FORCEWAKE_MEDIA)
632};
633
Chris Wilson907b28c2013-07-19 20:36:52 +0100634struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530635 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200636 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530637 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200638 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700639
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200640 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
641 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
642 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
643 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200645 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700646 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200647 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700648 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200649 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700650 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700652 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300653};
654
Chris Wilson907b28c2013-07-19 20:36:52 +0100655struct intel_uncore {
656 spinlock_t lock; /** lock is also taken in irq contexts. */
657
658 struct intel_uncore_funcs funcs;
659
660 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200661 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100662
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200663 struct intel_uncore_forcewake_domain {
664 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200665 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200666 unsigned wake_count;
667 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200668 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200669 u32 val_set;
670 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200671 i915_reg_t reg_ack;
672 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200673 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200674 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200675
676 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100677};
678
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200679/* Iterate over initialised fw domains */
680#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
681 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
682 (i__) < FW_DOMAIN_ID_COUNT; \
683 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200684 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200685
686#define for_each_fw_domain(domain__, dev_priv__, i__) \
687 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
688
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200689#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
690#define CSR_VERSION_MAJOR(version) ((version) >> 16)
691#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
692
Daniel Vettereb805622015-05-04 14:58:44 +0200693struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200694 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200695 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530696 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200697 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200698 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200699 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200700 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200701 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200702 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200703 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200704};
705
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100706#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
707 func(is_mobile) sep \
708 func(is_i85x) sep \
709 func(is_i915g) sep \
710 func(is_i945gm) sep \
711 func(is_g33) sep \
712 func(need_gfx_hws) sep \
713 func(is_g4x) sep \
714 func(is_pineview) sep \
715 func(is_broadwater) sep \
716 func(is_crestline) sep \
717 func(is_ivybridge) sep \
718 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800719 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100720 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530721 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700722 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700723 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700724 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100725 func(has_fbc) sep \
726 func(has_pipe_cxsr) sep \
727 func(has_hotplug) sep \
728 func(cursor_needs_physical) sep \
729 func(has_overlay) sep \
730 func(overlay_needs_physical) sep \
731 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100732 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000733 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100734 func(has_ddi) sep \
735 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200736
Damien Lespiaua587f772013-04-22 18:40:38 +0100737#define DEFINE_FLAG(name) u8 name:1
738#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200739
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500740struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200741 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100742 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700743 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000744 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000745 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700746 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100747 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200748 /* Register offsets for the various display pipes and transcoders */
749 int pipe_offsets[I915_MAX_TRANSCODERS];
750 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200751 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300752 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600753
754 /* Slice/subslice/EU info */
755 u8 slice_total;
756 u8 subslice_total;
757 u8 subslice_per_slice;
758 u8 eu_total;
759 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000760 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
761 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600762 u8 has_slice_pg:1;
763 u8 has_subslice_pg:1;
764 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500765};
766
Damien Lespiaua587f772013-04-22 18:40:38 +0100767#undef DEFINE_FLAG
768#undef SEP_SEMICOLON
769
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800770enum i915_cache_level {
771 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100772 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
773 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
774 caches, eg sampler/render caches, and the
775 large Last-Level-Cache. LLC is coherent with
776 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100777 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800778};
779
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300780struct i915_ctx_hang_stats {
781 /* This context had batch pending when hang was declared */
782 unsigned batch_pending;
783
784 /* This context had batch active when hang was declared */
785 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300786
787 /* Time when this context was last blamed for a GPU reset */
788 unsigned long guilty_ts;
789
Chris Wilson676fa572014-12-24 08:13:39 -0800790 /* If the contexts causes a second GPU hang within this time,
791 * it is permanently banned from submitting any more work.
792 */
793 unsigned long ban_period_seconds;
794
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300795 /* This context is banned to submit more work */
796 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300797};
Ben Widawsky40521052012-06-04 14:42:43 -0700798
799/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100800#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300801
802#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100803/**
804 * struct intel_context - as the name implies, represents a context.
805 * @ref: reference count.
806 * @user_handle: userspace tracking identity for this context.
807 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300808 * @flags: context specific flags:
809 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100810 * @file_priv: filp associated with this context (NULL for global default
811 * context).
812 * @hang_stats: information about the role of this context in possible GPU
813 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100814 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100815 * @legacy_hw_ctx: render context backing object and whether it is correctly
816 * initialized (legacy ring submission mechanism only).
817 * @link: link in the global list of contexts.
818 *
819 * Contexts are memory images used by the hardware to store copies of their
820 * internal state.
821 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100822struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300823 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100824 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700825 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100826 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300827 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700828 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300829 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200830 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700831
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100832 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100833 struct {
834 struct drm_i915_gem_object *rcs_state;
835 bool initialized;
836 } legacy_hw_ctx;
837
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100838 /* Execlists */
839 struct {
840 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100841 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200842 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000843 struct i915_vma *lrc_vma;
844 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000845 uint32_t *lrc_reg_state;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000846 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100847
Ben Widawskya33afea2013-09-17 21:12:45 -0700848 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700849};
850
Paulo Zanonia4001f12015-02-13 17:23:44 -0200851enum fb_op_origin {
852 ORIGIN_GTT,
853 ORIGIN_CPU,
854 ORIGIN_CS,
855 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300856 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200857};
858
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200859struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300860 /* This is always the inner lock when overlapping with struct_mutex and
861 * it's the outer lock when overlapping with stolen_lock. */
862 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700863 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200864 unsigned int possible_framebuffer_bits;
865 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200866 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200867 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700868
Ben Widawskyc4213882014-06-19 12:06:10 -0700869 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700870 struct drm_mm_node *compressed_llb;
871
Rodrigo Vivida46f932014-08-01 02:04:45 -0700872 bool false_color;
873
Paulo Zanonid029bca2015-10-15 10:44:46 -0300874 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300875 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300876
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200877 struct intel_fbc_state_cache {
878 struct {
879 unsigned int mode_flags;
880 uint32_t hsw_bdw_pixel_rate;
881 } crtc;
882
883 struct {
884 unsigned int rotation;
885 int src_w;
886 int src_h;
887 bool visible;
888 } plane;
889
890 struct {
891 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200892 uint32_t pixel_format;
893 unsigned int stride;
894 int fence_reg;
895 unsigned int tiling_mode;
896 } fb;
897 } state_cache;
898
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200899 struct intel_fbc_reg_params {
900 struct {
901 enum pipe pipe;
902 enum plane plane;
903 unsigned int fence_y_offset;
904 } crtc;
905
906 struct {
907 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200908 uint32_t pixel_format;
909 unsigned int stride;
910 int fence_reg;
911 } fb;
912
913 int cfb_size;
914 } params;
915
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700916 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200917 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200918 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200919 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200920 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700921
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200922 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800923};
924
Vandana Kannan96178ee2015-01-10 02:25:56 +0530925/**
926 * HIGH_RR is the highest eDP panel refresh rate read from EDID
927 * LOW_RR is the lowest eDP panel refresh rate found from EDID
928 * parsing for same resolution.
929 */
930enum drrs_refresh_rate_type {
931 DRRS_HIGH_RR,
932 DRRS_LOW_RR,
933 DRRS_MAX_RR, /* RR count */
934};
935
936enum drrs_support_type {
937 DRRS_NOT_SUPPORTED = 0,
938 STATIC_DRRS_SUPPORT = 1,
939 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530940};
941
Daniel Vetter2807cf62014-07-11 10:30:11 -0700942struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530943struct i915_drrs {
944 struct mutex mutex;
945 struct delayed_work work;
946 struct intel_dp *dp;
947 unsigned busy_frontbuffer_bits;
948 enum drrs_refresh_rate_type refresh_rate_type;
949 enum drrs_support_type type;
950};
951
Rodrigo Vivia031d702013-10-03 16:15:06 -0300952struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700953 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300954 bool sink_support;
955 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700956 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700957 bool active;
958 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700959 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530960 bool psr2_support;
961 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800962 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300963};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700964
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800965enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300966 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800967 PCH_IBX, /* Ibexpeak PCH */
968 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300969 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530970 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700971 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800972};
973
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200974enum intel_sbi_destination {
975 SBI_ICLK,
976 SBI_MPHY,
977};
978
Jesse Barnesb690e962010-07-19 13:53:12 -0700979#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700980#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100981#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000982#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300983#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100984#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700985
Dave Airlie8be48d92010-03-30 05:34:14 +0000986struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100987struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000988
Daniel Vetterc2b91522012-02-14 22:37:19 +0100989struct intel_gmbus {
990 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000991 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100992 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200993 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100994 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100995 struct drm_i915_private *dev_priv;
996};
997
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100998struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000999 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001000 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001001 u32 savePP_ON_DELAYS;
1002 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001003 u32 savePP_ON;
1004 u32 savePP_OFF;
1005 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001006 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001007 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001008 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001009 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001010 u32 saveSWF0[16];
1011 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001012 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001013 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001014 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001015 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001016};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001017
Imre Deakddeea5b2014-05-05 15:19:56 +03001018struct vlv_s0ix_state {
1019 /* GAM */
1020 u32 wr_watermark;
1021 u32 gfx_prio_ctrl;
1022 u32 arb_mode;
1023 u32 gfx_pend_tlb0;
1024 u32 gfx_pend_tlb1;
1025 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1026 u32 media_max_req_count;
1027 u32 gfx_max_req_count;
1028 u32 render_hwsp;
1029 u32 ecochk;
1030 u32 bsd_hwsp;
1031 u32 blt_hwsp;
1032 u32 tlb_rd_addr;
1033
1034 /* MBC */
1035 u32 g3dctl;
1036 u32 gsckgctl;
1037 u32 mbctl;
1038
1039 /* GCP */
1040 u32 ucgctl1;
1041 u32 ucgctl3;
1042 u32 rcgctl1;
1043 u32 rcgctl2;
1044 u32 rstctl;
1045 u32 misccpctl;
1046
1047 /* GPM */
1048 u32 gfxpause;
1049 u32 rpdeuhwtc;
1050 u32 rpdeuc;
1051 u32 ecobus;
1052 u32 pwrdwnupctl;
1053 u32 rp_down_timeout;
1054 u32 rp_deucsw;
1055 u32 rcubmabdtmr;
1056 u32 rcedata;
1057 u32 spare2gh;
1058
1059 /* Display 1 CZ domain */
1060 u32 gt_imr;
1061 u32 gt_ier;
1062 u32 pm_imr;
1063 u32 pm_ier;
1064 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1065
1066 /* GT SA CZ domain */
1067 u32 tilectl;
1068 u32 gt_fifoctl;
1069 u32 gtlc_wake_ctrl;
1070 u32 gtlc_survive;
1071 u32 pmwgicz;
1072
1073 /* Display 2 CZ domain */
1074 u32 gu_ctl0;
1075 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001076 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001077 u32 clock_gate_dis2;
1078};
1079
Chris Wilsonbf225f22014-07-10 20:31:18 +01001080struct intel_rps_ei {
1081 u32 cz_clock;
1082 u32 render_c0;
1083 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001084};
1085
Daniel Vetterc85aa882012-11-02 19:55:03 +01001086struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001087 /*
1088 * work, interrupts_enabled and pm_iir are protected by
1089 * dev_priv->irq_lock
1090 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001091 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001092 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001093 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001094
Ben Widawskyb39fb292014-03-19 18:31:11 -07001095 /* Frequencies are stored in potentially platform dependent multiples.
1096 * In other words, *_freq needs to be multiplied by X to be interesting.
1097 * Soft limits are those which are used for the dynamic reclocking done
1098 * by the driver (raise frequencies under heavy loads, and lower for
1099 * lighter loads). Hard limits are those imposed by the hardware.
1100 *
1101 * A distinction is made for overclocking, which is never enabled by
1102 * default, and is considered to be above the hard limit if it's
1103 * possible at all.
1104 */
1105 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1106 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1107 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1108 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1109 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001110 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001111 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1112 u8 rp1_freq; /* "less than" RP0 power/freqency */
1113 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001114
Chris Wilson8fb55192015-04-07 16:20:28 +01001115 u8 up_threshold; /* Current %busy required to uplock */
1116 u8 down_threshold; /* Current %busy required to downclock */
1117
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001118 int last_adj;
1119 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1120
Chris Wilson8d3afd72015-05-21 21:01:47 +01001121 spinlock_t client_lock;
1122 struct list_head clients;
1123 bool client_boost;
1124
Chris Wilsonc0951f02013-10-10 21:58:50 +01001125 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001126 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001127 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001128
Chris Wilson2e1b8732015-04-27 13:41:22 +01001129 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001130
Chris Wilsonbf225f22014-07-10 20:31:18 +01001131 /* manual wa residency calculations */
1132 struct intel_rps_ei up_ei, down_ei;
1133
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001134 /*
1135 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001136 * Must be taken after struct_mutex if nested. Note that
1137 * this lock may be held for long periods of time when
1138 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001139 */
1140 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001141};
1142
Daniel Vetter1a240d42012-11-29 22:18:51 +01001143/* defined intel_pm.c */
1144extern spinlock_t mchdev_lock;
1145
Daniel Vetterc85aa882012-11-02 19:55:03 +01001146struct intel_ilk_power_mgmt {
1147 u8 cur_delay;
1148 u8 min_delay;
1149 u8 max_delay;
1150 u8 fmax;
1151 u8 fstart;
1152
1153 u64 last_count1;
1154 unsigned long last_time1;
1155 unsigned long chipset_power;
1156 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001157 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001158 unsigned long gfx_power;
1159 u8 corr;
1160
1161 int c_m;
1162 int r_t;
1163};
1164
Imre Deakc6cb5822014-03-04 19:22:55 +02001165struct drm_i915_private;
1166struct i915_power_well;
1167
1168struct i915_power_well_ops {
1169 /*
1170 * Synchronize the well's hw state to match the current sw state, for
1171 * example enable/disable it based on the current refcount. Called
1172 * during driver init and resume time, possibly after first calling
1173 * the enable/disable handlers.
1174 */
1175 void (*sync_hw)(struct drm_i915_private *dev_priv,
1176 struct i915_power_well *power_well);
1177 /*
1178 * Enable the well and resources that depend on it (for example
1179 * interrupts located on the well). Called after the 0->1 refcount
1180 * transition.
1181 */
1182 void (*enable)(struct drm_i915_private *dev_priv,
1183 struct i915_power_well *power_well);
1184 /*
1185 * Disable the well and resources that depend on it. Called after
1186 * the 1->0 refcount transition.
1187 */
1188 void (*disable)(struct drm_i915_private *dev_priv,
1189 struct i915_power_well *power_well);
1190 /* Returns the hw enabled state. */
1191 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193};
1194
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001195/* Power well structure for haswell */
1196struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001197 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001198 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001199 /* power well enable/disable usage count */
1200 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001201 /* cached hw enabled state */
1202 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001203 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001204 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001205 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001206};
1207
Imre Deak83c00f552013-10-25 17:36:47 +03001208struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001209 /*
1210 * Power wells needed for initialization at driver init and suspend
1211 * time are on. They are kept on until after the first modeset.
1212 */
1213 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001214 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001215 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001216
Imre Deak83c00f552013-10-25 17:36:47 +03001217 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001218 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001219 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001220};
1221
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001222#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001223struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001224 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001225 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001226 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001227};
1228
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001229struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001230 /** Memory allocator for GTT stolen memory */
1231 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001232 /** Protects the usage of the GTT stolen memory allocator. This is
1233 * always the inner lock when overlapping with struct_mutex. */
1234 struct mutex stolen_lock;
1235
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001236 /** List of all objects in gtt_space. Used to restore gtt
1237 * mappings on resume */
1238 struct list_head bound_list;
1239 /**
1240 * List of objects which are not bound to the GTT (thus
1241 * are idle and not used by the GPU) but still have
1242 * (presumably uncached) pages still attached.
1243 */
1244 struct list_head unbound_list;
1245
1246 /** Usable portion of the GTT for GEM */
1247 unsigned long stolen_base; /* limited to low memory (32-bit) */
1248
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001249 /** PPGTT used for aliasing the PPGTT with the GTT */
1250 struct i915_hw_ppgtt *aliasing_ppgtt;
1251
Chris Wilson2cfcd322014-05-20 08:28:43 +01001252 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001253 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001254 bool shrinker_no_lock_stealing;
1255
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001256 /** LRU list of objects with fence regs on them. */
1257 struct list_head fence_list;
1258
1259 /**
1260 * We leave the user IRQ off as much as possible,
1261 * but this means that requests will finish and never
1262 * be retired once the system goes idle. Set a timer to
1263 * fire periodically while the ring is running. When it
1264 * fires, go retire requests.
1265 */
1266 struct delayed_work retire_work;
1267
1268 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001269 * When we detect an idle GPU, we want to turn on
1270 * powersaving features. So once we see that there
1271 * are no more requests outstanding and no more
1272 * arrive within a small period of time, we fire
1273 * off the idle_work.
1274 */
1275 struct delayed_work idle_work;
1276
1277 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001278 * Are we in a non-interruptible section of code like
1279 * modesetting?
1280 */
1281 bool interruptible;
1282
Chris Wilsonf62a0072014-02-21 17:55:39 +00001283 /**
1284 * Is the GPU currently considered idle, or busy executing userspace
1285 * requests? Whilst idle, we attempt to power down the hardware and
1286 * display clocks. In order to reduce the effect on performance, there
1287 * is a slight delay before we do so.
1288 */
1289 bool busy;
1290
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001291 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001292 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001293
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001294 /** Bit 6 swizzling required for X tiling */
1295 uint32_t bit_6_swizzle_x;
1296 /** Bit 6 swizzling required for Y tiling */
1297 uint32_t bit_6_swizzle_y;
1298
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001299 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001300 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001301 size_t object_memory;
1302 u32 object_count;
1303};
1304
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001305struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001306 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001307 unsigned bytes;
1308 unsigned size;
1309 int err;
1310 u8 *buf;
1311 loff_t start;
1312 loff_t pos;
1313};
1314
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001315struct i915_error_state_file_priv {
1316 struct drm_device *dev;
1317 struct drm_i915_error_state *error;
1318};
1319
Daniel Vetter99584db2012-11-14 17:14:04 +01001320struct i915_gpu_error {
1321 /* For hangcheck timer */
1322#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1323#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001324 /* Hang gpu twice in this window and your context gets banned */
1325#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1326
Chris Wilson737b1502015-01-26 18:03:03 +02001327 struct workqueue_struct *hangcheck_wq;
1328 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001329
1330 /* For reset and error_state handling. */
1331 spinlock_t lock;
1332 /* Protected by the above dev->gpu_error.lock. */
1333 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001334
1335 unsigned long missed_irq_rings;
1336
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001337 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001338 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001339 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001340 * This is a counter which gets incremented when reset is triggered,
1341 * and again when reset has been handled. So odd values (lowest bit set)
1342 * means that reset is in progress and even values that
1343 * (reset_counter >> 1):th reset was successfully completed.
1344 *
1345 * If reset is not completed succesfully, the I915_WEDGE bit is
1346 * set meaning that hardware is terminally sour and there is no
1347 * recovery. All waiters on the reset_queue will be woken when
1348 * that happens.
1349 *
1350 * This counter is used by the wait_seqno code to notice that reset
1351 * event happened and it needs to restart the entire ioctl (since most
1352 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001353 *
1354 * This is important for lock-free wait paths, where no contended lock
1355 * naturally enforces the correct ordering between the bail-out of the
1356 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001357 */
1358 atomic_t reset_counter;
1359
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001360#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001361#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001362
1363 /**
1364 * Waitqueue to signal when the reset has completed. Used by clients
1365 * that wait for dev_priv->mm.wedged to settle.
1366 */
1367 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001368
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001369 /* Userspace knobs for gpu hang simulation;
1370 * combines both a ring mask, and extra flags
1371 */
1372 u32 stop_rings;
1373#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1374#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001375
1376 /* For missed irq/seqno simulation. */
1377 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001378
1379 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1380 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001381};
1382
Zhang Ruib8efb172013-02-05 15:41:53 +08001383enum modeset_restore {
1384 MODESET_ON_LID_OPEN,
1385 MODESET_DONE,
1386 MODESET_SUSPENDED,
1387};
1388
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001389#define DP_AUX_A 0x40
1390#define DP_AUX_B 0x10
1391#define DP_AUX_C 0x20
1392#define DP_AUX_D 0x30
1393
Xiong Zhang11c1b652015-08-17 16:04:04 +08001394#define DDC_PIN_B 0x05
1395#define DDC_PIN_C 0x04
1396#define DDC_PIN_D 0x06
1397
Paulo Zanoni6acab152013-09-12 17:06:24 -03001398struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001399 /*
1400 * This is an index in the HDMI/DVI DDI buffer translation table.
1401 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1402 * populate this field.
1403 */
1404#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001405 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001406
1407 uint8_t supports_dvi:1;
1408 uint8_t supports_hdmi:1;
1409 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001410
1411 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001412 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001413
1414 uint8_t dp_boost_level;
1415 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001416};
1417
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001418enum psr_lines_to_wait {
1419 PSR_0_LINES_TO_WAIT = 0,
1420 PSR_1_LINE_TO_WAIT,
1421 PSR_4_LINES_TO_WAIT,
1422 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301423};
1424
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001425struct intel_vbt_data {
1426 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1427 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1428
1429 /* Feature bits */
1430 unsigned int int_tv_support:1;
1431 unsigned int lvds_dither:1;
1432 unsigned int lvds_vbt:1;
1433 unsigned int int_crt_support:1;
1434 unsigned int lvds_use_ssc:1;
1435 unsigned int display_clock_mode:1;
1436 unsigned int fdi_rx_polarity_inverted:1;
1437 int lvds_ssc_freq;
1438 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1439
Pradeep Bhat83a72802014-03-28 10:14:57 +05301440 enum drrs_support_type drrs_type;
1441
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001442 /* eDP */
1443 int edp_rate;
1444 int edp_lanes;
1445 int edp_preemphasis;
1446 int edp_vswing;
1447 bool edp_initialized;
1448 bool edp_support;
1449 int edp_bpp;
1450 struct edp_power_seq edp_pps;
1451
Jani Nikulaf00076d2013-12-14 20:38:29 -02001452 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001453 bool full_link;
1454 bool require_aux_wakeup;
1455 int idle_frames;
1456 enum psr_lines_to_wait lines_to_wait;
1457 int tp1_wakeup_time;
1458 int tp2_tp3_wakeup_time;
1459 } psr;
1460
1461 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001462 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001463 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001464 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001465 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001466 } backlight;
1467
Shobhit Kumard17c5442013-08-27 15:12:25 +03001468 /* MIPI DSI */
1469 struct {
1470 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301471 struct mipi_config *config;
1472 struct mipi_pps_data *pps;
1473 u8 seq_version;
1474 u32 size;
1475 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001476 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001477 } dsi;
1478
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001479 int crt_ddc_pin;
1480
1481 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001482 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001483
1484 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001485};
1486
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001487enum intel_ddb_partitioning {
1488 INTEL_DDB_PART_1_2,
1489 INTEL_DDB_PART_5_6, /* IVB+ */
1490};
1491
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001492struct intel_wm_level {
1493 bool enable;
1494 uint32_t pri_val;
1495 uint32_t spr_val;
1496 uint32_t cur_val;
1497 uint32_t fbc_val;
1498};
1499
Imre Deak820c1982013-12-17 14:46:36 +02001500struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001501 uint32_t wm_pipe[3];
1502 uint32_t wm_lp[3];
1503 uint32_t wm_lp_spr[3];
1504 uint32_t wm_linetime[3];
1505 bool enable_fbc_wm;
1506 enum intel_ddb_partitioning partitioning;
1507};
1508
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001509struct vlv_pipe_wm {
1510 uint16_t primary;
1511 uint16_t sprite[2];
1512 uint8_t cursor;
1513};
1514
1515struct vlv_sr_wm {
1516 uint16_t plane;
1517 uint8_t cursor;
1518};
1519
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001520struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001521 struct vlv_pipe_wm pipe[3];
1522 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001523 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001524 uint8_t cursor;
1525 uint8_t sprite[2];
1526 uint8_t primary;
1527 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001528 uint8_t level;
1529 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001530};
1531
Damien Lespiauc1939242014-11-04 17:06:41 +00001532struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001533 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001534};
1535
1536static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1537{
Damien Lespiau16160e32014-11-04 17:06:53 +00001538 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001539}
1540
Damien Lespiau08db6652014-11-04 17:06:52 +00001541static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1542 const struct skl_ddb_entry *e2)
1543{
1544 if (e1->start == e2->start && e1->end == e2->end)
1545 return true;
1546
1547 return false;
1548}
1549
Damien Lespiauc1939242014-11-04 17:06:41 +00001550struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001551 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001552 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001553 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001554};
1555
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001556struct skl_wm_values {
1557 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001558 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001559 uint32_t wm_linetime[I915_MAX_PIPES];
1560 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001561 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001562};
1563
1564struct skl_wm_level {
1565 bool plane_en[I915_MAX_PLANES];
1566 uint16_t plane_res_b[I915_MAX_PLANES];
1567 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001568};
1569
Paulo Zanonic67a4702013-08-19 13:18:09 -03001570/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001571 * This struct helps tracking the state needed for runtime PM, which puts the
1572 * device in PCI D3 state. Notice that when this happens, nothing on the
1573 * graphics device works, even register access, so we don't get interrupts nor
1574 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001575 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001576 * Every piece of our code that needs to actually touch the hardware needs to
1577 * either call intel_runtime_pm_get or call intel_display_power_get with the
1578 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001579 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001580 * Our driver uses the autosuspend delay feature, which means we'll only really
1581 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001582 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001583 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001584 *
1585 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1586 * goes back to false exactly before we reenable the IRQs. We use this variable
1587 * to check if someone is trying to enable/disable IRQs while they're supposed
1588 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001589 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001590 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001591 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001592 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001593struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001594 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001595 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001596 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001597 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001598};
1599
Daniel Vetter926321d2013-10-16 13:30:34 +02001600enum intel_pipe_crc_source {
1601 INTEL_PIPE_CRC_SOURCE_NONE,
1602 INTEL_PIPE_CRC_SOURCE_PLANE1,
1603 INTEL_PIPE_CRC_SOURCE_PLANE2,
1604 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001605 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001606 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1607 INTEL_PIPE_CRC_SOURCE_TV,
1608 INTEL_PIPE_CRC_SOURCE_DP_B,
1609 INTEL_PIPE_CRC_SOURCE_DP_C,
1610 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001611 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001612 INTEL_PIPE_CRC_SOURCE_MAX,
1613};
1614
Shuang He8bf1e9f2013-10-15 18:55:27 +01001615struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001616 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001617 uint32_t crc[5];
1618};
1619
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001620#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001621struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001622 spinlock_t lock;
1623 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001624 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001625 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001626 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001627 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001628};
1629
Daniel Vetterf99d7062014-06-19 16:01:59 +02001630struct i915_frontbuffer_tracking {
1631 struct mutex lock;
1632
1633 /*
1634 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1635 * scheduled flips.
1636 */
1637 unsigned busy_bits;
1638 unsigned flip_bits;
1639};
1640
Mika Kuoppala72253422014-10-07 17:21:26 +03001641struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001642 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001643 u32 value;
1644 /* bitmask representing WA bits */
1645 u32 mask;
1646};
1647
Arun Siluvery33136b02016-01-21 21:43:47 +00001648/*
1649 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1650 * allowing it for RCS as we don't foresee any requirement of having
1651 * a whitelist for other engines. When it is really required for
1652 * other engines then the limit need to be increased.
1653 */
1654#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001655
1656struct i915_workarounds {
1657 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1658 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001659 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001660};
1661
Yu Zhangcf9d2892015-02-10 19:05:47 +08001662struct i915_virtual_gpu {
1663 bool active;
1664};
1665
John Harrison5f19e2b2015-05-29 17:43:27 +01001666struct i915_execbuffer_params {
1667 struct drm_device *dev;
1668 struct drm_file *file;
1669 uint32_t dispatch_flags;
1670 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001671 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001672 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001673 struct drm_i915_gem_object *batch_obj;
1674 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001675 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001676};
1677
Matt Roperaa363132015-09-24 15:53:18 -07001678/* used in computing the new watermarks state */
1679struct intel_wm_config {
1680 unsigned int num_pipes_active;
1681 bool sprites_enabled;
1682 bool sprites_scaled;
1683};
1684
Jani Nikula77fec552014-03-31 14:27:22 +03001685struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001686 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001687 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001688 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001689 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001691 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001692
1693 int relative_constants_mode;
1694
1695 void __iomem *regs;
1696
Chris Wilson907b28c2013-07-19 20:36:52 +01001697 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001698
Yu Zhangcf9d2892015-02-10 19:05:47 +08001699 struct i915_virtual_gpu vgpu;
1700
Alex Dai33a732f2015-08-12 15:43:36 +01001701 struct intel_guc guc;
1702
Daniel Vettereb805622015-05-04 14:58:44 +02001703 struct intel_csr csr;
1704
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001705 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001706
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001707 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1708 * controller on different i2c buses. */
1709 struct mutex gmbus_mutex;
1710
1711 /**
1712 * Base address of the gmbus and gpio block.
1713 */
1714 uint32_t gpio_mmio_base;
1715
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301716 /* MMIO base address for MIPI regs */
1717 uint32_t mipi_mmio_base;
1718
Ville Syrjälä443a3892015-11-11 20:34:15 +02001719 uint32_t psr_mmio_base;
1720
Daniel Vetter28c70f12012-12-01 13:53:45 +01001721 wait_queue_head_t gmbus_wait_queue;
1722
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001723 struct pci_dev *bridge_dev;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001724 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001725 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001726 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001727
Daniel Vetterba8286f2014-09-11 07:43:25 +02001728 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001729 struct resource mch_res;
1730
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001731 /* protects the irq masks */
1732 spinlock_t irq_lock;
1733
Sourab Gupta84c33a62014-06-02 16:47:17 +05301734 /* protects the mmio flip data */
1735 spinlock_t mmio_flip_lock;
1736
Imre Deakf8b79e52014-03-04 19:23:07 +02001737 bool display_irqs_enabled;
1738
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001739 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1740 struct pm_qos_request pm_qos;
1741
Ville Syrjäläa5805162015-05-26 20:42:30 +03001742 /* Sideband mailbox protection */
1743 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744
1745 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001746 union {
1747 u32 irq_mask;
1748 u32 de_irq_mask[I915_MAX_PIPES];
1749 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001750 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001751 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301752 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001753 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001754
Jani Nikula5fcece82015-05-27 15:03:42 +03001755 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001756 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301757 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001758 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001759 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001760
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001761 bool preserve_bios_swizzle;
1762
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001763 /* overlay */
1764 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001765
Jani Nikula58c68772013-11-08 16:48:54 +02001766 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001767 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001768
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001769 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770 bool no_aux_handshake;
1771
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001772 /* protects panel power sequencer state */
1773 struct mutex pps_mutex;
1774
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001775 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001776 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1777
1778 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001779 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001780 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001781 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001782 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001783 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001784 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001785
Daniel Vetter645416f2013-09-02 16:22:25 +02001786 /**
1787 * wq - Driver workqueue for GEM.
1788 *
1789 * NOTE: Work items scheduled here are not allowed to grab any modeset
1790 * locks, for otherwise the flushing done in the pageflip code will
1791 * result in deadlocks.
1792 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793 struct workqueue_struct *wq;
1794
1795 /* Display functions */
1796 struct drm_i915_display_funcs display;
1797
1798 /* PCH chipset type */
1799 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001800 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001801
1802 unsigned long quirks;
1803
Zhang Ruib8efb172013-02-05 15:41:53 +08001804 enum modeset_restore modeset_restore;
1805 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001806 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001807
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001808 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001809 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001810
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001811 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001812 DECLARE_HASHTABLE(mm_structs, 7);
1813 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001814
Daniel Vetter87813422012-05-02 11:49:32 +02001815 /* Kernel Modesetting */
1816
yakui_zhao9b9d1722009-05-31 17:17:17 +08001817 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001818
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001819 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1820 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001821 wait_queue_head_t pending_flip_queue;
1822
Daniel Vetterc4597872013-10-21 21:04:07 +02001823#ifdef CONFIG_DEBUG_FS
1824 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1825#endif
1826
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001827 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001828 int num_shared_dpll;
1829 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001830 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001831
1832 unsigned int active_crtcs;
1833 unsigned int min_pixclk[I915_MAX_PIPES];
1834
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001835 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001836
Mika Kuoppala72253422014-10-07 17:21:26 +03001837 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001838
Jesse Barnes652c3932009-08-17 13:31:43 -07001839 /* Reclocking support */
1840 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001841
1842 struct i915_frontbuffer_tracking fb_tracking;
1843
Jesse Barnes652c3932009-08-17 13:31:43 -07001844 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001845
Zhenyu Wangc48044112009-12-17 14:48:43 +08001846 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001847
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001848 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001849
Ben Widawsky59124502013-07-04 11:02:05 -07001850 /* Cannot be determined by PCIID. You must always read a register. */
1851 size_t ellc_size;
1852
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001853 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001854 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001855
Daniel Vetter20e4d402012-08-08 23:35:39 +02001856 /* ilk-only ips/rps state. Everything in here is protected by the global
1857 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001858 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001859
Imre Deak83c00f552013-10-25 17:36:47 +03001860 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001861
Rodrigo Vivia031d702013-10-03 16:15:06 -03001862 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001863
Daniel Vetter99584db2012-11-14 17:14:04 +01001864 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001865
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001866 struct drm_i915_gem_object *vlv_pctx;
1867
Daniel Vetter06957262015-08-10 13:34:08 +02001868#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001869 /* list of fbdev register on this device */
1870 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001871 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001872#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001873
1874 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001875 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001876
Imre Deak58fddc22015-01-08 17:54:14 +02001877 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001878 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001879 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001880 /**
1881 * av_mutex - mutex for audio/video sync
1882 *
1883 */
1884 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001885
Ben Widawsky254f9652012-06-04 14:42:42 -07001886 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001887 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001888
Damien Lespiau3e683202012-12-11 18:48:29 +00001889 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001890
Ville Syrjälä70722462015-04-10 18:21:28 +03001891 u32 chv_phy_control;
1892
Daniel Vetter842f1c82014-03-10 10:01:44 +01001893 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001894 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001895 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001896 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001897
Ville Syrjälä53615a52013-08-01 16:18:50 +03001898 struct {
1899 /*
1900 * Raw watermark latency values:
1901 * in 0.1us units for WM0,
1902 * in 0.5us units for WM1+.
1903 */
1904 /* primary */
1905 uint16_t pri_latency[5];
1906 /* sprite */
1907 uint16_t spr_latency[5];
1908 /* cursor */
1909 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001910 /*
1911 * Raw watermark memory latency values
1912 * for SKL for all 8 levels
1913 * in 1us units.
1914 */
1915 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001916
Matt Roperaa363132015-09-24 15:53:18 -07001917 /* Committed wm config */
1918 struct intel_wm_config config;
1919
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001920 /*
1921 * The skl_wm_values structure is a bit too big for stack
1922 * allocation, so we keep the staging struct where we store
1923 * intermediate results here instead.
1924 */
1925 struct skl_wm_values skl_results;
1926
Ville Syrjälä609cede2013-10-09 19:18:03 +03001927 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001928 union {
1929 struct ilk_wm_values hw;
1930 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001931 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001932 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001933
1934 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001935
1936 /*
1937 * Should be held around atomic WM register writing; also
1938 * protects * intel_crtc->wm.active and
1939 * cstate->wm.need_postvbl_update.
1940 */
1941 struct mutex wm_mutex;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001942 } wm;
1943
Paulo Zanoni8a187452013-12-06 20:32:13 -02001944 struct i915_runtime_pm pm;
1945
Oscar Mateoa83014d2014-07-24 17:04:21 +01001946 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1947 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001948 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001949 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001950 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001951 int (*init_engines)(struct drm_device *dev);
1952 void (*cleanup_engine)(struct intel_engine_cs *engine);
1953 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001954 } gt;
1955
Dave Gordoned54c1a2016-01-19 19:02:54 +00001956 struct intel_context *kernel_context;
1957
Sonika Jindal9e458032015-05-06 17:35:48 +05301958 bool edp_low_vswing;
1959
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001960 /* perform PHY state sanity checks? */
1961 bool chv_phy_assert[2];
1962
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001963 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1964
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001965 /*
1966 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1967 * will be rejected. Instead look for a better place.
1968 */
Jani Nikula77fec552014-03-31 14:27:22 +03001969};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970
Chris Wilson2c1792a2013-08-01 18:39:55 +01001971static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1972{
1973 return dev->dev_private;
1974}
1975
Imre Deak888d0d42015-01-08 17:54:13 +02001976static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1977{
1978 return to_i915(dev_get_drvdata(dev));
1979}
1980
Alex Dai33a732f2015-08-12 15:43:36 +01001981static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1982{
1983 return container_of(guc, struct drm_i915_private, guc);
1984}
1985
Chris Wilsonb4519512012-05-11 14:29:30 +01001986/* Iterate over initialised rings */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001987#define for_each_engine(ring__, dev_priv__, i__) \
1988 for ((i__) = 0; (i__) < I915_NUM_ENGINES; (i__)++) \
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001989 for_each_if ((((ring__) = &(dev_priv__)->engine[(i__)]), intel_engine_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01001990
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02001991#define for_each_engine_masked(engine__, dev_priv__, mask__) \
1992 for ((engine__) = &dev_priv->engine[0]; (engine__) < &dev_priv->engine[I915_NUM_ENGINES]; (engine__)++) \
1993 for_each_if (intel_engine_flag((engine__)) & (mask__) && intel_engine_initialized((engine__)))
1994
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001995enum hdmi_force_audio {
1996 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1997 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1998 HDMI_AUDIO_AUTO, /* trust EDID */
1999 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2000};
2001
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002002#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002003
Chris Wilson37e680a2012-06-07 15:38:42 +01002004struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002005 unsigned int flags;
2006#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2007
Chris Wilson37e680a2012-06-07 15:38:42 +01002008 /* Interface between the GEM object and its backing storage.
2009 * get_pages() is called once prior to the use of the associated set
2010 * of pages before to binding them into the GTT, and put_pages() is
2011 * called after we no longer need them. As we expect there to be
2012 * associated cost with migrating pages between the backing storage
2013 * and making them available for the GPU (e.g. clflush), we may hold
2014 * onto the pages after they are no longer referenced by the GPU
2015 * in case they may be used again shortly (for example migrating the
2016 * pages to a different memory domain within the GTT). put_pages()
2017 * will therefore most likely be called when the object itself is
2018 * being released or under memory pressure (where we attempt to
2019 * reap pages for the shrinker).
2020 */
2021 int (*get_pages)(struct drm_i915_gem_object *);
2022 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002023
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002024 int (*dmabuf_export)(struct drm_i915_gem_object *);
2025 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002026};
2027
Daniel Vettera071fa02014-06-18 23:28:09 +02002028/*
2029 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302030 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002031 * doesn't mean that the hw necessarily already scans it out, but that any
2032 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2033 *
2034 * We have one bit per pipe and per scanout plane type.
2035 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302036#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2037#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002038#define INTEL_FRONTBUFFER_BITS \
2039 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2040#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2041 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2042#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302043 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2044#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2045 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002046#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302047 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002048#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302049 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002050
Eric Anholt673a3942008-07-30 12:06:12 -07002051struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002052 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002053
Chris Wilson37e680a2012-06-07 15:38:42 +01002054 const struct drm_i915_gem_object_ops *ops;
2055
Ben Widawsky2f633152013-07-17 12:19:03 -07002056 /** List of VMAs backed by this object */
2057 struct list_head vma_list;
2058
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002059 /** Stolen memory for this object, instead of being backed by shmem. */
2060 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002061 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002062
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002063 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002064 /** Used in execbuf to temporarily hold a ref */
2065 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002066
Chris Wilson8d9d5742015-04-07 16:20:38 +01002067 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002068
Eric Anholt673a3942008-07-30 12:06:12 -07002069 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002070 * This is set if the object is on the active lists (has pending
2071 * rendering and so a non-zero seqno), and is not set if it i s on
2072 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002073 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002074 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002075
2076 /**
2077 * This is set if the object has been written to since last bound
2078 * to the GTT
2079 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002080 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002081
2082 /**
2083 * Fence register bits (if any) for this object. Will be set
2084 * as needed when mapped into the GTT.
2085 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002086 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002087 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002088
2089 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002090 * Advice: are the backing pages purgeable?
2091 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002092 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002093
2094 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002095 * Current tiling mode for the object.
2096 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002097 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002098 /**
2099 * Whether the tiling parameters for the currently associated fence
2100 * register have changed. Note that for the purposes of tracking
2101 * tiling changes we also treat the unfenced register, the register
2102 * slot that the object occupies whilst it executes a fenced
2103 * command (such as BLT on gen2/3), as a "fence".
2104 */
2105 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002106
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002107 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002108 * Is the object at the current location in the gtt mappable and
2109 * fenceable? Used to avoid costly recalculations.
2110 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002111 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002112
2113 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002114 * Whether the current gtt mapping needs to be mappable (and isn't just
2115 * mappable by accident). Track pin and fault separate for a more
2116 * accurate mappable working set.
2117 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002118 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002119
Chris Wilsoncaea7472010-11-12 13:53:37 +00002120 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302121 * Is the object to be mapped as read-only to the GPU
2122 * Only honoured if hardware has relevant pte bit
2123 */
2124 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002125 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002126 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002127
Daniel Vettera071fa02014-06-18 23:28:09 +02002128 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2129
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002130 unsigned int pin_display;
2131
Chris Wilson9da3da62012-06-01 15:20:22 +01002132 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002133 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002134 struct get_page {
2135 struct scatterlist *sg;
2136 int last;
2137 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002138
Daniel Vetter1286ff72012-05-10 15:25:09 +02002139 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002140 void *dma_buf_vmapping;
2141 int vmapping_count;
2142
Chris Wilsonb4716182015-04-27 13:41:17 +01002143 /** Breadcrumb of last rendering to the buffer.
2144 * There can only be one writer, but we allow for multiple readers.
2145 * If there is a writer that necessarily implies that all other
2146 * read requests are complete - but we may only be lazily clearing
2147 * the read requests. A read request is naturally the most recent
2148 * request on a ring, so we may have two different write and read
2149 * requests on one ring where the write request is older than the
2150 * read request. This allows for the CPU to read from an active
2151 * buffer by only waiting for the write to complete.
2152 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002153 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002154 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002155 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002156 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002157
Daniel Vetter778c3542010-05-13 11:49:44 +02002158 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002159 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002160
Daniel Vetter80075d42013-10-09 21:23:52 +02002161 /** References from framebuffers, locks out tiling changes. */
2162 unsigned long framebuffer_references;
2163
Eric Anholt280b7132009-03-12 16:56:27 -07002164 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002165 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002166
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002167 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002168 /** for phy allocated objects */
2169 struct drm_dma_handle *phys_handle;
2170
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002171 struct i915_gem_userptr {
2172 uintptr_t ptr;
2173 unsigned read_only :1;
2174 unsigned workers :4;
2175#define I915_GEM_USERPTR_MAX_WORKERS 15
2176
Chris Wilsonad46cb52014-08-07 14:20:40 +01002177 struct i915_mm_struct *mm;
2178 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002179 struct work_struct *work;
2180 } userptr;
2181 };
2182};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002183#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002184
Daniel Vettera071fa02014-06-18 23:28:09 +02002185void i915_gem_track_fb(struct drm_i915_gem_object *old,
2186 struct drm_i915_gem_object *new,
2187 unsigned frontbuffer_bits);
2188
Eric Anholt673a3942008-07-30 12:06:12 -07002189/**
2190 * Request queue structure.
2191 *
2192 * The request queue allows us to note sequence numbers that have been emitted
2193 * and may be associated with active buffers to be retired.
2194 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002195 * By keeping this list, we can avoid having to do questionable sequence
2196 * number comparisons on buffer last_read|write_seqno. It also allows an
2197 * emission time to be associated with the request for tracking how far ahead
2198 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002199 *
2200 * The requests are reference counted, so upon creation they should have an
2201 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002202 */
2203struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002204 struct kref ref;
2205
Zou Nan hai852835f2010-05-21 09:08:56 +08002206 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002207 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002208 struct intel_engine_cs *engine;
Zou Nan hai852835f2010-05-21 09:08:56 +08002209
Chris Wilson821485d2015-12-11 11:32:59 +00002210 /** GEM sequence number associated with the previous request,
2211 * when the HWS breadcrumb is equal to this the GPU is processing
2212 * this request.
2213 */
2214 u32 previous_seqno;
2215
2216 /** GEM sequence number associated with this request,
2217 * when the HWS breadcrumb is equal or greater than this the GPU
2218 * has finished processing this request.
2219 */
2220 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002221
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002222 /** Position in the ringbuffer of the start of the request */
2223 u32 head;
2224
Nick Hoath72f95af2015-01-15 13:10:37 +00002225 /**
2226 * Position in the ringbuffer of the start of the postfix.
2227 * This is required to calculate the maximum available ringbuffer
2228 * space without overwriting the postfix.
2229 */
2230 u32 postfix;
2231
2232 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002233 u32 tail;
2234
Nick Hoathb3a38992015-02-19 16:30:47 +00002235 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002236 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002237 * Contexts are refcounted, so when this request is associated with a
2238 * context, we must increment the context's refcount, to guarantee that
2239 * it persists while any request is linked to it. Requests themselves
2240 * are also refcounted, so the request will only be freed when the last
2241 * reference to it is dismissed, and the code in
2242 * i915_gem_request_free() will then decrement the refcount on the
2243 * context.
2244 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002245 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002246 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002247
John Harrisondc4be60712015-05-29 17:43:39 +01002248 /** Batch buffer related to this request if any (used for
2249 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002250 struct drm_i915_gem_object *batch_obj;
2251
Eric Anholt673a3942008-07-30 12:06:12 -07002252 /** Time at which this request was emitted, in jiffies. */
2253 unsigned long emitted_jiffies;
2254
Eric Anholtb9624422009-06-03 07:27:35 +00002255 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002256 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002257
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002258 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002259 /** file_priv list entry for this request */
2260 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002261
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002262 /** process identifier submitting this request */
2263 struct pid *pid;
2264
Nick Hoath6d3d8272015-01-15 13:10:39 +00002265 /**
2266 * The ELSP only accepts two elements at a time, so we queue
2267 * context/tail pairs on a given queue (ring->execlist_queue) until the
2268 * hardware is available. The queue serves a double purpose: we also use
2269 * it to keep track of the up to 2 contexts currently in the hardware
2270 * (usually one in execution and the other queued up by the GPU): We
2271 * only remove elements from the head of the queue when the hardware
2272 * informs us that an element has been completed.
2273 *
2274 * All accesses to the queue are mediated by a spinlock
2275 * (ring->execlist_lock).
2276 */
2277
2278 /** Execlist link in the submission queue.*/
2279 struct list_head execlist_link;
2280
2281 /** Execlists no. of times this request has been sent to the ELSP */
2282 int elsp_submitted;
2283
Eric Anholt673a3942008-07-30 12:06:12 -07002284};
2285
Dave Gordon26827082016-01-19 19:02:53 +00002286struct drm_i915_gem_request * __must_check
2287i915_gem_request_alloc(struct intel_engine_cs *engine,
2288 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002289void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002290void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002291int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2292 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002293
John Harrisonb793a002014-11-24 18:49:25 +00002294static inline uint32_t
2295i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2296{
2297 return req ? req->seqno : 0;
2298}
2299
2300static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002301i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002302{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002303 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002304}
2305
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002306static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002307i915_gem_request_reference(struct drm_i915_gem_request *req)
2308{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002309 if (req)
2310 kref_get(&req->ref);
2311 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002312}
2313
2314static inline void
2315i915_gem_request_unreference(struct drm_i915_gem_request *req)
2316{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002317 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002318 kref_put(&req->ref, i915_gem_request_free);
2319}
2320
Chris Wilson41037f92015-03-27 11:01:36 +00002321static inline void
2322i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2323{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002324 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002325
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002326 if (!req)
2327 return;
2328
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002329 dev = req->engine->dev;
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002330 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002331 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002332}
2333
John Harrisonabfe2622014-11-24 18:49:24 +00002334static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2335 struct drm_i915_gem_request *src)
2336{
2337 if (src)
2338 i915_gem_request_reference(src);
2339
2340 if (*pdst)
2341 i915_gem_request_unreference(*pdst);
2342
2343 *pdst = src;
2344}
2345
John Harrison1b5a4332014-11-24 18:49:42 +00002346/*
2347 * XXX: i915_gem_request_completed should be here but currently needs the
2348 * definition of i915_seqno_passed() which is below. It will be moved in
2349 * a later patch when the call to i915_seqno_passed() is obsoleted...
2350 */
2351
Brad Volkin351e3db2014-02-18 10:15:46 -08002352/*
2353 * A command that requires special handling by the command parser.
2354 */
2355struct drm_i915_cmd_descriptor {
2356 /*
2357 * Flags describing how the command parser processes the command.
2358 *
2359 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2360 * a length mask if not set
2361 * CMD_DESC_SKIP: The command is allowed but does not follow the
2362 * standard length encoding for the opcode range in
2363 * which it falls
2364 * CMD_DESC_REJECT: The command is never allowed
2365 * CMD_DESC_REGISTER: The command should be checked against the
2366 * register whitelist for the appropriate ring
2367 * CMD_DESC_MASTER: The command is allowed if the submitting process
2368 * is the DRM master
2369 */
2370 u32 flags;
2371#define CMD_DESC_FIXED (1<<0)
2372#define CMD_DESC_SKIP (1<<1)
2373#define CMD_DESC_REJECT (1<<2)
2374#define CMD_DESC_REGISTER (1<<3)
2375#define CMD_DESC_BITMASK (1<<4)
2376#define CMD_DESC_MASTER (1<<5)
2377
2378 /*
2379 * The command's unique identification bits and the bitmask to get them.
2380 * This isn't strictly the opcode field as defined in the spec and may
2381 * also include type, subtype, and/or subop fields.
2382 */
2383 struct {
2384 u32 value;
2385 u32 mask;
2386 } cmd;
2387
2388 /*
2389 * The command's length. The command is either fixed length (i.e. does
2390 * not include a length field) or has a length field mask. The flag
2391 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2392 * a length mask. All command entries in a command table must include
2393 * length information.
2394 */
2395 union {
2396 u32 fixed;
2397 u32 mask;
2398 } length;
2399
2400 /*
2401 * Describes where to find a register address in the command to check
2402 * against the ring's register whitelist. Only valid if flags has the
2403 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002404 *
2405 * A non-zero step value implies that the command may access multiple
2406 * registers in sequence (e.g. LRI), in that case step gives the
2407 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002408 */
2409 struct {
2410 u32 offset;
2411 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002412 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002413 } reg;
2414
2415#define MAX_CMD_DESC_BITMASKS 3
2416 /*
2417 * Describes command checks where a particular dword is masked and
2418 * compared against an expected value. If the command does not match
2419 * the expected value, the parser rejects it. Only valid if flags has
2420 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2421 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002422 *
2423 * If the check specifies a non-zero condition_mask then the parser
2424 * only performs the check when the bits specified by condition_mask
2425 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002426 */
2427 struct {
2428 u32 offset;
2429 u32 mask;
2430 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002431 u32 condition_offset;
2432 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002433 } bits[MAX_CMD_DESC_BITMASKS];
2434};
2435
2436/*
2437 * A table of commands requiring special handling by the command parser.
2438 *
2439 * Each ring has an array of tables. Each table consists of an array of command
2440 * descriptors, which must be sorted with command opcodes in ascending order.
2441 */
2442struct drm_i915_cmd_table {
2443 const struct drm_i915_cmd_descriptor *table;
2444 int count;
2445};
2446
Chris Wilsondbbe9122014-08-09 19:18:43 +01002447/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002448#define __I915__(p) ({ \
2449 struct drm_i915_private *__p; \
2450 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2451 __p = (struct drm_i915_private *)p; \
2452 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2453 __p = to_i915((struct drm_device *)p); \
2454 else \
2455 BUILD_BUG(); \
2456 __p; \
2457})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002458#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002459#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002460#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002461
Jani Nikulae87a0052015-10-20 15:22:02 +03002462#define REVID_FOREVER 0xff
2463/*
2464 * Return true if revision is in range [since,until] inclusive.
2465 *
2466 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2467 */
2468#define IS_REVID(p, since, until) \
2469 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2470
Chris Wilson87f1f462014-08-09 19:18:42 +01002471#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2472#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002473#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002474#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002475#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002476#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2477#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002478#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2479#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2480#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002481#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002482#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002483#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2484#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002485#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2486#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002487#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002488#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002489#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2490 INTEL_DEVID(dev) == 0x0152 || \
2491 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002492#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002493#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002494#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002495#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302496#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002497#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002498#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002499#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002500#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002501 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002502#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002503 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002504 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002505 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002506/* ULX machines are also considered ULT. */
2507#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2508 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002509#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2510 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002511#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002512 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002513#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002514 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002515/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002516#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2517 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002518#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2519 INTEL_DEVID(dev) == 0x1913 || \
2520 INTEL_DEVID(dev) == 0x1916 || \
2521 INTEL_DEVID(dev) == 0x1921 || \
2522 INTEL_DEVID(dev) == 0x1926)
2523#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2524 INTEL_DEVID(dev) == 0x1915 || \
2525 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002526#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2527 INTEL_DEVID(dev) == 0x5913 || \
2528 INTEL_DEVID(dev) == 0x5916 || \
2529 INTEL_DEVID(dev) == 0x5921 || \
2530 INTEL_DEVID(dev) == 0x5926)
2531#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2532 INTEL_DEVID(dev) == 0x5915 || \
2533 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302534#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2535 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2536#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2537 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2538
Ben Widawskyb833d682013-08-23 16:00:07 -07002539#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002540
Jani Nikulaef712bb2015-10-20 15:22:00 +03002541#define SKL_REVID_A0 0x0
2542#define SKL_REVID_B0 0x1
2543#define SKL_REVID_C0 0x2
2544#define SKL_REVID_D0 0x3
2545#define SKL_REVID_E0 0x4
2546#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002547
Jani Nikulae87a0052015-10-20 15:22:02 +03002548#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2549
Jani Nikulaef712bb2015-10-20 15:22:00 +03002550#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002551#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002552#define BXT_REVID_B0 0x3
2553#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002554
Jani Nikulae87a0052015-10-20 15:22:02 +03002555#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2556
Jesse Barnes85436692011-04-06 12:11:14 -07002557/*
2558 * The genX designation typically refers to the render engine, so render
2559 * capability related checks should use IS_GEN, while display and other checks
2560 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2561 * chips, etc.).
2562 */
Zou Nan haicae58522010-11-09 17:17:32 +08002563#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2564#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2565#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2566#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2567#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002568#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002569#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002570#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002571
Ben Widawsky73ae4782013-10-15 10:02:57 -07002572#define RENDER_RING (1<<RCS)
2573#define BSD_RING (1<<VCS)
2574#define BLT_RING (1<<BCS)
2575#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002576#define BSD2_RING (1<<VCS2)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002577#define ALL_ENGINES (~0)
2578
Ben Widawsky63c42e52014-04-18 18:04:27 -03002579#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002580#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002581#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2582#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2583#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002584#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002585#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002586 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002587#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2588
Ben Widawsky254f9652012-06-04 14:42:42 -07002589#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002590#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002591#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002592#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2593#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002594
Chris Wilson05394f32010-11-08 19:18:58 +00002595#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002596#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2597
Daniel Vetterb45305f2012-12-17 16:21:27 +01002598/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2599#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002600
2601/* WaRsDisableCoarsePowerGating:skl,bxt */
2602#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2603 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2604 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002605/*
2606 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2607 * even when in MSI mode. This results in spurious interrupt warnings if the
2608 * legacy irq no. is shared with another device. The kernel then disables that
2609 * interrupt source and so prevents the other device from working properly.
2610 */
2611#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2612#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002613
Zou Nan haicae58522010-11-09 17:17:32 +08002614/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2615 * rows, which changed the alignment requirements and fence programming.
2616 */
2617#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2618 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002619#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2620#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002621
2622#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2623#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002624#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002625
Damien Lespiaudbf77862014-10-01 20:04:14 +01002626#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002627
Jani Nikula0c9b3712015-05-18 17:10:01 +03002628#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2629 INTEL_INFO(dev)->gen >= 9)
2630
Damien Lespiaudd93be52013-04-22 18:40:39 +01002631#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002632#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002633#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302634 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002635 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002636#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302637 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002638 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2639 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002640#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2641#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002642
Animesh Manna7b403ff2015-08-04 22:02:42 +05302643#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002644
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002645#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2646#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002647
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002648#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2649 INTEL_INFO(dev)->gen >= 8)
2650
Akash Goel97d33082015-06-29 14:50:23 +05302651#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002652 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2653 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302654
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002655#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2656#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2657#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2658#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2659#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2660#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302661#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2662#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002663#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002664#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002665
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002666#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302667#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002668#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002669#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002670#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002671#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2672#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002673#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002674#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002675
Wayne Boyer666a4532015-12-09 12:29:35 -08002676#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2677 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302678
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002679/* DPF == dynamic parity feature */
2680#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2681#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002682
Ben Widawskyc8735b02012-09-07 19:43:39 -07002683#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302684#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002685
Chris Wilson05394f32010-11-08 19:18:58 +00002686#include "i915_trace.h"
2687
Rob Clarkbaa70942013-08-02 13:27:49 -04002688extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002689extern int i915_max_ioctl;
2690
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002691extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2692extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002693
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002694/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002695extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002696extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002697extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002698extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002699extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002700 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002701extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002702 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002703#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002704extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2705 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002706#endif
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002707extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
Chris Wilson49e4d842015-06-15 12:23:48 +01002708extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002709extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002710extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2711extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2712extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2713extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002714int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002715
Jani Nikula77913b32015-06-18 13:06:16 +03002716/* intel_hotplug.c */
2717void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2718void intel_hpd_init(struct drm_i915_private *dev_priv);
2719void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2720void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002721bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002722
Linus Torvalds1da177e2005-04-16 15:20:36 -07002723/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002724void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002725__printf(3, 4)
2726void i915_handle_error(struct drm_device *dev, bool wedged,
2727 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728
Daniel Vetterb9632912014-09-30 10:56:44 +02002729extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002730int intel_irq_install(struct drm_i915_private *dev_priv);
2731void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002732
2733extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002734extern void intel_uncore_early_sanitize(struct drm_device *dev,
2735 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002736extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002737extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002738extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002739extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002740extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002741const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002742void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002743 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002744void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002745 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002746/* Like above but the caller must manage the uncore.lock itself.
2747 * Must be used with I915_READ_FW and friends.
2748 */
2749void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2750 enum forcewake_domains domains);
2751void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2752 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002753void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002754static inline bool intel_vgpu_active(struct drm_device *dev)
2755{
2756 return to_i915(dev)->vgpu.active;
2757}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002758
Keith Packard7c463582008-11-04 02:03:27 -08002759void
Jani Nikula50227e12014-03-31 14:27:21 +03002760i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002761 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002762
2763void
Jani Nikula50227e12014-03-31 14:27:21 +03002764i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002765 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002766
Imre Deakf8b79e52014-03-04 19:23:07 +02002767void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2768void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002769void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2770 uint32_t mask,
2771 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002772void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2773 uint32_t interrupt_mask,
2774 uint32_t enabled_irq_mask);
2775static inline void
2776ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2777{
2778 ilk_update_display_irq(dev_priv, bits, bits);
2779}
2780static inline void
2781ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2782{
2783 ilk_update_display_irq(dev_priv, bits, 0);
2784}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002785void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2786 enum pipe pipe,
2787 uint32_t interrupt_mask,
2788 uint32_t enabled_irq_mask);
2789static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2790 enum pipe pipe, uint32_t bits)
2791{
2792 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2793}
2794static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2795 enum pipe pipe, uint32_t bits)
2796{
2797 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2798}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002799void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2800 uint32_t interrupt_mask,
2801 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002802static inline void
2803ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2804{
2805 ibx_display_interrupt_update(dev_priv, bits, bits);
2806}
2807static inline void
2808ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2809{
2810 ibx_display_interrupt_update(dev_priv, bits, 0);
2811}
2812
Imre Deakf8b79e52014-03-04 19:23:07 +02002813
Eric Anholt673a3942008-07-30 12:06:12 -07002814/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002815int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2816 struct drm_file *file_priv);
2817int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2818 struct drm_file *file_priv);
2819int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2820 struct drm_file *file_priv);
2821int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2822 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002823int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002825int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2826 struct drm_file *file_priv);
2827int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2828 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002829void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002830 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002831void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002832int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002833 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002834 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002835int i915_gem_execbuffer(struct drm_device *dev, void *data,
2836 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002837int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2838 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002839int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002841int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file);
2843int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002845int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002847int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002849int i915_gem_set_tiling(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
2851int i915_gem_get_tiling(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002853int i915_gem_init_userptr(struct drm_device *dev);
2854int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002856int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2857 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002858int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2859 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002860void i915_gem_load_init(struct drm_device *dev);
2861void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02002862void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002863void *i915_gem_object_alloc(struct drm_device *dev);
2864void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002865void i915_gem_object_init(struct drm_i915_gem_object *obj,
2866 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002867struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2868 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002869struct drm_i915_gem_object *i915_gem_object_create_from_data(
2870 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002871void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002872void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002873
Daniel Vetter08755462015-04-20 09:04:05 -07002874/* Flags used by pin/bind&friends. */
2875#define PIN_MAPPABLE (1<<0)
2876#define PIN_NONBLOCK (1<<1)
2877#define PIN_GLOBAL (1<<2)
2878#define PIN_OFFSET_BIAS (1<<3)
2879#define PIN_USER (1<<4)
2880#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002881#define PIN_ZONE_4G (1<<6)
2882#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002883#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002884#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002885int __must_check
2886i915_gem_object_pin(struct drm_i915_gem_object *obj,
2887 struct i915_address_space *vm,
2888 uint32_t alignment,
2889 uint64_t flags);
2890int __must_check
2891i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2892 const struct i915_ggtt_view *view,
2893 uint32_t alignment,
2894 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002895
2896int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2897 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002898void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002899int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002900/*
2901 * BEWARE: Do not use the function below unless you can _absolutely_
2902 * _guarantee_ VMA in question is _not in use_ anywhere.
2903 */
2904int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002905int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002906void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002907void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002908
Brad Volkin4c914c02014-02-18 10:15:45 -08002909int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2910 int *needs_clflush);
2911
Chris Wilson37e680a2012-06-07 15:38:42 +01002912int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002913
2914static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002915{
Chris Wilsonee286372015-04-07 16:20:25 +01002916 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002917}
Chris Wilsonee286372015-04-07 16:20:25 +01002918
Dave Gordon033908a2015-12-10 18:51:23 +00002919struct page *
2920i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2921
Chris Wilsonee286372015-04-07 16:20:25 +01002922static inline struct page *
2923i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2924{
2925 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2926 return NULL;
2927
2928 if (n < obj->get_page.last) {
2929 obj->get_page.sg = obj->pages->sgl;
2930 obj->get_page.last = 0;
2931 }
2932
2933 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2934 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2935 if (unlikely(sg_is_chain(obj->get_page.sg)))
2936 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2937 }
2938
2939 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2940}
2941
Chris Wilsona5570172012-09-04 21:02:54 +01002942static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2943{
2944 BUG_ON(obj->pages == NULL);
2945 obj->pages_pin_count++;
2946}
2947static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2948{
2949 BUG_ON(obj->pages_pin_count == 0);
2950 obj->pages_pin_count--;
2951}
2952
Chris Wilson54cf91d2010-11-25 18:00:26 +00002953int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002954int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002955 struct intel_engine_cs *to,
2956 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002957void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002958 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002959int i915_gem_dumb_create(struct drm_file *file_priv,
2960 struct drm_device *dev,
2961 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002962int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2963 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002964/**
2965 * Returns true if seq1 is later than seq2.
2966 */
2967static inline bool
2968i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2969{
2970 return (int32_t)(seq1 - seq2) >= 0;
2971}
2972
Chris Wilson821485d2015-12-11 11:32:59 +00002973static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2974 bool lazy_coherency)
2975{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002976 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
Chris Wilson821485d2015-12-11 11:32:59 +00002977 return i915_seqno_passed(seqno, req->previous_seqno);
2978}
2979
John Harrison1b5a4332014-11-24 18:49:42 +00002980static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2981 bool lazy_coherency)
2982{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002983 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00002984 return i915_seqno_passed(seqno, req->seqno);
2985}
2986
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002987int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2988int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002989
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002990struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002991i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002992
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002993bool i915_gem_retire_requests(struct drm_device *dev);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002994void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Daniel Vetter33196de2012-11-14 17:14:05 +01002995int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002996 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302997
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002998static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2999{
3000 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003001 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003002}
3003
3004static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3005{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003006 return atomic_read(&error->reset_counter) & I915_WEDGED;
3007}
3008
3009static inline u32 i915_reset_count(struct i915_gpu_error *error)
3010{
3011 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003012}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003013
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003014static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3015{
3016 return dev_priv->gpu_error.stop_rings == 0 ||
3017 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3018}
3019
3020static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3021{
3022 return dev_priv->gpu_error.stop_rings == 0 ||
3023 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3024}
3025
Chris Wilson069efc12010-09-30 16:53:18 +01003026void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003027bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003028int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003029int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003030int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003031int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003032void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003033void i915_gem_cleanup_engines(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003034int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003035int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003036void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003037 struct drm_i915_gem_object *batch_obj,
3038 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003039#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003040 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003041#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003042 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003043int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003044 unsigned reset_counter,
3045 bool interruptible,
3046 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003047 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003048int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003049int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003050int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003051i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3052 bool readonly);
3053int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003054i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3055 bool write);
3056int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003057i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3058int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003059i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3060 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003061 const struct i915_ggtt_view *view);
3062void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3063 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003064int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003065 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003066int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003067void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003068
Chris Wilson467cffb2011-03-07 10:42:03 +00003069uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003070i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3071uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003072i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3073 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003074
Chris Wilsone4ffd172011-04-04 09:44:39 +01003075int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3076 enum i915_cache_level cache_level);
3077
Daniel Vetter1286ff72012-05-10 15:25:09 +02003078struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3079 struct dma_buf *dma_buf);
3080
3081struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3082 struct drm_gem_object *gem_obj, int flags);
3083
Michel Thierry088e0df2015-08-07 17:40:17 +01003084u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3085 const struct i915_ggtt_view *view);
3086u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3087 struct i915_address_space *vm);
3088static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003089i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003090{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003091 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003092}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003093
Ben Widawskya70a3142013-07-31 16:59:56 -07003094bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003095bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003096 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003097bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003098 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003099
Ben Widawskya70a3142013-07-31 16:59:56 -07003100unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3101 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003102struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003103i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3104 struct i915_address_space *vm);
3105struct i915_vma *
3106i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3107 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003108
Ben Widawskyaccfef22013-08-14 11:38:35 +02003109struct i915_vma *
3110i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003111 struct i915_address_space *vm);
3112struct i915_vma *
3113i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3114 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003115
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003116static inline struct i915_vma *
3117i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3118{
3119 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003120}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003121bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003122
Ben Widawskya70a3142013-07-31 16:59:56 -07003123/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003124#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003125 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
Ben Widawskya70a3142013-07-31 16:59:56 -07003126
Daniel Vetter841cd772014-08-06 15:04:48 +02003127static inline struct i915_hw_ppgtt *
3128i915_vm_to_ppgtt(struct i915_address_space *vm)
3129{
3130 WARN_ON(i915_is_ggtt(vm));
Daniel Vetter841cd772014-08-06 15:04:48 +02003131 return container_of(vm, struct i915_hw_ppgtt, base);
3132}
3133
3134
Ben Widawskya70a3142013-07-31 16:59:56 -07003135static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3136{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003137 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003138}
3139
3140static inline unsigned long
3141i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3142{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003143 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003144}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003145
3146static inline int __must_check
3147i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3148 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003149 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003150{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003151 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3152 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003153}
Ben Widawskya70a3142013-07-31 16:59:56 -07003154
Daniel Vetterb2871102014-02-14 14:01:19 +01003155static inline int
3156i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3157{
3158 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3159}
3160
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003161void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3162 const struct i915_ggtt_view *view);
3163static inline void
3164i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3165{
3166 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3167}
Daniel Vetterb2871102014-02-14 14:01:19 +01003168
Daniel Vetter41a36b72015-07-24 13:55:11 +02003169/* i915_gem_fence.c */
3170int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3171int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3172
3173bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3174void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3175
3176void i915_gem_restore_fences(struct drm_device *dev);
3177
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003178void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3179void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3180void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3181
Ben Widawsky254f9652012-06-04 14:42:42 -07003182/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003183int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003184void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003185void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003186int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003187int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003188void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003189int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003190struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003191i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003192void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003193struct drm_i915_gem_object *
3194i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003195static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003196{
Chris Wilson691e6412014-04-09 09:07:36 +01003197 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003198}
3199
Oscar Mateo273497e2014-05-22 14:13:37 +01003200static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003201{
Chris Wilson691e6412014-04-09 09:07:36 +01003202 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003203}
3204
Oscar Mateo273497e2014-05-22 14:13:37 +01003205static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003206{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003207 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003208}
3209
Ben Widawsky84624812012-06-04 14:42:54 -07003210int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file);
3212int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3213 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003214int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file_priv);
3216int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3217 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003218
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003219/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003220int __must_check i915_gem_evict_something(struct drm_device *dev,
3221 struct i915_address_space *vm,
3222 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003223 unsigned alignment,
3224 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003225 unsigned long start,
3226 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003227 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003228int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003229int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003230
Ben Widawsky0260c422014-03-22 22:47:21 -07003231/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003232static inline void i915_gem_chipset_flush(struct drm_device *dev)
3233{
Chris Wilson05394f32010-11-08 19:18:58 +00003234 if (INTEL_INFO(dev)->gen < 6)
3235 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003236}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003237
Chris Wilson9797fbf2012-04-24 15:47:39 +01003238/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003239int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3240 struct drm_mm_node *node, u64 size,
3241 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003242int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3243 struct drm_mm_node *node, u64 size,
3244 unsigned alignment, u64 start,
3245 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003246void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3247 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003248int i915_gem_init_stolen(struct drm_device *dev);
3249void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003250struct drm_i915_gem_object *
3251i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003252struct drm_i915_gem_object *
3253i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3254 u32 stolen_offset,
3255 u32 gtt_offset,
3256 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003257
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003258/* i915_gem_shrinker.c */
3259unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003260 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003261 unsigned flags);
3262#define I915_SHRINK_PURGEABLE 0x1
3263#define I915_SHRINK_UNBOUND 0x2
3264#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003265#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003266unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3267void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003268void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003269
3270
Eric Anholt673a3942008-07-30 12:06:12 -07003271/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003272static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003273{
Jani Nikula50227e12014-03-31 14:27:21 +03003274 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003275
3276 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3277 obj->tiling_mode != I915_TILING_NONE;
3278}
3279
Eric Anholt673a3942008-07-30 12:06:12 -07003280/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003281#if WATCH_LISTS
3282int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003283#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003284#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003285#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003286
Ben Gamari20172632009-02-17 20:08:50 -05003287/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003288int i915_debugfs_init(struct drm_minor *minor);
3289void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003290#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003291int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003292void intel_display_crc_init(struct drm_device *dev);
3293#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003294static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3295{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003296static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003297#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003298
3299/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003300__printf(2, 3)
3301void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003302int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3303 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003304int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003305 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003306 size_t count, loff_t pos);
3307static inline void i915_error_state_buf_release(
3308 struct drm_i915_error_state_buf *eb)
3309{
3310 kfree(eb->buf);
3311}
Mika Kuoppala58174462014-02-25 17:11:26 +02003312void i915_capture_error_state(struct drm_device *dev, bool wedge,
3313 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003314void i915_error_state_get(struct drm_device *dev,
3315 struct i915_error_state_file_priv *error_priv);
3316void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3317void i915_destroy_error_state(struct drm_device *dev);
3318
3319void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003320const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003321
Brad Volkin351e3db2014-02-18 10:15:46 -08003322/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003323int i915_cmd_parser_get_version(void);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003324int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3325void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3326bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3327int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003328 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003329 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003330 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003331 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003332 bool is_master);
3333
Jesse Barnes317c35d2008-08-25 15:11:06 -07003334/* i915_suspend.c */
3335extern int i915_save_state(struct drm_device *dev);
3336extern int i915_restore_state(struct drm_device *dev);
3337
Ben Widawsky0136db582012-04-10 21:17:01 -07003338/* i915_sysfs.c */
3339void i915_setup_sysfs(struct drm_device *dev_priv);
3340void i915_teardown_sysfs(struct drm_device *dev_priv);
3341
Chris Wilsonf899fc62010-07-20 15:44:45 -07003342/* intel_i2c.c */
3343extern int intel_setup_gmbus(struct drm_device *dev);
3344extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003345extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3346 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003347
Jani Nikula0184df42015-03-27 00:20:20 +02003348extern struct i2c_adapter *
3349intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003350extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3351extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003352static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003353{
3354 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3355}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003356extern void intel_i2c_reset(struct drm_device *dev);
3357
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003358/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003359int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003360bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003361bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003362bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003363bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003364bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003365
Chris Wilson3b617962010-08-24 09:02:58 +01003366/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003367#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003368extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003369extern void intel_opregion_init(struct drm_device *dev);
3370extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003371extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003372extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3373 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003374extern int intel_opregion_notify_adapter(struct drm_device *dev,
3375 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003376#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003377static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003378static inline void intel_opregion_init(struct drm_device *dev) { return; }
3379static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003380static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003381static inline int
3382intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3383{
3384 return 0;
3385}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003386static inline int
3387intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3388{
3389 return 0;
3390}
Len Brown65e082c2008-10-24 17:18:10 -04003391#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003392
Jesse Barnes723bfd72010-10-07 16:01:13 -07003393/* intel_acpi.c */
3394#ifdef CONFIG_ACPI
3395extern void intel_register_dsm_handler(void);
3396extern void intel_unregister_dsm_handler(void);
3397#else
3398static inline void intel_register_dsm_handler(void) { return; }
3399static inline void intel_unregister_dsm_handler(void) { return; }
3400#endif /* CONFIG_ACPI */
3401
Jesse Barnes79e53942008-11-07 14:24:08 -08003402/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003403extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003404extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003405extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003406extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003407extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003408extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003409extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003410extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003411extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003412extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003413extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003414extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003415extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3416 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003417extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003418extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003419
Ben Widawsky2911a352012-04-05 14:47:36 -07003420extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003421int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3422 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003423int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3424 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003425
Chris Wilson6ef3d422010-08-04 20:26:07 +01003426/* overlay */
3427extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003428extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3429 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003430
3431extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003432extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003433 struct drm_device *dev,
3434 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003435
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003436int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3437int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003438
3439/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303440u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3441void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003442u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003443u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3444void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003445u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3446void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3447u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3448void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003449u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3450void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003451u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3452void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003453u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3454 enum intel_sbi_destination destination);
3455void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3456 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303457u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3458void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003459
Ville Syrjälä616bc822015-01-23 21:04:25 +02003460int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3461int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303462
Ben Widawsky0b274482013-10-04 21:22:51 -07003463#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3464#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003465
Ben Widawsky0b274482013-10-04 21:22:51 -07003466#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3467#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3468#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3469#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003470
Ben Widawsky0b274482013-10-04 21:22:51 -07003471#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3472#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3473#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3474#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003475
Chris Wilson698b3132014-03-21 13:16:43 +00003476/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3477 * will be implemented using 2 32-bit writes in an arbitrary order with
3478 * an arbitrary delay between them. This can cause the hardware to
3479 * act upon the intermediate value, possibly leading to corruption and
3480 * machine death. You have been warned.
3481 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003482#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3483#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003484
Chris Wilson50877442014-03-21 12:41:53 +00003485#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003486 u32 upper, lower, old_upper, loop = 0; \
3487 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003488 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003489 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003490 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003491 upper = I915_READ(upper_reg); \
3492 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003493 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003494
Zou Nan haicae58522010-11-09 17:17:32 +08003495#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3496#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3497
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003498#define __raw_read(x, s) \
3499static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003500 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003501{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003502 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003503}
3504
3505#define __raw_write(x, s) \
3506static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003507 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003508{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003509 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003510}
3511__raw_read(8, b)
3512__raw_read(16, w)
3513__raw_read(32, l)
3514__raw_read(64, q)
3515
3516__raw_write(8, b)
3517__raw_write(16, w)
3518__raw_write(32, l)
3519__raw_write(64, q)
3520
3521#undef __raw_read
3522#undef __raw_write
3523
Chris Wilsona6111f72015-04-07 16:21:02 +01003524/* These are untraced mmio-accessors that are only valid to be used inside
3525 * criticial sections inside IRQ handlers where forcewake is explicitly
3526 * controlled.
3527 * Think twice, and think again, before using these.
3528 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3529 * intel_uncore_forcewake_irqunlock().
3530 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003531#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3532#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003533#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3534
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003535/* "Broadcast RGB" property */
3536#define INTEL_BROADCAST_RGB_AUTO 0
3537#define INTEL_BROADCAST_RGB_FULL 1
3538#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003539
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003540static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003541{
Wayne Boyer666a4532015-12-09 12:29:35 -08003542 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003543 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303544 else if (INTEL_INFO(dev)->gen >= 5)
3545 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003546 else
3547 return VGACNTRL;
3548}
3549
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003550static inline void __user *to_user_ptr(u64 address)
3551{
3552 return (void __user *)(uintptr_t)address;
3553}
3554
Imre Deakdf977292013-05-21 20:03:17 +03003555static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3556{
3557 unsigned long j = msecs_to_jiffies(m);
3558
3559 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3560}
3561
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003562static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3563{
3564 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3565}
3566
Imre Deakdf977292013-05-21 20:03:17 +03003567static inline unsigned long
3568timespec_to_jiffies_timeout(const struct timespec *value)
3569{
3570 unsigned long j = timespec_to_jiffies(value);
3571
3572 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3573}
3574
Paulo Zanonidce56b32013-12-19 14:29:40 -02003575/*
3576 * If you need to wait X milliseconds between events A and B, but event B
3577 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3578 * when event A happened, then just before event B you call this function and
3579 * pass the timestamp as the first argument, and X as the second argument.
3580 */
3581static inline void
3582wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3583{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003584 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003585
3586 /*
3587 * Don't re-read the value of "jiffies" every time since it may change
3588 * behind our back and break the math.
3589 */
3590 tmp_jiffies = jiffies;
3591 target_jiffies = timestamp_jiffies +
3592 msecs_to_jiffies_timeout(to_wait_ms);
3593
3594 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003595 remaining_jiffies = target_jiffies - tmp_jiffies;
3596 while (remaining_jiffies)
3597 remaining_jiffies =
3598 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003599 }
3600}
3601
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003602static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003603 struct drm_i915_gem_request *req)
3604{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003605 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3606 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003607}
3608
Linus Torvalds1da177e2005-04-16 15:20:36 -07003609#endif