blob: db999c24c19229b774f6caf41383031d8cb22661 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070057
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* General customization:
59 */
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
Daniel Vetter359d22432016-03-14 08:16:51 +010063#define DRIVER_DATE "20160314"
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Mika Kuoppalac883ef12014-10-28 17:32:30 +020065#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010066/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020074#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010075#endif
76
Jani Nikulacd9bfac2015-03-12 13:01:12 +020077#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020078#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020079
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010080#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082
Rob Clarke2c719b2014-12-15 13:56:32 -050083/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020092 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050095 unlikely(__ret_warn_on); \
96})
97
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700100
Jani Nikula42a8ca42015-08-27 16:23:30 +0300101static inline const char *yesno(bool v)
102{
103 return v ? "yes" : "no";
104}
105
Jani Nikula87ad3212016-01-14 12:53:34 +0200106static inline const char *onoff(bool v)
107{
108 return v ? "on" : "off";
109}
110
Linus Torvalds1da177e2005-04-16 15:20:36 -0700111enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700112 INVALID_PIPE = -1,
113 PIPE_A = 0,
114 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800115 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200116 _PIPE_EDP,
117 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700118};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800119#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700120
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200121enum transcoder {
122 TRANSCODER_A = 0,
123 TRANSCODER_B,
124 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200125 TRANSCODER_EDP,
126 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200127};
128#define transcoder_name(t) ((t) + 'A')
129
Damien Lespiau84139d12014-03-28 00:18:32 +0530130/*
Matt Roper31409e92015-09-24 15:53:09 -0700131 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
132 * number of planes per CRTC. Not all platforms really have this many planes,
133 * which means some arrays of size I915_MAX_PLANES may have unused entries
134 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530135 */
Jesse Barnes80824002009-09-10 15:28:06 -0700136enum plane {
137 PLANE_A = 0,
138 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800139 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700140 PLANE_CURSOR,
141 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700142};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800143#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800144
Damien Lespiaud615a162014-03-03 17:31:48 +0000145#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300146
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300147enum port {
148 PORT_A = 0,
149 PORT_B,
150 PORT_C,
151 PORT_D,
152 PORT_E,
153 I915_MAX_PORTS
154};
155#define port_name(p) ((p) + 'A')
156
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300157#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800158
159enum dpio_channel {
160 DPIO_CH0,
161 DPIO_CH1
162};
163
164enum dpio_phy {
165 DPIO_PHY0,
166 DPIO_PHY1
167};
168
Paulo Zanonib97186f2013-05-03 12:15:36 -0300169enum intel_display_power_domain {
170 POWER_DOMAIN_PIPE_A,
171 POWER_DOMAIN_PIPE_B,
172 POWER_DOMAIN_PIPE_C,
173 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
175 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
176 POWER_DOMAIN_TRANSCODER_A,
177 POWER_DOMAIN_TRANSCODER_B,
178 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300179 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100180 POWER_DOMAIN_PORT_DDI_A_LANES,
181 POWER_DOMAIN_PORT_DDI_B_LANES,
182 POWER_DOMAIN_PORT_DDI_C_LANES,
183 POWER_DOMAIN_PORT_DDI_D_LANES,
184 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300188 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200189 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300190 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100195 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100196 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300197 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300198
199 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300200};
201
202#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
203#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
204 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300205#define POWER_DOMAIN_TRANSCODER(tran) \
206 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
207 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300208
Egbert Eich1d843f92013-02-25 12:06:49 -0500209enum hpd_pin {
210 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500211 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
212 HPD_CRT,
213 HPD_SDVO_B,
214 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700215 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500216 HPD_PORT_B,
217 HPD_PORT_C,
218 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800219 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500220 HPD_NUM_PINS
221};
222
Jani Nikulac91711f2015-05-28 15:43:48 +0300223#define for_each_hpd_pin(__pin) \
224 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
225
Jani Nikula5fcece82015-05-27 15:03:42 +0300226struct i915_hotplug {
227 struct work_struct hotplug_work;
228
229 struct {
230 unsigned long last_jiffies;
231 int count;
232 enum {
233 HPD_ENABLED = 0,
234 HPD_DISABLED = 1,
235 HPD_MARK_DISABLED = 2
236 } state;
237 } stats[HPD_NUM_PINS];
238 u32 event_bits;
239 struct delayed_work reenable_work;
240
241 struct intel_digital_port *irq_port[I915_MAX_PORTS];
242 u32 long_port_mask;
243 u32 short_port_mask;
244 struct work_struct dig_port_work;
245
246 /*
247 * if we get a HPD irq from DP and a HPD irq from non-DP
248 * the non-DP HPD could block the workqueue on a mode config
249 * mutex getting, that userspace may have taken. However
250 * userspace is waiting on the DP workqueue to run which is
251 * blocked behind the non-DP one.
252 */
253 struct workqueue_struct *dp_wq;
254};
255
Chris Wilson2a2d5482012-12-03 11:49:06 +0000256#define I915_GEM_GPU_DOMAINS \
257 (I915_GEM_DOMAIN_RENDER | \
258 I915_GEM_DOMAIN_SAMPLER | \
259 I915_GEM_DOMAIN_COMMAND | \
260 I915_GEM_DOMAIN_INSTRUCTION | \
261 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700262
Damien Lespiau055e3932014-08-18 13:49:10 +0100263#define for_each_pipe(__dev_priv, __p) \
264 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200265#define for_each_pipe_masked(__dev_priv, __p, __mask) \
266 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
267 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000268#define for_each_plane(__dev_priv, __pipe, __p) \
269 for ((__p) = 0; \
270 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
271 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000272#define for_each_sprite(__dev_priv, __p, __s) \
273 for ((__s) = 0; \
274 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
275 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800276
Damien Lespiaud79b8142014-05-13 23:32:23 +0100277#define for_each_crtc(dev, crtc) \
278 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
279
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300280#define for_each_intel_plane(dev, intel_plane) \
281 list_for_each_entry(intel_plane, \
282 &dev->mode_config.plane_list, \
283 base.head)
284
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300285#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
286 list_for_each_entry(intel_plane, \
287 &(dev)->mode_config.plane_list, \
288 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200289 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300290
Damien Lespiaud063ae42014-05-13 23:32:21 +0100291#define for_each_intel_crtc(dev, intel_crtc) \
292 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
293
Damien Lespiaub2784e12014-08-05 11:29:37 +0100294#define for_each_intel_encoder(dev, intel_encoder) \
295 list_for_each_entry(intel_encoder, \
296 &(dev)->mode_config.encoder_list, \
297 base.head)
298
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200299#define for_each_intel_connector(dev, intel_connector) \
300 list_for_each_entry(intel_connector, \
301 &dev->mode_config.connector_list, \
302 base.head)
303
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200304#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
305 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200306 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200307
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800308#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
309 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200310 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800311
Borun Fub04c5bd2014-07-12 10:02:27 +0530312#define for_each_power_domain(domain, mask) \
313 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200314 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530315
Daniel Vettere7b903d2013-06-05 13:34:14 +0200316struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100317struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100318struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200319
Chris Wilsona6f766f2015-04-27 13:41:20 +0100320struct drm_i915_file_private {
321 struct drm_i915_private *dev_priv;
322 struct drm_file *file;
323
324 struct {
325 spinlock_t lock;
326 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100327/* 20ms is a fairly arbitrary limit (greater than the average frame time)
328 * chosen to prevent the CPU getting more than a frame ahead of the GPU
329 * (when using lax throttling for the frontbuffer). We also use it to
330 * offer free GPU waitboosts for severely congested workloads.
331 */
332#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100333 } mm;
334 struct idr context_idr;
335
Chris Wilson2e1b8732015-04-27 13:41:22 +0100336 struct intel_rps_client {
337 struct list_head link;
338 unsigned boosts;
339 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100340
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000341 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100342};
343
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100344/* Used by dp and fdi links */
345struct intel_link_m_n {
346 uint32_t tu;
347 uint32_t gmch_m;
348 uint32_t gmch_n;
349 uint32_t link_m;
350 uint32_t link_n;
351};
352
353void intel_link_compute_m_n(int bpp, int nlanes,
354 int pixel_clock, int link_clock,
355 struct intel_link_m_n *m_n);
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357/* Interface history:
358 *
359 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100360 * 1.2: Add Power Management
361 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100362 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000363 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000364 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
365 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 */
367#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000368#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369#define DRIVER_PATCHLEVEL 0
370
Chris Wilson23bc5982010-09-29 16:10:57 +0100371#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700372
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700373struct opregion_header;
374struct opregion_acpi;
375struct opregion_swsci;
376struct opregion_asle;
377
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100378struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000379 struct opregion_header *header;
380 struct opregion_acpi *acpi;
381 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300382 u32 swsci_gbda_sub_functions;
383 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000384 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200385 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200386 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200387 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000388 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200389 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100390};
Chris Wilson44834a62010-08-19 16:09:23 +0100391#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100392
Chris Wilson6ef3d422010-08-04 20:26:07 +0100393struct intel_overlay;
394struct intel_overlay_error_state;
395
Jesse Barnesde151cf2008-11-12 10:03:55 -0800396#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300397#define I915_MAX_NUM_FENCES 32
398/* 32 fences + sign bit for FENCE_REG_NONE */
399#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800400
401struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200402 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000403 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100404 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800405};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000406
yakui_zhao9b9d1722009-05-31 17:17:17 +0800407struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100408 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800409 u8 dvo_port;
410 u8 slave_addr;
411 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100412 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400413 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800414};
415
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000416struct intel_display_error_state;
417
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700418struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200419 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800420 struct timeval time;
421
Mika Kuoppalacb383002014-02-25 17:11:25 +0200422 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100423 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200424 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200425 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200426
Ben Widawsky585b0282014-01-30 00:19:37 -0800427 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700428 u32 eir;
429 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700430 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700431 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700432 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000433 u32 derrmr;
434 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800435 u32 error; /* gen6+ */
436 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200437 u32 fault_data0; /* gen8, gen9 */
438 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800439 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800440 u32 gac_eco;
441 u32 gam_ecochk;
442 u32 gab_ctl;
443 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800444 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800445 u64 fence[I915_MAX_NUM_FENCES];
446 struct intel_overlay_error_state *overlay;
447 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700448 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800449
Chris Wilson52d39a22012-02-15 11:25:37 +0000450 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000451 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800452 /* Software tracked state */
453 bool waiting;
454 int hangcheck_score;
455 enum intel_ring_hangcheck_action hangcheck_action;
456 int num_requests;
457
458 /* our own tracking of ring head and tail */
459 u32 cpu_ring_head;
460 u32 cpu_ring_tail;
461
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000462 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800463
464 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100465 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800466 u32 tail;
467 u32 head;
468 u32 ctl;
469 u32 hws;
470 u32 ipeir;
471 u32 ipehr;
472 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800473 u32 bbstate;
474 u32 instpm;
475 u32 instps;
476 u32 seqno;
477 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000478 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800479 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700480 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800481 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000482 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800483
Chris Wilson52d39a22012-02-15 11:25:37 +0000484 struct drm_i915_error_object {
485 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100486 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000487 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200488 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800489
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000490 struct drm_i915_error_object *wa_ctx;
491
Chris Wilson52d39a22012-02-15 11:25:37 +0000492 struct drm_i915_error_request {
493 long jiffies;
494 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000495 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000496 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800497
498 struct {
499 u32 gfx_mode;
500 union {
501 u64 pdp[4];
502 u32 pp_dir_base;
503 };
504 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200505
506 pid_t pid;
507 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000508 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100509
Chris Wilson9df30792010-02-18 10:24:56 +0000510 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000511 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000512 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000513 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100514 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000515 u32 read_domains;
516 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200517 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000518 s32 pinned:2;
519 u32 tiling:2;
520 u32 dirty:1;
521 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100522 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100523 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100524 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700525 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800526
Ben Widawsky95f53012013-07-31 17:00:15 -0700527 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100528 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700529};
530
Jani Nikula7bd688c2013-11-08 16:48:56 +0200531struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200532struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200533struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000534struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100535struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200536struct intel_limit;
537struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100538
Jesse Barnese70236a2009-09-21 10:42:27 -0700539struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700540 int (*get_display_clock_speed)(struct drm_device *dev);
541 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200542 /**
543 * find_dpll() - Find the best values for the PLL
544 * @limit: limits for the PLL
545 * @crtc: current CRTC
546 * @target: target frequency in kHz
547 * @refclk: reference clock frequency in kHz
548 * @match_clock: if provided, @best_clock P divider must
549 * match the P divider from @match_clock
550 * used for LVDS downclocking
551 * @best_clock: best PLL values found
552 *
553 * Returns true on success, false on failure.
554 */
555 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200556 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200557 int target, int refclk,
558 struct dpll *match_clock,
559 struct dpll *best_clock);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100560 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800561 int (*compute_intermediate_wm)(struct drm_device *dev,
562 struct intel_crtc *intel_crtc,
563 struct intel_crtc_state *newstate);
564 void (*initial_watermarks)(struct intel_crtc_state *cstate);
565 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300566 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200567 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
568 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100569 /* Returns the active state of the crtc, and if the crtc is active,
570 * fills out the pipe-config with the hw state. */
571 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200572 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000573 void (*get_initial_plane_config)(struct intel_crtc *,
574 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200575 int (*crtc_compute_clock)(struct intel_crtc *crtc,
576 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200577 void (*crtc_enable)(struct drm_crtc *crtc);
578 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200579 void (*audio_codec_enable)(struct drm_connector *connector,
580 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300581 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200582 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700583 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700584 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700585 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
586 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700587 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100588 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700589 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100590 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700591 /* clock updates for mode set */
592 /* cursor updates */
593 /* render clock increase/decrease */
594 /* display clock increase/decrease */
595 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700596};
597
Mika Kuoppala48c10262015-01-16 11:34:41 +0200598enum forcewake_domain_id {
599 FW_DOMAIN_ID_RENDER = 0,
600 FW_DOMAIN_ID_BLITTER,
601 FW_DOMAIN_ID_MEDIA,
602
603 FW_DOMAIN_ID_COUNT
604};
605
606enum forcewake_domains {
607 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
608 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
609 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
610 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
611 FORCEWAKE_BLITTER |
612 FORCEWAKE_MEDIA)
613};
614
Chris Wilson907b28c2013-07-19 20:36:52 +0100615struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530616 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200617 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530618 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200619 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200621 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
622 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
623 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
624 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700625
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200626 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700627 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200628 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700629 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200630 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700631 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200632 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700633 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300634};
635
Chris Wilson907b28c2013-07-19 20:36:52 +0100636struct intel_uncore {
637 spinlock_t lock; /** lock is also taken in irq contexts. */
638
639 struct intel_uncore_funcs funcs;
640
641 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200642 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100643
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200644 struct intel_uncore_forcewake_domain {
645 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200646 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200647 unsigned wake_count;
648 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200649 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200650 u32 val_set;
651 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200652 i915_reg_t reg_ack;
653 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200654 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200655 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200656
657 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100658};
659
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200660/* Iterate over initialised fw domains */
661#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
662 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
663 (i__) < FW_DOMAIN_ID_COUNT; \
664 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200665 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200666
667#define for_each_fw_domain(domain__, dev_priv__, i__) \
668 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
669
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200670#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
671#define CSR_VERSION_MAJOR(version) ((version) >> 16)
672#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
673
Daniel Vettereb805622015-05-04 14:58:44 +0200674struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200675 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200676 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530677 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200678 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200679 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200680 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200681 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200682 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200683 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200684 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200685};
686
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100687#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
688 func(is_mobile) sep \
689 func(is_i85x) sep \
690 func(is_i915g) sep \
691 func(is_i945gm) sep \
692 func(is_g33) sep \
693 func(need_gfx_hws) sep \
694 func(is_g4x) sep \
695 func(is_pineview) sep \
696 func(is_broadwater) sep \
697 func(is_crestline) sep \
698 func(is_ivybridge) sep \
699 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800700 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100701 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530702 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700703 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700704 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700705 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100706 func(has_fbc) sep \
707 func(has_pipe_cxsr) sep \
708 func(has_hotplug) sep \
709 func(cursor_needs_physical) sep \
710 func(has_overlay) sep \
711 func(overlay_needs_physical) sep \
712 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100713 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000714 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100715 func(has_ddi) sep \
716 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200717
Damien Lespiaua587f772013-04-22 18:40:38 +0100718#define DEFINE_FLAG(name) u8 name:1
719#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200720
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500721struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200722 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100723 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700724 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000725 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000726 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700727 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100728 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200729 /* Register offsets for the various display pipes and transcoders */
730 int pipe_offsets[I915_MAX_TRANSCODERS];
731 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200732 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300733 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600734
735 /* Slice/subslice/EU info */
736 u8 slice_total;
737 u8 subslice_total;
738 u8 subslice_per_slice;
739 u8 eu_total;
740 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000741 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
742 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600743 u8 has_slice_pg:1;
744 u8 has_subslice_pg:1;
745 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500746};
747
Damien Lespiaua587f772013-04-22 18:40:38 +0100748#undef DEFINE_FLAG
749#undef SEP_SEMICOLON
750
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800751enum i915_cache_level {
752 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100753 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
754 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
755 caches, eg sampler/render caches, and the
756 large Last-Level-Cache. LLC is coherent with
757 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100758 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800759};
760
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300761struct i915_ctx_hang_stats {
762 /* This context had batch pending when hang was declared */
763 unsigned batch_pending;
764
765 /* This context had batch active when hang was declared */
766 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300767
768 /* Time when this context was last blamed for a GPU reset */
769 unsigned long guilty_ts;
770
Chris Wilson676fa572014-12-24 08:13:39 -0800771 /* If the contexts causes a second GPU hang within this time,
772 * it is permanently banned from submitting any more work.
773 */
774 unsigned long ban_period_seconds;
775
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300776 /* This context is banned to submit more work */
777 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300778};
Ben Widawsky40521052012-06-04 14:42:43 -0700779
780/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100781#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300782
783#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100784/**
785 * struct intel_context - as the name implies, represents a context.
786 * @ref: reference count.
787 * @user_handle: userspace tracking identity for this context.
788 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300789 * @flags: context specific flags:
790 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100791 * @file_priv: filp associated with this context (NULL for global default
792 * context).
793 * @hang_stats: information about the role of this context in possible GPU
794 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100795 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100796 * @legacy_hw_ctx: render context backing object and whether it is correctly
797 * initialized (legacy ring submission mechanism only).
798 * @link: link in the global list of contexts.
799 *
800 * Contexts are memory images used by the hardware to store copies of their
801 * internal state.
802 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100803struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300804 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100805 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700806 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100807 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300808 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700809 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300810 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200811 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700812
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100813 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100814 struct {
815 struct drm_i915_gem_object *rcs_state;
816 bool initialized;
817 } legacy_hw_ctx;
818
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100819 /* Execlists */
820 struct {
821 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100822 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200823 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000824 struct i915_vma *lrc_vma;
825 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000826 uint32_t *lrc_reg_state;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000827 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100828
Ben Widawskya33afea2013-09-17 21:12:45 -0700829 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700830};
831
Paulo Zanonia4001f12015-02-13 17:23:44 -0200832enum fb_op_origin {
833 ORIGIN_GTT,
834 ORIGIN_CPU,
835 ORIGIN_CS,
836 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300837 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200838};
839
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200840struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300841 /* This is always the inner lock when overlapping with struct_mutex and
842 * it's the outer lock when overlapping with stolen_lock. */
843 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700844 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200845 unsigned int possible_framebuffer_bits;
846 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200847 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200848 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700849
Ben Widawskyc4213882014-06-19 12:06:10 -0700850 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700851 struct drm_mm_node *compressed_llb;
852
Rodrigo Vivida46f932014-08-01 02:04:45 -0700853 bool false_color;
854
Paulo Zanonid029bca2015-10-15 10:44:46 -0300855 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300856 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300857
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200858 struct intel_fbc_state_cache {
859 struct {
860 unsigned int mode_flags;
861 uint32_t hsw_bdw_pixel_rate;
862 } crtc;
863
864 struct {
865 unsigned int rotation;
866 int src_w;
867 int src_h;
868 bool visible;
869 } plane;
870
871 struct {
872 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200873 uint32_t pixel_format;
874 unsigned int stride;
875 int fence_reg;
876 unsigned int tiling_mode;
877 } fb;
878 } state_cache;
879
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200880 struct intel_fbc_reg_params {
881 struct {
882 enum pipe pipe;
883 enum plane plane;
884 unsigned int fence_y_offset;
885 } crtc;
886
887 struct {
888 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200889 uint32_t pixel_format;
890 unsigned int stride;
891 int fence_reg;
892 } fb;
893
894 int cfb_size;
895 } params;
896
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700897 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200898 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200899 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200900 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200901 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700902
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200903 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800904};
905
Vandana Kannan96178ee2015-01-10 02:25:56 +0530906/**
907 * HIGH_RR is the highest eDP panel refresh rate read from EDID
908 * LOW_RR is the lowest eDP panel refresh rate found from EDID
909 * parsing for same resolution.
910 */
911enum drrs_refresh_rate_type {
912 DRRS_HIGH_RR,
913 DRRS_LOW_RR,
914 DRRS_MAX_RR, /* RR count */
915};
916
917enum drrs_support_type {
918 DRRS_NOT_SUPPORTED = 0,
919 STATIC_DRRS_SUPPORT = 1,
920 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530921};
922
Daniel Vetter2807cf62014-07-11 10:30:11 -0700923struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530924struct i915_drrs {
925 struct mutex mutex;
926 struct delayed_work work;
927 struct intel_dp *dp;
928 unsigned busy_frontbuffer_bits;
929 enum drrs_refresh_rate_type refresh_rate_type;
930 enum drrs_support_type type;
931};
932
Rodrigo Vivia031d702013-10-03 16:15:06 -0300933struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700934 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300935 bool sink_support;
936 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700937 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700938 bool active;
939 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700940 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530941 bool psr2_support;
942 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800943 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300944};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700945
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800946enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300947 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800948 PCH_IBX, /* Ibexpeak PCH */
949 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300950 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530951 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700952 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800953};
954
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200955enum intel_sbi_destination {
956 SBI_ICLK,
957 SBI_MPHY,
958};
959
Jesse Barnesb690e962010-07-19 13:53:12 -0700960#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700961#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100962#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000963#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300964#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100965#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700966
Dave Airlie8be48d92010-03-30 05:34:14 +0000967struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100968struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000969
Daniel Vetterc2b91522012-02-14 22:37:19 +0100970struct intel_gmbus {
971 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000972 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100973 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200974 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100975 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100976 struct drm_i915_private *dev_priv;
977};
978
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100979struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000980 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000981 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700982 u32 savePP_ON_DELAYS;
983 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000984 u32 savePP_ON;
985 u32 savePP_OFF;
986 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700987 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000988 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800989 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800990 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000991 u32 saveSWF0[16];
992 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300993 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200994 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400995 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800996 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100997};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100998
Imre Deakddeea5b2014-05-05 15:19:56 +0300999struct vlv_s0ix_state {
1000 /* GAM */
1001 u32 wr_watermark;
1002 u32 gfx_prio_ctrl;
1003 u32 arb_mode;
1004 u32 gfx_pend_tlb0;
1005 u32 gfx_pend_tlb1;
1006 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1007 u32 media_max_req_count;
1008 u32 gfx_max_req_count;
1009 u32 render_hwsp;
1010 u32 ecochk;
1011 u32 bsd_hwsp;
1012 u32 blt_hwsp;
1013 u32 tlb_rd_addr;
1014
1015 /* MBC */
1016 u32 g3dctl;
1017 u32 gsckgctl;
1018 u32 mbctl;
1019
1020 /* GCP */
1021 u32 ucgctl1;
1022 u32 ucgctl3;
1023 u32 rcgctl1;
1024 u32 rcgctl2;
1025 u32 rstctl;
1026 u32 misccpctl;
1027
1028 /* GPM */
1029 u32 gfxpause;
1030 u32 rpdeuhwtc;
1031 u32 rpdeuc;
1032 u32 ecobus;
1033 u32 pwrdwnupctl;
1034 u32 rp_down_timeout;
1035 u32 rp_deucsw;
1036 u32 rcubmabdtmr;
1037 u32 rcedata;
1038 u32 spare2gh;
1039
1040 /* Display 1 CZ domain */
1041 u32 gt_imr;
1042 u32 gt_ier;
1043 u32 pm_imr;
1044 u32 pm_ier;
1045 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1046
1047 /* GT SA CZ domain */
1048 u32 tilectl;
1049 u32 gt_fifoctl;
1050 u32 gtlc_wake_ctrl;
1051 u32 gtlc_survive;
1052 u32 pmwgicz;
1053
1054 /* Display 2 CZ domain */
1055 u32 gu_ctl0;
1056 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001057 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001058 u32 clock_gate_dis2;
1059};
1060
Chris Wilsonbf225f22014-07-10 20:31:18 +01001061struct intel_rps_ei {
1062 u32 cz_clock;
1063 u32 render_c0;
1064 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001065};
1066
Daniel Vetterc85aa882012-11-02 19:55:03 +01001067struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001068 /*
1069 * work, interrupts_enabled and pm_iir are protected by
1070 * dev_priv->irq_lock
1071 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001072 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001073 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001074 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001075
Ben Widawskyb39fb292014-03-19 18:31:11 -07001076 /* Frequencies are stored in potentially platform dependent multiples.
1077 * In other words, *_freq needs to be multiplied by X to be interesting.
1078 * Soft limits are those which are used for the dynamic reclocking done
1079 * by the driver (raise frequencies under heavy loads, and lower for
1080 * lighter loads). Hard limits are those imposed by the hardware.
1081 *
1082 * A distinction is made for overclocking, which is never enabled by
1083 * default, and is considered to be above the hard limit if it's
1084 * possible at all.
1085 */
1086 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1087 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1088 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1089 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1090 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001091 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001092 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1093 u8 rp1_freq; /* "less than" RP0 power/freqency */
1094 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001095
Chris Wilson8fb55192015-04-07 16:20:28 +01001096 u8 up_threshold; /* Current %busy required to uplock */
1097 u8 down_threshold; /* Current %busy required to downclock */
1098
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001099 int last_adj;
1100 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1101
Chris Wilson8d3afd72015-05-21 21:01:47 +01001102 spinlock_t client_lock;
1103 struct list_head clients;
1104 bool client_boost;
1105
Chris Wilsonc0951f02013-10-10 21:58:50 +01001106 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001107 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001108 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001109
Chris Wilson2e1b8732015-04-27 13:41:22 +01001110 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001111
Chris Wilsonbf225f22014-07-10 20:31:18 +01001112 /* manual wa residency calculations */
1113 struct intel_rps_ei up_ei, down_ei;
1114
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001115 /*
1116 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001117 * Must be taken after struct_mutex if nested. Note that
1118 * this lock may be held for long periods of time when
1119 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001120 */
1121 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001122};
1123
Daniel Vetter1a240d42012-11-29 22:18:51 +01001124/* defined intel_pm.c */
1125extern spinlock_t mchdev_lock;
1126
Daniel Vetterc85aa882012-11-02 19:55:03 +01001127struct intel_ilk_power_mgmt {
1128 u8 cur_delay;
1129 u8 min_delay;
1130 u8 max_delay;
1131 u8 fmax;
1132 u8 fstart;
1133
1134 u64 last_count1;
1135 unsigned long last_time1;
1136 unsigned long chipset_power;
1137 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001138 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001139 unsigned long gfx_power;
1140 u8 corr;
1141
1142 int c_m;
1143 int r_t;
1144};
1145
Imre Deakc6cb5822014-03-04 19:22:55 +02001146struct drm_i915_private;
1147struct i915_power_well;
1148
1149struct i915_power_well_ops {
1150 /*
1151 * Synchronize the well's hw state to match the current sw state, for
1152 * example enable/disable it based on the current refcount. Called
1153 * during driver init and resume time, possibly after first calling
1154 * the enable/disable handlers.
1155 */
1156 void (*sync_hw)(struct drm_i915_private *dev_priv,
1157 struct i915_power_well *power_well);
1158 /*
1159 * Enable the well and resources that depend on it (for example
1160 * interrupts located on the well). Called after the 0->1 refcount
1161 * transition.
1162 */
1163 void (*enable)(struct drm_i915_private *dev_priv,
1164 struct i915_power_well *power_well);
1165 /*
1166 * Disable the well and resources that depend on it. Called after
1167 * the 1->0 refcount transition.
1168 */
1169 void (*disable)(struct drm_i915_private *dev_priv,
1170 struct i915_power_well *power_well);
1171 /* Returns the hw enabled state. */
1172 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1173 struct i915_power_well *power_well);
1174};
1175
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001176/* Power well structure for haswell */
1177struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001178 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001179 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001180 /* power well enable/disable usage count */
1181 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001182 /* cached hw enabled state */
1183 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001184 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001185 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001186 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001187};
1188
Imre Deak83c00f552013-10-25 17:36:47 +03001189struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001190 /*
1191 * Power wells needed for initialization at driver init and suspend
1192 * time are on. They are kept on until after the first modeset.
1193 */
1194 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001195 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001196 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001197
Imre Deak83c00f552013-10-25 17:36:47 +03001198 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001199 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001200 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001201};
1202
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001203#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001204struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001205 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001206 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001207 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001208};
1209
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001210struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001211 /** Memory allocator for GTT stolen memory */
1212 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001213 /** Protects the usage of the GTT stolen memory allocator. This is
1214 * always the inner lock when overlapping with struct_mutex. */
1215 struct mutex stolen_lock;
1216
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001217 /** List of all objects in gtt_space. Used to restore gtt
1218 * mappings on resume */
1219 struct list_head bound_list;
1220 /**
1221 * List of objects which are not bound to the GTT (thus
1222 * are idle and not used by the GPU) but still have
1223 * (presumably uncached) pages still attached.
1224 */
1225 struct list_head unbound_list;
1226
1227 /** Usable portion of the GTT for GEM */
1228 unsigned long stolen_base; /* limited to low memory (32-bit) */
1229
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001230 /** PPGTT used for aliasing the PPGTT with the GTT */
1231 struct i915_hw_ppgtt *aliasing_ppgtt;
1232
Chris Wilson2cfcd322014-05-20 08:28:43 +01001233 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001234 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001235 bool shrinker_no_lock_stealing;
1236
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001237 /** LRU list of objects with fence regs on them. */
1238 struct list_head fence_list;
1239
1240 /**
1241 * We leave the user IRQ off as much as possible,
1242 * but this means that requests will finish and never
1243 * be retired once the system goes idle. Set a timer to
1244 * fire periodically while the ring is running. When it
1245 * fires, go retire requests.
1246 */
1247 struct delayed_work retire_work;
1248
1249 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001250 * When we detect an idle GPU, we want to turn on
1251 * powersaving features. So once we see that there
1252 * are no more requests outstanding and no more
1253 * arrive within a small period of time, we fire
1254 * off the idle_work.
1255 */
1256 struct delayed_work idle_work;
1257
1258 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001259 * Are we in a non-interruptible section of code like
1260 * modesetting?
1261 */
1262 bool interruptible;
1263
Chris Wilsonf62a0072014-02-21 17:55:39 +00001264 /**
1265 * Is the GPU currently considered idle, or busy executing userspace
1266 * requests? Whilst idle, we attempt to power down the hardware and
1267 * display clocks. In order to reduce the effect on performance, there
1268 * is a slight delay before we do so.
1269 */
1270 bool busy;
1271
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001272 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001273 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001274
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001275 /** Bit 6 swizzling required for X tiling */
1276 uint32_t bit_6_swizzle_x;
1277 /** Bit 6 swizzling required for Y tiling */
1278 uint32_t bit_6_swizzle_y;
1279
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001280 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001281 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001282 size_t object_memory;
1283 u32 object_count;
1284};
1285
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001286struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001287 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001288 unsigned bytes;
1289 unsigned size;
1290 int err;
1291 u8 *buf;
1292 loff_t start;
1293 loff_t pos;
1294};
1295
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001296struct i915_error_state_file_priv {
1297 struct drm_device *dev;
1298 struct drm_i915_error_state *error;
1299};
1300
Daniel Vetter99584db2012-11-14 17:14:04 +01001301struct i915_gpu_error {
1302 /* For hangcheck timer */
1303#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1304#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001305 /* Hang gpu twice in this window and your context gets banned */
1306#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1307
Chris Wilson737b1502015-01-26 18:03:03 +02001308 struct workqueue_struct *hangcheck_wq;
1309 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001310
1311 /* For reset and error_state handling. */
1312 spinlock_t lock;
1313 /* Protected by the above dev->gpu_error.lock. */
1314 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001315
1316 unsigned long missed_irq_rings;
1317
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001318 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001319 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001320 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001321 * This is a counter which gets incremented when reset is triggered,
1322 * and again when reset has been handled. So odd values (lowest bit set)
1323 * means that reset is in progress and even values that
1324 * (reset_counter >> 1):th reset was successfully completed.
1325 *
1326 * If reset is not completed succesfully, the I915_WEDGE bit is
1327 * set meaning that hardware is terminally sour and there is no
1328 * recovery. All waiters on the reset_queue will be woken when
1329 * that happens.
1330 *
1331 * This counter is used by the wait_seqno code to notice that reset
1332 * event happened and it needs to restart the entire ioctl (since most
1333 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001334 *
1335 * This is important for lock-free wait paths, where no contended lock
1336 * naturally enforces the correct ordering between the bail-out of the
1337 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001338 */
1339 atomic_t reset_counter;
1340
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001341#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001342#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001343
1344 /**
1345 * Waitqueue to signal when the reset has completed. Used by clients
1346 * that wait for dev_priv->mm.wedged to settle.
1347 */
1348 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001349
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001350 /* Userspace knobs for gpu hang simulation;
1351 * combines both a ring mask, and extra flags
1352 */
1353 u32 stop_rings;
1354#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1355#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001356
1357 /* For missed irq/seqno simulation. */
1358 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001359
1360 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1361 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001362};
1363
Zhang Ruib8efb172013-02-05 15:41:53 +08001364enum modeset_restore {
1365 MODESET_ON_LID_OPEN,
1366 MODESET_DONE,
1367 MODESET_SUSPENDED,
1368};
1369
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001370#define DP_AUX_A 0x40
1371#define DP_AUX_B 0x10
1372#define DP_AUX_C 0x20
1373#define DP_AUX_D 0x30
1374
Xiong Zhang11c1b652015-08-17 16:04:04 +08001375#define DDC_PIN_B 0x05
1376#define DDC_PIN_C 0x04
1377#define DDC_PIN_D 0x06
1378
Paulo Zanoni6acab152013-09-12 17:06:24 -03001379struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001380 /*
1381 * This is an index in the HDMI/DVI DDI buffer translation table.
1382 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1383 * populate this field.
1384 */
1385#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001386 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001387
1388 uint8_t supports_dvi:1;
1389 uint8_t supports_hdmi:1;
1390 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001391
1392 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001393 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001394
1395 uint8_t dp_boost_level;
1396 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001397};
1398
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001399enum psr_lines_to_wait {
1400 PSR_0_LINES_TO_WAIT = 0,
1401 PSR_1_LINE_TO_WAIT,
1402 PSR_4_LINES_TO_WAIT,
1403 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301404};
1405
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001406struct intel_vbt_data {
1407 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1408 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1409
1410 /* Feature bits */
1411 unsigned int int_tv_support:1;
1412 unsigned int lvds_dither:1;
1413 unsigned int lvds_vbt:1;
1414 unsigned int int_crt_support:1;
1415 unsigned int lvds_use_ssc:1;
1416 unsigned int display_clock_mode:1;
1417 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301418 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001419 int lvds_ssc_freq;
1420 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1421
Pradeep Bhat83a72802014-03-28 10:14:57 +05301422 enum drrs_support_type drrs_type;
1423
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001424 /* eDP */
1425 int edp_rate;
1426 int edp_lanes;
1427 int edp_preemphasis;
1428 int edp_vswing;
1429 bool edp_initialized;
1430 bool edp_support;
1431 int edp_bpp;
1432 struct edp_power_seq edp_pps;
1433
Jani Nikulaf00076d2013-12-14 20:38:29 -02001434 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001435 bool full_link;
1436 bool require_aux_wakeup;
1437 int idle_frames;
1438 enum psr_lines_to_wait lines_to_wait;
1439 int tp1_wakeup_time;
1440 int tp2_tp3_wakeup_time;
1441 } psr;
1442
1443 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001444 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001445 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001446 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001447 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001448 } backlight;
1449
Shobhit Kumard17c5442013-08-27 15:12:25 +03001450 /* MIPI DSI */
1451 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301452 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001453 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301454 struct mipi_config *config;
1455 struct mipi_pps_data *pps;
1456 u8 seq_version;
1457 u32 size;
1458 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001459 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001460 } dsi;
1461
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001462 int crt_ddc_pin;
1463
1464 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001465 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001466
1467 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001468};
1469
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001470enum intel_ddb_partitioning {
1471 INTEL_DDB_PART_1_2,
1472 INTEL_DDB_PART_5_6, /* IVB+ */
1473};
1474
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001475struct intel_wm_level {
1476 bool enable;
1477 uint32_t pri_val;
1478 uint32_t spr_val;
1479 uint32_t cur_val;
1480 uint32_t fbc_val;
1481};
1482
Imre Deak820c1982013-12-17 14:46:36 +02001483struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001484 uint32_t wm_pipe[3];
1485 uint32_t wm_lp[3];
1486 uint32_t wm_lp_spr[3];
1487 uint32_t wm_linetime[3];
1488 bool enable_fbc_wm;
1489 enum intel_ddb_partitioning partitioning;
1490};
1491
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001492struct vlv_pipe_wm {
1493 uint16_t primary;
1494 uint16_t sprite[2];
1495 uint8_t cursor;
1496};
1497
1498struct vlv_sr_wm {
1499 uint16_t plane;
1500 uint8_t cursor;
1501};
1502
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001503struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001504 struct vlv_pipe_wm pipe[3];
1505 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001506 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001507 uint8_t cursor;
1508 uint8_t sprite[2];
1509 uint8_t primary;
1510 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001511 uint8_t level;
1512 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001513};
1514
Damien Lespiauc1939242014-11-04 17:06:41 +00001515struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001516 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001517};
1518
1519static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1520{
Damien Lespiau16160e32014-11-04 17:06:53 +00001521 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001522}
1523
Damien Lespiau08db6652014-11-04 17:06:52 +00001524static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1525 const struct skl_ddb_entry *e2)
1526{
1527 if (e1->start == e2->start && e1->end == e2->end)
1528 return true;
1529
1530 return false;
1531}
1532
Damien Lespiauc1939242014-11-04 17:06:41 +00001533struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001534 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001535 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001536 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001537};
1538
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001539struct skl_wm_values {
1540 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001541 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001542 uint32_t wm_linetime[I915_MAX_PIPES];
1543 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001544 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001545};
1546
1547struct skl_wm_level {
1548 bool plane_en[I915_MAX_PLANES];
1549 uint16_t plane_res_b[I915_MAX_PLANES];
1550 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001551};
1552
Paulo Zanonic67a4702013-08-19 13:18:09 -03001553/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001554 * This struct helps tracking the state needed for runtime PM, which puts the
1555 * device in PCI D3 state. Notice that when this happens, nothing on the
1556 * graphics device works, even register access, so we don't get interrupts nor
1557 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001558 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001559 * Every piece of our code that needs to actually touch the hardware needs to
1560 * either call intel_runtime_pm_get or call intel_display_power_get with the
1561 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001562 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001563 * Our driver uses the autosuspend delay feature, which means we'll only really
1564 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001565 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001566 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001567 *
1568 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1569 * goes back to false exactly before we reenable the IRQs. We use this variable
1570 * to check if someone is trying to enable/disable IRQs while they're supposed
1571 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001572 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001573 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001574 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001575 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001576struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001577 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001578 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001579 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001580 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001581};
1582
Daniel Vetter926321d2013-10-16 13:30:34 +02001583enum intel_pipe_crc_source {
1584 INTEL_PIPE_CRC_SOURCE_NONE,
1585 INTEL_PIPE_CRC_SOURCE_PLANE1,
1586 INTEL_PIPE_CRC_SOURCE_PLANE2,
1587 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001588 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001589 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1590 INTEL_PIPE_CRC_SOURCE_TV,
1591 INTEL_PIPE_CRC_SOURCE_DP_B,
1592 INTEL_PIPE_CRC_SOURCE_DP_C,
1593 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001594 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001595 INTEL_PIPE_CRC_SOURCE_MAX,
1596};
1597
Shuang He8bf1e9f2013-10-15 18:55:27 +01001598struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001599 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001600 uint32_t crc[5];
1601};
1602
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001603#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001604struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001605 spinlock_t lock;
1606 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001607 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001608 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001609 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001610 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611};
1612
Daniel Vetterf99d7062014-06-19 16:01:59 +02001613struct i915_frontbuffer_tracking {
1614 struct mutex lock;
1615
1616 /*
1617 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1618 * scheduled flips.
1619 */
1620 unsigned busy_bits;
1621 unsigned flip_bits;
1622};
1623
Mika Kuoppala72253422014-10-07 17:21:26 +03001624struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001625 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001626 u32 value;
1627 /* bitmask representing WA bits */
1628 u32 mask;
1629};
1630
Arun Siluvery33136b02016-01-21 21:43:47 +00001631/*
1632 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1633 * allowing it for RCS as we don't foresee any requirement of having
1634 * a whitelist for other engines. When it is really required for
1635 * other engines then the limit need to be increased.
1636 */
1637#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001638
1639struct i915_workarounds {
1640 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1641 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001642 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001643};
1644
Yu Zhangcf9d2892015-02-10 19:05:47 +08001645struct i915_virtual_gpu {
1646 bool active;
1647};
1648
John Harrison5f19e2b2015-05-29 17:43:27 +01001649struct i915_execbuffer_params {
1650 struct drm_device *dev;
1651 struct drm_file *file;
1652 uint32_t dispatch_flags;
1653 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001654 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001655 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001656 struct drm_i915_gem_object *batch_obj;
1657 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001658 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001659};
1660
Matt Roperaa363132015-09-24 15:53:18 -07001661/* used in computing the new watermarks state */
1662struct intel_wm_config {
1663 unsigned int num_pipes_active;
1664 bool sprites_enabled;
1665 bool sprites_scaled;
1666};
1667
Jani Nikula77fec552014-03-31 14:27:22 +03001668struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001670 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001671 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001672 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001674 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001675
1676 int relative_constants_mode;
1677
1678 void __iomem *regs;
1679
Chris Wilson907b28c2013-07-19 20:36:52 +01001680 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001681
Yu Zhangcf9d2892015-02-10 19:05:47 +08001682 struct i915_virtual_gpu vgpu;
1683
Alex Dai33a732f2015-08-12 15:43:36 +01001684 struct intel_guc guc;
1685
Daniel Vettereb805622015-05-04 14:58:44 +02001686 struct intel_csr csr;
1687
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001688 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001689
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1691 * controller on different i2c buses. */
1692 struct mutex gmbus_mutex;
1693
1694 /**
1695 * Base address of the gmbus and gpio block.
1696 */
1697 uint32_t gpio_mmio_base;
1698
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301699 /* MMIO base address for MIPI regs */
1700 uint32_t mipi_mmio_base;
1701
Ville Syrjälä443a3892015-11-11 20:34:15 +02001702 uint32_t psr_mmio_base;
1703
Daniel Vetter28c70f12012-12-01 13:53:45 +01001704 wait_queue_head_t gmbus_wait_queue;
1705
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001706 struct pci_dev *bridge_dev;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001707 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001708 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001709 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001710
Daniel Vetterba8286f2014-09-11 07:43:25 +02001711 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001712 struct resource mch_res;
1713
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001714 /* protects the irq masks */
1715 spinlock_t irq_lock;
1716
Sourab Gupta84c33a62014-06-02 16:47:17 +05301717 /* protects the mmio flip data */
1718 spinlock_t mmio_flip_lock;
1719
Imre Deakf8b79e52014-03-04 19:23:07 +02001720 bool display_irqs_enabled;
1721
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001722 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1723 struct pm_qos_request pm_qos;
1724
Ville Syrjäläa5805162015-05-26 20:42:30 +03001725 /* Sideband mailbox protection */
1726 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001727
1728 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001729 union {
1730 u32 irq_mask;
1731 u32 de_irq_mask[I915_MAX_PIPES];
1732 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001733 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001734 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301735 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001736 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737
Jani Nikula5fcece82015-05-27 15:03:42 +03001738 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001739 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301740 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001741 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001742 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001744 bool preserve_bios_swizzle;
1745
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001746 /* overlay */
1747 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748
Jani Nikula58c68772013-11-08 16:48:54 +02001749 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001750 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001751
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001752 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001753 bool no_aux_handshake;
1754
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001755 /* protects panel power sequencer state */
1756 struct mutex pps_mutex;
1757
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001758 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001759 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1760
1761 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001762 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001763 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001764 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001765 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001766 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001767 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001768
Daniel Vetter645416f2013-09-02 16:22:25 +02001769 /**
1770 * wq - Driver workqueue for GEM.
1771 *
1772 * NOTE: Work items scheduled here are not allowed to grab any modeset
1773 * locks, for otherwise the flushing done in the pageflip code will
1774 * result in deadlocks.
1775 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001776 struct workqueue_struct *wq;
1777
1778 /* Display functions */
1779 struct drm_i915_display_funcs display;
1780
1781 /* PCH chipset type */
1782 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001783 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001784
1785 unsigned long quirks;
1786
Zhang Ruib8efb172013-02-05 15:41:53 +08001787 enum modeset_restore modeset_restore;
1788 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001789 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001790
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001791 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001792 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001793
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001794 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001795 DECLARE_HASHTABLE(mm_structs, 7);
1796 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001797
Daniel Vetter87813422012-05-02 11:49:32 +02001798 /* Kernel Modesetting */
1799
yakui_zhao9b9d1722009-05-31 17:17:17 +08001800 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001801
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001802 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1803 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001804 wait_queue_head_t pending_flip_queue;
1805
Daniel Vetterc4597872013-10-21 21:04:07 +02001806#ifdef CONFIG_DEBUG_FS
1807 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1808#endif
1809
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001810 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001811 int num_shared_dpll;
1812 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001813 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001814
1815 unsigned int active_crtcs;
1816 unsigned int min_pixclk[I915_MAX_PIPES];
1817
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001818 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001819
Mika Kuoppala72253422014-10-07 17:21:26 +03001820 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001821
Jesse Barnes652c3932009-08-17 13:31:43 -07001822 /* Reclocking support */
1823 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001824
1825 struct i915_frontbuffer_tracking fb_tracking;
1826
Jesse Barnes652c3932009-08-17 13:31:43 -07001827 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001828
Zhenyu Wangc48044112009-12-17 14:48:43 +08001829 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001830
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001831 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001832
Ben Widawsky59124502013-07-04 11:02:05 -07001833 /* Cannot be determined by PCIID. You must always read a register. */
1834 size_t ellc_size;
1835
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001836 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001837 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001838
Daniel Vetter20e4d402012-08-08 23:35:39 +02001839 /* ilk-only ips/rps state. Everything in here is protected by the global
1840 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001841 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001842
Imre Deak83c00f552013-10-25 17:36:47 +03001843 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001844
Rodrigo Vivia031d702013-10-03 16:15:06 -03001845 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001846
Daniel Vetter99584db2012-11-14 17:14:04 +01001847 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001848
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001849 struct drm_i915_gem_object *vlv_pctx;
1850
Daniel Vetter06957262015-08-10 13:34:08 +02001851#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001852 /* list of fbdev register on this device */
1853 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001854 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001855#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001856
1857 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001858 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001859
Imre Deak58fddc22015-01-08 17:54:14 +02001860 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001861 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001862 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001863 /**
1864 * av_mutex - mutex for audio/video sync
1865 *
1866 */
1867 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001868
Ben Widawsky254f9652012-06-04 14:42:42 -07001869 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001870 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001871
Damien Lespiau3e683202012-12-11 18:48:29 +00001872 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001873
Ville Syrjälä70722462015-04-10 18:21:28 +03001874 u32 chv_phy_control;
1875
Daniel Vetter842f1c82014-03-10 10:01:44 +01001876 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001877 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001878 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001879 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001880
Ville Syrjälä53615a52013-08-01 16:18:50 +03001881 struct {
1882 /*
1883 * Raw watermark latency values:
1884 * in 0.1us units for WM0,
1885 * in 0.5us units for WM1+.
1886 */
1887 /* primary */
1888 uint16_t pri_latency[5];
1889 /* sprite */
1890 uint16_t spr_latency[5];
1891 /* cursor */
1892 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001893 /*
1894 * Raw watermark memory latency values
1895 * for SKL for all 8 levels
1896 * in 1us units.
1897 */
1898 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001899
Matt Roperaa363132015-09-24 15:53:18 -07001900 /* Committed wm config */
1901 struct intel_wm_config config;
1902
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001903 /*
1904 * The skl_wm_values structure is a bit too big for stack
1905 * allocation, so we keep the staging struct where we store
1906 * intermediate results here instead.
1907 */
1908 struct skl_wm_values skl_results;
1909
Ville Syrjälä609cede2013-10-09 19:18:03 +03001910 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001911 union {
1912 struct ilk_wm_values hw;
1913 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001914 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001915 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001916
1917 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001918
1919 /*
1920 * Should be held around atomic WM register writing; also
1921 * protects * intel_crtc->wm.active and
1922 * cstate->wm.need_postvbl_update.
1923 */
1924 struct mutex wm_mutex;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001925 } wm;
1926
Paulo Zanoni8a187452013-12-06 20:32:13 -02001927 struct i915_runtime_pm pm;
1928
Oscar Mateoa83014d2014-07-24 17:04:21 +01001929 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1930 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001931 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001932 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001933 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001934 int (*init_rings)(struct drm_device *dev);
1935 void (*cleanup_ring)(struct intel_engine_cs *ring);
1936 void (*stop_ring)(struct intel_engine_cs *ring);
1937 } gt;
1938
Dave Gordoned54c1a2016-01-19 19:02:54 +00001939 struct intel_context *kernel_context;
1940
Sonika Jindal9e458032015-05-06 17:35:48 +05301941 bool edp_low_vswing;
1942
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001943 /* perform PHY state sanity checks? */
1944 bool chv_phy_assert[2];
1945
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001946 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1947
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001948 /*
1949 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1950 * will be rejected. Instead look for a better place.
1951 */
Jani Nikula77fec552014-03-31 14:27:22 +03001952};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
Chris Wilson2c1792a2013-08-01 18:39:55 +01001954static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1955{
1956 return dev->dev_private;
1957}
1958
Imre Deak888d0d42015-01-08 17:54:13 +02001959static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1960{
1961 return to_i915(dev_get_drvdata(dev));
1962}
1963
Alex Dai33a732f2015-08-12 15:43:36 +01001964static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1965{
1966 return container_of(guc, struct drm_i915_private, guc);
1967}
1968
Chris Wilsonb4519512012-05-11 14:29:30 +01001969/* Iterate over initialised rings */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001970#define for_each_engine(ring__, dev_priv__, i__) \
1971 for ((i__) = 0; (i__) < I915_NUM_ENGINES; (i__)++) \
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001972 for_each_if ((((ring__) = &(dev_priv__)->engine[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01001973
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08001974enum hdmi_force_audio {
1975 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1976 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1977 HDMI_AUDIO_AUTO, /* trust EDID */
1978 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1979};
1980
Daniel Vetter190d6cd2013-07-04 13:06:28 +02001981#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00001982
Chris Wilson37e680a2012-06-07 15:38:42 +01001983struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00001984 unsigned int flags;
1985#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
1986
Chris Wilson37e680a2012-06-07 15:38:42 +01001987 /* Interface between the GEM object and its backing storage.
1988 * get_pages() is called once prior to the use of the associated set
1989 * of pages before to binding them into the GTT, and put_pages() is
1990 * called after we no longer need them. As we expect there to be
1991 * associated cost with migrating pages between the backing storage
1992 * and making them available for the GPU (e.g. clflush), we may hold
1993 * onto the pages after they are no longer referenced by the GPU
1994 * in case they may be used again shortly (for example migrating the
1995 * pages to a different memory domain within the GTT). put_pages()
1996 * will therefore most likely be called when the object itself is
1997 * being released or under memory pressure (where we attempt to
1998 * reap pages for the shrinker).
1999 */
2000 int (*get_pages)(struct drm_i915_gem_object *);
2001 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002002
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002003 int (*dmabuf_export)(struct drm_i915_gem_object *);
2004 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002005};
2006
Daniel Vettera071fa02014-06-18 23:28:09 +02002007/*
2008 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302009 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002010 * doesn't mean that the hw necessarily already scans it out, but that any
2011 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2012 *
2013 * We have one bit per pipe and per scanout plane type.
2014 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302015#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2016#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002017#define INTEL_FRONTBUFFER_BITS \
2018 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2019#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2020 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2021#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302022 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2023#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2024 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002025#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302026 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002027#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302028 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002029
Eric Anholt673a3942008-07-30 12:06:12 -07002030struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002031 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002032
Chris Wilson37e680a2012-06-07 15:38:42 +01002033 const struct drm_i915_gem_object_ops *ops;
2034
Ben Widawsky2f633152013-07-17 12:19:03 -07002035 /** List of VMAs backed by this object */
2036 struct list_head vma_list;
2037
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002038 /** Stolen memory for this object, instead of being backed by shmem. */
2039 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002040 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002041
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002042 struct list_head ring_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002043 /** Used in execbuf to temporarily hold a ref */
2044 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002045
Chris Wilson8d9d5742015-04-07 16:20:38 +01002046 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002047
Eric Anholt673a3942008-07-30 12:06:12 -07002048 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002049 * This is set if the object is on the active lists (has pending
2050 * rendering and so a non-zero seqno), and is not set if it i s on
2051 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002052 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002053 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002054
2055 /**
2056 * This is set if the object has been written to since last bound
2057 * to the GTT
2058 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002059 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002060
2061 /**
2062 * Fence register bits (if any) for this object. Will be set
2063 * as needed when mapped into the GTT.
2064 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002065 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002066 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002067
2068 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002069 * Advice: are the backing pages purgeable?
2070 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002071 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002072
2073 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002074 * Current tiling mode for the object.
2075 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002076 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002077 /**
2078 * Whether the tiling parameters for the currently associated fence
2079 * register have changed. Note that for the purposes of tracking
2080 * tiling changes we also treat the unfenced register, the register
2081 * slot that the object occupies whilst it executes a fenced
2082 * command (such as BLT on gen2/3), as a "fence".
2083 */
2084 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002085
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002086 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002087 * Is the object at the current location in the gtt mappable and
2088 * fenceable? Used to avoid costly recalculations.
2089 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002090 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002091
2092 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002093 * Whether the current gtt mapping needs to be mappable (and isn't just
2094 * mappable by accident). Track pin and fault separate for a more
2095 * accurate mappable working set.
2096 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002097 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002098
Chris Wilsoncaea7472010-11-12 13:53:37 +00002099 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302100 * Is the object to be mapped as read-only to the GPU
2101 * Only honoured if hardware has relevant pte bit
2102 */
2103 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002104 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002105 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002106
Daniel Vettera071fa02014-06-18 23:28:09 +02002107 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2108
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002109 unsigned int pin_display;
2110
Chris Wilson9da3da62012-06-01 15:20:22 +01002111 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002112 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002113 struct get_page {
2114 struct scatterlist *sg;
2115 int last;
2116 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002117
Daniel Vetter1286ff72012-05-10 15:25:09 +02002118 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002119 void *dma_buf_vmapping;
2120 int vmapping_count;
2121
Chris Wilsonb4716182015-04-27 13:41:17 +01002122 /** Breadcrumb of last rendering to the buffer.
2123 * There can only be one writer, but we allow for multiple readers.
2124 * If there is a writer that necessarily implies that all other
2125 * read requests are complete - but we may only be lazily clearing
2126 * the read requests. A read request is naturally the most recent
2127 * request on a ring, so we may have two different write and read
2128 * requests on one ring where the write request is older than the
2129 * read request. This allows for the CPU to read from an active
2130 * buffer by only waiting for the write to complete.
2131 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002132 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002133 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002134 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002135 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002136
Daniel Vetter778c3542010-05-13 11:49:44 +02002137 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002138 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002139
Daniel Vetter80075d42013-10-09 21:23:52 +02002140 /** References from framebuffers, locks out tiling changes. */
2141 unsigned long framebuffer_references;
2142
Eric Anholt280b7132009-03-12 16:56:27 -07002143 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002144 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002145
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002146 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002147 /** for phy allocated objects */
2148 struct drm_dma_handle *phys_handle;
2149
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002150 struct i915_gem_userptr {
2151 uintptr_t ptr;
2152 unsigned read_only :1;
2153 unsigned workers :4;
2154#define I915_GEM_USERPTR_MAX_WORKERS 15
2155
Chris Wilsonad46cb52014-08-07 14:20:40 +01002156 struct i915_mm_struct *mm;
2157 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002158 struct work_struct *work;
2159 } userptr;
2160 };
2161};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002162#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002163
Daniel Vettera071fa02014-06-18 23:28:09 +02002164void i915_gem_track_fb(struct drm_i915_gem_object *old,
2165 struct drm_i915_gem_object *new,
2166 unsigned frontbuffer_bits);
2167
Eric Anholt673a3942008-07-30 12:06:12 -07002168/**
2169 * Request queue structure.
2170 *
2171 * The request queue allows us to note sequence numbers that have been emitted
2172 * and may be associated with active buffers to be retired.
2173 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002174 * By keeping this list, we can avoid having to do questionable sequence
2175 * number comparisons on buffer last_read|write_seqno. It also allows an
2176 * emission time to be associated with the request for tracking how far ahead
2177 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002178 *
2179 * The requests are reference counted, so upon creation they should have an
2180 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002181 */
2182struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002183 struct kref ref;
2184
Zou Nan hai852835f2010-05-21 09:08:56 +08002185 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002186 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002187 struct intel_engine_cs *engine;
Zou Nan hai852835f2010-05-21 09:08:56 +08002188
Chris Wilson821485d2015-12-11 11:32:59 +00002189 /** GEM sequence number associated with the previous request,
2190 * when the HWS breadcrumb is equal to this the GPU is processing
2191 * this request.
2192 */
2193 u32 previous_seqno;
2194
2195 /** GEM sequence number associated with this request,
2196 * when the HWS breadcrumb is equal or greater than this the GPU
2197 * has finished processing this request.
2198 */
2199 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002200
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002201 /** Position in the ringbuffer of the start of the request */
2202 u32 head;
2203
Nick Hoath72f95af2015-01-15 13:10:37 +00002204 /**
2205 * Position in the ringbuffer of the start of the postfix.
2206 * This is required to calculate the maximum available ringbuffer
2207 * space without overwriting the postfix.
2208 */
2209 u32 postfix;
2210
2211 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002212 u32 tail;
2213
Nick Hoathb3a38992015-02-19 16:30:47 +00002214 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002215 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002216 * Contexts are refcounted, so when this request is associated with a
2217 * context, we must increment the context's refcount, to guarantee that
2218 * it persists while any request is linked to it. Requests themselves
2219 * are also refcounted, so the request will only be freed when the last
2220 * reference to it is dismissed, and the code in
2221 * i915_gem_request_free() will then decrement the refcount on the
2222 * context.
2223 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002224 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002225 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002226
John Harrisondc4be60712015-05-29 17:43:39 +01002227 /** Batch buffer related to this request if any (used for
2228 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002229 struct drm_i915_gem_object *batch_obj;
2230
Eric Anholt673a3942008-07-30 12:06:12 -07002231 /** Time at which this request was emitted, in jiffies. */
2232 unsigned long emitted_jiffies;
2233
Eric Anholtb9624422009-06-03 07:27:35 +00002234 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002235 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002236
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002237 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002238 /** file_priv list entry for this request */
2239 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002240
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002241 /** process identifier submitting this request */
2242 struct pid *pid;
2243
Nick Hoath6d3d8272015-01-15 13:10:39 +00002244 /**
2245 * The ELSP only accepts two elements at a time, so we queue
2246 * context/tail pairs on a given queue (ring->execlist_queue) until the
2247 * hardware is available. The queue serves a double purpose: we also use
2248 * it to keep track of the up to 2 contexts currently in the hardware
2249 * (usually one in execution and the other queued up by the GPU): We
2250 * only remove elements from the head of the queue when the hardware
2251 * informs us that an element has been completed.
2252 *
2253 * All accesses to the queue are mediated by a spinlock
2254 * (ring->execlist_lock).
2255 */
2256
2257 /** Execlist link in the submission queue.*/
2258 struct list_head execlist_link;
2259
2260 /** Execlists no. of times this request has been sent to the ELSP */
2261 int elsp_submitted;
2262
Eric Anholt673a3942008-07-30 12:06:12 -07002263};
2264
Dave Gordon26827082016-01-19 19:02:53 +00002265struct drm_i915_gem_request * __must_check
2266i915_gem_request_alloc(struct intel_engine_cs *engine,
2267 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002268void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002269void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002270int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2271 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002272
John Harrisonb793a002014-11-24 18:49:25 +00002273static inline uint32_t
2274i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2275{
2276 return req ? req->seqno : 0;
2277}
2278
2279static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002280i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002281{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002282 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002283}
2284
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002285static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002286i915_gem_request_reference(struct drm_i915_gem_request *req)
2287{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002288 if (req)
2289 kref_get(&req->ref);
2290 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002291}
2292
2293static inline void
2294i915_gem_request_unreference(struct drm_i915_gem_request *req)
2295{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002296 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002297 kref_put(&req->ref, i915_gem_request_free);
2298}
2299
Chris Wilson41037f92015-03-27 11:01:36 +00002300static inline void
2301i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2302{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002303 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002304
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002305 if (!req)
2306 return;
2307
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002308 dev = req->engine->dev;
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002309 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002310 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002311}
2312
John Harrisonabfe2622014-11-24 18:49:24 +00002313static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2314 struct drm_i915_gem_request *src)
2315{
2316 if (src)
2317 i915_gem_request_reference(src);
2318
2319 if (*pdst)
2320 i915_gem_request_unreference(*pdst);
2321
2322 *pdst = src;
2323}
2324
John Harrison1b5a4332014-11-24 18:49:42 +00002325/*
2326 * XXX: i915_gem_request_completed should be here but currently needs the
2327 * definition of i915_seqno_passed() which is below. It will be moved in
2328 * a later patch when the call to i915_seqno_passed() is obsoleted...
2329 */
2330
Brad Volkin351e3db2014-02-18 10:15:46 -08002331/*
2332 * A command that requires special handling by the command parser.
2333 */
2334struct drm_i915_cmd_descriptor {
2335 /*
2336 * Flags describing how the command parser processes the command.
2337 *
2338 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2339 * a length mask if not set
2340 * CMD_DESC_SKIP: The command is allowed but does not follow the
2341 * standard length encoding for the opcode range in
2342 * which it falls
2343 * CMD_DESC_REJECT: The command is never allowed
2344 * CMD_DESC_REGISTER: The command should be checked against the
2345 * register whitelist for the appropriate ring
2346 * CMD_DESC_MASTER: The command is allowed if the submitting process
2347 * is the DRM master
2348 */
2349 u32 flags;
2350#define CMD_DESC_FIXED (1<<0)
2351#define CMD_DESC_SKIP (1<<1)
2352#define CMD_DESC_REJECT (1<<2)
2353#define CMD_DESC_REGISTER (1<<3)
2354#define CMD_DESC_BITMASK (1<<4)
2355#define CMD_DESC_MASTER (1<<5)
2356
2357 /*
2358 * The command's unique identification bits and the bitmask to get them.
2359 * This isn't strictly the opcode field as defined in the spec and may
2360 * also include type, subtype, and/or subop fields.
2361 */
2362 struct {
2363 u32 value;
2364 u32 mask;
2365 } cmd;
2366
2367 /*
2368 * The command's length. The command is either fixed length (i.e. does
2369 * not include a length field) or has a length field mask. The flag
2370 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2371 * a length mask. All command entries in a command table must include
2372 * length information.
2373 */
2374 union {
2375 u32 fixed;
2376 u32 mask;
2377 } length;
2378
2379 /*
2380 * Describes where to find a register address in the command to check
2381 * against the ring's register whitelist. Only valid if flags has the
2382 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002383 *
2384 * A non-zero step value implies that the command may access multiple
2385 * registers in sequence (e.g. LRI), in that case step gives the
2386 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002387 */
2388 struct {
2389 u32 offset;
2390 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002391 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002392 } reg;
2393
2394#define MAX_CMD_DESC_BITMASKS 3
2395 /*
2396 * Describes command checks where a particular dword is masked and
2397 * compared against an expected value. If the command does not match
2398 * the expected value, the parser rejects it. Only valid if flags has
2399 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2400 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002401 *
2402 * If the check specifies a non-zero condition_mask then the parser
2403 * only performs the check when the bits specified by condition_mask
2404 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002405 */
2406 struct {
2407 u32 offset;
2408 u32 mask;
2409 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002410 u32 condition_offset;
2411 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002412 } bits[MAX_CMD_DESC_BITMASKS];
2413};
2414
2415/*
2416 * A table of commands requiring special handling by the command parser.
2417 *
2418 * Each ring has an array of tables. Each table consists of an array of command
2419 * descriptors, which must be sorted with command opcodes in ascending order.
2420 */
2421struct drm_i915_cmd_table {
2422 const struct drm_i915_cmd_descriptor *table;
2423 int count;
2424};
2425
Chris Wilsondbbe9122014-08-09 19:18:43 +01002426/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002427#define __I915__(p) ({ \
2428 struct drm_i915_private *__p; \
2429 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2430 __p = (struct drm_i915_private *)p; \
2431 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2432 __p = to_i915((struct drm_device *)p); \
2433 else \
2434 BUILD_BUG(); \
2435 __p; \
2436})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002437#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002438#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002439#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002440
Jani Nikulae87a0052015-10-20 15:22:02 +03002441#define REVID_FOREVER 0xff
2442/*
2443 * Return true if revision is in range [since,until] inclusive.
2444 *
2445 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2446 */
2447#define IS_REVID(p, since, until) \
2448 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2449
Chris Wilson87f1f462014-08-09 19:18:42 +01002450#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2451#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002452#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002453#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002454#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002455#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2456#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002457#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2458#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2459#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002460#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002461#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002462#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2463#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002464#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2465#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002466#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002467#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002468#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2469 INTEL_DEVID(dev) == 0x0152 || \
2470 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002471#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002472#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002473#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002474#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302475#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002476#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002477#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002478#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002479#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002480 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002481#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002482 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002483 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002484 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002485/* ULX machines are also considered ULT. */
2486#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2487 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002488#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2489 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002490#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002491 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002492#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002493 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002494/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002495#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2496 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002497#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2498 INTEL_DEVID(dev) == 0x1913 || \
2499 INTEL_DEVID(dev) == 0x1916 || \
2500 INTEL_DEVID(dev) == 0x1921 || \
2501 INTEL_DEVID(dev) == 0x1926)
2502#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2503 INTEL_DEVID(dev) == 0x1915 || \
2504 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002505#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2506 INTEL_DEVID(dev) == 0x5913 || \
2507 INTEL_DEVID(dev) == 0x5916 || \
2508 INTEL_DEVID(dev) == 0x5921 || \
2509 INTEL_DEVID(dev) == 0x5926)
2510#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2511 INTEL_DEVID(dev) == 0x5915 || \
2512 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302513#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2514 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2515#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2516 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2517
Ben Widawskyb833d682013-08-23 16:00:07 -07002518#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002519
Jani Nikulaef712bb2015-10-20 15:22:00 +03002520#define SKL_REVID_A0 0x0
2521#define SKL_REVID_B0 0x1
2522#define SKL_REVID_C0 0x2
2523#define SKL_REVID_D0 0x3
2524#define SKL_REVID_E0 0x4
2525#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002526
Jani Nikulae87a0052015-10-20 15:22:02 +03002527#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2528
Jani Nikulaef712bb2015-10-20 15:22:00 +03002529#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002530#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002531#define BXT_REVID_B0 0x3
2532#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002533
Jani Nikulae87a0052015-10-20 15:22:02 +03002534#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2535
Jesse Barnes85436692011-04-06 12:11:14 -07002536/*
2537 * The genX designation typically refers to the render engine, so render
2538 * capability related checks should use IS_GEN, while display and other checks
2539 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2540 * chips, etc.).
2541 */
Zou Nan haicae58522010-11-09 17:17:32 +08002542#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2543#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2544#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2545#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2546#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002547#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002548#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002549#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002550
Ben Widawsky73ae4782013-10-15 10:02:57 -07002551#define RENDER_RING (1<<RCS)
2552#define BSD_RING (1<<VCS)
2553#define BLT_RING (1<<BCS)
2554#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002555#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002556#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002557#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002558#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2559#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2560#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002561#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002562#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002563 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002564#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2565
Ben Widawsky254f9652012-06-04 14:42:42 -07002566#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002567#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002568#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002569#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2570#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002571
Chris Wilson05394f32010-11-08 19:18:58 +00002572#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002573#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2574
Daniel Vetterb45305f2012-12-17 16:21:27 +01002575/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2576#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002577
2578/* WaRsDisableCoarsePowerGating:skl,bxt */
2579#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2580 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2581 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002582/*
2583 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2584 * even when in MSI mode. This results in spurious interrupt warnings if the
2585 * legacy irq no. is shared with another device. The kernel then disables that
2586 * interrupt source and so prevents the other device from working properly.
2587 */
2588#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2589#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002590
Zou Nan haicae58522010-11-09 17:17:32 +08002591/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2592 * rows, which changed the alignment requirements and fence programming.
2593 */
2594#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2595 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002596#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2597#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002598
2599#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2600#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002601#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002602
Damien Lespiaudbf77862014-10-01 20:04:14 +01002603#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002604
Jani Nikula0c9b3712015-05-18 17:10:01 +03002605#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2606 INTEL_INFO(dev)->gen >= 9)
2607
Damien Lespiaudd93be52013-04-22 18:40:39 +01002608#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002609#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002610#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302611 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002612 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002613#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302614 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002615 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2616 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002617#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2618#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002619
Animesh Manna7b403ff2015-08-04 22:02:42 +05302620#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002621
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002622#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2623#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002624
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002625#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2626 INTEL_INFO(dev)->gen >= 8)
2627
Akash Goel97d33082015-06-29 14:50:23 +05302628#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002629 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2630 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302631
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002632#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2633#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2634#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2635#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2636#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2637#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302638#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2639#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002640#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002641#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002642
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002643#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302644#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002645#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002646#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002647#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002648#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2649#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002650#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002651#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002652
Wayne Boyer666a4532015-12-09 12:29:35 -08002653#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2654 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302655
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002656/* DPF == dynamic parity feature */
2657#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2658#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002659
Ben Widawskyc8735b02012-09-07 19:43:39 -07002660#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302661#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002662
Chris Wilson05394f32010-11-08 19:18:58 +00002663#include "i915_trace.h"
2664
Rob Clarkbaa70942013-08-02 13:27:49 -04002665extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002666extern int i915_max_ioctl;
2667
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002668extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2669extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002670
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002671/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002672extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002673extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002674extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002675extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002676extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002677 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002678extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002679 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002680#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002681extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2682 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002683#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002684extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002685extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002686extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002687extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2688extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2689extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2690extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002691int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002692
Jani Nikula77913b32015-06-18 13:06:16 +03002693/* intel_hotplug.c */
2694void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2695void intel_hpd_init(struct drm_i915_private *dev_priv);
2696void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2697void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002698bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002699
Linus Torvalds1da177e2005-04-16 15:20:36 -07002700/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002701void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002702__printf(3, 4)
2703void i915_handle_error(struct drm_device *dev, bool wedged,
2704 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002705
Daniel Vetterb9632912014-09-30 10:56:44 +02002706extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002707int intel_irq_install(struct drm_i915_private *dev_priv);
2708void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002709
2710extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002711extern void intel_uncore_early_sanitize(struct drm_device *dev,
2712 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002713extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002714extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002715extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002716extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002717extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002718const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002719void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002720 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002721void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002722 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002723/* Like above but the caller must manage the uncore.lock itself.
2724 * Must be used with I915_READ_FW and friends.
2725 */
2726void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2727 enum forcewake_domains domains);
2728void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2729 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002730void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002731static inline bool intel_vgpu_active(struct drm_device *dev)
2732{
2733 return to_i915(dev)->vgpu.active;
2734}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002735
Keith Packard7c463582008-11-04 02:03:27 -08002736void
Jani Nikula50227e12014-03-31 14:27:21 +03002737i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002738 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002739
2740void
Jani Nikula50227e12014-03-31 14:27:21 +03002741i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002742 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002743
Imre Deakf8b79e52014-03-04 19:23:07 +02002744void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2745void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002746void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2747 uint32_t mask,
2748 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002749void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2750 uint32_t interrupt_mask,
2751 uint32_t enabled_irq_mask);
2752static inline void
2753ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2754{
2755 ilk_update_display_irq(dev_priv, bits, bits);
2756}
2757static inline void
2758ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2759{
2760 ilk_update_display_irq(dev_priv, bits, 0);
2761}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002762void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2763 enum pipe pipe,
2764 uint32_t interrupt_mask,
2765 uint32_t enabled_irq_mask);
2766static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2767 enum pipe pipe, uint32_t bits)
2768{
2769 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2770}
2771static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2772 enum pipe pipe, uint32_t bits)
2773{
2774 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2775}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002776void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2777 uint32_t interrupt_mask,
2778 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002779static inline void
2780ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2781{
2782 ibx_display_interrupt_update(dev_priv, bits, bits);
2783}
2784static inline void
2785ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2786{
2787 ibx_display_interrupt_update(dev_priv, bits, 0);
2788}
2789
Imre Deakf8b79e52014-03-04 19:23:07 +02002790
Eric Anholt673a3942008-07-30 12:06:12 -07002791/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002792int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
2794int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2795 struct drm_file *file_priv);
2796int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2797 struct drm_file *file_priv);
2798int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2799 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002800int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2801 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002802int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2803 struct drm_file *file_priv);
2804int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2805 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002806void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002807 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002808void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002809int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002810 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002811 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002812int i915_gem_execbuffer(struct drm_device *dev, void *data,
2813 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002814int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2815 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002816int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2817 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002818int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2819 struct drm_file *file);
2820int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2821 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002822int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2823 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002824int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002826int i915_gem_set_tiling(struct drm_device *dev, void *data,
2827 struct drm_file *file_priv);
2828int i915_gem_get_tiling(struct drm_device *dev, void *data,
2829 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002830int i915_gem_init_userptr(struct drm_device *dev);
2831int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2832 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002833int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2834 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002835int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2836 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002837void i915_gem_load_init(struct drm_device *dev);
2838void i915_gem_load_cleanup(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002839void *i915_gem_object_alloc(struct drm_device *dev);
2840void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002841void i915_gem_object_init(struct drm_i915_gem_object *obj,
2842 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002843struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2844 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002845struct drm_i915_gem_object *i915_gem_object_create_from_data(
2846 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002847void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002848void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002849
Daniel Vetter08755462015-04-20 09:04:05 -07002850/* Flags used by pin/bind&friends. */
2851#define PIN_MAPPABLE (1<<0)
2852#define PIN_NONBLOCK (1<<1)
2853#define PIN_GLOBAL (1<<2)
2854#define PIN_OFFSET_BIAS (1<<3)
2855#define PIN_USER (1<<4)
2856#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002857#define PIN_ZONE_4G (1<<6)
2858#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002859#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002860#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002861int __must_check
2862i915_gem_object_pin(struct drm_i915_gem_object *obj,
2863 struct i915_address_space *vm,
2864 uint32_t alignment,
2865 uint64_t flags);
2866int __must_check
2867i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2868 const struct i915_ggtt_view *view,
2869 uint32_t alignment,
2870 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002871
2872int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2873 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002874void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002875int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002876/*
2877 * BEWARE: Do not use the function below unless you can _absolutely_
2878 * _guarantee_ VMA in question is _not in use_ anywhere.
2879 */
2880int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002881int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002882void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002883void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002884
Brad Volkin4c914c02014-02-18 10:15:45 -08002885int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2886 int *needs_clflush);
2887
Chris Wilson37e680a2012-06-07 15:38:42 +01002888int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002889
2890static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002891{
Chris Wilsonee286372015-04-07 16:20:25 +01002892 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002893}
Chris Wilsonee286372015-04-07 16:20:25 +01002894
Dave Gordon033908a2015-12-10 18:51:23 +00002895struct page *
2896i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2897
Chris Wilsonee286372015-04-07 16:20:25 +01002898static inline struct page *
2899i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2900{
2901 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2902 return NULL;
2903
2904 if (n < obj->get_page.last) {
2905 obj->get_page.sg = obj->pages->sgl;
2906 obj->get_page.last = 0;
2907 }
2908
2909 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2910 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2911 if (unlikely(sg_is_chain(obj->get_page.sg)))
2912 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2913 }
2914
2915 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2916}
2917
Chris Wilsona5570172012-09-04 21:02:54 +01002918static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2919{
2920 BUG_ON(obj->pages == NULL);
2921 obj->pages_pin_count++;
2922}
2923static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2924{
2925 BUG_ON(obj->pages_pin_count == 0);
2926 obj->pages_pin_count--;
2927}
2928
Chris Wilson54cf91d2010-11-25 18:00:26 +00002929int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002930int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002931 struct intel_engine_cs *to,
2932 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002933void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002934 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002935int i915_gem_dumb_create(struct drm_file *file_priv,
2936 struct drm_device *dev,
2937 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002938int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2939 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002940/**
2941 * Returns true if seq1 is later than seq2.
2942 */
2943static inline bool
2944i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2945{
2946 return (int32_t)(seq1 - seq2) >= 0;
2947}
2948
Chris Wilson821485d2015-12-11 11:32:59 +00002949static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2950 bool lazy_coherency)
2951{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002952 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
Chris Wilson821485d2015-12-11 11:32:59 +00002953 return i915_seqno_passed(seqno, req->previous_seqno);
2954}
2955
John Harrison1b5a4332014-11-24 18:49:42 +00002956static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2957 bool lazy_coherency)
2958{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002959 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00002960 return i915_seqno_passed(seqno, req->seqno);
2961}
2962
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002963int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2964int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002965
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002966struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002967i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002968
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002969bool i915_gem_retire_requests(struct drm_device *dev);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002970void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Daniel Vetter33196de2012-11-14 17:14:05 +01002971int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02002972 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05302973
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002974static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2975{
2976 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002977 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002978}
2979
2980static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2981{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02002982 return atomic_read(&error->reset_counter) & I915_WEDGED;
2983}
2984
2985static inline u32 i915_reset_count(struct i915_gpu_error *error)
2986{
2987 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002988}
Chris Wilsona71d8d92012-02-15 11:25:36 +00002989
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02002990static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2991{
2992 return dev_priv->gpu_error.stop_rings == 0 ||
2993 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2994}
2995
2996static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2997{
2998 return dev_priv->gpu_error.stop_rings == 0 ||
2999 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3000}
3001
Chris Wilson069efc12010-09-30 16:53:18 +01003002void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003003bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003004int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01003005int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003006int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003007int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003008void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vetter1ffedc02016-02-15 10:50:13 +01003009void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003010int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003011int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003012void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003013 struct drm_i915_gem_object *batch_obj,
3014 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003015#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003016 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003017#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003018 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003019int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003020 unsigned reset_counter,
3021 bool interruptible,
3022 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003023 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003024int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003025int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003026int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003027i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3028 bool readonly);
3029int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003030i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3031 bool write);
3032int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003033i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3034int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003035i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3036 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003037 const struct i915_ggtt_view *view);
3038void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3039 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003040int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003041 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003042int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003043void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003044
Chris Wilson467cffb2011-03-07 10:42:03 +00003045uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003046i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3047uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003048i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3049 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003050
Chris Wilsone4ffd172011-04-04 09:44:39 +01003051int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3052 enum i915_cache_level cache_level);
3053
Daniel Vetter1286ff72012-05-10 15:25:09 +02003054struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3055 struct dma_buf *dma_buf);
3056
3057struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3058 struct drm_gem_object *gem_obj, int flags);
3059
Michel Thierry088e0df2015-08-07 17:40:17 +01003060u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3061 const struct i915_ggtt_view *view);
3062u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3063 struct i915_address_space *vm);
3064static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003065i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003066{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003067 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003068}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003069
Ben Widawskya70a3142013-07-31 16:59:56 -07003070bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003071bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003072 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003073bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003074 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003075
Ben Widawskya70a3142013-07-31 16:59:56 -07003076unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3077 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003078struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003079i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3080 struct i915_address_space *vm);
3081struct i915_vma *
3082i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3083 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003084
Ben Widawskyaccfef22013-08-14 11:38:35 +02003085struct i915_vma *
3086i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003087 struct i915_address_space *vm);
3088struct i915_vma *
3089i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3090 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003091
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003092static inline struct i915_vma *
3093i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3094{
3095 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003096}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003097bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003098
Ben Widawskya70a3142013-07-31 16:59:56 -07003099/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003100#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003101 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
Ben Widawskya70a3142013-07-31 16:59:56 -07003102
Daniel Vetter841cd772014-08-06 15:04:48 +02003103static inline struct i915_hw_ppgtt *
3104i915_vm_to_ppgtt(struct i915_address_space *vm)
3105{
3106 WARN_ON(i915_is_ggtt(vm));
Daniel Vetter841cd772014-08-06 15:04:48 +02003107 return container_of(vm, struct i915_hw_ppgtt, base);
3108}
3109
3110
Ben Widawskya70a3142013-07-31 16:59:56 -07003111static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3112{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003113 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003114}
3115
3116static inline unsigned long
3117i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3118{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003119 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003120}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003121
3122static inline int __must_check
3123i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3124 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003125 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003126{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003127 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3128 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003129}
Ben Widawskya70a3142013-07-31 16:59:56 -07003130
Daniel Vetterb2871102014-02-14 14:01:19 +01003131static inline int
3132i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3133{
3134 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3135}
3136
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003137void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3138 const struct i915_ggtt_view *view);
3139static inline void
3140i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3141{
3142 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3143}
Daniel Vetterb2871102014-02-14 14:01:19 +01003144
Daniel Vetter41a36b72015-07-24 13:55:11 +02003145/* i915_gem_fence.c */
3146int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3147int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3148
3149bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3150void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3151
3152void i915_gem_restore_fences(struct drm_device *dev);
3153
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003154void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3155void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3156void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3157
Ben Widawsky254f9652012-06-04 14:42:42 -07003158/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003159int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003160void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003161void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003162int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003163int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003164void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003165int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003166struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003167i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003168void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003169struct drm_i915_gem_object *
3170i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003171static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003172{
Chris Wilson691e6412014-04-09 09:07:36 +01003173 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003174}
3175
Oscar Mateo273497e2014-05-22 14:13:37 +01003176static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003177{
Chris Wilson691e6412014-04-09 09:07:36 +01003178 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003179}
3180
Oscar Mateo273497e2014-05-22 14:13:37 +01003181static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003182{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003183 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003184}
3185
Ben Widawsky84624812012-06-04 14:42:54 -07003186int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3187 struct drm_file *file);
3188int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3189 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003190int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
3192int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003194
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003195/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003196int __must_check i915_gem_evict_something(struct drm_device *dev,
3197 struct i915_address_space *vm,
3198 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003199 unsigned alignment,
3200 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003201 unsigned long start,
3202 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003203 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003204int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003205int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003206
Ben Widawsky0260c422014-03-22 22:47:21 -07003207/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003208static inline void i915_gem_chipset_flush(struct drm_device *dev)
3209{
Chris Wilson05394f32010-11-08 19:18:58 +00003210 if (INTEL_INFO(dev)->gen < 6)
3211 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003212}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003213
Chris Wilson9797fbf2012-04-24 15:47:39 +01003214/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003215int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3216 struct drm_mm_node *node, u64 size,
3217 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003218int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3219 struct drm_mm_node *node, u64 size,
3220 unsigned alignment, u64 start,
3221 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003222void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3223 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003224int i915_gem_init_stolen(struct drm_device *dev);
3225void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003226struct drm_i915_gem_object *
3227i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003228struct drm_i915_gem_object *
3229i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3230 u32 stolen_offset,
3231 u32 gtt_offset,
3232 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003233
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003234/* i915_gem_shrinker.c */
3235unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003236 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003237 unsigned flags);
3238#define I915_SHRINK_PURGEABLE 0x1
3239#define I915_SHRINK_UNBOUND 0x2
3240#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003241#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003242unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3243void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003244void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003245
3246
Eric Anholt673a3942008-07-30 12:06:12 -07003247/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003248static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003249{
Jani Nikula50227e12014-03-31 14:27:21 +03003250 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003251
3252 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3253 obj->tiling_mode != I915_TILING_NONE;
3254}
3255
Eric Anholt673a3942008-07-30 12:06:12 -07003256/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003257#if WATCH_LISTS
3258int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003259#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003260#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003261#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003262
Ben Gamari20172632009-02-17 20:08:50 -05003263/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003264int i915_debugfs_init(struct drm_minor *minor);
3265void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003266#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003267int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003268void intel_display_crc_init(struct drm_device *dev);
3269#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003270static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3271{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003272static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003273#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003274
3275/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003276__printf(2, 3)
3277void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003278int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3279 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003280int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003281 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003282 size_t count, loff_t pos);
3283static inline void i915_error_state_buf_release(
3284 struct drm_i915_error_state_buf *eb)
3285{
3286 kfree(eb->buf);
3287}
Mika Kuoppala58174462014-02-25 17:11:26 +02003288void i915_capture_error_state(struct drm_device *dev, bool wedge,
3289 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003290void i915_error_state_get(struct drm_device *dev,
3291 struct i915_error_state_file_priv *error_priv);
3292void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3293void i915_destroy_error_state(struct drm_device *dev);
3294
3295void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003296const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003297
Brad Volkin351e3db2014-02-18 10:15:46 -08003298/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003299int i915_cmd_parser_get_version(void);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003300int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3301void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3302bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3303int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003304 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003305 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003306 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003307 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003308 bool is_master);
3309
Jesse Barnes317c35d2008-08-25 15:11:06 -07003310/* i915_suspend.c */
3311extern int i915_save_state(struct drm_device *dev);
3312extern int i915_restore_state(struct drm_device *dev);
3313
Ben Widawsky0136db582012-04-10 21:17:01 -07003314/* i915_sysfs.c */
3315void i915_setup_sysfs(struct drm_device *dev_priv);
3316void i915_teardown_sysfs(struct drm_device *dev_priv);
3317
Chris Wilsonf899fc62010-07-20 15:44:45 -07003318/* intel_i2c.c */
3319extern int intel_setup_gmbus(struct drm_device *dev);
3320extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003321extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3322 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003323
Jani Nikula0184df42015-03-27 00:20:20 +02003324extern struct i2c_adapter *
3325intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003326extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3327extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003328static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003329{
3330 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3331}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003332extern void intel_i2c_reset(struct drm_device *dev);
3333
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003334/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003335int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003336bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003337
Chris Wilson3b617962010-08-24 09:02:58 +01003338/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003339#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003340extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003341extern void intel_opregion_init(struct drm_device *dev);
3342extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003343extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003344extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3345 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003346extern int intel_opregion_notify_adapter(struct drm_device *dev,
3347 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003348#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003349static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003350static inline void intel_opregion_init(struct drm_device *dev) { return; }
3351static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003352static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003353static inline int
3354intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3355{
3356 return 0;
3357}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003358static inline int
3359intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3360{
3361 return 0;
3362}
Len Brown65e082c2008-10-24 17:18:10 -04003363#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003364
Jesse Barnes723bfd72010-10-07 16:01:13 -07003365/* intel_acpi.c */
3366#ifdef CONFIG_ACPI
3367extern void intel_register_dsm_handler(void);
3368extern void intel_unregister_dsm_handler(void);
3369#else
3370static inline void intel_register_dsm_handler(void) { return; }
3371static inline void intel_unregister_dsm_handler(void) { return; }
3372#endif /* CONFIG_ACPI */
3373
Jesse Barnes79e53942008-11-07 14:24:08 -08003374/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003375extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003376extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003377extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003378extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003379extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003380extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003381extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003382extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003383extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003384extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003385extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003386extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003387extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3388 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003389extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003390extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003391
Ben Widawsky2911a352012-04-05 14:47:36 -07003392extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003393int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3394 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003395int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3396 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003397
Chris Wilson6ef3d422010-08-04 20:26:07 +01003398/* overlay */
3399extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003400extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3401 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003402
3403extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003404extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003405 struct drm_device *dev,
3406 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003407
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003408int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3409int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003410
3411/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303412u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3413void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003414u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003415u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3416void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003417u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3418void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3419u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3420void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003421u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3422void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003423u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3424void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003425u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3426 enum intel_sbi_destination destination);
3427void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3428 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303429u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3430void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003431
Ville Syrjälä616bc822015-01-23 21:04:25 +02003432int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3433int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303434
Ben Widawsky0b274482013-10-04 21:22:51 -07003435#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3436#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003437
Ben Widawsky0b274482013-10-04 21:22:51 -07003438#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3439#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3440#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3441#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003442
Ben Widawsky0b274482013-10-04 21:22:51 -07003443#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3444#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3445#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3446#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003447
Chris Wilson698b3132014-03-21 13:16:43 +00003448/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3449 * will be implemented using 2 32-bit writes in an arbitrary order with
3450 * an arbitrary delay between them. This can cause the hardware to
3451 * act upon the intermediate value, possibly leading to corruption and
3452 * machine death. You have been warned.
3453 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003454#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3455#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003456
Chris Wilson50877442014-03-21 12:41:53 +00003457#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003458 u32 upper, lower, old_upper, loop = 0; \
3459 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003460 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003461 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003462 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003463 upper = I915_READ(upper_reg); \
3464 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003465 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003466
Zou Nan haicae58522010-11-09 17:17:32 +08003467#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3468#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3469
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003470#define __raw_read(x, s) \
3471static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003472 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003473{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003474 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003475}
3476
3477#define __raw_write(x, s) \
3478static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003479 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003480{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003481 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003482}
3483__raw_read(8, b)
3484__raw_read(16, w)
3485__raw_read(32, l)
3486__raw_read(64, q)
3487
3488__raw_write(8, b)
3489__raw_write(16, w)
3490__raw_write(32, l)
3491__raw_write(64, q)
3492
3493#undef __raw_read
3494#undef __raw_write
3495
Chris Wilsona6111f72015-04-07 16:21:02 +01003496/* These are untraced mmio-accessors that are only valid to be used inside
3497 * criticial sections inside IRQ handlers where forcewake is explicitly
3498 * controlled.
3499 * Think twice, and think again, before using these.
3500 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3501 * intel_uncore_forcewake_irqunlock().
3502 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003503#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3504#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003505#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3506
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003507/* "Broadcast RGB" property */
3508#define INTEL_BROADCAST_RGB_AUTO 0
3509#define INTEL_BROADCAST_RGB_FULL 1
3510#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003511
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003512static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003513{
Wayne Boyer666a4532015-12-09 12:29:35 -08003514 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003515 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303516 else if (INTEL_INFO(dev)->gen >= 5)
3517 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003518 else
3519 return VGACNTRL;
3520}
3521
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003522static inline void __user *to_user_ptr(u64 address)
3523{
3524 return (void __user *)(uintptr_t)address;
3525}
3526
Imre Deakdf977292013-05-21 20:03:17 +03003527static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3528{
3529 unsigned long j = msecs_to_jiffies(m);
3530
3531 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3532}
3533
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003534static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3535{
3536 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3537}
3538
Imre Deakdf977292013-05-21 20:03:17 +03003539static inline unsigned long
3540timespec_to_jiffies_timeout(const struct timespec *value)
3541{
3542 unsigned long j = timespec_to_jiffies(value);
3543
3544 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3545}
3546
Paulo Zanonidce56b32013-12-19 14:29:40 -02003547/*
3548 * If you need to wait X milliseconds between events A and B, but event B
3549 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3550 * when event A happened, then just before event B you call this function and
3551 * pass the timestamp as the first argument, and X as the second argument.
3552 */
3553static inline void
3554wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3555{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003556 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003557
3558 /*
3559 * Don't re-read the value of "jiffies" every time since it may change
3560 * behind our back and break the math.
3561 */
3562 tmp_jiffies = jiffies;
3563 target_jiffies = timestamp_jiffies +
3564 msecs_to_jiffies_timeout(to_wait_ms);
3565
3566 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003567 remaining_jiffies = target_jiffies - tmp_jiffies;
3568 while (remaining_jiffies)
3569 remaining_jiffies =
3570 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003571 }
3572}
3573
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003574static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003575 struct drm_i915_gem_request *req)
3576{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003577 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3578 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003579}
3580
Linus Torvalds1da177e2005-04-16 15:20:36 -07003581#endif