blob: 9e76bfc7d5ab4970d941d12cda7d0fdc74d376c5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* General customization:
58 */
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
Daniel Vetter59bbf842016-02-14 22:40:52 +010062#define DRIVER_DATE "20160214"
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Mika Kuoppalac883ef12014-10-28 17:32:30 +020064#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010065/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020073#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010074#endif
75
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020077#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020078
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010079#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020081
Rob Clarke2c719b2014-12-15 13:56:32 -050082/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020091 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050093 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 unlikely(__ret_warn_on); \
95})
96
Joonas Lahtinen152b2262015-12-18 14:27:27 +020097#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -070099
Jani Nikula42a8ca42015-08-27 16:23:30 +0300100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
Jani Nikula87ad3212016-01-14 12:53:34 +0200105static inline const char *onoff(bool v)
106{
107 return v ? "on" : "off";
108}
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111 INVALID_PIPE = -1,
112 PIPE_A = 0,
113 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800114 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200115 _PIPE_EDP,
116 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800118#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700119
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120enum transcoder {
121 TRANSCODER_A = 0,
122 TRANSCODER_B,
123 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200124 TRANSCODER_EDP,
125 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200126};
127#define transcoder_name(t) ((t) + 'A')
128
Damien Lespiau84139d12014-03-28 00:18:32 +0530129/*
Matt Roper31409e92015-09-24 15:53:09 -0700130 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
131 * number of planes per CRTC. Not all platforms really have this many planes,
132 * which means some arrays of size I915_MAX_PLANES may have unused entries
133 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530134 */
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700139 PLANE_CURSOR,
140 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700141};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800142#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800143
Damien Lespiaud615a162014-03-03 17:31:48 +0000144#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300145
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300146enum port {
147 PORT_A = 0,
148 PORT_B,
149 PORT_C,
150 PORT_D,
151 PORT_E,
152 I915_MAX_PORTS
153};
154#define port_name(p) ((p) + 'A')
155
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300156#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800157
158enum dpio_channel {
159 DPIO_CH0,
160 DPIO_CH1
161};
162
163enum dpio_phy {
164 DPIO_PHY0,
165 DPIO_PHY1
166};
167
Paulo Zanonib97186f2013-05-03 12:15:36 -0300168enum intel_display_power_domain {
169 POWER_DOMAIN_PIPE_A,
170 POWER_DOMAIN_PIPE_B,
171 POWER_DOMAIN_PIPE_C,
172 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
173 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
175 POWER_DOMAIN_TRANSCODER_A,
176 POWER_DOMAIN_TRANSCODER_B,
177 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300178 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100179 POWER_DOMAIN_PORT_DDI_A_LANES,
180 POWER_DOMAIN_PORT_DDI_B_LANES,
181 POWER_DOMAIN_PORT_DDI_C_LANES,
182 POWER_DOMAIN_PORT_DDI_D_LANES,
183 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200184 POWER_DOMAIN_PORT_DSI,
185 POWER_DOMAIN_PORT_CRT,
186 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300187 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200188 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300189 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000190 POWER_DOMAIN_AUX_A,
191 POWER_DOMAIN_AUX_B,
192 POWER_DOMAIN_AUX_C,
193 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100194 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100195 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300196 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300197
198 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300199};
200
201#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
202#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
203 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300204#define POWER_DOMAIN_TRANSCODER(tran) \
205 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
206 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300207
Egbert Eich1d843f92013-02-25 12:06:49 -0500208enum hpd_pin {
209 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700214 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500215 HPD_PORT_B,
216 HPD_PORT_C,
217 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800218 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500219 HPD_NUM_PINS
220};
221
Jani Nikulac91711f2015-05-28 15:43:48 +0300222#define for_each_hpd_pin(__pin) \
223 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
224
Jani Nikula5fcece82015-05-27 15:03:42 +0300225struct i915_hotplug {
226 struct work_struct hotplug_work;
227
228 struct {
229 unsigned long last_jiffies;
230 int count;
231 enum {
232 HPD_ENABLED = 0,
233 HPD_DISABLED = 1,
234 HPD_MARK_DISABLED = 2
235 } state;
236 } stats[HPD_NUM_PINS];
237 u32 event_bits;
238 struct delayed_work reenable_work;
239
240 struct intel_digital_port *irq_port[I915_MAX_PORTS];
241 u32 long_port_mask;
242 u32 short_port_mask;
243 struct work_struct dig_port_work;
244
245 /*
246 * if we get a HPD irq from DP and a HPD irq from non-DP
247 * the non-DP HPD could block the workqueue on a mode config
248 * mutex getting, that userspace may have taken. However
249 * userspace is waiting on the DP workqueue to run which is
250 * blocked behind the non-DP one.
251 */
252 struct workqueue_struct *dp_wq;
253};
254
Chris Wilson2a2d5482012-12-03 11:49:06 +0000255#define I915_GEM_GPU_DOMAINS \
256 (I915_GEM_DOMAIN_RENDER | \
257 I915_GEM_DOMAIN_SAMPLER | \
258 I915_GEM_DOMAIN_COMMAND | \
259 I915_GEM_DOMAIN_INSTRUCTION | \
260 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700261
Damien Lespiau055e3932014-08-18 13:49:10 +0100262#define for_each_pipe(__dev_priv, __p) \
263 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200264#define for_each_pipe_masked(__dev_priv, __p, __mask) \
265 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
266 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000267#define for_each_plane(__dev_priv, __pipe, __p) \
268 for ((__p) = 0; \
269 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
270 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000271#define for_each_sprite(__dev_priv, __p, __s) \
272 for ((__s) = 0; \
273 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
274 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275
Damien Lespiaud79b8142014-05-13 23:32:23 +0100276#define for_each_crtc(dev, crtc) \
277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
278
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300279#define for_each_intel_plane(dev, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &dev->mode_config.plane_list, \
282 base.head)
283
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300284#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
285 list_for_each_entry(intel_plane, \
286 &(dev)->mode_config.plane_list, \
287 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200288 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300289
Damien Lespiaud063ae42014-05-13 23:32:21 +0100290#define for_each_intel_crtc(dev, intel_crtc) \
291 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
292
Damien Lespiaub2784e12014-08-05 11:29:37 +0100293#define for_each_intel_encoder(dev, intel_encoder) \
294 list_for_each_entry(intel_encoder, \
295 &(dev)->mode_config.encoder_list, \
296 base.head)
297
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200298#define for_each_intel_connector(dev, intel_connector) \
299 list_for_each_entry(intel_connector, \
300 &dev->mode_config.connector_list, \
301 base.head)
302
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200303#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
304 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200305 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200306
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800307#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
308 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200309 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800310
Borun Fub04c5bd2014-07-12 10:02:27 +0530311#define for_each_power_domain(domain, mask) \
312 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200313 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530314
Daniel Vettere7b903d2013-06-05 13:34:14 +0200315struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100316struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100317struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200318
Chris Wilsona6f766f2015-04-27 13:41:20 +0100319struct drm_i915_file_private {
320 struct drm_i915_private *dev_priv;
321 struct drm_file *file;
322
323 struct {
324 spinlock_t lock;
325 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100326/* 20ms is a fairly arbitrary limit (greater than the average frame time)
327 * chosen to prevent the CPU getting more than a frame ahead of the GPU
328 * (when using lax throttling for the frontbuffer). We also use it to
329 * offer free GPU waitboosts for severely congested workloads.
330 */
331#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100332 } mm;
333 struct idr context_idr;
334
Chris Wilson2e1b8732015-04-27 13:41:22 +0100335 struct intel_rps_client {
336 struct list_head link;
337 unsigned boosts;
338 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100339
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000340 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100341};
342
Daniel Vettere2b78262013-06-07 23:10:03 +0200343enum intel_dpll_id {
344 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
345 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300346 DPLL_ID_PCH_PLL_A = 0,
347 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000348 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300349 DPLL_ID_WRPLL1 = 0,
350 DPLL_ID_WRPLL2 = 1,
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100351 DPLL_ID_SPLL = 2,
352
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000353 /* skl */
354 DPLL_ID_SKL_DPLL1 = 0,
355 DPLL_ID_SKL_DPLL2 = 1,
356 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200357};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000358#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100359
Daniel Vetter53589012013-06-05 13:34:16 +0200360struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100361 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200362 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200363 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200364 uint32_t fp0;
365 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100366
367 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300368 uint32_t wrpll;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100369 uint32_t spll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100374 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530381
382 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200385};
386
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200387struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200389 struct intel_dpll_hw_state hw_state;
390};
391
392struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000413#define SKL_DPLL0 0
414#define SKL_DPLL1 1
415#define SKL_DPLL2 2
416#define SKL_DPLL3 3
417
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100418/* Used by dp and fdi links */
419struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425};
426
427void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431/* Interface history:
432 *
433 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100436 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000437 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 */
441#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000442#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443#define DRIVER_PATCHLEVEL 0
444
Chris Wilson23bc5982010-09-29 16:10:57 +0100445#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700446
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700447struct opregion_header;
448struct opregion_acpi;
449struct opregion_swsci;
450struct opregion_asle;
451
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100452struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000453 struct opregion_header *header;
454 struct opregion_acpi *acpi;
455 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000458 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200459 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200460 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200461 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000462 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200463 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100464};
Chris Wilson44834a62010-08-19 16:09:23 +0100465#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100466
Chris Wilson6ef3d422010-08-04 20:26:07 +0100467struct intel_overlay;
468struct intel_overlay_error_state;
469
Jesse Barnesde151cf2008-11-12 10:03:55 -0800470#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300471#define I915_MAX_NUM_FENCES 32
472/* 32 fences + sign bit for FENCE_REG_NONE */
473#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800474
475struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200476 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000477 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100478 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800479};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000480
yakui_zhao9b9d1722009-05-31 17:17:17 +0800481struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100482 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800483 u8 dvo_port;
484 u8 slave_addr;
485 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100486 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400487 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800488};
489
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000490struct intel_display_error_state;
491
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700492struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200493 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800494 struct timeval time;
495
Mika Kuoppalacb383002014-02-25 17:11:25 +0200496 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100497 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200498 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200499 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200500
Ben Widawsky585b0282014-01-30 00:19:37 -0800501 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700502 u32 eir;
503 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700504 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700505 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700506 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000507 u32 derrmr;
508 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800509 u32 error; /* gen6+ */
510 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200511 u32 fault_data0; /* gen8, gen9 */
512 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800513 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800514 u32 gac_eco;
515 u32 gam_ecochk;
516 u32 gab_ctl;
517 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800518 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800519 u64 fence[I915_MAX_NUM_FENCES];
520 struct intel_overlay_error_state *overlay;
521 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700522 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800523
Chris Wilson52d39a22012-02-15 11:25:37 +0000524 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000525 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800526 /* Software tracked state */
527 bool waiting;
528 int hangcheck_score;
529 enum intel_ring_hangcheck_action hangcheck_action;
530 int num_requests;
531
532 /* our own tracking of ring head and tail */
533 u32 cpu_ring_head;
534 u32 cpu_ring_tail;
535
536 u32 semaphore_seqno[I915_NUM_RINGS - 1];
537
538 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100539 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800540 u32 tail;
541 u32 head;
542 u32 ctl;
543 u32 hws;
544 u32 ipeir;
545 u32 ipehr;
546 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800547 u32 bbstate;
548 u32 instpm;
549 u32 instps;
550 u32 seqno;
551 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000552 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800553 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700554 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800555 u32 rc_psmi; /* sleep state */
556 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
557
Chris Wilson52d39a22012-02-15 11:25:37 +0000558 struct drm_i915_error_object {
559 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100560 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000561 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200562 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800563
Chris Wilson52d39a22012-02-15 11:25:37 +0000564 struct drm_i915_error_request {
565 long jiffies;
566 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000567 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000568 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800569
570 struct {
571 u32 gfx_mode;
572 union {
573 u64 pdp[4];
574 u32 pp_dir_base;
575 };
576 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200577
578 pid_t pid;
579 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000580 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100581
Chris Wilson9df30792010-02-18 10:24:56 +0000582 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000583 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000584 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100585 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100586 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000587 u32 read_domains;
588 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200589 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000590 s32 pinned:2;
591 u32 tiling:2;
592 u32 dirty:1;
593 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100594 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100595 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100596 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700597 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800598
Ben Widawsky95f53012013-07-31 17:00:15 -0700599 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100600 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700601};
602
Jani Nikula7bd688c2013-11-08 16:48:56 +0200603struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200604struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200605struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000606struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100607struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200608struct intel_limit;
609struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100610
Jesse Barnese70236a2009-09-21 10:42:27 -0700611struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700612 int (*get_display_clock_speed)(struct drm_device *dev);
613 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200614 /**
615 * find_dpll() - Find the best values for the PLL
616 * @limit: limits for the PLL
617 * @crtc: current CRTC
618 * @target: target frequency in kHz
619 * @refclk: reference clock frequency in kHz
620 * @match_clock: if provided, @best_clock P divider must
621 * match the P divider from @match_clock
622 * used for LVDS downclocking
623 * @best_clock: best PLL values found
624 *
625 * Returns true on success, false on failure.
626 */
627 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200628 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200629 int target, int refclk,
630 struct dpll *match_clock,
631 struct dpll *best_clock);
Matt Roper86c8bbb2015-09-24 15:53:16 -0700632 int (*compute_pipe_wm)(struct intel_crtc *crtc,
633 struct drm_atomic_state *state);
Matt Roperbf220452016-01-19 11:43:04 -0800634 void (*program_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300635 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200636 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
637 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100638 /* Returns the active state of the crtc, and if the crtc is active,
639 * fills out the pipe-config with the hw state. */
640 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200641 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000642 void (*get_initial_plane_config)(struct intel_crtc *,
643 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200644 int (*crtc_compute_clock)(struct intel_crtc *crtc,
645 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200646 void (*crtc_enable)(struct drm_crtc *crtc);
647 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200648 void (*audio_codec_enable)(struct drm_connector *connector,
649 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300650 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200651 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700652 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700653 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700654 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
655 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700656 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100657 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700658 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100659 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700660 /* clock updates for mode set */
661 /* cursor updates */
662 /* render clock increase/decrease */
663 /* display clock increase/decrease */
664 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700665};
666
Mika Kuoppala48c10262015-01-16 11:34:41 +0200667enum forcewake_domain_id {
668 FW_DOMAIN_ID_RENDER = 0,
669 FW_DOMAIN_ID_BLITTER,
670 FW_DOMAIN_ID_MEDIA,
671
672 FW_DOMAIN_ID_COUNT
673};
674
675enum forcewake_domains {
676 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
677 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
678 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
679 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
680 FORCEWAKE_BLITTER |
681 FORCEWAKE_MEDIA)
682};
683
Chris Wilson907b28c2013-07-19 20:36:52 +0100684struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530685 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200686 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530687 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200688 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700689
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200690 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
691 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
692 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
693 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700694
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200695 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700696 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200697 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700698 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200699 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700700 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200701 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700702 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300703};
704
Chris Wilson907b28c2013-07-19 20:36:52 +0100705struct intel_uncore {
706 spinlock_t lock; /** lock is also taken in irq contexts. */
707
708 struct intel_uncore_funcs funcs;
709
710 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200711 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100712
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200713 struct intel_uncore_forcewake_domain {
714 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200715 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200716 unsigned wake_count;
717 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200718 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200719 u32 val_set;
720 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200721 i915_reg_t reg_ack;
722 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200723 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200724 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200725
726 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100727};
728
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200729/* Iterate over initialised fw domains */
730#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
731 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
732 (i__) < FW_DOMAIN_ID_COUNT; \
733 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200734 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200735
736#define for_each_fw_domain(domain__, dev_priv__, i__) \
737 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
738
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200739#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
740#define CSR_VERSION_MAJOR(version) ((version) >> 16)
741#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
742
Daniel Vettereb805622015-05-04 14:58:44 +0200743struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200744 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200745 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530746 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200747 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200748 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200749 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200750 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200751 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200752 uint32_t dc_state;
Daniel Vettereb805622015-05-04 14:58:44 +0200753};
754
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100755#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
756 func(is_mobile) sep \
757 func(is_i85x) sep \
758 func(is_i915g) sep \
759 func(is_i945gm) sep \
760 func(is_g33) sep \
761 func(need_gfx_hws) sep \
762 func(is_g4x) sep \
763 func(is_pineview) sep \
764 func(is_broadwater) sep \
765 func(is_crestline) sep \
766 func(is_ivybridge) sep \
767 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800768 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100769 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530770 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700771 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700772 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700773 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100774 func(has_fbc) sep \
775 func(has_pipe_cxsr) sep \
776 func(has_hotplug) sep \
777 func(cursor_needs_physical) sep \
778 func(has_overlay) sep \
779 func(overlay_needs_physical) sep \
780 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100781 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100782 func(has_ddi) sep \
783 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200784
Damien Lespiaua587f772013-04-22 18:40:38 +0100785#define DEFINE_FLAG(name) u8 name:1
786#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200787
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500788struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200789 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100790 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700791 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000792 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000793 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700794 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100795 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200796 /* Register offsets for the various display pipes and transcoders */
797 int pipe_offsets[I915_MAX_TRANSCODERS];
798 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200799 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300800 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600801
802 /* Slice/subslice/EU info */
803 u8 slice_total;
804 u8 subslice_total;
805 u8 subslice_per_slice;
806 u8 eu_total;
807 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000808 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
809 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600810 u8 has_slice_pg:1;
811 u8 has_subslice_pg:1;
812 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500813};
814
Damien Lespiaua587f772013-04-22 18:40:38 +0100815#undef DEFINE_FLAG
816#undef SEP_SEMICOLON
817
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800818enum i915_cache_level {
819 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100820 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
821 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
822 caches, eg sampler/render caches, and the
823 large Last-Level-Cache. LLC is coherent with
824 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100825 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800826};
827
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300828struct i915_ctx_hang_stats {
829 /* This context had batch pending when hang was declared */
830 unsigned batch_pending;
831
832 /* This context had batch active when hang was declared */
833 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300834
835 /* Time when this context was last blamed for a GPU reset */
836 unsigned long guilty_ts;
837
Chris Wilson676fa572014-12-24 08:13:39 -0800838 /* If the contexts causes a second GPU hang within this time,
839 * it is permanently banned from submitting any more work.
840 */
841 unsigned long ban_period_seconds;
842
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300843 /* This context is banned to submit more work */
844 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300845};
Ben Widawsky40521052012-06-04 14:42:43 -0700846
847/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100848#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300849
850#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100851/**
852 * struct intel_context - as the name implies, represents a context.
853 * @ref: reference count.
854 * @user_handle: userspace tracking identity for this context.
855 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300856 * @flags: context specific flags:
857 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100858 * @file_priv: filp associated with this context (NULL for global default
859 * context).
860 * @hang_stats: information about the role of this context in possible GPU
861 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100862 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100863 * @legacy_hw_ctx: render context backing object and whether it is correctly
864 * initialized (legacy ring submission mechanism only).
865 * @link: link in the global list of contexts.
866 *
867 * Contexts are memory images used by the hardware to store copies of their
868 * internal state.
869 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100870struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300871 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100872 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700873 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100874 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300875 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700876 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300877 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200878 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700879
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100880 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100881 struct {
882 struct drm_i915_gem_object *rcs_state;
883 bool initialized;
884 } legacy_hw_ctx;
885
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100886 /* Execlists */
887 struct {
888 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100889 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200890 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000891 struct i915_vma *lrc_vma;
892 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000893 uint32_t *lrc_reg_state;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100894 } engine[I915_NUM_RINGS];
895
Ben Widawskya33afea2013-09-17 21:12:45 -0700896 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700897};
898
Paulo Zanonia4001f12015-02-13 17:23:44 -0200899enum fb_op_origin {
900 ORIGIN_GTT,
901 ORIGIN_CPU,
902 ORIGIN_CS,
903 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300904 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200905};
906
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200907struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300908 /* This is always the inner lock when overlapping with struct_mutex and
909 * it's the outer lock when overlapping with stolen_lock. */
910 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700911 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200912 unsigned int possible_framebuffer_bits;
913 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200914 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200915 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700916
Ben Widawskyc4213882014-06-19 12:06:10 -0700917 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700918 struct drm_mm_node *compressed_llb;
919
Rodrigo Vivida46f932014-08-01 02:04:45 -0700920 bool false_color;
921
Paulo Zanonid029bca2015-10-15 10:44:46 -0300922 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300923 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300924
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200925 struct intel_fbc_state_cache {
926 struct {
927 unsigned int mode_flags;
928 uint32_t hsw_bdw_pixel_rate;
929 } crtc;
930
931 struct {
932 unsigned int rotation;
933 int src_w;
934 int src_h;
935 bool visible;
936 } plane;
937
938 struct {
939 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200940 uint32_t pixel_format;
941 unsigned int stride;
942 int fence_reg;
943 unsigned int tiling_mode;
944 } fb;
945 } state_cache;
946
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200947 struct intel_fbc_reg_params {
948 struct {
949 enum pipe pipe;
950 enum plane plane;
951 unsigned int fence_y_offset;
952 } crtc;
953
954 struct {
955 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200956 uint32_t pixel_format;
957 unsigned int stride;
958 int fence_reg;
959 } fb;
960
961 int cfb_size;
962 } params;
963
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700964 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200965 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200966 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200967 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200968 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700969
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200970 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800971};
972
Vandana Kannan96178ee2015-01-10 02:25:56 +0530973/**
974 * HIGH_RR is the highest eDP panel refresh rate read from EDID
975 * LOW_RR is the lowest eDP panel refresh rate found from EDID
976 * parsing for same resolution.
977 */
978enum drrs_refresh_rate_type {
979 DRRS_HIGH_RR,
980 DRRS_LOW_RR,
981 DRRS_MAX_RR, /* RR count */
982};
983
984enum drrs_support_type {
985 DRRS_NOT_SUPPORTED = 0,
986 STATIC_DRRS_SUPPORT = 1,
987 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530988};
989
Daniel Vetter2807cf62014-07-11 10:30:11 -0700990struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530991struct i915_drrs {
992 struct mutex mutex;
993 struct delayed_work work;
994 struct intel_dp *dp;
995 unsigned busy_frontbuffer_bits;
996 enum drrs_refresh_rate_type refresh_rate_type;
997 enum drrs_support_type type;
998};
999
Rodrigo Vivia031d702013-10-03 16:15:06 -03001000struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001001 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001002 bool sink_support;
1003 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001004 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001005 bool active;
1006 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001007 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301008 bool psr2_support;
1009 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001010 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001011};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001012
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001013enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001014 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001015 PCH_IBX, /* Ibexpeak PCH */
1016 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001017 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301018 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001019 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001020};
1021
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001022enum intel_sbi_destination {
1023 SBI_ICLK,
1024 SBI_MPHY,
1025};
1026
Jesse Barnesb690e962010-07-19 13:53:12 -07001027#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001028#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001029#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001030#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001031#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001032#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001033
Dave Airlie8be48d92010-03-30 05:34:14 +00001034struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001035struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001036
Daniel Vetterc2b91522012-02-14 22:37:19 +01001037struct intel_gmbus {
1038 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001039 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001040 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001041 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001042 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001043 struct drm_i915_private *dev_priv;
1044};
1045
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001046struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001047 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001048 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001049 u32 savePP_ON_DELAYS;
1050 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001051 u32 savePP_ON;
1052 u32 savePP_OFF;
1053 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001054 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001055 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001056 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001057 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001058 u32 saveSWF0[16];
1059 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001060 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001061 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001062 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001063 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001064};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001065
Imre Deakddeea5b2014-05-05 15:19:56 +03001066struct vlv_s0ix_state {
1067 /* GAM */
1068 u32 wr_watermark;
1069 u32 gfx_prio_ctrl;
1070 u32 arb_mode;
1071 u32 gfx_pend_tlb0;
1072 u32 gfx_pend_tlb1;
1073 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1074 u32 media_max_req_count;
1075 u32 gfx_max_req_count;
1076 u32 render_hwsp;
1077 u32 ecochk;
1078 u32 bsd_hwsp;
1079 u32 blt_hwsp;
1080 u32 tlb_rd_addr;
1081
1082 /* MBC */
1083 u32 g3dctl;
1084 u32 gsckgctl;
1085 u32 mbctl;
1086
1087 /* GCP */
1088 u32 ucgctl1;
1089 u32 ucgctl3;
1090 u32 rcgctl1;
1091 u32 rcgctl2;
1092 u32 rstctl;
1093 u32 misccpctl;
1094
1095 /* GPM */
1096 u32 gfxpause;
1097 u32 rpdeuhwtc;
1098 u32 rpdeuc;
1099 u32 ecobus;
1100 u32 pwrdwnupctl;
1101 u32 rp_down_timeout;
1102 u32 rp_deucsw;
1103 u32 rcubmabdtmr;
1104 u32 rcedata;
1105 u32 spare2gh;
1106
1107 /* Display 1 CZ domain */
1108 u32 gt_imr;
1109 u32 gt_ier;
1110 u32 pm_imr;
1111 u32 pm_ier;
1112 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1113
1114 /* GT SA CZ domain */
1115 u32 tilectl;
1116 u32 gt_fifoctl;
1117 u32 gtlc_wake_ctrl;
1118 u32 gtlc_survive;
1119 u32 pmwgicz;
1120
1121 /* Display 2 CZ domain */
1122 u32 gu_ctl0;
1123 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001124 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001125 u32 clock_gate_dis2;
1126};
1127
Chris Wilsonbf225f22014-07-10 20:31:18 +01001128struct intel_rps_ei {
1129 u32 cz_clock;
1130 u32 render_c0;
1131 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001132};
1133
Daniel Vetterc85aa882012-11-02 19:55:03 +01001134struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001135 /*
1136 * work, interrupts_enabled and pm_iir are protected by
1137 * dev_priv->irq_lock
1138 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001139 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001140 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001141 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001142
Ben Widawskyb39fb292014-03-19 18:31:11 -07001143 /* Frequencies are stored in potentially platform dependent multiples.
1144 * In other words, *_freq needs to be multiplied by X to be interesting.
1145 * Soft limits are those which are used for the dynamic reclocking done
1146 * by the driver (raise frequencies under heavy loads, and lower for
1147 * lighter loads). Hard limits are those imposed by the hardware.
1148 *
1149 * A distinction is made for overclocking, which is never enabled by
1150 * default, and is considered to be above the hard limit if it's
1151 * possible at all.
1152 */
1153 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1154 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1155 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1156 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1157 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001158 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001159 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1160 u8 rp1_freq; /* "less than" RP0 power/freqency */
1161 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001162
Chris Wilson8fb55192015-04-07 16:20:28 +01001163 u8 up_threshold; /* Current %busy required to uplock */
1164 u8 down_threshold; /* Current %busy required to downclock */
1165
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001166 int last_adj;
1167 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1168
Chris Wilson8d3afd72015-05-21 21:01:47 +01001169 spinlock_t client_lock;
1170 struct list_head clients;
1171 bool client_boost;
1172
Chris Wilsonc0951f02013-10-10 21:58:50 +01001173 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001174 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001175 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001176
Chris Wilson2e1b8732015-04-27 13:41:22 +01001177 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001178
Chris Wilsonbf225f22014-07-10 20:31:18 +01001179 /* manual wa residency calculations */
1180 struct intel_rps_ei up_ei, down_ei;
1181
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001182 /*
1183 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001184 * Must be taken after struct_mutex if nested. Note that
1185 * this lock may be held for long periods of time when
1186 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001187 */
1188 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001189};
1190
Daniel Vetter1a240d42012-11-29 22:18:51 +01001191/* defined intel_pm.c */
1192extern spinlock_t mchdev_lock;
1193
Daniel Vetterc85aa882012-11-02 19:55:03 +01001194struct intel_ilk_power_mgmt {
1195 u8 cur_delay;
1196 u8 min_delay;
1197 u8 max_delay;
1198 u8 fmax;
1199 u8 fstart;
1200
1201 u64 last_count1;
1202 unsigned long last_time1;
1203 unsigned long chipset_power;
1204 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001205 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001206 unsigned long gfx_power;
1207 u8 corr;
1208
1209 int c_m;
1210 int r_t;
1211};
1212
Imre Deakc6cb5822014-03-04 19:22:55 +02001213struct drm_i915_private;
1214struct i915_power_well;
1215
1216struct i915_power_well_ops {
1217 /*
1218 * Synchronize the well's hw state to match the current sw state, for
1219 * example enable/disable it based on the current refcount. Called
1220 * during driver init and resume time, possibly after first calling
1221 * the enable/disable handlers.
1222 */
1223 void (*sync_hw)(struct drm_i915_private *dev_priv,
1224 struct i915_power_well *power_well);
1225 /*
1226 * Enable the well and resources that depend on it (for example
1227 * interrupts located on the well). Called after the 0->1 refcount
1228 * transition.
1229 */
1230 void (*enable)(struct drm_i915_private *dev_priv,
1231 struct i915_power_well *power_well);
1232 /*
1233 * Disable the well and resources that depend on it. Called after
1234 * the 1->0 refcount transition.
1235 */
1236 void (*disable)(struct drm_i915_private *dev_priv,
1237 struct i915_power_well *power_well);
1238 /* Returns the hw enabled state. */
1239 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1240 struct i915_power_well *power_well);
1241};
1242
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001243/* Power well structure for haswell */
1244struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001245 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001246 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001247 /* power well enable/disable usage count */
1248 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001249 /* cached hw enabled state */
1250 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001251 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001252 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001253 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001254};
1255
Imre Deak83c00f552013-10-25 17:36:47 +03001256struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001257 /*
1258 * Power wells needed for initialization at driver init and suspend
1259 * time are on. They are kept on until after the first modeset.
1260 */
1261 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001262 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001263 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001264
Imre Deak83c00f552013-10-25 17:36:47 +03001265 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001266 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001267 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001268};
1269
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001270#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001271struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001272 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001273 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001274 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001275};
1276
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001277struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001278 /** Memory allocator for GTT stolen memory */
1279 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001280 /** Protects the usage of the GTT stolen memory allocator. This is
1281 * always the inner lock when overlapping with struct_mutex. */
1282 struct mutex stolen_lock;
1283
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001284 /** List of all objects in gtt_space. Used to restore gtt
1285 * mappings on resume */
1286 struct list_head bound_list;
1287 /**
1288 * List of objects which are not bound to the GTT (thus
1289 * are idle and not used by the GPU) but still have
1290 * (presumably uncached) pages still attached.
1291 */
1292 struct list_head unbound_list;
1293
1294 /** Usable portion of the GTT for GEM */
1295 unsigned long stolen_base; /* limited to low memory (32-bit) */
1296
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001297 /** PPGTT used for aliasing the PPGTT with the GTT */
1298 struct i915_hw_ppgtt *aliasing_ppgtt;
1299
Chris Wilson2cfcd322014-05-20 08:28:43 +01001300 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001301 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001302 bool shrinker_no_lock_stealing;
1303
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001304 /** LRU list of objects with fence regs on them. */
1305 struct list_head fence_list;
1306
1307 /**
1308 * We leave the user IRQ off as much as possible,
1309 * but this means that requests will finish and never
1310 * be retired once the system goes idle. Set a timer to
1311 * fire periodically while the ring is running. When it
1312 * fires, go retire requests.
1313 */
1314 struct delayed_work retire_work;
1315
1316 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001317 * When we detect an idle GPU, we want to turn on
1318 * powersaving features. So once we see that there
1319 * are no more requests outstanding and no more
1320 * arrive within a small period of time, we fire
1321 * off the idle_work.
1322 */
1323 struct delayed_work idle_work;
1324
1325 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001326 * Are we in a non-interruptible section of code like
1327 * modesetting?
1328 */
1329 bool interruptible;
1330
Chris Wilsonf62a0072014-02-21 17:55:39 +00001331 /**
1332 * Is the GPU currently considered idle, or busy executing userspace
1333 * requests? Whilst idle, we attempt to power down the hardware and
1334 * display clocks. In order to reduce the effect on performance, there
1335 * is a slight delay before we do so.
1336 */
1337 bool busy;
1338
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001339 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001340 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001341
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001342 /** Bit 6 swizzling required for X tiling */
1343 uint32_t bit_6_swizzle_x;
1344 /** Bit 6 swizzling required for Y tiling */
1345 uint32_t bit_6_swizzle_y;
1346
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001347 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001348 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001349 size_t object_memory;
1350 u32 object_count;
1351};
1352
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001353struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001354 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001355 unsigned bytes;
1356 unsigned size;
1357 int err;
1358 u8 *buf;
1359 loff_t start;
1360 loff_t pos;
1361};
1362
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001363struct i915_error_state_file_priv {
1364 struct drm_device *dev;
1365 struct drm_i915_error_state *error;
1366};
1367
Daniel Vetter99584db2012-11-14 17:14:04 +01001368struct i915_gpu_error {
1369 /* For hangcheck timer */
1370#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1371#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001372 /* Hang gpu twice in this window and your context gets banned */
1373#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1374
Chris Wilson737b1502015-01-26 18:03:03 +02001375 struct workqueue_struct *hangcheck_wq;
1376 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001377
1378 /* For reset and error_state handling. */
1379 spinlock_t lock;
1380 /* Protected by the above dev->gpu_error.lock. */
1381 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001382
1383 unsigned long missed_irq_rings;
1384
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001385 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001386 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001387 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001388 * This is a counter which gets incremented when reset is triggered,
1389 * and again when reset has been handled. So odd values (lowest bit set)
1390 * means that reset is in progress and even values that
1391 * (reset_counter >> 1):th reset was successfully completed.
1392 *
1393 * If reset is not completed succesfully, the I915_WEDGE bit is
1394 * set meaning that hardware is terminally sour and there is no
1395 * recovery. All waiters on the reset_queue will be woken when
1396 * that happens.
1397 *
1398 * This counter is used by the wait_seqno code to notice that reset
1399 * event happened and it needs to restart the entire ioctl (since most
1400 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001401 *
1402 * This is important for lock-free wait paths, where no contended lock
1403 * naturally enforces the correct ordering between the bail-out of the
1404 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001405 */
1406 atomic_t reset_counter;
1407
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001408#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001409#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001410
1411 /**
1412 * Waitqueue to signal when the reset has completed. Used by clients
1413 * that wait for dev_priv->mm.wedged to settle.
1414 */
1415 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001416
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001417 /* Userspace knobs for gpu hang simulation;
1418 * combines both a ring mask, and extra flags
1419 */
1420 u32 stop_rings;
1421#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1422#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001423
1424 /* For missed irq/seqno simulation. */
1425 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001426
1427 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1428 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001429};
1430
Zhang Ruib8efb172013-02-05 15:41:53 +08001431enum modeset_restore {
1432 MODESET_ON_LID_OPEN,
1433 MODESET_DONE,
1434 MODESET_SUSPENDED,
1435};
1436
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001437#define DP_AUX_A 0x40
1438#define DP_AUX_B 0x10
1439#define DP_AUX_C 0x20
1440#define DP_AUX_D 0x30
1441
Xiong Zhang11c1b652015-08-17 16:04:04 +08001442#define DDC_PIN_B 0x05
1443#define DDC_PIN_C 0x04
1444#define DDC_PIN_D 0x06
1445
Paulo Zanoni6acab152013-09-12 17:06:24 -03001446struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001447 /*
1448 * This is an index in the HDMI/DVI DDI buffer translation table.
1449 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1450 * populate this field.
1451 */
1452#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001453 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001454
1455 uint8_t supports_dvi:1;
1456 uint8_t supports_hdmi:1;
1457 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001458
1459 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001460 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001461
1462 uint8_t dp_boost_level;
1463 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001464};
1465
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001466enum psr_lines_to_wait {
1467 PSR_0_LINES_TO_WAIT = 0,
1468 PSR_1_LINE_TO_WAIT,
1469 PSR_4_LINES_TO_WAIT,
1470 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301471};
1472
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001473struct intel_vbt_data {
1474 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1475 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1476
1477 /* Feature bits */
1478 unsigned int int_tv_support:1;
1479 unsigned int lvds_dither:1;
1480 unsigned int lvds_vbt:1;
1481 unsigned int int_crt_support:1;
1482 unsigned int lvds_use_ssc:1;
1483 unsigned int display_clock_mode:1;
1484 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301485 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001486 int lvds_ssc_freq;
1487 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1488
Pradeep Bhat83a72802014-03-28 10:14:57 +05301489 enum drrs_support_type drrs_type;
1490
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001491 /* eDP */
1492 int edp_rate;
1493 int edp_lanes;
1494 int edp_preemphasis;
1495 int edp_vswing;
1496 bool edp_initialized;
1497 bool edp_support;
1498 int edp_bpp;
1499 struct edp_power_seq edp_pps;
1500
Jani Nikulaf00076d2013-12-14 20:38:29 -02001501 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001502 bool full_link;
1503 bool require_aux_wakeup;
1504 int idle_frames;
1505 enum psr_lines_to_wait lines_to_wait;
1506 int tp1_wakeup_time;
1507 int tp2_tp3_wakeup_time;
1508 } psr;
1509
1510 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001511 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001512 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001513 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001514 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001515 } backlight;
1516
Shobhit Kumard17c5442013-08-27 15:12:25 +03001517 /* MIPI DSI */
1518 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301519 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001520 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301521 struct mipi_config *config;
1522 struct mipi_pps_data *pps;
1523 u8 seq_version;
1524 u32 size;
1525 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001526 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001527 } dsi;
1528
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001529 int crt_ddc_pin;
1530
1531 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001532 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001533
1534 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001535};
1536
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001537enum intel_ddb_partitioning {
1538 INTEL_DDB_PART_1_2,
1539 INTEL_DDB_PART_5_6, /* IVB+ */
1540};
1541
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001542struct intel_wm_level {
1543 bool enable;
1544 uint32_t pri_val;
1545 uint32_t spr_val;
1546 uint32_t cur_val;
1547 uint32_t fbc_val;
1548};
1549
Imre Deak820c1982013-12-17 14:46:36 +02001550struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001551 uint32_t wm_pipe[3];
1552 uint32_t wm_lp[3];
1553 uint32_t wm_lp_spr[3];
1554 uint32_t wm_linetime[3];
1555 bool enable_fbc_wm;
1556 enum intel_ddb_partitioning partitioning;
1557};
1558
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001559struct vlv_pipe_wm {
1560 uint16_t primary;
1561 uint16_t sprite[2];
1562 uint8_t cursor;
1563};
1564
1565struct vlv_sr_wm {
1566 uint16_t plane;
1567 uint8_t cursor;
1568};
1569
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001570struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001571 struct vlv_pipe_wm pipe[3];
1572 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001573 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001574 uint8_t cursor;
1575 uint8_t sprite[2];
1576 uint8_t primary;
1577 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001578 uint8_t level;
1579 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001580};
1581
Damien Lespiauc1939242014-11-04 17:06:41 +00001582struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001583 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001584};
1585
1586static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1587{
Damien Lespiau16160e32014-11-04 17:06:53 +00001588 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001589}
1590
Damien Lespiau08db6652014-11-04 17:06:52 +00001591static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1592 const struct skl_ddb_entry *e2)
1593{
1594 if (e1->start == e2->start && e1->end == e2->end)
1595 return true;
1596
1597 return false;
1598}
1599
Damien Lespiauc1939242014-11-04 17:06:41 +00001600struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001601 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001602 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001603 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001604};
1605
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001606struct skl_wm_values {
1607 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001608 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001609 uint32_t wm_linetime[I915_MAX_PIPES];
1610 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001611 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001612};
1613
1614struct skl_wm_level {
1615 bool plane_en[I915_MAX_PLANES];
1616 uint16_t plane_res_b[I915_MAX_PLANES];
1617 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001618};
1619
Paulo Zanonic67a4702013-08-19 13:18:09 -03001620/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001621 * This struct helps tracking the state needed for runtime PM, which puts the
1622 * device in PCI D3 state. Notice that when this happens, nothing on the
1623 * graphics device works, even register access, so we don't get interrupts nor
1624 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001625 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001626 * Every piece of our code that needs to actually touch the hardware needs to
1627 * either call intel_runtime_pm_get or call intel_display_power_get with the
1628 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001629 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001630 * Our driver uses the autosuspend delay feature, which means we'll only really
1631 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001632 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001633 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001634 *
1635 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1636 * goes back to false exactly before we reenable the IRQs. We use this variable
1637 * to check if someone is trying to enable/disable IRQs while they're supposed
1638 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001639 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001640 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001641 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001642 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001643struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001644 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001645 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001646 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001647 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001648};
1649
Daniel Vetter926321d2013-10-16 13:30:34 +02001650enum intel_pipe_crc_source {
1651 INTEL_PIPE_CRC_SOURCE_NONE,
1652 INTEL_PIPE_CRC_SOURCE_PLANE1,
1653 INTEL_PIPE_CRC_SOURCE_PLANE2,
1654 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001655 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001656 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1657 INTEL_PIPE_CRC_SOURCE_TV,
1658 INTEL_PIPE_CRC_SOURCE_DP_B,
1659 INTEL_PIPE_CRC_SOURCE_DP_C,
1660 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001661 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001662 INTEL_PIPE_CRC_SOURCE_MAX,
1663};
1664
Shuang He8bf1e9f2013-10-15 18:55:27 +01001665struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001666 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001667 uint32_t crc[5];
1668};
1669
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001670#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001671struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001672 spinlock_t lock;
1673 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001674 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001675 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001676 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001677 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001678};
1679
Daniel Vetterf99d7062014-06-19 16:01:59 +02001680struct i915_frontbuffer_tracking {
1681 struct mutex lock;
1682
1683 /*
1684 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1685 * scheduled flips.
1686 */
1687 unsigned busy_bits;
1688 unsigned flip_bits;
1689};
1690
Mika Kuoppala72253422014-10-07 17:21:26 +03001691struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001692 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001693 u32 value;
1694 /* bitmask representing WA bits */
1695 u32 mask;
1696};
1697
Arun Siluvery33136b02016-01-21 21:43:47 +00001698/*
1699 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1700 * allowing it for RCS as we don't foresee any requirement of having
1701 * a whitelist for other engines. When it is really required for
1702 * other engines then the limit need to be increased.
1703 */
1704#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001705
1706struct i915_workarounds {
1707 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1708 u32 count;
Arun Siluvery33136b02016-01-21 21:43:47 +00001709 u32 hw_whitelist_count[I915_NUM_RINGS];
Mika Kuoppala72253422014-10-07 17:21:26 +03001710};
1711
Yu Zhangcf9d2892015-02-10 19:05:47 +08001712struct i915_virtual_gpu {
1713 bool active;
1714};
1715
John Harrison5f19e2b2015-05-29 17:43:27 +01001716struct i915_execbuffer_params {
1717 struct drm_device *dev;
1718 struct drm_file *file;
1719 uint32_t dispatch_flags;
1720 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001721 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001722 struct intel_engine_cs *ring;
1723 struct drm_i915_gem_object *batch_obj;
1724 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001725 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001726};
1727
Matt Roperaa363132015-09-24 15:53:18 -07001728/* used in computing the new watermarks state */
1729struct intel_wm_config {
1730 unsigned int num_pipes_active;
1731 bool sprites_enabled;
1732 bool sprites_scaled;
1733};
1734
Jani Nikula77fec552014-03-31 14:27:22 +03001735struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001736 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001737 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001738 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001739 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001740
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001741 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001742
1743 int relative_constants_mode;
1744
1745 void __iomem *regs;
1746
Chris Wilson907b28c2013-07-19 20:36:52 +01001747 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748
Yu Zhangcf9d2892015-02-10 19:05:47 +08001749 struct i915_virtual_gpu vgpu;
1750
Alex Dai33a732f2015-08-12 15:43:36 +01001751 struct intel_guc guc;
1752
Daniel Vettereb805622015-05-04 14:58:44 +02001753 struct intel_csr csr;
1754
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001755 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001756
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001757 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1758 * controller on different i2c buses. */
1759 struct mutex gmbus_mutex;
1760
1761 /**
1762 * Base address of the gmbus and gpio block.
1763 */
1764 uint32_t gpio_mmio_base;
1765
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301766 /* MMIO base address for MIPI regs */
1767 uint32_t mipi_mmio_base;
1768
Ville Syrjälä443a3892015-11-11 20:34:15 +02001769 uint32_t psr_mmio_base;
1770
Daniel Vetter28c70f12012-12-01 13:53:45 +01001771 wait_queue_head_t gmbus_wait_queue;
1772
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001773 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001774 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001775 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001776 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001777
Daniel Vetterba8286f2014-09-11 07:43:25 +02001778 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001779 struct resource mch_res;
1780
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001781 /* protects the irq masks */
1782 spinlock_t irq_lock;
1783
Sourab Gupta84c33a62014-06-02 16:47:17 +05301784 /* protects the mmio flip data */
1785 spinlock_t mmio_flip_lock;
1786
Imre Deakf8b79e52014-03-04 19:23:07 +02001787 bool display_irqs_enabled;
1788
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001789 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1790 struct pm_qos_request pm_qos;
1791
Ville Syrjäläa5805162015-05-26 20:42:30 +03001792 /* Sideband mailbox protection */
1793 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001794
1795 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001796 union {
1797 u32 irq_mask;
1798 u32 de_irq_mask[I915_MAX_PIPES];
1799 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001800 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001801 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301802 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001803 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001804
Jani Nikula5fcece82015-05-27 15:03:42 +03001805 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001806 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301807 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001808 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001809 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001810
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001811 bool preserve_bios_swizzle;
1812
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001813 /* overlay */
1814 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815
Jani Nikula58c68772013-11-08 16:48:54 +02001816 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001817 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001818
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001819 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001820 bool no_aux_handshake;
1821
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001822 /* protects panel power sequencer state */
1823 struct mutex pps_mutex;
1824
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001825 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001826 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1827
1828 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001829 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001830 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001831 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001832 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001833 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001834
Daniel Vetter645416f2013-09-02 16:22:25 +02001835 /**
1836 * wq - Driver workqueue for GEM.
1837 *
1838 * NOTE: Work items scheduled here are not allowed to grab any modeset
1839 * locks, for otherwise the flushing done in the pageflip code will
1840 * result in deadlocks.
1841 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001842 struct workqueue_struct *wq;
1843
1844 /* Display functions */
1845 struct drm_i915_display_funcs display;
1846
1847 /* PCH chipset type */
1848 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001849 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001850
1851 unsigned long quirks;
1852
Zhang Ruib8efb172013-02-05 15:41:53 +08001853 enum modeset_restore modeset_restore;
1854 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001855 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001856
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001857 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001858 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001859
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001860 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001861 DECLARE_HASHTABLE(mm_structs, 7);
1862 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001863
Daniel Vetter87813422012-05-02 11:49:32 +02001864 /* Kernel Modesetting */
1865
yakui_zhao9b9d1722009-05-31 17:17:17 +08001866 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001867
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001868 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1869 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001870 wait_queue_head_t pending_flip_queue;
1871
Daniel Vetterc4597872013-10-21 21:04:07 +02001872#ifdef CONFIG_DEBUG_FS
1873 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1874#endif
1875
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001876 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001877 int num_shared_dpll;
1878 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001879
1880 unsigned int active_crtcs;
1881 unsigned int min_pixclk[I915_MAX_PIPES];
1882
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001883 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001884
Mika Kuoppala72253422014-10-07 17:21:26 +03001885 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001886
Jesse Barnes652c3932009-08-17 13:31:43 -07001887 /* Reclocking support */
1888 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001889
1890 struct i915_frontbuffer_tracking fb_tracking;
1891
Jesse Barnes652c3932009-08-17 13:31:43 -07001892 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001893
Zhenyu Wangc48044112009-12-17 14:48:43 +08001894 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001895
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001896 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001897
Ben Widawsky59124502013-07-04 11:02:05 -07001898 /* Cannot be determined by PCIID. You must always read a register. */
1899 size_t ellc_size;
1900
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001901 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001902 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001903
Daniel Vetter20e4d402012-08-08 23:35:39 +02001904 /* ilk-only ips/rps state. Everything in here is protected by the global
1905 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001906 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001907
Imre Deak83c00f552013-10-25 17:36:47 +03001908 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001909
Rodrigo Vivia031d702013-10-03 16:15:06 -03001910 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001911
Daniel Vetter99584db2012-11-14 17:14:04 +01001912 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001913
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001914 struct drm_i915_gem_object *vlv_pctx;
1915
Daniel Vetter06957262015-08-10 13:34:08 +02001916#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001917 /* list of fbdev register on this device */
1918 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001919 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001920#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001921
1922 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001923 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001924
Imre Deak58fddc22015-01-08 17:54:14 +02001925 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001926 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001927 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001928 /**
1929 * av_mutex - mutex for audio/video sync
1930 *
1931 */
1932 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001933
Ben Widawsky254f9652012-06-04 14:42:42 -07001934 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001935 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001936
Damien Lespiau3e683202012-12-11 18:48:29 +00001937 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001938
Ville Syrjälä70722462015-04-10 18:21:28 +03001939 u32 chv_phy_control;
1940
Daniel Vetter842f1c82014-03-10 10:01:44 +01001941 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001942 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001943 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001944 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001945
Ville Syrjälä53615a52013-08-01 16:18:50 +03001946 struct {
1947 /*
1948 * Raw watermark latency values:
1949 * in 0.1us units for WM0,
1950 * in 0.5us units for WM1+.
1951 */
1952 /* primary */
1953 uint16_t pri_latency[5];
1954 /* sprite */
1955 uint16_t spr_latency[5];
1956 /* cursor */
1957 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001958 /*
1959 * Raw watermark memory latency values
1960 * for SKL for all 8 levels
1961 * in 1us units.
1962 */
1963 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001964
Matt Roperaa363132015-09-24 15:53:18 -07001965 /* Committed wm config */
1966 struct intel_wm_config config;
1967
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001968 /*
1969 * The skl_wm_values structure is a bit too big for stack
1970 * allocation, so we keep the staging struct where we store
1971 * intermediate results here instead.
1972 */
1973 struct skl_wm_values skl_results;
1974
Ville Syrjälä609cede2013-10-09 19:18:03 +03001975 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001976 union {
1977 struct ilk_wm_values hw;
1978 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001979 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001980 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001981
1982 uint8_t max_level;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001983 } wm;
1984
Paulo Zanoni8a187452013-12-06 20:32:13 -02001985 struct i915_runtime_pm pm;
1986
Oscar Mateoa83014d2014-07-24 17:04:21 +01001987 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1988 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001989 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001990 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001991 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001992 int (*init_rings)(struct drm_device *dev);
1993 void (*cleanup_ring)(struct intel_engine_cs *ring);
1994 void (*stop_ring)(struct intel_engine_cs *ring);
1995 } gt;
1996
Dave Gordoned54c1a2016-01-19 19:02:54 +00001997 struct intel_context *kernel_context;
1998
Sonika Jindal9e458032015-05-06 17:35:48 +05301999 bool edp_low_vswing;
2000
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002001 /* perform PHY state sanity checks? */
2002 bool chv_phy_assert[2];
2003
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002004 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2005
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002006 /*
2007 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2008 * will be rejected. Instead look for a better place.
2009 */
Jani Nikula77fec552014-03-31 14:27:22 +03002010};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011
Chris Wilson2c1792a2013-08-01 18:39:55 +01002012static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2013{
2014 return dev->dev_private;
2015}
2016
Imre Deak888d0d42015-01-08 17:54:13 +02002017static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2018{
2019 return to_i915(dev_get_drvdata(dev));
2020}
2021
Alex Dai33a732f2015-08-12 15:43:36 +01002022static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2023{
2024 return container_of(guc, struct drm_i915_private, guc);
2025}
2026
Chris Wilsonb4519512012-05-11 14:29:30 +01002027/* Iterate over initialised rings */
2028#define for_each_ring(ring__, dev_priv__, i__) \
2029 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +02002030 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01002031
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002032enum hdmi_force_audio {
2033 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2034 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2035 HDMI_AUDIO_AUTO, /* trust EDID */
2036 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2037};
2038
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002039#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002040
Chris Wilson37e680a2012-06-07 15:38:42 +01002041struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002042 unsigned int flags;
2043#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2044
Chris Wilson37e680a2012-06-07 15:38:42 +01002045 /* Interface between the GEM object and its backing storage.
2046 * get_pages() is called once prior to the use of the associated set
2047 * of pages before to binding them into the GTT, and put_pages() is
2048 * called after we no longer need them. As we expect there to be
2049 * associated cost with migrating pages between the backing storage
2050 * and making them available for the GPU (e.g. clflush), we may hold
2051 * onto the pages after they are no longer referenced by the GPU
2052 * in case they may be used again shortly (for example migrating the
2053 * pages to a different memory domain within the GTT). put_pages()
2054 * will therefore most likely be called when the object itself is
2055 * being released or under memory pressure (where we attempt to
2056 * reap pages for the shrinker).
2057 */
2058 int (*get_pages)(struct drm_i915_gem_object *);
2059 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002060
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002061 int (*dmabuf_export)(struct drm_i915_gem_object *);
2062 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002063};
2064
Daniel Vettera071fa02014-06-18 23:28:09 +02002065/*
2066 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302067 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002068 * doesn't mean that the hw necessarily already scans it out, but that any
2069 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2070 *
2071 * We have one bit per pipe and per scanout plane type.
2072 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302073#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2074#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002075#define INTEL_FRONTBUFFER_BITS \
2076 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2077#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2078 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2079#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302080 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2081#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2082 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002083#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302084 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002085#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302086 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002087
Eric Anholt673a3942008-07-30 12:06:12 -07002088struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002089 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002090
Chris Wilson37e680a2012-06-07 15:38:42 +01002091 const struct drm_i915_gem_object_ops *ops;
2092
Ben Widawsky2f633152013-07-17 12:19:03 -07002093 /** List of VMAs backed by this object */
2094 struct list_head vma_list;
2095
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002096 /** Stolen memory for this object, instead of being backed by shmem. */
2097 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002098 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002099
Chris Wilsonb4716182015-04-27 13:41:17 +01002100 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002101 /** Used in execbuf to temporarily hold a ref */
2102 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002103
Chris Wilson8d9d5742015-04-07 16:20:38 +01002104 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002105
Eric Anholt673a3942008-07-30 12:06:12 -07002106 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002107 * This is set if the object is on the active lists (has pending
2108 * rendering and so a non-zero seqno), and is not set if it i s on
2109 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002110 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002111 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002112
2113 /**
2114 * This is set if the object has been written to since last bound
2115 * to the GTT
2116 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002117 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002118
2119 /**
2120 * Fence register bits (if any) for this object. Will be set
2121 * as needed when mapped into the GTT.
2122 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002123 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002124 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002125
2126 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002127 * Advice: are the backing pages purgeable?
2128 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002129 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002130
2131 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002132 * Current tiling mode for the object.
2133 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002134 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002135 /**
2136 * Whether the tiling parameters for the currently associated fence
2137 * register have changed. Note that for the purposes of tracking
2138 * tiling changes we also treat the unfenced register, the register
2139 * slot that the object occupies whilst it executes a fenced
2140 * command (such as BLT on gen2/3), as a "fence".
2141 */
2142 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002143
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002144 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002145 * Is the object at the current location in the gtt mappable and
2146 * fenceable? Used to avoid costly recalculations.
2147 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002148 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002149
2150 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002151 * Whether the current gtt mapping needs to be mappable (and isn't just
2152 * mappable by accident). Track pin and fault separate for a more
2153 * accurate mappable working set.
2154 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002155 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002156
Chris Wilsoncaea7472010-11-12 13:53:37 +00002157 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302158 * Is the object to be mapped as read-only to the GPU
2159 * Only honoured if hardware has relevant pte bit
2160 */
2161 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002162 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002163 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002164
Daniel Vettera071fa02014-06-18 23:28:09 +02002165 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2166
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002167 unsigned int pin_display;
2168
Chris Wilson9da3da62012-06-01 15:20:22 +01002169 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002170 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002171 struct get_page {
2172 struct scatterlist *sg;
2173 int last;
2174 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002175
Daniel Vetter1286ff72012-05-10 15:25:09 +02002176 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002177 void *dma_buf_vmapping;
2178 int vmapping_count;
2179
Chris Wilsonb4716182015-04-27 13:41:17 +01002180 /** Breadcrumb of last rendering to the buffer.
2181 * There can only be one writer, but we allow for multiple readers.
2182 * If there is a writer that necessarily implies that all other
2183 * read requests are complete - but we may only be lazily clearing
2184 * the read requests. A read request is naturally the most recent
2185 * request on a ring, so we may have two different write and read
2186 * requests on one ring where the write request is older than the
2187 * read request. This allows for the CPU to read from an active
2188 * buffer by only waiting for the write to complete.
2189 * */
2190 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002191 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002192 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002193 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002194
Daniel Vetter778c3542010-05-13 11:49:44 +02002195 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002196 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002197
Daniel Vetter80075d42013-10-09 21:23:52 +02002198 /** References from framebuffers, locks out tiling changes. */
2199 unsigned long framebuffer_references;
2200
Eric Anholt280b7132009-03-12 16:56:27 -07002201 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002202 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002203
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002204 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002205 /** for phy allocated objects */
2206 struct drm_dma_handle *phys_handle;
2207
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002208 struct i915_gem_userptr {
2209 uintptr_t ptr;
2210 unsigned read_only :1;
2211 unsigned workers :4;
2212#define I915_GEM_USERPTR_MAX_WORKERS 15
2213
Chris Wilsonad46cb52014-08-07 14:20:40 +01002214 struct i915_mm_struct *mm;
2215 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002216 struct work_struct *work;
2217 } userptr;
2218 };
2219};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002220#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002221
Daniel Vettera071fa02014-06-18 23:28:09 +02002222void i915_gem_track_fb(struct drm_i915_gem_object *old,
2223 struct drm_i915_gem_object *new,
2224 unsigned frontbuffer_bits);
2225
Eric Anholt673a3942008-07-30 12:06:12 -07002226/**
2227 * Request queue structure.
2228 *
2229 * The request queue allows us to note sequence numbers that have been emitted
2230 * and may be associated with active buffers to be retired.
2231 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002232 * By keeping this list, we can avoid having to do questionable sequence
2233 * number comparisons on buffer last_read|write_seqno. It also allows an
2234 * emission time to be associated with the request for tracking how far ahead
2235 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002236 *
2237 * The requests are reference counted, so upon creation they should have an
2238 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002239 */
2240struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002241 struct kref ref;
2242
Zou Nan hai852835f2010-05-21 09:08:56 +08002243 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002244 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002245 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002246
Chris Wilson821485d2015-12-11 11:32:59 +00002247 /** GEM sequence number associated with the previous request,
2248 * when the HWS breadcrumb is equal to this the GPU is processing
2249 * this request.
2250 */
2251 u32 previous_seqno;
2252
2253 /** GEM sequence number associated with this request,
2254 * when the HWS breadcrumb is equal or greater than this the GPU
2255 * has finished processing this request.
2256 */
2257 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002258
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002259 /** Position in the ringbuffer of the start of the request */
2260 u32 head;
2261
Nick Hoath72f95af2015-01-15 13:10:37 +00002262 /**
2263 * Position in the ringbuffer of the start of the postfix.
2264 * This is required to calculate the maximum available ringbuffer
2265 * space without overwriting the postfix.
2266 */
2267 u32 postfix;
2268
2269 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002270 u32 tail;
2271
Nick Hoathb3a38992015-02-19 16:30:47 +00002272 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002273 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002274 * Contexts are refcounted, so when this request is associated with a
2275 * context, we must increment the context's refcount, to guarantee that
2276 * it persists while any request is linked to it. Requests themselves
2277 * are also refcounted, so the request will only be freed when the last
2278 * reference to it is dismissed, and the code in
2279 * i915_gem_request_free() will then decrement the refcount on the
2280 * context.
2281 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002282 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002283 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002284
John Harrisondc4be60712015-05-29 17:43:39 +01002285 /** Batch buffer related to this request if any (used for
2286 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002287 struct drm_i915_gem_object *batch_obj;
2288
Eric Anholt673a3942008-07-30 12:06:12 -07002289 /** Time at which this request was emitted, in jiffies. */
2290 unsigned long emitted_jiffies;
2291
Eric Anholtb9624422009-06-03 07:27:35 +00002292 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002293 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002294
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002295 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002296 /** file_priv list entry for this request */
2297 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002298
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002299 /** process identifier submitting this request */
2300 struct pid *pid;
2301
Nick Hoath6d3d8272015-01-15 13:10:39 +00002302 /**
2303 * The ELSP only accepts two elements at a time, so we queue
2304 * context/tail pairs on a given queue (ring->execlist_queue) until the
2305 * hardware is available. The queue serves a double purpose: we also use
2306 * it to keep track of the up to 2 contexts currently in the hardware
2307 * (usually one in execution and the other queued up by the GPU): We
2308 * only remove elements from the head of the queue when the hardware
2309 * informs us that an element has been completed.
2310 *
2311 * All accesses to the queue are mediated by a spinlock
2312 * (ring->execlist_lock).
2313 */
2314
2315 /** Execlist link in the submission queue.*/
2316 struct list_head execlist_link;
2317
2318 /** Execlists no. of times this request has been sent to the ELSP */
2319 int elsp_submitted;
2320
Eric Anholt673a3942008-07-30 12:06:12 -07002321};
2322
Dave Gordon26827082016-01-19 19:02:53 +00002323struct drm_i915_gem_request * __must_check
2324i915_gem_request_alloc(struct intel_engine_cs *engine,
2325 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002326void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002327void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002328int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2329 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002330
John Harrisonb793a002014-11-24 18:49:25 +00002331static inline uint32_t
2332i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2333{
2334 return req ? req->seqno : 0;
2335}
2336
2337static inline struct intel_engine_cs *
2338i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2339{
2340 return req ? req->ring : NULL;
2341}
2342
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002343static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002344i915_gem_request_reference(struct drm_i915_gem_request *req)
2345{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002346 if (req)
2347 kref_get(&req->ref);
2348 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002349}
2350
2351static inline void
2352i915_gem_request_unreference(struct drm_i915_gem_request *req)
2353{
Daniel Vetterf2458602014-11-26 10:26:05 +01002354 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002355 kref_put(&req->ref, i915_gem_request_free);
2356}
2357
Chris Wilson41037f92015-03-27 11:01:36 +00002358static inline void
2359i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2360{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002361 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002362
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002363 if (!req)
2364 return;
2365
2366 dev = req->ring->dev;
2367 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002368 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002369}
2370
John Harrisonabfe2622014-11-24 18:49:24 +00002371static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2372 struct drm_i915_gem_request *src)
2373{
2374 if (src)
2375 i915_gem_request_reference(src);
2376
2377 if (*pdst)
2378 i915_gem_request_unreference(*pdst);
2379
2380 *pdst = src;
2381}
2382
John Harrison1b5a4332014-11-24 18:49:42 +00002383/*
2384 * XXX: i915_gem_request_completed should be here but currently needs the
2385 * definition of i915_seqno_passed() which is below. It will be moved in
2386 * a later patch when the call to i915_seqno_passed() is obsoleted...
2387 */
2388
Brad Volkin351e3db2014-02-18 10:15:46 -08002389/*
2390 * A command that requires special handling by the command parser.
2391 */
2392struct drm_i915_cmd_descriptor {
2393 /*
2394 * Flags describing how the command parser processes the command.
2395 *
2396 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2397 * a length mask if not set
2398 * CMD_DESC_SKIP: The command is allowed but does not follow the
2399 * standard length encoding for the opcode range in
2400 * which it falls
2401 * CMD_DESC_REJECT: The command is never allowed
2402 * CMD_DESC_REGISTER: The command should be checked against the
2403 * register whitelist for the appropriate ring
2404 * CMD_DESC_MASTER: The command is allowed if the submitting process
2405 * is the DRM master
2406 */
2407 u32 flags;
2408#define CMD_DESC_FIXED (1<<0)
2409#define CMD_DESC_SKIP (1<<1)
2410#define CMD_DESC_REJECT (1<<2)
2411#define CMD_DESC_REGISTER (1<<3)
2412#define CMD_DESC_BITMASK (1<<4)
2413#define CMD_DESC_MASTER (1<<5)
2414
2415 /*
2416 * The command's unique identification bits and the bitmask to get them.
2417 * This isn't strictly the opcode field as defined in the spec and may
2418 * also include type, subtype, and/or subop fields.
2419 */
2420 struct {
2421 u32 value;
2422 u32 mask;
2423 } cmd;
2424
2425 /*
2426 * The command's length. The command is either fixed length (i.e. does
2427 * not include a length field) or has a length field mask. The flag
2428 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2429 * a length mask. All command entries in a command table must include
2430 * length information.
2431 */
2432 union {
2433 u32 fixed;
2434 u32 mask;
2435 } length;
2436
2437 /*
2438 * Describes where to find a register address in the command to check
2439 * against the ring's register whitelist. Only valid if flags has the
2440 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002441 *
2442 * A non-zero step value implies that the command may access multiple
2443 * registers in sequence (e.g. LRI), in that case step gives the
2444 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002445 */
2446 struct {
2447 u32 offset;
2448 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002449 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002450 } reg;
2451
2452#define MAX_CMD_DESC_BITMASKS 3
2453 /*
2454 * Describes command checks where a particular dword is masked and
2455 * compared against an expected value. If the command does not match
2456 * the expected value, the parser rejects it. Only valid if flags has
2457 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2458 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002459 *
2460 * If the check specifies a non-zero condition_mask then the parser
2461 * only performs the check when the bits specified by condition_mask
2462 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002463 */
2464 struct {
2465 u32 offset;
2466 u32 mask;
2467 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002468 u32 condition_offset;
2469 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002470 } bits[MAX_CMD_DESC_BITMASKS];
2471};
2472
2473/*
2474 * A table of commands requiring special handling by the command parser.
2475 *
2476 * Each ring has an array of tables. Each table consists of an array of command
2477 * descriptors, which must be sorted with command opcodes in ascending order.
2478 */
2479struct drm_i915_cmd_table {
2480 const struct drm_i915_cmd_descriptor *table;
2481 int count;
2482};
2483
Chris Wilsondbbe9122014-08-09 19:18:43 +01002484/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002485#define __I915__(p) ({ \
2486 struct drm_i915_private *__p; \
2487 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2488 __p = (struct drm_i915_private *)p; \
2489 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2490 __p = to_i915((struct drm_device *)p); \
2491 else \
2492 BUILD_BUG(); \
2493 __p; \
2494})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002495#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002496#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002497#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002498
Jani Nikulae87a0052015-10-20 15:22:02 +03002499#define REVID_FOREVER 0xff
2500/*
2501 * Return true if revision is in range [since,until] inclusive.
2502 *
2503 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2504 */
2505#define IS_REVID(p, since, until) \
2506 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2507
Chris Wilson87f1f462014-08-09 19:18:42 +01002508#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2509#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002510#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002511#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002512#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002513#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2514#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002515#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2516#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2517#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002518#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002519#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002520#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2521#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002522#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2523#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002524#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002525#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002526#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2527 INTEL_DEVID(dev) == 0x0152 || \
2528 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002529#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002530#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002531#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002532#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302533#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002534#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002535#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002536#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002537#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002538 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002539#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002540 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002541 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002542 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002543/* ULX machines are also considered ULT. */
2544#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2545 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002546#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2547 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002548#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002549 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002550#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002551 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002552/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002553#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2554 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002555#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2556 INTEL_DEVID(dev) == 0x1913 || \
2557 INTEL_DEVID(dev) == 0x1916 || \
2558 INTEL_DEVID(dev) == 0x1921 || \
2559 INTEL_DEVID(dev) == 0x1926)
2560#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2561 INTEL_DEVID(dev) == 0x1915 || \
2562 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002563#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2564 INTEL_DEVID(dev) == 0x5913 || \
2565 INTEL_DEVID(dev) == 0x5916 || \
2566 INTEL_DEVID(dev) == 0x5921 || \
2567 INTEL_DEVID(dev) == 0x5926)
2568#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2569 INTEL_DEVID(dev) == 0x5915 || \
2570 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302571#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2572 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2573#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2574 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2575
Ben Widawskyb833d682013-08-23 16:00:07 -07002576#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002577
Jani Nikulaef712bb2015-10-20 15:22:00 +03002578#define SKL_REVID_A0 0x0
2579#define SKL_REVID_B0 0x1
2580#define SKL_REVID_C0 0x2
2581#define SKL_REVID_D0 0x3
2582#define SKL_REVID_E0 0x4
2583#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002584
Jani Nikulae87a0052015-10-20 15:22:02 +03002585#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2586
Jani Nikulaef712bb2015-10-20 15:22:00 +03002587#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002588#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002589#define BXT_REVID_B0 0x3
2590#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002591
Jani Nikulae87a0052015-10-20 15:22:02 +03002592#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2593
Jesse Barnes85436692011-04-06 12:11:14 -07002594/*
2595 * The genX designation typically refers to the render engine, so render
2596 * capability related checks should use IS_GEN, while display and other checks
2597 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2598 * chips, etc.).
2599 */
Zou Nan haicae58522010-11-09 17:17:32 +08002600#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2601#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2602#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2603#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2604#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002605#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002606#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002607#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002608
Ben Widawsky73ae4782013-10-15 10:02:57 -07002609#define RENDER_RING (1<<RCS)
2610#define BSD_RING (1<<VCS)
2611#define BLT_RING (1<<BCS)
2612#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002613#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002614#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002615#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002616#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2617#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2618#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2619#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002620 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002621#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2622
Ben Widawsky254f9652012-06-04 14:42:42 -07002623#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002624#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002625#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002626#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2627#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002628
Chris Wilson05394f32010-11-08 19:18:58 +00002629#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002630#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2631
Daniel Vetterb45305f2012-12-17 16:21:27 +01002632/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2633#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002634
2635/* WaRsDisableCoarsePowerGating:skl,bxt */
2636#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2637 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2638 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002639/*
2640 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2641 * even when in MSI mode. This results in spurious interrupt warnings if the
2642 * legacy irq no. is shared with another device. The kernel then disables that
2643 * interrupt source and so prevents the other device from working properly.
2644 */
2645#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2646#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002647
Zou Nan haicae58522010-11-09 17:17:32 +08002648/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2649 * rows, which changed the alignment requirements and fence programming.
2650 */
2651#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2652 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002653#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2654#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002655
2656#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2657#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002658#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002659
Damien Lespiaudbf77862014-10-01 20:04:14 +01002660#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002661
Jani Nikula0c9b3712015-05-18 17:10:01 +03002662#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2663 INTEL_INFO(dev)->gen >= 9)
2664
Damien Lespiaudd93be52013-04-22 18:40:39 +01002665#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002666#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002667#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302668 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002669 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002670#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302671 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002672 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2673 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002674#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2675#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002676
Animesh Manna7b403ff2015-08-04 22:02:42 +05302677#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002678
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002679#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2680#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002681
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002682#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2683 INTEL_INFO(dev)->gen >= 8)
2684
Akash Goel97d33082015-06-29 14:50:23 +05302685#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002686 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2687 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302688
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002689#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2690#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2691#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2692#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2693#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2694#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302695#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2696#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002697#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002698#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002699
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002700#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302701#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002702#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002703#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002704#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002705#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2706#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002707#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002708#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002709
Wayne Boyer666a4532015-12-09 12:29:35 -08002710#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2711 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302712
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002713/* DPF == dynamic parity feature */
2714#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2715#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002716
Ben Widawskyc8735b02012-09-07 19:43:39 -07002717#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302718#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002719
Chris Wilson05394f32010-11-08 19:18:58 +00002720#include "i915_trace.h"
2721
Rob Clarkbaa70942013-08-02 13:27:49 -04002722extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002723extern int i915_max_ioctl;
2724
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002725extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2726extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002727
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002728/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002729extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002730extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002731extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002732extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002733extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002734 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002735extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002736 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002737#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002738extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2739 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002740#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002741extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002742extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002743extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002744extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2745extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2746extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2747extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002748int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002749
Jani Nikula77913b32015-06-18 13:06:16 +03002750/* intel_hotplug.c */
2751void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2752void intel_hpd_init(struct drm_i915_private *dev_priv);
2753void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2754void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002755bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002756
Linus Torvalds1da177e2005-04-16 15:20:36 -07002757/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002758void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002759__printf(3, 4)
2760void i915_handle_error(struct drm_device *dev, bool wedged,
2761 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002762
Daniel Vetterb9632912014-09-30 10:56:44 +02002763extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002764int intel_irq_install(struct drm_i915_private *dev_priv);
2765void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002766
2767extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002768extern void intel_uncore_early_sanitize(struct drm_device *dev,
2769 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002770extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002771extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002772extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002773extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002774extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002775const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002776void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002777 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002778void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002779 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002780/* Like above but the caller must manage the uncore.lock itself.
2781 * Must be used with I915_READ_FW and friends.
2782 */
2783void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2784 enum forcewake_domains domains);
2785void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2786 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002787void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002788static inline bool intel_vgpu_active(struct drm_device *dev)
2789{
2790 return to_i915(dev)->vgpu.active;
2791}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002792
Keith Packard7c463582008-11-04 02:03:27 -08002793void
Jani Nikula50227e12014-03-31 14:27:21 +03002794i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002795 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002796
2797void
Jani Nikula50227e12014-03-31 14:27:21 +03002798i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002799 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002800
Imre Deakf8b79e52014-03-04 19:23:07 +02002801void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2802void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002803void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2804 uint32_t mask,
2805 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002806void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2807 uint32_t interrupt_mask,
2808 uint32_t enabled_irq_mask);
2809static inline void
2810ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2811{
2812 ilk_update_display_irq(dev_priv, bits, bits);
2813}
2814static inline void
2815ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2816{
2817 ilk_update_display_irq(dev_priv, bits, 0);
2818}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002819void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2820 enum pipe pipe,
2821 uint32_t interrupt_mask,
2822 uint32_t enabled_irq_mask);
2823static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2824 enum pipe pipe, uint32_t bits)
2825{
2826 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2827}
2828static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2829 enum pipe pipe, uint32_t bits)
2830{
2831 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2832}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002833void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2834 uint32_t interrupt_mask,
2835 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002836static inline void
2837ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2838{
2839 ibx_display_interrupt_update(dev_priv, bits, bits);
2840}
2841static inline void
2842ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2843{
2844 ibx_display_interrupt_update(dev_priv, bits, 0);
2845}
2846
Imre Deakf8b79e52014-03-04 19:23:07 +02002847
Eric Anholt673a3942008-07-30 12:06:12 -07002848/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002849int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
2851int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
2853int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2854 struct drm_file *file_priv);
2855int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2856 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002857int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2858 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002859int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2860 struct drm_file *file_priv);
2861int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002863void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002864 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002865void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002866int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002867 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002868 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002869int i915_gem_execbuffer(struct drm_device *dev, void *data,
2870 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002871int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2872 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002873int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2874 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002875int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file);
2877int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2878 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002879int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2880 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002881int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2882 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002883int i915_gem_set_tiling(struct drm_device *dev, void *data,
2884 struct drm_file *file_priv);
2885int i915_gem_get_tiling(struct drm_device *dev, void *data,
2886 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002887int i915_gem_init_userptr(struct drm_device *dev);
2888int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002890int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002892int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002894void i915_gem_load_init(struct drm_device *dev);
2895void i915_gem_load_cleanup(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002896void *i915_gem_object_alloc(struct drm_device *dev);
2897void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002898void i915_gem_object_init(struct drm_i915_gem_object *obj,
2899 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002900struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2901 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002902struct drm_i915_gem_object *i915_gem_object_create_from_data(
2903 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002904void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002905void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002906
Daniel Vetter08755462015-04-20 09:04:05 -07002907/* Flags used by pin/bind&friends. */
2908#define PIN_MAPPABLE (1<<0)
2909#define PIN_NONBLOCK (1<<1)
2910#define PIN_GLOBAL (1<<2)
2911#define PIN_OFFSET_BIAS (1<<3)
2912#define PIN_USER (1<<4)
2913#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002914#define PIN_ZONE_4G (1<<6)
2915#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002916#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002917#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002918int __must_check
2919i915_gem_object_pin(struct drm_i915_gem_object *obj,
2920 struct i915_address_space *vm,
2921 uint32_t alignment,
2922 uint64_t flags);
2923int __must_check
2924i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2925 const struct i915_ggtt_view *view,
2926 uint32_t alignment,
2927 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002928
2929int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2930 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002931void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002932int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002933/*
2934 * BEWARE: Do not use the function below unless you can _absolutely_
2935 * _guarantee_ VMA in question is _not in use_ anywhere.
2936 */
2937int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002938int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002939void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002940void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002941
Brad Volkin4c914c02014-02-18 10:15:45 -08002942int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2943 int *needs_clflush);
2944
Chris Wilson37e680a2012-06-07 15:38:42 +01002945int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002946
2947static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002948{
Chris Wilsonee286372015-04-07 16:20:25 +01002949 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002950}
Chris Wilsonee286372015-04-07 16:20:25 +01002951
Dave Gordon033908a2015-12-10 18:51:23 +00002952struct page *
2953i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2954
Chris Wilsonee286372015-04-07 16:20:25 +01002955static inline struct page *
2956i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2957{
2958 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2959 return NULL;
2960
2961 if (n < obj->get_page.last) {
2962 obj->get_page.sg = obj->pages->sgl;
2963 obj->get_page.last = 0;
2964 }
2965
2966 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2967 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2968 if (unlikely(sg_is_chain(obj->get_page.sg)))
2969 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2970 }
2971
2972 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2973}
2974
Chris Wilsona5570172012-09-04 21:02:54 +01002975static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2976{
2977 BUG_ON(obj->pages == NULL);
2978 obj->pages_pin_count++;
2979}
2980static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2981{
2982 BUG_ON(obj->pages_pin_count == 0);
2983 obj->pages_pin_count--;
2984}
2985
Chris Wilson54cf91d2010-11-25 18:00:26 +00002986int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002987int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002988 struct intel_engine_cs *to,
2989 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002990void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002991 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002992int i915_gem_dumb_create(struct drm_file *file_priv,
2993 struct drm_device *dev,
2994 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002995int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2996 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002997/**
2998 * Returns true if seq1 is later than seq2.
2999 */
3000static inline bool
3001i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3002{
3003 return (int32_t)(seq1 - seq2) >= 0;
3004}
3005
Chris Wilson821485d2015-12-11 11:32:59 +00003006static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3007 bool lazy_coherency)
3008{
3009 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
3010 return i915_seqno_passed(seqno, req->previous_seqno);
3011}
3012
John Harrison1b5a4332014-11-24 18:49:42 +00003013static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3014 bool lazy_coherency)
3015{
Chris Wilson821485d2015-12-11 11:32:59 +00003016 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00003017 return i915_seqno_passed(seqno, req->seqno);
3018}
3019
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003020int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3021int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003022
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003023struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003024i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003025
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003026bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003027void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01003028int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02003029 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303030
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003031static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3032{
3033 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003034 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003035}
3036
3037static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3038{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003039 return atomic_read(&error->reset_counter) & I915_WEDGED;
3040}
3041
3042static inline u32 i915_reset_count(struct i915_gpu_error *error)
3043{
3044 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003045}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003046
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003047static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3048{
3049 return dev_priv->gpu_error.stop_rings == 0 ||
3050 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3051}
3052
3053static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3054{
3055 return dev_priv->gpu_error.stop_rings == 0 ||
3056 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3057}
3058
Chris Wilson069efc12010-09-30 16:53:18 +01003059void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003060bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003061int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01003062int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003063int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003064int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003065void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vetter1ffedc02016-02-15 10:50:13 +01003066void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003067int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003068int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003069void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003070 struct drm_i915_gem_object *batch_obj,
3071 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003072#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003073 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003074#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003075 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003076int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003077 unsigned reset_counter,
3078 bool interruptible,
3079 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003080 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003081int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003082int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003083int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003084i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3085 bool readonly);
3086int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003087i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3088 bool write);
3089int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003090i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3091int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003092i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3093 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003094 const struct i915_ggtt_view *view);
3095void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3096 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003097int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003098 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003099int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003100void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003101
Chris Wilson467cffb2011-03-07 10:42:03 +00003102uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003103i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3104uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003105i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3106 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003107
Chris Wilsone4ffd172011-04-04 09:44:39 +01003108int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3109 enum i915_cache_level cache_level);
3110
Daniel Vetter1286ff72012-05-10 15:25:09 +02003111struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3112 struct dma_buf *dma_buf);
3113
3114struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3115 struct drm_gem_object *gem_obj, int flags);
3116
Michel Thierry088e0df2015-08-07 17:40:17 +01003117u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3118 const struct i915_ggtt_view *view);
3119u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3120 struct i915_address_space *vm);
3121static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003122i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003123{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003124 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003125}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003126
Ben Widawskya70a3142013-07-31 16:59:56 -07003127bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003128bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003129 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003130bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003131 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003132
Ben Widawskya70a3142013-07-31 16:59:56 -07003133unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3134 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003135struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003136i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3137 struct i915_address_space *vm);
3138struct i915_vma *
3139i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3140 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003141
Ben Widawskyaccfef22013-08-14 11:38:35 +02003142struct i915_vma *
3143i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003144 struct i915_address_space *vm);
3145struct i915_vma *
3146i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3147 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003148
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003149static inline struct i915_vma *
3150i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3151{
3152 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003153}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003154bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003155
Ben Widawskya70a3142013-07-31 16:59:56 -07003156/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003157#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003158 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3159static inline bool i915_is_ggtt(struct i915_address_space *vm)
3160{
3161 struct i915_address_space *ggtt =
3162 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3163 return vm == ggtt;
3164}
3165
Daniel Vetter841cd772014-08-06 15:04:48 +02003166static inline struct i915_hw_ppgtt *
3167i915_vm_to_ppgtt(struct i915_address_space *vm)
3168{
3169 WARN_ON(i915_is_ggtt(vm));
3170
3171 return container_of(vm, struct i915_hw_ppgtt, base);
3172}
3173
3174
Ben Widawskya70a3142013-07-31 16:59:56 -07003175static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3176{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003177 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003178}
3179
3180static inline unsigned long
3181i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3182{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003183 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003184}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003185
3186static inline int __must_check
3187i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3188 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003189 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003190{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003191 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3192 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003193}
Ben Widawskya70a3142013-07-31 16:59:56 -07003194
Daniel Vetterb2871102014-02-14 14:01:19 +01003195static inline int
3196i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3197{
3198 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3199}
3200
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003201void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3202 const struct i915_ggtt_view *view);
3203static inline void
3204i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3205{
3206 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3207}
Daniel Vetterb2871102014-02-14 14:01:19 +01003208
Daniel Vetter41a36b72015-07-24 13:55:11 +02003209/* i915_gem_fence.c */
3210int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3211int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3212
3213bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3214void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3215
3216void i915_gem_restore_fences(struct drm_device *dev);
3217
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003218void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3219void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3220void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3221
Ben Widawsky254f9652012-06-04 14:42:42 -07003222/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003223int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003224void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003225void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003226int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003227int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003228void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003229int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003230struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003231i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003232void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003233struct drm_i915_gem_object *
3234i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003235static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003236{
Chris Wilson691e6412014-04-09 09:07:36 +01003237 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003238}
3239
Oscar Mateo273497e2014-05-22 14:13:37 +01003240static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003241{
Chris Wilson691e6412014-04-09 09:07:36 +01003242 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003243}
3244
Oscar Mateo273497e2014-05-22 14:13:37 +01003245static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003246{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003247 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003248}
3249
Ben Widawsky84624812012-06-04 14:42:54 -07003250int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3251 struct drm_file *file);
3252int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3253 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003254int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3255 struct drm_file *file_priv);
3256int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3257 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003258
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003259/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003260int __must_check i915_gem_evict_something(struct drm_device *dev,
3261 struct i915_address_space *vm,
3262 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003263 unsigned alignment,
3264 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003265 unsigned long start,
3266 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003267 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003268int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003269int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003270
Ben Widawsky0260c422014-03-22 22:47:21 -07003271/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003272static inline void i915_gem_chipset_flush(struct drm_device *dev)
3273{
Chris Wilson05394f32010-11-08 19:18:58 +00003274 if (INTEL_INFO(dev)->gen < 6)
3275 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003276}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003277
Chris Wilson9797fbf2012-04-24 15:47:39 +01003278/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003279int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3280 struct drm_mm_node *node, u64 size,
3281 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003282int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3283 struct drm_mm_node *node, u64 size,
3284 unsigned alignment, u64 start,
3285 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003286void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3287 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003288int i915_gem_init_stolen(struct drm_device *dev);
3289void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003290struct drm_i915_gem_object *
3291i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003292struct drm_i915_gem_object *
3293i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3294 u32 stolen_offset,
3295 u32 gtt_offset,
3296 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003297
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003298/* i915_gem_shrinker.c */
3299unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003300 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003301 unsigned flags);
3302#define I915_SHRINK_PURGEABLE 0x1
3303#define I915_SHRINK_UNBOUND 0x2
3304#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003305#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003306unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3307void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003308void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003309
3310
Eric Anholt673a3942008-07-30 12:06:12 -07003311/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003312static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003313{
Jani Nikula50227e12014-03-31 14:27:21 +03003314 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003315
3316 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3317 obj->tiling_mode != I915_TILING_NONE;
3318}
3319
Eric Anholt673a3942008-07-30 12:06:12 -07003320/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003321#if WATCH_LISTS
3322int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003323#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003324#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003325#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003326
Ben Gamari20172632009-02-17 20:08:50 -05003327/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003328int i915_debugfs_init(struct drm_minor *minor);
3329void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003330#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003331int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003332void intel_display_crc_init(struct drm_device *dev);
3333#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003334static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3335{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003336static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003337#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003338
3339/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003340__printf(2, 3)
3341void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003342int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3343 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003344int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003345 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003346 size_t count, loff_t pos);
3347static inline void i915_error_state_buf_release(
3348 struct drm_i915_error_state_buf *eb)
3349{
3350 kfree(eb->buf);
3351}
Mika Kuoppala58174462014-02-25 17:11:26 +02003352void i915_capture_error_state(struct drm_device *dev, bool wedge,
3353 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003354void i915_error_state_get(struct drm_device *dev,
3355 struct i915_error_state_file_priv *error_priv);
3356void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3357void i915_destroy_error_state(struct drm_device *dev);
3358
3359void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003360const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003361
Brad Volkin351e3db2014-02-18 10:15:46 -08003362/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003363int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003364int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3365void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3366bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3367int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003368 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003369 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003370 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003371 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003372 bool is_master);
3373
Jesse Barnes317c35d2008-08-25 15:11:06 -07003374/* i915_suspend.c */
3375extern int i915_save_state(struct drm_device *dev);
3376extern int i915_restore_state(struct drm_device *dev);
3377
Ben Widawsky0136db582012-04-10 21:17:01 -07003378/* i915_sysfs.c */
3379void i915_setup_sysfs(struct drm_device *dev_priv);
3380void i915_teardown_sysfs(struct drm_device *dev_priv);
3381
Chris Wilsonf899fc62010-07-20 15:44:45 -07003382/* intel_i2c.c */
3383extern int intel_setup_gmbus(struct drm_device *dev);
3384extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003385extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3386 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003387
Jani Nikula0184df42015-03-27 00:20:20 +02003388extern struct i2c_adapter *
3389intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003390extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3391extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003392static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003393{
3394 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3395}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003396extern void intel_i2c_reset(struct drm_device *dev);
3397
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003398/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003399int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003400bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003401
Chris Wilson3b617962010-08-24 09:02:58 +01003402/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003403#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003404extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003405extern void intel_opregion_init(struct drm_device *dev);
3406extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003407extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003408extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3409 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003410extern int intel_opregion_notify_adapter(struct drm_device *dev,
3411 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003412#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003413static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003414static inline void intel_opregion_init(struct drm_device *dev) { return; }
3415static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003416static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003417static inline int
3418intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3419{
3420 return 0;
3421}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003422static inline int
3423intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3424{
3425 return 0;
3426}
Len Brown65e082c2008-10-24 17:18:10 -04003427#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003428
Jesse Barnes723bfd72010-10-07 16:01:13 -07003429/* intel_acpi.c */
3430#ifdef CONFIG_ACPI
3431extern void intel_register_dsm_handler(void);
3432extern void intel_unregister_dsm_handler(void);
3433#else
3434static inline void intel_register_dsm_handler(void) { return; }
3435static inline void intel_unregister_dsm_handler(void) { return; }
3436#endif /* CONFIG_ACPI */
3437
Jesse Barnes79e53942008-11-07 14:24:08 -08003438/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003439extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003440extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003441extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003442extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003443extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003444extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003445extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003446extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003447extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003448extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003449extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003450extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003451extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3452 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003453extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003454extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003455
Ben Widawsky2911a352012-04-05 14:47:36 -07003456extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003457int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003459int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3460 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003461
Chris Wilson6ef3d422010-08-04 20:26:07 +01003462/* overlay */
3463extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003464extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3465 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003466
3467extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003468extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003469 struct drm_device *dev,
3470 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003471
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003472int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3473int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003474
3475/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303476u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3477void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003478u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003479u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3480void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003481u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3482void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3483u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3484void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003485u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3486void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003487u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3488void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003489u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3490 enum intel_sbi_destination destination);
3491void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3492 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303493u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3494void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003495
Ville Syrjälä616bc822015-01-23 21:04:25 +02003496int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3497int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303498
Ben Widawsky0b274482013-10-04 21:22:51 -07003499#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3500#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003501
Ben Widawsky0b274482013-10-04 21:22:51 -07003502#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3503#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3504#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3505#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003506
Ben Widawsky0b274482013-10-04 21:22:51 -07003507#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3508#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3509#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3510#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003511
Chris Wilson698b3132014-03-21 13:16:43 +00003512/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3513 * will be implemented using 2 32-bit writes in an arbitrary order with
3514 * an arbitrary delay between them. This can cause the hardware to
3515 * act upon the intermediate value, possibly leading to corruption and
3516 * machine death. You have been warned.
3517 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003518#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3519#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003520
Chris Wilson50877442014-03-21 12:41:53 +00003521#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003522 u32 upper, lower, old_upper, loop = 0; \
3523 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003524 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003525 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003526 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003527 upper = I915_READ(upper_reg); \
3528 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003529 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003530
Zou Nan haicae58522010-11-09 17:17:32 +08003531#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3532#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3533
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003534#define __raw_read(x, s) \
3535static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003536 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003537{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003538 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003539}
3540
3541#define __raw_write(x, s) \
3542static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003543 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003544{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003545 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003546}
3547__raw_read(8, b)
3548__raw_read(16, w)
3549__raw_read(32, l)
3550__raw_read(64, q)
3551
3552__raw_write(8, b)
3553__raw_write(16, w)
3554__raw_write(32, l)
3555__raw_write(64, q)
3556
3557#undef __raw_read
3558#undef __raw_write
3559
Chris Wilsona6111f72015-04-07 16:21:02 +01003560/* These are untraced mmio-accessors that are only valid to be used inside
3561 * criticial sections inside IRQ handlers where forcewake is explicitly
3562 * controlled.
3563 * Think twice, and think again, before using these.
3564 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3565 * intel_uncore_forcewake_irqunlock().
3566 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003567#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3568#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003569#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3570
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003571/* "Broadcast RGB" property */
3572#define INTEL_BROADCAST_RGB_AUTO 0
3573#define INTEL_BROADCAST_RGB_FULL 1
3574#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003575
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003576static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003577{
Wayne Boyer666a4532015-12-09 12:29:35 -08003578 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003579 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303580 else if (INTEL_INFO(dev)->gen >= 5)
3581 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003582 else
3583 return VGACNTRL;
3584}
3585
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003586static inline void __user *to_user_ptr(u64 address)
3587{
3588 return (void __user *)(uintptr_t)address;
3589}
3590
Imre Deakdf977292013-05-21 20:03:17 +03003591static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3592{
3593 unsigned long j = msecs_to_jiffies(m);
3594
3595 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3596}
3597
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003598static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3599{
3600 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3601}
3602
Imre Deakdf977292013-05-21 20:03:17 +03003603static inline unsigned long
3604timespec_to_jiffies_timeout(const struct timespec *value)
3605{
3606 unsigned long j = timespec_to_jiffies(value);
3607
3608 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3609}
3610
Paulo Zanonidce56b32013-12-19 14:29:40 -02003611/*
3612 * If you need to wait X milliseconds between events A and B, but event B
3613 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3614 * when event A happened, then just before event B you call this function and
3615 * pass the timestamp as the first argument, and X as the second argument.
3616 */
3617static inline void
3618wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3619{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003620 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003621
3622 /*
3623 * Don't re-read the value of "jiffies" every time since it may change
3624 * behind our back and break the math.
3625 */
3626 tmp_jiffies = jiffies;
3627 target_jiffies = timestamp_jiffies +
3628 msecs_to_jiffies_timeout(to_wait_ms);
3629
3630 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003631 remaining_jiffies = target_jiffies - tmp_jiffies;
3632 while (remaining_jiffies)
3633 remaining_jiffies =
3634 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003635 }
3636}
3637
John Harrison581c26e82014-11-24 18:49:39 +00003638static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3639 struct drm_i915_gem_request *req)
3640{
3641 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3642 i915_gem_request_assign(&ring->trace_irq_req, req);
3643}
3644
Linus Torvalds1da177e2005-04-16 15:20:36 -07003645#endif