blob: 99bac7e0121e06937e676745a1b6facd0e689756 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* General customization:
58 */
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
Daniel Vetter947eaeb2016-01-24 22:49:17 +010062#define DRIVER_DATE "20160124"
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Mika Kuoppalac883ef12014-10-28 17:32:30 +020064#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010065/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020073#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010074#endif
75
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020077#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020078
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010079#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020081
Rob Clarke2c719b2014-12-15 13:56:32 -050082/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020091 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050093 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 unlikely(__ret_warn_on); \
95})
96
Joonas Lahtinen152b2262015-12-18 14:27:27 +020097#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -070099
Jani Nikula42a8ca42015-08-27 16:23:30 +0300100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
Jani Nikula87ad3212016-01-14 12:53:34 +0200105static inline const char *onoff(bool v)
106{
107 return v ? "on" : "off";
108}
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111 INVALID_PIPE = -1,
112 PIPE_A = 0,
113 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800114 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200115 _PIPE_EDP,
116 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800118#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700119
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120enum transcoder {
121 TRANSCODER_A = 0,
122 TRANSCODER_B,
123 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200124 TRANSCODER_EDP,
125 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200126};
127#define transcoder_name(t) ((t) + 'A')
128
Damien Lespiau84139d12014-03-28 00:18:32 +0530129/*
Matt Roper31409e92015-09-24 15:53:09 -0700130 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
131 * number of planes per CRTC. Not all platforms really have this many planes,
132 * which means some arrays of size I915_MAX_PLANES may have unused entries
133 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530134 */
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700139 PLANE_CURSOR,
140 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700141};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800142#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800143
Damien Lespiaud615a162014-03-03 17:31:48 +0000144#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300145
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300146enum port {
147 PORT_A = 0,
148 PORT_B,
149 PORT_C,
150 PORT_D,
151 PORT_E,
152 I915_MAX_PORTS
153};
154#define port_name(p) ((p) + 'A')
155
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300156#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800157
158enum dpio_channel {
159 DPIO_CH0,
160 DPIO_CH1
161};
162
163enum dpio_phy {
164 DPIO_PHY0,
165 DPIO_PHY1
166};
167
Paulo Zanonib97186f2013-05-03 12:15:36 -0300168enum intel_display_power_domain {
169 POWER_DOMAIN_PIPE_A,
170 POWER_DOMAIN_PIPE_B,
171 POWER_DOMAIN_PIPE_C,
172 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
173 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
175 POWER_DOMAIN_TRANSCODER_A,
176 POWER_DOMAIN_TRANSCODER_B,
177 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300178 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100179 POWER_DOMAIN_PORT_DDI_A_LANES,
180 POWER_DOMAIN_PORT_DDI_B_LANES,
181 POWER_DOMAIN_PORT_DDI_C_LANES,
182 POWER_DOMAIN_PORT_DDI_D_LANES,
183 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200184 POWER_DOMAIN_PORT_DSI,
185 POWER_DOMAIN_PORT_CRT,
186 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300187 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200188 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300189 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000190 POWER_DOMAIN_AUX_A,
191 POWER_DOMAIN_AUX_B,
192 POWER_DOMAIN_AUX_C,
193 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100194 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100195 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300196 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300197
198 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300199};
200
201#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
202#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
203 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300204#define POWER_DOMAIN_TRANSCODER(tran) \
205 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
206 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300207
Egbert Eich1d843f92013-02-25 12:06:49 -0500208enum hpd_pin {
209 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700214 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500215 HPD_PORT_B,
216 HPD_PORT_C,
217 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800218 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500219 HPD_NUM_PINS
220};
221
Jani Nikulac91711f2015-05-28 15:43:48 +0300222#define for_each_hpd_pin(__pin) \
223 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
224
Jani Nikula5fcece82015-05-27 15:03:42 +0300225struct i915_hotplug {
226 struct work_struct hotplug_work;
227
228 struct {
229 unsigned long last_jiffies;
230 int count;
231 enum {
232 HPD_ENABLED = 0,
233 HPD_DISABLED = 1,
234 HPD_MARK_DISABLED = 2
235 } state;
236 } stats[HPD_NUM_PINS];
237 u32 event_bits;
238 struct delayed_work reenable_work;
239
240 struct intel_digital_port *irq_port[I915_MAX_PORTS];
241 u32 long_port_mask;
242 u32 short_port_mask;
243 struct work_struct dig_port_work;
244
245 /*
246 * if we get a HPD irq from DP and a HPD irq from non-DP
247 * the non-DP HPD could block the workqueue on a mode config
248 * mutex getting, that userspace may have taken. However
249 * userspace is waiting on the DP workqueue to run which is
250 * blocked behind the non-DP one.
251 */
252 struct workqueue_struct *dp_wq;
253};
254
Chris Wilson2a2d5482012-12-03 11:49:06 +0000255#define I915_GEM_GPU_DOMAINS \
256 (I915_GEM_DOMAIN_RENDER | \
257 I915_GEM_DOMAIN_SAMPLER | \
258 I915_GEM_DOMAIN_COMMAND | \
259 I915_GEM_DOMAIN_INSTRUCTION | \
260 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700261
Damien Lespiau055e3932014-08-18 13:49:10 +0100262#define for_each_pipe(__dev_priv, __p) \
263 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Damien Lespiaudd740782015-02-28 14:54:08 +0000264#define for_each_plane(__dev_priv, __pipe, __p) \
265 for ((__p) = 0; \
266 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
267 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000268#define for_each_sprite(__dev_priv, __p, __s) \
269 for ((__s) = 0; \
270 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
271 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800272
Damien Lespiaud79b8142014-05-13 23:32:23 +0100273#define for_each_crtc(dev, crtc) \
274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
275
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300276#define for_each_intel_plane(dev, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &dev->mode_config.plane_list, \
279 base.head)
280
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300281#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
282 list_for_each_entry(intel_plane, \
283 &(dev)->mode_config.plane_list, \
284 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200285 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300286
Damien Lespiaud063ae42014-05-13 23:32:21 +0100287#define for_each_intel_crtc(dev, intel_crtc) \
288 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
289
Damien Lespiaub2784e12014-08-05 11:29:37 +0100290#define for_each_intel_encoder(dev, intel_encoder) \
291 list_for_each_entry(intel_encoder, \
292 &(dev)->mode_config.encoder_list, \
293 base.head)
294
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200295#define for_each_intel_connector(dev, intel_connector) \
296 list_for_each_entry(intel_connector, \
297 &dev->mode_config.connector_list, \
298 base.head)
299
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200300#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
301 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200302 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200303
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800304#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
305 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200306 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800307
Borun Fub04c5bd2014-07-12 10:02:27 +0530308#define for_each_power_domain(domain, mask) \
309 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200310 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530311
Daniel Vettere7b903d2013-06-05 13:34:14 +0200312struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100313struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100314struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200315
Chris Wilsona6f766f2015-04-27 13:41:20 +0100316struct drm_i915_file_private {
317 struct drm_i915_private *dev_priv;
318 struct drm_file *file;
319
320 struct {
321 spinlock_t lock;
322 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100323/* 20ms is a fairly arbitrary limit (greater than the average frame time)
324 * chosen to prevent the CPU getting more than a frame ahead of the GPU
325 * (when using lax throttling for the frontbuffer). We also use it to
326 * offer free GPU waitboosts for severely congested workloads.
327 */
328#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100329 } mm;
330 struct idr context_idr;
331
Chris Wilson2e1b8732015-04-27 13:41:22 +0100332 struct intel_rps_client {
333 struct list_head link;
334 unsigned boosts;
335 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100336
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000337 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100338};
339
Daniel Vettere2b78262013-06-07 23:10:03 +0200340enum intel_dpll_id {
341 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
342 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300343 DPLL_ID_PCH_PLL_A = 0,
344 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000345 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300346 DPLL_ID_WRPLL1 = 0,
347 DPLL_ID_WRPLL2 = 1,
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100348 DPLL_ID_SPLL = 2,
349
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000350 /* skl */
351 DPLL_ID_SKL_DPLL1 = 0,
352 DPLL_ID_SKL_DPLL2 = 1,
353 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200354};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000355#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100356
Daniel Vetter53589012013-06-05 13:34:16 +0200357struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100358 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200359 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200360 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200361 uint32_t fp0;
362 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100363
364 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300365 uint32_t wrpll;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100366 uint32_t spll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000367
368 /* skl */
369 /*
370 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100371 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000372 * the register. This allows us to easily compare the state to share
373 * the DPLL.
374 */
375 uint32_t ctrl1;
376 /* HDMI only, 0 when used for DP */
377 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530378
379 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300380 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
381 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200382};
383
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200384struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200385 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200386 struct intel_dpll_hw_state hw_state;
387};
388
389struct intel_shared_dpll {
390 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200391
Linus Torvalds1da177e2005-04-16 15:20:36 -0700392 int active; /* count of number of active CRTCs (i.e. DPMS on) */
393 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200394 const char *name;
395 /* should match the index in the dev_priv->shared_dplls array */
396 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300397 /* The mode_set hook is optional and should be used together with the
398 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200399 void (*mode_set)(struct drm_i915_private *dev_priv,
400 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200401 void (*enable)(struct drm_i915_private *dev_priv,
402 struct intel_shared_dpll *pll);
403 void (*disable)(struct drm_i915_private *dev_priv,
404 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200405 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
406 struct intel_shared_dpll *pll,
407 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700409
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000410#define SKL_DPLL0 0
411#define SKL_DPLL1 1
412#define SKL_DPLL2 2
413#define SKL_DPLL3 3
414
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100415/* Used by dp and fdi links */
416struct intel_link_m_n {
417 uint32_t tu;
418 uint32_t gmch_m;
419 uint32_t gmch_n;
420 uint32_t link_m;
421 uint32_t link_n;
422};
423
424void intel_link_compute_m_n(int bpp, int nlanes,
425 int pixel_clock, int link_clock,
426 struct intel_link_m_n *m_n);
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428/* Interface history:
429 *
430 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100431 * 1.2: Add Power Management
432 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100433 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000434 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000435 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
436 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 */
438#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000439#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440#define DRIVER_PATCHLEVEL 0
441
Chris Wilson23bc5982010-09-29 16:10:57 +0100442#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700443
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700444struct opregion_header;
445struct opregion_acpi;
446struct opregion_swsci;
447struct opregion_asle;
448
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100449struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000450 struct opregion_header *header;
451 struct opregion_acpi *acpi;
452 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300453 u32 swsci_gbda_sub_functions;
454 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000455 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200456 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200457 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200458 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000459 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200460 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100461};
Chris Wilson44834a62010-08-19 16:09:23 +0100462#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100463
Chris Wilson6ef3d422010-08-04 20:26:07 +0100464struct intel_overlay;
465struct intel_overlay_error_state;
466
Jesse Barnesde151cf2008-11-12 10:03:55 -0800467#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300468#define I915_MAX_NUM_FENCES 32
469/* 32 fences + sign bit for FENCE_REG_NONE */
470#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800471
472struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200473 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000474 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100475 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800476};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000477
yakui_zhao9b9d1722009-05-31 17:17:17 +0800478struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100479 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800480 u8 dvo_port;
481 u8 slave_addr;
482 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100483 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400484 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800485};
486
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000487struct intel_display_error_state;
488
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700489struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200490 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800491 struct timeval time;
492
Mika Kuoppalacb383002014-02-25 17:11:25 +0200493 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100494 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200495 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200496 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200497
Ben Widawsky585b0282014-01-30 00:19:37 -0800498 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700499 u32 eir;
500 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700501 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700502 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700503 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000504 u32 derrmr;
505 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800506 u32 error; /* gen6+ */
507 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200508 u32 fault_data0; /* gen8, gen9 */
509 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800510 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800511 u32 gac_eco;
512 u32 gam_ecochk;
513 u32 gab_ctl;
514 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800515 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800516 u64 fence[I915_MAX_NUM_FENCES];
517 struct intel_overlay_error_state *overlay;
518 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700519 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800520
Chris Wilson52d39a22012-02-15 11:25:37 +0000521 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000522 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800523 /* Software tracked state */
524 bool waiting;
525 int hangcheck_score;
526 enum intel_ring_hangcheck_action hangcheck_action;
527 int num_requests;
528
529 /* our own tracking of ring head and tail */
530 u32 cpu_ring_head;
531 u32 cpu_ring_tail;
532
533 u32 semaphore_seqno[I915_NUM_RINGS - 1];
534
535 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100536 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800537 u32 tail;
538 u32 head;
539 u32 ctl;
540 u32 hws;
541 u32 ipeir;
542 u32 ipehr;
543 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800544 u32 bbstate;
545 u32 instpm;
546 u32 instps;
547 u32 seqno;
548 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000549 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800550 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700551 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800552 u32 rc_psmi; /* sleep state */
553 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
554
Chris Wilson52d39a22012-02-15 11:25:37 +0000555 struct drm_i915_error_object {
556 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100557 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000558 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200559 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800560
Chris Wilson52d39a22012-02-15 11:25:37 +0000561 struct drm_i915_error_request {
562 long jiffies;
563 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000564 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000565 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800566
567 struct {
568 u32 gfx_mode;
569 union {
570 u64 pdp[4];
571 u32 pp_dir_base;
572 };
573 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200574
575 pid_t pid;
576 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000577 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100578
Chris Wilson9df30792010-02-18 10:24:56 +0000579 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000580 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000581 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100582 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100583 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000584 u32 read_domains;
585 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200586 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000587 s32 pinned:2;
588 u32 tiling:2;
589 u32 dirty:1;
590 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100591 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100592 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100593 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700594 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800595
Ben Widawsky95f53012013-07-31 17:00:15 -0700596 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100597 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700598};
599
Jani Nikula7bd688c2013-11-08 16:48:56 +0200600struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200601struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200602struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000603struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100604struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200605struct intel_limit;
606struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100607
Jesse Barnese70236a2009-09-21 10:42:27 -0700608struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700609 int (*get_display_clock_speed)(struct drm_device *dev);
610 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200611 /**
612 * find_dpll() - Find the best values for the PLL
613 * @limit: limits for the PLL
614 * @crtc: current CRTC
615 * @target: target frequency in kHz
616 * @refclk: reference clock frequency in kHz
617 * @match_clock: if provided, @best_clock P divider must
618 * match the P divider from @match_clock
619 * used for LVDS downclocking
620 * @best_clock: best PLL values found
621 *
622 * Returns true on success, false on failure.
623 */
624 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200625 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200626 int target, int refclk,
627 struct dpll *match_clock,
628 struct dpll *best_clock);
Matt Roper86c8bbb2015-09-24 15:53:16 -0700629 int (*compute_pipe_wm)(struct intel_crtc *crtc,
630 struct drm_atomic_state *state);
Matt Roperbf220452016-01-19 11:43:04 -0800631 void (*program_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300632 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200633 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
634 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100635 /* Returns the active state of the crtc, and if the crtc is active,
636 * fills out the pipe-config with the hw state. */
637 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200638 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000639 void (*get_initial_plane_config)(struct intel_crtc *,
640 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200641 int (*crtc_compute_clock)(struct intel_crtc *crtc,
642 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200643 void (*crtc_enable)(struct drm_crtc *crtc);
644 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200645 void (*audio_codec_enable)(struct drm_connector *connector,
646 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300647 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200648 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700649 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700650 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700651 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700653 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100654 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700655 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100656 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700657 /* clock updates for mode set */
658 /* cursor updates */
659 /* render clock increase/decrease */
660 /* display clock increase/decrease */
661 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700662};
663
Mika Kuoppala48c10262015-01-16 11:34:41 +0200664enum forcewake_domain_id {
665 FW_DOMAIN_ID_RENDER = 0,
666 FW_DOMAIN_ID_BLITTER,
667 FW_DOMAIN_ID_MEDIA,
668
669 FW_DOMAIN_ID_COUNT
670};
671
672enum forcewake_domains {
673 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
674 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
675 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
676 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
677 FORCEWAKE_BLITTER |
678 FORCEWAKE_MEDIA)
679};
680
Chris Wilson907b28c2013-07-19 20:36:52 +0100681struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530682 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200683 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530684 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200685 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700686
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200687 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
688 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
689 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
690 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700691
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200692 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700693 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200694 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700695 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200696 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700697 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200698 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700699 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300700};
701
Chris Wilson907b28c2013-07-19 20:36:52 +0100702struct intel_uncore {
703 spinlock_t lock; /** lock is also taken in irq contexts. */
704
705 struct intel_uncore_funcs funcs;
706
707 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200708 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100709
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200710 struct intel_uncore_forcewake_domain {
711 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200712 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200713 unsigned wake_count;
714 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200715 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200716 u32 val_set;
717 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200718 i915_reg_t reg_ack;
719 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200720 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200721 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200722
723 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100724};
725
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200726/* Iterate over initialised fw domains */
727#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
728 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
729 (i__) < FW_DOMAIN_ID_COUNT; \
730 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200731 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200732
733#define for_each_fw_domain(domain__, dev_priv__, i__) \
734 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
735
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200736#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
737#define CSR_VERSION_MAJOR(version) ((version) >> 16)
738#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
739
Daniel Vettereb805622015-05-04 14:58:44 +0200740struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200741 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200742 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530743 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200744 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200745 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200746 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200747 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200748 uint32_t mmiodata[8];
749};
750
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100751#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
752 func(is_mobile) sep \
753 func(is_i85x) sep \
754 func(is_i915g) sep \
755 func(is_i945gm) sep \
756 func(is_g33) sep \
757 func(need_gfx_hws) sep \
758 func(is_g4x) sep \
759 func(is_pineview) sep \
760 func(is_broadwater) sep \
761 func(is_crestline) sep \
762 func(is_ivybridge) sep \
763 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800764 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100765 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530766 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700767 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700768 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700769 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100770 func(has_fbc) sep \
771 func(has_pipe_cxsr) sep \
772 func(has_hotplug) sep \
773 func(cursor_needs_physical) sep \
774 func(has_overlay) sep \
775 func(overlay_needs_physical) sep \
776 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100777 func(has_llc) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100778 func(has_ddi) sep \
779 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200780
Damien Lespiaua587f772013-04-22 18:40:38 +0100781#define DEFINE_FLAG(name) u8 name:1
782#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200783
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500784struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200785 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100786 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700787 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000788 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000789 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700790 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100791 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200792 /* Register offsets for the various display pipes and transcoders */
793 int pipe_offsets[I915_MAX_TRANSCODERS];
794 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200795 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300796 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600797
798 /* Slice/subslice/EU info */
799 u8 slice_total;
800 u8 subslice_total;
801 u8 subslice_per_slice;
802 u8 eu_total;
803 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000804 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
805 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600806 u8 has_slice_pg:1;
807 u8 has_subslice_pg:1;
808 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500809};
810
Damien Lespiaua587f772013-04-22 18:40:38 +0100811#undef DEFINE_FLAG
812#undef SEP_SEMICOLON
813
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800814enum i915_cache_level {
815 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100816 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
817 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
818 caches, eg sampler/render caches, and the
819 large Last-Level-Cache. LLC is coherent with
820 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100821 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800822};
823
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300824struct i915_ctx_hang_stats {
825 /* This context had batch pending when hang was declared */
826 unsigned batch_pending;
827
828 /* This context had batch active when hang was declared */
829 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300830
831 /* Time when this context was last blamed for a GPU reset */
832 unsigned long guilty_ts;
833
Chris Wilson676fa572014-12-24 08:13:39 -0800834 /* If the contexts causes a second GPU hang within this time,
835 * it is permanently banned from submitting any more work.
836 */
837 unsigned long ban_period_seconds;
838
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300839 /* This context is banned to submit more work */
840 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300841};
Ben Widawsky40521052012-06-04 14:42:43 -0700842
843/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100844#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300845
846#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100847/**
848 * struct intel_context - as the name implies, represents a context.
849 * @ref: reference count.
850 * @user_handle: userspace tracking identity for this context.
851 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300852 * @flags: context specific flags:
853 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100854 * @file_priv: filp associated with this context (NULL for global default
855 * context).
856 * @hang_stats: information about the role of this context in possible GPU
857 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100858 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100859 * @legacy_hw_ctx: render context backing object and whether it is correctly
860 * initialized (legacy ring submission mechanism only).
861 * @link: link in the global list of contexts.
862 *
863 * Contexts are memory images used by the hardware to store copies of their
864 * internal state.
865 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100866struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300867 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100868 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700869 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100870 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300871 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700872 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300873 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200874 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700875
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100876 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100877 struct {
878 struct drm_i915_gem_object *rcs_state;
879 bool initialized;
880 } legacy_hw_ctx;
881
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100882 /* Execlists */
883 struct {
884 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100885 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200886 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000887 struct i915_vma *lrc_vma;
888 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000889 uint32_t *lrc_reg_state;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100890 } engine[I915_NUM_RINGS];
891
Ben Widawskya33afea2013-09-17 21:12:45 -0700892 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700893};
894
Paulo Zanonia4001f12015-02-13 17:23:44 -0200895enum fb_op_origin {
896 ORIGIN_GTT,
897 ORIGIN_CPU,
898 ORIGIN_CS,
899 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300900 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200901};
902
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700903struct i915_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300904 /* This is always the inner lock when overlapping with struct_mutex and
905 * it's the outer lock when overlapping with stolen_lock. */
906 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700907 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200910 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700911
Ben Widawskyc4213882014-06-19 12:06:10 -0700912 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700913 struct drm_mm_node *compressed_llb;
914
Rodrigo Vivida46f932014-08-01 02:04:45 -0700915 bool false_color;
916
Paulo Zanonid029bca2015-10-15 10:44:46 -0300917 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300918 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300919
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200920 struct intel_fbc_reg_params {
921 struct {
922 enum pipe pipe;
923 enum plane plane;
924 unsigned int fence_y_offset;
925 } crtc;
926
927 struct {
928 u64 ggtt_offset;
929 uint32_t id;
930 uint32_t pixel_format;
931 unsigned int stride;
932 int fence_reg;
933 } fb;
934
935 int cfb_size;
936 } params;
937
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700938 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200939 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200940 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200941 struct work_struct work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700942 struct drm_framebuffer *fb;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200943 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700944
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200945 const char *no_fbc_reason;
Paulo Zanoniff2a3112015-07-07 15:26:03 -0300946
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300947 bool (*is_active)(struct drm_i915_private *dev_priv);
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200948 void (*activate)(struct drm_i915_private *dev_priv);
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300949 void (*deactivate)(struct drm_i915_private *dev_priv);
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800950};
951
Vandana Kannan96178ee2015-01-10 02:25:56 +0530952/**
953 * HIGH_RR is the highest eDP panel refresh rate read from EDID
954 * LOW_RR is the lowest eDP panel refresh rate found from EDID
955 * parsing for same resolution.
956 */
957enum drrs_refresh_rate_type {
958 DRRS_HIGH_RR,
959 DRRS_LOW_RR,
960 DRRS_MAX_RR, /* RR count */
961};
962
963enum drrs_support_type {
964 DRRS_NOT_SUPPORTED = 0,
965 STATIC_DRRS_SUPPORT = 1,
966 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530967};
968
Daniel Vetter2807cf62014-07-11 10:30:11 -0700969struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530970struct i915_drrs {
971 struct mutex mutex;
972 struct delayed_work work;
973 struct intel_dp *dp;
974 unsigned busy_frontbuffer_bits;
975 enum drrs_refresh_rate_type refresh_rate_type;
976 enum drrs_support_type type;
977};
978
Rodrigo Vivia031d702013-10-03 16:15:06 -0300979struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700980 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300981 bool sink_support;
982 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700983 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700984 bool active;
985 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700986 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530987 bool psr2_support;
988 bool aux_frame_sync;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300989};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700990
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800991enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300992 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300995 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530996 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700997 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800998};
999
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001000enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003};
1004
Jesse Barnesb690e962010-07-19 13:53:12 -07001005#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001006#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001007#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001008#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001009#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001010#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001011
Dave Airlie8be48d92010-03-30 05:34:14 +00001012struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001013struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001014
Daniel Vetterc2b91522012-02-14 22:37:19 +01001015struct intel_gmbus {
1016 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001017 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001018 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001019 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001020 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001021 struct drm_i915_private *dev_priv;
1022};
1023
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001024struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001025 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001026 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001027 u32 savePP_ON_DELAYS;
1028 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001029 u32 savePP_ON;
1030 u32 savePP_OFF;
1031 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001032 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001033 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001034 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001035 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001036 u32 saveSWF0[16];
1037 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001038 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001039 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001040 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001041 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001042};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001043
Imre Deakddeea5b2014-05-05 15:19:56 +03001044struct vlv_s0ix_state {
1045 /* GAM */
1046 u32 wr_watermark;
1047 u32 gfx_prio_ctrl;
1048 u32 arb_mode;
1049 u32 gfx_pend_tlb0;
1050 u32 gfx_pend_tlb1;
1051 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1052 u32 media_max_req_count;
1053 u32 gfx_max_req_count;
1054 u32 render_hwsp;
1055 u32 ecochk;
1056 u32 bsd_hwsp;
1057 u32 blt_hwsp;
1058 u32 tlb_rd_addr;
1059
1060 /* MBC */
1061 u32 g3dctl;
1062 u32 gsckgctl;
1063 u32 mbctl;
1064
1065 /* GCP */
1066 u32 ucgctl1;
1067 u32 ucgctl3;
1068 u32 rcgctl1;
1069 u32 rcgctl2;
1070 u32 rstctl;
1071 u32 misccpctl;
1072
1073 /* GPM */
1074 u32 gfxpause;
1075 u32 rpdeuhwtc;
1076 u32 rpdeuc;
1077 u32 ecobus;
1078 u32 pwrdwnupctl;
1079 u32 rp_down_timeout;
1080 u32 rp_deucsw;
1081 u32 rcubmabdtmr;
1082 u32 rcedata;
1083 u32 spare2gh;
1084
1085 /* Display 1 CZ domain */
1086 u32 gt_imr;
1087 u32 gt_ier;
1088 u32 pm_imr;
1089 u32 pm_ier;
1090 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1091
1092 /* GT SA CZ domain */
1093 u32 tilectl;
1094 u32 gt_fifoctl;
1095 u32 gtlc_wake_ctrl;
1096 u32 gtlc_survive;
1097 u32 pmwgicz;
1098
1099 /* Display 2 CZ domain */
1100 u32 gu_ctl0;
1101 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001102 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001103 u32 clock_gate_dis2;
1104};
1105
Chris Wilsonbf225f22014-07-10 20:31:18 +01001106struct intel_rps_ei {
1107 u32 cz_clock;
1108 u32 render_c0;
1109 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001110};
1111
Daniel Vetterc85aa882012-11-02 19:55:03 +01001112struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001113 /*
1114 * work, interrupts_enabled and pm_iir are protected by
1115 * dev_priv->irq_lock
1116 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001117 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001118 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001119 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120
Ben Widawskyb39fb292014-03-19 18:31:11 -07001121 /* Frequencies are stored in potentially platform dependent multiples.
1122 * In other words, *_freq needs to be multiplied by X to be interesting.
1123 * Soft limits are those which are used for the dynamic reclocking done
1124 * by the driver (raise frequencies under heavy loads, and lower for
1125 * lighter loads). Hard limits are those imposed by the hardware.
1126 *
1127 * A distinction is made for overclocking, which is never enabled by
1128 * default, and is considered to be above the hard limit if it's
1129 * possible at all.
1130 */
1131 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1132 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1133 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1134 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1135 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001136 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001137 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1138 u8 rp1_freq; /* "less than" RP0 power/freqency */
1139 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001140
Chris Wilson8fb55192015-04-07 16:20:28 +01001141 u8 up_threshold; /* Current %busy required to uplock */
1142 u8 down_threshold; /* Current %busy required to downclock */
1143
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001144 int last_adj;
1145 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1146
Chris Wilson8d3afd72015-05-21 21:01:47 +01001147 spinlock_t client_lock;
1148 struct list_head clients;
1149 bool client_boost;
1150
Chris Wilsonc0951f02013-10-10 21:58:50 +01001151 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001152 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001153 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001154
Chris Wilson2e1b8732015-04-27 13:41:22 +01001155 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001156
Chris Wilsonbf225f22014-07-10 20:31:18 +01001157 /* manual wa residency calculations */
1158 struct intel_rps_ei up_ei, down_ei;
1159
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001160 /*
1161 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001162 * Must be taken after struct_mutex if nested. Note that
1163 * this lock may be held for long periods of time when
1164 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001165 */
1166 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001167};
1168
Daniel Vetter1a240d42012-11-29 22:18:51 +01001169/* defined intel_pm.c */
1170extern spinlock_t mchdev_lock;
1171
Daniel Vetterc85aa882012-11-02 19:55:03 +01001172struct intel_ilk_power_mgmt {
1173 u8 cur_delay;
1174 u8 min_delay;
1175 u8 max_delay;
1176 u8 fmax;
1177 u8 fstart;
1178
1179 u64 last_count1;
1180 unsigned long last_time1;
1181 unsigned long chipset_power;
1182 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001183 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001184 unsigned long gfx_power;
1185 u8 corr;
1186
1187 int c_m;
1188 int r_t;
1189};
1190
Imre Deakc6cb5822014-03-04 19:22:55 +02001191struct drm_i915_private;
1192struct i915_power_well;
1193
1194struct i915_power_well_ops {
1195 /*
1196 * Synchronize the well's hw state to match the current sw state, for
1197 * example enable/disable it based on the current refcount. Called
1198 * during driver init and resume time, possibly after first calling
1199 * the enable/disable handlers.
1200 */
1201 void (*sync_hw)(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well);
1203 /*
1204 * Enable the well and resources that depend on it (for example
1205 * interrupts located on the well). Called after the 0->1 refcount
1206 * transition.
1207 */
1208 void (*enable)(struct drm_i915_private *dev_priv,
1209 struct i915_power_well *power_well);
1210 /*
1211 * Disable the well and resources that depend on it. Called after
1212 * the 1->0 refcount transition.
1213 */
1214 void (*disable)(struct drm_i915_private *dev_priv,
1215 struct i915_power_well *power_well);
1216 /* Returns the hw enabled state. */
1217 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1218 struct i915_power_well *power_well);
1219};
1220
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001221/* Power well structure for haswell */
1222struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001223 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001224 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001225 /* power well enable/disable usage count */
1226 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001227 /* cached hw enabled state */
1228 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001229 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001230 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001231 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001232};
1233
Imre Deak83c00f552013-10-25 17:36:47 +03001234struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001235 /*
1236 * Power wells needed for initialization at driver init and suspend
1237 * time are on. They are kept on until after the first modeset.
1238 */
1239 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001240 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001241 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001242
Imre Deak83c00f552013-10-25 17:36:47 +03001243 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001244 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001245 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001246};
1247
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001248#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001249struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001251 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001252 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001253};
1254
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001255struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001256 /** Memory allocator for GTT stolen memory */
1257 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001258 /** Protects the usage of the GTT stolen memory allocator. This is
1259 * always the inner lock when overlapping with struct_mutex. */
1260 struct mutex stolen_lock;
1261
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001262 /** List of all objects in gtt_space. Used to restore gtt
1263 * mappings on resume */
1264 struct list_head bound_list;
1265 /**
1266 * List of objects which are not bound to the GTT (thus
1267 * are idle and not used by the GPU) but still have
1268 * (presumably uncached) pages still attached.
1269 */
1270 struct list_head unbound_list;
1271
1272 /** Usable portion of the GTT for GEM */
1273 unsigned long stolen_base; /* limited to low memory (32-bit) */
1274
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001275 /** PPGTT used for aliasing the PPGTT with the GTT */
1276 struct i915_hw_ppgtt *aliasing_ppgtt;
1277
Chris Wilson2cfcd322014-05-20 08:28:43 +01001278 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001279 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001280 bool shrinker_no_lock_stealing;
1281
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001282 /** LRU list of objects with fence regs on them. */
1283 struct list_head fence_list;
1284
1285 /**
1286 * We leave the user IRQ off as much as possible,
1287 * but this means that requests will finish and never
1288 * be retired once the system goes idle. Set a timer to
1289 * fire periodically while the ring is running. When it
1290 * fires, go retire requests.
1291 */
1292 struct delayed_work retire_work;
1293
1294 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001295 * When we detect an idle GPU, we want to turn on
1296 * powersaving features. So once we see that there
1297 * are no more requests outstanding and no more
1298 * arrive within a small period of time, we fire
1299 * off the idle_work.
1300 */
1301 struct delayed_work idle_work;
1302
1303 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001304 * Are we in a non-interruptible section of code like
1305 * modesetting?
1306 */
1307 bool interruptible;
1308
Chris Wilsonf62a0072014-02-21 17:55:39 +00001309 /**
1310 * Is the GPU currently considered idle, or busy executing userspace
1311 * requests? Whilst idle, we attempt to power down the hardware and
1312 * display clocks. In order to reduce the effect on performance, there
1313 * is a slight delay before we do so.
1314 */
1315 bool busy;
1316
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001317 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001318 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001319
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001320 /** Bit 6 swizzling required for X tiling */
1321 uint32_t bit_6_swizzle_x;
1322 /** Bit 6 swizzling required for Y tiling */
1323 uint32_t bit_6_swizzle_y;
1324
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001325 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001326 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001327 size_t object_memory;
1328 u32 object_count;
1329};
1330
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001331struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001332 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001333 unsigned bytes;
1334 unsigned size;
1335 int err;
1336 u8 *buf;
1337 loff_t start;
1338 loff_t pos;
1339};
1340
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001341struct i915_error_state_file_priv {
1342 struct drm_device *dev;
1343 struct drm_i915_error_state *error;
1344};
1345
Daniel Vetter99584db2012-11-14 17:14:04 +01001346struct i915_gpu_error {
1347 /* For hangcheck timer */
1348#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1349#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001350 /* Hang gpu twice in this window and your context gets banned */
1351#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1352
Chris Wilson737b1502015-01-26 18:03:03 +02001353 struct workqueue_struct *hangcheck_wq;
1354 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001355
1356 /* For reset and error_state handling. */
1357 spinlock_t lock;
1358 /* Protected by the above dev->gpu_error.lock. */
1359 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001360
1361 unsigned long missed_irq_rings;
1362
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001363 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001364 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001365 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001366 * This is a counter which gets incremented when reset is triggered,
1367 * and again when reset has been handled. So odd values (lowest bit set)
1368 * means that reset is in progress and even values that
1369 * (reset_counter >> 1):th reset was successfully completed.
1370 *
1371 * If reset is not completed succesfully, the I915_WEDGE bit is
1372 * set meaning that hardware is terminally sour and there is no
1373 * recovery. All waiters on the reset_queue will be woken when
1374 * that happens.
1375 *
1376 * This counter is used by the wait_seqno code to notice that reset
1377 * event happened and it needs to restart the entire ioctl (since most
1378 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001379 *
1380 * This is important for lock-free wait paths, where no contended lock
1381 * naturally enforces the correct ordering between the bail-out of the
1382 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001383 */
1384 atomic_t reset_counter;
1385
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001386#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001387#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001388
1389 /**
1390 * Waitqueue to signal when the reset has completed. Used by clients
1391 * that wait for dev_priv->mm.wedged to settle.
1392 */
1393 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001394
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001395 /* Userspace knobs for gpu hang simulation;
1396 * combines both a ring mask, and extra flags
1397 */
1398 u32 stop_rings;
1399#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1400#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001401
1402 /* For missed irq/seqno simulation. */
1403 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001404
1405 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1406 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001407};
1408
Zhang Ruib8efb172013-02-05 15:41:53 +08001409enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413};
1414
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001415#define DP_AUX_A 0x40
1416#define DP_AUX_B 0x10
1417#define DP_AUX_C 0x20
1418#define DP_AUX_D 0x30
1419
Xiong Zhang11c1b652015-08-17 16:04:04 +08001420#define DDC_PIN_B 0x05
1421#define DDC_PIN_C 0x04
1422#define DDC_PIN_D 0x06
1423
Paulo Zanoni6acab152013-09-12 17:06:24 -03001424struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001431 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001436
1437 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001438 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001442};
1443
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001444enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301449};
1450
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001451struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301463 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
Pradeep Bhat83a72802014-03-28 10:14:57 +05301467 enum drrs_support_type drrs_type;
1468
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001469 /* eDP */
1470 int edp_rate;
1471 int edp_lanes;
1472 int edp_preemphasis;
1473 int edp_vswing;
1474 bool edp_initialized;
1475 bool edp_support;
1476 int edp_bpp;
1477 struct edp_power_seq edp_pps;
1478
Jani Nikulaf00076d2013-12-14 20:38:29 -02001479 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001480 bool full_link;
1481 bool require_aux_wakeup;
1482 int idle_frames;
1483 enum psr_lines_to_wait lines_to_wait;
1484 int tp1_wakeup_time;
1485 int tp2_tp3_wakeup_time;
1486 } psr;
1487
1488 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001489 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001490 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001491 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001492 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001493 } backlight;
1494
Shobhit Kumard17c5442013-08-27 15:12:25 +03001495 /* MIPI DSI */
1496 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301497 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001498 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301499 struct mipi_config *config;
1500 struct mipi_pps_data *pps;
1501 u8 seq_version;
1502 u32 size;
1503 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001504 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001505 } dsi;
1506
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001507 int crt_ddc_pin;
1508
1509 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001510 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001511
1512 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001513};
1514
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001515enum intel_ddb_partitioning {
1516 INTEL_DDB_PART_1_2,
1517 INTEL_DDB_PART_5_6, /* IVB+ */
1518};
1519
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001520struct intel_wm_level {
1521 bool enable;
1522 uint32_t pri_val;
1523 uint32_t spr_val;
1524 uint32_t cur_val;
1525 uint32_t fbc_val;
1526};
1527
Imre Deak820c1982013-12-17 14:46:36 +02001528struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001529 uint32_t wm_pipe[3];
1530 uint32_t wm_lp[3];
1531 uint32_t wm_lp_spr[3];
1532 uint32_t wm_linetime[3];
1533 bool enable_fbc_wm;
1534 enum intel_ddb_partitioning partitioning;
1535};
1536
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001537struct vlv_pipe_wm {
1538 uint16_t primary;
1539 uint16_t sprite[2];
1540 uint8_t cursor;
1541};
1542
1543struct vlv_sr_wm {
1544 uint16_t plane;
1545 uint8_t cursor;
1546};
1547
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001548struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001549 struct vlv_pipe_wm pipe[3];
1550 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001551 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001552 uint8_t cursor;
1553 uint8_t sprite[2];
1554 uint8_t primary;
1555 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001556 uint8_t level;
1557 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001558};
1559
Damien Lespiauc1939242014-11-04 17:06:41 +00001560struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001561 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001562};
1563
1564static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1565{
Damien Lespiau16160e32014-11-04 17:06:53 +00001566 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001567}
1568
Damien Lespiau08db6652014-11-04 17:06:52 +00001569static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1570 const struct skl_ddb_entry *e2)
1571{
1572 if (e1->start == e2->start && e1->end == e2->end)
1573 return true;
1574
1575 return false;
1576}
1577
Damien Lespiauc1939242014-11-04 17:06:41 +00001578struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001579 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001580 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001581 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001582};
1583
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001584struct skl_wm_values {
1585 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001586 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001587 uint32_t wm_linetime[I915_MAX_PIPES];
1588 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001589 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001590};
1591
1592struct skl_wm_level {
1593 bool plane_en[I915_MAX_PLANES];
1594 uint16_t plane_res_b[I915_MAX_PLANES];
1595 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001596};
1597
Paulo Zanonic67a4702013-08-19 13:18:09 -03001598/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001599 * This struct helps tracking the state needed for runtime PM, which puts the
1600 * device in PCI D3 state. Notice that when this happens, nothing on the
1601 * graphics device works, even register access, so we don't get interrupts nor
1602 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001603 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001604 * Every piece of our code that needs to actually touch the hardware needs to
1605 * either call intel_runtime_pm_get or call intel_display_power_get with the
1606 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001607 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001608 * Our driver uses the autosuspend delay feature, which means we'll only really
1609 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001610 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001611 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001612 *
1613 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1614 * goes back to false exactly before we reenable the IRQs. We use this variable
1615 * to check if someone is trying to enable/disable IRQs while they're supposed
1616 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001617 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001618 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001619 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001620 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001621struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001622 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001623 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001624 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001625 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001626};
1627
Daniel Vetter926321d2013-10-16 13:30:34 +02001628enum intel_pipe_crc_source {
1629 INTEL_PIPE_CRC_SOURCE_NONE,
1630 INTEL_PIPE_CRC_SOURCE_PLANE1,
1631 INTEL_PIPE_CRC_SOURCE_PLANE2,
1632 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001633 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001634 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1635 INTEL_PIPE_CRC_SOURCE_TV,
1636 INTEL_PIPE_CRC_SOURCE_DP_B,
1637 INTEL_PIPE_CRC_SOURCE_DP_C,
1638 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001639 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001640 INTEL_PIPE_CRC_SOURCE_MAX,
1641};
1642
Shuang He8bf1e9f2013-10-15 18:55:27 +01001643struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001644 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001645 uint32_t crc[5];
1646};
1647
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001648#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001649struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001650 spinlock_t lock;
1651 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001652 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001653 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001654 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001655 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001656};
1657
Daniel Vetterf99d7062014-06-19 16:01:59 +02001658struct i915_frontbuffer_tracking {
1659 struct mutex lock;
1660
1661 /*
1662 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1663 * scheduled flips.
1664 */
1665 unsigned busy_bits;
1666 unsigned flip_bits;
1667};
1668
Mika Kuoppala72253422014-10-07 17:21:26 +03001669struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001670 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001671 u32 value;
1672 /* bitmask representing WA bits */
1673 u32 mask;
1674};
1675
Arun Siluvery33136b02016-01-21 21:43:47 +00001676/*
1677 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1678 * allowing it for RCS as we don't foresee any requirement of having
1679 * a whitelist for other engines. When it is really required for
1680 * other engines then the limit need to be increased.
1681 */
1682#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001683
1684struct i915_workarounds {
1685 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1686 u32 count;
Arun Siluvery33136b02016-01-21 21:43:47 +00001687 u32 hw_whitelist_count[I915_NUM_RINGS];
Mika Kuoppala72253422014-10-07 17:21:26 +03001688};
1689
Yu Zhangcf9d2892015-02-10 19:05:47 +08001690struct i915_virtual_gpu {
1691 bool active;
1692};
1693
John Harrison5f19e2b2015-05-29 17:43:27 +01001694struct i915_execbuffer_params {
1695 struct drm_device *dev;
1696 struct drm_file *file;
1697 uint32_t dispatch_flags;
1698 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001699 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001700 struct intel_engine_cs *ring;
1701 struct drm_i915_gem_object *batch_obj;
1702 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001703 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001704};
1705
Matt Roperaa363132015-09-24 15:53:18 -07001706/* used in computing the new watermarks state */
1707struct intel_wm_config {
1708 unsigned int num_pipes_active;
1709 bool sprites_enabled;
1710 bool sprites_scaled;
1711};
1712
Jani Nikula77fec552014-03-31 14:27:22 +03001713struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001714 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001715 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001716 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001717 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001718
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001719 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001720
1721 int relative_constants_mode;
1722
1723 void __iomem *regs;
1724
Chris Wilson907b28c2013-07-19 20:36:52 +01001725 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001726
Yu Zhangcf9d2892015-02-10 19:05:47 +08001727 struct i915_virtual_gpu vgpu;
1728
Alex Dai33a732f2015-08-12 15:43:36 +01001729 struct intel_guc guc;
1730
Daniel Vettereb805622015-05-04 14:58:44 +02001731 struct intel_csr csr;
1732
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001733 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001734
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001735 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1736 * controller on different i2c buses. */
1737 struct mutex gmbus_mutex;
1738
1739 /**
1740 * Base address of the gmbus and gpio block.
1741 */
1742 uint32_t gpio_mmio_base;
1743
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301744 /* MMIO base address for MIPI regs */
1745 uint32_t mipi_mmio_base;
1746
Ville Syrjälä443a3892015-11-11 20:34:15 +02001747 uint32_t psr_mmio_base;
1748
Daniel Vetter28c70f12012-12-01 13:53:45 +01001749 wait_queue_head_t gmbus_wait_queue;
1750
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001751 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001752 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001753 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001754 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001755
Daniel Vetterba8286f2014-09-11 07:43:25 +02001756 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001757 struct resource mch_res;
1758
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001759 /* protects the irq masks */
1760 spinlock_t irq_lock;
1761
Sourab Gupta84c33a62014-06-02 16:47:17 +05301762 /* protects the mmio flip data */
1763 spinlock_t mmio_flip_lock;
1764
Imre Deakf8b79e52014-03-04 19:23:07 +02001765 bool display_irqs_enabled;
1766
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001767 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1768 struct pm_qos_request pm_qos;
1769
Ville Syrjäläa5805162015-05-26 20:42:30 +03001770 /* Sideband mailbox protection */
1771 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772
1773 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001774 union {
1775 u32 irq_mask;
1776 u32 de_irq_mask[I915_MAX_PIPES];
1777 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001778 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001779 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301780 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001781 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001782
Jani Nikula5fcece82015-05-27 15:03:42 +03001783 struct i915_hotplug hotplug;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001784 struct i915_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301785 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001786 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001787 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001788
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001789 bool preserve_bios_swizzle;
1790
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001791 /* overlay */
1792 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793
Jani Nikula58c68772013-11-08 16:48:54 +02001794 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001795 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001796
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001797 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001798 bool no_aux_handshake;
1799
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001800 /* protects panel power sequencer state */
1801 struct mutex pps_mutex;
1802
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001803 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001804 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1805
1806 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001807 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001808 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001809 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001810 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001811 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001812
Daniel Vetter645416f2013-09-02 16:22:25 +02001813 /**
1814 * wq - Driver workqueue for GEM.
1815 *
1816 * NOTE: Work items scheduled here are not allowed to grab any modeset
1817 * locks, for otherwise the flushing done in the pageflip code will
1818 * result in deadlocks.
1819 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001820 struct workqueue_struct *wq;
1821
1822 /* Display functions */
1823 struct drm_i915_display_funcs display;
1824
1825 /* PCH chipset type */
1826 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001827 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001828
1829 unsigned long quirks;
1830
Zhang Ruib8efb172013-02-05 15:41:53 +08001831 enum modeset_restore modeset_restore;
1832 struct mutex modeset_restore_lock;
Eric Anholt673a3942008-07-30 12:06:12 -07001833
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001834 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001835 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001836
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001837 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001838 DECLARE_HASHTABLE(mm_structs, 7);
1839 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001840
Daniel Vetter87813422012-05-02 11:49:32 +02001841 /* Kernel Modesetting */
1842
yakui_zhao9b9d1722009-05-31 17:17:17 +08001843 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001844
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001845 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1846 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001847 wait_queue_head_t pending_flip_queue;
1848
Daniel Vetterc4597872013-10-21 21:04:07 +02001849#ifdef CONFIG_DEBUG_FS
1850 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1851#endif
1852
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001853 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001854 int num_shared_dpll;
1855 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001856
1857 unsigned int active_crtcs;
1858 unsigned int min_pixclk[I915_MAX_PIPES];
1859
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001860 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001861
Mika Kuoppala72253422014-10-07 17:21:26 +03001862 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001863
Jesse Barnes652c3932009-08-17 13:31:43 -07001864 /* Reclocking support */
1865 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001866
1867 struct i915_frontbuffer_tracking fb_tracking;
1868
Jesse Barnes652c3932009-08-17 13:31:43 -07001869 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001870
Zhenyu Wangc48044112009-12-17 14:48:43 +08001871 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001872
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001873 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001874
Ben Widawsky59124502013-07-04 11:02:05 -07001875 /* Cannot be determined by PCIID. You must always read a register. */
1876 size_t ellc_size;
1877
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001878 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001879 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001880
Daniel Vetter20e4d402012-08-08 23:35:39 +02001881 /* ilk-only ips/rps state. Everything in here is protected by the global
1882 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001883 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001884
Imre Deak83c00f552013-10-25 17:36:47 +03001885 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001886
Rodrigo Vivia031d702013-10-03 16:15:06 -03001887 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001888
Daniel Vetter99584db2012-11-14 17:14:04 +01001889 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001890
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001891 struct drm_i915_gem_object *vlv_pctx;
1892
Daniel Vetter06957262015-08-10 13:34:08 +02001893#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001894 /* list of fbdev register on this device */
1895 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001896 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001897#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001898
1899 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001900 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001901
Imre Deak58fddc22015-01-08 17:54:14 +02001902 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001903 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001904 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001905 /**
1906 * av_mutex - mutex for audio/video sync
1907 *
1908 */
1909 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001910
Ben Widawsky254f9652012-06-04 14:42:42 -07001911 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001912 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001913
Damien Lespiau3e683202012-12-11 18:48:29 +00001914 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001915
Ville Syrjälä70722462015-04-10 18:21:28 +03001916 u32 chv_phy_control;
1917
Daniel Vetter842f1c82014-03-10 10:01:44 +01001918 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001919 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001920 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001921 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001922
Ville Syrjälä53615a52013-08-01 16:18:50 +03001923 struct {
1924 /*
1925 * Raw watermark latency values:
1926 * in 0.1us units for WM0,
1927 * in 0.5us units for WM1+.
1928 */
1929 /* primary */
1930 uint16_t pri_latency[5];
1931 /* sprite */
1932 uint16_t spr_latency[5];
1933 /* cursor */
1934 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001935 /*
1936 * Raw watermark memory latency values
1937 * for SKL for all 8 levels
1938 * in 1us units.
1939 */
1940 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001941
Matt Roperaa363132015-09-24 15:53:18 -07001942 /* Committed wm config */
1943 struct intel_wm_config config;
1944
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001945 /*
1946 * The skl_wm_values structure is a bit too big for stack
1947 * allocation, so we keep the staging struct where we store
1948 * intermediate results here instead.
1949 */
1950 struct skl_wm_values skl_results;
1951
Ville Syrjälä609cede2013-10-09 19:18:03 +03001952 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001953 union {
1954 struct ilk_wm_values hw;
1955 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001956 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001957 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001958
1959 uint8_t max_level;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001960 } wm;
1961
Paulo Zanoni8a187452013-12-06 20:32:13 -02001962 struct i915_runtime_pm pm;
1963
Oscar Mateoa83014d2014-07-24 17:04:21 +01001964 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1965 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001966 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001967 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001968 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001969 int (*init_rings)(struct drm_device *dev);
1970 void (*cleanup_ring)(struct intel_engine_cs *ring);
1971 void (*stop_ring)(struct intel_engine_cs *ring);
1972 } gt;
1973
Dave Gordoned54c1a2016-01-19 19:02:54 +00001974 struct intel_context *kernel_context;
1975
Sonika Jindal9e458032015-05-06 17:35:48 +05301976 bool edp_low_vswing;
1977
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001978 /* perform PHY state sanity checks? */
1979 bool chv_phy_assert[2];
1980
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001981 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1982
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001983 /*
1984 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1985 * will be rejected. Instead look for a better place.
1986 */
Jani Nikula77fec552014-03-31 14:27:22 +03001987};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988
Chris Wilson2c1792a2013-08-01 18:39:55 +01001989static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1990{
1991 return dev->dev_private;
1992}
1993
Imre Deak888d0d42015-01-08 17:54:13 +02001994static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1995{
1996 return to_i915(dev_get_drvdata(dev));
1997}
1998
Alex Dai33a732f2015-08-12 15:43:36 +01001999static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2000{
2001 return container_of(guc, struct drm_i915_private, guc);
2002}
2003
Chris Wilsonb4519512012-05-11 14:29:30 +01002004/* Iterate over initialised rings */
2005#define for_each_ring(ring__, dev_priv__, i__) \
2006 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +02002007 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01002008
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002009enum hdmi_force_audio {
2010 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2011 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2012 HDMI_AUDIO_AUTO, /* trust EDID */
2013 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2014};
2015
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002016#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002017
Chris Wilson37e680a2012-06-07 15:38:42 +01002018struct drm_i915_gem_object_ops {
2019 /* Interface between the GEM object and its backing storage.
2020 * get_pages() is called once prior to the use of the associated set
2021 * of pages before to binding them into the GTT, and put_pages() is
2022 * called after we no longer need them. As we expect there to be
2023 * associated cost with migrating pages between the backing storage
2024 * and making them available for the GPU (e.g. clflush), we may hold
2025 * onto the pages after they are no longer referenced by the GPU
2026 * in case they may be used again shortly (for example migrating the
2027 * pages to a different memory domain within the GTT). put_pages()
2028 * will therefore most likely be called when the object itself is
2029 * being released or under memory pressure (where we attempt to
2030 * reap pages for the shrinker).
2031 */
2032 int (*get_pages)(struct drm_i915_gem_object *);
2033 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002034 int (*dmabuf_export)(struct drm_i915_gem_object *);
2035 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002036};
2037
Daniel Vettera071fa02014-06-18 23:28:09 +02002038/*
2039 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302040 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002041 * doesn't mean that the hw necessarily already scans it out, but that any
2042 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2043 *
2044 * We have one bit per pipe and per scanout plane type.
2045 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302046#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2047#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002048#define INTEL_FRONTBUFFER_BITS \
2049 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2050#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2051 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2052#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302053 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2054#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2055 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002056#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302057 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002058#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302059 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002060
Eric Anholt673a3942008-07-30 12:06:12 -07002061struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002062 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002063
Chris Wilson37e680a2012-06-07 15:38:42 +01002064 const struct drm_i915_gem_object_ops *ops;
2065
Ben Widawsky2f633152013-07-17 12:19:03 -07002066 /** List of VMAs backed by this object */
2067 struct list_head vma_list;
2068
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002069 /** Stolen memory for this object, instead of being backed by shmem. */
2070 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002071 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002072
Chris Wilsonb4716182015-04-27 13:41:17 +01002073 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002074 /** Used in execbuf to temporarily hold a ref */
2075 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002076
Chris Wilson8d9d5742015-04-07 16:20:38 +01002077 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002078
Eric Anholt673a3942008-07-30 12:06:12 -07002079 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002080 * This is set if the object is on the active lists (has pending
2081 * rendering and so a non-zero seqno), and is not set if it i s on
2082 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002083 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002084 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002085
2086 /**
2087 * This is set if the object has been written to since last bound
2088 * to the GTT
2089 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002090 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002091
2092 /**
2093 * Fence register bits (if any) for this object. Will be set
2094 * as needed when mapped into the GTT.
2095 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002096 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002097 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002098
2099 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002100 * Advice: are the backing pages purgeable?
2101 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002102 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002103
2104 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002105 * Current tiling mode for the object.
2106 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002107 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002108 /**
2109 * Whether the tiling parameters for the currently associated fence
2110 * register have changed. Note that for the purposes of tracking
2111 * tiling changes we also treat the unfenced register, the register
2112 * slot that the object occupies whilst it executes a fenced
2113 * command (such as BLT on gen2/3), as a "fence".
2114 */
2115 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002116
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002117 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002118 * Is the object at the current location in the gtt mappable and
2119 * fenceable? Used to avoid costly recalculations.
2120 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002121 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002122
2123 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002124 * Whether the current gtt mapping needs to be mappable (and isn't just
2125 * mappable by accident). Track pin and fault separate for a more
2126 * accurate mappable working set.
2127 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002128 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002129
Chris Wilsoncaea7472010-11-12 13:53:37 +00002130 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302131 * Is the object to be mapped as read-only to the GPU
2132 * Only honoured if hardware has relevant pte bit
2133 */
2134 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002135 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002136 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002137
Daniel Vettera071fa02014-06-18 23:28:09 +02002138 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2139
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002140 unsigned int pin_display;
2141
Chris Wilson9da3da62012-06-01 15:20:22 +01002142 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002143 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002144 struct get_page {
2145 struct scatterlist *sg;
2146 int last;
2147 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002148
Daniel Vetter1286ff72012-05-10 15:25:09 +02002149 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002150 void *dma_buf_vmapping;
2151 int vmapping_count;
2152
Chris Wilsonb4716182015-04-27 13:41:17 +01002153 /** Breadcrumb of last rendering to the buffer.
2154 * There can only be one writer, but we allow for multiple readers.
2155 * If there is a writer that necessarily implies that all other
2156 * read requests are complete - but we may only be lazily clearing
2157 * the read requests. A read request is naturally the most recent
2158 * request on a ring, so we may have two different write and read
2159 * requests on one ring where the write request is older than the
2160 * read request. This allows for the CPU to read from an active
2161 * buffer by only waiting for the write to complete.
2162 * */
2163 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002164 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002165 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002166 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002167
Daniel Vetter778c3542010-05-13 11:49:44 +02002168 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002169 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002170
Daniel Vetter80075d42013-10-09 21:23:52 +02002171 /** References from framebuffers, locks out tiling changes. */
2172 unsigned long framebuffer_references;
2173
Eric Anholt280b7132009-03-12 16:56:27 -07002174 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002175 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002176
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002177 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002178 /** for phy allocated objects */
2179 struct drm_dma_handle *phys_handle;
2180
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002181 struct i915_gem_userptr {
2182 uintptr_t ptr;
2183 unsigned read_only :1;
2184 unsigned workers :4;
2185#define I915_GEM_USERPTR_MAX_WORKERS 15
2186
Chris Wilsonad46cb52014-08-07 14:20:40 +01002187 struct i915_mm_struct *mm;
2188 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002189 struct work_struct *work;
2190 } userptr;
2191 };
2192};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002193#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002194
Daniel Vettera071fa02014-06-18 23:28:09 +02002195void i915_gem_track_fb(struct drm_i915_gem_object *old,
2196 struct drm_i915_gem_object *new,
2197 unsigned frontbuffer_bits);
2198
Eric Anholt673a3942008-07-30 12:06:12 -07002199/**
2200 * Request queue structure.
2201 *
2202 * The request queue allows us to note sequence numbers that have been emitted
2203 * and may be associated with active buffers to be retired.
2204 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002205 * By keeping this list, we can avoid having to do questionable sequence
2206 * number comparisons on buffer last_read|write_seqno. It also allows an
2207 * emission time to be associated with the request for tracking how far ahead
2208 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002209 *
2210 * The requests are reference counted, so upon creation they should have an
2211 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002212 */
2213struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002214 struct kref ref;
2215
Zou Nan hai852835f2010-05-21 09:08:56 +08002216 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002217 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002218 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002219
Chris Wilson821485d2015-12-11 11:32:59 +00002220 /** GEM sequence number associated with the previous request,
2221 * when the HWS breadcrumb is equal to this the GPU is processing
2222 * this request.
2223 */
2224 u32 previous_seqno;
2225
2226 /** GEM sequence number associated with this request,
2227 * when the HWS breadcrumb is equal or greater than this the GPU
2228 * has finished processing this request.
2229 */
2230 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002231
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002232 /** Position in the ringbuffer of the start of the request */
2233 u32 head;
2234
Nick Hoath72f95af2015-01-15 13:10:37 +00002235 /**
2236 * Position in the ringbuffer of the start of the postfix.
2237 * This is required to calculate the maximum available ringbuffer
2238 * space without overwriting the postfix.
2239 */
2240 u32 postfix;
2241
2242 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002243 u32 tail;
2244
Nick Hoathb3a38992015-02-19 16:30:47 +00002245 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002246 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002247 * Contexts are refcounted, so when this request is associated with a
2248 * context, we must increment the context's refcount, to guarantee that
2249 * it persists while any request is linked to it. Requests themselves
2250 * are also refcounted, so the request will only be freed when the last
2251 * reference to it is dismissed, and the code in
2252 * i915_gem_request_free() will then decrement the refcount on the
2253 * context.
2254 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002255 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002256 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002257
John Harrisondc4be60712015-05-29 17:43:39 +01002258 /** Batch buffer related to this request if any (used for
2259 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002260 struct drm_i915_gem_object *batch_obj;
2261
Eric Anholt673a3942008-07-30 12:06:12 -07002262 /** Time at which this request was emitted, in jiffies. */
2263 unsigned long emitted_jiffies;
2264
Eric Anholtb9624422009-06-03 07:27:35 +00002265 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002266 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002267
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002268 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002269 /** file_priv list entry for this request */
2270 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002271
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002272 /** process identifier submitting this request */
2273 struct pid *pid;
2274
Nick Hoath6d3d8272015-01-15 13:10:39 +00002275 /**
2276 * The ELSP only accepts two elements at a time, so we queue
2277 * context/tail pairs on a given queue (ring->execlist_queue) until the
2278 * hardware is available. The queue serves a double purpose: we also use
2279 * it to keep track of the up to 2 contexts currently in the hardware
2280 * (usually one in execution and the other queued up by the GPU): We
2281 * only remove elements from the head of the queue when the hardware
2282 * informs us that an element has been completed.
2283 *
2284 * All accesses to the queue are mediated by a spinlock
2285 * (ring->execlist_lock).
2286 */
2287
2288 /** Execlist link in the submission queue.*/
2289 struct list_head execlist_link;
2290
2291 /** Execlists no. of times this request has been sent to the ELSP */
2292 int elsp_submitted;
2293
Eric Anholt673a3942008-07-30 12:06:12 -07002294};
2295
Dave Gordon26827082016-01-19 19:02:53 +00002296struct drm_i915_gem_request * __must_check
2297i915_gem_request_alloc(struct intel_engine_cs *engine,
2298 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002299void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002300void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002301int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2302 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002303
John Harrisonb793a002014-11-24 18:49:25 +00002304static inline uint32_t
2305i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2306{
2307 return req ? req->seqno : 0;
2308}
2309
2310static inline struct intel_engine_cs *
2311i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2312{
2313 return req ? req->ring : NULL;
2314}
2315
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002316static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002317i915_gem_request_reference(struct drm_i915_gem_request *req)
2318{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002319 if (req)
2320 kref_get(&req->ref);
2321 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002322}
2323
2324static inline void
2325i915_gem_request_unreference(struct drm_i915_gem_request *req)
2326{
Daniel Vetterf2458602014-11-26 10:26:05 +01002327 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002328 kref_put(&req->ref, i915_gem_request_free);
2329}
2330
Chris Wilson41037f92015-03-27 11:01:36 +00002331static inline void
2332i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2333{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002334 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002335
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002336 if (!req)
2337 return;
2338
2339 dev = req->ring->dev;
2340 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002341 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002342}
2343
John Harrisonabfe2622014-11-24 18:49:24 +00002344static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2345 struct drm_i915_gem_request *src)
2346{
2347 if (src)
2348 i915_gem_request_reference(src);
2349
2350 if (*pdst)
2351 i915_gem_request_unreference(*pdst);
2352
2353 *pdst = src;
2354}
2355
John Harrison1b5a4332014-11-24 18:49:42 +00002356/*
2357 * XXX: i915_gem_request_completed should be here but currently needs the
2358 * definition of i915_seqno_passed() which is below. It will be moved in
2359 * a later patch when the call to i915_seqno_passed() is obsoleted...
2360 */
2361
Brad Volkin351e3db2014-02-18 10:15:46 -08002362/*
2363 * A command that requires special handling by the command parser.
2364 */
2365struct drm_i915_cmd_descriptor {
2366 /*
2367 * Flags describing how the command parser processes the command.
2368 *
2369 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2370 * a length mask if not set
2371 * CMD_DESC_SKIP: The command is allowed but does not follow the
2372 * standard length encoding for the opcode range in
2373 * which it falls
2374 * CMD_DESC_REJECT: The command is never allowed
2375 * CMD_DESC_REGISTER: The command should be checked against the
2376 * register whitelist for the appropriate ring
2377 * CMD_DESC_MASTER: The command is allowed if the submitting process
2378 * is the DRM master
2379 */
2380 u32 flags;
2381#define CMD_DESC_FIXED (1<<0)
2382#define CMD_DESC_SKIP (1<<1)
2383#define CMD_DESC_REJECT (1<<2)
2384#define CMD_DESC_REGISTER (1<<3)
2385#define CMD_DESC_BITMASK (1<<4)
2386#define CMD_DESC_MASTER (1<<5)
2387
2388 /*
2389 * The command's unique identification bits and the bitmask to get them.
2390 * This isn't strictly the opcode field as defined in the spec and may
2391 * also include type, subtype, and/or subop fields.
2392 */
2393 struct {
2394 u32 value;
2395 u32 mask;
2396 } cmd;
2397
2398 /*
2399 * The command's length. The command is either fixed length (i.e. does
2400 * not include a length field) or has a length field mask. The flag
2401 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2402 * a length mask. All command entries in a command table must include
2403 * length information.
2404 */
2405 union {
2406 u32 fixed;
2407 u32 mask;
2408 } length;
2409
2410 /*
2411 * Describes where to find a register address in the command to check
2412 * against the ring's register whitelist. Only valid if flags has the
2413 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002414 *
2415 * A non-zero step value implies that the command may access multiple
2416 * registers in sequence (e.g. LRI), in that case step gives the
2417 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002418 */
2419 struct {
2420 u32 offset;
2421 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002422 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002423 } reg;
2424
2425#define MAX_CMD_DESC_BITMASKS 3
2426 /*
2427 * Describes command checks where a particular dword is masked and
2428 * compared against an expected value. If the command does not match
2429 * the expected value, the parser rejects it. Only valid if flags has
2430 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2431 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002432 *
2433 * If the check specifies a non-zero condition_mask then the parser
2434 * only performs the check when the bits specified by condition_mask
2435 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002436 */
2437 struct {
2438 u32 offset;
2439 u32 mask;
2440 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002441 u32 condition_offset;
2442 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002443 } bits[MAX_CMD_DESC_BITMASKS];
2444};
2445
2446/*
2447 * A table of commands requiring special handling by the command parser.
2448 *
2449 * Each ring has an array of tables. Each table consists of an array of command
2450 * descriptors, which must be sorted with command opcodes in ascending order.
2451 */
2452struct drm_i915_cmd_table {
2453 const struct drm_i915_cmd_descriptor *table;
2454 int count;
2455};
2456
Chris Wilsondbbe9122014-08-09 19:18:43 +01002457/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002458#define __I915__(p) ({ \
2459 struct drm_i915_private *__p; \
2460 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2461 __p = (struct drm_i915_private *)p; \
2462 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2463 __p = to_i915((struct drm_device *)p); \
2464 else \
2465 BUILD_BUG(); \
2466 __p; \
2467})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002468#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002469#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002470#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002471
Jani Nikulae87a0052015-10-20 15:22:02 +03002472#define REVID_FOREVER 0xff
2473/*
2474 * Return true if revision is in range [since,until] inclusive.
2475 *
2476 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2477 */
2478#define IS_REVID(p, since, until) \
2479 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2480
Chris Wilson87f1f462014-08-09 19:18:42 +01002481#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2482#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002483#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002484#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002485#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002486#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2487#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002488#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2489#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2490#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002491#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002492#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002493#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2494#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002495#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2496#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002497#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002498#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002499#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2500 INTEL_DEVID(dev) == 0x0152 || \
2501 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002502#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002503#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002504#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002505#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302506#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002507#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002508#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002509#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002510#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002511 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002512#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002513 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002514 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002515 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002516/* ULX machines are also considered ULT. */
2517#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2518 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002519#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2520 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002521#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002522 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002523#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002524 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002525/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002526#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2527 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002528#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2529 INTEL_DEVID(dev) == 0x1913 || \
2530 INTEL_DEVID(dev) == 0x1916 || \
2531 INTEL_DEVID(dev) == 0x1921 || \
2532 INTEL_DEVID(dev) == 0x1926)
2533#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2534 INTEL_DEVID(dev) == 0x1915 || \
2535 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002536#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2537 INTEL_DEVID(dev) == 0x5913 || \
2538 INTEL_DEVID(dev) == 0x5916 || \
2539 INTEL_DEVID(dev) == 0x5921 || \
2540 INTEL_DEVID(dev) == 0x5926)
2541#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2542 INTEL_DEVID(dev) == 0x5915 || \
2543 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302544#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2545 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2546#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2547 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2548
Ben Widawskyb833d682013-08-23 16:00:07 -07002549#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002550
Jani Nikulaef712bb2015-10-20 15:22:00 +03002551#define SKL_REVID_A0 0x0
2552#define SKL_REVID_B0 0x1
2553#define SKL_REVID_C0 0x2
2554#define SKL_REVID_D0 0x3
2555#define SKL_REVID_E0 0x4
2556#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002557
Jani Nikulae87a0052015-10-20 15:22:02 +03002558#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2559
Jani Nikulaef712bb2015-10-20 15:22:00 +03002560#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002561#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002562#define BXT_REVID_B0 0x3
2563#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002564
Jani Nikulae87a0052015-10-20 15:22:02 +03002565#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2566
Jesse Barnes85436692011-04-06 12:11:14 -07002567/*
2568 * The genX designation typically refers to the render engine, so render
2569 * capability related checks should use IS_GEN, while display and other checks
2570 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2571 * chips, etc.).
2572 */
Zou Nan haicae58522010-11-09 17:17:32 +08002573#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2574#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2575#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2576#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2577#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002578#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002579#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002580#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002581
Ben Widawsky73ae4782013-10-15 10:02:57 -07002582#define RENDER_RING (1<<RCS)
2583#define BSD_RING (1<<VCS)
2584#define BLT_RING (1<<BCS)
2585#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002586#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002587#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002588#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002589#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2590#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2591#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2592#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002593 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002594#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2595
Ben Widawsky254f9652012-06-04 14:42:42 -07002596#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002597#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002598#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002599#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2600#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002601
Chris Wilson05394f32010-11-08 19:18:58 +00002602#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002603#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2604
Daniel Vetterb45305f2012-12-17 16:21:27 +01002605/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2606#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002607
2608/* WaRsDisableCoarsePowerGating:skl,bxt */
2609#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2610 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2611 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002612/*
2613 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2614 * even when in MSI mode. This results in spurious interrupt warnings if the
2615 * legacy irq no. is shared with another device. The kernel then disables that
2616 * interrupt source and so prevents the other device from working properly.
2617 */
2618#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2619#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002620
Zou Nan haicae58522010-11-09 17:17:32 +08002621/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2622 * rows, which changed the alignment requirements and fence programming.
2623 */
2624#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2625 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002626#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2627#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002628
2629#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2630#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002631#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002632
Damien Lespiaudbf77862014-10-01 20:04:14 +01002633#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002634
Jani Nikula0c9b3712015-05-18 17:10:01 +03002635#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2636 INTEL_INFO(dev)->gen >= 9)
2637
Damien Lespiaudd93be52013-04-22 18:40:39 +01002638#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002639#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002640#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302641 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002642 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002643#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302644 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002645 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2646 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002647#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2648#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002649
Animesh Manna7b403ff2015-08-04 22:02:42 +05302650#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002651
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002652#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2653#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002654
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002655#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2656 INTEL_INFO(dev)->gen >= 8)
2657
Akash Goel97d33082015-06-29 14:50:23 +05302658#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002659 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2660 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302661
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002662#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2663#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2664#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2665#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2666#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2667#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302668#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2669#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002670#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002671#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002672
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002673#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302674#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002675#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002676#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002677#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002678#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2679#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002680#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002681#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002682
Wayne Boyer666a4532015-12-09 12:29:35 -08002683#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2684 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302685
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002686/* DPF == dynamic parity feature */
2687#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2688#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002689
Ben Widawskyc8735b02012-09-07 19:43:39 -07002690#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302691#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002692
Chris Wilson05394f32010-11-08 19:18:58 +00002693#include "i915_trace.h"
2694
Rob Clarkbaa70942013-08-02 13:27:49 -04002695extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002696extern int i915_max_ioctl;
2697
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002698extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2699extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002700
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002701/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002702extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002703extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002704extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002705extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002706extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002707 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002708extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002709 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002710#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002711extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2712 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002713#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002714extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002715extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002716extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002717extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2718extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2719extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2720extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002721int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002722
Jani Nikula77913b32015-06-18 13:06:16 +03002723/* intel_hotplug.c */
2724void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2725void intel_hpd_init(struct drm_i915_private *dev_priv);
2726void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2727void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002728bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002729
Linus Torvalds1da177e2005-04-16 15:20:36 -07002730/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002731void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002732__printf(3, 4)
2733void i915_handle_error(struct drm_device *dev, bool wedged,
2734 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002735
Daniel Vetterb9632912014-09-30 10:56:44 +02002736extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002737int intel_irq_install(struct drm_i915_private *dev_priv);
2738void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002739
2740extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002741extern void intel_uncore_early_sanitize(struct drm_device *dev,
2742 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002743extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002744extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002745extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002746extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002747extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002748const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002749void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002750 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002751void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002752 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002753/* Like above but the caller must manage the uncore.lock itself.
2754 * Must be used with I915_READ_FW and friends.
2755 */
2756void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2757 enum forcewake_domains domains);
2758void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2759 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002760void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002761static inline bool intel_vgpu_active(struct drm_device *dev)
2762{
2763 return to_i915(dev)->vgpu.active;
2764}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002765
Keith Packard7c463582008-11-04 02:03:27 -08002766void
Jani Nikula50227e12014-03-31 14:27:21 +03002767i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002768 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002769
2770void
Jani Nikula50227e12014-03-31 14:27:21 +03002771i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002772 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002773
Imre Deakf8b79e52014-03-04 19:23:07 +02002774void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2775void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002776void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2777 uint32_t mask,
2778 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002779void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2780 uint32_t interrupt_mask,
2781 uint32_t enabled_irq_mask);
2782static inline void
2783ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2784{
2785 ilk_update_display_irq(dev_priv, bits, bits);
2786}
2787static inline void
2788ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2789{
2790 ilk_update_display_irq(dev_priv, bits, 0);
2791}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002792void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2793 enum pipe pipe,
2794 uint32_t interrupt_mask,
2795 uint32_t enabled_irq_mask);
2796static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2797 enum pipe pipe, uint32_t bits)
2798{
2799 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2800}
2801static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2802 enum pipe pipe, uint32_t bits)
2803{
2804 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2805}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002806void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2807 uint32_t interrupt_mask,
2808 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002809static inline void
2810ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2811{
2812 ibx_display_interrupt_update(dev_priv, bits, bits);
2813}
2814static inline void
2815ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2816{
2817 ibx_display_interrupt_update(dev_priv, bits, 0);
2818}
2819
Imre Deakf8b79e52014-03-04 19:23:07 +02002820
Eric Anholt673a3942008-07-30 12:06:12 -07002821/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002822int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2823 struct drm_file *file_priv);
2824int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2825 struct drm_file *file_priv);
2826int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2827 struct drm_file *file_priv);
2828int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2829 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002830int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2831 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002832int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2833 struct drm_file *file_priv);
2834int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2835 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002836void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002837 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002838void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002839int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002840 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002841 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002842int i915_gem_execbuffer(struct drm_device *dev, void *data,
2843 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002844int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2845 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002846int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2847 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002848int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file);
2850int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002852int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002854int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2855 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002856int i915_gem_set_tiling(struct drm_device *dev, void *data,
2857 struct drm_file *file_priv);
2858int i915_gem_get_tiling(struct drm_device *dev, void *data,
2859 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002860int i915_gem_init_userptr(struct drm_device *dev);
2861int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002863int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2864 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002865int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2866 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002867void i915_gem_load_init(struct drm_device *dev);
2868void i915_gem_load_cleanup(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002869void *i915_gem_object_alloc(struct drm_device *dev);
2870void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002871void i915_gem_object_init(struct drm_i915_gem_object *obj,
2872 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002873struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2874 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002875struct drm_i915_gem_object *i915_gem_object_create_from_data(
2876 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002877void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002878void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002879
Daniel Vetter08755462015-04-20 09:04:05 -07002880/* Flags used by pin/bind&friends. */
2881#define PIN_MAPPABLE (1<<0)
2882#define PIN_NONBLOCK (1<<1)
2883#define PIN_GLOBAL (1<<2)
2884#define PIN_OFFSET_BIAS (1<<3)
2885#define PIN_USER (1<<4)
2886#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002887#define PIN_ZONE_4G (1<<6)
2888#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002889#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002890#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002891int __must_check
2892i915_gem_object_pin(struct drm_i915_gem_object *obj,
2893 struct i915_address_space *vm,
2894 uint32_t alignment,
2895 uint64_t flags);
2896int __must_check
2897i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2898 const struct i915_ggtt_view *view,
2899 uint32_t alignment,
2900 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002901
2902int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2903 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002904void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002905int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002906/*
2907 * BEWARE: Do not use the function below unless you can _absolutely_
2908 * _guarantee_ VMA in question is _not in use_ anywhere.
2909 */
2910int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002911int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002912void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002913void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002914
Brad Volkin4c914c02014-02-18 10:15:45 -08002915int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2916 int *needs_clflush);
2917
Chris Wilson37e680a2012-06-07 15:38:42 +01002918int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002919
2920static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002921{
Chris Wilsonee286372015-04-07 16:20:25 +01002922 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002923}
Chris Wilsonee286372015-04-07 16:20:25 +01002924
Dave Gordon033908a2015-12-10 18:51:23 +00002925struct page *
2926i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2927
Chris Wilsonee286372015-04-07 16:20:25 +01002928static inline struct page *
2929i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2930{
2931 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2932 return NULL;
2933
2934 if (n < obj->get_page.last) {
2935 obj->get_page.sg = obj->pages->sgl;
2936 obj->get_page.last = 0;
2937 }
2938
2939 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2940 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2941 if (unlikely(sg_is_chain(obj->get_page.sg)))
2942 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2943 }
2944
2945 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2946}
2947
Chris Wilsona5570172012-09-04 21:02:54 +01002948static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2949{
2950 BUG_ON(obj->pages == NULL);
2951 obj->pages_pin_count++;
2952}
2953static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2954{
2955 BUG_ON(obj->pages_pin_count == 0);
2956 obj->pages_pin_count--;
2957}
2958
Chris Wilson54cf91d2010-11-25 18:00:26 +00002959int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002960int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002961 struct intel_engine_cs *to,
2962 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002963void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002964 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002965int i915_gem_dumb_create(struct drm_file *file_priv,
2966 struct drm_device *dev,
2967 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002968int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2969 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002970/**
2971 * Returns true if seq1 is later than seq2.
2972 */
2973static inline bool
2974i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2975{
2976 return (int32_t)(seq1 - seq2) >= 0;
2977}
2978
Chris Wilson821485d2015-12-11 11:32:59 +00002979static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2980 bool lazy_coherency)
2981{
2982 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2983 return i915_seqno_passed(seqno, req->previous_seqno);
2984}
2985
John Harrison1b5a4332014-11-24 18:49:42 +00002986static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2987 bool lazy_coherency)
2988{
Chris Wilson821485d2015-12-11 11:32:59 +00002989 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00002990 return i915_seqno_passed(seqno, req->seqno);
2991}
2992
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02002993int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2994int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002995
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002996struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002997i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002998
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002999bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003000void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01003001int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02003002 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303003
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003004static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3005{
3006 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003007 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003008}
3009
3010static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3011{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003012 return atomic_read(&error->reset_counter) & I915_WEDGED;
3013}
3014
3015static inline u32 i915_reset_count(struct i915_gpu_error *error)
3016{
3017 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003018}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003019
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003020static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3021{
3022 return dev_priv->gpu_error.stop_rings == 0 ||
3023 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3024}
3025
3026static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3027{
3028 return dev_priv->gpu_error.stop_rings == 0 ||
3029 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3030}
3031
Chris Wilson069efc12010-09-30 16:53:18 +01003032void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003033bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003034int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01003035int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003036int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003037int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003038void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vetter9a15a872016-01-27 13:40:29 +01003039void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003040int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003041int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003042void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003043 struct drm_i915_gem_object *batch_obj,
3044 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003045#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003046 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003047#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003048 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003049int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003050 unsigned reset_counter,
3051 bool interruptible,
3052 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003053 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003054int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003055int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003056int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003057i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3058 bool readonly);
3059int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003060i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3061 bool write);
3062int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003063i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3064int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003065i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3066 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003067 const struct i915_ggtt_view *view);
3068void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3069 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003070int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003071 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003072int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003073void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003074
Chris Wilson467cffb2011-03-07 10:42:03 +00003075uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003076i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3077uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003078i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3079 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003080
Chris Wilsone4ffd172011-04-04 09:44:39 +01003081int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3082 enum i915_cache_level cache_level);
3083
Daniel Vetter1286ff72012-05-10 15:25:09 +02003084struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3085 struct dma_buf *dma_buf);
3086
3087struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3088 struct drm_gem_object *gem_obj, int flags);
3089
Michel Thierry088e0df2015-08-07 17:40:17 +01003090u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3091 const struct i915_ggtt_view *view);
3092u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3093 struct i915_address_space *vm);
3094static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003095i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003096{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003097 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003098}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003099
Ben Widawskya70a3142013-07-31 16:59:56 -07003100bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003101bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003102 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003103bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003104 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003105
Ben Widawskya70a3142013-07-31 16:59:56 -07003106unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3107 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003108struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003109i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3110 struct i915_address_space *vm);
3111struct i915_vma *
3112i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3113 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003114
Ben Widawskyaccfef22013-08-14 11:38:35 +02003115struct i915_vma *
3116i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003117 struct i915_address_space *vm);
3118struct i915_vma *
3119i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3120 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003121
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003122static inline struct i915_vma *
3123i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3124{
3125 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003126}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003127bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003128
Ben Widawskya70a3142013-07-31 16:59:56 -07003129/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003130#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003131 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3132static inline bool i915_is_ggtt(struct i915_address_space *vm)
3133{
3134 struct i915_address_space *ggtt =
3135 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3136 return vm == ggtt;
3137}
3138
Daniel Vetter841cd772014-08-06 15:04:48 +02003139static inline struct i915_hw_ppgtt *
3140i915_vm_to_ppgtt(struct i915_address_space *vm)
3141{
3142 WARN_ON(i915_is_ggtt(vm));
3143
3144 return container_of(vm, struct i915_hw_ppgtt, base);
3145}
3146
3147
Ben Widawskya70a3142013-07-31 16:59:56 -07003148static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3149{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003150 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003151}
3152
3153static inline unsigned long
3154i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3155{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003156 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003157}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003158
3159static inline int __must_check
3160i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3161 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003162 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003163{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003164 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3165 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003166}
Ben Widawskya70a3142013-07-31 16:59:56 -07003167
Daniel Vetterb2871102014-02-14 14:01:19 +01003168static inline int
3169i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3170{
3171 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3172}
3173
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003174void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3175 const struct i915_ggtt_view *view);
3176static inline void
3177i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3178{
3179 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3180}
Daniel Vetterb2871102014-02-14 14:01:19 +01003181
Daniel Vetter41a36b72015-07-24 13:55:11 +02003182/* i915_gem_fence.c */
3183int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3184int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3185
3186bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3187void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3188
3189void i915_gem_restore_fences(struct drm_device *dev);
3190
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003191void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3192void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3193void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3194
Ben Widawsky254f9652012-06-04 14:42:42 -07003195/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003196int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003197void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003198void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003199int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003200int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003201void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003202int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003203struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003204i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003205void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003206struct drm_i915_gem_object *
3207i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003208static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003209{
Chris Wilson691e6412014-04-09 09:07:36 +01003210 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003211}
3212
Oscar Mateo273497e2014-05-22 14:13:37 +01003213static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003214{
Chris Wilson691e6412014-04-09 09:07:36 +01003215 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003216}
3217
Oscar Mateo273497e2014-05-22 14:13:37 +01003218static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003219{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003220 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003221}
3222
Ben Widawsky84624812012-06-04 14:42:54 -07003223int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file);
3225int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3226 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003227int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3228 struct drm_file *file_priv);
3229int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3230 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003231
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003232/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003233int __must_check i915_gem_evict_something(struct drm_device *dev,
3234 struct i915_address_space *vm,
3235 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003236 unsigned alignment,
3237 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003238 unsigned long start,
3239 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003240 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003241int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003242int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003243
Ben Widawsky0260c422014-03-22 22:47:21 -07003244/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003245static inline void i915_gem_chipset_flush(struct drm_device *dev)
3246{
Chris Wilson05394f32010-11-08 19:18:58 +00003247 if (INTEL_INFO(dev)->gen < 6)
3248 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003249}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003250
Chris Wilson9797fbf2012-04-24 15:47:39 +01003251/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003252int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3253 struct drm_mm_node *node, u64 size,
3254 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003255int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3256 struct drm_mm_node *node, u64 size,
3257 unsigned alignment, u64 start,
3258 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003259void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3260 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003261int i915_gem_init_stolen(struct drm_device *dev);
3262void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003263struct drm_i915_gem_object *
3264i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003265struct drm_i915_gem_object *
3266i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3267 u32 stolen_offset,
3268 u32 gtt_offset,
3269 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003270
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003271/* i915_gem_shrinker.c */
3272unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003273 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003274 unsigned flags);
3275#define I915_SHRINK_PURGEABLE 0x1
3276#define I915_SHRINK_UNBOUND 0x2
3277#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003278#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003279unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3280void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003281void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003282
3283
Eric Anholt673a3942008-07-30 12:06:12 -07003284/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003285static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003286{
Jani Nikula50227e12014-03-31 14:27:21 +03003287 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003288
3289 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3290 obj->tiling_mode != I915_TILING_NONE;
3291}
3292
Eric Anholt673a3942008-07-30 12:06:12 -07003293/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003294#if WATCH_LISTS
3295int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003296#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003297#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003298#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003299
Ben Gamari20172632009-02-17 20:08:50 -05003300/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003301int i915_debugfs_init(struct drm_minor *minor);
3302void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003303#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003304int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003305void intel_display_crc_init(struct drm_device *dev);
3306#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003307static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3308{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003309static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003310#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003311
3312/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003313__printf(2, 3)
3314void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003315int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3316 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003317int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003318 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003319 size_t count, loff_t pos);
3320static inline void i915_error_state_buf_release(
3321 struct drm_i915_error_state_buf *eb)
3322{
3323 kfree(eb->buf);
3324}
Mika Kuoppala58174462014-02-25 17:11:26 +02003325void i915_capture_error_state(struct drm_device *dev, bool wedge,
3326 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003327void i915_error_state_get(struct drm_device *dev,
3328 struct i915_error_state_file_priv *error_priv);
3329void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3330void i915_destroy_error_state(struct drm_device *dev);
3331
3332void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003333const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003334
Brad Volkin351e3db2014-02-18 10:15:46 -08003335/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003336int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003337int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3338void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3339bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3340int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003341 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003342 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003343 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003344 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003345 bool is_master);
3346
Jesse Barnes317c35d2008-08-25 15:11:06 -07003347/* i915_suspend.c */
3348extern int i915_save_state(struct drm_device *dev);
3349extern int i915_restore_state(struct drm_device *dev);
3350
Ben Widawsky0136db582012-04-10 21:17:01 -07003351/* i915_sysfs.c */
3352void i915_setup_sysfs(struct drm_device *dev_priv);
3353void i915_teardown_sysfs(struct drm_device *dev_priv);
3354
Chris Wilsonf899fc62010-07-20 15:44:45 -07003355/* intel_i2c.c */
3356extern int intel_setup_gmbus(struct drm_device *dev);
3357extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003358extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3359 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003360
Jani Nikula0184df42015-03-27 00:20:20 +02003361extern struct i2c_adapter *
3362intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003363extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3364extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003365static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003366{
3367 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3368}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003369extern void intel_i2c_reset(struct drm_device *dev);
3370
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003371/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003372int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003373bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003374
Chris Wilson3b617962010-08-24 09:02:58 +01003375/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003376#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003377extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003378extern void intel_opregion_init(struct drm_device *dev);
3379extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003380extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003381extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3382 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003383extern int intel_opregion_notify_adapter(struct drm_device *dev,
3384 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003385#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003386static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003387static inline void intel_opregion_init(struct drm_device *dev) { return; }
3388static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003389static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003390static inline int
3391intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3392{
3393 return 0;
3394}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003395static inline int
3396intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3397{
3398 return 0;
3399}
Len Brown65e082c2008-10-24 17:18:10 -04003400#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003401
Jesse Barnes723bfd72010-10-07 16:01:13 -07003402/* intel_acpi.c */
3403#ifdef CONFIG_ACPI
3404extern void intel_register_dsm_handler(void);
3405extern void intel_unregister_dsm_handler(void);
3406#else
3407static inline void intel_register_dsm_handler(void) { return; }
3408static inline void intel_unregister_dsm_handler(void) { return; }
3409#endif /* CONFIG_ACPI */
3410
Jesse Barnes79e53942008-11-07 14:24:08 -08003411/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003412extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003413extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003414extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003415extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003416extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003417extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003418extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003419extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003420extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003421extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003422extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003423extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003424extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3425 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003426extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003427extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003428
Ben Widawsky2911a352012-04-05 14:47:36 -07003429extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003430int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3431 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003432int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3433 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003434
Chris Wilson6ef3d422010-08-04 20:26:07 +01003435/* overlay */
3436extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003437extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3438 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003439
3440extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003441extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003442 struct drm_device *dev,
3443 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003444
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003445int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3446int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003447
3448/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303449u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3450void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003451u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003452u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3453void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3454u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3455void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3456u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3457void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003458u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3459void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003460u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3461void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003462u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3463void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003464u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3465 enum intel_sbi_destination destination);
3466void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3467 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303468u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3469void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003470
Ville Syrjälä616bc822015-01-23 21:04:25 +02003471int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3472int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303473
Ben Widawsky0b274482013-10-04 21:22:51 -07003474#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3475#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003476
Ben Widawsky0b274482013-10-04 21:22:51 -07003477#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3478#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3479#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3480#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003481
Ben Widawsky0b274482013-10-04 21:22:51 -07003482#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3483#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3484#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3485#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003486
Chris Wilson698b3132014-03-21 13:16:43 +00003487/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3488 * will be implemented using 2 32-bit writes in an arbitrary order with
3489 * an arbitrary delay between them. This can cause the hardware to
3490 * act upon the intermediate value, possibly leading to corruption and
3491 * machine death. You have been warned.
3492 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003493#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3494#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003495
Chris Wilson50877442014-03-21 12:41:53 +00003496#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003497 u32 upper, lower, old_upper, loop = 0; \
3498 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003499 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003500 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003501 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003502 upper = I915_READ(upper_reg); \
3503 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003504 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003505
Zou Nan haicae58522010-11-09 17:17:32 +08003506#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3507#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3508
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003509#define __raw_read(x, s) \
3510static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003511 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003512{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003513 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003514}
3515
3516#define __raw_write(x, s) \
3517static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003518 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003519{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003520 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003521}
3522__raw_read(8, b)
3523__raw_read(16, w)
3524__raw_read(32, l)
3525__raw_read(64, q)
3526
3527__raw_write(8, b)
3528__raw_write(16, w)
3529__raw_write(32, l)
3530__raw_write(64, q)
3531
3532#undef __raw_read
3533#undef __raw_write
3534
Chris Wilsona6111f72015-04-07 16:21:02 +01003535/* These are untraced mmio-accessors that are only valid to be used inside
3536 * criticial sections inside IRQ handlers where forcewake is explicitly
3537 * controlled.
3538 * Think twice, and think again, before using these.
3539 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3540 * intel_uncore_forcewake_irqunlock().
3541 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003542#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3543#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003544#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3545
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003546/* "Broadcast RGB" property */
3547#define INTEL_BROADCAST_RGB_AUTO 0
3548#define INTEL_BROADCAST_RGB_FULL 1
3549#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003550
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003551static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003552{
Wayne Boyer666a4532015-12-09 12:29:35 -08003553 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003554 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303555 else if (INTEL_INFO(dev)->gen >= 5)
3556 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003557 else
3558 return VGACNTRL;
3559}
3560
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003561static inline void __user *to_user_ptr(u64 address)
3562{
3563 return (void __user *)(uintptr_t)address;
3564}
3565
Imre Deakdf977292013-05-21 20:03:17 +03003566static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3567{
3568 unsigned long j = msecs_to_jiffies(m);
3569
3570 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3571}
3572
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003573static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3574{
3575 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3576}
3577
Imre Deakdf977292013-05-21 20:03:17 +03003578static inline unsigned long
3579timespec_to_jiffies_timeout(const struct timespec *value)
3580{
3581 unsigned long j = timespec_to_jiffies(value);
3582
3583 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3584}
3585
Paulo Zanonidce56b32013-12-19 14:29:40 -02003586/*
3587 * If you need to wait X milliseconds between events A and B, but event B
3588 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3589 * when event A happened, then just before event B you call this function and
3590 * pass the timestamp as the first argument, and X as the second argument.
3591 */
3592static inline void
3593wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3594{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003595 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003596
3597 /*
3598 * Don't re-read the value of "jiffies" every time since it may change
3599 * behind our back and break the math.
3600 */
3601 tmp_jiffies = jiffies;
3602 target_jiffies = timestamp_jiffies +
3603 msecs_to_jiffies_timeout(to_wait_ms);
3604
3605 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003606 remaining_jiffies = target_jiffies - tmp_jiffies;
3607 while (remaining_jiffies)
3608 remaining_jiffies =
3609 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003610 }
3611}
3612
John Harrison581c26e82014-11-24 18:49:39 +00003613static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3614 struct drm_i915_gem_request *req)
3615{
3616 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3617 i915_gem_request_assign(&ring->trace_irq_req, req);
3618}
3619
Linus Torvalds1da177e2005-04-16 15:20:36 -07003620#endif