blob: c8791f661dd19bb58c06ebc11ef70f6a0e5cd822 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070056
Linus Torvalds1da177e2005-04-16 15:20:36 -070057/* General customization:
58 */
59
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
Daniel Vetter5790ff72016-02-29 09:59:07 +010062#define DRIVER_DATE "20160229"
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Mika Kuoppalac883ef12014-10-28 17:32:30 +020064#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010065/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020073#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010074#endif
75
Jani Nikulacd9bfac2015-03-12 13:01:12 +020076#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020077#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020078
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010079#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020081
Rob Clarke2c719b2014-12-15 13:56:32 -050082/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020091 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050093 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 unlikely(__ret_warn_on); \
95})
96
Joonas Lahtinen152b2262015-12-18 14:27:27 +020097#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -070099
Jani Nikula42a8ca42015-08-27 16:23:30 +0300100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
Jani Nikula87ad3212016-01-14 12:53:34 +0200105static inline const char *onoff(bool v)
106{
107 return v ? "on" : "off";
108}
109
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700111 INVALID_PIPE = -1,
112 PIPE_A = 0,
113 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800114 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200115 _PIPE_EDP,
116 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700117};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800118#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700119
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200120enum transcoder {
121 TRANSCODER_A = 0,
122 TRANSCODER_B,
123 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200124 TRANSCODER_EDP,
125 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200126};
127#define transcoder_name(t) ((t) + 'A')
128
Damien Lespiau84139d12014-03-28 00:18:32 +0530129/*
Matt Roper31409e92015-09-24 15:53:09 -0700130 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
131 * number of planes per CRTC. Not all platforms really have this many planes,
132 * which means some arrays of size I915_MAX_PLANES may have unused entries
133 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530134 */
Jesse Barnes80824002009-09-10 15:28:06 -0700135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800138 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700139 PLANE_CURSOR,
140 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700141};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800142#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800143
Damien Lespiaud615a162014-03-03 17:31:48 +0000144#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300145
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300146enum port {
147 PORT_A = 0,
148 PORT_B,
149 PORT_C,
150 PORT_D,
151 PORT_E,
152 I915_MAX_PORTS
153};
154#define port_name(p) ((p) + 'A')
155
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300156#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800157
158enum dpio_channel {
159 DPIO_CH0,
160 DPIO_CH1
161};
162
163enum dpio_phy {
164 DPIO_PHY0,
165 DPIO_PHY1
166};
167
Paulo Zanonib97186f2013-05-03 12:15:36 -0300168enum intel_display_power_domain {
169 POWER_DOMAIN_PIPE_A,
170 POWER_DOMAIN_PIPE_B,
171 POWER_DOMAIN_PIPE_C,
172 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
173 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
175 POWER_DOMAIN_TRANSCODER_A,
176 POWER_DOMAIN_TRANSCODER_B,
177 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300178 POWER_DOMAIN_TRANSCODER_EDP,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100179 POWER_DOMAIN_PORT_DDI_A_LANES,
180 POWER_DOMAIN_PORT_DDI_B_LANES,
181 POWER_DOMAIN_PORT_DDI_C_LANES,
182 POWER_DOMAIN_PORT_DDI_D_LANES,
183 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200184 POWER_DOMAIN_PORT_DSI,
185 POWER_DOMAIN_PORT_CRT,
186 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300187 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200188 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300189 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000190 POWER_DOMAIN_AUX_A,
191 POWER_DOMAIN_AUX_B,
192 POWER_DOMAIN_AUX_C,
193 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100194 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100195 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300196 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300197
198 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300199};
200
201#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
202#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
203 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300204#define POWER_DOMAIN_TRANSCODER(tran) \
205 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
206 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300207
Egbert Eich1d843f92013-02-25 12:06:49 -0500208enum hpd_pin {
209 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700214 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500215 HPD_PORT_B,
216 HPD_PORT_C,
217 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800218 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500219 HPD_NUM_PINS
220};
221
Jani Nikulac91711f2015-05-28 15:43:48 +0300222#define for_each_hpd_pin(__pin) \
223 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
224
Jani Nikula5fcece82015-05-27 15:03:42 +0300225struct i915_hotplug {
226 struct work_struct hotplug_work;
227
228 struct {
229 unsigned long last_jiffies;
230 int count;
231 enum {
232 HPD_ENABLED = 0,
233 HPD_DISABLED = 1,
234 HPD_MARK_DISABLED = 2
235 } state;
236 } stats[HPD_NUM_PINS];
237 u32 event_bits;
238 struct delayed_work reenable_work;
239
240 struct intel_digital_port *irq_port[I915_MAX_PORTS];
241 u32 long_port_mask;
242 u32 short_port_mask;
243 struct work_struct dig_port_work;
244
245 /*
246 * if we get a HPD irq from DP and a HPD irq from non-DP
247 * the non-DP HPD could block the workqueue on a mode config
248 * mutex getting, that userspace may have taken. However
249 * userspace is waiting on the DP workqueue to run which is
250 * blocked behind the non-DP one.
251 */
252 struct workqueue_struct *dp_wq;
253};
254
Chris Wilson2a2d5482012-12-03 11:49:06 +0000255#define I915_GEM_GPU_DOMAINS \
256 (I915_GEM_DOMAIN_RENDER | \
257 I915_GEM_DOMAIN_SAMPLER | \
258 I915_GEM_DOMAIN_COMMAND | \
259 I915_GEM_DOMAIN_INSTRUCTION | \
260 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700261
Damien Lespiau055e3932014-08-18 13:49:10 +0100262#define for_each_pipe(__dev_priv, __p) \
263 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200264#define for_each_pipe_masked(__dev_priv, __p, __mask) \
265 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
266 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000267#define for_each_plane(__dev_priv, __pipe, __p) \
268 for ((__p) = 0; \
269 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
270 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000271#define for_each_sprite(__dev_priv, __p, __s) \
272 for ((__s) = 0; \
273 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
274 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800275
Damien Lespiaud79b8142014-05-13 23:32:23 +0100276#define for_each_crtc(dev, crtc) \
277 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
278
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300279#define for_each_intel_plane(dev, intel_plane) \
280 list_for_each_entry(intel_plane, \
281 &dev->mode_config.plane_list, \
282 base.head)
283
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300284#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
285 list_for_each_entry(intel_plane, \
286 &(dev)->mode_config.plane_list, \
287 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200288 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300289
Damien Lespiaud063ae42014-05-13 23:32:21 +0100290#define for_each_intel_crtc(dev, intel_crtc) \
291 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
292
Damien Lespiaub2784e12014-08-05 11:29:37 +0100293#define for_each_intel_encoder(dev, intel_encoder) \
294 list_for_each_entry(intel_encoder, \
295 &(dev)->mode_config.encoder_list, \
296 base.head)
297
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200298#define for_each_intel_connector(dev, intel_connector) \
299 list_for_each_entry(intel_connector, \
300 &dev->mode_config.connector_list, \
301 base.head)
302
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200303#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
304 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200305 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200306
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800307#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
308 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200309 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800310
Borun Fub04c5bd2014-07-12 10:02:27 +0530311#define for_each_power_domain(domain, mask) \
312 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200313 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530314
Daniel Vettere7b903d2013-06-05 13:34:14 +0200315struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100316struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100317struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200318
Chris Wilsona6f766f2015-04-27 13:41:20 +0100319struct drm_i915_file_private {
320 struct drm_i915_private *dev_priv;
321 struct drm_file *file;
322
323 struct {
324 spinlock_t lock;
325 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100326/* 20ms is a fairly arbitrary limit (greater than the average frame time)
327 * chosen to prevent the CPU getting more than a frame ahead of the GPU
328 * (when using lax throttling for the frontbuffer). We also use it to
329 * offer free GPU waitboosts for severely congested workloads.
330 */
331#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100332 } mm;
333 struct idr context_idr;
334
Chris Wilson2e1b8732015-04-27 13:41:22 +0100335 struct intel_rps_client {
336 struct list_head link;
337 unsigned boosts;
338 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100339
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000340 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100341};
342
Daniel Vettere2b78262013-06-07 23:10:03 +0200343enum intel_dpll_id {
344 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
345 /* real shared dpll ids must be >= 0 */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300346 DPLL_ID_PCH_PLL_A = 0,
347 DPLL_ID_PCH_PLL_B = 1,
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000348 /* hsw/bdw */
Daniel Vetter9cd86932014-06-25 22:01:57 +0300349 DPLL_ID_WRPLL1 = 0,
350 DPLL_ID_WRPLL2 = 1,
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100351 DPLL_ID_SPLL = 2,
352
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000353 /* skl */
354 DPLL_ID_SKL_DPLL1 = 0,
355 DPLL_ID_SKL_DPLL2 = 1,
356 DPLL_ID_SKL_DPLL3 = 2,
Daniel Vettere2b78262013-06-07 23:10:03 +0200357};
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000358#define I915_NUM_PLLS 3
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100359
Daniel Vetter53589012013-06-05 13:34:16 +0200360struct intel_dpll_hw_state {
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100361 /* i9xx, pch plls */
Daniel Vetter66e985c2013-06-05 13:34:20 +0200362 uint32_t dpll;
Daniel Vetter8bcc2792013-06-05 13:34:28 +0200363 uint32_t dpll_md;
Daniel Vetter66e985c2013-06-05 13:34:20 +0200364 uint32_t fp0;
365 uint32_t fp1;
Damien Lespiaudcfc3552014-07-29 18:06:16 +0100366
367 /* hsw, bdw */
Daniel Vetterd452c5b2014-07-04 11:27:39 -0300368 uint32_t wrpll;
Maarten Lankhorst00490c22015-11-16 14:42:12 +0100369 uint32_t spll;
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
Damien Lespiau71cd8422015-04-30 16:39:17 +0100374 * lower part of ctrl1 and they get shifted into position when writing
Satheeshakrishna Md1a2dc72014-11-13 14:55:18 +0000375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +0530381
382 /* bxt */
Imre Deak05712c12015-06-18 17:25:54 +0300383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
Daniel Vetter53589012013-06-05 13:34:16 +0200385};
386
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200387struct intel_shared_dpll_config {
Ander Conselvan de Oliveira1e6f2dd2014-10-29 11:32:31 +0200388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +0200389 struct intel_dpll_hw_state hw_state;
390};
391
392struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
Ander Conselvan de Oliveira8bd31e62014-10-29 11:32:33 +0200394
Linus Torvalds1da177e2005-04-16 15:20:36 -0700395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
Daniel Vetter46edb022013-06-05 13:34:12 +0200397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
Daniel Vetter96f61282014-06-25 22:01:58 +0300400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
Daniel Vetter15bdd4c2013-06-05 13:34:23 +0200402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
Daniel Vettere7b903d2013-06-05 13:34:14 +0200404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
Daniel Vetter53589012013-06-05 13:34:16 +0200408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Satheeshakrishna M429d47d2014-11-13 14:55:14 +0000413#define SKL_DPLL0 0
414#define SKL_DPLL1 1
415#define SKL_DPLL2 2
416#define SKL_DPLL3 3
417
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100418/* Used by dp and fdi links */
419struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425};
426
427void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
Linus Torvalds1da177e2005-04-16 15:20:36 -0700431/* Interface history:
432 *
433 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100436 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000437 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 */
441#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000442#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443#define DRIVER_PATCHLEVEL 0
444
Chris Wilson23bc5982010-09-29 16:10:57 +0100445#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700446
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700447struct opregion_header;
448struct opregion_acpi;
449struct opregion_swsci;
450struct opregion_asle;
451
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100452struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000453 struct opregion_header *header;
454 struct opregion_acpi *acpi;
455 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000458 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200459 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200460 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200461 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000462 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200463 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100464};
Chris Wilson44834a62010-08-19 16:09:23 +0100465#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100466
Chris Wilson6ef3d422010-08-04 20:26:07 +0100467struct intel_overlay;
468struct intel_overlay_error_state;
469
Jesse Barnesde151cf2008-11-12 10:03:55 -0800470#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300471#define I915_MAX_NUM_FENCES 32
472/* 32 fences + sign bit for FENCE_REG_NONE */
473#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800474
475struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200476 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000477 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100478 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800479};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000480
yakui_zhao9b9d1722009-05-31 17:17:17 +0800481struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100482 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800483 u8 dvo_port;
484 u8 slave_addr;
485 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100486 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400487 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800488};
489
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000490struct intel_display_error_state;
491
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700492struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200493 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800494 struct timeval time;
495
Mika Kuoppalacb383002014-02-25 17:11:25 +0200496 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100497 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200498 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200499 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200500
Ben Widawsky585b0282014-01-30 00:19:37 -0800501 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700502 u32 eir;
503 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700504 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700505 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700506 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000507 u32 derrmr;
508 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800509 u32 error; /* gen6+ */
510 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200511 u32 fault_data0; /* gen8, gen9 */
512 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800513 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800514 u32 gac_eco;
515 u32 gam_ecochk;
516 u32 gab_ctl;
517 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800518 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800519 u64 fence[I915_MAX_NUM_FENCES];
520 struct intel_overlay_error_state *overlay;
521 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700522 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800523
Chris Wilson52d39a22012-02-15 11:25:37 +0000524 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000525 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800526 /* Software tracked state */
527 bool waiting;
528 int hangcheck_score;
529 enum intel_ring_hangcheck_action hangcheck_action;
530 int num_requests;
531
532 /* our own tracking of ring head and tail */
533 u32 cpu_ring_head;
534 u32 cpu_ring_tail;
535
536 u32 semaphore_seqno[I915_NUM_RINGS - 1];
537
538 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100539 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800540 u32 tail;
541 u32 head;
542 u32 ctl;
543 u32 hws;
544 u32 ipeir;
545 u32 ipehr;
546 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800547 u32 bbstate;
548 u32 instpm;
549 u32 instps;
550 u32 seqno;
551 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000552 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800553 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700554 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800555 u32 rc_psmi; /* sleep state */
556 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
557
Chris Wilson52d39a22012-02-15 11:25:37 +0000558 struct drm_i915_error_object {
559 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100560 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000561 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200562 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800563
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000564 struct drm_i915_error_object *wa_ctx;
565
Chris Wilson52d39a22012-02-15 11:25:37 +0000566 struct drm_i915_error_request {
567 long jiffies;
568 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000569 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000570 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800571
572 struct {
573 u32 gfx_mode;
574 union {
575 u64 pdp[4];
576 u32 pp_dir_base;
577 };
578 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200579
580 pid_t pid;
581 char comm[TASK_COMM_LEN];
Chris Wilson52d39a22012-02-15 11:25:37 +0000582 } ring[I915_NUM_RINGS];
Chris Wilson3a448732014-08-12 20:05:47 +0100583
Chris Wilson9df30792010-02-18 10:24:56 +0000584 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000585 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000586 u32 name;
Chris Wilsonb4716182015-04-27 13:41:17 +0100587 u32 rseqno[I915_NUM_RINGS], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100588 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000589 u32 read_domains;
590 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200591 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000592 s32 pinned:2;
593 u32 tiling:2;
594 u32 dirty:1;
595 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100596 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100597 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100598 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700599 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800600
Ben Widawsky95f53012013-07-31 17:00:15 -0700601 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100602 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700603};
604
Jani Nikula7bd688c2013-11-08 16:48:56 +0200605struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200606struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200607struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000608struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100609struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200610struct intel_limit;
611struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100612
Jesse Barnese70236a2009-09-21 10:42:27 -0700613struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700614 int (*get_display_clock_speed)(struct drm_device *dev);
615 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200616 /**
617 * find_dpll() - Find the best values for the PLL
618 * @limit: limits for the PLL
619 * @crtc: current CRTC
620 * @target: target frequency in kHz
621 * @refclk: reference clock frequency in kHz
622 * @match_clock: if provided, @best_clock P divider must
623 * match the P divider from @match_clock
624 * used for LVDS downclocking
625 * @best_clock: best PLL values found
626 *
627 * Returns true on success, false on failure.
628 */
629 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200630 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200631 int target, int refclk,
632 struct dpll *match_clock,
633 struct dpll *best_clock);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100634 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800635 int (*compute_intermediate_wm)(struct drm_device *dev,
636 struct intel_crtc *intel_crtc,
637 struct intel_crtc_state *newstate);
638 void (*initial_watermarks)(struct intel_crtc_state *cstate);
639 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300640 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200641 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
642 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100643 /* Returns the active state of the crtc, and if the crtc is active,
644 * fills out the pipe-config with the hw state. */
645 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200646 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000647 void (*get_initial_plane_config)(struct intel_crtc *,
648 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200649 int (*crtc_compute_clock)(struct intel_crtc *crtc,
650 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200651 void (*crtc_enable)(struct drm_crtc *crtc);
652 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200653 void (*audio_codec_enable)(struct drm_connector *connector,
654 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300655 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200656 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700657 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700658 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700659 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
660 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700661 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100662 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700663 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100664 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700665 /* clock updates for mode set */
666 /* cursor updates */
667 /* render clock increase/decrease */
668 /* display clock increase/decrease */
669 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700670};
671
Mika Kuoppala48c10262015-01-16 11:34:41 +0200672enum forcewake_domain_id {
673 FW_DOMAIN_ID_RENDER = 0,
674 FW_DOMAIN_ID_BLITTER,
675 FW_DOMAIN_ID_MEDIA,
676
677 FW_DOMAIN_ID_COUNT
678};
679
680enum forcewake_domains {
681 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
682 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
683 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
684 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
685 FORCEWAKE_BLITTER |
686 FORCEWAKE_MEDIA)
687};
688
Chris Wilson907b28c2013-07-19 20:36:52 +0100689struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530690 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200691 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530692 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200693 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700694
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200695 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
696 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
697 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
698 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700699
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200700 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700701 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200702 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700703 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200704 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700705 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200706 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700707 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300708};
709
Chris Wilson907b28c2013-07-19 20:36:52 +0100710struct intel_uncore {
711 spinlock_t lock; /** lock is also taken in irq contexts. */
712
713 struct intel_uncore_funcs funcs;
714
715 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200716 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100717
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200718 struct intel_uncore_forcewake_domain {
719 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200720 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200721 unsigned wake_count;
722 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200723 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200724 u32 val_set;
725 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200726 i915_reg_t reg_ack;
727 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200728 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200729 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200730
731 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100732};
733
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200734/* Iterate over initialised fw domains */
735#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
736 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
737 (i__) < FW_DOMAIN_ID_COUNT; \
738 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200739 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200740
741#define for_each_fw_domain(domain__, dev_priv__, i__) \
742 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
743
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200744#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
745#define CSR_VERSION_MAJOR(version) ((version) >> 16)
746#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
747
Daniel Vettereb805622015-05-04 14:58:44 +0200748struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200749 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200750 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530751 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200752 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200753 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200754 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200755 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200756 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200757 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200758 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200759};
760
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100761#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
762 func(is_mobile) sep \
763 func(is_i85x) sep \
764 func(is_i915g) sep \
765 func(is_i945gm) sep \
766 func(is_g33) sep \
767 func(need_gfx_hws) sep \
768 func(is_g4x) sep \
769 func(is_pineview) sep \
770 func(is_broadwater) sep \
771 func(is_crestline) sep \
772 func(is_ivybridge) sep \
773 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800774 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100775 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530776 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700777 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700778 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700779 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100780 func(has_fbc) sep \
781 func(has_pipe_cxsr) sep \
782 func(has_hotplug) sep \
783 func(cursor_needs_physical) sep \
784 func(has_overlay) sep \
785 func(overlay_needs_physical) sep \
786 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100787 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000788 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100789 func(has_ddi) sep \
790 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200791
Damien Lespiaua587f772013-04-22 18:40:38 +0100792#define DEFINE_FLAG(name) u8 name:1
793#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200794
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500795struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200796 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100797 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700798 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000799 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000800 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700801 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100802 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200803 /* Register offsets for the various display pipes and transcoders */
804 int pipe_offsets[I915_MAX_TRANSCODERS];
805 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200806 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300807 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600808
809 /* Slice/subslice/EU info */
810 u8 slice_total;
811 u8 subslice_total;
812 u8 subslice_per_slice;
813 u8 eu_total;
814 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000815 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
816 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600817 u8 has_slice_pg:1;
818 u8 has_subslice_pg:1;
819 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500820};
821
Damien Lespiaua587f772013-04-22 18:40:38 +0100822#undef DEFINE_FLAG
823#undef SEP_SEMICOLON
824
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800825enum i915_cache_level {
826 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100827 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
828 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
829 caches, eg sampler/render caches, and the
830 large Last-Level-Cache. LLC is coherent with
831 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100832 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800833};
834
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300835struct i915_ctx_hang_stats {
836 /* This context had batch pending when hang was declared */
837 unsigned batch_pending;
838
839 /* This context had batch active when hang was declared */
840 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300841
842 /* Time when this context was last blamed for a GPU reset */
843 unsigned long guilty_ts;
844
Chris Wilson676fa572014-12-24 08:13:39 -0800845 /* If the contexts causes a second GPU hang within this time,
846 * it is permanently banned from submitting any more work.
847 */
848 unsigned long ban_period_seconds;
849
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300850 /* This context is banned to submit more work */
851 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300852};
Ben Widawsky40521052012-06-04 14:42:43 -0700853
854/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100855#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300856
857#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100858/**
859 * struct intel_context - as the name implies, represents a context.
860 * @ref: reference count.
861 * @user_handle: userspace tracking identity for this context.
862 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300863 * @flags: context specific flags:
864 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100865 * @file_priv: filp associated with this context (NULL for global default
866 * context).
867 * @hang_stats: information about the role of this context in possible GPU
868 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100869 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100870 * @legacy_hw_ctx: render context backing object and whether it is correctly
871 * initialized (legacy ring submission mechanism only).
872 * @link: link in the global list of contexts.
873 *
874 * Contexts are memory images used by the hardware to store copies of their
875 * internal state.
876 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100877struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300878 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100879 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700880 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100881 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300882 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700883 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300884 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200885 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700886
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100887 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100888 struct {
889 struct drm_i915_gem_object *rcs_state;
890 bool initialized;
891 } legacy_hw_ctx;
892
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100893 /* Execlists */
894 struct {
895 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100896 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200897 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000898 struct i915_vma *lrc_vma;
899 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000900 uint32_t *lrc_reg_state;
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100901 } engine[I915_NUM_RINGS];
902
Ben Widawskya33afea2013-09-17 21:12:45 -0700903 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700904};
905
Paulo Zanonia4001f12015-02-13 17:23:44 -0200906enum fb_op_origin {
907 ORIGIN_GTT,
908 ORIGIN_CPU,
909 ORIGIN_CS,
910 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300911 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200912};
913
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200914struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300915 /* This is always the inner lock when overlapping with struct_mutex and
916 * it's the outer lock when overlapping with stolen_lock. */
917 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700918 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200919 unsigned int possible_framebuffer_bits;
920 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200921 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200922 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700923
Ben Widawskyc4213882014-06-19 12:06:10 -0700924 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700925 struct drm_mm_node *compressed_llb;
926
Rodrigo Vivida46f932014-08-01 02:04:45 -0700927 bool false_color;
928
Paulo Zanonid029bca2015-10-15 10:44:46 -0300929 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300930 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300931
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200932 struct intel_fbc_state_cache {
933 struct {
934 unsigned int mode_flags;
935 uint32_t hsw_bdw_pixel_rate;
936 } crtc;
937
938 struct {
939 unsigned int rotation;
940 int src_w;
941 int src_h;
942 bool visible;
943 } plane;
944
945 struct {
946 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200947 uint32_t pixel_format;
948 unsigned int stride;
949 int fence_reg;
950 unsigned int tiling_mode;
951 } fb;
952 } state_cache;
953
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200954 struct intel_fbc_reg_params {
955 struct {
956 enum pipe pipe;
957 enum plane plane;
958 unsigned int fence_y_offset;
959 } crtc;
960
961 struct {
962 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200963 uint32_t pixel_format;
964 unsigned int stride;
965 int fence_reg;
966 } fb;
967
968 int cfb_size;
969 } params;
970
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700971 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200972 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200973 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200974 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200975 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700976
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200977 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800978};
979
Vandana Kannan96178ee2015-01-10 02:25:56 +0530980/**
981 * HIGH_RR is the highest eDP panel refresh rate read from EDID
982 * LOW_RR is the lowest eDP panel refresh rate found from EDID
983 * parsing for same resolution.
984 */
985enum drrs_refresh_rate_type {
986 DRRS_HIGH_RR,
987 DRRS_LOW_RR,
988 DRRS_MAX_RR, /* RR count */
989};
990
991enum drrs_support_type {
992 DRRS_NOT_SUPPORTED = 0,
993 STATIC_DRRS_SUPPORT = 1,
994 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530995};
996
Daniel Vetter2807cf62014-07-11 10:30:11 -0700997struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530998struct i915_drrs {
999 struct mutex mutex;
1000 struct delayed_work work;
1001 struct intel_dp *dp;
1002 unsigned busy_frontbuffer_bits;
1003 enum drrs_refresh_rate_type refresh_rate_type;
1004 enum drrs_support_type type;
1005};
1006
Rodrigo Vivia031d702013-10-03 16:15:06 -03001007struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001008 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001009 bool sink_support;
1010 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001011 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001012 bool active;
1013 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001014 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301015 bool psr2_support;
1016 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001017 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001018};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001019
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001020enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001021 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001022 PCH_IBX, /* Ibexpeak PCH */
1023 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001024 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301025 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001026 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001027};
1028
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001029enum intel_sbi_destination {
1030 SBI_ICLK,
1031 SBI_MPHY,
1032};
1033
Jesse Barnesb690e962010-07-19 13:53:12 -07001034#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001035#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001036#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001037#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001038#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001039#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001040
Dave Airlie8be48d92010-03-30 05:34:14 +00001041struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001042struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001043
Daniel Vetterc2b91522012-02-14 22:37:19 +01001044struct intel_gmbus {
1045 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001046 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001047 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001048 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001049 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001050 struct drm_i915_private *dev_priv;
1051};
1052
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001053struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001054 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001055 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001056 u32 savePP_ON_DELAYS;
1057 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001058 u32 savePP_ON;
1059 u32 savePP_OFF;
1060 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001061 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001062 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001063 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001064 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001065 u32 saveSWF0[16];
1066 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001067 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001068 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001069 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001070 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001071};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001072
Imre Deakddeea5b2014-05-05 15:19:56 +03001073struct vlv_s0ix_state {
1074 /* GAM */
1075 u32 wr_watermark;
1076 u32 gfx_prio_ctrl;
1077 u32 arb_mode;
1078 u32 gfx_pend_tlb0;
1079 u32 gfx_pend_tlb1;
1080 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1081 u32 media_max_req_count;
1082 u32 gfx_max_req_count;
1083 u32 render_hwsp;
1084 u32 ecochk;
1085 u32 bsd_hwsp;
1086 u32 blt_hwsp;
1087 u32 tlb_rd_addr;
1088
1089 /* MBC */
1090 u32 g3dctl;
1091 u32 gsckgctl;
1092 u32 mbctl;
1093
1094 /* GCP */
1095 u32 ucgctl1;
1096 u32 ucgctl3;
1097 u32 rcgctl1;
1098 u32 rcgctl2;
1099 u32 rstctl;
1100 u32 misccpctl;
1101
1102 /* GPM */
1103 u32 gfxpause;
1104 u32 rpdeuhwtc;
1105 u32 rpdeuc;
1106 u32 ecobus;
1107 u32 pwrdwnupctl;
1108 u32 rp_down_timeout;
1109 u32 rp_deucsw;
1110 u32 rcubmabdtmr;
1111 u32 rcedata;
1112 u32 spare2gh;
1113
1114 /* Display 1 CZ domain */
1115 u32 gt_imr;
1116 u32 gt_ier;
1117 u32 pm_imr;
1118 u32 pm_ier;
1119 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1120
1121 /* GT SA CZ domain */
1122 u32 tilectl;
1123 u32 gt_fifoctl;
1124 u32 gtlc_wake_ctrl;
1125 u32 gtlc_survive;
1126 u32 pmwgicz;
1127
1128 /* Display 2 CZ domain */
1129 u32 gu_ctl0;
1130 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001131 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001132 u32 clock_gate_dis2;
1133};
1134
Chris Wilsonbf225f22014-07-10 20:31:18 +01001135struct intel_rps_ei {
1136 u32 cz_clock;
1137 u32 render_c0;
1138 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001139};
1140
Daniel Vetterc85aa882012-11-02 19:55:03 +01001141struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001142 /*
1143 * work, interrupts_enabled and pm_iir are protected by
1144 * dev_priv->irq_lock
1145 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001146 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001147 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001148 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001149
Ben Widawskyb39fb292014-03-19 18:31:11 -07001150 /* Frequencies are stored in potentially platform dependent multiples.
1151 * In other words, *_freq needs to be multiplied by X to be interesting.
1152 * Soft limits are those which are used for the dynamic reclocking done
1153 * by the driver (raise frequencies under heavy loads, and lower for
1154 * lighter loads). Hard limits are those imposed by the hardware.
1155 *
1156 * A distinction is made for overclocking, which is never enabled by
1157 * default, and is considered to be above the hard limit if it's
1158 * possible at all.
1159 */
1160 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1161 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1162 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1163 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1164 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001165 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001166 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1167 u8 rp1_freq; /* "less than" RP0 power/freqency */
1168 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001169
Chris Wilson8fb55192015-04-07 16:20:28 +01001170 u8 up_threshold; /* Current %busy required to uplock */
1171 u8 down_threshold; /* Current %busy required to downclock */
1172
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001173 int last_adj;
1174 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1175
Chris Wilson8d3afd72015-05-21 21:01:47 +01001176 spinlock_t client_lock;
1177 struct list_head clients;
1178 bool client_boost;
1179
Chris Wilsonc0951f02013-10-10 21:58:50 +01001180 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001181 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001182 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001183
Chris Wilson2e1b8732015-04-27 13:41:22 +01001184 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001185
Chris Wilsonbf225f22014-07-10 20:31:18 +01001186 /* manual wa residency calculations */
1187 struct intel_rps_ei up_ei, down_ei;
1188
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001189 /*
1190 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001191 * Must be taken after struct_mutex if nested. Note that
1192 * this lock may be held for long periods of time when
1193 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001194 */
1195 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001196};
1197
Daniel Vetter1a240d42012-11-29 22:18:51 +01001198/* defined intel_pm.c */
1199extern spinlock_t mchdev_lock;
1200
Daniel Vetterc85aa882012-11-02 19:55:03 +01001201struct intel_ilk_power_mgmt {
1202 u8 cur_delay;
1203 u8 min_delay;
1204 u8 max_delay;
1205 u8 fmax;
1206 u8 fstart;
1207
1208 u64 last_count1;
1209 unsigned long last_time1;
1210 unsigned long chipset_power;
1211 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001212 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001213 unsigned long gfx_power;
1214 u8 corr;
1215
1216 int c_m;
1217 int r_t;
1218};
1219
Imre Deakc6cb5822014-03-04 19:22:55 +02001220struct drm_i915_private;
1221struct i915_power_well;
1222
1223struct i915_power_well_ops {
1224 /*
1225 * Synchronize the well's hw state to match the current sw state, for
1226 * example enable/disable it based on the current refcount. Called
1227 * during driver init and resume time, possibly after first calling
1228 * the enable/disable handlers.
1229 */
1230 void (*sync_hw)(struct drm_i915_private *dev_priv,
1231 struct i915_power_well *power_well);
1232 /*
1233 * Enable the well and resources that depend on it (for example
1234 * interrupts located on the well). Called after the 0->1 refcount
1235 * transition.
1236 */
1237 void (*enable)(struct drm_i915_private *dev_priv,
1238 struct i915_power_well *power_well);
1239 /*
1240 * Disable the well and resources that depend on it. Called after
1241 * the 1->0 refcount transition.
1242 */
1243 void (*disable)(struct drm_i915_private *dev_priv,
1244 struct i915_power_well *power_well);
1245 /* Returns the hw enabled state. */
1246 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1247 struct i915_power_well *power_well);
1248};
1249
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001250/* Power well structure for haswell */
1251struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001252 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001253 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001254 /* power well enable/disable usage count */
1255 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001256 /* cached hw enabled state */
1257 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001258 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001259 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001260 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001261};
1262
Imre Deak83c00f552013-10-25 17:36:47 +03001263struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001264 /*
1265 * Power wells needed for initialization at driver init and suspend
1266 * time are on. They are kept on until after the first modeset.
1267 */
1268 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001269 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001270 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001271
Imre Deak83c00f552013-10-25 17:36:47 +03001272 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001273 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001274 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001275};
1276
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001277#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001278struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001279 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001280 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001281 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001282};
1283
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001284struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001285 /** Memory allocator for GTT stolen memory */
1286 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001287 /** Protects the usage of the GTT stolen memory allocator. This is
1288 * always the inner lock when overlapping with struct_mutex. */
1289 struct mutex stolen_lock;
1290
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001291 /** List of all objects in gtt_space. Used to restore gtt
1292 * mappings on resume */
1293 struct list_head bound_list;
1294 /**
1295 * List of objects which are not bound to the GTT (thus
1296 * are idle and not used by the GPU) but still have
1297 * (presumably uncached) pages still attached.
1298 */
1299 struct list_head unbound_list;
1300
1301 /** Usable portion of the GTT for GEM */
1302 unsigned long stolen_base; /* limited to low memory (32-bit) */
1303
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001304 /** PPGTT used for aliasing the PPGTT with the GTT */
1305 struct i915_hw_ppgtt *aliasing_ppgtt;
1306
Chris Wilson2cfcd322014-05-20 08:28:43 +01001307 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001308 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001309 bool shrinker_no_lock_stealing;
1310
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001311 /** LRU list of objects with fence regs on them. */
1312 struct list_head fence_list;
1313
1314 /**
1315 * We leave the user IRQ off as much as possible,
1316 * but this means that requests will finish and never
1317 * be retired once the system goes idle. Set a timer to
1318 * fire periodically while the ring is running. When it
1319 * fires, go retire requests.
1320 */
1321 struct delayed_work retire_work;
1322
1323 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001324 * When we detect an idle GPU, we want to turn on
1325 * powersaving features. So once we see that there
1326 * are no more requests outstanding and no more
1327 * arrive within a small period of time, we fire
1328 * off the idle_work.
1329 */
1330 struct delayed_work idle_work;
1331
1332 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001333 * Are we in a non-interruptible section of code like
1334 * modesetting?
1335 */
1336 bool interruptible;
1337
Chris Wilsonf62a0072014-02-21 17:55:39 +00001338 /**
1339 * Is the GPU currently considered idle, or busy executing userspace
1340 * requests? Whilst idle, we attempt to power down the hardware and
1341 * display clocks. In order to reduce the effect on performance, there
1342 * is a slight delay before we do so.
1343 */
1344 bool busy;
1345
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001346 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001347 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001348
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001349 /** Bit 6 swizzling required for X tiling */
1350 uint32_t bit_6_swizzle_x;
1351 /** Bit 6 swizzling required for Y tiling */
1352 uint32_t bit_6_swizzle_y;
1353
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001354 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001355 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001356 size_t object_memory;
1357 u32 object_count;
1358};
1359
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001360struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001361 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001362 unsigned bytes;
1363 unsigned size;
1364 int err;
1365 u8 *buf;
1366 loff_t start;
1367 loff_t pos;
1368};
1369
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001370struct i915_error_state_file_priv {
1371 struct drm_device *dev;
1372 struct drm_i915_error_state *error;
1373};
1374
Daniel Vetter99584db2012-11-14 17:14:04 +01001375struct i915_gpu_error {
1376 /* For hangcheck timer */
1377#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1378#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001379 /* Hang gpu twice in this window and your context gets banned */
1380#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1381
Chris Wilson737b1502015-01-26 18:03:03 +02001382 struct workqueue_struct *hangcheck_wq;
1383 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001384
1385 /* For reset and error_state handling. */
1386 spinlock_t lock;
1387 /* Protected by the above dev->gpu_error.lock. */
1388 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001389
1390 unsigned long missed_irq_rings;
1391
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001392 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001393 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001394 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001395 * This is a counter which gets incremented when reset is triggered,
1396 * and again when reset has been handled. So odd values (lowest bit set)
1397 * means that reset is in progress and even values that
1398 * (reset_counter >> 1):th reset was successfully completed.
1399 *
1400 * If reset is not completed succesfully, the I915_WEDGE bit is
1401 * set meaning that hardware is terminally sour and there is no
1402 * recovery. All waiters on the reset_queue will be woken when
1403 * that happens.
1404 *
1405 * This counter is used by the wait_seqno code to notice that reset
1406 * event happened and it needs to restart the entire ioctl (since most
1407 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001408 *
1409 * This is important for lock-free wait paths, where no contended lock
1410 * naturally enforces the correct ordering between the bail-out of the
1411 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001412 */
1413 atomic_t reset_counter;
1414
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001415#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001416#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001417
1418 /**
1419 * Waitqueue to signal when the reset has completed. Used by clients
1420 * that wait for dev_priv->mm.wedged to settle.
1421 */
1422 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001423
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001424 /* Userspace knobs for gpu hang simulation;
1425 * combines both a ring mask, and extra flags
1426 */
1427 u32 stop_rings;
1428#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1429#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001430
1431 /* For missed irq/seqno simulation. */
1432 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001433
1434 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1435 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001436};
1437
Zhang Ruib8efb172013-02-05 15:41:53 +08001438enum modeset_restore {
1439 MODESET_ON_LID_OPEN,
1440 MODESET_DONE,
1441 MODESET_SUSPENDED,
1442};
1443
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001444#define DP_AUX_A 0x40
1445#define DP_AUX_B 0x10
1446#define DP_AUX_C 0x20
1447#define DP_AUX_D 0x30
1448
Xiong Zhang11c1b652015-08-17 16:04:04 +08001449#define DDC_PIN_B 0x05
1450#define DDC_PIN_C 0x04
1451#define DDC_PIN_D 0x06
1452
Paulo Zanoni6acab152013-09-12 17:06:24 -03001453struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001454 /*
1455 * This is an index in the HDMI/DVI DDI buffer translation table.
1456 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1457 * populate this field.
1458 */
1459#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001460 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001461
1462 uint8_t supports_dvi:1;
1463 uint8_t supports_hdmi:1;
1464 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001465
1466 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001467 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001468
1469 uint8_t dp_boost_level;
1470 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001471};
1472
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001473enum psr_lines_to_wait {
1474 PSR_0_LINES_TO_WAIT = 0,
1475 PSR_1_LINE_TO_WAIT,
1476 PSR_4_LINES_TO_WAIT,
1477 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301478};
1479
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001480struct intel_vbt_data {
1481 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1482 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1483
1484 /* Feature bits */
1485 unsigned int int_tv_support:1;
1486 unsigned int lvds_dither:1;
1487 unsigned int lvds_vbt:1;
1488 unsigned int int_crt_support:1;
1489 unsigned int lvds_use_ssc:1;
1490 unsigned int display_clock_mode:1;
1491 unsigned int fdi_rx_polarity_inverted:1;
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301492 unsigned int has_mipi:1;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001493 int lvds_ssc_freq;
1494 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1495
Pradeep Bhat83a72802014-03-28 10:14:57 +05301496 enum drrs_support_type drrs_type;
1497
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001498 /* eDP */
1499 int edp_rate;
1500 int edp_lanes;
1501 int edp_preemphasis;
1502 int edp_vswing;
1503 bool edp_initialized;
1504 bool edp_support;
1505 int edp_bpp;
1506 struct edp_power_seq edp_pps;
1507
Jani Nikulaf00076d2013-12-14 20:38:29 -02001508 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001509 bool full_link;
1510 bool require_aux_wakeup;
1511 int idle_frames;
1512 enum psr_lines_to_wait lines_to_wait;
1513 int tp1_wakeup_time;
1514 int tp2_tp3_wakeup_time;
1515 } psr;
1516
1517 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001518 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001519 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001520 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001521 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001522 } backlight;
1523
Shobhit Kumard17c5442013-08-27 15:12:25 +03001524 /* MIPI DSI */
1525 struct {
Shobhit Kumar3e6bd012014-05-27 19:33:59 +05301526 u16 port;
Shobhit Kumard17c5442013-08-27 15:12:25 +03001527 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301528 struct mipi_config *config;
1529 struct mipi_pps_data *pps;
1530 u8 seq_version;
1531 u32 size;
1532 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001533 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001534 } dsi;
1535
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001536 int crt_ddc_pin;
1537
1538 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001539 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001540
1541 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001542};
1543
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001544enum intel_ddb_partitioning {
1545 INTEL_DDB_PART_1_2,
1546 INTEL_DDB_PART_5_6, /* IVB+ */
1547};
1548
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001549struct intel_wm_level {
1550 bool enable;
1551 uint32_t pri_val;
1552 uint32_t spr_val;
1553 uint32_t cur_val;
1554 uint32_t fbc_val;
1555};
1556
Imre Deak820c1982013-12-17 14:46:36 +02001557struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001558 uint32_t wm_pipe[3];
1559 uint32_t wm_lp[3];
1560 uint32_t wm_lp_spr[3];
1561 uint32_t wm_linetime[3];
1562 bool enable_fbc_wm;
1563 enum intel_ddb_partitioning partitioning;
1564};
1565
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001566struct vlv_pipe_wm {
1567 uint16_t primary;
1568 uint16_t sprite[2];
1569 uint8_t cursor;
1570};
1571
1572struct vlv_sr_wm {
1573 uint16_t plane;
1574 uint8_t cursor;
1575};
1576
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001577struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001578 struct vlv_pipe_wm pipe[3];
1579 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001580 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001581 uint8_t cursor;
1582 uint8_t sprite[2];
1583 uint8_t primary;
1584 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001585 uint8_t level;
1586 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001587};
1588
Damien Lespiauc1939242014-11-04 17:06:41 +00001589struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001590 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001591};
1592
1593static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1594{
Damien Lespiau16160e32014-11-04 17:06:53 +00001595 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001596}
1597
Damien Lespiau08db6652014-11-04 17:06:52 +00001598static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1599 const struct skl_ddb_entry *e2)
1600{
1601 if (e1->start == e2->start && e1->end == e2->end)
1602 return true;
1603
1604 return false;
1605}
1606
Damien Lespiauc1939242014-11-04 17:06:41 +00001607struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001608 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001609 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001610 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001611};
1612
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001613struct skl_wm_values {
1614 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001615 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001616 uint32_t wm_linetime[I915_MAX_PIPES];
1617 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001618 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001619};
1620
1621struct skl_wm_level {
1622 bool plane_en[I915_MAX_PLANES];
1623 uint16_t plane_res_b[I915_MAX_PLANES];
1624 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001625};
1626
Paulo Zanonic67a4702013-08-19 13:18:09 -03001627/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001628 * This struct helps tracking the state needed for runtime PM, which puts the
1629 * device in PCI D3 state. Notice that when this happens, nothing on the
1630 * graphics device works, even register access, so we don't get interrupts nor
1631 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001632 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001633 * Every piece of our code that needs to actually touch the hardware needs to
1634 * either call intel_runtime_pm_get or call intel_display_power_get with the
1635 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001636 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001637 * Our driver uses the autosuspend delay feature, which means we'll only really
1638 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001639 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001640 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001641 *
1642 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1643 * goes back to false exactly before we reenable the IRQs. We use this variable
1644 * to check if someone is trying to enable/disable IRQs while they're supposed
1645 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001646 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001647 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001648 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001649 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001650struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001651 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001652 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001653 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001654 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001655};
1656
Daniel Vetter926321d2013-10-16 13:30:34 +02001657enum intel_pipe_crc_source {
1658 INTEL_PIPE_CRC_SOURCE_NONE,
1659 INTEL_PIPE_CRC_SOURCE_PLANE1,
1660 INTEL_PIPE_CRC_SOURCE_PLANE2,
1661 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001662 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001663 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1664 INTEL_PIPE_CRC_SOURCE_TV,
1665 INTEL_PIPE_CRC_SOURCE_DP_B,
1666 INTEL_PIPE_CRC_SOURCE_DP_C,
1667 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001668 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001669 INTEL_PIPE_CRC_SOURCE_MAX,
1670};
1671
Shuang He8bf1e9f2013-10-15 18:55:27 +01001672struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001673 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001674 uint32_t crc[5];
1675};
1676
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001677#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001678struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001679 spinlock_t lock;
1680 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001681 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001682 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001683 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001684 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001685};
1686
Daniel Vetterf99d7062014-06-19 16:01:59 +02001687struct i915_frontbuffer_tracking {
1688 struct mutex lock;
1689
1690 /*
1691 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1692 * scheduled flips.
1693 */
1694 unsigned busy_bits;
1695 unsigned flip_bits;
1696};
1697
Mika Kuoppala72253422014-10-07 17:21:26 +03001698struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001699 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001700 u32 value;
1701 /* bitmask representing WA bits */
1702 u32 mask;
1703};
1704
Arun Siluvery33136b02016-01-21 21:43:47 +00001705/*
1706 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1707 * allowing it for RCS as we don't foresee any requirement of having
1708 * a whitelist for other engines. When it is really required for
1709 * other engines then the limit need to be increased.
1710 */
1711#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001712
1713struct i915_workarounds {
1714 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1715 u32 count;
Arun Siluvery33136b02016-01-21 21:43:47 +00001716 u32 hw_whitelist_count[I915_NUM_RINGS];
Mika Kuoppala72253422014-10-07 17:21:26 +03001717};
1718
Yu Zhangcf9d2892015-02-10 19:05:47 +08001719struct i915_virtual_gpu {
1720 bool active;
1721};
1722
John Harrison5f19e2b2015-05-29 17:43:27 +01001723struct i915_execbuffer_params {
1724 struct drm_device *dev;
1725 struct drm_file *file;
1726 uint32_t dispatch_flags;
1727 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001728 uint64_t batch_obj_vm_offset;
John Harrison5f19e2b2015-05-29 17:43:27 +01001729 struct intel_engine_cs *ring;
1730 struct drm_i915_gem_object *batch_obj;
1731 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001732 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001733};
1734
Matt Roperaa363132015-09-24 15:53:18 -07001735/* used in computing the new watermarks state */
1736struct intel_wm_config {
1737 unsigned int num_pipes_active;
1738 bool sprites_enabled;
1739 bool sprites_scaled;
1740};
1741
Jani Nikula77fec552014-03-31 14:27:22 +03001742struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001744 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001745 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001746 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001747
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001748 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001749
1750 int relative_constants_mode;
1751
1752 void __iomem *regs;
1753
Chris Wilson907b28c2013-07-19 20:36:52 +01001754 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001755
Yu Zhangcf9d2892015-02-10 19:05:47 +08001756 struct i915_virtual_gpu vgpu;
1757
Alex Dai33a732f2015-08-12 15:43:36 +01001758 struct intel_guc guc;
1759
Daniel Vettereb805622015-05-04 14:58:44 +02001760 struct intel_csr csr;
1761
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001762 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001763
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001764 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1765 * controller on different i2c buses. */
1766 struct mutex gmbus_mutex;
1767
1768 /**
1769 * Base address of the gmbus and gpio block.
1770 */
1771 uint32_t gpio_mmio_base;
1772
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301773 /* MMIO base address for MIPI regs */
1774 uint32_t mipi_mmio_base;
1775
Ville Syrjälä443a3892015-11-11 20:34:15 +02001776 uint32_t psr_mmio_base;
1777
Daniel Vetter28c70f12012-12-01 13:53:45 +01001778 wait_queue_head_t gmbus_wait_queue;
1779
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001780 struct pci_dev *bridge_dev;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01001781 struct intel_engine_cs ring[I915_NUM_RINGS];
Ben Widawsky3e789982014-06-30 09:53:37 -07001782 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001783 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001784
Daniel Vetterba8286f2014-09-11 07:43:25 +02001785 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001786 struct resource mch_res;
1787
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001788 /* protects the irq masks */
1789 spinlock_t irq_lock;
1790
Sourab Gupta84c33a62014-06-02 16:47:17 +05301791 /* protects the mmio flip data */
1792 spinlock_t mmio_flip_lock;
1793
Imre Deakf8b79e52014-03-04 19:23:07 +02001794 bool display_irqs_enabled;
1795
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001796 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1797 struct pm_qos_request pm_qos;
1798
Ville Syrjäläa5805162015-05-26 20:42:30 +03001799 /* Sideband mailbox protection */
1800 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001801
1802 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001803 union {
1804 u32 irq_mask;
1805 u32 de_irq_mask[I915_MAX_PIPES];
1806 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001807 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001808 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301809 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001810 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001811
Jani Nikula5fcece82015-05-27 15:03:42 +03001812 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001813 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301814 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001816 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001817
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001818 bool preserve_bios_swizzle;
1819
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001820 /* overlay */
1821 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001822
Jani Nikula58c68772013-11-08 16:48:54 +02001823 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001824 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001825
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001826 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001827 bool no_aux_handshake;
1828
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001829 /* protects panel power sequencer state */
1830 struct mutex pps_mutex;
1831
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001832 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001833 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1834
1835 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001836 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001837 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001838 unsigned int max_dotclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001839 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001840 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001841
Daniel Vetter645416f2013-09-02 16:22:25 +02001842 /**
1843 * wq - Driver workqueue for GEM.
1844 *
1845 * NOTE: Work items scheduled here are not allowed to grab any modeset
1846 * locks, for otherwise the flushing done in the pageflip code will
1847 * result in deadlocks.
1848 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001849 struct workqueue_struct *wq;
1850
1851 /* Display functions */
1852 struct drm_i915_display_funcs display;
1853
1854 /* PCH chipset type */
1855 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001856 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001857
1858 unsigned long quirks;
1859
Zhang Ruib8efb172013-02-05 15:41:53 +08001860 enum modeset_restore modeset_restore;
1861 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001862 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001863
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001864 struct list_head vm_list; /* Global list of all address spaces */
Ben Widawsky0260c422014-03-22 22:47:21 -07001865 struct i915_gtt gtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001866
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001867 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001868 DECLARE_HASHTABLE(mm_structs, 7);
1869 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001870
Daniel Vetter87813422012-05-02 11:49:32 +02001871 /* Kernel Modesetting */
1872
yakui_zhao9b9d1722009-05-31 17:17:17 +08001873 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001874
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001875 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1876 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001877 wait_queue_head_t pending_flip_queue;
1878
Daniel Vetterc4597872013-10-21 21:04:07 +02001879#ifdef CONFIG_DEBUG_FS
1880 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1881#endif
1882
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001883 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001884 int num_shared_dpll;
1885 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001886
1887 unsigned int active_crtcs;
1888 unsigned int min_pixclk[I915_MAX_PIPES];
1889
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001890 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001891
Mika Kuoppala72253422014-10-07 17:21:26 +03001892 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001893
Jesse Barnes652c3932009-08-17 13:31:43 -07001894 /* Reclocking support */
1895 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001896
1897 struct i915_frontbuffer_tracking fb_tracking;
1898
Jesse Barnes652c3932009-08-17 13:31:43 -07001899 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001900
Zhenyu Wangc48044112009-12-17 14:48:43 +08001901 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001902
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001903 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001904
Ben Widawsky59124502013-07-04 11:02:05 -07001905 /* Cannot be determined by PCIID. You must always read a register. */
1906 size_t ellc_size;
1907
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001908 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001909 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001910
Daniel Vetter20e4d402012-08-08 23:35:39 +02001911 /* ilk-only ips/rps state. Everything in here is protected by the global
1912 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001913 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001914
Imre Deak83c00f552013-10-25 17:36:47 +03001915 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001916
Rodrigo Vivia031d702013-10-03 16:15:06 -03001917 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001918
Daniel Vetter99584db2012-11-14 17:14:04 +01001919 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001920
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001921 struct drm_i915_gem_object *vlv_pctx;
1922
Daniel Vetter06957262015-08-10 13:34:08 +02001923#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001924 /* list of fbdev register on this device */
1925 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001926 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001927#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001928
1929 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001930 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001931
Imre Deak58fddc22015-01-08 17:54:14 +02001932 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001933 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001934 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001935 /**
1936 * av_mutex - mutex for audio/video sync
1937 *
1938 */
1939 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001940
Ben Widawsky254f9652012-06-04 14:42:42 -07001941 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001942 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001943
Damien Lespiau3e683202012-12-11 18:48:29 +00001944 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001945
Ville Syrjälä70722462015-04-10 18:21:28 +03001946 u32 chv_phy_control;
1947
Daniel Vetter842f1c82014-03-10 10:01:44 +01001948 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001949 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001950 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001951 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001952
Ville Syrjälä53615a52013-08-01 16:18:50 +03001953 struct {
1954 /*
1955 * Raw watermark latency values:
1956 * in 0.1us units for WM0,
1957 * in 0.5us units for WM1+.
1958 */
1959 /* primary */
1960 uint16_t pri_latency[5];
1961 /* sprite */
1962 uint16_t spr_latency[5];
1963 /* cursor */
1964 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001965 /*
1966 * Raw watermark memory latency values
1967 * for SKL for all 8 levels
1968 * in 1us units.
1969 */
1970 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001971
Matt Roperaa363132015-09-24 15:53:18 -07001972 /* Committed wm config */
1973 struct intel_wm_config config;
1974
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001975 /*
1976 * The skl_wm_values structure is a bit too big for stack
1977 * allocation, so we keep the staging struct where we store
1978 * intermediate results here instead.
1979 */
1980 struct skl_wm_values skl_results;
1981
Ville Syrjälä609cede2013-10-09 19:18:03 +03001982 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001983 union {
1984 struct ilk_wm_values hw;
1985 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001986 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001987 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001988
1989 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001990
1991 /*
1992 * Should be held around atomic WM register writing; also
1993 * protects * intel_crtc->wm.active and
1994 * cstate->wm.need_postvbl_update.
1995 */
1996 struct mutex wm_mutex;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001997 } wm;
1998
Paulo Zanoni8a187452013-12-06 20:32:13 -02001999 struct i915_runtime_pm pm;
2000
Oscar Mateoa83014d2014-07-24 17:04:21 +01002001 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2002 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01002003 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00002004 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002005 struct list_head *vmas);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002006 int (*init_rings)(struct drm_device *dev);
2007 void (*cleanup_ring)(struct intel_engine_cs *ring);
2008 void (*stop_ring)(struct intel_engine_cs *ring);
2009 } gt;
2010
Dave Gordoned54c1a2016-01-19 19:02:54 +00002011 struct intel_context *kernel_context;
2012
Sonika Jindal9e458032015-05-06 17:35:48 +05302013 bool edp_low_vswing;
2014
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002015 /* perform PHY state sanity checks? */
2016 bool chv_phy_assert[2];
2017
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002018 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2019
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002020 /*
2021 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2022 * will be rejected. Instead look for a better place.
2023 */
Jani Nikula77fec552014-03-31 14:27:22 +03002024};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002025
Chris Wilson2c1792a2013-08-01 18:39:55 +01002026static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2027{
2028 return dev->dev_private;
2029}
2030
Imre Deak888d0d42015-01-08 17:54:13 +02002031static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2032{
2033 return to_i915(dev_get_drvdata(dev));
2034}
2035
Alex Dai33a732f2015-08-12 15:43:36 +01002036static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2037{
2038 return container_of(guc, struct drm_i915_private, guc);
2039}
2040
Chris Wilsonb4519512012-05-11 14:29:30 +01002041/* Iterate over initialised rings */
2042#define for_each_ring(ring__, dev_priv__, i__) \
2043 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +02002044 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01002045
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002046enum hdmi_force_audio {
2047 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2048 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2049 HDMI_AUDIO_AUTO, /* trust EDID */
2050 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2051};
2052
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002053#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002054
Chris Wilson37e680a2012-06-07 15:38:42 +01002055struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002056 unsigned int flags;
2057#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2058
Chris Wilson37e680a2012-06-07 15:38:42 +01002059 /* Interface between the GEM object and its backing storage.
2060 * get_pages() is called once prior to the use of the associated set
2061 * of pages before to binding them into the GTT, and put_pages() is
2062 * called after we no longer need them. As we expect there to be
2063 * associated cost with migrating pages between the backing storage
2064 * and making them available for the GPU (e.g. clflush), we may hold
2065 * onto the pages after they are no longer referenced by the GPU
2066 * in case they may be used again shortly (for example migrating the
2067 * pages to a different memory domain within the GTT). put_pages()
2068 * will therefore most likely be called when the object itself is
2069 * being released or under memory pressure (where we attempt to
2070 * reap pages for the shrinker).
2071 */
2072 int (*get_pages)(struct drm_i915_gem_object *);
2073 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002074
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002075 int (*dmabuf_export)(struct drm_i915_gem_object *);
2076 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002077};
2078
Daniel Vettera071fa02014-06-18 23:28:09 +02002079/*
2080 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302081 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002082 * doesn't mean that the hw necessarily already scans it out, but that any
2083 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2084 *
2085 * We have one bit per pipe and per scanout plane type.
2086 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302087#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2088#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002089#define INTEL_FRONTBUFFER_BITS \
2090 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2091#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2092 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2093#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302094 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2095#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2096 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002097#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302098 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002099#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302100 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002101
Eric Anholt673a3942008-07-30 12:06:12 -07002102struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002103 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002104
Chris Wilson37e680a2012-06-07 15:38:42 +01002105 const struct drm_i915_gem_object_ops *ops;
2106
Ben Widawsky2f633152013-07-17 12:19:03 -07002107 /** List of VMAs backed by this object */
2108 struct list_head vma_list;
2109
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002110 /** Stolen memory for this object, instead of being backed by shmem. */
2111 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002112 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002113
Chris Wilsonb4716182015-04-27 13:41:17 +01002114 struct list_head ring_list[I915_NUM_RINGS];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002115 /** Used in execbuf to temporarily hold a ref */
2116 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002117
Chris Wilson8d9d5742015-04-07 16:20:38 +01002118 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002119
Eric Anholt673a3942008-07-30 12:06:12 -07002120 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002121 * This is set if the object is on the active lists (has pending
2122 * rendering and so a non-zero seqno), and is not set if it i s on
2123 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002124 */
Chris Wilsonb4716182015-04-27 13:41:17 +01002125 unsigned int active:I915_NUM_RINGS;
Eric Anholt673a3942008-07-30 12:06:12 -07002126
2127 /**
2128 * This is set if the object has been written to since last bound
2129 * to the GTT
2130 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002131 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002132
2133 /**
2134 * Fence register bits (if any) for this object. Will be set
2135 * as needed when mapped into the GTT.
2136 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002137 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002138 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002139
2140 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002141 * Advice: are the backing pages purgeable?
2142 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002143 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002144
2145 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002146 * Current tiling mode for the object.
2147 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002148 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002149 /**
2150 * Whether the tiling parameters for the currently associated fence
2151 * register have changed. Note that for the purposes of tracking
2152 * tiling changes we also treat the unfenced register, the register
2153 * slot that the object occupies whilst it executes a fenced
2154 * command (such as BLT on gen2/3), as a "fence".
2155 */
2156 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002157
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002158 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002159 * Is the object at the current location in the gtt mappable and
2160 * fenceable? Used to avoid costly recalculations.
2161 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002162 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002163
2164 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002165 * Whether the current gtt mapping needs to be mappable (and isn't just
2166 * mappable by accident). Track pin and fault separate for a more
2167 * accurate mappable working set.
2168 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002169 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002170
Chris Wilsoncaea7472010-11-12 13:53:37 +00002171 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302172 * Is the object to be mapped as read-only to the GPU
2173 * Only honoured if hardware has relevant pte bit
2174 */
2175 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002176 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002177 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002178
Daniel Vettera071fa02014-06-18 23:28:09 +02002179 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2180
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002181 unsigned int pin_display;
2182
Chris Wilson9da3da62012-06-01 15:20:22 +01002183 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002184 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002185 struct get_page {
2186 struct scatterlist *sg;
2187 int last;
2188 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002189
Daniel Vetter1286ff72012-05-10 15:25:09 +02002190 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002191 void *dma_buf_vmapping;
2192 int vmapping_count;
2193
Chris Wilsonb4716182015-04-27 13:41:17 +01002194 /** Breadcrumb of last rendering to the buffer.
2195 * There can only be one writer, but we allow for multiple readers.
2196 * If there is a writer that necessarily implies that all other
2197 * read requests are complete - but we may only be lazily clearing
2198 * the read requests. A read request is naturally the most recent
2199 * request on a ring, so we may have two different write and read
2200 * requests on one ring where the write request is older than the
2201 * read request. This allows for the CPU to read from an active
2202 * buffer by only waiting for the write to complete.
2203 * */
2204 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
John Harrison97b2a6a2014-11-24 18:49:26 +00002205 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002206 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002207 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002208
Daniel Vetter778c3542010-05-13 11:49:44 +02002209 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002210 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002211
Daniel Vetter80075d42013-10-09 21:23:52 +02002212 /** References from framebuffers, locks out tiling changes. */
2213 unsigned long framebuffer_references;
2214
Eric Anholt280b7132009-03-12 16:56:27 -07002215 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002216 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002217
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002218 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002219 /** for phy allocated objects */
2220 struct drm_dma_handle *phys_handle;
2221
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002222 struct i915_gem_userptr {
2223 uintptr_t ptr;
2224 unsigned read_only :1;
2225 unsigned workers :4;
2226#define I915_GEM_USERPTR_MAX_WORKERS 15
2227
Chris Wilsonad46cb52014-08-07 14:20:40 +01002228 struct i915_mm_struct *mm;
2229 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002230 struct work_struct *work;
2231 } userptr;
2232 };
2233};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002234#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002235
Daniel Vettera071fa02014-06-18 23:28:09 +02002236void i915_gem_track_fb(struct drm_i915_gem_object *old,
2237 struct drm_i915_gem_object *new,
2238 unsigned frontbuffer_bits);
2239
Eric Anholt673a3942008-07-30 12:06:12 -07002240/**
2241 * Request queue structure.
2242 *
2243 * The request queue allows us to note sequence numbers that have been emitted
2244 * and may be associated with active buffers to be retired.
2245 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002246 * By keeping this list, we can avoid having to do questionable sequence
2247 * number comparisons on buffer last_read|write_seqno. It also allows an
2248 * emission time to be associated with the request for tracking how far ahead
2249 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002250 *
2251 * The requests are reference counted, so upon creation they should have an
2252 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002253 */
2254struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002255 struct kref ref;
2256
Zou Nan hai852835f2010-05-21 09:08:56 +08002257 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002258 struct drm_i915_private *i915;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002259 struct intel_engine_cs *ring;
Zou Nan hai852835f2010-05-21 09:08:56 +08002260
Chris Wilson821485d2015-12-11 11:32:59 +00002261 /** GEM sequence number associated with the previous request,
2262 * when the HWS breadcrumb is equal to this the GPU is processing
2263 * this request.
2264 */
2265 u32 previous_seqno;
2266
2267 /** GEM sequence number associated with this request,
2268 * when the HWS breadcrumb is equal or greater than this the GPU
2269 * has finished processing this request.
2270 */
2271 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002272
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002273 /** Position in the ringbuffer of the start of the request */
2274 u32 head;
2275
Nick Hoath72f95af2015-01-15 13:10:37 +00002276 /**
2277 * Position in the ringbuffer of the start of the postfix.
2278 * This is required to calculate the maximum available ringbuffer
2279 * space without overwriting the postfix.
2280 */
2281 u32 postfix;
2282
2283 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002284 u32 tail;
2285
Nick Hoathb3a38992015-02-19 16:30:47 +00002286 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002287 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002288 * Contexts are refcounted, so when this request is associated with a
2289 * context, we must increment the context's refcount, to guarantee that
2290 * it persists while any request is linked to it. Requests themselves
2291 * are also refcounted, so the request will only be freed when the last
2292 * reference to it is dismissed, and the code in
2293 * i915_gem_request_free() will then decrement the refcount on the
2294 * context.
2295 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002296 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002297 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002298
John Harrisondc4be60712015-05-29 17:43:39 +01002299 /** Batch buffer related to this request if any (used for
2300 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002301 struct drm_i915_gem_object *batch_obj;
2302
Eric Anholt673a3942008-07-30 12:06:12 -07002303 /** Time at which this request was emitted, in jiffies. */
2304 unsigned long emitted_jiffies;
2305
Eric Anholtb9624422009-06-03 07:27:35 +00002306 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002307 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002308
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002309 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002310 /** file_priv list entry for this request */
2311 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002312
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002313 /** process identifier submitting this request */
2314 struct pid *pid;
2315
Nick Hoath6d3d8272015-01-15 13:10:39 +00002316 /**
2317 * The ELSP only accepts two elements at a time, so we queue
2318 * context/tail pairs on a given queue (ring->execlist_queue) until the
2319 * hardware is available. The queue serves a double purpose: we also use
2320 * it to keep track of the up to 2 contexts currently in the hardware
2321 * (usually one in execution and the other queued up by the GPU): We
2322 * only remove elements from the head of the queue when the hardware
2323 * informs us that an element has been completed.
2324 *
2325 * All accesses to the queue are mediated by a spinlock
2326 * (ring->execlist_lock).
2327 */
2328
2329 /** Execlist link in the submission queue.*/
2330 struct list_head execlist_link;
2331
2332 /** Execlists no. of times this request has been sent to the ELSP */
2333 int elsp_submitted;
2334
Eric Anholt673a3942008-07-30 12:06:12 -07002335};
2336
Dave Gordon26827082016-01-19 19:02:53 +00002337struct drm_i915_gem_request * __must_check
2338i915_gem_request_alloc(struct intel_engine_cs *engine,
2339 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002340void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002341void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002342int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2343 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002344
John Harrisonb793a002014-11-24 18:49:25 +00002345static inline uint32_t
2346i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2347{
2348 return req ? req->seqno : 0;
2349}
2350
2351static inline struct intel_engine_cs *
2352i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2353{
2354 return req ? req->ring : NULL;
2355}
2356
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002357static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002358i915_gem_request_reference(struct drm_i915_gem_request *req)
2359{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002360 if (req)
2361 kref_get(&req->ref);
2362 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002363}
2364
2365static inline void
2366i915_gem_request_unreference(struct drm_i915_gem_request *req)
2367{
Daniel Vetterf2458602014-11-26 10:26:05 +01002368 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002369 kref_put(&req->ref, i915_gem_request_free);
2370}
2371
Chris Wilson41037f92015-03-27 11:01:36 +00002372static inline void
2373i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2374{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002375 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002376
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002377 if (!req)
2378 return;
2379
2380 dev = req->ring->dev;
2381 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002382 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002383}
2384
John Harrisonabfe2622014-11-24 18:49:24 +00002385static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2386 struct drm_i915_gem_request *src)
2387{
2388 if (src)
2389 i915_gem_request_reference(src);
2390
2391 if (*pdst)
2392 i915_gem_request_unreference(*pdst);
2393
2394 *pdst = src;
2395}
2396
John Harrison1b5a4332014-11-24 18:49:42 +00002397/*
2398 * XXX: i915_gem_request_completed should be here but currently needs the
2399 * definition of i915_seqno_passed() which is below. It will be moved in
2400 * a later patch when the call to i915_seqno_passed() is obsoleted...
2401 */
2402
Brad Volkin351e3db2014-02-18 10:15:46 -08002403/*
2404 * A command that requires special handling by the command parser.
2405 */
2406struct drm_i915_cmd_descriptor {
2407 /*
2408 * Flags describing how the command parser processes the command.
2409 *
2410 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2411 * a length mask if not set
2412 * CMD_DESC_SKIP: The command is allowed but does not follow the
2413 * standard length encoding for the opcode range in
2414 * which it falls
2415 * CMD_DESC_REJECT: The command is never allowed
2416 * CMD_DESC_REGISTER: The command should be checked against the
2417 * register whitelist for the appropriate ring
2418 * CMD_DESC_MASTER: The command is allowed if the submitting process
2419 * is the DRM master
2420 */
2421 u32 flags;
2422#define CMD_DESC_FIXED (1<<0)
2423#define CMD_DESC_SKIP (1<<1)
2424#define CMD_DESC_REJECT (1<<2)
2425#define CMD_DESC_REGISTER (1<<3)
2426#define CMD_DESC_BITMASK (1<<4)
2427#define CMD_DESC_MASTER (1<<5)
2428
2429 /*
2430 * The command's unique identification bits and the bitmask to get them.
2431 * This isn't strictly the opcode field as defined in the spec and may
2432 * also include type, subtype, and/or subop fields.
2433 */
2434 struct {
2435 u32 value;
2436 u32 mask;
2437 } cmd;
2438
2439 /*
2440 * The command's length. The command is either fixed length (i.e. does
2441 * not include a length field) or has a length field mask. The flag
2442 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2443 * a length mask. All command entries in a command table must include
2444 * length information.
2445 */
2446 union {
2447 u32 fixed;
2448 u32 mask;
2449 } length;
2450
2451 /*
2452 * Describes where to find a register address in the command to check
2453 * against the ring's register whitelist. Only valid if flags has the
2454 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002455 *
2456 * A non-zero step value implies that the command may access multiple
2457 * registers in sequence (e.g. LRI), in that case step gives the
2458 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002459 */
2460 struct {
2461 u32 offset;
2462 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002463 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002464 } reg;
2465
2466#define MAX_CMD_DESC_BITMASKS 3
2467 /*
2468 * Describes command checks where a particular dword is masked and
2469 * compared against an expected value. If the command does not match
2470 * the expected value, the parser rejects it. Only valid if flags has
2471 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2472 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002473 *
2474 * If the check specifies a non-zero condition_mask then the parser
2475 * only performs the check when the bits specified by condition_mask
2476 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002477 */
2478 struct {
2479 u32 offset;
2480 u32 mask;
2481 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002482 u32 condition_offset;
2483 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002484 } bits[MAX_CMD_DESC_BITMASKS];
2485};
2486
2487/*
2488 * A table of commands requiring special handling by the command parser.
2489 *
2490 * Each ring has an array of tables. Each table consists of an array of command
2491 * descriptors, which must be sorted with command opcodes in ascending order.
2492 */
2493struct drm_i915_cmd_table {
2494 const struct drm_i915_cmd_descriptor *table;
2495 int count;
2496};
2497
Chris Wilsondbbe9122014-08-09 19:18:43 +01002498/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002499#define __I915__(p) ({ \
2500 struct drm_i915_private *__p; \
2501 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2502 __p = (struct drm_i915_private *)p; \
2503 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2504 __p = to_i915((struct drm_device *)p); \
2505 else \
2506 BUILD_BUG(); \
2507 __p; \
2508})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002509#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002510#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002511#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002512
Jani Nikulae87a0052015-10-20 15:22:02 +03002513#define REVID_FOREVER 0xff
2514/*
2515 * Return true if revision is in range [since,until] inclusive.
2516 *
2517 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2518 */
2519#define IS_REVID(p, since, until) \
2520 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2521
Chris Wilson87f1f462014-08-09 19:18:42 +01002522#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2523#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002524#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002525#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002526#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002527#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2528#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002529#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2530#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2531#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002532#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002533#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002534#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2535#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002536#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2537#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002538#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002539#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002540#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2541 INTEL_DEVID(dev) == 0x0152 || \
2542 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002543#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002544#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002545#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002546#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302547#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002548#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002549#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002550#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002551#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002552 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002553#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002554 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002555 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002556 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002557/* ULX machines are also considered ULT. */
2558#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2559 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002560#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2561 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002562#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002563 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002564#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002565 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002566/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002567#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2568 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002569#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2570 INTEL_DEVID(dev) == 0x1913 || \
2571 INTEL_DEVID(dev) == 0x1916 || \
2572 INTEL_DEVID(dev) == 0x1921 || \
2573 INTEL_DEVID(dev) == 0x1926)
2574#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2575 INTEL_DEVID(dev) == 0x1915 || \
2576 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002577#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2578 INTEL_DEVID(dev) == 0x5913 || \
2579 INTEL_DEVID(dev) == 0x5916 || \
2580 INTEL_DEVID(dev) == 0x5921 || \
2581 INTEL_DEVID(dev) == 0x5926)
2582#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2583 INTEL_DEVID(dev) == 0x5915 || \
2584 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302585#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2586 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2587#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2588 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2589
Ben Widawskyb833d682013-08-23 16:00:07 -07002590#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002591
Jani Nikulaef712bb2015-10-20 15:22:00 +03002592#define SKL_REVID_A0 0x0
2593#define SKL_REVID_B0 0x1
2594#define SKL_REVID_C0 0x2
2595#define SKL_REVID_D0 0x3
2596#define SKL_REVID_E0 0x4
2597#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002598
Jani Nikulae87a0052015-10-20 15:22:02 +03002599#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2600
Jani Nikulaef712bb2015-10-20 15:22:00 +03002601#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002602#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002603#define BXT_REVID_B0 0x3
2604#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002605
Jani Nikulae87a0052015-10-20 15:22:02 +03002606#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2607
Jesse Barnes85436692011-04-06 12:11:14 -07002608/*
2609 * The genX designation typically refers to the render engine, so render
2610 * capability related checks should use IS_GEN, while display and other checks
2611 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2612 * chips, etc.).
2613 */
Zou Nan haicae58522010-11-09 17:17:32 +08002614#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2615#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2616#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2617#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2618#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002619#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002620#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002621#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002622
Ben Widawsky73ae4782013-10-15 10:02:57 -07002623#define RENDER_RING (1<<RCS)
2624#define BSD_RING (1<<VCS)
2625#define BLT_RING (1<<BCS)
2626#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002627#define BSD2_RING (1<<VCS2)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002628#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002629#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002630#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2631#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2632#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002633#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002634#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002635 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002636#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2637
Ben Widawsky254f9652012-06-04 14:42:42 -07002638#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002639#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002640#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002641#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2642#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002643
Chris Wilson05394f32010-11-08 19:18:58 +00002644#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002645#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2646
Daniel Vetterb45305f2012-12-17 16:21:27 +01002647/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2648#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002649
2650/* WaRsDisableCoarsePowerGating:skl,bxt */
2651#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2652 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2653 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002654/*
2655 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2656 * even when in MSI mode. This results in spurious interrupt warnings if the
2657 * legacy irq no. is shared with another device. The kernel then disables that
2658 * interrupt source and so prevents the other device from working properly.
2659 */
2660#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2661#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002662
Zou Nan haicae58522010-11-09 17:17:32 +08002663/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2664 * rows, which changed the alignment requirements and fence programming.
2665 */
2666#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2667 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002668#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2669#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002670
2671#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2672#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002673#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002674
Damien Lespiaudbf77862014-10-01 20:04:14 +01002675#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002676
Jani Nikula0c9b3712015-05-18 17:10:01 +03002677#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2678 INTEL_INFO(dev)->gen >= 9)
2679
Damien Lespiaudd93be52013-04-22 18:40:39 +01002680#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002681#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002682#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302683 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002684 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002685#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302686 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002687 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2688 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002689#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2690#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002691
Animesh Manna7b403ff2015-08-04 22:02:42 +05302692#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002693
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002694#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2695#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002696
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002697#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2698 INTEL_INFO(dev)->gen >= 8)
2699
Akash Goel97d33082015-06-29 14:50:23 +05302700#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002701 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2702 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302703
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002704#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2705#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2706#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2707#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2708#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2709#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302710#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2711#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002712#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002713#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002714
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002715#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302716#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002717#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002718#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002719#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002720#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2721#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002722#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002723#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002724
Wayne Boyer666a4532015-12-09 12:29:35 -08002725#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2726 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302727
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002728/* DPF == dynamic parity feature */
2729#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2730#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002731
Ben Widawskyc8735b02012-09-07 19:43:39 -07002732#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302733#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002734
Chris Wilson05394f32010-11-08 19:18:58 +00002735#include "i915_trace.h"
2736
Rob Clarkbaa70942013-08-02 13:27:49 -04002737extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002738extern int i915_max_ioctl;
2739
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002740extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2741extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002742
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002743/* i915_dma.c */
Dave Airlie22eae942005-11-10 22:16:34 +11002744extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002745extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002746extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002747extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002748extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002749 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002750extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002751 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002752#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002753extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2754 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002755#endif
Ben Widawsky8e96d9c2012-06-04 14:42:56 -07002756extern int intel_gpu_reset(struct drm_device *dev);
Chris Wilson49e4d842015-06-15 12:23:48 +01002757extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002758extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002759extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2760extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2761extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2762extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002763int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002764
Jani Nikula77913b32015-06-18 13:06:16 +03002765/* intel_hotplug.c */
2766void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2767void intel_hpd_init(struct drm_i915_private *dev_priv);
2768void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2769void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002770bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002771
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002773void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002774__printf(3, 4)
2775void i915_handle_error(struct drm_device *dev, bool wedged,
2776 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002777
Daniel Vetterb9632912014-09-30 10:56:44 +02002778extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002779int intel_irq_install(struct drm_i915_private *dev_priv);
2780void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002781
2782extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002783extern void intel_uncore_early_sanitize(struct drm_device *dev,
2784 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002785extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002786extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002787extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002788extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002789extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002790const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002791void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002792 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002793void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002794 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002795/* Like above but the caller must manage the uncore.lock itself.
2796 * Must be used with I915_READ_FW and friends.
2797 */
2798void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2799 enum forcewake_domains domains);
2800void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2801 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002802void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002803static inline bool intel_vgpu_active(struct drm_device *dev)
2804{
2805 return to_i915(dev)->vgpu.active;
2806}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002807
Keith Packard7c463582008-11-04 02:03:27 -08002808void
Jani Nikula50227e12014-03-31 14:27:21 +03002809i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002810 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002811
2812void
Jani Nikula50227e12014-03-31 14:27:21 +03002813i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002814 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002815
Imre Deakf8b79e52014-03-04 19:23:07 +02002816void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2817void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002818void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2819 uint32_t mask,
2820 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002821void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2822 uint32_t interrupt_mask,
2823 uint32_t enabled_irq_mask);
2824static inline void
2825ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2826{
2827 ilk_update_display_irq(dev_priv, bits, bits);
2828}
2829static inline void
2830ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2831{
2832 ilk_update_display_irq(dev_priv, bits, 0);
2833}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002834void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2835 enum pipe pipe,
2836 uint32_t interrupt_mask,
2837 uint32_t enabled_irq_mask);
2838static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2839 enum pipe pipe, uint32_t bits)
2840{
2841 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2842}
2843static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2844 enum pipe pipe, uint32_t bits)
2845{
2846 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2847}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002848void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2849 uint32_t interrupt_mask,
2850 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002851static inline void
2852ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2853{
2854 ibx_display_interrupt_update(dev_priv, bits, bits);
2855}
2856static inline void
2857ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2858{
2859 ibx_display_interrupt_update(dev_priv, bits, 0);
2860}
2861
Imre Deakf8b79e52014-03-04 19:23:07 +02002862
Eric Anholt673a3942008-07-30 12:06:12 -07002863/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002864int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
2866int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
2868int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
2870int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002872int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002874int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2875 struct drm_file *file_priv);
2876int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002878void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002879 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002880void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002881int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002882 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002883 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002884int i915_gem_execbuffer(struct drm_device *dev, void *data,
2885 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002886int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2887 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002888int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002890int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file);
2892int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002894int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002896int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2897 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002898int i915_gem_set_tiling(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
2900int i915_gem_get_tiling(struct drm_device *dev, void *data,
2901 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002902int i915_gem_init_userptr(struct drm_device *dev);
2903int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2904 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002905int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2906 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002907int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2908 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002909void i915_gem_load_init(struct drm_device *dev);
2910void i915_gem_load_cleanup(struct drm_device *dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002911void *i915_gem_object_alloc(struct drm_device *dev);
2912void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002913void i915_gem_object_init(struct drm_i915_gem_object *obj,
2914 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002915struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2916 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002917struct drm_i915_gem_object *i915_gem_object_create_from_data(
2918 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002919void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002920void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002921
Daniel Vetter08755462015-04-20 09:04:05 -07002922/* Flags used by pin/bind&friends. */
2923#define PIN_MAPPABLE (1<<0)
2924#define PIN_NONBLOCK (1<<1)
2925#define PIN_GLOBAL (1<<2)
2926#define PIN_OFFSET_BIAS (1<<3)
2927#define PIN_USER (1<<4)
2928#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002929#define PIN_ZONE_4G (1<<6)
2930#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002931#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002932#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002933int __must_check
2934i915_gem_object_pin(struct drm_i915_gem_object *obj,
2935 struct i915_address_space *vm,
2936 uint32_t alignment,
2937 uint64_t flags);
2938int __must_check
2939i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2940 const struct i915_ggtt_view *view,
2941 uint32_t alignment,
2942 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002943
2944int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2945 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002946void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002947int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002948/*
2949 * BEWARE: Do not use the function below unless you can _absolutely_
2950 * _guarantee_ VMA in question is _not in use_ anywhere.
2951 */
2952int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002953int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002954void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002955void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002956
Brad Volkin4c914c02014-02-18 10:15:45 -08002957int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2958 int *needs_clflush);
2959
Chris Wilson37e680a2012-06-07 15:38:42 +01002960int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002961
2962static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002963{
Chris Wilsonee286372015-04-07 16:20:25 +01002964 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002965}
Chris Wilsonee286372015-04-07 16:20:25 +01002966
Dave Gordon033908a2015-12-10 18:51:23 +00002967struct page *
2968i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2969
Chris Wilsonee286372015-04-07 16:20:25 +01002970static inline struct page *
2971i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2972{
2973 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2974 return NULL;
2975
2976 if (n < obj->get_page.last) {
2977 obj->get_page.sg = obj->pages->sgl;
2978 obj->get_page.last = 0;
2979 }
2980
2981 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2982 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2983 if (unlikely(sg_is_chain(obj->get_page.sg)))
2984 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2985 }
2986
2987 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2988}
2989
Chris Wilsona5570172012-09-04 21:02:54 +01002990static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2991{
2992 BUG_ON(obj->pages == NULL);
2993 obj->pages_pin_count++;
2994}
2995static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2996{
2997 BUG_ON(obj->pages_pin_count == 0);
2998 obj->pages_pin_count--;
2999}
3000
Chris Wilson54cf91d2010-11-25 18:00:26 +00003001int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003002int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003003 struct intel_engine_cs *to,
3004 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003005void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003006 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003007int i915_gem_dumb_create(struct drm_file *file_priv,
3008 struct drm_device *dev,
3009 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003010int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3011 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003012/**
3013 * Returns true if seq1 is later than seq2.
3014 */
3015static inline bool
3016i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3017{
3018 return (int32_t)(seq1 - seq2) >= 0;
3019}
3020
Chris Wilson821485d2015-12-11 11:32:59 +00003021static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3022 bool lazy_coherency)
3023{
3024 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
3025 return i915_seqno_passed(seqno, req->previous_seqno);
3026}
3027
John Harrison1b5a4332014-11-24 18:49:42 +00003028static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3029 bool lazy_coherency)
3030{
Chris Wilson821485d2015-12-11 11:32:59 +00003031 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00003032 return i915_seqno_passed(seqno, req->seqno);
3033}
3034
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003035int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3036int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003037
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003038struct drm_i915_gem_request *
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003039i915_gem_find_active_request(struct intel_engine_cs *ring);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003040
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003041bool i915_gem_retire_requests(struct drm_device *dev);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003042void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
Daniel Vetter33196de2012-11-14 17:14:05 +01003043int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02003044 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303045
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003046static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3047{
3048 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003049 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003050}
3051
3052static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3053{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003054 return atomic_read(&error->reset_counter) & I915_WEDGED;
3055}
3056
3057static inline u32 i915_reset_count(struct i915_gpu_error *error)
3058{
3059 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003060}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003061
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003062static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3063{
3064 return dev_priv->gpu_error.stop_rings == 0 ||
3065 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3066}
3067
3068static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3069{
3070 return dev_priv->gpu_error.stop_rings == 0 ||
3071 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3072}
3073
Chris Wilson069efc12010-09-30 16:53:18 +01003074void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003075bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003076int __must_check i915_gem_init(struct drm_device *dev);
Oscar Mateoa83014d2014-07-24 17:04:21 +01003077int i915_gem_init_rings(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003078int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003079int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003080void i915_gem_init_swizzling(struct drm_device *dev);
Daniel Vetter1ffedc02016-02-15 10:50:13 +01003081void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003082int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003083int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003084void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003085 struct drm_i915_gem_object *batch_obj,
3086 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003087#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003088 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003089#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003090 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003091int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003092 unsigned reset_counter,
3093 bool interruptible,
3094 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003095 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003096int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003097int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003098int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003099i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3100 bool readonly);
3101int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003102i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3103 bool write);
3104int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003105i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3106int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003107i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3108 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003109 const struct i915_ggtt_view *view);
3110void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3111 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003112int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003113 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003114int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003115void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003116
Chris Wilson467cffb2011-03-07 10:42:03 +00003117uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003118i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3119uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003120i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3121 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003122
Chris Wilsone4ffd172011-04-04 09:44:39 +01003123int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3124 enum i915_cache_level cache_level);
3125
Daniel Vetter1286ff72012-05-10 15:25:09 +02003126struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3127 struct dma_buf *dma_buf);
3128
3129struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3130 struct drm_gem_object *gem_obj, int flags);
3131
Michel Thierry088e0df2015-08-07 17:40:17 +01003132u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3133 const struct i915_ggtt_view *view);
3134u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3135 struct i915_address_space *vm);
3136static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003137i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003138{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003139 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003140}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003141
Ben Widawskya70a3142013-07-31 16:59:56 -07003142bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003143bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003144 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003145bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003146 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003147
Ben Widawskya70a3142013-07-31 16:59:56 -07003148unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3149 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003150struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003151i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3152 struct i915_address_space *vm);
3153struct i915_vma *
3154i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3155 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003156
Ben Widawskyaccfef22013-08-14 11:38:35 +02003157struct i915_vma *
3158i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003159 struct i915_address_space *vm);
3160struct i915_vma *
3161i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3162 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003163
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003164static inline struct i915_vma *
3165i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3166{
3167 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003168}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003169bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003170
Ben Widawskya70a3142013-07-31 16:59:56 -07003171/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003172#define i915_obj_to_ggtt(obj) \
Ben Widawskya70a3142013-07-31 16:59:56 -07003173 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
Ben Widawskya70a3142013-07-31 16:59:56 -07003174
Daniel Vetter841cd772014-08-06 15:04:48 +02003175static inline struct i915_hw_ppgtt *
3176i915_vm_to_ppgtt(struct i915_address_space *vm)
3177{
3178 WARN_ON(i915_is_ggtt(vm));
Daniel Vetter841cd772014-08-06 15:04:48 +02003179 return container_of(vm, struct i915_hw_ppgtt, base);
3180}
3181
3182
Ben Widawskya70a3142013-07-31 16:59:56 -07003183static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3184{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003185 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003186}
3187
3188static inline unsigned long
3189i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3190{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003191 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003192}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003193
3194static inline int __must_check
3195i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3196 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003197 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003198{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003199 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3200 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003201}
Ben Widawskya70a3142013-07-31 16:59:56 -07003202
Daniel Vetterb2871102014-02-14 14:01:19 +01003203static inline int
3204i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3205{
3206 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3207}
3208
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003209void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3210 const struct i915_ggtt_view *view);
3211static inline void
3212i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3213{
3214 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3215}
Daniel Vetterb2871102014-02-14 14:01:19 +01003216
Daniel Vetter41a36b72015-07-24 13:55:11 +02003217/* i915_gem_fence.c */
3218int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3219int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3220
3221bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3222void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3223
3224void i915_gem_restore_fences(struct drm_device *dev);
3225
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003226void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3227void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3228void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3229
Ben Widawsky254f9652012-06-04 14:42:42 -07003230/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003231int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003232void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003233void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003234int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003235int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003236void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003237int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003238struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003239i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003240void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003241struct drm_i915_gem_object *
3242i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003243static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003244{
Chris Wilson691e6412014-04-09 09:07:36 +01003245 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003246}
3247
Oscar Mateo273497e2014-05-22 14:13:37 +01003248static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003249{
Chris Wilson691e6412014-04-09 09:07:36 +01003250 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003251}
3252
Oscar Mateo273497e2014-05-22 14:13:37 +01003253static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003254{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003255 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003256}
3257
Ben Widawsky84624812012-06-04 14:42:54 -07003258int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3259 struct drm_file *file);
3260int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3261 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003262int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3263 struct drm_file *file_priv);
3264int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3265 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003266
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003267/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003268int __must_check i915_gem_evict_something(struct drm_device *dev,
3269 struct i915_address_space *vm,
3270 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003271 unsigned alignment,
3272 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003273 unsigned long start,
3274 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003275 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003276int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003277int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003278
Ben Widawsky0260c422014-03-22 22:47:21 -07003279/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003280static inline void i915_gem_chipset_flush(struct drm_device *dev)
3281{
Chris Wilson05394f32010-11-08 19:18:58 +00003282 if (INTEL_INFO(dev)->gen < 6)
3283 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003284}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003285
Chris Wilson9797fbf2012-04-24 15:47:39 +01003286/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003287int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3288 struct drm_mm_node *node, u64 size,
3289 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003290int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3291 struct drm_mm_node *node, u64 size,
3292 unsigned alignment, u64 start,
3293 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003294void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3295 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003296int i915_gem_init_stolen(struct drm_device *dev);
3297void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003298struct drm_i915_gem_object *
3299i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003300struct drm_i915_gem_object *
3301i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3302 u32 stolen_offset,
3303 u32 gtt_offset,
3304 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003305
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003306/* i915_gem_shrinker.c */
3307unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003308 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003309 unsigned flags);
3310#define I915_SHRINK_PURGEABLE 0x1
3311#define I915_SHRINK_UNBOUND 0x2
3312#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003313#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003314unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3315void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003316void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003317
3318
Eric Anholt673a3942008-07-30 12:06:12 -07003319/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003320static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003321{
Jani Nikula50227e12014-03-31 14:27:21 +03003322 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003323
3324 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3325 obj->tiling_mode != I915_TILING_NONE;
3326}
3327
Eric Anholt673a3942008-07-30 12:06:12 -07003328/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003329#if WATCH_LISTS
3330int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003331#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003332#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003333#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003334
Ben Gamari20172632009-02-17 20:08:50 -05003335/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003336int i915_debugfs_init(struct drm_minor *minor);
3337void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003338#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003339int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003340void intel_display_crc_init(struct drm_device *dev);
3341#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003342static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3343{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003344static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003345#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003346
3347/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003348__printf(2, 3)
3349void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003350int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3351 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003352int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003353 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003354 size_t count, loff_t pos);
3355static inline void i915_error_state_buf_release(
3356 struct drm_i915_error_state_buf *eb)
3357{
3358 kfree(eb->buf);
3359}
Mika Kuoppala58174462014-02-25 17:11:26 +02003360void i915_capture_error_state(struct drm_device *dev, bool wedge,
3361 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003362void i915_error_state_get(struct drm_device *dev,
3363 struct i915_error_state_file_priv *error_priv);
3364void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3365void i915_destroy_error_state(struct drm_device *dev);
3366
3367void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003368const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003369
Brad Volkin351e3db2014-02-18 10:15:46 -08003370/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003371int i915_cmd_parser_get_version(void);
Oscar Mateoa4872ba2014-05-22 14:13:33 +01003372int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3373void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3374bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3375int i915_parse_cmds(struct intel_engine_cs *ring,
Brad Volkin351e3db2014-02-18 10:15:46 -08003376 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003377 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003378 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003379 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003380 bool is_master);
3381
Jesse Barnes317c35d2008-08-25 15:11:06 -07003382/* i915_suspend.c */
3383extern int i915_save_state(struct drm_device *dev);
3384extern int i915_restore_state(struct drm_device *dev);
3385
Ben Widawsky0136db582012-04-10 21:17:01 -07003386/* i915_sysfs.c */
3387void i915_setup_sysfs(struct drm_device *dev_priv);
3388void i915_teardown_sysfs(struct drm_device *dev_priv);
3389
Chris Wilsonf899fc62010-07-20 15:44:45 -07003390/* intel_i2c.c */
3391extern int intel_setup_gmbus(struct drm_device *dev);
3392extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003393extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3394 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003395
Jani Nikula0184df42015-03-27 00:20:20 +02003396extern struct i2c_adapter *
3397intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003398extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3399extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003400static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003401{
3402 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3403}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003404extern void intel_i2c_reset(struct drm_device *dev);
3405
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003406/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003407int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003408bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003409
Chris Wilson3b617962010-08-24 09:02:58 +01003410/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003411#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003412extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003413extern void intel_opregion_init(struct drm_device *dev);
3414extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003415extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003416extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3417 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003418extern int intel_opregion_notify_adapter(struct drm_device *dev,
3419 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003420#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003421static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003422static inline void intel_opregion_init(struct drm_device *dev) { return; }
3423static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003424static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003425static inline int
3426intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3427{
3428 return 0;
3429}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003430static inline int
3431intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3432{
3433 return 0;
3434}
Len Brown65e082c2008-10-24 17:18:10 -04003435#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003436
Jesse Barnes723bfd72010-10-07 16:01:13 -07003437/* intel_acpi.c */
3438#ifdef CONFIG_ACPI
3439extern void intel_register_dsm_handler(void);
3440extern void intel_unregister_dsm_handler(void);
3441#else
3442static inline void intel_register_dsm_handler(void) { return; }
3443static inline void intel_unregister_dsm_handler(void) { return; }
3444#endif /* CONFIG_ACPI */
3445
Jesse Barnes79e53942008-11-07 14:24:08 -08003446/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003447extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003448extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003449extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003450extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003451extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003452extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003453extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003454extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003455extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003456extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003457extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003458extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003459extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3460 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003461extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003462extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003463
Ben Widawsky2911a352012-04-05 14:47:36 -07003464extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003465int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3466 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003467int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003469
Chris Wilson6ef3d422010-08-04 20:26:07 +01003470/* overlay */
3471extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003472extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3473 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003474
3475extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003476extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003477 struct drm_device *dev,
3478 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003479
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003480int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3481int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003482
3483/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303484u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3485void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003486u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003487u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3488void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003489u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3490void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3491u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3492void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003493u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3494void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003495u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3496void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003497u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3498 enum intel_sbi_destination destination);
3499void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3500 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303501u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3502void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003503
Ville Syrjälä616bc822015-01-23 21:04:25 +02003504int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3505int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303506
Ben Widawsky0b274482013-10-04 21:22:51 -07003507#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3508#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003509
Ben Widawsky0b274482013-10-04 21:22:51 -07003510#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3511#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3512#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3513#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003514
Ben Widawsky0b274482013-10-04 21:22:51 -07003515#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3516#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3517#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3518#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003519
Chris Wilson698b3132014-03-21 13:16:43 +00003520/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3521 * will be implemented using 2 32-bit writes in an arbitrary order with
3522 * an arbitrary delay between them. This can cause the hardware to
3523 * act upon the intermediate value, possibly leading to corruption and
3524 * machine death. You have been warned.
3525 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003526#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3527#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003528
Chris Wilson50877442014-03-21 12:41:53 +00003529#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003530 u32 upper, lower, old_upper, loop = 0; \
3531 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003532 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003533 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003534 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003535 upper = I915_READ(upper_reg); \
3536 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003537 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003538
Zou Nan haicae58522010-11-09 17:17:32 +08003539#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3540#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3541
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003542#define __raw_read(x, s) \
3543static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003544 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003545{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003546 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003547}
3548
3549#define __raw_write(x, s) \
3550static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003551 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003552{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003554}
3555__raw_read(8, b)
3556__raw_read(16, w)
3557__raw_read(32, l)
3558__raw_read(64, q)
3559
3560__raw_write(8, b)
3561__raw_write(16, w)
3562__raw_write(32, l)
3563__raw_write(64, q)
3564
3565#undef __raw_read
3566#undef __raw_write
3567
Chris Wilsona6111f72015-04-07 16:21:02 +01003568/* These are untraced mmio-accessors that are only valid to be used inside
3569 * criticial sections inside IRQ handlers where forcewake is explicitly
3570 * controlled.
3571 * Think twice, and think again, before using these.
3572 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3573 * intel_uncore_forcewake_irqunlock().
3574 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003575#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3576#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003577#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3578
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003579/* "Broadcast RGB" property */
3580#define INTEL_BROADCAST_RGB_AUTO 0
3581#define INTEL_BROADCAST_RGB_FULL 1
3582#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003583
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003584static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003585{
Wayne Boyer666a4532015-12-09 12:29:35 -08003586 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003587 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303588 else if (INTEL_INFO(dev)->gen >= 5)
3589 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003590 else
3591 return VGACNTRL;
3592}
3593
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003594static inline void __user *to_user_ptr(u64 address)
3595{
3596 return (void __user *)(uintptr_t)address;
3597}
3598
Imre Deakdf977292013-05-21 20:03:17 +03003599static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3600{
3601 unsigned long j = msecs_to_jiffies(m);
3602
3603 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3604}
3605
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003606static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3607{
3608 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3609}
3610
Imre Deakdf977292013-05-21 20:03:17 +03003611static inline unsigned long
3612timespec_to_jiffies_timeout(const struct timespec *value)
3613{
3614 unsigned long j = timespec_to_jiffies(value);
3615
3616 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3617}
3618
Paulo Zanonidce56b32013-12-19 14:29:40 -02003619/*
3620 * If you need to wait X milliseconds between events A and B, but event B
3621 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3622 * when event A happened, then just before event B you call this function and
3623 * pass the timestamp as the first argument, and X as the second argument.
3624 */
3625static inline void
3626wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3627{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003628 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003629
3630 /*
3631 * Don't re-read the value of "jiffies" every time since it may change
3632 * behind our back and break the math.
3633 */
3634 tmp_jiffies = jiffies;
3635 target_jiffies = timestamp_jiffies +
3636 msecs_to_jiffies_timeout(to_wait_ms);
3637
3638 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003639 remaining_jiffies = target_jiffies - tmp_jiffies;
3640 while (remaining_jiffies)
3641 remaining_jiffies =
3642 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003643 }
3644}
3645
John Harrison581c26e82014-11-24 18:49:39 +00003646static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3647 struct drm_i915_gem_request *req)
3648{
3649 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3650 i915_gem_request_assign(&ring->trace_irq_req, req);
3651}
3652
Linus Torvalds1da177e2005-04-16 15:20:36 -07003653#endif