blob: 4760459e1eb7a285d055446422e46d2def00bca8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach64171712010-02-16 21:07:46 +0000258/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000259/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000260def imm0_65535 : ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000262}]>;
263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
265class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Jim Grosbach0a145f32010-02-16 20:17:57 +0000267/// adde and sube predicates - True based on whether the carry flag output
268/// will be needed or not.
269def adde_dead_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return !N->hasAnyUseOfValue(1);}]>;
272def sube_dead_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return !N->hasAnyUseOfValue(1);}]>;
275def adde_live_carry :
276 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
277 [{return N->hasAnyUseOfValue(1);}]>;
278def sube_live_carry :
279 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
280 [{return N->hasAnyUseOfValue(1);}]>;
281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
311// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000313def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Jason W Kim685c3502011-02-04 19:47:15 +0000317// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000318def uncondbrtarget : Operand<OtherVT> {
319 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
320}
321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// Branch target for ARM. Handles conditional/unconditional
323def br_target : Operand<OtherVT> {
324 let EncoderMethod = "getARMBranchTargetOpValue";
325}
326
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000327// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329def bltarget : Operand<i32> {
330 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000331 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Call target for ARM. Handles conditional/unconditional
335// FIXME: rename bl_target to t2_bltarget?
336def bl_target : Operand<i32> {
337 // Encoded the same as branch targets.
338 let EncoderMethod = "getARMBranchTargetOpValue";
339}
340
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000343def RegListAsmOperand : AsmOperandClass {
344 let Name = "RegList";
345 let SuperClasses = [];
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def DPRRegListAsmOperand : AsmOperandClass {
349 let Name = "DPRRegList";
350 let SuperClasses = [];
351}
352
353def SPRRegListAsmOperand : AsmOperandClass {
354 let Name = "SPRRegList";
355 let SuperClasses = [];
356}
357
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Bill Wendling0f630752010-11-17 04:32:08 +0000364def dpr_reglist : Operand<i32> {
365 let EncoderMethod = "getRegisterListOpValue";
366 let ParserMatchClass = DPRRegListAsmOperand;
367 let PrintMethod = "printRegisterList";
368}
369
370def spr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = SPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000393}
394
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000396def rot_imm : Operand<i32>, ImmLeaf<i32, [{
397 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 return v == 8 || v == 16 || v == 24; }]> {
399 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400}
401
Owen Anderson00828302011-03-18 22:50:18 +0000402def ShifterAsmOperand : AsmOperandClass {
403 let Name = "Shifter";
404 let SuperClasses = [];
405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
408// (currently either asr or lsl) using the same encoding used for the
409// immediates in so_reg operands.
410def shift_imm : Operand<i32> {
411 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000412 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000413}
414
Jim Grosbache8606dc2011-07-13 17:50:29 +0000415def ShiftedRegAsmOperand : AsmOperandClass {
416 let Name = "ShiftedReg";
417}
418
Evan Chenga8e29892007-01-19 07:51:42 +0000419// shifter_operand operands: so_reg and so_imm.
420def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000421 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000422 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000423 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000424 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000425 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000426 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000427}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000428// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000429def shift_so_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
431 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000432 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000433 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000434 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000435}
Evan Chenga8e29892007-01-19 07:51:42 +0000436
437// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000438// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000439def so_imm : Operand<i32>, ImmLeaf<i32, [{
440 return ARM_AM::getSOImmVal(Imm) != -1;
441 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000442 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
444
Evan Chengc70d1842007-03-20 08:11:30 +0000445// Break so_imm's up into two pieces. This handles immediates with up to 16
446// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
447// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000448def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000449 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000450}]>;
451
452/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
453///
454def arm_i32imm : PatLeaf<(imm), [{
455 if (Subtarget->hasV6T2Ops())
456 return true;
457 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
458}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000459
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000460/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000461def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
462 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000463}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000464
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000465/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000466def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
467 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000468}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000469 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000470}
471
Evan Cheng75972122011-01-13 07:58:56 +0000472// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000473// The imm is split into imm{15-12}, imm{11-0}
474//
Evan Cheng75972122011-01-13 07:58:56 +0000475def i32imm_hilo16 : Operand<i32> {
476 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000477}
478
Evan Chenga9688c42010-12-11 04:11:38 +0000479/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
480/// e.g., 0xf000ffff
481def bf_inv_mask_imm : Operand<i32>,
482 PatLeaf<(imm), [{
483 return ARM::isBitFieldInvertedMask(N->getZExtValue());
484}] > {
485 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
486 let PrintMethod = "printBitfieldInvMaskImmOperand";
487}
488
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000489/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000490def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
491 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000492}]>;
493
494/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000495def width_imm : Operand<i32>, ImmLeaf<i32, [{
496 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000497}] > {
498 let EncoderMethod = "getMsbOpValue";
499}
500
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000501def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
502 return Imm > 0 && Imm <= 32;
503}]> {
504 let EncoderMethod = "getSsatBitPosValue";
505}
506
Evan Chenga8e29892007-01-19 07:51:42 +0000507// Define ARM specific addressing modes.
508
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000509def MemMode2AsmOperand : AsmOperandClass {
510 let Name = "MemMode2";
511 let SuperClasses = [];
512 let ParserMethod = "tryParseMemMode2Operand";
513}
514
515def MemMode3AsmOperand : AsmOperandClass {
516 let Name = "MemMode3";
517 let SuperClasses = [];
518 let ParserMethod = "tryParseMemMode3Operand";
519}
Jim Grosbach3e556122010-10-26 22:37:02 +0000520
521// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000522//
Jim Grosbach3e556122010-10-26 22:37:02 +0000523def addrmode_imm12 : Operand<i32>,
524 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000525 // 12-bit immediate operand. Note that instructions using this encode
526 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
527 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000528
Chris Lattner2ac19022010-11-15 05:19:05 +0000529 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000530 let PrintMethod = "printAddrModeImm12Operand";
531 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000532}
Jim Grosbach3e556122010-10-26 22:37:02 +0000533// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000534//
Jim Grosbach3e556122010-10-26 22:37:02 +0000535def ldst_so_reg : Operand<i32>,
536 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000537 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000538 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000539 let PrintMethod = "printAddrMode2Operand";
540 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
541}
542
Jim Grosbach3e556122010-10-26 22:37:02 +0000543// addrmode2 := reg +/- imm12
544// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000545//
546def addrmode2 : Operand<i32>,
547 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000548 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000549 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000550 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000551 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
552}
553
554def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000555 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
556 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000557 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000558 let PrintMethod = "printAddrMode2OffsetOperand";
559 let MIOperandInfo = (ops GPR, i32imm);
560}
561
562// addrmode3 := reg +/- reg
563// addrmode3 := reg +/- imm8
564//
565def addrmode3 : Operand<i32>,
566 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000567 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000568 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000569 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000570 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
571}
572
573def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000574 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
575 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000576 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000577 let PrintMethod = "printAddrMode3OffsetOperand";
578 let MIOperandInfo = (ops GPR, i32imm);
579}
580
Jim Grosbache6913602010-11-03 01:01:43 +0000581// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000582//
Jim Grosbache6913602010-11-03 01:01:43 +0000583def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000584 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000585 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000586}
587
Bill Wendling59914872010-11-08 00:39:58 +0000588def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000589 let Name = "MemMode5";
590 let SuperClasses = [];
591}
592
Evan Chenga8e29892007-01-19 07:51:42 +0000593// addrmode5 := reg +/- imm8*4
594//
595def addrmode5 : Operand<i32>,
596 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
597 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000598 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000599 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000601}
602
Bob Wilsond3a07652011-02-07 17:43:09 +0000603// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000604//
605def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000606 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000607 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000608 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000609 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000610}
611
Bob Wilsonda525062011-02-25 06:42:42 +0000612def am6offset : Operand<i32>,
613 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
614 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000615 let PrintMethod = "printAddrMode6OffsetOperand";
616 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000617 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000618}
619
Mon P Wang183c6272011-05-09 17:47:27 +0000620// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
621// (single element from one lane) for size 32.
622def addrmode6oneL32 : Operand<i32>,
623 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
624 let PrintMethod = "printAddrMode6Operand";
625 let MIOperandInfo = (ops GPR:$addr, i32imm);
626 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
627}
628
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000629// Special version of addrmode6 to handle alignment encoding for VLD-dup
630// instructions, specifically VLD4-dup.
631def addrmode6dup : Operand<i32>,
632 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
633 let PrintMethod = "printAddrMode6Operand";
634 let MIOperandInfo = (ops GPR:$addr, i32imm);
635 let EncoderMethod = "getAddrMode6DupAddressOpValue";
636}
637
Evan Chenga8e29892007-01-19 07:51:42 +0000638// addrmodepc := pc + reg
639//
640def addrmodepc : Operand<i32>,
641 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
642 let PrintMethod = "printAddrModePCOperand";
643 let MIOperandInfo = (ops GPR, i32imm);
644}
645
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000646def MemMode7AsmOperand : AsmOperandClass {
647 let Name = "MemMode7";
648 let SuperClasses = [];
649}
650
651// addrmode7 := reg
652// Used by load/store exclusive instructions. Useful to enable right assembly
653// parsing and printing. Not used for any codegen matching.
654//
655def addrmode7 : Operand<i32> {
656 let PrintMethod = "printAddrMode7Operand";
657 let MIOperandInfo = (ops GPR);
658 let ParserMatchClass = MemMode7AsmOperand;
659}
660
Bob Wilson4f38b382009-08-21 21:58:55 +0000661def nohash_imm : Operand<i32> {
662 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000663}
664
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000665def CoprocNumAsmOperand : AsmOperandClass {
666 let Name = "CoprocNum";
667 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000668 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000669}
670
671def CoprocRegAsmOperand : AsmOperandClass {
672 let Name = "CoprocReg";
673 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000674 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000675}
676
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000677def p_imm : Operand<i32> {
678 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000679 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000680}
681
682def c_imm : Operand<i32> {
683 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000684 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000685}
686
Evan Chenga8e29892007-01-19 07:51:42 +0000687//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000688
Evan Cheng37f25d92008-08-28 23:39:26 +0000689include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000690
691//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000692// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000693//
694
Evan Cheng3924f782008-08-29 07:36:24 +0000695/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000696/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000697multiclass AsI1_bin_irs<bits<4> opcod, string opc,
698 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000699 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000700 // The register-immediate version is re-materializable. This is useful
701 // in particular for taking the address of a local.
702 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000703 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
704 iii, opc, "\t$Rd, $Rn, $imm",
705 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
706 bits<4> Rd;
707 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000708 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000709 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000710 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000711 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000712 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000713 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000714 }
Jim Grosbach62547262010-10-11 18:51:51 +0000715 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
716 iir, opc, "\t$Rd, $Rn, $Rm",
717 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000718 bits<4> Rd;
719 bits<4> Rn;
720 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000721 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000722 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000723 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000724 let Inst{15-12} = Rd;
725 let Inst{11-4} = 0b00000000;
726 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000727 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000728 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
729 iis, opc, "\t$Rd, $Rn, $shift",
730 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000731 bits<4> Rd;
732 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000733 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000734 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000735 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000736 let Inst{15-12} = Rd;
737 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000739
740 // Assembly aliases for optional destination operand when it's the same
741 // as the source operand.
742 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
743 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
744 so_imm:$imm, pred:$p,
745 cc_out:$s)>,
746 Requires<[IsARM]>;
747 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
748 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
749 GPR:$Rm, pred:$p,
750 cc_out:$s)>,
751 Requires<[IsARM]>;
752 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
753 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
754 so_reg:$shift, pred:$p,
755 cc_out:$s)>,
756 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000757}
758
Evan Cheng1e249e32009-06-25 20:59:23 +0000759/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000760/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000761let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000762multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
763 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
764 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000765 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
766 iii, opc, "\t$Rd, $Rn, $imm",
767 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
768 bits<4> Rd;
769 bits<4> Rn;
770 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000771 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000772 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000773 let Inst{19-16} = Rn;
774 let Inst{15-12} = Rd;
775 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000777 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
778 iir, opc, "\t$Rd, $Rn, $Rm",
779 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
780 bits<4> Rd;
781 bits<4> Rn;
782 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000783 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000784 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000786 let Inst{19-16} = Rn;
787 let Inst{15-12} = Rd;
788 let Inst{11-4} = 0b00000000;
789 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000790 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000791 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
792 iis, opc, "\t$Rd, $Rn, $shift",
793 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
794 bits<4> Rd;
795 bits<4> Rn;
796 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000797 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000798 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000799 let Inst{19-16} = Rn;
800 let Inst{15-12} = Rd;
801 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000802 }
Evan Cheng071a2792007-09-11 19:55:27 +0000803}
Evan Chengc85e8322007-07-05 07:13:32 +0000804}
805
806/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000807/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000808/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000809let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000810multiclass AI1_cmp_irs<bits<4> opcod, string opc,
811 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
812 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000813 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
814 opc, "\t$Rn, $imm",
815 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000816 bits<4> Rn;
817 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000818 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000819 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000820 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000821 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000822 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000823 }
824 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
825 opc, "\t$Rn, $Rm",
826 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000827 bits<4> Rn;
828 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000829 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000830 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000831 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000832 let Inst{19-16} = Rn;
833 let Inst{15-12} = 0b0000;
834 let Inst{11-4} = 0b00000000;
835 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000836 }
837 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
838 opc, "\t$Rn, $shift",
839 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000840 bits<4> Rn;
841 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000843 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000844 let Inst{19-16} = Rn;
845 let Inst{15-12} = 0b0000;
846 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000847 }
Evan Cheng071a2792007-09-11 19:55:27 +0000848}
Evan Chenga8e29892007-01-19 07:51:42 +0000849}
850
Evan Cheng576a3962010-09-25 00:49:35 +0000851/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000852/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000853/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000854multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000855 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
856 IIC_iEXTr, opc, "\t$Rd, $Rm",
857 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000858 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000859 bits<4> Rd;
860 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000861 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000862 let Inst{15-12} = Rd;
863 let Inst{11-10} = 0b00;
864 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000865 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000866 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
867 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
868 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000869 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000870 bits<4> Rd;
871 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000872 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000873 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000874 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000875 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000876 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000877 }
Evan Chenga8e29892007-01-19 07:51:42 +0000878}
879
Evan Cheng576a3962010-09-25 00:49:35 +0000880multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000881 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
882 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000883 [/* For disassembly only; pattern left blank */]>,
884 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000885 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000886 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000887 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000888 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
889 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000890 [/* For disassembly only; pattern left blank */]>,
891 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000892 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000893 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000895 }
896}
897
Evan Cheng576a3962010-09-25 00:49:35 +0000898/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000899/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000900multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000901 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
902 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
903 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000904 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000905 bits<4> Rd;
906 bits<4> Rm;
907 bits<4> Rn;
908 let Inst{19-16} = Rn;
909 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000910 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000911 let Inst{9-4} = 0b000111;
912 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000913 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000914 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
915 rot_imm:$rot),
916 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
917 [(set GPR:$Rd, (opnode GPR:$Rn,
918 (rotr GPR:$Rm, rot_imm:$rot)))]>,
919 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000920 bits<4> Rd;
921 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000922 bits<4> Rn;
923 bits<2> rot;
924 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000925 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000926 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000927 let Inst{9-4} = 0b000111;
928 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000929 }
Evan Chenga8e29892007-01-19 07:51:42 +0000930}
931
Johnny Chen2ec5e492010-02-22 21:50:40 +0000932// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000933multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000934 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
935 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000936 [/* For disassembly only; pattern left blank */]>,
937 Requires<[IsARM, HasV6]> {
938 let Inst{11-10} = 0b00;
939 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000940 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
941 rot_imm:$rot),
942 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000943 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000944 Requires<[IsARM, HasV6]> {
945 bits<4> Rn;
946 bits<2> rot;
947 let Inst{19-16} = Rn;
948 let Inst{11-10} = rot;
949 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000950}
951
Evan Cheng62674222009-06-25 23:34:10 +0000952/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000953multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000954 string baseOpc, bit Commutable = 0> {
955 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000956 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
957 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
958 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000959 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000960 bits<4> Rd;
961 bits<4> Rn;
962 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000963 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000964 let Inst{15-12} = Rd;
965 let Inst{19-16} = Rn;
966 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000968 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
969 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
970 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000971 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000972 bits<4> Rd;
973 bits<4> Rn;
974 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000975 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000976 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000977 let isCommutable = Commutable;
978 let Inst{3-0} = Rm;
979 let Inst{15-12} = Rd;
980 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000981 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000982 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
983 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
984 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000985 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000986 bits<4> Rd;
987 bits<4> Rn;
988 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000989 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000990 let Inst{11-0} = shift;
991 let Inst{15-12} = Rd;
992 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000993 }
Jim Grosbach37ee4642011-07-13 17:57:17 +0000994 }
995 // Assembly aliases for optional destination operand when it's the same
996 // as the source operand.
997 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
998 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
999 so_imm:$imm, pred:$p,
1000 cc_out:$s)>,
1001 Requires<[IsARM]>;
1002 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1003 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1004 GPR:$Rm, pred:$p,
1005 cc_out:$s)>,
1006 Requires<[IsARM]>;
1007 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1008 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1009 so_reg:$shift, pred:$p,
1010 cc_out:$s)>,
1011 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001012}
1013
Jim Grosbache5165492009-11-09 00:11:35 +00001014// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001015// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1016let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001017multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001018 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1019 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001020 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001021 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1022 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001023 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1024 let isCommutable = Commutable;
1025 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001026 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1027 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001028 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001029}
Evan Chengc85e8322007-07-05 07:13:32 +00001030}
1031
Jim Grosbach3e556122010-10-26 22:37:02 +00001032let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001033multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001034 InstrItinClass iir, PatFrag opnode> {
1035 // Note: We use the complex addrmode_imm12 rather than just an input
1036 // GPR and a constrained immediate so that we can use this to match
1037 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001038 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001039 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1040 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001041 bits<4> Rt;
1042 bits<17> addr;
1043 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1044 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001045 let Inst{15-12} = Rt;
1046 let Inst{11-0} = addr{11-0}; // imm12
1047 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001048 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001049 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1050 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001051 bits<4> Rt;
1052 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001053 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001054 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1055 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001056 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001057 let Inst{11-0} = shift{11-0};
1058 }
1059}
1060}
1061
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001062multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001063 InstrItinClass iir, PatFrag opnode> {
1064 // Note: We use the complex addrmode_imm12 rather than just an input
1065 // GPR and a constrained immediate so that we can use this to match
1066 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001067 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001068 (ins GPR:$Rt, addrmode_imm12:$addr),
1069 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1070 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1071 bits<4> Rt;
1072 bits<17> addr;
1073 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1074 let Inst{19-16} = addr{16-13}; // Rn
1075 let Inst{15-12} = Rt;
1076 let Inst{11-0} = addr{11-0}; // imm12
1077 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001078 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001079 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1080 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1081 bits<4> Rt;
1082 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001083 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001084 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1085 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001086 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001087 let Inst{11-0} = shift{11-0};
1088 }
1089}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001090//===----------------------------------------------------------------------===//
1091// Instructions
1092//===----------------------------------------------------------------------===//
1093
Evan Chenga8e29892007-01-19 07:51:42 +00001094//===----------------------------------------------------------------------===//
1095// Miscellaneous Instructions.
1096//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001097
Evan Chenga8e29892007-01-19 07:51:42 +00001098/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1099/// the function. The first operand is the ID# for this instruction, the second
1100/// is the index into the MachineConstantPool that this is, the third is the
1101/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001102let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001103def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001104PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001105 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001106
Jim Grosbach4642ad32010-02-22 23:10:38 +00001107// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1108// from removing one half of the matched pairs. That breaks PEI, which assumes
1109// these will always be in pairs, and asserts if it finds otherwise. Better way?
1110let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001111def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001112PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001113 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001114
Jim Grosbach64171712010-02-16 21:07:46 +00001115def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001116PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001117 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001118}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001119
Johnny Chenf4d81052010-02-12 22:53:19 +00001120def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001121 [/* For disassembly only; pattern left blank */]>,
1122 Requires<[IsARM, HasV6T2]> {
1123 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001124 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001125 let Inst{7-0} = 0b00000000;
1126}
1127
Johnny Chenf4d81052010-02-12 22:53:19 +00001128def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1129 [/* For disassembly only; pattern left blank */]>,
1130 Requires<[IsARM, HasV6T2]> {
1131 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001132 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001133 let Inst{7-0} = 0b00000001;
1134}
1135
1136def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1137 [/* For disassembly only; pattern left blank */]>,
1138 Requires<[IsARM, HasV6T2]> {
1139 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001140 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001141 let Inst{7-0} = 0b00000010;
1142}
1143
1144def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1145 [/* For disassembly only; pattern left blank */]>,
1146 Requires<[IsARM, HasV6T2]> {
1147 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001148 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001149 let Inst{7-0} = 0b00000011;
1150}
1151
Johnny Chen2ec5e492010-02-22 21:50:40 +00001152def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1153 "\t$dst, $a, $b",
1154 [/* For disassembly only; pattern left blank */]>,
1155 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001156 bits<4> Rd;
1157 bits<4> Rn;
1158 bits<4> Rm;
1159 let Inst{3-0} = Rm;
1160 let Inst{15-12} = Rd;
1161 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001162 let Inst{27-20} = 0b01101000;
1163 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001164 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001165}
1166
Johnny Chenf4d81052010-02-12 22:53:19 +00001167def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1168 [/* For disassembly only; pattern left blank */]>,
1169 Requires<[IsARM, HasV6T2]> {
1170 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001171 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001172 let Inst{7-0} = 0b00000100;
1173}
1174
Johnny Chenc6f7b272010-02-11 18:12:29 +00001175// The i32imm operand $val can be used by a debugger to store more information
1176// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001177def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Jim Grosbach21101d62011-07-13 19:17:36 +00001178 []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001179 bits<16> val;
1180 let Inst{3-0} = val{3-0};
1181 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001182 let Inst{27-20} = 0b00010010;
1183 let Inst{7-4} = 0b0111;
1184}
1185
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001186// Change Processor State is a system instruction -- for disassembly and
1187// parsing only.
1188// FIXME: Since the asm parser has currently no clean way to handle optional
1189// operands, create 3 versions of the same instruction. Once there's a clean
1190// framework to represent optional operands, change this behavior.
1191class CPS<dag iops, string asm_ops>
1192 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1193 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1194 bits<2> imod;
1195 bits<3> iflags;
1196 bits<5> mode;
1197 bit M;
1198
Johnny Chenb98e1602010-02-12 18:55:33 +00001199 let Inst{31-28} = 0b1111;
1200 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001201 let Inst{19-18} = imod;
1202 let Inst{17} = M; // Enabled if mode is set;
1203 let Inst{16} = 0;
1204 let Inst{8-6} = iflags;
1205 let Inst{5} = 0;
1206 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001207}
1208
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001209let M = 1 in
1210 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1211 "$imod\t$iflags, $mode">;
1212let mode = 0, M = 0 in
1213 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1214
1215let imod = 0, iflags = 0, M = 1 in
1216 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1217
Johnny Chenb92a23f2010-02-21 04:42:01 +00001218// Preload signals the memory system of possible future data/instruction access.
1219// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001220multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001221
Evan Chengdfed19f2010-11-03 06:34:55 +00001222 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001223 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001224 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001225 bits<4> Rt;
1226 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001227 let Inst{31-26} = 0b111101;
1228 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001229 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001230 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001231 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001232 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001233 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001234 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001235 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001236 }
1237
Evan Chengdfed19f2010-11-03 06:34:55 +00001238 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001239 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001240 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001241 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001242 let Inst{31-26} = 0b111101;
1243 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001244 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001245 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001246 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001247 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001248 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001249 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001250 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001251 }
1252}
1253
Evan Cheng416941d2010-11-04 05:19:35 +00001254defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1255defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1256defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001257
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001258def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1259 "setend\t$end",
1260 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001261 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001262 bits<1> end;
1263 let Inst{31-10} = 0b1111000100000001000000;
1264 let Inst{9} = end;
1265 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001266}
1267
Johnny Chenf4d81052010-02-12 22:53:19 +00001268def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001269 [/* For disassembly only; pattern left blank */]>,
1270 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001271 bits<4> opt;
1272 let Inst{27-4} = 0b001100100000111100001111;
1273 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001274}
1275
Johnny Chenba6e0332010-02-11 17:14:31 +00001276// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001277let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001278def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001279 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001280 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001281 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001282}
1283
Evan Cheng12c3a532008-11-06 17:48:05 +00001284// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001285let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001286def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1287 Size4Bytes, IIC_iALUr,
1288 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001289
Evan Cheng325474e2008-01-07 23:56:57 +00001290let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001291def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001292 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001293 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001294
Jim Grosbach53694262010-11-18 01:15:56 +00001295def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001296 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001297 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001298
Jim Grosbach53694262010-11-18 01:15:56 +00001299def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001300 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001301 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001302
Jim Grosbach53694262010-11-18 01:15:56 +00001303def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001304 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001305 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001306
Jim Grosbach53694262010-11-18 01:15:56 +00001307def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001308 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001309 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001310}
Chris Lattner13c63102008-01-06 05:55:01 +00001311let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001312def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001313 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001314
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001315def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001316 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1317 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001318
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001319def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001320 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001321}
Evan Cheng12c3a532008-11-06 17:48:05 +00001322} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001323
Evan Chenge07715c2009-06-23 05:25:29 +00001324
1325// LEApcrel - Load a pc-relative address into a register without offending the
1326// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001327let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001328// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001329// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1330// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001331def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001332 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001333 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001334 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001335 let Inst{27-25} = 0b001;
1336 let Inst{20} = 0;
1337 let Inst{19-16} = 0b1111;
1338 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001339 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001340}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001341def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1342 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001343
1344def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1345 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1346 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001347
Evan Chenga8e29892007-01-19 07:51:42 +00001348//===----------------------------------------------------------------------===//
1349// Control Flow Instructions.
1350//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001351
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001352let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1353 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001354 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001355 "bx", "\tlr", [(ARMretflag)]>,
1356 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001357 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001358 }
1359
1360 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001361 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001362 "mov", "\tpc, lr", [(ARMretflag)]>,
1363 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001364 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001365 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001366}
Rafael Espindola27185192006-09-29 21:20:16 +00001367
Bob Wilson04ea6e52009-10-28 00:37:03 +00001368// Indirect branches
1369let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001370 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001371 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001372 [(brind GPR:$dst)]>,
1373 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001374 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001375 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001376 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001377 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001378
Johnny Chen75f42962011-05-22 17:51:04 +00001379 // For disassembly only.
1380 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1381 "bx$p\t$dst", [/* pattern left blank */]>,
1382 Requires<[IsARM, HasV4T]> {
1383 bits<4> dst;
1384 let Inst{27-4} = 0b000100101111111111110001;
1385 let Inst{3-0} = dst;
1386 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001387}
1388
Evan Cheng1e0eab12010-11-29 22:43:27 +00001389// All calls clobber the non-callee saved registers. SP is marked as
1390// a use to prevent stack-pointer assignments that appear immediately
1391// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001392let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001393 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001394 // FIXME: Do we really need a non-predicated version? If so, it should
1395 // at least be a pseudo instruction expanding to the predicated version
1396 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001397 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001398 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001399 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001400 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001401 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001402 Requires<[IsARM, IsNotDarwin]> {
1403 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001404 bits<24> func;
1405 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001406 }
Evan Cheng277f0742007-06-19 21:05:09 +00001407
Jason W Kim685c3502011-02-04 19:47:15 +00001408 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001409 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001410 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001411 Requires<[IsARM, IsNotDarwin]> {
1412 bits<24> func;
1413 let Inst{23-0} = func;
1414 }
Evan Cheng277f0742007-06-19 21:05:09 +00001415
Evan Chenga8e29892007-01-19 07:51:42 +00001416 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001417 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001418 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001419 [(ARMcall GPR:$func)]>,
1420 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001421 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001422 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001423 let Inst{3-0} = func;
1424 }
1425
1426 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1427 IIC_Br, "blx", "\t$func",
1428 [(ARMcall_pred GPR:$func)]>,
1429 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1430 bits<4> func;
1431 let Inst{27-4} = 0b000100101111111111110011;
1432 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001433 }
1434
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001435 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001436 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001437 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1438 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1439 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001440
1441 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001442 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1443 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1444 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001445}
1446
David Goodwin1a8f36e2009-08-12 18:31:53 +00001447let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001448 // On Darwin R9 is call-clobbered.
1449 // R7 is marked as a use to prevent frame-pointer assignments from being
1450 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001451 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001452 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001453 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001454 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001455 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1456 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001457
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001458 def BLr9_pred : ARMPseudoExpand<(outs),
1459 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001460 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001461 [(ARMcall_pred tglobaladdr:$func)],
1462 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001463 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001464
1465 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001466 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001467 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001468 [(ARMcall GPR:$func)],
1469 (BLX GPR:$func)>,
1470 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001471
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001472 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1473 Size4Bytes, IIC_Br,
1474 [(ARMcall_pred GPR:$func)],
1475 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001476 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001477
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001478 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001479 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001480 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1481 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1482 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001483
1484 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001485 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1486 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1487 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001488}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001489
David Goodwin1a8f36e2009-08-12 18:31:53 +00001490let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001491 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1492 // a two-value operand where a dag node expects two operands. :(
1493 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1494 IIC_Br, "b", "\t$target",
1495 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1496 bits<24> target;
1497 let Inst{23-0} = target;
1498 }
1499
Evan Chengaeafca02007-05-16 07:45:54 +00001500 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001501 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001502 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001503 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1504 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001505 // FIXME: Is B really a Barrier? That doesn't seem right.
1506 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1507 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001508
Jim Grosbach2dc77682010-11-29 18:37:44 +00001509 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1510 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001511 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001512 SizeSpecial, IIC_Br,
1513 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001514 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1515 // into i12 and rs suffixed versions.
1516 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001517 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001518 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001519 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001520 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001521 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001522 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001523 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001524 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001525 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001526 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001527 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001528
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001529}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001530
Johnny Chen8901e6f2011-03-31 17:53:50 +00001531// BLX (immediate) -- for disassembly only
1532def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1533 "blx\t$target", [/* pattern left blank */]>,
1534 Requires<[IsARM, HasV5T]> {
1535 let Inst{31-25} = 0b1111101;
1536 bits<25> target;
1537 let Inst{23-0} = target{24-1};
1538 let Inst{24} = target{0};
1539}
1540
Johnny Chena1e76212010-02-13 02:51:09 +00001541// Branch and Exchange Jazelle -- for disassembly only
1542def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1543 [/* For disassembly only; pattern left blank */]> {
1544 let Inst{23-20} = 0b0010;
1545 //let Inst{19-8} = 0xfff;
1546 let Inst{7-4} = 0b0010;
1547}
1548
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001549// Tail calls.
1550
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001551let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1552 // Darwin versions.
1553 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1554 Uses = [SP] in {
1555 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1556 IIC_Br, []>, Requires<[IsDarwin]>;
1557
1558 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1559 IIC_Br, []>, Requires<[IsDarwin]>;
1560
Jim Grosbach245f5e82011-07-08 18:50:22 +00001561 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1562 Size4Bytes, IIC_Br, [],
1563 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1564 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001565
Jim Grosbach245f5e82011-07-08 18:50:22 +00001566 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1567 Size4Bytes, IIC_Br, [],
1568 (BX GPR:$dst)>,
1569 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001570
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001571 }
1572
1573 // Non-Darwin versions (the difference is R9).
1574 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1575 Uses = [SP] in {
1576 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1577 IIC_Br, []>, Requires<[IsNotDarwin]>;
1578
1579 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1580 IIC_Br, []>, Requires<[IsNotDarwin]>;
1581
Jim Grosbach245f5e82011-07-08 18:50:22 +00001582 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1583 Size4Bytes, IIC_Br, [],
1584 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1585 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001586
Jim Grosbach245f5e82011-07-08 18:50:22 +00001587 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1588 Size4Bytes, IIC_Br, [],
1589 (BX GPR:$dst)>,
1590 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001591 }
1592}
1593
1594
1595
1596
1597
Johnny Chen0296f3e2010-02-16 21:59:54 +00001598// Secure Monitor Call is a system instruction -- for disassembly only
1599def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1600 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001601 bits<4> opt;
1602 let Inst{23-4} = 0b01100000000000000111;
1603 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001604}
1605
Johnny Chen64dfb782010-02-16 20:04:27 +00001606// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001607let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001608def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001609 [/* For disassembly only; pattern left blank */]> {
1610 bits<24> svc;
1611 let Inst{23-0} = svc;
1612}
Johnny Chen85d5a892010-02-10 18:02:25 +00001613}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001614def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001615
Johnny Chenfb566792010-02-17 21:39:10 +00001616// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001617let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001618def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1619 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001620 [/* For disassembly only; pattern left blank */]> {
1621 let Inst{31-28} = 0b1111;
1622 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001623 let Inst{19-8} = 0xd05;
1624 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001625}
1626
Jim Grosbache6913602010-11-03 01:01:43 +00001627def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1628 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001629 [/* For disassembly only; pattern left blank */]> {
1630 let Inst{31-28} = 0b1111;
1631 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001632 let Inst{19-8} = 0xd05;
1633 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001634}
1635
Johnny Chenfb566792010-02-17 21:39:10 +00001636// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001637def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1638 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001639 [/* For disassembly only; pattern left blank */]> {
1640 let Inst{31-28} = 0b1111;
1641 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001642 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001643}
1644
Jim Grosbache6913602010-11-03 01:01:43 +00001645def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1646 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001647 [/* For disassembly only; pattern left blank */]> {
1648 let Inst{31-28} = 0b1111;
1649 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001650 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001651}
Chris Lattner39ee0362010-10-31 19:10:56 +00001652} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001653
Evan Chenga8e29892007-01-19 07:51:42 +00001654//===----------------------------------------------------------------------===//
1655// Load / store Instructions.
1656//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001657
Evan Chenga8e29892007-01-19 07:51:42 +00001658// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001659
1660
Evan Cheng7e2fe912010-10-28 06:47:08 +00001661defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001662 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001663defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001664 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001665defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001666 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001667defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001668 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001669
Evan Chengfa775d02007-03-19 07:20:03 +00001670// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001671let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1672 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001673def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001674 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1675 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001676 bits<4> Rt;
1677 bits<17> addr;
1678 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1679 let Inst{19-16} = 0b1111;
1680 let Inst{15-12} = Rt;
1681 let Inst{11-0} = addr{11-0}; // imm12
1682}
Evan Chengfa775d02007-03-19 07:20:03 +00001683
Evan Chenga8e29892007-01-19 07:51:42 +00001684// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001685def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001686 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1687 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001688
Evan Chenga8e29892007-01-19 07:51:42 +00001689// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001690def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001691 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1692 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001693
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001694def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001695 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1696 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001697
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001698let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001699// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001700def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1701 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001702 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001703 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001704}
Rafael Espindolac391d162006-10-23 20:34:27 +00001705
Evan Chenga8e29892007-01-19 07:51:42 +00001706// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001707multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001708 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1709 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001710 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1711 // {17-14} Rn
1712 // {13} 1 == Rm, 0 == imm12
1713 // {12} isAdd
1714 // {11-0} imm12/Rm
1715 bits<18> addr;
1716 let Inst{25} = addr{13};
1717 let Inst{23} = addr{12};
1718 let Inst{19-16} = addr{17-14};
1719 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001720 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001721 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001722 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001723 (ins GPR:$Rn, am2offset:$offset),
1724 IndexModePost, LdFrm, itin,
1725 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001726 // {13} 1 == Rm, 0 == imm12
1727 // {12} isAdd
1728 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001729 bits<14> offset;
1730 bits<4> Rn;
1731 let Inst{25} = offset{13};
1732 let Inst{23} = offset{12};
1733 let Inst{19-16} = Rn;
1734 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001735 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001736}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001737
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001738let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001739defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1740defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001741}
Rafael Espindola450856d2006-12-12 00:37:38 +00001742
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001743multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1744 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1745 (ins addrmode3:$addr), IndexModePre,
1746 LdMiscFrm, itin,
1747 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1748 bits<14> addr;
1749 let Inst{23} = addr{8}; // U bit
1750 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1751 let Inst{19-16} = addr{12-9}; // Rn
1752 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1753 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1754 }
1755 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1756 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1757 LdMiscFrm, itin,
1758 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001759 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001760 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001761 let Inst{23} = offset{8}; // U bit
1762 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001763 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001764 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1765 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001766 }
1767}
Rafael Espindola4e307642006-09-08 16:59:47 +00001768
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001769let mayLoad = 1, neverHasSideEffects = 1 in {
1770defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1771defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1772defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001773let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001774def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1775 (ins addrmode3:$addr), IndexModePre,
1776 LdMiscFrm, IIC_iLoad_d_ru,
1777 "ldrd", "\t$Rt, $Rt2, $addr!",
1778 "$addr.base = $Rn_wb", []> {
1779 bits<14> addr;
1780 let Inst{23} = addr{8}; // U bit
1781 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1782 let Inst{19-16} = addr{12-9}; // Rn
1783 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1784 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1785}
1786def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1787 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1788 LdMiscFrm, IIC_iLoad_d_ru,
1789 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1790 "$Rn = $Rn_wb", []> {
1791 bits<10> offset;
1792 bits<4> Rn;
1793 let Inst{23} = offset{8}; // U bit
1794 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1795 let Inst{19-16} = Rn;
1796 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1797 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1798}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001799} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001800} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001801
Johnny Chenadb561d2010-02-18 03:27:42 +00001802// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001803let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001804def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1805 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1806 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1807 // {17-14} Rn
1808 // {13} 1 == Rm, 0 == imm12
1809 // {12} isAdd
1810 // {11-0} imm12/Rm
1811 bits<18> addr;
1812 let Inst{25} = addr{13};
1813 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001814 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001815 let Inst{19-16} = addr{17-14};
1816 let Inst{11-0} = addr{11-0};
1817 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001818}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001819def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1820 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1821 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1822 // {17-14} Rn
1823 // {13} 1 == Rm, 0 == imm12
1824 // {12} isAdd
1825 // {11-0} imm12/Rm
1826 bits<18> addr;
1827 let Inst{25} = addr{13};
1828 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001829 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001830 let Inst{19-16} = addr{17-14};
1831 let Inst{11-0} = addr{11-0};
1832 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001833}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001834def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1835 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1836 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001837 let Inst{21} = 1; // overwrite
1838}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001839def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1840 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1841 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001842 let Inst{21} = 1; // overwrite
1843}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001844def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1845 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1846 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001847 let Inst{21} = 1; // overwrite
1848}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001849}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001850
Evan Chenga8e29892007-01-19 07:51:42 +00001851// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001852
1853// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001854def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001855 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1856 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Evan Chenga8e29892007-01-19 07:51:42 +00001858// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001859let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1860def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001861 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001862 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001863
1864// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001865def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001866 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001867 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001868 "str", "\t$Rt, [$Rn, $offset]!",
1869 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001870 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001871 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001872
Jim Grosbach953557f42010-11-19 21:35:06 +00001873def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001874 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001875 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001876 "str", "\t$Rt, [$Rn], $offset",
1877 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001878 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001879 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001880
Jim Grosbacha1b41752010-11-19 22:06:57 +00001881def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1882 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1883 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001884 "strb", "\t$Rt, [$Rn, $offset]!",
1885 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001886 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1887 GPR:$Rn, am2offset:$offset))]>;
1888def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1889 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1890 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001891 "strb", "\t$Rt, [$Rn], $offset",
1892 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001893 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1894 GPR:$Rn, am2offset:$offset))]>;
1895
Jim Grosbach2dc77682010-11-29 18:37:44 +00001896def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1897 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1898 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001899 "strh", "\t$Rt, [$Rn, $offset]!",
1900 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001901 [(set GPR:$Rn_wb,
1902 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001903
Jim Grosbach2dc77682010-11-29 18:37:44 +00001904def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1905 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1906 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001907 "strh", "\t$Rt, [$Rn], $offset",
1908 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001909 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1910 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001911
Johnny Chen39a4bb32010-02-18 22:31:18 +00001912// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001913let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001914def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1915 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001916 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001917 "strd", "\t$src1, $src2, [$base, $offset]!",
1918 "$base = $base_wb", []>;
1919
1920// For disassembly only
1921def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1922 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001923 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001924 "strd", "\t$src1, $src2, [$base], $offset",
1925 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001926} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001927
Johnny Chenad4df4c2010-03-01 19:22:00 +00001928// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001929
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001930def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1931 IndexModePost, StFrm, IIC_iStore_ru,
1932 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001933 [/* For disassembly only; pattern left blank */]> {
1934 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001935 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1936}
1937
1938def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1939 IndexModePost, StFrm, IIC_iStore_bh_ru,
1940 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1941 [/* For disassembly only; pattern left blank */]> {
1942 let Inst{21} = 1; // overwrite
1943 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001944}
1945
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001946def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001947 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001948 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001949 [/* For disassembly only; pattern left blank */]> {
1950 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001951 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001952}
1953
Evan Chenga8e29892007-01-19 07:51:42 +00001954//===----------------------------------------------------------------------===//
1955// Load / store multiple Instructions.
1956//
1957
Bill Wendling6c470b82010-11-13 09:09:38 +00001958multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1959 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001960 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001961 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1962 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001963 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001964 let Inst{24-23} = 0b01; // Increment After
1965 let Inst{21} = 0; // No writeback
1966 let Inst{20} = L_bit;
1967 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001968 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001969 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1970 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001971 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001972 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001973 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001974 let Inst{20} = L_bit;
1975 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001976 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001977 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1978 IndexModeNone, f, itin,
1979 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1980 let Inst{24-23} = 0b00; // Decrement After
1981 let Inst{21} = 0; // No writeback
1982 let Inst{20} = L_bit;
1983 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001984 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001985 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1986 IndexModeUpd, f, itin_upd,
1987 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1988 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001989 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001990 let Inst{20} = L_bit;
1991 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001992 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001993 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1994 IndexModeNone, f, itin,
1995 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1996 let Inst{24-23} = 0b10; // Decrement Before
1997 let Inst{21} = 0; // No writeback
1998 let Inst{20} = L_bit;
1999 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002000 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002001 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2002 IndexModeUpd, f, itin_upd,
2003 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2004 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002005 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002006 let Inst{20} = L_bit;
2007 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002008 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002009 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2010 IndexModeNone, f, itin,
2011 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2012 let Inst{24-23} = 0b11; // Increment Before
2013 let Inst{21} = 0; // No writeback
2014 let Inst{20} = L_bit;
2015 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002016 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002017 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2018 IndexModeUpd, f, itin_upd,
2019 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2020 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002021 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002022 let Inst{20} = L_bit;
2023 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002024}
Bill Wendling6c470b82010-11-13 09:09:38 +00002025
Bill Wendlingc93989a2010-11-13 11:20:05 +00002026let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002027
2028let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2029defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2030
2031let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2032defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2033
2034} // neverHasSideEffects
2035
Bob Wilson0fef5842011-01-06 19:24:32 +00002036// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002037def : MnemonicAlias<"ldmfd", "ldmia">;
2038def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002039def : MnemonicAlias<"ldm", "ldmia">;
2040def : MnemonicAlias<"stm", "stmia">;
2041
2042// FIXME: remove when we have a way to marking a MI with these properties.
2043// FIXME: Should pc be an implicit operand like PICADD, etc?
2044let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2045 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002046def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2047 reglist:$regs, variable_ops),
2048 Size4Bytes, IIC_iLoad_mBr, [],
2049 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002050 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002051
Evan Chenga8e29892007-01-19 07:51:42 +00002052//===----------------------------------------------------------------------===//
2053// Move Instructions.
2054//
2055
Evan Chengcd799b92009-06-12 20:46:18 +00002056let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002057def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2058 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2059 bits<4> Rd;
2060 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002061
Johnny Chen103bf952011-04-01 23:30:25 +00002062 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002063 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002064 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002065 let Inst{3-0} = Rm;
2066 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002067}
2068
Dale Johannesen38d5f042010-06-15 22:24:08 +00002069// A version for the smaller set of tail call registers.
2070let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002071def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002072 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2073 bits<4> Rd;
2074 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002075
Dale Johannesen38d5f042010-06-15 22:24:08 +00002076 let Inst{11-4} = 0b00000000;
2077 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002078 let Inst{3-0} = Rm;
2079 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002080}
2081
Evan Chengf40deed2010-10-27 23:41:30 +00002082def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002083 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002084 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2085 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002086 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002087 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002088 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002089 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002090 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002091 let Inst{25} = 0;
2092}
Evan Chenga2515702007-03-19 07:09:02 +00002093
Evan Chengc4af4632010-11-17 20:13:28 +00002094let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002095def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2096 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002097 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002098 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002099 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002100 let Inst{15-12} = Rd;
2101 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002102 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002103}
2104
Evan Chengc4af4632010-11-17 20:13:28 +00002105let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002106def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002107 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002108 "movw", "\t$Rd, $imm",
2109 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002110 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002111 bits<4> Rd;
2112 bits<16> imm;
2113 let Inst{15-12} = Rd;
2114 let Inst{11-0} = imm{11-0};
2115 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002116 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002117 let Inst{25} = 1;
2118}
2119
Evan Cheng53519f02011-01-21 18:55:51 +00002120def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2121 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002122
2123let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002124def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002125 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002126 "movt", "\t$Rd, $imm",
2127 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002128 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002129 lo16AllZero:$imm))]>, UnaryDP,
2130 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002131 bits<4> Rd;
2132 bits<16> imm;
2133 let Inst{15-12} = Rd;
2134 let Inst{11-0} = imm{11-0};
2135 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002136 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002137 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002138}
Evan Cheng13ab0202007-07-10 18:08:01 +00002139
Evan Cheng53519f02011-01-21 18:55:51 +00002140def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2141 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002142
2143} // Constraints
2144
Evan Cheng20956592009-10-21 08:15:52 +00002145def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2146 Requires<[IsARM, HasV6T2]>;
2147
David Goodwinca01a8d2009-09-01 18:32:09 +00002148let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002149def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002150 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2151 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002152
2153// These aren't really mov instructions, but we have to define them this way
2154// due to flag operands.
2155
Evan Cheng071a2792007-09-11 19:55:27 +00002156let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002157def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002158 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2159 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002160def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002161 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2162 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002163}
Evan Chenga8e29892007-01-19 07:51:42 +00002164
Evan Chenga8e29892007-01-19 07:51:42 +00002165//===----------------------------------------------------------------------===//
2166// Extend Instructions.
2167//
2168
2169// Sign extenders
2170
Evan Cheng576a3962010-09-25 00:49:35 +00002171defm SXTB : AI_ext_rrot<0b01101010,
2172 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2173defm SXTH : AI_ext_rrot<0b01101011,
2174 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002175
Evan Cheng576a3962010-09-25 00:49:35 +00002176defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002177 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002178defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002179 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002180
Johnny Chen2ec5e492010-02-22 21:50:40 +00002181// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002182defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002183
2184// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002185defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002186
2187// Zero extenders
2188
2189let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002190defm UXTB : AI_ext_rrot<0b01101110,
2191 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2192defm UXTH : AI_ext_rrot<0b01101111,
2193 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2194defm UXTB16 : AI_ext_rrot<0b01101100,
2195 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002196
Jim Grosbach542f6422010-07-28 23:25:44 +00002197// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2198// The transformation should probably be done as a combiner action
2199// instead so we can include a check for masking back in the upper
2200// eight bits of the source into the lower eight bits of the result.
2201//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2202// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002203def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002204 (UXTB16r_rot GPR:$Src, 8)>;
2205
Evan Cheng576a3962010-09-25 00:49:35 +00002206defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002207 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002208defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002209 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002210}
2211
Evan Chenga8e29892007-01-19 07:51:42 +00002212// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002213// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002214defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002215
Evan Chenga8e29892007-01-19 07:51:42 +00002216
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002217def SBFX : I<(outs GPR:$Rd),
2218 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002219 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002220 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002221 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002222 bits<4> Rd;
2223 bits<4> Rn;
2224 bits<5> lsb;
2225 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002226 let Inst{27-21} = 0b0111101;
2227 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002228 let Inst{20-16} = width;
2229 let Inst{15-12} = Rd;
2230 let Inst{11-7} = lsb;
2231 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002232}
2233
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002234def UBFX : I<(outs GPR:$Rd),
2235 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002236 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002237 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002238 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002239 bits<4> Rd;
2240 bits<4> Rn;
2241 bits<5> lsb;
2242 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002243 let Inst{27-21} = 0b0111111;
2244 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002245 let Inst{20-16} = width;
2246 let Inst{15-12} = Rd;
2247 let Inst{11-7} = lsb;
2248 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002249}
2250
Evan Chenga8e29892007-01-19 07:51:42 +00002251//===----------------------------------------------------------------------===//
2252// Arithmetic Instructions.
2253//
2254
Jim Grosbach26421962008-10-14 20:36:24 +00002255defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002256 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002257 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002258defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002259 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002260 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002261
Evan Chengc85e8322007-07-05 07:13:32 +00002262// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002263defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002264 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002265 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2266defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002267 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002268 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002269
Evan Cheng62674222009-06-25 23:34:10 +00002270defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002271 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2272 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002273defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002274 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2275 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002276
2277// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002278let usesCustomInserter = 1 in {
2279defm ADCS : AI1_adde_sube_s_irs<
2280 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2281defm SBCS : AI1_adde_sube_s_irs<
2282 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2283}
Evan Chenga8e29892007-01-19 07:51:42 +00002284
Jim Grosbach84760882010-10-15 18:42:41 +00002285def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2286 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2287 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2288 bits<4> Rd;
2289 bits<4> Rn;
2290 bits<12> imm;
2291 let Inst{25} = 1;
2292 let Inst{15-12} = Rd;
2293 let Inst{19-16} = Rn;
2294 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002295}
Evan Cheng13ab0202007-07-10 18:08:01 +00002296
Bob Wilsoncff71782010-08-05 18:23:43 +00002297// The reg/reg form is only defined for the disassembler; for codegen it is
2298// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002299def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2300 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002301 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002302 bits<4> Rd;
2303 bits<4> Rn;
2304 bits<4> Rm;
2305 let Inst{11-4} = 0b00000000;
2306 let Inst{25} = 0;
2307 let Inst{3-0} = Rm;
2308 let Inst{15-12} = Rd;
2309 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002310}
2311
Jim Grosbach84760882010-10-15 18:42:41 +00002312def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2313 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2314 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2315 bits<4> Rd;
2316 bits<4> Rn;
2317 bits<12> shift;
2318 let Inst{25} = 0;
2319 let Inst{11-0} = shift;
2320 let Inst{15-12} = Rd;
2321 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002322}
Evan Chengc85e8322007-07-05 07:13:32 +00002323
2324// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002325// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2326let usesCustomInserter = 1 in {
2327def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2328 Size4Bytes, IIC_iALUi,
2329 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2330def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2331 Size4Bytes, IIC_iALUr,
2332 [/* For disassembly only; pattern left blank */]>;
2333def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2334 Size4Bytes, IIC_iALUsr,
2335 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002336}
Evan Chengc85e8322007-07-05 07:13:32 +00002337
Evan Cheng62674222009-06-25 23:34:10 +00002338let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002339def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2340 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2341 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002342 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002343 bits<4> Rd;
2344 bits<4> Rn;
2345 bits<12> imm;
2346 let Inst{25} = 1;
2347 let Inst{15-12} = Rd;
2348 let Inst{19-16} = Rn;
2349 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002350}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002351// The reg/reg form is only defined for the disassembler; for codegen it is
2352// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002353def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2354 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002355 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002356 bits<4> Rd;
2357 bits<4> Rn;
2358 bits<4> Rm;
2359 let Inst{11-4} = 0b00000000;
2360 let Inst{25} = 0;
2361 let Inst{3-0} = Rm;
2362 let Inst{15-12} = Rd;
2363 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002364}
Jim Grosbach84760882010-10-15 18:42:41 +00002365def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2366 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2367 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002368 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002369 bits<4> Rd;
2370 bits<4> Rn;
2371 bits<12> shift;
2372 let Inst{25} = 0;
2373 let Inst{11-0} = shift;
2374 let Inst{15-12} = Rd;
2375 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002376}
Evan Cheng62674222009-06-25 23:34:10 +00002377}
2378
Owen Andersonb48c7912011-04-05 23:55:28 +00002379// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2380let usesCustomInserter = 1, Uses = [CPSR] in {
2381def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2382 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002383 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002384def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2385 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002386 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002387}
Evan Cheng2c614c52007-06-06 10:17:05 +00002388
Evan Chenga8e29892007-01-19 07:51:42 +00002389// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002390// The assume-no-carry-in form uses the negation of the input since add/sub
2391// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2392// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2393// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002394def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2395 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002396def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2397 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2398// The with-carry-in form matches bitwise not instead of the negation.
2399// Effectively, the inverse interpretation of the carry flag already accounts
2400// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002401def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002402 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002403def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2404 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002405
2406// Note: These are implemented in C++ code, because they have to generate
2407// ADD/SUBrs instructions, which use a complex pattern that a xform function
2408// cannot produce.
2409// (mul X, 2^n+1) -> (add (X << n), X)
2410// (mul X, 2^n-1) -> (rsb X, (X << n))
2411
Johnny Chen667d1272010-02-22 18:50:54 +00002412// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002413// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002414class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002415 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2416 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2417 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002418 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002419 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002420 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002421 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002422 let Inst{11-4} = op11_4;
2423 let Inst{19-16} = Rn;
2424 let Inst{15-12} = Rd;
2425 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002426}
2427
Johnny Chen667d1272010-02-22 18:50:54 +00002428// Saturating add/subtract -- for disassembly only
2429
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002430def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002431 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2432 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002433def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002434 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2435 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2436def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2437 "\t$Rd, $Rm, $Rn">;
2438def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2439 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002440
2441def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2442def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2443def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2444def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2445def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2446def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2447def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2448def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2449def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2450def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2451def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2452def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002453
2454// Signed/Unsigned add/subtract -- for disassembly only
2455
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002456def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2457def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2458def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2459def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2460def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2461def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2462def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2463def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2464def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2465def USAX : AAI<0b01100101, 0b11110101, "usax">;
2466def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2467def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002468
2469// Signed/Unsigned halving add/subtract -- for disassembly only
2470
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002471def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2472def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2473def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2474def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2475def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2476def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2477def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2478def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2479def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2480def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2481def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2482def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002483
Johnny Chenadc77332010-02-26 22:04:29 +00002484// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002485
Jim Grosbach70987fb2010-10-18 23:35:38 +00002486def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002487 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002488 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002489 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002490 bits<4> Rd;
2491 bits<4> Rn;
2492 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002493 let Inst{27-20} = 0b01111000;
2494 let Inst{15-12} = 0b1111;
2495 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002496 let Inst{19-16} = Rd;
2497 let Inst{11-8} = Rm;
2498 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002499}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002500def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002501 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002502 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002503 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002504 bits<4> Rd;
2505 bits<4> Rn;
2506 bits<4> Rm;
2507 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002508 let Inst{27-20} = 0b01111000;
2509 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002510 let Inst{19-16} = Rd;
2511 let Inst{15-12} = Ra;
2512 let Inst{11-8} = Rm;
2513 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002514}
2515
2516// Signed/Unsigned saturate -- for disassembly only
2517
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002518def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002519 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002520 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002521 bits<4> Rd;
2522 bits<5> sat_imm;
2523 bits<4> Rn;
2524 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002525 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002526 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002527 let Inst{20-16} = sat_imm;
2528 let Inst{15-12} = Rd;
2529 let Inst{11-7} = sh{7-3};
2530 let Inst{6} = sh{0};
2531 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002532}
2533
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002534def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002535 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002536 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002537 bits<4> Rd;
2538 bits<4> sat_imm;
2539 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002540 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002541 let Inst{11-4} = 0b11110011;
2542 let Inst{15-12} = Rd;
2543 let Inst{19-16} = sat_imm;
2544 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002545}
2546
Jim Grosbach70987fb2010-10-18 23:35:38 +00002547def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2548 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002549 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002550 bits<4> Rd;
2551 bits<5> sat_imm;
2552 bits<4> Rn;
2553 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002554 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002555 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002556 let Inst{15-12} = Rd;
2557 let Inst{11-7} = sh{7-3};
2558 let Inst{6} = sh{0};
2559 let Inst{20-16} = sat_imm;
2560 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002561}
2562
Jim Grosbach70987fb2010-10-18 23:35:38 +00002563def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2564 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002565 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002566 bits<4> Rd;
2567 bits<4> sat_imm;
2568 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002569 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002570 let Inst{11-4} = 0b11110011;
2571 let Inst{15-12} = Rd;
2572 let Inst{19-16} = sat_imm;
2573 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002574}
Evan Chenga8e29892007-01-19 07:51:42 +00002575
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002576def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2577def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002578
Evan Chenga8e29892007-01-19 07:51:42 +00002579//===----------------------------------------------------------------------===//
2580// Bitwise Instructions.
2581//
2582
Jim Grosbach26421962008-10-14 20:36:24 +00002583defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002584 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002585 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002586defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002587 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002588 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002589defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002590 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002591 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002592defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002593 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002594 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002595
Jim Grosbach3fea191052010-10-21 22:03:21 +00002596def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002597 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002598 "bfc", "\t$Rd, $imm", "$src = $Rd",
2599 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002600 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002601 bits<4> Rd;
2602 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002603 let Inst{27-21} = 0b0111110;
2604 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002605 let Inst{15-12} = Rd;
2606 let Inst{11-7} = imm{4-0}; // lsb
2607 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002608}
2609
Johnny Chenb2503c02010-02-17 06:31:48 +00002610// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002611def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002612 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002613 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2614 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002615 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002616 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002617 bits<4> Rd;
2618 bits<4> Rn;
2619 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002620 let Inst{27-21} = 0b0111110;
2621 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002622 let Inst{15-12} = Rd;
2623 let Inst{11-7} = imm{4-0}; // lsb
2624 let Inst{20-16} = imm{9-5}; // width
2625 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002626}
2627
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002628// GNU as only supports this form of bfi (w/ 4 arguments)
2629let isAsmParserOnly = 1 in
2630def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2631 lsb_pos_imm:$lsb, width_imm:$width),
2632 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2633 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2634 []>, Requires<[IsARM, HasV6T2]> {
2635 bits<4> Rd;
2636 bits<4> Rn;
2637 bits<5> lsb;
2638 bits<5> width;
2639 let Inst{27-21} = 0b0111110;
2640 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2641 let Inst{15-12} = Rd;
2642 let Inst{11-7} = lsb;
2643 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2644 let Inst{3-0} = Rn;
2645}
2646
Jim Grosbach36860462010-10-21 22:19:32 +00002647def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2648 "mvn", "\t$Rd, $Rm",
2649 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2650 bits<4> Rd;
2651 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002652 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002653 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002654 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002655 let Inst{15-12} = Rd;
2656 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002657}
Jim Grosbach36860462010-10-21 22:19:32 +00002658def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2659 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2660 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2661 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002662 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002663 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002664 let Inst{19-16} = 0b0000;
2665 let Inst{15-12} = Rd;
2666 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002667}
Evan Chengc4af4632010-11-17 20:13:28 +00002668let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002669def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2670 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2671 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2672 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002673 bits<12> imm;
2674 let Inst{25} = 1;
2675 let Inst{19-16} = 0b0000;
2676 let Inst{15-12} = Rd;
2677 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002678}
Evan Chenga8e29892007-01-19 07:51:42 +00002679
2680def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2681 (BICri GPR:$src, so_imm_not:$imm)>;
2682
2683//===----------------------------------------------------------------------===//
2684// Multiply Instructions.
2685//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002686class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2687 string opc, string asm, list<dag> pattern>
2688 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2689 bits<4> Rd;
2690 bits<4> Rm;
2691 bits<4> Rn;
2692 let Inst{19-16} = Rd;
2693 let Inst{11-8} = Rm;
2694 let Inst{3-0} = Rn;
2695}
2696class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2697 string opc, string asm, list<dag> pattern>
2698 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2699 bits<4> RdLo;
2700 bits<4> RdHi;
2701 bits<4> Rm;
2702 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002703 let Inst{19-16} = RdHi;
2704 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002705 let Inst{11-8} = Rm;
2706 let Inst{3-0} = Rn;
2707}
Evan Chenga8e29892007-01-19 07:51:42 +00002708
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002709// FIXME: The v5 pseudos are only necessary for the additional Constraint
2710// property. Remove them when it's possible to add those properties
2711// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002712let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002713def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2714 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002715 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002716 Requires<[IsARM, HasV6]> {
2717 let Inst{15-12} = 0b0000;
2718}
Evan Chenga8e29892007-01-19 07:51:42 +00002719
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002720let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002721def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2722 pred:$p, cc_out:$s),
2723 Size4Bytes, IIC_iMUL32,
2724 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2725 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002726 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002727}
2728
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002729def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2730 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002731 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2732 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002733 bits<4> Ra;
2734 let Inst{15-12} = Ra;
2735}
Evan Chenga8e29892007-01-19 07:51:42 +00002736
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002737let Constraints = "@earlyclobber $Rd" in
2738def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2739 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2740 Size4Bytes, IIC_iMAC32,
2741 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2742 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2743 Requires<[IsARM, NoV6]>;
2744
Jim Grosbach65711012010-11-19 22:22:37 +00002745def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2746 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2747 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002748 Requires<[IsARM, HasV6T2]> {
2749 bits<4> Rd;
2750 bits<4> Rm;
2751 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002752 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002753 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002754 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002755 let Inst{11-8} = Rm;
2756 let Inst{3-0} = Rn;
2757}
Evan Chengedcbada2009-07-06 22:05:45 +00002758
Evan Chenga8e29892007-01-19 07:51:42 +00002759// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002760let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002761let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002762def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002763 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002764 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2765 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002767def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002768 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002769 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2770 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002771
2772let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2773def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2774 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2775 Size4Bytes, IIC_iMUL64, [],
2776 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2777 Requires<[IsARM, NoV6]>;
2778
2779def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2780 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2781 Size4Bytes, IIC_iMUL64, [],
2782 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2783 Requires<[IsARM, NoV6]>;
2784}
Evan Cheng8de898a2009-06-26 00:19:44 +00002785}
Evan Chenga8e29892007-01-19 07:51:42 +00002786
2787// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002788def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2789 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002790 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2791 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002792def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2793 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002794 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2795 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002796
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002797def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2798 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2799 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2800 Requires<[IsARM, HasV6]> {
2801 bits<4> RdLo;
2802 bits<4> RdHi;
2803 bits<4> Rm;
2804 bits<4> Rn;
2805 let Inst{19-16} = RdLo;
2806 let Inst{15-12} = RdHi;
2807 let Inst{11-8} = Rm;
2808 let Inst{3-0} = Rn;
2809}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002810
2811let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2812def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2813 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2814 Size4Bytes, IIC_iMAC64, [],
2815 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2816 Requires<[IsARM, NoV6]>;
2817def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2818 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2819 Size4Bytes, IIC_iMAC64, [],
2820 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2821 Requires<[IsARM, NoV6]>;
2822def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2823 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2824 Size4Bytes, IIC_iMAC64, [],
2825 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2826 Requires<[IsARM, NoV6]>;
2827}
2828
Evan Chengcd799b92009-06-12 20:46:18 +00002829} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002830
2831// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002832def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2833 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2834 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002835 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002836 let Inst{15-12} = 0b1111;
2837}
Evan Cheng13ab0202007-07-10 18:08:01 +00002838
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002839def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2840 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002841 [/* For disassembly only; pattern left blank */]>,
2842 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002843 let Inst{15-12} = 0b1111;
2844}
2845
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002846def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2847 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2848 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2849 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2850 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002851
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002852def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2853 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2854 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002855 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002856 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002857
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002858def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2859 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2860 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2861 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2862 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002863
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002864def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2865 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2866 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002867 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002868 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002869
Raul Herbster37fb5b12007-08-30 23:25:47 +00002870multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002871 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2872 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2873 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2874 (sext_inreg GPR:$Rm, i16)))]>,
2875 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002876
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2878 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2879 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2880 (sra GPR:$Rm, (i32 16))))]>,
2881 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002882
Jim Grosbach3870b752010-10-22 18:35:16 +00002883 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2884 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2885 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2886 (sext_inreg GPR:$Rm, i16)))]>,
2887 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002888
Jim Grosbach3870b752010-10-22 18:35:16 +00002889 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2890 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2891 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2892 (sra GPR:$Rm, (i32 16))))]>,
2893 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002894
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2896 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2897 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2898 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2899 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002900
Jim Grosbach3870b752010-10-22 18:35:16 +00002901 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2902 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2903 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2904 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2905 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002906}
2907
Raul Herbster37fb5b12007-08-30 23:25:47 +00002908
2909multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002910 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002911 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2912 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2913 [(set GPR:$Rd, (add GPR:$Ra,
2914 (opnode (sext_inreg GPR:$Rn, i16),
2915 (sext_inreg GPR:$Rm, i16))))]>,
2916 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002917
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002918 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002919 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2920 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2921 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2922 (sra GPR:$Rm, (i32 16)))))]>,
2923 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002924
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002925 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002926 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2927 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2928 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2929 (sext_inreg GPR:$Rm, i16))))]>,
2930 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002931
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002932 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002933 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2934 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2935 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2936 (sra GPR:$Rm, (i32 16)))))]>,
2937 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002938
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002939 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002940 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2941 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2942 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2943 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2944 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002945
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002946 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002947 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2948 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2949 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2950 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2951 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002952}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002953
Raul Herbster37fb5b12007-08-30 23:25:47 +00002954defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2955defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002956
Johnny Chen83498e52010-02-12 21:59:23 +00002957// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002958def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2959 (ins GPR:$Rn, GPR:$Rm),
2960 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002961 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002962 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002963
Jim Grosbach3870b752010-10-22 18:35:16 +00002964def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2965 (ins GPR:$Rn, GPR:$Rm),
2966 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002967 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002968 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002969
Jim Grosbach3870b752010-10-22 18:35:16 +00002970def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2971 (ins GPR:$Rn, GPR:$Rm),
2972 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002973 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002974 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002975
Jim Grosbach3870b752010-10-22 18:35:16 +00002976def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2977 (ins GPR:$Rn, GPR:$Rm),
2978 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002979 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002980 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002981
Johnny Chen667d1272010-02-22 18:50:54 +00002982// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002983class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2984 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002985 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002986 bits<4> Rn;
2987 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002988 let Inst{4} = 1;
2989 let Inst{5} = swap;
2990 let Inst{6} = sub;
2991 let Inst{7} = 0;
2992 let Inst{21-20} = 0b00;
2993 let Inst{22} = long;
2994 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002995 let Inst{11-8} = Rm;
2996 let Inst{3-0} = Rn;
2997}
2998class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2999 InstrItinClass itin, string opc, string asm>
3000 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3001 bits<4> Rd;
3002 let Inst{15-12} = 0b1111;
3003 let Inst{19-16} = Rd;
3004}
3005class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3006 InstrItinClass itin, string opc, string asm>
3007 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3008 bits<4> Ra;
3009 let Inst{15-12} = Ra;
3010}
3011class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3012 InstrItinClass itin, string opc, string asm>
3013 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3014 bits<4> RdLo;
3015 bits<4> RdHi;
3016 let Inst{19-16} = RdHi;
3017 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003018}
3019
3020multiclass AI_smld<bit sub, string opc> {
3021
Jim Grosbach385e1362010-10-22 19:15:30 +00003022 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3023 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003024
Jim Grosbach385e1362010-10-22 19:15:30 +00003025 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3026 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003027
Jim Grosbach385e1362010-10-22 19:15:30 +00003028 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3029 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3030 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003031
Jim Grosbach385e1362010-10-22 19:15:30 +00003032 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3033 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3034 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003035
3036}
3037
3038defm SMLA : AI_smld<0, "smla">;
3039defm SMLS : AI_smld<1, "smls">;
3040
Johnny Chen2ec5e492010-02-22 21:50:40 +00003041multiclass AI_sdml<bit sub, string opc> {
3042
Jim Grosbach385e1362010-10-22 19:15:30 +00003043 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3044 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3045 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3046 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003047}
3048
3049defm SMUA : AI_sdml<0, "smua">;
3050defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003051
Evan Chenga8e29892007-01-19 07:51:42 +00003052//===----------------------------------------------------------------------===//
3053// Misc. Arithmetic Instructions.
3054//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003055
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003056def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3057 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3058 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003059
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003060def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3061 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3062 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3063 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003064
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003065def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3066 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3067 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003068
Evan Cheng9568e5c2011-06-21 06:01:08 +00003069let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003070def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3071 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003072 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003073 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003074
Evan Cheng9568e5c2011-06-21 06:01:08 +00003075let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003076def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3077 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003078 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003079 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003080
Evan Chengf60ceac2011-06-15 17:17:48 +00003081def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3082 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3083 (REVSH GPR:$Rm)>;
3084
Bob Wilsonf955f292010-08-17 17:23:19 +00003085def lsl_shift_imm : SDNodeXForm<imm, [{
3086 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3087 return CurDAG->getTargetConstant(Sh, MVT::i32);
3088}]>;
3089
Eric Christopher8f232d32011-04-28 05:49:04 +00003090def lsl_amt : ImmLeaf<i32, [{
3091 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003092}], lsl_shift_imm>;
3093
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003094def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3095 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3096 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3097 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3098 (and (shl GPR:$Rm, lsl_amt:$sh),
3099 0xFFFF0000)))]>,
3100 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003101
Evan Chenga8e29892007-01-19 07:51:42 +00003102// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003103def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3104 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3105def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3106 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003107
Bob Wilsonf955f292010-08-17 17:23:19 +00003108def asr_shift_imm : SDNodeXForm<imm, [{
3109 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3110 return CurDAG->getTargetConstant(Sh, MVT::i32);
3111}]>;
3112
Eric Christopher8f232d32011-04-28 05:49:04 +00003113def asr_amt : ImmLeaf<i32, [{
3114 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003115}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003116
Bob Wilsondc66eda2010-08-16 22:26:55 +00003117// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3118// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003119def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3120 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3121 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3122 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3123 (and (sra GPR:$Rm, asr_amt:$sh),
3124 0xFFFF)))]>,
3125 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003126
Evan Chenga8e29892007-01-19 07:51:42 +00003127// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3128// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003129def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003130 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003131def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003132 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3133 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003134
Evan Chenga8e29892007-01-19 07:51:42 +00003135//===----------------------------------------------------------------------===//
3136// Comparison Instructions...
3137//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003138
Jim Grosbach26421962008-10-14 20:36:24 +00003139defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003140 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003141 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003142
Jim Grosbach97a884d2010-12-07 20:41:06 +00003143// ARMcmpZ can re-use the above instruction definitions.
3144def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3145 (CMPri GPR:$src, so_imm:$imm)>;
3146def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3147 (CMPrr GPR:$src, GPR:$rhs)>;
3148def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3149 (CMPrs GPR:$src, so_reg:$rhs)>;
3150
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003151// FIXME: We have to be careful when using the CMN instruction and comparison
3152// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003153// results:
3154//
3155// rsbs r1, r1, 0
3156// cmp r0, r1
3157// mov r0, #0
3158// it ls
3159// mov r0, #1
3160//
3161// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003162//
Bill Wendling6165e872010-08-26 18:33:51 +00003163// cmn r0, r1
3164// mov r0, #0
3165// it ls
3166// mov r0, #1
3167//
3168// However, the CMN gives the *opposite* result when r1 is 0. This is because
3169// the carry flag is set in the CMP case but not in the CMN case. In short, the
3170// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3171// value of r0 and the carry bit (because the "carry bit" parameter to
3172// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3173// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3174// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3175// parameter to AddWithCarry is defined as 0).
3176//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003177// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003178//
3179// x = 0
3180// ~x = 0xFFFF FFFF
3181// ~x + 1 = 0x1 0000 0000
3182// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3183//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003184// Therefore, we should disable CMN when comparing against zero, until we can
3185// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3186// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003187//
3188// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3189//
3190// This is related to <rdar://problem/7569620>.
3191//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003192//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3193// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003194
Evan Chenga8e29892007-01-19 07:51:42 +00003195// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003196defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003197 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003198 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003199defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003200 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003201 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003202
David Goodwinc0309b42009-06-29 15:33:01 +00003203defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003204 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003205 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003206
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003207//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3208// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003209
David Goodwinc0309b42009-06-29 15:33:01 +00003210def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003211 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003212
Evan Cheng218977b2010-07-13 19:27:42 +00003213// Pseudo i64 compares for some floating point compares.
3214let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3215 Defs = [CPSR] in {
3216def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003217 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003219 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3220
3221def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003222 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003223 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3224} // usesCustomInserter
3225
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003226
Evan Chenga8e29892007-01-19 07:51:42 +00003227// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003228// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003229// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003230let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003231def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3232 Size4Bytes, IIC_iCMOVr,
3233 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3234 RegConstraint<"$false = $Rd">;
3235def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3236 (ins GPR:$false, so_reg:$shift, pred:$p),
3237 Size4Bytes, IIC_iCMOVsr,
3238 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3239 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003240
Evan Chengc4af4632010-11-17 20:13:28 +00003241let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003242def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3243 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3244 Size4Bytes, IIC_iMOVi,
3245 []>,
3246 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003247
Evan Chengc4af4632010-11-17 20:13:28 +00003248let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003249def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3250 (ins GPR:$false, so_imm:$imm, pred:$p),
3251 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003252 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003253 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003254
Evan Cheng63f35442010-11-13 02:25:14 +00003255// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003256let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003257def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3258 (ins GPR:$false, i32imm:$src, pred:$p),
3259 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003260
Evan Chengc4af4632010-11-17 20:13:28 +00003261let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003262def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3263 (ins GPR:$false, so_imm:$imm, pred:$p),
3264 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003265 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003266 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003267} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003268
Jim Grosbach3728e962009-12-10 00:11:09 +00003269//===----------------------------------------------------------------------===//
3270// Atomic operations intrinsics
3271//
3272
Bob Wilsonf74a4292010-10-30 00:54:37 +00003273def memb_opt : Operand<i32> {
3274 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003275 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003276}
Jim Grosbach3728e962009-12-10 00:11:09 +00003277
Bob Wilsonf74a4292010-10-30 00:54:37 +00003278// memory barriers protect the atomic sequences
3279let hasSideEffects = 1 in {
3280def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3281 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3282 Requires<[IsARM, HasDB]> {
3283 bits<4> opt;
3284 let Inst{31-4} = 0xf57ff05;
3285 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003286}
Jim Grosbach3728e962009-12-10 00:11:09 +00003287}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003288
Bob Wilsonf74a4292010-10-30 00:54:37 +00003289def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3290 "dsb", "\t$opt",
3291 [/* For disassembly only; pattern left blank */]>,
3292 Requires<[IsARM, HasDB]> {
3293 bits<4> opt;
3294 let Inst{31-4} = 0xf57ff04;
3295 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003296}
3297
Johnny Chenfd6037d2010-02-18 00:19:08 +00003298// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003299def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3300 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003301 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003302 let Inst{3-0} = 0b1111;
3303}
3304
Jim Grosbach66869102009-12-11 18:52:41 +00003305let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003306 let Uses = [CPSR] in {
3307 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003309 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3310 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003312 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3313 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003314 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3316 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3319 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3322 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003325 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3327 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3328 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3330 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3331 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3333 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3334 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3336 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003339 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3340 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3343 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3346 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003348 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3349 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003351 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3352 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003354 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003355 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3357 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3358 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3360 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3361 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3363 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3364 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3365 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3366 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003367 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003368 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003369 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3370 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003372 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3373 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003375 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3376 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003378 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3379 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003380 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003381 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3382 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003384 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003385 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3387 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3388 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3390 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3391 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3392 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3393 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3394 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3395 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3396 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003397
3398 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003399 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003400 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3401 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003403 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3404 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003405 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003406 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3407
Jim Grosbache801dc42009-12-12 01:40:06 +00003408 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003409 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003410 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3411 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003412 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003413 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3414 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003415 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003416 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3417}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003418}
3419
3420let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003421def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3422 "ldrexb", "\t$Rt, $addr", []>;
3423def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3424 "ldrexh", "\t$Rt, $addr", []>;
3425def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3426 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003427let hasExtraDefRegAllocReq = 1 in
3428 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3429 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003430}
3431
Jim Grosbach86875a22010-10-29 19:58:57 +00003432let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003433def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3434 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3435def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3436 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3437def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3438 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003439}
3440
3441let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003442def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003443 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3444 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003445
Johnny Chenb9436272010-02-17 22:37:58 +00003446// Clear-Exclusive is for disassembly only.
3447def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3448 [/* For disassembly only; pattern left blank */]>,
3449 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003450 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003451}
3452
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003453// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3454let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003455def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3456 [/* For disassembly only; pattern left blank */]>;
3457def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3458 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003459}
3460
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003461//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003462// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003463//
3464
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003465def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3466 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3467 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003468 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3469 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003470 bits<4> opc1;
3471 bits<4> CRn;
3472 bits<4> CRd;
3473 bits<4> cop;
3474 bits<3> opc2;
3475 bits<4> CRm;
3476
3477 let Inst{3-0} = CRm;
3478 let Inst{4} = 0;
3479 let Inst{7-5} = opc2;
3480 let Inst{11-8} = cop;
3481 let Inst{15-12} = CRd;
3482 let Inst{19-16} = CRn;
3483 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003484}
3485
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003486def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3487 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3488 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003489 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3490 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003491 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003492 bits<4> opc1;
3493 bits<4> CRn;
3494 bits<4> CRd;
3495 bits<4> cop;
3496 bits<3> opc2;
3497 bits<4> CRm;
3498
3499 let Inst{3-0} = CRm;
3500 let Inst{4} = 0;
3501 let Inst{7-5} = opc2;
3502 let Inst{11-8} = cop;
3503 let Inst{15-12} = CRd;
3504 let Inst{19-16} = CRn;
3505 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003506}
3507
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003508class ACI<dag oops, dag iops, string opc, string asm,
3509 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003510 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3511 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003512 let Inst{27-25} = 0b110;
3513}
3514
Johnny Chen670a4562011-04-04 23:39:08 +00003515multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003516
3517 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003518 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3519 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003520 let Inst{31-28} = op31_28;
3521 let Inst{24} = 1; // P = 1
3522 let Inst{21} = 0; // W = 0
3523 let Inst{22} = 0; // D = 0
3524 let Inst{20} = load;
3525 }
3526
3527 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003528 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3529 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003530 let Inst{31-28} = op31_28;
3531 let Inst{24} = 1; // P = 1
3532 let Inst{21} = 1; // W = 1
3533 let Inst{22} = 0; // D = 0
3534 let Inst{20} = load;
3535 }
3536
3537 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003538 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3539 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003540 let Inst{31-28} = op31_28;
3541 let Inst{24} = 0; // P = 0
3542 let Inst{21} = 1; // W = 1
3543 let Inst{22} = 0; // D = 0
3544 let Inst{20} = load;
3545 }
3546
3547 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003548 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3549 ops),
3550 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003551 let Inst{31-28} = op31_28;
3552 let Inst{24} = 0; // P = 0
3553 let Inst{23} = 1; // U = 1
3554 let Inst{21} = 0; // W = 0
3555 let Inst{22} = 0; // D = 0
3556 let Inst{20} = load;
3557 }
3558
3559 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003560 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3561 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003562 let Inst{31-28} = op31_28;
3563 let Inst{24} = 1; // P = 1
3564 let Inst{21} = 0; // W = 0
3565 let Inst{22} = 1; // D = 1
3566 let Inst{20} = load;
3567 }
3568
3569 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003570 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3571 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3572 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003573 let Inst{31-28} = op31_28;
3574 let Inst{24} = 1; // P = 1
3575 let Inst{21} = 1; // W = 1
3576 let Inst{22} = 1; // D = 1
3577 let Inst{20} = load;
3578 }
3579
3580 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003581 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3582 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3583 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003584 let Inst{31-28} = op31_28;
3585 let Inst{24} = 0; // P = 0
3586 let Inst{21} = 1; // W = 1
3587 let Inst{22} = 1; // D = 1
3588 let Inst{20} = load;
3589 }
3590
3591 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003592 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3593 ops),
3594 !strconcat(!strconcat(opc, "l"), cond),
3595 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003596 let Inst{31-28} = op31_28;
3597 let Inst{24} = 0; // P = 0
3598 let Inst{23} = 1; // U = 1
3599 let Inst{21} = 0; // W = 0
3600 let Inst{22} = 1; // D = 1
3601 let Inst{20} = load;
3602 }
3603}
3604
Johnny Chen670a4562011-04-04 23:39:08 +00003605defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3606defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3607defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3608defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003609
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003610//===----------------------------------------------------------------------===//
3611// Move between coprocessor and ARM core register -- for disassembly only
3612//
3613
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003614class MovRCopro<string opc, bit direction, dag oops, dag iops,
3615 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003616 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003617 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003618 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003619 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003620
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003621 bits<4> Rt;
3622 bits<4> cop;
3623 bits<3> opc1;
3624 bits<3> opc2;
3625 bits<4> CRm;
3626 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003627
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003628 let Inst{15-12} = Rt;
3629 let Inst{11-8} = cop;
3630 let Inst{23-21} = opc1;
3631 let Inst{7-5} = opc2;
3632 let Inst{3-0} = CRm;
3633 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003634}
3635
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003636def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003637 (outs),
3638 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3639 c_imm:$CRm, i32imm:$opc2),
3640 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3641 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003642def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003643 (outs GPR:$Rt),
3644 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3645 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003646
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003647def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3648 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3649
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003650class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3651 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003652 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003653 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003654 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003655 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003656 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003657
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003658 bits<4> Rt;
3659 bits<4> cop;
3660 bits<3> opc1;
3661 bits<3> opc2;
3662 bits<4> CRm;
3663 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003664
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003665 let Inst{15-12} = Rt;
3666 let Inst{11-8} = cop;
3667 let Inst{23-21} = opc1;
3668 let Inst{7-5} = opc2;
3669 let Inst{3-0} = CRm;
3670 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003671}
3672
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003673def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003674 (outs),
3675 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3676 c_imm:$CRm, i32imm:$opc2),
3677 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3678 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003679def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003680 (outs GPR:$Rt),
3681 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3682 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003683
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003684def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3685 imm:$CRm, imm:$opc2),
3686 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3687
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003688class MovRRCopro<string opc, bit direction,
3689 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003690 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3691 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003692 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003693 let Inst{23-21} = 0b010;
3694 let Inst{20} = direction;
3695
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003696 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003697 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003698 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003699 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003700 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003701
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003702 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003703 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003704 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003705 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003706 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003707}
3708
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003709def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3710 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3711 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003712def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3713
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003714class MovRRCopro2<string opc, bit direction,
3715 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003716 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003717 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3718 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003719 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003720 let Inst{23-21} = 0b010;
3721 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003722
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003723 bits<4> Rt;
3724 bits<4> Rt2;
3725 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003726 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003727 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003728
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003729 let Inst{15-12} = Rt;
3730 let Inst{19-16} = Rt2;
3731 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003732 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003733 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003734}
3735
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003736def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3737 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3738 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003739def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003740
Johnny Chenb98e1602010-02-12 18:55:33 +00003741//===----------------------------------------------------------------------===//
3742// Move between special register and ARM core register -- for disassembly only
3743//
3744
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003745// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003746def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003747 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003748 bits<4> Rd;
3749 let Inst{23-16} = 0b00001111;
3750 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003751 let Inst{7-4} = 0b0000;
3752}
3753
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003754def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003755 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003756 bits<4> Rd;
3757 let Inst{23-16} = 0b01001111;
3758 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003759 let Inst{7-4} = 0b0000;
3760}
3761
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003762// Move from ARM core register to Special Register
3763//
3764// No need to have both system and application versions, the encodings are the
3765// same and the assembly parser has no way to distinguish between them. The mask
3766// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3767// the mask with the fields to be accessed in the special register.
3768def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3769 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003770 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003771 bits<5> mask;
3772 bits<4> Rn;
3773
3774 let Inst{23} = 0;
3775 let Inst{22} = mask{4}; // R bit
3776 let Inst{21-20} = 0b10;
3777 let Inst{19-16} = mask{3-0};
3778 let Inst{15-12} = 0b1111;
3779 let Inst{11-4} = 0b00000000;
3780 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003781}
3782
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003783def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3784 "msr", "\t$mask, $a",
3785 [/* For disassembly only; pattern left blank */]> {
3786 bits<5> mask;
3787 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003788
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003789 let Inst{23} = 0;
3790 let Inst{22} = mask{4}; // R bit
3791 let Inst{21-20} = 0b10;
3792 let Inst{19-16} = mask{3-0};
3793 let Inst{15-12} = 0b1111;
3794 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003795}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003796
3797//===----------------------------------------------------------------------===//
3798// TLS Instructions
3799//
3800
3801// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003802// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003803// complete with fixup for the aeabi_read_tp function.
3804let isCall = 1,
3805 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3806 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3807 [(set R0, ARMthread_pointer)]>;
3808}
3809
3810//===----------------------------------------------------------------------===//
3811// SJLJ Exception handling intrinsics
3812// eh_sjlj_setjmp() is an instruction sequence to store the return
3813// address and save #0 in R0 for the non-longjmp case.
3814// Since by its nature we may be coming from some other function to get
3815// here, and we're using the stack frame for the containing function to
3816// save/restore registers, we can't keep anything live in regs across
3817// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003818// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003819// except for our own input by listing the relevant registers in Defs. By
3820// doing so, we also cause the prologue/epilogue code to actively preserve
3821// all of the callee-saved resgisters, which is exactly what we want.
3822// A constant value is passed in $val, and we use the location as a scratch.
3823//
3824// These are pseudo-instructions and are lowered to individual MC-insts, so
3825// no encoding information is necessary.
3826let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003827 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003828 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003829 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3830 NoItinerary,
3831 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3832 Requires<[IsARM, HasVFP2]>;
3833}
3834
3835let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003836 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003837 hasSideEffects = 1, isBarrier = 1 in {
3838 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3839 NoItinerary,
3840 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3841 Requires<[IsARM, NoVFP]>;
3842}
3843
3844// FIXME: Non-Darwin version(s)
3845let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3846 Defs = [ R7, LR, SP ] in {
3847def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3848 NoItinerary,
3849 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3850 Requires<[IsARM, IsDarwin]>;
3851}
3852
3853// eh.sjlj.dispatchsetup pseudo-instruction.
3854// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3855// handled when the pseudo is expanded (which happens before any passes
3856// that need the instruction size).
3857let isBarrier = 1, hasSideEffects = 1 in
3858def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003859 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3860 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003861 Requires<[IsDarwin]>;
3862
3863//===----------------------------------------------------------------------===//
3864// Non-Instruction Patterns
3865//
3866
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003867// ARMv4 indirect branch using (MOVr PC, dst)
3868let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3869 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3870 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3871 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3872 Requires<[IsARM, NoV4T]>;
3873
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003874// Large immediate handling.
3875
3876// 32-bit immediate using two piece so_imms or movw + movt.
3877// This is a single pseudo instruction, the benefit is that it can be remat'd
3878// as a single unit instead of having to handle reg inputs.
3879// FIXME: Remove this when we can do generalized remat.
3880let isReMaterializable = 1, isMoveImm = 1 in
3881def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3882 [(set GPR:$dst, (arm_i32imm:$src))]>,
3883 Requires<[IsARM]>;
3884
3885// Pseudo instruction that combines movw + movt + add pc (if PIC).
3886// It also makes it possible to rematerialize the instructions.
3887// FIXME: Remove this when we can do generalized remat and when machine licm
3888// can properly the instructions.
3889let isReMaterializable = 1 in {
3890def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3891 IIC_iMOVix2addpc,
3892 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3893 Requires<[IsARM, UseMovt]>;
3894
3895def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3896 IIC_iMOVix2,
3897 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3898 Requires<[IsARM, UseMovt]>;
3899
3900let AddedComplexity = 10 in
3901def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3902 IIC_iMOVix2ld,
3903 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3904 Requires<[IsARM, UseMovt]>;
3905} // isReMaterializable
3906
3907// ConstantPool, GlobalAddress, and JumpTable
3908def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3909 Requires<[IsARM, DontUseMovt]>;
3910def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3911def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3912 Requires<[IsARM, UseMovt]>;
3913def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3914 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3915
3916// TODO: add,sub,and, 3-instr forms?
3917
3918// Tail calls
3919def : ARMPat<(ARMtcret tcGPR:$dst),
3920 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3921
3922def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3923 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3924
3925def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3926 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3927
3928def : ARMPat<(ARMtcret tcGPR:$dst),
3929 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3930
3931def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3932 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3933
3934def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3935 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3936
3937// Direct calls
3938def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3939 Requires<[IsARM, IsNotDarwin]>;
3940def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3941 Requires<[IsARM, IsDarwin]>;
3942
3943// zextload i1 -> zextload i8
3944def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3945def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3946
3947// extload -> zextload
3948def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3949def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3950def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3951def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3952
3953def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3954
3955def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3956def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3957
3958// smul* and smla*
3959def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3960 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3961 (SMULBB GPR:$a, GPR:$b)>;
3962def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3963 (SMULBB GPR:$a, GPR:$b)>;
3964def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3965 (sra GPR:$b, (i32 16))),
3966 (SMULBT GPR:$a, GPR:$b)>;
3967def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3968 (SMULBT GPR:$a, GPR:$b)>;
3969def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3970 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3971 (SMULTB GPR:$a, GPR:$b)>;
3972def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3973 (SMULTB GPR:$a, GPR:$b)>;
3974def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3975 (i32 16)),
3976 (SMULWB GPR:$a, GPR:$b)>;
3977def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3978 (SMULWB GPR:$a, GPR:$b)>;
3979
3980def : ARMV5TEPat<(add GPR:$acc,
3981 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3982 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3983 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3984def : ARMV5TEPat<(add GPR:$acc,
3985 (mul sext_16_node:$a, sext_16_node:$b)),
3986 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3987def : ARMV5TEPat<(add GPR:$acc,
3988 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3989 (sra GPR:$b, (i32 16)))),
3990 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3991def : ARMV5TEPat<(add GPR:$acc,
3992 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3993 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3994def : ARMV5TEPat<(add GPR:$acc,
3995 (mul (sra GPR:$a, (i32 16)),
3996 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3997 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3998def : ARMV5TEPat<(add GPR:$acc,
3999 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4000 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4001def : ARMV5TEPat<(add GPR:$acc,
4002 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4003 (i32 16))),
4004 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4005def : ARMV5TEPat<(add GPR:$acc,
4006 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4007 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4008
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004009
4010// Pre-v7 uses MCR for synchronization barriers.
4011def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4012 Requires<[IsARM, HasV6]>;
4013
4014
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004015//===----------------------------------------------------------------------===//
4016// Thumb Support
4017//
4018
4019include "ARMInstrThumb.td"
4020
4021//===----------------------------------------------------------------------===//
4022// Thumb2 Support
4023//
4024
4025include "ARMInstrThumb2.td"
4026
4027//===----------------------------------------------------------------------===//
4028// Floating Point Support
4029//
4030
4031include "ARMInstrVFP.td"
4032
4033//===----------------------------------------------------------------------===//
4034// Advanced SIMD (NEON) Support
4035//
4036
4037include "ARMInstrNEON.td"
4038