blob: 3c1d77939b630d590575f719b5fef7fc24c428f0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach64171712010-02-16 21:07:46 +0000258/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000259/// [0.65535].
Eric Christopher8f232d32011-04-28 05:49:04 +0000260def imm0_65535 : ImmLeaf<i32, [{
261 return Imm >= 0 && Imm < 65536;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000262}]>;
263
Evan Cheng37f25d92008-08-28 23:39:26 +0000264class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
265class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000266
Jim Grosbach0a145f32010-02-16 20:17:57 +0000267/// adde and sube predicates - True based on whether the carry flag output
268/// will be needed or not.
269def adde_dead_carry :
270 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
271 [{return !N->hasAnyUseOfValue(1);}]>;
272def sube_dead_carry :
273 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
274 [{return !N->hasAnyUseOfValue(1);}]>;
275def adde_live_carry :
276 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
277 [{return N->hasAnyUseOfValue(1);}]>;
278def sube_live_carry :
279 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
280 [{return N->hasAnyUseOfValue(1);}]>;
281
Evan Chengc4af4632010-11-17 20:13:28 +0000282// An 'and' node with a single use.
283def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
284 return N->hasOneUse();
285}]>;
286
287// An 'xor' node with a single use.
288def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
289 return N->hasOneUse();
290}]>;
291
Evan Cheng48575f62010-12-05 22:04:16 +0000292// An 'fmul' node with a single use.
293def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
294 return N->hasOneUse();
295}]>;
296
297// An 'fadd' node which checks for single non-hazardous use.
298def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
299 return hasNoVMLxHazardUse(N);
300}]>;
301
302// An 'fsub' node which checks for single non-hazardous use.
303def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
304 return hasNoVMLxHazardUse(N);
305}]>;
306
Evan Chenga8e29892007-01-19 07:51:42 +0000307//===----------------------------------------------------------------------===//
308// Operand Definitions.
309//
310
311// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000312// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000313def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000314 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000315}
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Jason W Kim685c3502011-02-04 19:47:15 +0000317// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000318def uncondbrtarget : Operand<OtherVT> {
319 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
320}
321
Jason W Kim685c3502011-02-04 19:47:15 +0000322// Branch target for ARM. Handles conditional/unconditional
323def br_target : Operand<OtherVT> {
324 let EncoderMethod = "getARMBranchTargetOpValue";
325}
326
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000327// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000328// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329def bltarget : Operand<i32> {
330 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000331 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332}
333
Jason W Kim685c3502011-02-04 19:47:15 +0000334// Call target for ARM. Handles conditional/unconditional
335// FIXME: rename bl_target to t2_bltarget?
336def bl_target : Operand<i32> {
337 // Encoded the same as branch targets.
338 let EncoderMethod = "getARMBranchTargetOpValue";
339}
340
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000343def RegListAsmOperand : AsmOperandClass {
344 let Name = "RegList";
345 let SuperClasses = [];
346}
347
Bill Wendling0f630752010-11-17 04:32:08 +0000348def DPRRegListAsmOperand : AsmOperandClass {
349 let Name = "DPRRegList";
350 let SuperClasses = [];
351}
352
353def SPRRegListAsmOperand : AsmOperandClass {
354 let Name = "SPRRegList";
355 let SuperClasses = [];
356}
357
Bill Wendling04863d02010-11-13 10:40:19 +0000358def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000359 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000360 let ParserMatchClass = RegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Bill Wendling0f630752010-11-17 04:32:08 +0000364def dpr_reglist : Operand<i32> {
365 let EncoderMethod = "getRegisterListOpValue";
366 let ParserMatchClass = DPRRegListAsmOperand;
367 let PrintMethod = "printRegisterList";
368}
369
370def spr_reglist : Operand<i32> {
371 let EncoderMethod = "getRegisterListOpValue";
372 let ParserMatchClass = SPRRegListAsmOperand;
373 let PrintMethod = "printRegisterList";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000393}
394
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000396def rot_imm : Operand<i32>, ImmLeaf<i32, [{
397 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000398 return v == 8 || v == 16 || v == 24; }]> {
399 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000400}
401
Owen Anderson00828302011-03-18 22:50:18 +0000402def ShifterAsmOperand : AsmOperandClass {
403 let Name = "Shifter";
404 let SuperClasses = [];
405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
408// (currently either asr or lsl) using the same encoding used for the
409// immediates in so_reg operands.
410def shift_imm : Operand<i32> {
411 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000412 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000413}
414
Evan Chenga8e29892007-01-19 07:51:42 +0000415// shifter_operand operands: so_reg and so_imm.
416def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000417 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000418 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000419 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000420 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000421 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000422}
Evan Chengf40deed2010-10-27 23:41:30 +0000423def shift_so_reg : Operand<i32>, // reg reg imm
424 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
425 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000426 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000427 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000429}
Evan Chenga8e29892007-01-19 07:51:42 +0000430
431// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000432// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000433def so_imm : Operand<i32>, ImmLeaf<i32, [{
434 return ARM_AM::getSOImmVal(Imm) != -1;
435 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000436 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000437}
438
Evan Chengc70d1842007-03-20 08:11:30 +0000439// Break so_imm's up into two pieces. This handles immediates with up to 16
440// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
441// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000442def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000443 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000444}]>;
445
446/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
447///
448def arm_i32imm : PatLeaf<(imm), [{
449 if (Subtarget->hasV6T2Ops())
450 return true;
451 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
452}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000453
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000454/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000455def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
456 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000457}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000458
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000459/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000460def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
461 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000462}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000463 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000464}
465
Evan Cheng75972122011-01-13 07:58:56 +0000466// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000467// The imm is split into imm{15-12}, imm{11-0}
468//
Evan Cheng75972122011-01-13 07:58:56 +0000469def i32imm_hilo16 : Operand<i32> {
470 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000471}
472
Evan Chenga9688c42010-12-11 04:11:38 +0000473/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
474/// e.g., 0xf000ffff
475def bf_inv_mask_imm : Operand<i32>,
476 PatLeaf<(imm), [{
477 return ARM::isBitFieldInvertedMask(N->getZExtValue());
478}] > {
479 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
480 let PrintMethod = "printBitfieldInvMaskImmOperand";
481}
482
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000483/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000484def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
485 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000486}]>;
487
488/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000489def width_imm : Operand<i32>, ImmLeaf<i32, [{
490 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000491}] > {
492 let EncoderMethod = "getMsbOpValue";
493}
494
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000495def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
496 return Imm > 0 && Imm <= 32;
497}]> {
498 let EncoderMethod = "getSsatBitPosValue";
499}
500
Evan Chenga8e29892007-01-19 07:51:42 +0000501// Define ARM specific addressing modes.
502
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000503def MemMode2AsmOperand : AsmOperandClass {
504 let Name = "MemMode2";
505 let SuperClasses = [];
506 let ParserMethod = "tryParseMemMode2Operand";
507}
508
509def MemMode3AsmOperand : AsmOperandClass {
510 let Name = "MemMode3";
511 let SuperClasses = [];
512 let ParserMethod = "tryParseMemMode3Operand";
513}
Jim Grosbach3e556122010-10-26 22:37:02 +0000514
515// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000516//
Jim Grosbach3e556122010-10-26 22:37:02 +0000517def addrmode_imm12 : Operand<i32>,
518 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000519 // 12-bit immediate operand. Note that instructions using this encode
520 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
521 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000522
Chris Lattner2ac19022010-11-15 05:19:05 +0000523 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000524 let PrintMethod = "printAddrModeImm12Operand";
525 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000526}
Jim Grosbach3e556122010-10-26 22:37:02 +0000527// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000528//
Jim Grosbach3e556122010-10-26 22:37:02 +0000529def ldst_so_reg : Operand<i32>,
530 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000531 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000532 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000533 let PrintMethod = "printAddrMode2Operand";
534 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
535}
536
Jim Grosbach3e556122010-10-26 22:37:02 +0000537// addrmode2 := reg +/- imm12
538// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000539//
540def addrmode2 : Operand<i32>,
541 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000542 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000543 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000544 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000545 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
546}
547
548def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000549 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
550 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000551 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000552 let PrintMethod = "printAddrMode2OffsetOperand";
553 let MIOperandInfo = (ops GPR, i32imm);
554}
555
556// addrmode3 := reg +/- reg
557// addrmode3 := reg +/- imm8
558//
559def addrmode3 : Operand<i32>,
560 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000561 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000563 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000564 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
565}
566
567def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000568 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
569 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000570 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000571 let PrintMethod = "printAddrMode3OffsetOperand";
572 let MIOperandInfo = (ops GPR, i32imm);
573}
574
Jim Grosbache6913602010-11-03 01:01:43 +0000575// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000576//
Jim Grosbache6913602010-11-03 01:01:43 +0000577def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000578 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000579 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000580}
581
Bill Wendling59914872010-11-08 00:39:58 +0000582def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000583 let Name = "MemMode5";
584 let SuperClasses = [];
585}
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587// addrmode5 := reg +/- imm8*4
588//
589def addrmode5 : Operand<i32>,
590 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
591 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000592 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000593 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000594 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000595}
596
Bob Wilsond3a07652011-02-07 17:43:09 +0000597// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000598//
599def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000600 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000601 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000602 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000603 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000604}
605
Bob Wilsonda525062011-02-25 06:42:42 +0000606def am6offset : Operand<i32>,
607 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
608 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000609 let PrintMethod = "printAddrMode6OffsetOperand";
610 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000611 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000612}
613
Mon P Wang183c6272011-05-09 17:47:27 +0000614// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
615// (single element from one lane) for size 32.
616def addrmode6oneL32 : Operand<i32>,
617 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
618 let PrintMethod = "printAddrMode6Operand";
619 let MIOperandInfo = (ops GPR:$addr, i32imm);
620 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
621}
622
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000623// Special version of addrmode6 to handle alignment encoding for VLD-dup
624// instructions, specifically VLD4-dup.
625def addrmode6dup : Operand<i32>,
626 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
627 let PrintMethod = "printAddrMode6Operand";
628 let MIOperandInfo = (ops GPR:$addr, i32imm);
629 let EncoderMethod = "getAddrMode6DupAddressOpValue";
630}
631
Evan Chenga8e29892007-01-19 07:51:42 +0000632// addrmodepc := pc + reg
633//
634def addrmodepc : Operand<i32>,
635 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
636 let PrintMethod = "printAddrModePCOperand";
637 let MIOperandInfo = (ops GPR, i32imm);
638}
639
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000640def MemMode7AsmOperand : AsmOperandClass {
641 let Name = "MemMode7";
642 let SuperClasses = [];
643}
644
645// addrmode7 := reg
646// Used by load/store exclusive instructions. Useful to enable right assembly
647// parsing and printing. Not used for any codegen matching.
648//
649def addrmode7 : Operand<i32> {
650 let PrintMethod = "printAddrMode7Operand";
651 let MIOperandInfo = (ops GPR);
652 let ParserMatchClass = MemMode7AsmOperand;
653}
654
Bob Wilson4f38b382009-08-21 21:58:55 +0000655def nohash_imm : Operand<i32> {
656 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000657}
658
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000659def CoprocNumAsmOperand : AsmOperandClass {
660 let Name = "CoprocNum";
661 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000662 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000663}
664
665def CoprocRegAsmOperand : AsmOperandClass {
666 let Name = "CoprocReg";
667 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000668 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000669}
670
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000671def p_imm : Operand<i32> {
672 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000673 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000674}
675
676def c_imm : Operand<i32> {
677 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000678 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000679}
680
Evan Chenga8e29892007-01-19 07:51:42 +0000681//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000682
Evan Cheng37f25d92008-08-28 23:39:26 +0000683include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000684
685//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000686// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000687//
688
Evan Cheng3924f782008-08-29 07:36:24 +0000689/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000690/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000691multiclass AsI1_bin_irs<bits<4> opcod, string opc,
692 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000693 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000694 // The register-immediate version is re-materializable. This is useful
695 // in particular for taking the address of a local.
696 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000697 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
698 iii, opc, "\t$Rd, $Rn, $imm",
699 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
700 bits<4> Rd;
701 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000702 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000703 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000704 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000705 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000706 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000707 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000708 }
Jim Grosbach62547262010-10-11 18:51:51 +0000709 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
710 iir, opc, "\t$Rd, $Rn, $Rm",
711 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000712 bits<4> Rd;
713 bits<4> Rn;
714 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000715 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000716 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000717 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000718 let Inst{15-12} = Rd;
719 let Inst{11-4} = 0b00000000;
720 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000721 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000722 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
723 iis, opc, "\t$Rd, $Rn, $shift",
724 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000725 bits<4> Rd;
726 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000727 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000728 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000729 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000730 let Inst{15-12} = Rd;
731 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000732 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000733
734 // Assembly aliases for optional destination operand when it's the same
735 // as the source operand.
736 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
737 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
738 so_imm:$imm, pred:$p,
739 cc_out:$s)>,
740 Requires<[IsARM]>;
741 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
742 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
743 GPR:$Rm, pred:$p,
744 cc_out:$s)>,
745 Requires<[IsARM]>;
746 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
747 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
748 so_reg:$shift, pred:$p,
749 cc_out:$s)>,
750 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000751}
752
Evan Cheng1e249e32009-06-25 20:59:23 +0000753/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000754/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000755let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000756multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
757 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
758 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000759 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
760 iii, opc, "\t$Rd, $Rn, $imm",
761 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
762 bits<4> Rd;
763 bits<4> Rn;
764 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000766 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000767 let Inst{19-16} = Rn;
768 let Inst{15-12} = Rd;
769 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000770 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000771 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
772 iir, opc, "\t$Rd, $Rn, $Rm",
773 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
774 bits<4> Rd;
775 bits<4> Rn;
776 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000777 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000778 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000779 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{19-16} = Rn;
781 let Inst{15-12} = Rd;
782 let Inst{11-4} = 0b00000000;
783 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000784 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000785 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
786 iis, opc, "\t$Rd, $Rn, $shift",
787 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
788 bits<4> Rd;
789 bits<4> Rn;
790 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000791 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000792 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000793 let Inst{19-16} = Rn;
794 let Inst{15-12} = Rd;
795 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000796 }
Evan Cheng071a2792007-09-11 19:55:27 +0000797}
Evan Chengc85e8322007-07-05 07:13:32 +0000798}
799
800/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000801/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000802/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000803let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000804multiclass AI1_cmp_irs<bits<4> opcod, string opc,
805 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
806 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000807 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
808 opc, "\t$Rn, $imm",
809 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000810 bits<4> Rn;
811 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000812 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000813 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000814 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000815 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000816 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000817 }
818 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
819 opc, "\t$Rn, $Rm",
820 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000821 bits<4> Rn;
822 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000823 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000824 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000825 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000826 let Inst{19-16} = Rn;
827 let Inst{15-12} = 0b0000;
828 let Inst{11-4} = 0b00000000;
829 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000830 }
831 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
832 opc, "\t$Rn, $shift",
833 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000834 bits<4> Rn;
835 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000836 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000837 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000838 let Inst{19-16} = Rn;
839 let Inst{15-12} = 0b0000;
840 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000841 }
Evan Cheng071a2792007-09-11 19:55:27 +0000842}
Evan Chenga8e29892007-01-19 07:51:42 +0000843}
844
Evan Cheng576a3962010-09-25 00:49:35 +0000845/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000846/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000847/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000848multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000849 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
850 IIC_iEXTr, opc, "\t$Rd, $Rm",
851 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000852 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000853 bits<4> Rd;
854 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000855 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000856 let Inst{15-12} = Rd;
857 let Inst{11-10} = 0b00;
858 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000859 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000860 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
861 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
862 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000863 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000864 bits<4> Rd;
865 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000866 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000867 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000868 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000869 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000870 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000871 }
Evan Chenga8e29892007-01-19 07:51:42 +0000872}
873
Evan Cheng576a3962010-09-25 00:49:35 +0000874multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000875 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
876 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000877 [/* For disassembly only; pattern left blank */]>,
878 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000879 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000881 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000882 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
883 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000884 [/* For disassembly only; pattern left blank */]>,
885 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000886 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000887 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000888 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000889 }
890}
891
Evan Cheng576a3962010-09-25 00:49:35 +0000892/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000893/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000894multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000895 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
896 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
897 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000898 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000899 bits<4> Rd;
900 bits<4> Rm;
901 bits<4> Rn;
902 let Inst{19-16} = Rn;
903 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000904 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000905 let Inst{9-4} = 0b000111;
906 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000907 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000908 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
909 rot_imm:$rot),
910 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
911 [(set GPR:$Rd, (opnode GPR:$Rn,
912 (rotr GPR:$Rm, rot_imm:$rot)))]>,
913 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000914 bits<4> Rd;
915 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000916 bits<4> Rn;
917 bits<2> rot;
918 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000919 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000920 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000921 let Inst{9-4} = 0b000111;
922 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000923 }
Evan Chenga8e29892007-01-19 07:51:42 +0000924}
925
Johnny Chen2ec5e492010-02-22 21:50:40 +0000926// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000927multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000928 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
929 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000930 [/* For disassembly only; pattern left blank */]>,
931 Requires<[IsARM, HasV6]> {
932 let Inst{11-10} = 0b00;
933 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000934 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
935 rot_imm:$rot),
936 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000937 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000938 Requires<[IsARM, HasV6]> {
939 bits<4> Rn;
940 bits<2> rot;
941 let Inst{19-16} = Rn;
942 let Inst{11-10} = rot;
943 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000944}
945
Evan Cheng62674222009-06-25 23:34:10 +0000946/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
947let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000948multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
949 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000950 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
951 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
952 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000953 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000954 bits<4> Rd;
955 bits<4> Rn;
956 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000957 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000958 let Inst{15-12} = Rd;
959 let Inst{19-16} = Rn;
960 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000961 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000962 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
963 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
964 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000965 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000966 bits<4> Rd;
967 bits<4> Rn;
968 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000969 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000970 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000971 let isCommutable = Commutable;
972 let Inst{3-0} = Rm;
973 let Inst{15-12} = Rd;
974 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000975 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000976 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
977 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
978 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000979 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000980 bits<4> Rd;
981 bits<4> Rn;
982 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000983 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000984 let Inst{11-0} = shift;
985 let Inst{15-12} = Rd;
986 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000987 }
Jim Grosbache5165492009-11-09 00:11:35 +0000988}
Owen Anderson78a54692011-04-11 20:12:19 +0000989}
990
Jim Grosbache5165492009-11-09 00:11:35 +0000991// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +0000992// NOTE: CPSR def omitted because it will be handled by the custom inserter.
993let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +0000994multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +0000995 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
996 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +0000997 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +0000998 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
999 Size4Bytes, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001000 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1001 let isCommutable = Commutable;
1002 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001003 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1004 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001005 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001006}
Evan Chengc85e8322007-07-05 07:13:32 +00001007}
1008
Jim Grosbach3e556122010-10-26 22:37:02 +00001009let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001010multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001011 InstrItinClass iir, PatFrag opnode> {
1012 // Note: We use the complex addrmode_imm12 rather than just an input
1013 // GPR and a constrained immediate so that we can use this to match
1014 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001015 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001016 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1017 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001018 bits<4> Rt;
1019 bits<17> addr;
1020 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1021 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001022 let Inst{15-12} = Rt;
1023 let Inst{11-0} = addr{11-0}; // imm12
1024 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001025 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001026 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1027 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001028 bits<4> Rt;
1029 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001030 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001031 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1032 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001033 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001034 let Inst{11-0} = shift{11-0};
1035 }
1036}
1037}
1038
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001039multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001040 InstrItinClass iir, PatFrag opnode> {
1041 // Note: We use the complex addrmode_imm12 rather than just an input
1042 // GPR and a constrained immediate so that we can use this to match
1043 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001044 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001045 (ins GPR:$Rt, addrmode_imm12:$addr),
1046 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1047 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1048 bits<4> Rt;
1049 bits<17> addr;
1050 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1051 let Inst{19-16} = addr{16-13}; // Rn
1052 let Inst{15-12} = Rt;
1053 let Inst{11-0} = addr{11-0}; // imm12
1054 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001055 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001056 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1057 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1058 bits<4> Rt;
1059 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001060 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001061 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1062 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001063 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001064 let Inst{11-0} = shift{11-0};
1065 }
1066}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001067//===----------------------------------------------------------------------===//
1068// Instructions
1069//===----------------------------------------------------------------------===//
1070
Evan Chenga8e29892007-01-19 07:51:42 +00001071//===----------------------------------------------------------------------===//
1072// Miscellaneous Instructions.
1073//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001074
Evan Chenga8e29892007-01-19 07:51:42 +00001075/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1076/// the function. The first operand is the ID# for this instruction, the second
1077/// is the index into the MachineConstantPool that this is, the third is the
1078/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001079let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001080def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001081PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001082 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001083
Jim Grosbach4642ad32010-02-22 23:10:38 +00001084// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1085// from removing one half of the matched pairs. That breaks PEI, which assumes
1086// these will always be in pairs, and asserts if it finds otherwise. Better way?
1087let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001088def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001089PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001090 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001091
Jim Grosbach64171712010-02-16 21:07:46 +00001092def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001093PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001094 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001095}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001096
Johnny Chenf4d81052010-02-12 22:53:19 +00001097def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001098 [/* For disassembly only; pattern left blank */]>,
1099 Requires<[IsARM, HasV6T2]> {
1100 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001101 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001102 let Inst{7-0} = 0b00000000;
1103}
1104
Johnny Chenf4d81052010-02-12 22:53:19 +00001105def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1106 [/* For disassembly only; pattern left blank */]>,
1107 Requires<[IsARM, HasV6T2]> {
1108 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001109 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001110 let Inst{7-0} = 0b00000001;
1111}
1112
1113def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1114 [/* For disassembly only; pattern left blank */]>,
1115 Requires<[IsARM, HasV6T2]> {
1116 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001117 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001118 let Inst{7-0} = 0b00000010;
1119}
1120
1121def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1122 [/* For disassembly only; pattern left blank */]>,
1123 Requires<[IsARM, HasV6T2]> {
1124 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001125 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001126 let Inst{7-0} = 0b00000011;
1127}
1128
Johnny Chen2ec5e492010-02-22 21:50:40 +00001129def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1130 "\t$dst, $a, $b",
1131 [/* For disassembly only; pattern left blank */]>,
1132 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001133 bits<4> Rd;
1134 bits<4> Rn;
1135 bits<4> Rm;
1136 let Inst{3-0} = Rm;
1137 let Inst{15-12} = Rd;
1138 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001139 let Inst{27-20} = 0b01101000;
1140 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001141 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001142}
1143
Johnny Chenf4d81052010-02-12 22:53:19 +00001144def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1145 [/* For disassembly only; pattern left blank */]>,
1146 Requires<[IsARM, HasV6T2]> {
1147 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001148 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001149 let Inst{7-0} = 0b00000100;
1150}
1151
Johnny Chenc6f7b272010-02-11 18:12:29 +00001152// The i32imm operand $val can be used by a debugger to store more information
1153// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001154def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001155 [/* For disassembly only; pattern left blank */]>,
1156 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001157 bits<16> val;
1158 let Inst{3-0} = val{3-0};
1159 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001160 let Inst{27-20} = 0b00010010;
1161 let Inst{7-4} = 0b0111;
1162}
1163
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001164// Change Processor State is a system instruction -- for disassembly and
1165// parsing only.
1166// FIXME: Since the asm parser has currently no clean way to handle optional
1167// operands, create 3 versions of the same instruction. Once there's a clean
1168// framework to represent optional operands, change this behavior.
1169class CPS<dag iops, string asm_ops>
1170 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1171 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1172 bits<2> imod;
1173 bits<3> iflags;
1174 bits<5> mode;
1175 bit M;
1176
Johnny Chenb98e1602010-02-12 18:55:33 +00001177 let Inst{31-28} = 0b1111;
1178 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001179 let Inst{19-18} = imod;
1180 let Inst{17} = M; // Enabled if mode is set;
1181 let Inst{16} = 0;
1182 let Inst{8-6} = iflags;
1183 let Inst{5} = 0;
1184 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001185}
1186
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001187let M = 1 in
1188 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1189 "$imod\t$iflags, $mode">;
1190let mode = 0, M = 0 in
1191 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1192
1193let imod = 0, iflags = 0, M = 1 in
1194 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1195
Johnny Chenb92a23f2010-02-21 04:42:01 +00001196// Preload signals the memory system of possible future data/instruction access.
1197// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001198multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001199
Evan Chengdfed19f2010-11-03 06:34:55 +00001200 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001201 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001202 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001203 bits<4> Rt;
1204 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001205 let Inst{31-26} = 0b111101;
1206 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001207 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001208 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001209 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001210 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001211 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001212 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001213 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001214 }
1215
Evan Chengdfed19f2010-11-03 06:34:55 +00001216 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001217 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001218 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001219 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001220 let Inst{31-26} = 0b111101;
1221 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001222 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001223 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001224 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001225 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001226 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001227 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001228 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001229 }
1230}
1231
Evan Cheng416941d2010-11-04 05:19:35 +00001232defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1233defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1234defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001235
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001236def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1237 "setend\t$end",
1238 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001239 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001240 bits<1> end;
1241 let Inst{31-10} = 0b1111000100000001000000;
1242 let Inst{9} = end;
1243 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001244}
1245
Johnny Chenf4d81052010-02-12 22:53:19 +00001246def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001247 [/* For disassembly only; pattern left blank */]>,
1248 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001249 bits<4> opt;
1250 let Inst{27-4} = 0b001100100000111100001111;
1251 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001252}
1253
Johnny Chenba6e0332010-02-11 17:14:31 +00001254// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001255let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001256def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001257 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001258 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001259 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001260}
1261
Evan Cheng12c3a532008-11-06 17:48:05 +00001262// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001263let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001264def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1265 Size4Bytes, IIC_iALUr,
1266 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001267
Evan Cheng325474e2008-01-07 23:56:57 +00001268let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001269def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001270 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001271 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001272
Jim Grosbach53694262010-11-18 01:15:56 +00001273def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001274 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001275 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001276
Jim Grosbach53694262010-11-18 01:15:56 +00001277def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001278 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001279 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001280
Jim Grosbach53694262010-11-18 01:15:56 +00001281def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001282 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001283 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001284
Jim Grosbach53694262010-11-18 01:15:56 +00001285def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001286 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001287 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001288}
Chris Lattner13c63102008-01-06 05:55:01 +00001289let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001290def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001291 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001292
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001293def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Eric Christophera0f720f2011-01-15 00:25:09 +00001294 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
1295 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001296
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001297def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001298 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001299}
Evan Cheng12c3a532008-11-06 17:48:05 +00001300} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001301
Evan Chenge07715c2009-06-23 05:25:29 +00001302
1303// LEApcrel - Load a pc-relative address into a register without offending the
1304// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001305let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001306// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001307// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1308// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001309def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001310 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001311 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001312 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001313 let Inst{27-25} = 0b001;
1314 let Inst{20} = 0;
1315 let Inst{19-16} = 0b1111;
1316 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001317 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001318}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001319def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1320 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001321
1322def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1323 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1324 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001325
Evan Chenga8e29892007-01-19 07:51:42 +00001326//===----------------------------------------------------------------------===//
1327// Control Flow Instructions.
1328//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001329
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001330let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1331 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001332 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001333 "bx", "\tlr", [(ARMretflag)]>,
1334 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001335 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001336 }
1337
1338 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001339 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001340 "mov", "\tpc, lr", [(ARMretflag)]>,
1341 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001342 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001343 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001344}
Rafael Espindola27185192006-09-29 21:20:16 +00001345
Bob Wilson04ea6e52009-10-28 00:37:03 +00001346// Indirect branches
1347let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001348 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001349 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001350 [(brind GPR:$dst)]>,
1351 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001352 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001353 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001354 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001355 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001356
Johnny Chen75f42962011-05-22 17:51:04 +00001357 // For disassembly only.
1358 def BX_pred : AXI<(outs), (ins GPR:$dst, pred:$p), BrMiscFrm, IIC_Br,
1359 "bx$p\t$dst", [/* pattern left blank */]>,
1360 Requires<[IsARM, HasV4T]> {
1361 bits<4> dst;
1362 let Inst{27-4} = 0b000100101111111111110001;
1363 let Inst{3-0} = dst;
1364 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001365}
1366
Evan Cheng1e0eab12010-11-29 22:43:27 +00001367// All calls clobber the non-callee saved registers. SP is marked as
1368// a use to prevent stack-pointer assignments that appear immediately
1369// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001370let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001371 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001372 // FIXME: Do we really need a non-predicated version? If so, it should
1373 // at least be a pseudo instruction expanding to the predicated version
1374 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001375 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001376 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001377 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001378 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001379 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001380 Requires<[IsARM, IsNotDarwin]> {
1381 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001382 bits<24> func;
1383 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001384 }
Evan Cheng277f0742007-06-19 21:05:09 +00001385
Jason W Kim685c3502011-02-04 19:47:15 +00001386 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001387 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001388 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001389 Requires<[IsARM, IsNotDarwin]> {
1390 bits<24> func;
1391 let Inst{23-0} = func;
1392 }
Evan Cheng277f0742007-06-19 21:05:09 +00001393
Evan Chenga8e29892007-01-19 07:51:42 +00001394 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001395 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001396 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001397 [(ARMcall GPR:$func)]>,
1398 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001399 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001400 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001401 let Inst{3-0} = func;
1402 }
1403
1404 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1405 IIC_Br, "blx", "\t$func",
1406 [(ARMcall_pred GPR:$func)]>,
1407 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1408 bits<4> func;
1409 let Inst{27-4} = 0b000100101111111111110011;
1410 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001411 }
1412
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001413 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001414 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001415 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1416 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1417 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001418
1419 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001420 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1421 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1422 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001423}
1424
David Goodwin1a8f36e2009-08-12 18:31:53 +00001425let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001426 // On Darwin R9 is call-clobbered.
1427 // R7 is marked as a use to prevent frame-pointer assignments from being
1428 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001429 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001430 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001431 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001432 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001433 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1434 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001435
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001436 def BLr9_pred : ARMPseudoExpand<(outs),
1437 (ins bl_target:$func, pred:$p, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001438 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001439 [(ARMcall_pred tglobaladdr:$func)],
1440 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001441 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001442
1443 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001444 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Jim Grosbachf859a542011-03-12 00:45:26 +00001445 Size4Bytes, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001446 [(ARMcall GPR:$func)],
1447 (BLX GPR:$func)>,
1448 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001449
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001450 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
1451 Size4Bytes, IIC_Br,
1452 [(ARMcall_pred GPR:$func)],
1453 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001454 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001455
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001456 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001457 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001458 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1459 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1460 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001461
1462 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001463 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1464 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1465 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001466}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001467
David Goodwin1a8f36e2009-08-12 18:31:53 +00001468let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001469 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1470 // a two-value operand where a dag node expects two operands. :(
1471 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1472 IIC_Br, "b", "\t$target",
1473 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1474 bits<24> target;
1475 let Inst{23-0} = target;
1476 }
1477
Evan Chengaeafca02007-05-16 07:45:54 +00001478 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001479 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001480 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001481 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1482 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001483 // FIXME: Is B really a Barrier? That doesn't seem right.
1484 def B : ARMPseudoExpand<(outs), (ins br_target:$target), Size4Bytes, IIC_Br,
1485 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001486
Jim Grosbach2dc77682010-11-29 18:37:44 +00001487 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1488 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001489 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001490 SizeSpecial, IIC_Br,
1491 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001492 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1493 // into i12 and rs suffixed versions.
1494 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001495 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001496 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001497 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001498 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001499 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001500 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001501 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001502 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001503 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001504 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001505 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001506
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001507}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001508
Johnny Chen8901e6f2011-03-31 17:53:50 +00001509// BLX (immediate) -- for disassembly only
1510def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1511 "blx\t$target", [/* pattern left blank */]>,
1512 Requires<[IsARM, HasV5T]> {
1513 let Inst{31-25} = 0b1111101;
1514 bits<25> target;
1515 let Inst{23-0} = target{24-1};
1516 let Inst{24} = target{0};
1517}
1518
Johnny Chena1e76212010-02-13 02:51:09 +00001519// Branch and Exchange Jazelle -- for disassembly only
1520def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1521 [/* For disassembly only; pattern left blank */]> {
1522 let Inst{23-20} = 0b0010;
1523 //let Inst{19-8} = 0xfff;
1524 let Inst{7-4} = 0b0010;
1525}
1526
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001527// Tail calls.
1528
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001529let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1530 // Darwin versions.
1531 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1532 Uses = [SP] in {
1533 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1534 IIC_Br, []>, Requires<[IsDarwin]>;
1535
1536 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1537 IIC_Br, []>, Requires<[IsDarwin]>;
1538
Jim Grosbach245f5e82011-07-08 18:50:22 +00001539 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
1540 Size4Bytes, IIC_Br, [],
1541 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1542 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001543
Jim Grosbach245f5e82011-07-08 18:50:22 +00001544 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1545 Size4Bytes, IIC_Br, [],
1546 (BX GPR:$dst)>,
1547 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001548
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001549 }
1550
1551 // Non-Darwin versions (the difference is R9).
1552 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1553 Uses = [SP] in {
1554 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1555 IIC_Br, []>, Requires<[IsNotDarwin]>;
1556
1557 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1558 IIC_Br, []>, Requires<[IsNotDarwin]>;
1559
Jim Grosbach245f5e82011-07-08 18:50:22 +00001560 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
1561 Size4Bytes, IIC_Br, [],
1562 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1563 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001564
Jim Grosbach245f5e82011-07-08 18:50:22 +00001565 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
1566 Size4Bytes, IIC_Br, [],
1567 (BX GPR:$dst)>,
1568 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001569 }
1570}
1571
1572
1573
1574
1575
Johnny Chen0296f3e2010-02-16 21:59:54 +00001576// Secure Monitor Call is a system instruction -- for disassembly only
1577def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1578 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001579 bits<4> opt;
1580 let Inst{23-4} = 0b01100000000000000111;
1581 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001582}
1583
Johnny Chen64dfb782010-02-16 20:04:27 +00001584// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001585let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001586def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001587 [/* For disassembly only; pattern left blank */]> {
1588 bits<24> svc;
1589 let Inst{23-0} = svc;
1590}
Johnny Chen85d5a892010-02-10 18:02:25 +00001591}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001592def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001593
Johnny Chenfb566792010-02-17 21:39:10 +00001594// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001595let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001596def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1597 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001598 [/* For disassembly only; pattern left blank */]> {
1599 let Inst{31-28} = 0b1111;
1600 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001601 let Inst{19-8} = 0xd05;
1602 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001603}
1604
Jim Grosbache6913602010-11-03 01:01:43 +00001605def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1606 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001607 [/* For disassembly only; pattern left blank */]> {
1608 let Inst{31-28} = 0b1111;
1609 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001610 let Inst{19-8} = 0xd05;
1611 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001612}
1613
Johnny Chenfb566792010-02-17 21:39:10 +00001614// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001615def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1616 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001617 [/* For disassembly only; pattern left blank */]> {
1618 let Inst{31-28} = 0b1111;
1619 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001620 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001621}
1622
Jim Grosbache6913602010-11-03 01:01:43 +00001623def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1624 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001625 [/* For disassembly only; pattern left blank */]> {
1626 let Inst{31-28} = 0b1111;
1627 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001628 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001629}
Chris Lattner39ee0362010-10-31 19:10:56 +00001630} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001631
Evan Chenga8e29892007-01-19 07:51:42 +00001632//===----------------------------------------------------------------------===//
1633// Load / store Instructions.
1634//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001635
Evan Chenga8e29892007-01-19 07:51:42 +00001636// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001637
1638
Evan Cheng7e2fe912010-10-28 06:47:08 +00001639defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001640 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001641defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001642 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001643defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001644 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001645defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001646 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001647
Evan Chengfa775d02007-03-19 07:20:03 +00001648// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001649let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1650 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001651def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001652 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1653 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001654 bits<4> Rt;
1655 bits<17> addr;
1656 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1657 let Inst{19-16} = 0b1111;
1658 let Inst{15-12} = Rt;
1659 let Inst{11-0} = addr{11-0}; // imm12
1660}
Evan Chengfa775d02007-03-19 07:20:03 +00001661
Evan Chenga8e29892007-01-19 07:51:42 +00001662// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001663def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001664 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1665 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001666
Evan Chenga8e29892007-01-19 07:51:42 +00001667// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001668def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001669 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1670 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001671
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001672def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001673 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1674 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001675
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001676let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001677// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001678def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1679 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001680 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001681 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001682}
Rafael Espindolac391d162006-10-23 20:34:27 +00001683
Evan Chenga8e29892007-01-19 07:51:42 +00001684// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001685multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001686 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1687 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001688 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1689 // {17-14} Rn
1690 // {13} 1 == Rm, 0 == imm12
1691 // {12} isAdd
1692 // {11-0} imm12/Rm
1693 bits<18> addr;
1694 let Inst{25} = addr{13};
1695 let Inst{23} = addr{12};
1696 let Inst{19-16} = addr{17-14};
1697 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001698 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001699 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001700 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001701 (ins GPR:$Rn, am2offset:$offset),
1702 IndexModePost, LdFrm, itin,
1703 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001704 // {13} 1 == Rm, 0 == imm12
1705 // {12} isAdd
1706 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001707 bits<14> offset;
1708 bits<4> Rn;
1709 let Inst{25} = offset{13};
1710 let Inst{23} = offset{12};
1711 let Inst{19-16} = Rn;
1712 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001713 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001714}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001715
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001716let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001717defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1718defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001719}
Rafael Espindola450856d2006-12-12 00:37:38 +00001720
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001721multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1722 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1723 (ins addrmode3:$addr), IndexModePre,
1724 LdMiscFrm, itin,
1725 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1726 bits<14> addr;
1727 let Inst{23} = addr{8}; // U bit
1728 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1729 let Inst{19-16} = addr{12-9}; // Rn
1730 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1731 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1732 }
1733 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1734 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1735 LdMiscFrm, itin,
1736 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001737 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001738 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001739 let Inst{23} = offset{8}; // U bit
1740 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001741 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001742 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1743 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001744 }
1745}
Rafael Espindola4e307642006-09-08 16:59:47 +00001746
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001747let mayLoad = 1, neverHasSideEffects = 1 in {
1748defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1749defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1750defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001751let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001752def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1753 (ins addrmode3:$addr), IndexModePre,
1754 LdMiscFrm, IIC_iLoad_d_ru,
1755 "ldrd", "\t$Rt, $Rt2, $addr!",
1756 "$addr.base = $Rn_wb", []> {
1757 bits<14> addr;
1758 let Inst{23} = addr{8}; // U bit
1759 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1760 let Inst{19-16} = addr{12-9}; // Rn
1761 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1762 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1763}
1764def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1765 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1766 LdMiscFrm, IIC_iLoad_d_ru,
1767 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1768 "$Rn = $Rn_wb", []> {
1769 bits<10> offset;
1770 bits<4> Rn;
1771 let Inst{23} = offset{8}; // U bit
1772 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1773 let Inst{19-16} = Rn;
1774 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1775 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1776}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001777} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001778} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001779
Johnny Chenadb561d2010-02-18 03:27:42 +00001780// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001781let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001782def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1783 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1784 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1785 // {17-14} Rn
1786 // {13} 1 == Rm, 0 == imm12
1787 // {12} isAdd
1788 // {11-0} imm12/Rm
1789 bits<18> addr;
1790 let Inst{25} = addr{13};
1791 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001792 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001793 let Inst{19-16} = addr{17-14};
1794 let Inst{11-0} = addr{11-0};
1795 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001796}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001797def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1798 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1799 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1800 // {17-14} Rn
1801 // {13} 1 == Rm, 0 == imm12
1802 // {12} isAdd
1803 // {11-0} imm12/Rm
1804 bits<18> addr;
1805 let Inst{25} = addr{13};
1806 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001807 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001808 let Inst{19-16} = addr{17-14};
1809 let Inst{11-0} = addr{11-0};
1810 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001811}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001812def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1813 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1814 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001815 let Inst{21} = 1; // overwrite
1816}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001817def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1818 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1819 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001820 let Inst{21} = 1; // overwrite
1821}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001822def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1823 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1824 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001825 let Inst{21} = 1; // overwrite
1826}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001827}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001828
Evan Chenga8e29892007-01-19 07:51:42 +00001829// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001830
1831// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001832def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001833 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1834 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Evan Chenga8e29892007-01-19 07:51:42 +00001836// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001837let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1838def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001839 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001840 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001841
1842// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001843def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001844 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001845 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001846 "str", "\t$Rt, [$Rn, $offset]!",
1847 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001848 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001849 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001850
Jim Grosbach953557f42010-11-19 21:35:06 +00001851def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001852 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001853 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001854 "str", "\t$Rt, [$Rn], $offset",
1855 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001856 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001857 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001858
Jim Grosbacha1b41752010-11-19 22:06:57 +00001859def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1860 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1861 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001862 "strb", "\t$Rt, [$Rn, $offset]!",
1863 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001864 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1865 GPR:$Rn, am2offset:$offset))]>;
1866def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1867 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1868 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001869 "strb", "\t$Rt, [$Rn], $offset",
1870 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001871 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1872 GPR:$Rn, am2offset:$offset))]>;
1873
Jim Grosbach2dc77682010-11-29 18:37:44 +00001874def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1875 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1876 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001877 "strh", "\t$Rt, [$Rn, $offset]!",
1878 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001879 [(set GPR:$Rn_wb,
1880 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Jim Grosbach2dc77682010-11-29 18:37:44 +00001882def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1883 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1884 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001885 "strh", "\t$Rt, [$Rn], $offset",
1886 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001887 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1888 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001889
Johnny Chen39a4bb32010-02-18 22:31:18 +00001890// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001891let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001892def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1893 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001894 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001895 "strd", "\t$src1, $src2, [$base, $offset]!",
1896 "$base = $base_wb", []>;
1897
1898// For disassembly only
1899def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1900 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001901 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001902 "strd", "\t$src1, $src2, [$base], $offset",
1903 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001904} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001905
Johnny Chenad4df4c2010-03-01 19:22:00 +00001906// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001907
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001908def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1909 IndexModePost, StFrm, IIC_iStore_ru,
1910 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001911 [/* For disassembly only; pattern left blank */]> {
1912 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001913 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1914}
1915
1916def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1917 IndexModePost, StFrm, IIC_iStore_bh_ru,
1918 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1919 [/* For disassembly only; pattern left blank */]> {
1920 let Inst{21} = 1; // overwrite
1921 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001922}
1923
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001924def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001925 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001926 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001927 [/* For disassembly only; pattern left blank */]> {
1928 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001929 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001930}
1931
Evan Chenga8e29892007-01-19 07:51:42 +00001932//===----------------------------------------------------------------------===//
1933// Load / store multiple Instructions.
1934//
1935
Bill Wendling6c470b82010-11-13 09:09:38 +00001936multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1937 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001938 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001939 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1940 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001941 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001942 let Inst{24-23} = 0b01; // Increment After
1943 let Inst{21} = 0; // No writeback
1944 let Inst{20} = L_bit;
1945 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001946 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001947 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1948 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001949 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001950 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001951 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001952 let Inst{20} = L_bit;
1953 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001954 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001955 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1956 IndexModeNone, f, itin,
1957 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1958 let Inst{24-23} = 0b00; // Decrement After
1959 let Inst{21} = 0; // No writeback
1960 let Inst{20} = L_bit;
1961 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001962 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001963 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1964 IndexModeUpd, f, itin_upd,
1965 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1966 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001967 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001968 let Inst{20} = L_bit;
1969 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001970 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001971 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1972 IndexModeNone, f, itin,
1973 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1974 let Inst{24-23} = 0b10; // Decrement Before
1975 let Inst{21} = 0; // No writeback
1976 let Inst{20} = L_bit;
1977 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001978 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001979 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1980 IndexModeUpd, f, itin_upd,
1981 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1982 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001983 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001984 let Inst{20} = L_bit;
1985 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001986 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001987 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1988 IndexModeNone, f, itin,
1989 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1990 let Inst{24-23} = 0b11; // Increment Before
1991 let Inst{21} = 0; // No writeback
1992 let Inst{20} = L_bit;
1993 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001994 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001995 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1996 IndexModeUpd, f, itin_upd,
1997 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1998 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001999 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002000 let Inst{20} = L_bit;
2001 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002002}
Bill Wendling6c470b82010-11-13 09:09:38 +00002003
Bill Wendlingc93989a2010-11-13 11:20:05 +00002004let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002005
2006let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2007defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2008
2009let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2010defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2011
2012} // neverHasSideEffects
2013
Bob Wilson0fef5842011-01-06 19:24:32 +00002014// Load / Store Multiple Mnemonic Aliases
Jim Grosbachfbd01782011-06-27 20:32:18 +00002015def : MnemonicAlias<"ldmfd", "ldmia">;
2016def : MnemonicAlias<"stmfd", "stmdb">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002017def : MnemonicAlias<"ldm", "ldmia">;
2018def : MnemonicAlias<"stm", "stmia">;
2019
2020// FIXME: remove when we have a way to marking a MI with these properties.
2021// FIXME: Should pc be an implicit operand like PICADD, etc?
2022let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2023 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002024def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2025 reglist:$regs, variable_ops),
2026 Size4Bytes, IIC_iLoad_mBr, [],
2027 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002028 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002029
Evan Chenga8e29892007-01-19 07:51:42 +00002030//===----------------------------------------------------------------------===//
2031// Move Instructions.
2032//
2033
Evan Chengcd799b92009-06-12 20:46:18 +00002034let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002035def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2036 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2037 bits<4> Rd;
2038 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002039
Johnny Chen103bf952011-04-01 23:30:25 +00002040 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002041 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002042 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002043 let Inst{3-0} = Rm;
2044 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002045}
2046
Dale Johannesen38d5f042010-06-15 22:24:08 +00002047// A version for the smaller set of tail call registers.
2048let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002049def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002050 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2051 bits<4> Rd;
2052 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002053
Dale Johannesen38d5f042010-06-15 22:24:08 +00002054 let Inst{11-4} = 0b00000000;
2055 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002056 let Inst{3-0} = Rm;
2057 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002058}
2059
Evan Chengf40deed2010-10-27 23:41:30 +00002060def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002061 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002062 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2063 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002064 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002065 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002066 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002067 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002068 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002069 let Inst{25} = 0;
2070}
Evan Chenga2515702007-03-19 07:09:02 +00002071
Evan Chengc4af4632010-11-17 20:13:28 +00002072let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002073def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2074 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002075 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002076 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002077 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002078 let Inst{15-12} = Rd;
2079 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002080 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002081}
2082
Evan Chengc4af4632010-11-17 20:13:28 +00002083let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002084def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002085 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002086 "movw", "\t$Rd, $imm",
2087 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002088 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002089 bits<4> Rd;
2090 bits<16> imm;
2091 let Inst{15-12} = Rd;
2092 let Inst{11-0} = imm{11-0};
2093 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002094 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002095 let Inst{25} = 1;
2096}
2097
Evan Cheng53519f02011-01-21 18:55:51 +00002098def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2099 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002100
2101let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002102def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002103 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002104 "movt", "\t$Rd, $imm",
2105 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002106 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002107 lo16AllZero:$imm))]>, UnaryDP,
2108 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002109 bits<4> Rd;
2110 bits<16> imm;
2111 let Inst{15-12} = Rd;
2112 let Inst{11-0} = imm{11-0};
2113 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002114 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002115 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002116}
Evan Cheng13ab0202007-07-10 18:08:01 +00002117
Evan Cheng53519f02011-01-21 18:55:51 +00002118def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2119 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002120
2121} // Constraints
2122
Evan Cheng20956592009-10-21 08:15:52 +00002123def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2124 Requires<[IsARM, HasV6T2]>;
2125
David Goodwinca01a8d2009-09-01 18:32:09 +00002126let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002127def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002128 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2129 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002130
2131// These aren't really mov instructions, but we have to define them this way
2132// due to flag operands.
2133
Evan Cheng071a2792007-09-11 19:55:27 +00002134let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002135def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002136 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2137 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002138def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002139 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2140 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002141}
Evan Chenga8e29892007-01-19 07:51:42 +00002142
Evan Chenga8e29892007-01-19 07:51:42 +00002143//===----------------------------------------------------------------------===//
2144// Extend Instructions.
2145//
2146
2147// Sign extenders
2148
Evan Cheng576a3962010-09-25 00:49:35 +00002149defm SXTB : AI_ext_rrot<0b01101010,
2150 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2151defm SXTH : AI_ext_rrot<0b01101011,
2152 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002153
Evan Cheng576a3962010-09-25 00:49:35 +00002154defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002155 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002156defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002157 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002158
Johnny Chen2ec5e492010-02-22 21:50:40 +00002159// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002160defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002161
2162// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002163defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002164
2165// Zero extenders
2166
2167let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002168defm UXTB : AI_ext_rrot<0b01101110,
2169 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2170defm UXTH : AI_ext_rrot<0b01101111,
2171 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2172defm UXTB16 : AI_ext_rrot<0b01101100,
2173 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002174
Jim Grosbach542f6422010-07-28 23:25:44 +00002175// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2176// The transformation should probably be done as a combiner action
2177// instead so we can include a check for masking back in the upper
2178// eight bits of the source into the lower eight bits of the result.
2179//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2180// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002181def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002182 (UXTB16r_rot GPR:$Src, 8)>;
2183
Evan Cheng576a3962010-09-25 00:49:35 +00002184defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002185 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002186defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002187 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002188}
2189
Evan Chenga8e29892007-01-19 07:51:42 +00002190// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002191// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002192defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002193
Evan Chenga8e29892007-01-19 07:51:42 +00002194
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002195def SBFX : I<(outs GPR:$Rd),
2196 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002197 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002198 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002199 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002200 bits<4> Rd;
2201 bits<4> Rn;
2202 bits<5> lsb;
2203 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002204 let Inst{27-21} = 0b0111101;
2205 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002206 let Inst{20-16} = width;
2207 let Inst{15-12} = Rd;
2208 let Inst{11-7} = lsb;
2209 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002210}
2211
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002212def UBFX : I<(outs GPR:$Rd),
2213 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002214 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002215 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002216 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002217 bits<4> Rd;
2218 bits<4> Rn;
2219 bits<5> lsb;
2220 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002221 let Inst{27-21} = 0b0111111;
2222 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002223 let Inst{20-16} = width;
2224 let Inst{15-12} = Rd;
2225 let Inst{11-7} = lsb;
2226 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002227}
2228
Evan Chenga8e29892007-01-19 07:51:42 +00002229//===----------------------------------------------------------------------===//
2230// Arithmetic Instructions.
2231//
2232
Jim Grosbach26421962008-10-14 20:36:24 +00002233defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002234 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002235 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002236defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002237 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002238 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002239
Evan Chengc85e8322007-07-05 07:13:32 +00002240// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002241defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002242 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002243 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2244defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002245 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002246 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002247
Evan Cheng62674222009-06-25 23:34:10 +00002248defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002249 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002250defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002251 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002252
2253// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002254let usesCustomInserter = 1 in {
2255defm ADCS : AI1_adde_sube_s_irs<
2256 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2257defm SBCS : AI1_adde_sube_s_irs<
2258 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2259}
Evan Chenga8e29892007-01-19 07:51:42 +00002260
Jim Grosbach84760882010-10-15 18:42:41 +00002261def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2262 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2263 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2264 bits<4> Rd;
2265 bits<4> Rn;
2266 bits<12> imm;
2267 let Inst{25} = 1;
2268 let Inst{15-12} = Rd;
2269 let Inst{19-16} = Rn;
2270 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002271}
Evan Cheng13ab0202007-07-10 18:08:01 +00002272
Bob Wilsoncff71782010-08-05 18:23:43 +00002273// The reg/reg form is only defined for the disassembler; for codegen it is
2274// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002275def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2276 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002277 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002278 bits<4> Rd;
2279 bits<4> Rn;
2280 bits<4> Rm;
2281 let Inst{11-4} = 0b00000000;
2282 let Inst{25} = 0;
2283 let Inst{3-0} = Rm;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002286}
2287
Jim Grosbach84760882010-10-15 18:42:41 +00002288def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2289 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2290 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2291 bits<4> Rd;
2292 bits<4> Rn;
2293 bits<12> shift;
2294 let Inst{25} = 0;
2295 let Inst{11-0} = shift;
2296 let Inst{15-12} = Rd;
2297 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002298}
Evan Chengc85e8322007-07-05 07:13:32 +00002299
2300// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002301// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2302let usesCustomInserter = 1 in {
2303def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2304 Size4Bytes, IIC_iALUi,
2305 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2306def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2307 Size4Bytes, IIC_iALUr,
2308 [/* For disassembly only; pattern left blank */]>;
2309def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2310 Size4Bytes, IIC_iALUsr,
2311 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002312}
Evan Chengc85e8322007-07-05 07:13:32 +00002313
Evan Cheng62674222009-06-25 23:34:10 +00002314let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002315def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2316 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2317 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002318 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002319 bits<4> Rd;
2320 bits<4> Rn;
2321 bits<12> imm;
2322 let Inst{25} = 1;
2323 let Inst{15-12} = Rd;
2324 let Inst{19-16} = Rn;
2325 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002326}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002327// The reg/reg form is only defined for the disassembler; for codegen it is
2328// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002329def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2330 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002331 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002332 bits<4> Rd;
2333 bits<4> Rn;
2334 bits<4> Rm;
2335 let Inst{11-4} = 0b00000000;
2336 let Inst{25} = 0;
2337 let Inst{3-0} = Rm;
2338 let Inst{15-12} = Rd;
2339 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002340}
Jim Grosbach84760882010-10-15 18:42:41 +00002341def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2342 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2343 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002344 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002345 bits<4> Rd;
2346 bits<4> Rn;
2347 bits<12> shift;
2348 let Inst{25} = 0;
2349 let Inst{11-0} = shift;
2350 let Inst{15-12} = Rd;
2351 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002352}
Evan Cheng62674222009-06-25 23:34:10 +00002353}
2354
Owen Andersonb48c7912011-04-05 23:55:28 +00002355// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2356let usesCustomInserter = 1, Uses = [CPSR] in {
2357def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2358 Size4Bytes, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002359 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002360def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2361 Size4Bytes, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002362 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002363}
Evan Cheng2c614c52007-06-06 10:17:05 +00002364
Evan Chenga8e29892007-01-19 07:51:42 +00002365// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002366// The assume-no-carry-in form uses the negation of the input since add/sub
2367// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2368// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2369// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002370def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2371 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002372def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2373 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2374// The with-carry-in form matches bitwise not instead of the negation.
2375// Effectively, the inverse interpretation of the carry flag already accounts
2376// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002377def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002378 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002379def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2380 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002381
2382// Note: These are implemented in C++ code, because they have to generate
2383// ADD/SUBrs instructions, which use a complex pattern that a xform function
2384// cannot produce.
2385// (mul X, 2^n+1) -> (add (X << n), X)
2386// (mul X, 2^n-1) -> (rsb X, (X << n))
2387
Johnny Chen667d1272010-02-22 18:50:54 +00002388// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002389// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002390class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002391 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2392 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2393 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002394 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002395 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002396 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002397 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002398 let Inst{11-4} = op11_4;
2399 let Inst{19-16} = Rn;
2400 let Inst{15-12} = Rd;
2401 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002402}
2403
Johnny Chen667d1272010-02-22 18:50:54 +00002404// Saturating add/subtract -- for disassembly only
2405
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002406def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002407 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2408 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002409def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002410 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2411 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2412def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2413 "\t$Rd, $Rm, $Rn">;
2414def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2415 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002416
2417def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2418def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2419def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2420def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2421def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2422def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2423def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2424def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2425def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2426def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2427def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2428def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002429
2430// Signed/Unsigned add/subtract -- for disassembly only
2431
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002432def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2433def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2434def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2435def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2436def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2437def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2438def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2439def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2440def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2441def USAX : AAI<0b01100101, 0b11110101, "usax">;
2442def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2443def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002444
2445// Signed/Unsigned halving add/subtract -- for disassembly only
2446
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002447def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2448def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2449def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2450def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2451def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2452def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2453def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2454def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2455def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2456def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2457def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2458def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002459
Johnny Chenadc77332010-02-26 22:04:29 +00002460// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002461
Jim Grosbach70987fb2010-10-18 23:35:38 +00002462def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002463 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002464 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002465 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002466 bits<4> Rd;
2467 bits<4> Rn;
2468 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002469 let Inst{27-20} = 0b01111000;
2470 let Inst{15-12} = 0b1111;
2471 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002472 let Inst{19-16} = Rd;
2473 let Inst{11-8} = Rm;
2474 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002475}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002476def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002477 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002478 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002479 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002480 bits<4> Rd;
2481 bits<4> Rn;
2482 bits<4> Rm;
2483 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002484 let Inst{27-20} = 0b01111000;
2485 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002486 let Inst{19-16} = Rd;
2487 let Inst{15-12} = Ra;
2488 let Inst{11-8} = Rm;
2489 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002490}
2491
2492// Signed/Unsigned saturate -- for disassembly only
2493
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002494def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002495 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002496 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002497 bits<4> Rd;
2498 bits<5> sat_imm;
2499 bits<4> Rn;
2500 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002501 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002502 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002503 let Inst{20-16} = sat_imm;
2504 let Inst{15-12} = Rd;
2505 let Inst{11-7} = sh{7-3};
2506 let Inst{6} = sh{0};
2507 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002508}
2509
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002510def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002512 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002513 bits<4> Rd;
2514 bits<4> sat_imm;
2515 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002516 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002517 let Inst{11-4} = 0b11110011;
2518 let Inst{15-12} = Rd;
2519 let Inst{19-16} = sat_imm;
2520 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002521}
2522
Jim Grosbach70987fb2010-10-18 23:35:38 +00002523def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2524 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002525 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002526 bits<4> Rd;
2527 bits<5> sat_imm;
2528 bits<4> Rn;
2529 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002530 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002531 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002532 let Inst{15-12} = Rd;
2533 let Inst{11-7} = sh{7-3};
2534 let Inst{6} = sh{0};
2535 let Inst{20-16} = sat_imm;
2536 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002537}
2538
Jim Grosbach70987fb2010-10-18 23:35:38 +00002539def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2540 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002541 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002542 bits<4> Rd;
2543 bits<4> sat_imm;
2544 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002545 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002546 let Inst{11-4} = 0b11110011;
2547 let Inst{15-12} = Rd;
2548 let Inst{19-16} = sat_imm;
2549 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002550}
Evan Chenga8e29892007-01-19 07:51:42 +00002551
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002552def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2553def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002554
Evan Chenga8e29892007-01-19 07:51:42 +00002555//===----------------------------------------------------------------------===//
2556// Bitwise Instructions.
2557//
2558
Jim Grosbach26421962008-10-14 20:36:24 +00002559defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002560 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002561 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002562defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002563 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002564 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002565defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002566 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002567 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002568defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002569 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002570 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002571
Jim Grosbach3fea191052010-10-21 22:03:21 +00002572def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002573 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002574 "bfc", "\t$Rd, $imm", "$src = $Rd",
2575 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002576 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002577 bits<4> Rd;
2578 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002579 let Inst{27-21} = 0b0111110;
2580 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002581 let Inst{15-12} = Rd;
2582 let Inst{11-7} = imm{4-0}; // lsb
2583 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002584}
2585
Johnny Chenb2503c02010-02-17 06:31:48 +00002586// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002587def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002588 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002589 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2590 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002591 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002592 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002593 bits<4> Rd;
2594 bits<4> Rn;
2595 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002596 let Inst{27-21} = 0b0111110;
2597 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002598 let Inst{15-12} = Rd;
2599 let Inst{11-7} = imm{4-0}; // lsb
2600 let Inst{20-16} = imm{9-5}; // width
2601 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002602}
2603
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002604// GNU as only supports this form of bfi (w/ 4 arguments)
2605let isAsmParserOnly = 1 in
2606def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2607 lsb_pos_imm:$lsb, width_imm:$width),
2608 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
2609 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2610 []>, Requires<[IsARM, HasV6T2]> {
2611 bits<4> Rd;
2612 bits<4> Rn;
2613 bits<5> lsb;
2614 bits<5> width;
2615 let Inst{27-21} = 0b0111110;
2616 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2617 let Inst{15-12} = Rd;
2618 let Inst{11-7} = lsb;
2619 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2620 let Inst{3-0} = Rn;
2621}
2622
Jim Grosbach36860462010-10-21 22:19:32 +00002623def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2624 "mvn", "\t$Rd, $Rm",
2625 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2626 bits<4> Rd;
2627 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002628 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002629 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002630 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002631 let Inst{15-12} = Rd;
2632 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002633}
Jim Grosbach36860462010-10-21 22:19:32 +00002634def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2635 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2636 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2637 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002638 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002639 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002640 let Inst{19-16} = 0b0000;
2641 let Inst{15-12} = Rd;
2642 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002643}
Evan Chengc4af4632010-11-17 20:13:28 +00002644let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002645def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2646 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2647 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2648 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002649 bits<12> imm;
2650 let Inst{25} = 1;
2651 let Inst{19-16} = 0b0000;
2652 let Inst{15-12} = Rd;
2653 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002654}
Evan Chenga8e29892007-01-19 07:51:42 +00002655
2656def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2657 (BICri GPR:$src, so_imm_not:$imm)>;
2658
2659//===----------------------------------------------------------------------===//
2660// Multiply Instructions.
2661//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002662class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2663 string opc, string asm, list<dag> pattern>
2664 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2665 bits<4> Rd;
2666 bits<4> Rm;
2667 bits<4> Rn;
2668 let Inst{19-16} = Rd;
2669 let Inst{11-8} = Rm;
2670 let Inst{3-0} = Rn;
2671}
2672class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2673 string opc, string asm, list<dag> pattern>
2674 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2675 bits<4> RdLo;
2676 bits<4> RdHi;
2677 bits<4> Rm;
2678 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002679 let Inst{19-16} = RdHi;
2680 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002681 let Inst{11-8} = Rm;
2682 let Inst{3-0} = Rn;
2683}
Evan Chenga8e29892007-01-19 07:51:42 +00002684
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002685// FIXME: The v5 pseudos are only necessary for the additional Constraint
2686// property. Remove them when it's possible to add those properties
2687// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002688let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002689def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2690 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002691 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002692 Requires<[IsARM, HasV6]> {
2693 let Inst{15-12} = 0b0000;
2694}
Evan Chenga8e29892007-01-19 07:51:42 +00002695
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002696let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002697def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2698 pred:$p, cc_out:$s),
2699 Size4Bytes, IIC_iMUL32,
2700 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2701 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002702 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002703}
2704
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002705def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2706 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002707 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2708 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002709 bits<4> Ra;
2710 let Inst{15-12} = Ra;
2711}
Evan Chenga8e29892007-01-19 07:51:42 +00002712
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002713let Constraints = "@earlyclobber $Rd" in
2714def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2715 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2716 Size4Bytes, IIC_iMAC32,
2717 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2718 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2719 Requires<[IsARM, NoV6]>;
2720
Jim Grosbach65711012010-11-19 22:22:37 +00002721def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2722 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2723 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002724 Requires<[IsARM, HasV6T2]> {
2725 bits<4> Rd;
2726 bits<4> Rm;
2727 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002728 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002729 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002730 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002731 let Inst{11-8} = Rm;
2732 let Inst{3-0} = Rn;
2733}
Evan Chengedcbada2009-07-06 22:05:45 +00002734
Evan Chenga8e29892007-01-19 07:51:42 +00002735// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002736let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002737let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002738def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002739 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002740 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2741 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002742
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002743def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002744 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002745 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2746 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002747
2748let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2749def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2750 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2751 Size4Bytes, IIC_iMUL64, [],
2752 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2753 Requires<[IsARM, NoV6]>;
2754
2755def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2756 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2757 Size4Bytes, IIC_iMUL64, [],
2758 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2759 Requires<[IsARM, NoV6]>;
2760}
Evan Cheng8de898a2009-06-26 00:19:44 +00002761}
Evan Chenga8e29892007-01-19 07:51:42 +00002762
2763// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002764def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2765 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002766 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2767 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002768def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2769 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002770 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2771 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002772
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002773def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2774 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2775 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2776 Requires<[IsARM, HasV6]> {
2777 bits<4> RdLo;
2778 bits<4> RdHi;
2779 bits<4> Rm;
2780 bits<4> Rn;
2781 let Inst{19-16} = RdLo;
2782 let Inst{15-12} = RdHi;
2783 let Inst{11-8} = Rm;
2784 let Inst{3-0} = Rn;
2785}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002786
2787let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2788def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2789 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2790 Size4Bytes, IIC_iMAC64, [],
2791 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2792 Requires<[IsARM, NoV6]>;
2793def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2794 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2795 Size4Bytes, IIC_iMAC64, [],
2796 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2797 Requires<[IsARM, NoV6]>;
2798def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2799 (ins GPR:$Rn, GPR:$Rm, pred:$p),
2800 Size4Bytes, IIC_iMAC64, [],
2801 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2802 Requires<[IsARM, NoV6]>;
2803}
2804
Evan Chengcd799b92009-06-12 20:46:18 +00002805} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002806
2807// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002808def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2809 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2810 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002811 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002812 let Inst{15-12} = 0b1111;
2813}
Evan Cheng13ab0202007-07-10 18:08:01 +00002814
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002815def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2816 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002817 [/* For disassembly only; pattern left blank */]>,
2818 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002819 let Inst{15-12} = 0b1111;
2820}
2821
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002822def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2823 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2824 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2825 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2826 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002827
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002828def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2829 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2830 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002831 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002832 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002833
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002834def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2835 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2836 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2837 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2838 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002839
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002840def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2841 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2842 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002843 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002844 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002845
Raul Herbster37fb5b12007-08-30 23:25:47 +00002846multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002847 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2848 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2849 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2850 (sext_inreg GPR:$Rm, i16)))]>,
2851 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002852
Jim Grosbach3870b752010-10-22 18:35:16 +00002853 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2854 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2855 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2856 (sra GPR:$Rm, (i32 16))))]>,
2857 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002858
Jim Grosbach3870b752010-10-22 18:35:16 +00002859 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2860 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2861 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2862 (sext_inreg GPR:$Rm, i16)))]>,
2863 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002864
Jim Grosbach3870b752010-10-22 18:35:16 +00002865 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2866 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2867 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2868 (sra GPR:$Rm, (i32 16))))]>,
2869 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002870
Jim Grosbach3870b752010-10-22 18:35:16 +00002871 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2872 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2873 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2874 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2875 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002876
Jim Grosbach3870b752010-10-22 18:35:16 +00002877 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2878 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2879 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2880 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2881 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002882}
2883
Raul Herbster37fb5b12007-08-30 23:25:47 +00002884
2885multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002886 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002887 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2888 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2889 [(set GPR:$Rd, (add GPR:$Ra,
2890 (opnode (sext_inreg GPR:$Rn, i16),
2891 (sext_inreg GPR:$Rm, i16))))]>,
2892 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002893
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002894 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002895 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2896 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2897 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2898 (sra GPR:$Rm, (i32 16)))))]>,
2899 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002900
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002901 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002902 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2903 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2904 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2905 (sext_inreg GPR:$Rm, i16))))]>,
2906 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002907
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002908 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002909 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2910 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2911 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2912 (sra GPR:$Rm, (i32 16)))))]>,
2913 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002914
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002915 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002916 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2917 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2918 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2919 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2920 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002921
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002922 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002923 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2924 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2925 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2926 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2927 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002928}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002929
Raul Herbster37fb5b12007-08-30 23:25:47 +00002930defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2931defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002932
Johnny Chen83498e52010-02-12 21:59:23 +00002933// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002934def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2935 (ins GPR:$Rn, GPR:$Rm),
2936 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002937 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002938 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002939
Jim Grosbach3870b752010-10-22 18:35:16 +00002940def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2941 (ins GPR:$Rn, GPR:$Rm),
2942 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002943 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002944 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002945
Jim Grosbach3870b752010-10-22 18:35:16 +00002946def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2947 (ins GPR:$Rn, GPR:$Rm),
2948 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002949 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002950 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002951
Jim Grosbach3870b752010-10-22 18:35:16 +00002952def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2953 (ins GPR:$Rn, GPR:$Rm),
2954 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002955 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002956 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002957
Johnny Chen667d1272010-02-22 18:50:54 +00002958// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002959class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2960 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002961 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002962 bits<4> Rn;
2963 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002964 let Inst{4} = 1;
2965 let Inst{5} = swap;
2966 let Inst{6} = sub;
2967 let Inst{7} = 0;
2968 let Inst{21-20} = 0b00;
2969 let Inst{22} = long;
2970 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002971 let Inst{11-8} = Rm;
2972 let Inst{3-0} = Rn;
2973}
2974class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2975 InstrItinClass itin, string opc, string asm>
2976 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2977 bits<4> Rd;
2978 let Inst{15-12} = 0b1111;
2979 let Inst{19-16} = Rd;
2980}
2981class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2982 InstrItinClass itin, string opc, string asm>
2983 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2984 bits<4> Ra;
2985 let Inst{15-12} = Ra;
2986}
2987class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2988 InstrItinClass itin, string opc, string asm>
2989 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2990 bits<4> RdLo;
2991 bits<4> RdHi;
2992 let Inst{19-16} = RdHi;
2993 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002994}
2995
2996multiclass AI_smld<bit sub, string opc> {
2997
Jim Grosbach385e1362010-10-22 19:15:30 +00002998 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2999 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003000
Jim Grosbach385e1362010-10-22 19:15:30 +00003001 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3002 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003003
Jim Grosbach385e1362010-10-22 19:15:30 +00003004 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3005 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3006 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003007
Jim Grosbach385e1362010-10-22 19:15:30 +00003008 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3009 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3010 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003011
3012}
3013
3014defm SMLA : AI_smld<0, "smla">;
3015defm SMLS : AI_smld<1, "smls">;
3016
Johnny Chen2ec5e492010-02-22 21:50:40 +00003017multiclass AI_sdml<bit sub, string opc> {
3018
Jim Grosbach385e1362010-10-22 19:15:30 +00003019 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3020 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3021 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3022 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003023}
3024
3025defm SMUA : AI_sdml<0, "smua">;
3026defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003027
Evan Chenga8e29892007-01-19 07:51:42 +00003028//===----------------------------------------------------------------------===//
3029// Misc. Arithmetic Instructions.
3030//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003031
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003032def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3033 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3034 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003035
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003036def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3037 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3038 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3039 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003040
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003041def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3042 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3043 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003044
Evan Cheng9568e5c2011-06-21 06:01:08 +00003045let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003046def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3047 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003048 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003049 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003050
Evan Cheng9568e5c2011-06-21 06:01:08 +00003051let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003052def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3053 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003054 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003055 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003056
Evan Chengf60ceac2011-06-15 17:17:48 +00003057def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3058 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3059 (REVSH GPR:$Rm)>;
3060
Bob Wilsonf955f292010-08-17 17:23:19 +00003061def lsl_shift_imm : SDNodeXForm<imm, [{
3062 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3063 return CurDAG->getTargetConstant(Sh, MVT::i32);
3064}]>;
3065
Eric Christopher8f232d32011-04-28 05:49:04 +00003066def lsl_amt : ImmLeaf<i32, [{
3067 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003068}], lsl_shift_imm>;
3069
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003070def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3071 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3072 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3073 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3074 (and (shl GPR:$Rm, lsl_amt:$sh),
3075 0xFFFF0000)))]>,
3076 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003077
Evan Chenga8e29892007-01-19 07:51:42 +00003078// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003079def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3080 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3081def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3082 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003083
Bob Wilsonf955f292010-08-17 17:23:19 +00003084def asr_shift_imm : SDNodeXForm<imm, [{
3085 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3086 return CurDAG->getTargetConstant(Sh, MVT::i32);
3087}]>;
3088
Eric Christopher8f232d32011-04-28 05:49:04 +00003089def asr_amt : ImmLeaf<i32, [{
3090 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003091}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003092
Bob Wilsondc66eda2010-08-16 22:26:55 +00003093// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3094// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003095def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3096 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3097 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3098 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3099 (and (sra GPR:$Rm, asr_amt:$sh),
3100 0xFFFF)))]>,
3101 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003102
Evan Chenga8e29892007-01-19 07:51:42 +00003103// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3104// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003105def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003106 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003107def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003108 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3109 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003110
Evan Chenga8e29892007-01-19 07:51:42 +00003111//===----------------------------------------------------------------------===//
3112// Comparison Instructions...
3113//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003114
Jim Grosbach26421962008-10-14 20:36:24 +00003115defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003116 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003117 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003118
Jim Grosbach97a884d2010-12-07 20:41:06 +00003119// ARMcmpZ can re-use the above instruction definitions.
3120def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3121 (CMPri GPR:$src, so_imm:$imm)>;
3122def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3123 (CMPrr GPR:$src, GPR:$rhs)>;
3124def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3125 (CMPrs GPR:$src, so_reg:$rhs)>;
3126
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003127// FIXME: We have to be careful when using the CMN instruction and comparison
3128// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003129// results:
3130//
3131// rsbs r1, r1, 0
3132// cmp r0, r1
3133// mov r0, #0
3134// it ls
3135// mov r0, #1
3136//
3137// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003138//
Bill Wendling6165e872010-08-26 18:33:51 +00003139// cmn r0, r1
3140// mov r0, #0
3141// it ls
3142// mov r0, #1
3143//
3144// However, the CMN gives the *opposite* result when r1 is 0. This is because
3145// the carry flag is set in the CMP case but not in the CMN case. In short, the
3146// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3147// value of r0 and the carry bit (because the "carry bit" parameter to
3148// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3149// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3150// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3151// parameter to AddWithCarry is defined as 0).
3152//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003153// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003154//
3155// x = 0
3156// ~x = 0xFFFF FFFF
3157// ~x + 1 = 0x1 0000 0000
3158// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3159//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003160// Therefore, we should disable CMN when comparing against zero, until we can
3161// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3162// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003163//
3164// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3165//
3166// This is related to <rdar://problem/7569620>.
3167//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003168//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3169// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003170
Evan Chenga8e29892007-01-19 07:51:42 +00003171// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003172defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003173 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003174 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003175defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003176 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003177 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003178
David Goodwinc0309b42009-06-29 15:33:01 +00003179defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003180 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003181 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003182
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003183//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3184// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003185
David Goodwinc0309b42009-06-29 15:33:01 +00003186def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003187 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003188
Evan Cheng218977b2010-07-13 19:27:42 +00003189// Pseudo i64 compares for some floating point compares.
3190let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3191 Defs = [CPSR] in {
3192def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003193 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003194 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003195 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3196
3197def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003198 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003199 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3200} // usesCustomInserter
3201
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003202
Evan Chenga8e29892007-01-19 07:51:42 +00003203// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003204// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003205// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003206let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003207def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
3208 Size4Bytes, IIC_iCMOVr,
3209 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3210 RegConstraint<"$false = $Rd">;
3211def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3212 (ins GPR:$false, so_reg:$shift, pred:$p),
3213 Size4Bytes, IIC_iCMOVsr,
3214 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3215 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003216
Evan Chengc4af4632010-11-17 20:13:28 +00003217let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003218def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3219 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
3220 Size4Bytes, IIC_iMOVi,
3221 []>,
3222 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003223
Evan Chengc4af4632010-11-17 20:13:28 +00003224let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003225def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3226 (ins GPR:$false, so_imm:$imm, pred:$p),
3227 Size4Bytes, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003228 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003229 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003230
Evan Cheng63f35442010-11-13 02:25:14 +00003231// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003232let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003233def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3234 (ins GPR:$false, i32imm:$src, pred:$p),
3235 Size8Bytes, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003236
Evan Chengc4af4632010-11-17 20:13:28 +00003237let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003238def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3239 (ins GPR:$false, so_imm:$imm, pred:$p),
3240 Size4Bytes, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003241 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003242 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003243} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003244
Jim Grosbach3728e962009-12-10 00:11:09 +00003245//===----------------------------------------------------------------------===//
3246// Atomic operations intrinsics
3247//
3248
Bob Wilsonf74a4292010-10-30 00:54:37 +00003249def memb_opt : Operand<i32> {
3250 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003251 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003252}
Jim Grosbach3728e962009-12-10 00:11:09 +00003253
Bob Wilsonf74a4292010-10-30 00:54:37 +00003254// memory barriers protect the atomic sequences
3255let hasSideEffects = 1 in {
3256def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3257 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3258 Requires<[IsARM, HasDB]> {
3259 bits<4> opt;
3260 let Inst{31-4} = 0xf57ff05;
3261 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003262}
Jim Grosbach3728e962009-12-10 00:11:09 +00003263}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003264
Bob Wilsonf74a4292010-10-30 00:54:37 +00003265def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3266 "dsb", "\t$opt",
3267 [/* For disassembly only; pattern left blank */]>,
3268 Requires<[IsARM, HasDB]> {
3269 bits<4> opt;
3270 let Inst{31-4} = 0xf57ff04;
3271 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003272}
3273
Johnny Chenfd6037d2010-02-18 00:19:08 +00003274// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003275def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3276 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003277 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003278 let Inst{3-0} = 0b1111;
3279}
3280
Jim Grosbach66869102009-12-11 18:52:41 +00003281let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003282 let Uses = [CPSR] in {
3283 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003284 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003285 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3286 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003287 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003288 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3289 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003290 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003291 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3292 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003293 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003294 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3295 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003296 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003297 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3298 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003299 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003300 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003301 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3302 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3303 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3304 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3305 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3306 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3307 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3308 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3309 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3310 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3311 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3312 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003313 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003314 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003315 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3316 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003317 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003318 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3319 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003320 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003321 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3322 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003323 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003324 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3325 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003326 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3328 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003331 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3333 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3334 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3336 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3337 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3339 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3340 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3342 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003343 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3346 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003348 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3349 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003351 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3352 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003354 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3355 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003357 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3358 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003360 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003361 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3363 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3364 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3365 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3366 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3367 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3368 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3369 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3370 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3372 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003373
3374 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003376 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3377 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003379 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3380 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003382 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3383
Jim Grosbache801dc42009-12-12 01:40:06 +00003384 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003385 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003386 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3387 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003388 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003389 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3390 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003391 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003392 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3393}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003394}
3395
3396let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003397def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3398 "ldrexb", "\t$Rt, $addr", []>;
3399def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3400 "ldrexh", "\t$Rt, $addr", []>;
3401def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3402 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003403let hasExtraDefRegAllocReq = 1 in
3404 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3405 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003406}
3407
Jim Grosbach86875a22010-10-29 19:58:57 +00003408let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003409def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3410 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3411def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3412 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3413def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3414 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003415}
3416
3417let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003418def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003419 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3420 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003421
Johnny Chenb9436272010-02-17 22:37:58 +00003422// Clear-Exclusive is for disassembly only.
3423def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3424 [/* For disassembly only; pattern left blank */]>,
3425 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003426 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003427}
3428
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003429// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3430let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003431def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3432 [/* For disassembly only; pattern left blank */]>;
3433def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3434 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003435}
3436
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003437//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003438// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003439//
3440
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003441def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3442 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3443 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003444 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3445 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003446 bits<4> opc1;
3447 bits<4> CRn;
3448 bits<4> CRd;
3449 bits<4> cop;
3450 bits<3> opc2;
3451 bits<4> CRm;
3452
3453 let Inst{3-0} = CRm;
3454 let Inst{4} = 0;
3455 let Inst{7-5} = opc2;
3456 let Inst{11-8} = cop;
3457 let Inst{15-12} = CRd;
3458 let Inst{19-16} = CRn;
3459 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003460}
3461
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003462def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, i32imm:$opc1,
3463 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, i32imm:$opc2),
3464 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003465 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3466 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003467 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003468 bits<4> opc1;
3469 bits<4> CRn;
3470 bits<4> CRd;
3471 bits<4> cop;
3472 bits<3> opc2;
3473 bits<4> CRm;
3474
3475 let Inst{3-0} = CRm;
3476 let Inst{4} = 0;
3477 let Inst{7-5} = opc2;
3478 let Inst{11-8} = cop;
3479 let Inst{15-12} = CRd;
3480 let Inst{19-16} = CRn;
3481 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003482}
3483
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003484class ACI<dag oops, dag iops, string opc, string asm,
3485 IndexMode im = IndexModeNone>
Johnny Chen670a4562011-04-04 23:39:08 +00003486 : InoP<oops, iops, AddrModeNone, Size4Bytes, im, BrFrm, NoItinerary,
3487 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003488 let Inst{27-25} = 0b110;
3489}
3490
Johnny Chen670a4562011-04-04 23:39:08 +00003491multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003492
3493 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003494 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3495 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003496 let Inst{31-28} = op31_28;
3497 let Inst{24} = 1; // P = 1
3498 let Inst{21} = 0; // W = 0
3499 let Inst{22} = 0; // D = 0
3500 let Inst{20} = load;
3501 }
3502
3503 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003504 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3505 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003506 let Inst{31-28} = op31_28;
3507 let Inst{24} = 1; // P = 1
3508 let Inst{21} = 1; // W = 1
3509 let Inst{22} = 0; // D = 0
3510 let Inst{20} = load;
3511 }
3512
3513 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003514 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3515 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003516 let Inst{31-28} = op31_28;
3517 let Inst{24} = 0; // P = 0
3518 let Inst{21} = 1; // W = 1
3519 let Inst{22} = 0; // D = 0
3520 let Inst{20} = load;
3521 }
3522
3523 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003524 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3525 ops),
3526 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003527 let Inst{31-28} = op31_28;
3528 let Inst{24} = 0; // P = 0
3529 let Inst{23} = 1; // U = 1
3530 let Inst{21} = 0; // W = 0
3531 let Inst{22} = 0; // D = 0
3532 let Inst{20} = load;
3533 }
3534
3535 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003536 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3537 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003538 let Inst{31-28} = op31_28;
3539 let Inst{24} = 1; // P = 1
3540 let Inst{21} = 0; // W = 0
3541 let Inst{22} = 1; // D = 1
3542 let Inst{20} = load;
3543 }
3544
3545 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003546 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3547 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3548 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003549 let Inst{31-28} = op31_28;
3550 let Inst{24} = 1; // P = 1
3551 let Inst{21} = 1; // W = 1
3552 let Inst{22} = 1; // D = 1
3553 let Inst{20} = load;
3554 }
3555
3556 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003557 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3558 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3559 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003560 let Inst{31-28} = op31_28;
3561 let Inst{24} = 0; // P = 0
3562 let Inst{21} = 1; // W = 1
3563 let Inst{22} = 1; // D = 1
3564 let Inst{20} = load;
3565 }
3566
3567 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003568 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3569 ops),
3570 !strconcat(!strconcat(opc, "l"), cond),
3571 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003572 let Inst{31-28} = op31_28;
3573 let Inst{24} = 0; // P = 0
3574 let Inst{23} = 1; // U = 1
3575 let Inst{21} = 0; // W = 0
3576 let Inst{22} = 1; // D = 1
3577 let Inst{20} = load;
3578 }
3579}
3580
Johnny Chen670a4562011-04-04 23:39:08 +00003581defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3582defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3583defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3584defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003585
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003586//===----------------------------------------------------------------------===//
3587// Move between coprocessor and ARM core register -- for disassembly only
3588//
3589
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003590class MovRCopro<string opc, bit direction, dag oops, dag iops,
3591 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003592 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003593 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003594 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003595 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003596
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003597 bits<4> Rt;
3598 bits<4> cop;
3599 bits<3> opc1;
3600 bits<3> opc2;
3601 bits<4> CRm;
3602 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003603
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003604 let Inst{15-12} = Rt;
3605 let Inst{11-8} = cop;
3606 let Inst{23-21} = opc1;
3607 let Inst{7-5} = opc2;
3608 let Inst{3-0} = CRm;
3609 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003610}
3611
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003612def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003613 (outs),
3614 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3615 c_imm:$CRm, i32imm:$opc2),
3616 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3617 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003618def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003619 (outs GPR:$Rt),
3620 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3621 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003622
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003623def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3624 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3625
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003626class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3627 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003628 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003629 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003630 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003631 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003632 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003633
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003634 bits<4> Rt;
3635 bits<4> cop;
3636 bits<3> opc1;
3637 bits<3> opc2;
3638 bits<4> CRm;
3639 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003640
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003641 let Inst{15-12} = Rt;
3642 let Inst{11-8} = cop;
3643 let Inst{23-21} = opc1;
3644 let Inst{7-5} = opc2;
3645 let Inst{3-0} = CRm;
3646 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003647}
3648
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003649def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003650 (outs),
3651 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3652 c_imm:$CRm, i32imm:$opc2),
3653 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3654 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003655def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003656 (outs GPR:$Rt),
3657 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3658 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003659
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003660def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3661 imm:$CRm, imm:$opc2),
3662 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3663
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003664class MovRRCopro<string opc, bit direction,
3665 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003666 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3667 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003668 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003669 let Inst{23-21} = 0b010;
3670 let Inst{20} = direction;
3671
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003672 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003673 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003674 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003675 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003676 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003677
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003678 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003679 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003680 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003681 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003682 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003683}
3684
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003685def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3686 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3687 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003688def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3689
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003690class MovRRCopro2<string opc, bit direction,
3691 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003692 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003693 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3694 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003695 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003696 let Inst{23-21} = 0b010;
3697 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003698
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003699 bits<4> Rt;
3700 bits<4> Rt2;
3701 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003702 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003703 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003705 let Inst{15-12} = Rt;
3706 let Inst{19-16} = Rt2;
3707 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003708 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003709 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003710}
3711
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003712def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3713 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3714 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003715def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003716
Johnny Chenb98e1602010-02-12 18:55:33 +00003717//===----------------------------------------------------------------------===//
3718// Move between special register and ARM core register -- for disassembly only
3719//
3720
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003721// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003722def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003723 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003724 bits<4> Rd;
3725 let Inst{23-16} = 0b00001111;
3726 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003727 let Inst{7-4} = 0b0000;
3728}
3729
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003730def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003731 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003732 bits<4> Rd;
3733 let Inst{23-16} = 0b01001111;
3734 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003735 let Inst{7-4} = 0b0000;
3736}
3737
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003738// Move from ARM core register to Special Register
3739//
3740// No need to have both system and application versions, the encodings are the
3741// same and the assembly parser has no way to distinguish between them. The mask
3742// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3743// the mask with the fields to be accessed in the special register.
3744def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3745 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003746 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003747 bits<5> mask;
3748 bits<4> Rn;
3749
3750 let Inst{23} = 0;
3751 let Inst{22} = mask{4}; // R bit
3752 let Inst{21-20} = 0b10;
3753 let Inst{19-16} = mask{3-0};
3754 let Inst{15-12} = 0b1111;
3755 let Inst{11-4} = 0b00000000;
3756 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003757}
3758
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003759def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3760 "msr", "\t$mask, $a",
3761 [/* For disassembly only; pattern left blank */]> {
3762 bits<5> mask;
3763 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003764
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003765 let Inst{23} = 0;
3766 let Inst{22} = mask{4}; // R bit
3767 let Inst{21-20} = 0b10;
3768 let Inst{19-16} = mask{3-0};
3769 let Inst{15-12} = 0b1111;
3770 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003771}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003772
3773//===----------------------------------------------------------------------===//
3774// TLS Instructions
3775//
3776
3777// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003778// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003779// complete with fixup for the aeabi_read_tp function.
3780let isCall = 1,
3781 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3782 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3783 [(set R0, ARMthread_pointer)]>;
3784}
3785
3786//===----------------------------------------------------------------------===//
3787// SJLJ Exception handling intrinsics
3788// eh_sjlj_setjmp() is an instruction sequence to store the return
3789// address and save #0 in R0 for the non-longjmp case.
3790// Since by its nature we may be coming from some other function to get
3791// here, and we're using the stack frame for the containing function to
3792// save/restore registers, we can't keep anything live in regs across
3793// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003794// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003795// except for our own input by listing the relevant registers in Defs. By
3796// doing so, we also cause the prologue/epilogue code to actively preserve
3797// all of the callee-saved resgisters, which is exactly what we want.
3798// A constant value is passed in $val, and we use the location as a scratch.
3799//
3800// These are pseudo-instructions and are lowered to individual MC-insts, so
3801// no encoding information is necessary.
3802let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003803 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003804 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003805 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3806 NoItinerary,
3807 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3808 Requires<[IsARM, HasVFP2]>;
3809}
3810
3811let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003812 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003813 hasSideEffects = 1, isBarrier = 1 in {
3814 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3815 NoItinerary,
3816 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3817 Requires<[IsARM, NoVFP]>;
3818}
3819
3820// FIXME: Non-Darwin version(s)
3821let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3822 Defs = [ R7, LR, SP ] in {
3823def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3824 NoItinerary,
3825 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3826 Requires<[IsARM, IsDarwin]>;
3827}
3828
3829// eh.sjlj.dispatchsetup pseudo-instruction.
3830// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3831// handled when the pseudo is expanded (which happens before any passes
3832// that need the instruction size).
3833let isBarrier = 1, hasSideEffects = 1 in
3834def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003835 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3836 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003837 Requires<[IsDarwin]>;
3838
3839//===----------------------------------------------------------------------===//
3840// Non-Instruction Patterns
3841//
3842
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003843// ARMv4 indirect branch using (MOVr PC, dst)
3844let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3845 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
3846 Size4Bytes, IIC_Br, [(brind GPR:$dst)],
3847 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3848 Requires<[IsARM, NoV4T]>;
3849
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003850// Large immediate handling.
3851
3852// 32-bit immediate using two piece so_imms or movw + movt.
3853// This is a single pseudo instruction, the benefit is that it can be remat'd
3854// as a single unit instead of having to handle reg inputs.
3855// FIXME: Remove this when we can do generalized remat.
3856let isReMaterializable = 1, isMoveImm = 1 in
3857def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3858 [(set GPR:$dst, (arm_i32imm:$src))]>,
3859 Requires<[IsARM]>;
3860
3861// Pseudo instruction that combines movw + movt + add pc (if PIC).
3862// It also makes it possible to rematerialize the instructions.
3863// FIXME: Remove this when we can do generalized remat and when machine licm
3864// can properly the instructions.
3865let isReMaterializable = 1 in {
3866def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3867 IIC_iMOVix2addpc,
3868 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3869 Requires<[IsARM, UseMovt]>;
3870
3871def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3872 IIC_iMOVix2,
3873 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3874 Requires<[IsARM, UseMovt]>;
3875
3876let AddedComplexity = 10 in
3877def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3878 IIC_iMOVix2ld,
3879 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3880 Requires<[IsARM, UseMovt]>;
3881} // isReMaterializable
3882
3883// ConstantPool, GlobalAddress, and JumpTable
3884def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3885 Requires<[IsARM, DontUseMovt]>;
3886def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3887def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3888 Requires<[IsARM, UseMovt]>;
3889def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3890 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3891
3892// TODO: add,sub,and, 3-instr forms?
3893
3894// Tail calls
3895def : ARMPat<(ARMtcret tcGPR:$dst),
3896 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3897
3898def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3899 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3900
3901def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3902 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3903
3904def : ARMPat<(ARMtcret tcGPR:$dst),
3905 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3906
3907def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3908 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3909
3910def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3911 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3912
3913// Direct calls
3914def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3915 Requires<[IsARM, IsNotDarwin]>;
3916def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3917 Requires<[IsARM, IsDarwin]>;
3918
3919// zextload i1 -> zextload i8
3920def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3921def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3922
3923// extload -> zextload
3924def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3925def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3926def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3927def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3928
3929def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3930
3931def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3932def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3933
3934// smul* and smla*
3935def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3936 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3937 (SMULBB GPR:$a, GPR:$b)>;
3938def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3939 (SMULBB GPR:$a, GPR:$b)>;
3940def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3941 (sra GPR:$b, (i32 16))),
3942 (SMULBT GPR:$a, GPR:$b)>;
3943def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3944 (SMULBT GPR:$a, GPR:$b)>;
3945def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3946 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3947 (SMULTB GPR:$a, GPR:$b)>;
3948def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3949 (SMULTB GPR:$a, GPR:$b)>;
3950def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3951 (i32 16)),
3952 (SMULWB GPR:$a, GPR:$b)>;
3953def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3954 (SMULWB GPR:$a, GPR:$b)>;
3955
3956def : ARMV5TEPat<(add GPR:$acc,
3957 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3958 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3959 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3960def : ARMV5TEPat<(add GPR:$acc,
3961 (mul sext_16_node:$a, sext_16_node:$b)),
3962 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3963def : ARMV5TEPat<(add GPR:$acc,
3964 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3965 (sra GPR:$b, (i32 16)))),
3966 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3967def : ARMV5TEPat<(add GPR:$acc,
3968 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
3969 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3970def : ARMV5TEPat<(add GPR:$acc,
3971 (mul (sra GPR:$a, (i32 16)),
3972 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
3973 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3974def : ARMV5TEPat<(add GPR:$acc,
3975 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
3976 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3977def : ARMV5TEPat<(add GPR:$acc,
3978 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3979 (i32 16))),
3980 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3981def : ARMV5TEPat<(add GPR:$acc,
3982 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
3983 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3984
Jim Grosbacha4f809d2011-03-10 19:27:17 +00003985
3986// Pre-v7 uses MCR for synchronization barriers.
3987def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
3988 Requires<[IsARM, HasV6]>;
3989
3990
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003991//===----------------------------------------------------------------------===//
3992// Thumb Support
3993//
3994
3995include "ARMInstrThumb.td"
3996
3997//===----------------------------------------------------------------------===//
3998// Thumb2 Support
3999//
4000
4001include "ARMInstrThumb2.td"
4002
4003//===----------------------------------------------------------------------===//
4004// Floating Point Support
4005//
4006
4007include "ARMInstrVFP.td"
4008
4009//===----------------------------------------------------------------------===//
4010// Advanced SIMD (NEON) Support
4011//
4012
4013include "ARMInstrNEON.td"
4014