blob: efca534f9b2993cbfc11c4ce8811cfbc0b06b022 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070057
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* General customization:
59 */
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
Daniel Vetter359d22432016-03-14 08:16:51 +010063#define DRIVER_DATE "20160314"
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Mika Kuoppalac883ef12014-10-28 17:32:30 +020065#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010066/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020074#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010075#endif
76
Jani Nikulacd9bfac2015-03-12 13:01:12 +020077#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020078#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020079
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010080#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082
Rob Clarke2c719b2014-12-15 13:56:32 -050083/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020092 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050095 unlikely(__ret_warn_on); \
96})
97
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700100
Imre Deak4fec15d2016-03-16 13:39:08 +0200101bool __i915_inject_load_failure(const char *func, int line);
102#define i915_inject_load_failure() \
103 __i915_inject_load_failure(__func__, __LINE__)
104
Jani Nikula42a8ca42015-08-27 16:23:30 +0300105static inline const char *yesno(bool v)
106{
107 return v ? "yes" : "no";
108}
109
Jani Nikula87ad3212016-01-14 12:53:34 +0200110static inline const char *onoff(bool v)
111{
112 return v ? "on" : "off";
113}
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700116 INVALID_PIPE = -1,
117 PIPE_A = 0,
118 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800119 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700122};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800123#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700124
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200130 TRANSCODER_DSI_A,
131 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200132 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200133};
Jani Nikulada205632016-03-15 21:51:10 +0200134
135static inline const char *transcoder_name(enum transcoder transcoder)
136{
137 switch (transcoder) {
138 case TRANSCODER_A:
139 return "A";
140 case TRANSCODER_B:
141 return "B";
142 case TRANSCODER_C:
143 return "C";
144 case TRANSCODER_EDP:
145 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200146 case TRANSCODER_DSI_A:
147 return "DSI A";
148 case TRANSCODER_DSI_C:
149 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200150 default:
151 return "<invalid>";
152 }
153}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200154
Jani Nikula4d1de972016-03-18 17:05:42 +0200155static inline bool transcoder_is_dsi(enum transcoder transcoder)
156{
157 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
158}
159
Damien Lespiau84139d12014-03-28 00:18:32 +0530160/*
Matt Roper31409e92015-09-24 15:53:09 -0700161 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
162 * number of planes per CRTC. Not all platforms really have this many planes,
163 * which means some arrays of size I915_MAX_PLANES may have unused entries
164 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530165 */
Jesse Barnes80824002009-09-10 15:28:06 -0700166enum plane {
167 PLANE_A = 0,
168 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700170 PLANE_CURSOR,
171 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700172};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800174
Damien Lespiaud615a162014-03-03 17:31:48 +0000175#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300176
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300177enum port {
178 PORT_A = 0,
179 PORT_B,
180 PORT_C,
181 PORT_D,
182 PORT_E,
183 I915_MAX_PORTS
184};
185#define port_name(p) ((p) + 'A')
186
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300187#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800188
189enum dpio_channel {
190 DPIO_CH0,
191 DPIO_CH1
192};
193
194enum dpio_phy {
195 DPIO_PHY0,
196 DPIO_PHY1
197};
198
Paulo Zanonib97186f2013-05-03 12:15:36 -0300199enum intel_display_power_domain {
200 POWER_DOMAIN_PIPE_A,
201 POWER_DOMAIN_PIPE_B,
202 POWER_DOMAIN_PIPE_C,
203 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
204 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
205 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
206 POWER_DOMAIN_TRANSCODER_A,
207 POWER_DOMAIN_TRANSCODER_B,
208 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300209 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200210 POWER_DOMAIN_TRANSCODER_DSI_A,
211 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100212 POWER_DOMAIN_PORT_DDI_A_LANES,
213 POWER_DOMAIN_PORT_DDI_B_LANES,
214 POWER_DOMAIN_PORT_DDI_C_LANES,
215 POWER_DOMAIN_PORT_DDI_D_LANES,
216 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200217 POWER_DOMAIN_PORT_DSI,
218 POWER_DOMAIN_PORT_CRT,
219 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300220 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200221 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300222 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000223 POWER_DOMAIN_AUX_A,
224 POWER_DOMAIN_AUX_B,
225 POWER_DOMAIN_AUX_C,
226 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100227 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100228 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300229 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300230
231 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300232};
233
234#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
235#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
236 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300237#define POWER_DOMAIN_TRANSCODER(tran) \
238 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
239 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300240
Egbert Eich1d843f92013-02-25 12:06:49 -0500241enum hpd_pin {
242 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500243 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
244 HPD_CRT,
245 HPD_SDVO_B,
246 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700247 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500248 HPD_PORT_B,
249 HPD_PORT_C,
250 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800251 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500252 HPD_NUM_PINS
253};
254
Jani Nikulac91711f2015-05-28 15:43:48 +0300255#define for_each_hpd_pin(__pin) \
256 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
257
Jani Nikula5fcece82015-05-27 15:03:42 +0300258struct i915_hotplug {
259 struct work_struct hotplug_work;
260
261 struct {
262 unsigned long last_jiffies;
263 int count;
264 enum {
265 HPD_ENABLED = 0,
266 HPD_DISABLED = 1,
267 HPD_MARK_DISABLED = 2
268 } state;
269 } stats[HPD_NUM_PINS];
270 u32 event_bits;
271 struct delayed_work reenable_work;
272
273 struct intel_digital_port *irq_port[I915_MAX_PORTS];
274 u32 long_port_mask;
275 u32 short_port_mask;
276 struct work_struct dig_port_work;
277
278 /*
279 * if we get a HPD irq from DP and a HPD irq from non-DP
280 * the non-DP HPD could block the workqueue on a mode config
281 * mutex getting, that userspace may have taken. However
282 * userspace is waiting on the DP workqueue to run which is
283 * blocked behind the non-DP one.
284 */
285 struct workqueue_struct *dp_wq;
286};
287
Chris Wilson2a2d5482012-12-03 11:49:06 +0000288#define I915_GEM_GPU_DOMAINS \
289 (I915_GEM_DOMAIN_RENDER | \
290 I915_GEM_DOMAIN_SAMPLER | \
291 I915_GEM_DOMAIN_COMMAND | \
292 I915_GEM_DOMAIN_INSTRUCTION | \
293 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700294
Damien Lespiau055e3932014-08-18 13:49:10 +0100295#define for_each_pipe(__dev_priv, __p) \
296 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200297#define for_each_pipe_masked(__dev_priv, __p, __mask) \
298 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
299 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000300#define for_each_plane(__dev_priv, __pipe, __p) \
301 for ((__p) = 0; \
302 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
303 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000304#define for_each_sprite(__dev_priv, __p, __s) \
305 for ((__s) = 0; \
306 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
307 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800308
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200309#define for_each_port_masked(__port, __ports_mask) \
310 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
311 for_each_if ((__ports_mask) & (1 << (__port)))
312
Damien Lespiaud79b8142014-05-13 23:32:23 +0100313#define for_each_crtc(dev, crtc) \
314 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
315
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300316#define for_each_intel_plane(dev, intel_plane) \
317 list_for_each_entry(intel_plane, \
318 &dev->mode_config.plane_list, \
319 base.head)
320
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300321#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
322 list_for_each_entry(intel_plane, \
323 &(dev)->mode_config.plane_list, \
324 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200325 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300326
Damien Lespiaud063ae42014-05-13 23:32:21 +0100327#define for_each_intel_crtc(dev, intel_crtc) \
328 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
329
Damien Lespiaub2784e12014-08-05 11:29:37 +0100330#define for_each_intel_encoder(dev, intel_encoder) \
331 list_for_each_entry(intel_encoder, \
332 &(dev)->mode_config.encoder_list, \
333 base.head)
334
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200335#define for_each_intel_connector(dev, intel_connector) \
336 list_for_each_entry(intel_connector, \
337 &dev->mode_config.connector_list, \
338 base.head)
339
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200340#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
341 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200342 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200343
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800344#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
345 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200346 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800347
Borun Fub04c5bd2014-07-12 10:02:27 +0530348#define for_each_power_domain(domain, mask) \
349 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200350 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530351
Daniel Vettere7b903d2013-06-05 13:34:14 +0200352struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100353struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100354struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200355
Chris Wilsona6f766f2015-04-27 13:41:20 +0100356struct drm_i915_file_private {
357 struct drm_i915_private *dev_priv;
358 struct drm_file *file;
359
360 struct {
361 spinlock_t lock;
362 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100363/* 20ms is a fairly arbitrary limit (greater than the average frame time)
364 * chosen to prevent the CPU getting more than a frame ahead of the GPU
365 * (when using lax throttling for the frontbuffer). We also use it to
366 * offer free GPU waitboosts for severely congested workloads.
367 */
368#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100369 } mm;
370 struct idr context_idr;
371
Chris Wilson2e1b8732015-04-27 13:41:22 +0100372 struct intel_rps_client {
373 struct list_head link;
374 unsigned boosts;
375 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100376
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000377 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100378};
379
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100380/* Used by dp and fdi links */
381struct intel_link_m_n {
382 uint32_t tu;
383 uint32_t gmch_m;
384 uint32_t gmch_n;
385 uint32_t link_m;
386 uint32_t link_n;
387};
388
389void intel_link_compute_m_n(int bpp, int nlanes,
390 int pixel_clock, int link_clock,
391 struct intel_link_m_n *m_n);
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393/* Interface history:
394 *
395 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100396 * 1.2: Add Power Management
397 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100398 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000399 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000400 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
401 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 */
403#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000404#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405#define DRIVER_PATCHLEVEL 0
406
Chris Wilson23bc5982010-09-29 16:10:57 +0100407#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700409struct opregion_header;
410struct opregion_acpi;
411struct opregion_swsci;
412struct opregion_asle;
413
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100414struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000415 struct opregion_header *header;
416 struct opregion_acpi *acpi;
417 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300418 u32 swsci_gbda_sub_functions;
419 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000420 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200421 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200422 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200423 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000424 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200425 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100426};
Chris Wilson44834a62010-08-19 16:09:23 +0100427#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100428
Chris Wilson6ef3d422010-08-04 20:26:07 +0100429struct intel_overlay;
430struct intel_overlay_error_state;
431
Jesse Barnesde151cf2008-11-12 10:03:55 -0800432#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300433#define I915_MAX_NUM_FENCES 32
434/* 32 fences + sign bit for FENCE_REG_NONE */
435#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800436
437struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200438 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000439 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100440 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800441};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000442
yakui_zhao9b9d1722009-05-31 17:17:17 +0800443struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100444 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800445 u8 dvo_port;
446 u8 slave_addr;
447 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100448 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400449 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800450};
451
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000452struct intel_display_error_state;
453
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700454struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200455 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800456 struct timeval time;
457
Mika Kuoppalacb383002014-02-25 17:11:25 +0200458 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100459 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200460 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200461 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200462
Ben Widawsky585b0282014-01-30 00:19:37 -0800463 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700464 u32 eir;
465 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700466 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700467 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700468 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000469 u32 derrmr;
470 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800471 u32 error; /* gen6+ */
472 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200473 u32 fault_data0; /* gen8, gen9 */
474 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800475 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800476 u32 gac_eco;
477 u32 gam_ecochk;
478 u32 gab_ctl;
479 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800480 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800481 u64 fence[I915_MAX_NUM_FENCES];
482 struct intel_overlay_error_state *overlay;
483 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700484 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800485
Chris Wilson52d39a22012-02-15 11:25:37 +0000486 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000487 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800488 /* Software tracked state */
489 bool waiting;
490 int hangcheck_score;
491 enum intel_ring_hangcheck_action hangcheck_action;
492 int num_requests;
493
494 /* our own tracking of ring head and tail */
495 u32 cpu_ring_head;
496 u32 cpu_ring_tail;
497
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000498 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800499
500 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100501 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800502 u32 tail;
503 u32 head;
504 u32 ctl;
505 u32 hws;
506 u32 ipeir;
507 u32 ipehr;
508 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800509 u32 bbstate;
510 u32 instpm;
511 u32 instps;
512 u32 seqno;
513 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000514 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800515 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700516 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800517 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000518 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800519
Chris Wilson52d39a22012-02-15 11:25:37 +0000520 struct drm_i915_error_object {
521 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100522 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000523 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200524 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800525
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000526 struct drm_i915_error_object *wa_ctx;
527
Chris Wilson52d39a22012-02-15 11:25:37 +0000528 struct drm_i915_error_request {
529 long jiffies;
530 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000531 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000532 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800533
534 struct {
535 u32 gfx_mode;
536 union {
537 u64 pdp[4];
538 u32 pp_dir_base;
539 };
540 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200541
542 pid_t pid;
543 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000544 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100545
Chris Wilson9df30792010-02-18 10:24:56 +0000546 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000547 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000548 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000549 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100550 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000551 u32 read_domains;
552 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200553 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000554 s32 pinned:2;
555 u32 tiling:2;
556 u32 dirty:1;
557 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100558 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100559 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100560 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700561 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800562
Ben Widawsky95f53012013-07-31 17:00:15 -0700563 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100564 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700565};
566
Jani Nikula7bd688c2013-11-08 16:48:56 +0200567struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200568struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200569struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000570struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100571struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200572struct intel_limit;
573struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100574
Jesse Barnese70236a2009-09-21 10:42:27 -0700575struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700576 int (*get_display_clock_speed)(struct drm_device *dev);
577 int (*get_fifo_size)(struct drm_device *dev, int plane);
Daniel Vetteree9300b2013-06-03 22:40:22 +0200578 /**
579 * find_dpll() - Find the best values for the PLL
580 * @limit: limits for the PLL
581 * @crtc: current CRTC
582 * @target: target frequency in kHz
583 * @refclk: reference clock frequency in kHz
584 * @match_clock: if provided, @best_clock P divider must
585 * match the P divider from @match_clock
586 * used for LVDS downclocking
587 * @best_clock: best PLL values found
588 *
589 * Returns true on success, false on failure.
590 */
591 bool (*find_dpll)(const struct intel_limit *limit,
Ander Conselvan de Oliveiraa93e2552015-03-20 16:18:17 +0200592 struct intel_crtc_state *crtc_state,
Daniel Vetteree9300b2013-06-03 22:40:22 +0200593 int target, int refclk,
594 struct dpll *match_clock,
595 struct dpll *best_clock);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100596 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800597 int (*compute_intermediate_wm)(struct drm_device *dev,
598 struct intel_crtc *intel_crtc,
599 struct intel_crtc_state *newstate);
600 void (*initial_watermarks)(struct intel_crtc_state *cstate);
601 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300602 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200603 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
604 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100605 /* Returns the active state of the crtc, and if the crtc is active,
606 * fills out the pipe-config with the hw state. */
607 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200608 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000609 void (*get_initial_plane_config)(struct intel_crtc *,
610 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200611 int (*crtc_compute_clock)(struct intel_crtc *crtc,
612 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200613 void (*crtc_enable)(struct drm_crtc *crtc);
614 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200615 void (*audio_codec_enable)(struct drm_connector *connector,
616 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300617 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200618 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700619 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700620 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700621 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
622 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700623 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100624 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700625 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100626 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700627 /* clock updates for mode set */
628 /* cursor updates */
629 /* render clock increase/decrease */
630 /* display clock increase/decrease */
631 /* pll clock increase/decrease */
Jesse Barnese70236a2009-09-21 10:42:27 -0700632};
633
Mika Kuoppala48c10262015-01-16 11:34:41 +0200634enum forcewake_domain_id {
635 FW_DOMAIN_ID_RENDER = 0,
636 FW_DOMAIN_ID_BLITTER,
637 FW_DOMAIN_ID_MEDIA,
638
639 FW_DOMAIN_ID_COUNT
640};
641
642enum forcewake_domains {
643 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
644 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
645 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
646 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
647 FORCEWAKE_BLITTER |
648 FORCEWAKE_MEDIA)
649};
650
Chris Wilson907b28c2013-07-19 20:36:52 +0100651struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530652 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200653 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530654 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200655 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700656
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200657 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
658 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
659 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
660 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700661
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200662 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700663 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200664 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700665 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200666 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700667 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200668 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700669 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300670};
671
Chris Wilson907b28c2013-07-19 20:36:52 +0100672struct intel_uncore {
673 spinlock_t lock; /** lock is also taken in irq contexts. */
674
675 struct intel_uncore_funcs funcs;
676
677 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200678 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100679
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200680 struct intel_uncore_forcewake_domain {
681 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200682 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200683 unsigned wake_count;
684 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200685 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200686 u32 val_set;
687 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200688 i915_reg_t reg_ack;
689 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200690 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200691 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200692
693 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100694};
695
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200696/* Iterate over initialised fw domains */
697#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
698 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
699 (i__) < FW_DOMAIN_ID_COUNT; \
700 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200701 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200702
703#define for_each_fw_domain(domain__, dev_priv__, i__) \
704 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
705
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200706#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
707#define CSR_VERSION_MAJOR(version) ((version) >> 16)
708#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
709
Daniel Vettereb805622015-05-04 14:58:44 +0200710struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200711 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200712 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530713 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200714 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200715 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200716 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200717 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200718 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200719 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200720 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200721};
722
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100723#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
724 func(is_mobile) sep \
725 func(is_i85x) sep \
726 func(is_i915g) sep \
727 func(is_i945gm) sep \
728 func(is_g33) sep \
729 func(need_gfx_hws) sep \
730 func(is_g4x) sep \
731 func(is_pineview) sep \
732 func(is_broadwater) sep \
733 func(is_crestline) sep \
734 func(is_ivybridge) sep \
735 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800736 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100737 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530738 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700739 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700740 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700741 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100742 func(has_fbc) sep \
743 func(has_pipe_cxsr) sep \
744 func(has_hotplug) sep \
745 func(cursor_needs_physical) sep \
746 func(has_overlay) sep \
747 func(overlay_needs_physical) sep \
748 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100749 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000750 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100751 func(has_ddi) sep \
752 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200753
Damien Lespiaua587f772013-04-22 18:40:38 +0100754#define DEFINE_FLAG(name) u8 name:1
755#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200756
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500757struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200758 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100759 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700760 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000761 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000762 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700763 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100764 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200765 /* Register offsets for the various display pipes and transcoders */
766 int pipe_offsets[I915_MAX_TRANSCODERS];
767 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200768 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300769 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600770
771 /* Slice/subslice/EU info */
772 u8 slice_total;
773 u8 subslice_total;
774 u8 subslice_per_slice;
775 u8 eu_total;
776 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000777 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
778 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600779 u8 has_slice_pg:1;
780 u8 has_subslice_pg:1;
781 u8 has_eu_pg:1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500782};
783
Damien Lespiaua587f772013-04-22 18:40:38 +0100784#undef DEFINE_FLAG
785#undef SEP_SEMICOLON
786
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800787enum i915_cache_level {
788 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100789 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
790 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
791 caches, eg sampler/render caches, and the
792 large Last-Level-Cache. LLC is coherent with
793 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100794 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800795};
796
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300797struct i915_ctx_hang_stats {
798 /* This context had batch pending when hang was declared */
799 unsigned batch_pending;
800
801 /* This context had batch active when hang was declared */
802 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300803
804 /* Time when this context was last blamed for a GPU reset */
805 unsigned long guilty_ts;
806
Chris Wilson676fa572014-12-24 08:13:39 -0800807 /* If the contexts causes a second GPU hang within this time,
808 * it is permanently banned from submitting any more work.
809 */
810 unsigned long ban_period_seconds;
811
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300812 /* This context is banned to submit more work */
813 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300814};
Ben Widawsky40521052012-06-04 14:42:43 -0700815
816/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100817#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300818
819#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100820/**
821 * struct intel_context - as the name implies, represents a context.
822 * @ref: reference count.
823 * @user_handle: userspace tracking identity for this context.
824 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300825 * @flags: context specific flags:
826 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100827 * @file_priv: filp associated with this context (NULL for global default
828 * context).
829 * @hang_stats: information about the role of this context in possible GPU
830 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100831 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100832 * @legacy_hw_ctx: render context backing object and whether it is correctly
833 * initialized (legacy ring submission mechanism only).
834 * @link: link in the global list of contexts.
835 *
836 * Contexts are memory images used by the hardware to store copies of their
837 * internal state.
838 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100839struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300840 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100841 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700842 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100843 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300844 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700845 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300846 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200847 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700848
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100849 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100850 struct {
851 struct drm_i915_gem_object *rcs_state;
852 bool initialized;
853 } legacy_hw_ctx;
854
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100855 /* Execlists */
856 struct {
857 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100858 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200859 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000860 struct i915_vma *lrc_vma;
861 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000862 uint32_t *lrc_reg_state;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000863 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100864
Ben Widawskya33afea2013-09-17 21:12:45 -0700865 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700866};
867
Paulo Zanonia4001f12015-02-13 17:23:44 -0200868enum fb_op_origin {
869 ORIGIN_GTT,
870 ORIGIN_CPU,
871 ORIGIN_CS,
872 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300873 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200874};
875
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200876struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300877 /* This is always the inner lock when overlapping with struct_mutex and
878 * it's the outer lock when overlapping with stolen_lock. */
879 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700880 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200881 unsigned int possible_framebuffer_bits;
882 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200883 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200884 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700885
Ben Widawskyc4213882014-06-19 12:06:10 -0700886 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700887 struct drm_mm_node *compressed_llb;
888
Rodrigo Vivida46f932014-08-01 02:04:45 -0700889 bool false_color;
890
Paulo Zanonid029bca2015-10-15 10:44:46 -0300891 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300892 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300893
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200894 struct intel_fbc_state_cache {
895 struct {
896 unsigned int mode_flags;
897 uint32_t hsw_bdw_pixel_rate;
898 } crtc;
899
900 struct {
901 unsigned int rotation;
902 int src_w;
903 int src_h;
904 bool visible;
905 } plane;
906
907 struct {
908 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200909 uint32_t pixel_format;
910 unsigned int stride;
911 int fence_reg;
912 unsigned int tiling_mode;
913 } fb;
914 } state_cache;
915
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200916 struct intel_fbc_reg_params {
917 struct {
918 enum pipe pipe;
919 enum plane plane;
920 unsigned int fence_y_offset;
921 } crtc;
922
923 struct {
924 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200925 uint32_t pixel_format;
926 unsigned int stride;
927 int fence_reg;
928 } fb;
929
930 int cfb_size;
931 } params;
932
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700933 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200934 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200935 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200936 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200937 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700938
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200939 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800940};
941
Vandana Kannan96178ee2015-01-10 02:25:56 +0530942/**
943 * HIGH_RR is the highest eDP panel refresh rate read from EDID
944 * LOW_RR is the lowest eDP panel refresh rate found from EDID
945 * parsing for same resolution.
946 */
947enum drrs_refresh_rate_type {
948 DRRS_HIGH_RR,
949 DRRS_LOW_RR,
950 DRRS_MAX_RR, /* RR count */
951};
952
953enum drrs_support_type {
954 DRRS_NOT_SUPPORTED = 0,
955 STATIC_DRRS_SUPPORT = 1,
956 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530957};
958
Daniel Vetter2807cf62014-07-11 10:30:11 -0700959struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530960struct i915_drrs {
961 struct mutex mutex;
962 struct delayed_work work;
963 struct intel_dp *dp;
964 unsigned busy_frontbuffer_bits;
965 enum drrs_refresh_rate_type refresh_rate_type;
966 enum drrs_support_type type;
967};
968
Rodrigo Vivia031d702013-10-03 16:15:06 -0300969struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700970 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300971 bool sink_support;
972 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700973 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700974 bool active;
975 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700976 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530977 bool psr2_support;
978 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800979 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300980};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700981
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800982enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300983 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800984 PCH_IBX, /* Ibexpeak PCH */
985 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300986 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530987 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700988 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800989};
990
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200991enum intel_sbi_destination {
992 SBI_ICLK,
993 SBI_MPHY,
994};
995
Jesse Barnesb690e962010-07-19 13:53:12 -0700996#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700997#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100998#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000999#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001000#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001001#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001002
Dave Airlie8be48d92010-03-30 05:34:14 +00001003struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001004struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001005
Daniel Vetterc2b91522012-02-14 22:37:19 +01001006struct intel_gmbus {
1007 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001008 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001009 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001010 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001011 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001012 struct drm_i915_private *dev_priv;
1013};
1014
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001015struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001016 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001017 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001018 u32 savePP_ON_DELAYS;
1019 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001020 u32 savePP_ON;
1021 u32 savePP_OFF;
1022 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001023 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001024 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001025 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001026 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001027 u32 saveSWF0[16];
1028 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001029 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001030 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001031 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001032 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001033};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001034
Imre Deakddeea5b2014-05-05 15:19:56 +03001035struct vlv_s0ix_state {
1036 /* GAM */
1037 u32 wr_watermark;
1038 u32 gfx_prio_ctrl;
1039 u32 arb_mode;
1040 u32 gfx_pend_tlb0;
1041 u32 gfx_pend_tlb1;
1042 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1043 u32 media_max_req_count;
1044 u32 gfx_max_req_count;
1045 u32 render_hwsp;
1046 u32 ecochk;
1047 u32 bsd_hwsp;
1048 u32 blt_hwsp;
1049 u32 tlb_rd_addr;
1050
1051 /* MBC */
1052 u32 g3dctl;
1053 u32 gsckgctl;
1054 u32 mbctl;
1055
1056 /* GCP */
1057 u32 ucgctl1;
1058 u32 ucgctl3;
1059 u32 rcgctl1;
1060 u32 rcgctl2;
1061 u32 rstctl;
1062 u32 misccpctl;
1063
1064 /* GPM */
1065 u32 gfxpause;
1066 u32 rpdeuhwtc;
1067 u32 rpdeuc;
1068 u32 ecobus;
1069 u32 pwrdwnupctl;
1070 u32 rp_down_timeout;
1071 u32 rp_deucsw;
1072 u32 rcubmabdtmr;
1073 u32 rcedata;
1074 u32 spare2gh;
1075
1076 /* Display 1 CZ domain */
1077 u32 gt_imr;
1078 u32 gt_ier;
1079 u32 pm_imr;
1080 u32 pm_ier;
1081 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1082
1083 /* GT SA CZ domain */
1084 u32 tilectl;
1085 u32 gt_fifoctl;
1086 u32 gtlc_wake_ctrl;
1087 u32 gtlc_survive;
1088 u32 pmwgicz;
1089
1090 /* Display 2 CZ domain */
1091 u32 gu_ctl0;
1092 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001093 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001094 u32 clock_gate_dis2;
1095};
1096
Chris Wilsonbf225f22014-07-10 20:31:18 +01001097struct intel_rps_ei {
1098 u32 cz_clock;
1099 u32 render_c0;
1100 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001101};
1102
Daniel Vetterc85aa882012-11-02 19:55:03 +01001103struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001104 /*
1105 * work, interrupts_enabled and pm_iir are protected by
1106 * dev_priv->irq_lock
1107 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001108 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001109 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001110 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001111
Ben Widawskyb39fb292014-03-19 18:31:11 -07001112 /* Frequencies are stored in potentially platform dependent multiples.
1113 * In other words, *_freq needs to be multiplied by X to be interesting.
1114 * Soft limits are those which are used for the dynamic reclocking done
1115 * by the driver (raise frequencies under heavy loads, and lower for
1116 * lighter loads). Hard limits are those imposed by the hardware.
1117 *
1118 * A distinction is made for overclocking, which is never enabled by
1119 * default, and is considered to be above the hard limit if it's
1120 * possible at all.
1121 */
1122 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1123 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1124 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1125 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1126 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001127 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001128 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1129 u8 rp1_freq; /* "less than" RP0 power/freqency */
1130 u8 rp0_freq; /* Non-overclocked max frequency. */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001131
Chris Wilson8fb55192015-04-07 16:20:28 +01001132 u8 up_threshold; /* Current %busy required to uplock */
1133 u8 down_threshold; /* Current %busy required to downclock */
1134
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001135 int last_adj;
1136 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1137
Chris Wilson8d3afd72015-05-21 21:01:47 +01001138 spinlock_t client_lock;
1139 struct list_head clients;
1140 bool client_boost;
1141
Chris Wilsonc0951f02013-10-10 21:58:50 +01001142 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001143 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001144 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001145
Chris Wilson2e1b8732015-04-27 13:41:22 +01001146 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001147
Chris Wilsonbf225f22014-07-10 20:31:18 +01001148 /* manual wa residency calculations */
1149 struct intel_rps_ei up_ei, down_ei;
1150
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001151 /*
1152 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001153 * Must be taken after struct_mutex if nested. Note that
1154 * this lock may be held for long periods of time when
1155 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001156 */
1157 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001158};
1159
Daniel Vetter1a240d42012-11-29 22:18:51 +01001160/* defined intel_pm.c */
1161extern spinlock_t mchdev_lock;
1162
Daniel Vetterc85aa882012-11-02 19:55:03 +01001163struct intel_ilk_power_mgmt {
1164 u8 cur_delay;
1165 u8 min_delay;
1166 u8 max_delay;
1167 u8 fmax;
1168 u8 fstart;
1169
1170 u64 last_count1;
1171 unsigned long last_time1;
1172 unsigned long chipset_power;
1173 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001174 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001175 unsigned long gfx_power;
1176 u8 corr;
1177
1178 int c_m;
1179 int r_t;
1180};
1181
Imre Deakc6cb5822014-03-04 19:22:55 +02001182struct drm_i915_private;
1183struct i915_power_well;
1184
1185struct i915_power_well_ops {
1186 /*
1187 * Synchronize the well's hw state to match the current sw state, for
1188 * example enable/disable it based on the current refcount. Called
1189 * during driver init and resume time, possibly after first calling
1190 * the enable/disable handlers.
1191 */
1192 void (*sync_hw)(struct drm_i915_private *dev_priv,
1193 struct i915_power_well *power_well);
1194 /*
1195 * Enable the well and resources that depend on it (for example
1196 * interrupts located on the well). Called after the 0->1 refcount
1197 * transition.
1198 */
1199 void (*enable)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201 /*
1202 * Disable the well and resources that depend on it. Called after
1203 * the 1->0 refcount transition.
1204 */
1205 void (*disable)(struct drm_i915_private *dev_priv,
1206 struct i915_power_well *power_well);
1207 /* Returns the hw enabled state. */
1208 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1209 struct i915_power_well *power_well);
1210};
1211
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001212/* Power well structure for haswell */
1213struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001214 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001215 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001216 /* power well enable/disable usage count */
1217 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001218 /* cached hw enabled state */
1219 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001220 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001221 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001222 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001223};
1224
Imre Deak83c00f552013-10-25 17:36:47 +03001225struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001226 /*
1227 * Power wells needed for initialization at driver init and suspend
1228 * time are on. They are kept on until after the first modeset.
1229 */
1230 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001231 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001232 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001233
Imre Deak83c00f552013-10-25 17:36:47 +03001234 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001235 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001236 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001237};
1238
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001239#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001240struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001241 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001242 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001243 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001244};
1245
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001246struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001247 /** Memory allocator for GTT stolen memory */
1248 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001249 /** Protects the usage of the GTT stolen memory allocator. This is
1250 * always the inner lock when overlapping with struct_mutex. */
1251 struct mutex stolen_lock;
1252
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001253 /** List of all objects in gtt_space. Used to restore gtt
1254 * mappings on resume */
1255 struct list_head bound_list;
1256 /**
1257 * List of objects which are not bound to the GTT (thus
1258 * are idle and not used by the GPU) but still have
1259 * (presumably uncached) pages still attached.
1260 */
1261 struct list_head unbound_list;
1262
1263 /** Usable portion of the GTT for GEM */
1264 unsigned long stolen_base; /* limited to low memory (32-bit) */
1265
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001266 /** PPGTT used for aliasing the PPGTT with the GTT */
1267 struct i915_hw_ppgtt *aliasing_ppgtt;
1268
Chris Wilson2cfcd322014-05-20 08:28:43 +01001269 struct notifier_block oom_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001270 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001271 bool shrinker_no_lock_stealing;
1272
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001273 /** LRU list of objects with fence regs on them. */
1274 struct list_head fence_list;
1275
1276 /**
1277 * We leave the user IRQ off as much as possible,
1278 * but this means that requests will finish and never
1279 * be retired once the system goes idle. Set a timer to
1280 * fire periodically while the ring is running. When it
1281 * fires, go retire requests.
1282 */
1283 struct delayed_work retire_work;
1284
1285 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001286 * When we detect an idle GPU, we want to turn on
1287 * powersaving features. So once we see that there
1288 * are no more requests outstanding and no more
1289 * arrive within a small period of time, we fire
1290 * off the idle_work.
1291 */
1292 struct delayed_work idle_work;
1293
1294 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001295 * Are we in a non-interruptible section of code like
1296 * modesetting?
1297 */
1298 bool interruptible;
1299
Chris Wilsonf62a0072014-02-21 17:55:39 +00001300 /**
1301 * Is the GPU currently considered idle, or busy executing userspace
1302 * requests? Whilst idle, we attempt to power down the hardware and
1303 * display clocks. In order to reduce the effect on performance, there
1304 * is a slight delay before we do so.
1305 */
1306 bool busy;
1307
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001308 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001309 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001310
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001311 /** Bit 6 swizzling required for X tiling */
1312 uint32_t bit_6_swizzle_x;
1313 /** Bit 6 swizzling required for Y tiling */
1314 uint32_t bit_6_swizzle_y;
1315
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001316 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001317 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001318 size_t object_memory;
1319 u32 object_count;
1320};
1321
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001322struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001323 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001324 unsigned bytes;
1325 unsigned size;
1326 int err;
1327 u8 *buf;
1328 loff_t start;
1329 loff_t pos;
1330};
1331
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001332struct i915_error_state_file_priv {
1333 struct drm_device *dev;
1334 struct drm_i915_error_state *error;
1335};
1336
Daniel Vetter99584db2012-11-14 17:14:04 +01001337struct i915_gpu_error {
1338 /* For hangcheck timer */
1339#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1340#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001341 /* Hang gpu twice in this window and your context gets banned */
1342#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1343
Chris Wilson737b1502015-01-26 18:03:03 +02001344 struct workqueue_struct *hangcheck_wq;
1345 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001346
1347 /* For reset and error_state handling. */
1348 spinlock_t lock;
1349 /* Protected by the above dev->gpu_error.lock. */
1350 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001351
1352 unsigned long missed_irq_rings;
1353
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001354 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001355 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001356 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001357 * This is a counter which gets incremented when reset is triggered,
1358 * and again when reset has been handled. So odd values (lowest bit set)
1359 * means that reset is in progress and even values that
1360 * (reset_counter >> 1):th reset was successfully completed.
1361 *
1362 * If reset is not completed succesfully, the I915_WEDGE bit is
1363 * set meaning that hardware is terminally sour and there is no
1364 * recovery. All waiters on the reset_queue will be woken when
1365 * that happens.
1366 *
1367 * This counter is used by the wait_seqno code to notice that reset
1368 * event happened and it needs to restart the entire ioctl (since most
1369 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001370 *
1371 * This is important for lock-free wait paths, where no contended lock
1372 * naturally enforces the correct ordering between the bail-out of the
1373 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001374 */
1375 atomic_t reset_counter;
1376
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001377#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001378#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001379
1380 /**
1381 * Waitqueue to signal when the reset has completed. Used by clients
1382 * that wait for dev_priv->mm.wedged to settle.
1383 */
1384 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001385
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001386 /* Userspace knobs for gpu hang simulation;
1387 * combines both a ring mask, and extra flags
1388 */
1389 u32 stop_rings;
1390#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1391#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001392
1393 /* For missed irq/seqno simulation. */
1394 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001395
1396 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1397 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001398};
1399
Zhang Ruib8efb172013-02-05 15:41:53 +08001400enum modeset_restore {
1401 MODESET_ON_LID_OPEN,
1402 MODESET_DONE,
1403 MODESET_SUSPENDED,
1404};
1405
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001406#define DP_AUX_A 0x40
1407#define DP_AUX_B 0x10
1408#define DP_AUX_C 0x20
1409#define DP_AUX_D 0x30
1410
Xiong Zhang11c1b652015-08-17 16:04:04 +08001411#define DDC_PIN_B 0x05
1412#define DDC_PIN_C 0x04
1413#define DDC_PIN_D 0x06
1414
Paulo Zanoni6acab152013-09-12 17:06:24 -03001415struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001416 /*
1417 * This is an index in the HDMI/DVI DDI buffer translation table.
1418 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1419 * populate this field.
1420 */
1421#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001422 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001423
1424 uint8_t supports_dvi:1;
1425 uint8_t supports_hdmi:1;
1426 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001427
1428 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001429 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001430
1431 uint8_t dp_boost_level;
1432 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001433};
1434
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001435enum psr_lines_to_wait {
1436 PSR_0_LINES_TO_WAIT = 0,
1437 PSR_1_LINE_TO_WAIT,
1438 PSR_4_LINES_TO_WAIT,
1439 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301440};
1441
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001442struct intel_vbt_data {
1443 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1444 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1445
1446 /* Feature bits */
1447 unsigned int int_tv_support:1;
1448 unsigned int lvds_dither:1;
1449 unsigned int lvds_vbt:1;
1450 unsigned int int_crt_support:1;
1451 unsigned int lvds_use_ssc:1;
1452 unsigned int display_clock_mode:1;
1453 unsigned int fdi_rx_polarity_inverted:1;
1454 int lvds_ssc_freq;
1455 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1456
Pradeep Bhat83a72802014-03-28 10:14:57 +05301457 enum drrs_support_type drrs_type;
1458
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001459 /* eDP */
1460 int edp_rate;
1461 int edp_lanes;
1462 int edp_preemphasis;
1463 int edp_vswing;
1464 bool edp_initialized;
1465 bool edp_support;
1466 int edp_bpp;
1467 struct edp_power_seq edp_pps;
1468
Jani Nikulaf00076d2013-12-14 20:38:29 -02001469 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001470 bool full_link;
1471 bool require_aux_wakeup;
1472 int idle_frames;
1473 enum psr_lines_to_wait lines_to_wait;
1474 int tp1_wakeup_time;
1475 int tp2_tp3_wakeup_time;
1476 } psr;
1477
1478 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001479 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001480 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001481 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001482 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001483 } backlight;
1484
Shobhit Kumard17c5442013-08-27 15:12:25 +03001485 /* MIPI DSI */
1486 struct {
1487 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301488 struct mipi_config *config;
1489 struct mipi_pps_data *pps;
1490 u8 seq_version;
1491 u32 size;
1492 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001493 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001494 } dsi;
1495
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001496 int crt_ddc_pin;
1497
1498 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001499 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001500
1501 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001502};
1503
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001504enum intel_ddb_partitioning {
1505 INTEL_DDB_PART_1_2,
1506 INTEL_DDB_PART_5_6, /* IVB+ */
1507};
1508
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001509struct intel_wm_level {
1510 bool enable;
1511 uint32_t pri_val;
1512 uint32_t spr_val;
1513 uint32_t cur_val;
1514 uint32_t fbc_val;
1515};
1516
Imre Deak820c1982013-12-17 14:46:36 +02001517struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001518 uint32_t wm_pipe[3];
1519 uint32_t wm_lp[3];
1520 uint32_t wm_lp_spr[3];
1521 uint32_t wm_linetime[3];
1522 bool enable_fbc_wm;
1523 enum intel_ddb_partitioning partitioning;
1524};
1525
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001526struct vlv_pipe_wm {
1527 uint16_t primary;
1528 uint16_t sprite[2];
1529 uint8_t cursor;
1530};
1531
1532struct vlv_sr_wm {
1533 uint16_t plane;
1534 uint8_t cursor;
1535};
1536
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001537struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001538 struct vlv_pipe_wm pipe[3];
1539 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001540 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001541 uint8_t cursor;
1542 uint8_t sprite[2];
1543 uint8_t primary;
1544 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001545 uint8_t level;
1546 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001547};
1548
Damien Lespiauc1939242014-11-04 17:06:41 +00001549struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001550 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001551};
1552
1553static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1554{
Damien Lespiau16160e32014-11-04 17:06:53 +00001555 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001556}
1557
Damien Lespiau08db6652014-11-04 17:06:52 +00001558static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1559 const struct skl_ddb_entry *e2)
1560{
1561 if (e1->start == e2->start && e1->end == e2->end)
1562 return true;
1563
1564 return false;
1565}
1566
Damien Lespiauc1939242014-11-04 17:06:41 +00001567struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001568 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001569 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001570 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001571};
1572
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001573struct skl_wm_values {
1574 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001575 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001576 uint32_t wm_linetime[I915_MAX_PIPES];
1577 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001578 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001579};
1580
1581struct skl_wm_level {
1582 bool plane_en[I915_MAX_PLANES];
1583 uint16_t plane_res_b[I915_MAX_PLANES];
1584 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001585};
1586
Paulo Zanonic67a4702013-08-19 13:18:09 -03001587/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001588 * This struct helps tracking the state needed for runtime PM, which puts the
1589 * device in PCI D3 state. Notice that when this happens, nothing on the
1590 * graphics device works, even register access, so we don't get interrupts nor
1591 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001592 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001593 * Every piece of our code that needs to actually touch the hardware needs to
1594 * either call intel_runtime_pm_get or call intel_display_power_get with the
1595 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001596 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001597 * Our driver uses the autosuspend delay feature, which means we'll only really
1598 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001599 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001600 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001601 *
1602 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1603 * goes back to false exactly before we reenable the IRQs. We use this variable
1604 * to check if someone is trying to enable/disable IRQs while they're supposed
1605 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001606 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001607 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001608 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001609 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001610struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001611 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001612 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001613 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001614 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001615};
1616
Daniel Vetter926321d2013-10-16 13:30:34 +02001617enum intel_pipe_crc_source {
1618 INTEL_PIPE_CRC_SOURCE_NONE,
1619 INTEL_PIPE_CRC_SOURCE_PLANE1,
1620 INTEL_PIPE_CRC_SOURCE_PLANE2,
1621 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001622 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001623 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1624 INTEL_PIPE_CRC_SOURCE_TV,
1625 INTEL_PIPE_CRC_SOURCE_DP_B,
1626 INTEL_PIPE_CRC_SOURCE_DP_C,
1627 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001628 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001629 INTEL_PIPE_CRC_SOURCE_MAX,
1630};
1631
Shuang He8bf1e9f2013-10-15 18:55:27 +01001632struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001633 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001634 uint32_t crc[5];
1635};
1636
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001637#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001638struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001639 spinlock_t lock;
1640 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001641 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001642 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001643 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001644 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001645};
1646
Daniel Vetterf99d7062014-06-19 16:01:59 +02001647struct i915_frontbuffer_tracking {
1648 struct mutex lock;
1649
1650 /*
1651 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1652 * scheduled flips.
1653 */
1654 unsigned busy_bits;
1655 unsigned flip_bits;
1656};
1657
Mika Kuoppala72253422014-10-07 17:21:26 +03001658struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001659 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001660 u32 value;
1661 /* bitmask representing WA bits */
1662 u32 mask;
1663};
1664
Arun Siluvery33136b02016-01-21 21:43:47 +00001665/*
1666 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1667 * allowing it for RCS as we don't foresee any requirement of having
1668 * a whitelist for other engines. When it is really required for
1669 * other engines then the limit need to be increased.
1670 */
1671#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001672
1673struct i915_workarounds {
1674 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1675 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001676 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001677};
1678
Yu Zhangcf9d2892015-02-10 19:05:47 +08001679struct i915_virtual_gpu {
1680 bool active;
1681};
1682
John Harrison5f19e2b2015-05-29 17:43:27 +01001683struct i915_execbuffer_params {
1684 struct drm_device *dev;
1685 struct drm_file *file;
1686 uint32_t dispatch_flags;
1687 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001688 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001689 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001690 struct drm_i915_gem_object *batch_obj;
1691 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001692 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001693};
1694
Matt Roperaa363132015-09-24 15:53:18 -07001695/* used in computing the new watermarks state */
1696struct intel_wm_config {
1697 unsigned int num_pipes_active;
1698 bool sprites_enabled;
1699 bool sprites_scaled;
1700};
1701
Jani Nikula77fec552014-03-31 14:27:22 +03001702struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001703 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001704 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001705 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001706 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001707
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001708 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001709
1710 int relative_constants_mode;
1711
1712 void __iomem *regs;
1713
Chris Wilson907b28c2013-07-19 20:36:52 +01001714 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001715
Yu Zhangcf9d2892015-02-10 19:05:47 +08001716 struct i915_virtual_gpu vgpu;
1717
Alex Dai33a732f2015-08-12 15:43:36 +01001718 struct intel_guc guc;
1719
Daniel Vettereb805622015-05-04 14:58:44 +02001720 struct intel_csr csr;
1721
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001722 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001723
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001724 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1725 * controller on different i2c buses. */
1726 struct mutex gmbus_mutex;
1727
1728 /**
1729 * Base address of the gmbus and gpio block.
1730 */
1731 uint32_t gpio_mmio_base;
1732
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301733 /* MMIO base address for MIPI regs */
1734 uint32_t mipi_mmio_base;
1735
Ville Syrjälä443a3892015-11-11 20:34:15 +02001736 uint32_t psr_mmio_base;
1737
Daniel Vetter28c70f12012-12-01 13:53:45 +01001738 wait_queue_head_t gmbus_wait_queue;
1739
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001740 struct pci_dev *bridge_dev;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001741 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001742 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001743 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001744
Daniel Vetterba8286f2014-09-11 07:43:25 +02001745 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001746 struct resource mch_res;
1747
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001748 /* protects the irq masks */
1749 spinlock_t irq_lock;
1750
Sourab Gupta84c33a62014-06-02 16:47:17 +05301751 /* protects the mmio flip data */
1752 spinlock_t mmio_flip_lock;
1753
Imre Deakf8b79e52014-03-04 19:23:07 +02001754 bool display_irqs_enabled;
1755
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001756 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1757 struct pm_qos_request pm_qos;
1758
Ville Syrjäläa5805162015-05-26 20:42:30 +03001759 /* Sideband mailbox protection */
1760 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001761
1762 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001763 union {
1764 u32 irq_mask;
1765 u32 de_irq_mask[I915_MAX_PIPES];
1766 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001767 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001768 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301769 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001770 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001771
Jani Nikula5fcece82015-05-27 15:03:42 +03001772 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001773 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301774 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001775 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001776 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001777
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001778 bool preserve_bios_swizzle;
1779
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001780 /* overlay */
1781 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001782
Jani Nikula58c68772013-11-08 16:48:54 +02001783 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001784 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001785
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001786 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001787 bool no_aux_handshake;
1788
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001789 /* protects panel power sequencer state */
1790 struct mutex pps_mutex;
1791
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001792 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1794
1795 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001796 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001797 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001798 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001799 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001800 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001801 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001802
Daniel Vetter645416f2013-09-02 16:22:25 +02001803 /**
1804 * wq - Driver workqueue for GEM.
1805 *
1806 * NOTE: Work items scheduled here are not allowed to grab any modeset
1807 * locks, for otherwise the flushing done in the pageflip code will
1808 * result in deadlocks.
1809 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001810 struct workqueue_struct *wq;
1811
1812 /* Display functions */
1813 struct drm_i915_display_funcs display;
1814
1815 /* PCH chipset type */
1816 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001817 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001818
1819 unsigned long quirks;
1820
Zhang Ruib8efb172013-02-05 15:41:53 +08001821 enum modeset_restore modeset_restore;
1822 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001823 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001824
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001825 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001826 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001827
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001828 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001829 DECLARE_HASHTABLE(mm_structs, 7);
1830 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001831
Daniel Vetter87813422012-05-02 11:49:32 +02001832 /* Kernel Modesetting */
1833
yakui_zhao9b9d1722009-05-31 17:17:17 +08001834 struct sdvo_device_mapping sdvo_mappings[2];
Jesse Barnes652c3932009-08-17 13:31:43 -07001835
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001836 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1837 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001838 wait_queue_head_t pending_flip_queue;
1839
Daniel Vetterc4597872013-10-21 21:04:07 +02001840#ifdef CONFIG_DEBUG_FS
1841 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1842#endif
1843
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001844 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001845 int num_shared_dpll;
1846 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001847 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001848
1849 unsigned int active_crtcs;
1850 unsigned int min_pixclk[I915_MAX_PIPES];
1851
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001853
Mika Kuoppala72253422014-10-07 17:21:26 +03001854 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001855
Jesse Barnes652c3932009-08-17 13:31:43 -07001856 /* Reclocking support */
1857 bool render_reclock_avail;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001858
1859 struct i915_frontbuffer_tracking fb_tracking;
1860
Jesse Barnes652c3932009-08-17 13:31:43 -07001861 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001862
Zhenyu Wangc48044112009-12-17 14:48:43 +08001863 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001864
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001865 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001866
Ben Widawsky59124502013-07-04 11:02:05 -07001867 /* Cannot be determined by PCIID. You must always read a register. */
1868 size_t ellc_size;
1869
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001870 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001871 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001872
Daniel Vetter20e4d402012-08-08 23:35:39 +02001873 /* ilk-only ips/rps state. Everything in here is protected by the global
1874 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001875 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001876
Imre Deak83c00f552013-10-25 17:36:47 +03001877 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001878
Rodrigo Vivia031d702013-10-03 16:15:06 -03001879 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001880
Daniel Vetter99584db2012-11-14 17:14:04 +01001881 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001882
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001883 struct drm_i915_gem_object *vlv_pctx;
1884
Daniel Vetter06957262015-08-10 13:34:08 +02001885#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001886 /* list of fbdev register on this device */
1887 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001888 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001889#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001890
1891 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001892 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001893
Imre Deak58fddc22015-01-08 17:54:14 +02001894 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001895 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001896 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001897 /**
1898 * av_mutex - mutex for audio/video sync
1899 *
1900 */
1901 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001902
Ben Widawsky254f9652012-06-04 14:42:42 -07001903 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001904 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001905
Damien Lespiau3e683202012-12-11 18:48:29 +00001906 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001907
Ville Syrjälä70722462015-04-10 18:21:28 +03001908 u32 chv_phy_control;
1909
Daniel Vetter842f1c82014-03-10 10:01:44 +01001910 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001911 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001912 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001913 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001914
Ville Syrjälä53615a52013-08-01 16:18:50 +03001915 struct {
1916 /*
1917 * Raw watermark latency values:
1918 * in 0.1us units for WM0,
1919 * in 0.5us units for WM1+.
1920 */
1921 /* primary */
1922 uint16_t pri_latency[5];
1923 /* sprite */
1924 uint16_t spr_latency[5];
1925 /* cursor */
1926 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001927 /*
1928 * Raw watermark memory latency values
1929 * for SKL for all 8 levels
1930 * in 1us units.
1931 */
1932 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001933
Matt Roperaa363132015-09-24 15:53:18 -07001934 /* Committed wm config */
1935 struct intel_wm_config config;
1936
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001937 /*
1938 * The skl_wm_values structure is a bit too big for stack
1939 * allocation, so we keep the staging struct where we store
1940 * intermediate results here instead.
1941 */
1942 struct skl_wm_values skl_results;
1943
Ville Syrjälä609cede2013-10-09 19:18:03 +03001944 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001945 union {
1946 struct ilk_wm_values hw;
1947 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001948 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001949 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001950
1951 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001952
1953 /*
1954 * Should be held around atomic WM register writing; also
1955 * protects * intel_crtc->wm.active and
1956 * cstate->wm.need_postvbl_update.
1957 */
1958 struct mutex wm_mutex;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001959 } wm;
1960
Paulo Zanoni8a187452013-12-06 20:32:13 -02001961 struct i915_runtime_pm pm;
1962
Oscar Mateoa83014d2014-07-24 17:04:21 +01001963 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1964 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001965 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001966 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001967 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001968 int (*init_engines)(struct drm_device *dev);
1969 void (*cleanup_engine)(struct intel_engine_cs *engine);
1970 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001971 } gt;
1972
Dave Gordoned54c1a2016-01-19 19:02:54 +00001973 struct intel_context *kernel_context;
1974
Sonika Jindal9e458032015-05-06 17:35:48 +05301975 bool edp_low_vswing;
1976
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001977 /* perform PHY state sanity checks? */
1978 bool chv_phy_assert[2];
1979
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001980 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1981
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001982 /*
1983 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1984 * will be rejected. Instead look for a better place.
1985 */
Jani Nikula77fec552014-03-31 14:27:22 +03001986};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001987
Chris Wilson2c1792a2013-08-01 18:39:55 +01001988static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1989{
1990 return dev->dev_private;
1991}
1992
Imre Deak888d0d42015-01-08 17:54:13 +02001993static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1994{
1995 return to_i915(dev_get_drvdata(dev));
1996}
1997
Alex Dai33a732f2015-08-12 15:43:36 +01001998static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1999{
2000 return container_of(guc, struct drm_i915_private, guc);
2001}
2002
Chris Wilsonb4519512012-05-11 14:29:30 +01002003/* Iterate over initialised rings */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002004#define for_each_engine(ring__, dev_priv__, i__) \
2005 for ((i__) = 0; (i__) < I915_NUM_ENGINES; (i__)++) \
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002006 for_each_if ((((ring__) = &(dev_priv__)->engine[(i__)]), intel_engine_initialized((ring__))))
Chris Wilsonb4519512012-05-11 14:29:30 +01002007
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002008#define for_each_engine_masked(engine__, dev_priv__, mask__) \
2009 for ((engine__) = &dev_priv->engine[0]; (engine__) < &dev_priv->engine[I915_NUM_ENGINES]; (engine__)++) \
2010 for_each_if (intel_engine_flag((engine__)) & (mask__) && intel_engine_initialized((engine__)))
2011
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002012enum hdmi_force_audio {
2013 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2014 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2015 HDMI_AUDIO_AUTO, /* trust EDID */
2016 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2017};
2018
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002019#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002020
Chris Wilson37e680a2012-06-07 15:38:42 +01002021struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002022 unsigned int flags;
2023#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2024
Chris Wilson37e680a2012-06-07 15:38:42 +01002025 /* Interface between the GEM object and its backing storage.
2026 * get_pages() is called once prior to the use of the associated set
2027 * of pages before to binding them into the GTT, and put_pages() is
2028 * called after we no longer need them. As we expect there to be
2029 * associated cost with migrating pages between the backing storage
2030 * and making them available for the GPU (e.g. clflush), we may hold
2031 * onto the pages after they are no longer referenced by the GPU
2032 * in case they may be used again shortly (for example migrating the
2033 * pages to a different memory domain within the GTT). put_pages()
2034 * will therefore most likely be called when the object itself is
2035 * being released or under memory pressure (where we attempt to
2036 * reap pages for the shrinker).
2037 */
2038 int (*get_pages)(struct drm_i915_gem_object *);
2039 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002040
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002041 int (*dmabuf_export)(struct drm_i915_gem_object *);
2042 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002043};
2044
Daniel Vettera071fa02014-06-18 23:28:09 +02002045/*
2046 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302047 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002048 * doesn't mean that the hw necessarily already scans it out, but that any
2049 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2050 *
2051 * We have one bit per pipe and per scanout plane type.
2052 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302053#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2054#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002055#define INTEL_FRONTBUFFER_BITS \
2056 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2057#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2058 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2059#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302060 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2061#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2062 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002063#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302064 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002065#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302066 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002067
Eric Anholt673a3942008-07-30 12:06:12 -07002068struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002069 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002070
Chris Wilson37e680a2012-06-07 15:38:42 +01002071 const struct drm_i915_gem_object_ops *ops;
2072
Ben Widawsky2f633152013-07-17 12:19:03 -07002073 /** List of VMAs backed by this object */
2074 struct list_head vma_list;
2075
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002076 /** Stolen memory for this object, instead of being backed by shmem. */
2077 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002078 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002079
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002080 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002081 /** Used in execbuf to temporarily hold a ref */
2082 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002083
Chris Wilson8d9d5742015-04-07 16:20:38 +01002084 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002085
Eric Anholt673a3942008-07-30 12:06:12 -07002086 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002087 * This is set if the object is on the active lists (has pending
2088 * rendering and so a non-zero seqno), and is not set if it i s on
2089 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002090 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002091 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002092
2093 /**
2094 * This is set if the object has been written to since last bound
2095 * to the GTT
2096 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002097 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002098
2099 /**
2100 * Fence register bits (if any) for this object. Will be set
2101 * as needed when mapped into the GTT.
2102 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002103 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002104 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002105
2106 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002107 * Advice: are the backing pages purgeable?
2108 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002109 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002110
2111 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002112 * Current tiling mode for the object.
2113 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002114 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002115 /**
2116 * Whether the tiling parameters for the currently associated fence
2117 * register have changed. Note that for the purposes of tracking
2118 * tiling changes we also treat the unfenced register, the register
2119 * slot that the object occupies whilst it executes a fenced
2120 * command (such as BLT on gen2/3), as a "fence".
2121 */
2122 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002123
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002124 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002125 * Is the object at the current location in the gtt mappable and
2126 * fenceable? Used to avoid costly recalculations.
2127 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002128 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002129
2130 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002131 * Whether the current gtt mapping needs to be mappable (and isn't just
2132 * mappable by accident). Track pin and fault separate for a more
2133 * accurate mappable working set.
2134 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002135 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002136
Chris Wilsoncaea7472010-11-12 13:53:37 +00002137 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302138 * Is the object to be mapped as read-only to the GPU
2139 * Only honoured if hardware has relevant pte bit
2140 */
2141 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002142 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002143 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002144
Daniel Vettera071fa02014-06-18 23:28:09 +02002145 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2146
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002147 unsigned int pin_display;
2148
Chris Wilson9da3da62012-06-01 15:20:22 +01002149 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002150 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002151 struct get_page {
2152 struct scatterlist *sg;
2153 int last;
2154 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002155
Daniel Vetter1286ff72012-05-10 15:25:09 +02002156 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002157 void *dma_buf_vmapping;
2158 int vmapping_count;
2159
Chris Wilsonb4716182015-04-27 13:41:17 +01002160 /** Breadcrumb of last rendering to the buffer.
2161 * There can only be one writer, but we allow for multiple readers.
2162 * If there is a writer that necessarily implies that all other
2163 * read requests are complete - but we may only be lazily clearing
2164 * the read requests. A read request is naturally the most recent
2165 * request on a ring, so we may have two different write and read
2166 * requests on one ring where the write request is older than the
2167 * read request. This allows for the CPU to read from an active
2168 * buffer by only waiting for the write to complete.
2169 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002170 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002171 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002172 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002173 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002174
Daniel Vetter778c3542010-05-13 11:49:44 +02002175 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002176 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002177
Daniel Vetter80075d42013-10-09 21:23:52 +02002178 /** References from framebuffers, locks out tiling changes. */
2179 unsigned long framebuffer_references;
2180
Eric Anholt280b7132009-03-12 16:56:27 -07002181 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002182 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002183
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002184 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002185 /** for phy allocated objects */
2186 struct drm_dma_handle *phys_handle;
2187
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002188 struct i915_gem_userptr {
2189 uintptr_t ptr;
2190 unsigned read_only :1;
2191 unsigned workers :4;
2192#define I915_GEM_USERPTR_MAX_WORKERS 15
2193
Chris Wilsonad46cb52014-08-07 14:20:40 +01002194 struct i915_mm_struct *mm;
2195 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002196 struct work_struct *work;
2197 } userptr;
2198 };
2199};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002200#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002201
Daniel Vettera071fa02014-06-18 23:28:09 +02002202void i915_gem_track_fb(struct drm_i915_gem_object *old,
2203 struct drm_i915_gem_object *new,
2204 unsigned frontbuffer_bits);
2205
Eric Anholt673a3942008-07-30 12:06:12 -07002206/**
2207 * Request queue structure.
2208 *
2209 * The request queue allows us to note sequence numbers that have been emitted
2210 * and may be associated with active buffers to be retired.
2211 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002212 * By keeping this list, we can avoid having to do questionable sequence
2213 * number comparisons on buffer last_read|write_seqno. It also allows an
2214 * emission time to be associated with the request for tracking how far ahead
2215 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002216 *
2217 * The requests are reference counted, so upon creation they should have an
2218 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002219 */
2220struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002221 struct kref ref;
2222
Zou Nan hai852835f2010-05-21 09:08:56 +08002223 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002224 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002225 struct intel_engine_cs *engine;
Zou Nan hai852835f2010-05-21 09:08:56 +08002226
Chris Wilson821485d2015-12-11 11:32:59 +00002227 /** GEM sequence number associated with the previous request,
2228 * when the HWS breadcrumb is equal to this the GPU is processing
2229 * this request.
2230 */
2231 u32 previous_seqno;
2232
2233 /** GEM sequence number associated with this request,
2234 * when the HWS breadcrumb is equal or greater than this the GPU
2235 * has finished processing this request.
2236 */
2237 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002238
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002239 /** Position in the ringbuffer of the start of the request */
2240 u32 head;
2241
Nick Hoath72f95af2015-01-15 13:10:37 +00002242 /**
2243 * Position in the ringbuffer of the start of the postfix.
2244 * This is required to calculate the maximum available ringbuffer
2245 * space without overwriting the postfix.
2246 */
2247 u32 postfix;
2248
2249 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002250 u32 tail;
2251
Nick Hoathb3a38992015-02-19 16:30:47 +00002252 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002253 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002254 * Contexts are refcounted, so when this request is associated with a
2255 * context, we must increment the context's refcount, to guarantee that
2256 * it persists while any request is linked to it. Requests themselves
2257 * are also refcounted, so the request will only be freed when the last
2258 * reference to it is dismissed, and the code in
2259 * i915_gem_request_free() will then decrement the refcount on the
2260 * context.
2261 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002262 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002263 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002264
John Harrisondc4be60712015-05-29 17:43:39 +01002265 /** Batch buffer related to this request if any (used for
2266 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002267 struct drm_i915_gem_object *batch_obj;
2268
Eric Anholt673a3942008-07-30 12:06:12 -07002269 /** Time at which this request was emitted, in jiffies. */
2270 unsigned long emitted_jiffies;
2271
Eric Anholtb9624422009-06-03 07:27:35 +00002272 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002273 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002274
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002275 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002276 /** file_priv list entry for this request */
2277 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002278
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002279 /** process identifier submitting this request */
2280 struct pid *pid;
2281
Nick Hoath6d3d8272015-01-15 13:10:39 +00002282 /**
2283 * The ELSP only accepts two elements at a time, so we queue
2284 * context/tail pairs on a given queue (ring->execlist_queue) until the
2285 * hardware is available. The queue serves a double purpose: we also use
2286 * it to keep track of the up to 2 contexts currently in the hardware
2287 * (usually one in execution and the other queued up by the GPU): We
2288 * only remove elements from the head of the queue when the hardware
2289 * informs us that an element has been completed.
2290 *
2291 * All accesses to the queue are mediated by a spinlock
2292 * (ring->execlist_lock).
2293 */
2294
2295 /** Execlist link in the submission queue.*/
2296 struct list_head execlist_link;
2297
2298 /** Execlists no. of times this request has been sent to the ELSP */
2299 int elsp_submitted;
2300
Eric Anholt673a3942008-07-30 12:06:12 -07002301};
2302
Dave Gordon26827082016-01-19 19:02:53 +00002303struct drm_i915_gem_request * __must_check
2304i915_gem_request_alloc(struct intel_engine_cs *engine,
2305 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002306void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002307void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002308int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2309 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002310
John Harrisonb793a002014-11-24 18:49:25 +00002311static inline uint32_t
2312i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2313{
2314 return req ? req->seqno : 0;
2315}
2316
2317static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002318i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002319{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002320 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002321}
2322
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002323static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002324i915_gem_request_reference(struct drm_i915_gem_request *req)
2325{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002326 if (req)
2327 kref_get(&req->ref);
2328 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002329}
2330
2331static inline void
2332i915_gem_request_unreference(struct drm_i915_gem_request *req)
2333{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002334 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002335 kref_put(&req->ref, i915_gem_request_free);
2336}
2337
Chris Wilson41037f92015-03-27 11:01:36 +00002338static inline void
2339i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2340{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002341 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002342
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002343 if (!req)
2344 return;
2345
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002346 dev = req->engine->dev;
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002347 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002348 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002349}
2350
John Harrisonabfe2622014-11-24 18:49:24 +00002351static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2352 struct drm_i915_gem_request *src)
2353{
2354 if (src)
2355 i915_gem_request_reference(src);
2356
2357 if (*pdst)
2358 i915_gem_request_unreference(*pdst);
2359
2360 *pdst = src;
2361}
2362
John Harrison1b5a4332014-11-24 18:49:42 +00002363/*
2364 * XXX: i915_gem_request_completed should be here but currently needs the
2365 * definition of i915_seqno_passed() which is below. It will be moved in
2366 * a later patch when the call to i915_seqno_passed() is obsoleted...
2367 */
2368
Brad Volkin351e3db2014-02-18 10:15:46 -08002369/*
2370 * A command that requires special handling by the command parser.
2371 */
2372struct drm_i915_cmd_descriptor {
2373 /*
2374 * Flags describing how the command parser processes the command.
2375 *
2376 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2377 * a length mask if not set
2378 * CMD_DESC_SKIP: The command is allowed but does not follow the
2379 * standard length encoding for the opcode range in
2380 * which it falls
2381 * CMD_DESC_REJECT: The command is never allowed
2382 * CMD_DESC_REGISTER: The command should be checked against the
2383 * register whitelist for the appropriate ring
2384 * CMD_DESC_MASTER: The command is allowed if the submitting process
2385 * is the DRM master
2386 */
2387 u32 flags;
2388#define CMD_DESC_FIXED (1<<0)
2389#define CMD_DESC_SKIP (1<<1)
2390#define CMD_DESC_REJECT (1<<2)
2391#define CMD_DESC_REGISTER (1<<3)
2392#define CMD_DESC_BITMASK (1<<4)
2393#define CMD_DESC_MASTER (1<<5)
2394
2395 /*
2396 * The command's unique identification bits and the bitmask to get them.
2397 * This isn't strictly the opcode field as defined in the spec and may
2398 * also include type, subtype, and/or subop fields.
2399 */
2400 struct {
2401 u32 value;
2402 u32 mask;
2403 } cmd;
2404
2405 /*
2406 * The command's length. The command is either fixed length (i.e. does
2407 * not include a length field) or has a length field mask. The flag
2408 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2409 * a length mask. All command entries in a command table must include
2410 * length information.
2411 */
2412 union {
2413 u32 fixed;
2414 u32 mask;
2415 } length;
2416
2417 /*
2418 * Describes where to find a register address in the command to check
2419 * against the ring's register whitelist. Only valid if flags has the
2420 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002421 *
2422 * A non-zero step value implies that the command may access multiple
2423 * registers in sequence (e.g. LRI), in that case step gives the
2424 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002425 */
2426 struct {
2427 u32 offset;
2428 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002429 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002430 } reg;
2431
2432#define MAX_CMD_DESC_BITMASKS 3
2433 /*
2434 * Describes command checks where a particular dword is masked and
2435 * compared against an expected value. If the command does not match
2436 * the expected value, the parser rejects it. Only valid if flags has
2437 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2438 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002439 *
2440 * If the check specifies a non-zero condition_mask then the parser
2441 * only performs the check when the bits specified by condition_mask
2442 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002443 */
2444 struct {
2445 u32 offset;
2446 u32 mask;
2447 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002448 u32 condition_offset;
2449 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002450 } bits[MAX_CMD_DESC_BITMASKS];
2451};
2452
2453/*
2454 * A table of commands requiring special handling by the command parser.
2455 *
2456 * Each ring has an array of tables. Each table consists of an array of command
2457 * descriptors, which must be sorted with command opcodes in ascending order.
2458 */
2459struct drm_i915_cmd_table {
2460 const struct drm_i915_cmd_descriptor *table;
2461 int count;
2462};
2463
Chris Wilsondbbe9122014-08-09 19:18:43 +01002464/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002465#define __I915__(p) ({ \
2466 struct drm_i915_private *__p; \
2467 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2468 __p = (struct drm_i915_private *)p; \
2469 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2470 __p = to_i915((struct drm_device *)p); \
2471 else \
2472 BUILD_BUG(); \
2473 __p; \
2474})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002475#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002476#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002477#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002478
Jani Nikulae87a0052015-10-20 15:22:02 +03002479#define REVID_FOREVER 0xff
2480/*
2481 * Return true if revision is in range [since,until] inclusive.
2482 *
2483 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2484 */
2485#define IS_REVID(p, since, until) \
2486 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2487
Chris Wilson87f1f462014-08-09 19:18:42 +01002488#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2489#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002490#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002491#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002492#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002493#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2494#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002495#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2496#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2497#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002498#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002499#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002500#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2501#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002502#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2503#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002504#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002505#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002506#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2507 INTEL_DEVID(dev) == 0x0152 || \
2508 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002509#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002510#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002511#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002512#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302513#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002514#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002515#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002516#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002517#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002518 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002519#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002520 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002521 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002522 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002523/* ULX machines are also considered ULT. */
2524#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2525 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002526#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2527 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002528#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002529 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002530#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002531 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002532/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002533#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2534 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002535#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2536 INTEL_DEVID(dev) == 0x1913 || \
2537 INTEL_DEVID(dev) == 0x1916 || \
2538 INTEL_DEVID(dev) == 0x1921 || \
2539 INTEL_DEVID(dev) == 0x1926)
2540#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2541 INTEL_DEVID(dev) == 0x1915 || \
2542 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002543#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2544 INTEL_DEVID(dev) == 0x5913 || \
2545 INTEL_DEVID(dev) == 0x5916 || \
2546 INTEL_DEVID(dev) == 0x5921 || \
2547 INTEL_DEVID(dev) == 0x5926)
2548#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2549 INTEL_DEVID(dev) == 0x5915 || \
2550 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302551#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2552 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2553#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2554 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2555
Ben Widawskyb833d682013-08-23 16:00:07 -07002556#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002557
Jani Nikulaef712bb2015-10-20 15:22:00 +03002558#define SKL_REVID_A0 0x0
2559#define SKL_REVID_B0 0x1
2560#define SKL_REVID_C0 0x2
2561#define SKL_REVID_D0 0x3
2562#define SKL_REVID_E0 0x4
2563#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002564
Jani Nikulae87a0052015-10-20 15:22:02 +03002565#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2566
Jani Nikulaef712bb2015-10-20 15:22:00 +03002567#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002568#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002569#define BXT_REVID_B0 0x3
2570#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002571
Jani Nikulae87a0052015-10-20 15:22:02 +03002572#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2573
Jesse Barnes85436692011-04-06 12:11:14 -07002574/*
2575 * The genX designation typically refers to the render engine, so render
2576 * capability related checks should use IS_GEN, while display and other checks
2577 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2578 * chips, etc.).
2579 */
Zou Nan haicae58522010-11-09 17:17:32 +08002580#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2581#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2582#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2583#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2584#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002585#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002586#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002587#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002588
Ben Widawsky73ae4782013-10-15 10:02:57 -07002589#define RENDER_RING (1<<RCS)
2590#define BSD_RING (1<<VCS)
2591#define BLT_RING (1<<BCS)
2592#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002593#define BSD2_RING (1<<VCS2)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002594#define ALL_ENGINES (~0)
2595
Ben Widawsky63c42e52014-04-18 18:04:27 -03002596#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002597#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002598#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2599#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2600#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002601#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002602#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002603 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002604#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2605
Ben Widawsky254f9652012-06-04 14:42:42 -07002606#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002607#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002608#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002609#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2610#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002611
Chris Wilson05394f32010-11-08 19:18:58 +00002612#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002613#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2614
Daniel Vetterb45305f2012-12-17 16:21:27 +01002615/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2616#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002617
2618/* WaRsDisableCoarsePowerGating:skl,bxt */
2619#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2620 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2621 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002622/*
2623 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2624 * even when in MSI mode. This results in spurious interrupt warnings if the
2625 * legacy irq no. is shared with another device. The kernel then disables that
2626 * interrupt source and so prevents the other device from working properly.
2627 */
2628#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2629#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002630
Zou Nan haicae58522010-11-09 17:17:32 +08002631/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2632 * rows, which changed the alignment requirements and fence programming.
2633 */
2634#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2635 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002636#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2637#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002638
2639#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2640#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002641#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002642
Damien Lespiaudbf77862014-10-01 20:04:14 +01002643#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002644
Jani Nikula0c9b3712015-05-18 17:10:01 +03002645#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2646 INTEL_INFO(dev)->gen >= 9)
2647
Damien Lespiaudd93be52013-04-22 18:40:39 +01002648#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002649#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002650#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302651 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002652 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002653#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302654 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002655 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2656 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002657#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2658#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002659
Animesh Manna7b403ff2015-08-04 22:02:42 +05302660#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002661
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002662#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2663#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002664
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002665#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2666 INTEL_INFO(dev)->gen >= 8)
2667
Akash Goel97d33082015-06-29 14:50:23 +05302668#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002669 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2670 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302671
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002672#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2673#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2674#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2675#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2676#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2677#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302678#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2679#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002680#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002681#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002682#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002683
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002684#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302685#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002686#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002687#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002688#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002689#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2690#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002691#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002692#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002693
Wayne Boyer666a4532015-12-09 12:29:35 -08002694#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2695 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302696
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002697/* DPF == dynamic parity feature */
2698#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2699#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002700
Ben Widawskyc8735b02012-09-07 19:43:39 -07002701#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302702#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002703
Chris Wilson05394f32010-11-08 19:18:58 +00002704#include "i915_trace.h"
2705
Rob Clarkbaa70942013-08-02 13:27:49 -04002706extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002707extern int i915_max_ioctl;
2708
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002709extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2710extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002711
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002712/* i915_dma.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002713void __printf(3, 4)
2714__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2715 const char *fmt, ...);
2716
2717#define i915_report_error(dev_priv, fmt, ...) \
2718 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2719
Dave Airlie22eae942005-11-10 22:16:34 +11002720extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002721extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002722extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002723extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002724extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002725 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002726extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002727 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002728#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002729extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2730 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002731#endif
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002732extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
Chris Wilson49e4d842015-06-15 12:23:48 +01002733extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002734extern int i915_reset(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002735extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2736extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2737extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2738extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002739int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002740
Jani Nikula77913b32015-06-18 13:06:16 +03002741/* intel_hotplug.c */
2742void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2743void intel_hpd_init(struct drm_i915_private *dev_priv);
2744void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2745void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002746bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002747
Linus Torvalds1da177e2005-04-16 15:20:36 -07002748/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002749void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002750__printf(3, 4)
2751void i915_handle_error(struct drm_device *dev, bool wedged,
2752 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002753
Daniel Vetterb9632912014-09-30 10:56:44 +02002754extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002755int intel_irq_install(struct drm_i915_private *dev_priv);
2756void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002757
2758extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002759extern void intel_uncore_early_sanitize(struct drm_device *dev,
2760 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002761extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002762extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002763extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002764extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002765extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002766const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002767void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002768 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002769void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002770 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002771/* Like above but the caller must manage the uncore.lock itself.
2772 * Must be used with I915_READ_FW and friends.
2773 */
2774void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2775 enum forcewake_domains domains);
2776void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2777 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002778void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002779static inline bool intel_vgpu_active(struct drm_device *dev)
2780{
2781 return to_i915(dev)->vgpu.active;
2782}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002783
Keith Packard7c463582008-11-04 02:03:27 -08002784void
Jani Nikula50227e12014-03-31 14:27:21 +03002785i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002786 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002787
2788void
Jani Nikula50227e12014-03-31 14:27:21 +03002789i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002790 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002791
Imre Deakf8b79e52014-03-04 19:23:07 +02002792void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2793void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002794void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2795 uint32_t mask,
2796 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002797void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2798 uint32_t interrupt_mask,
2799 uint32_t enabled_irq_mask);
2800static inline void
2801ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2802{
2803 ilk_update_display_irq(dev_priv, bits, bits);
2804}
2805static inline void
2806ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2807{
2808 ilk_update_display_irq(dev_priv, bits, 0);
2809}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002810void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2811 enum pipe pipe,
2812 uint32_t interrupt_mask,
2813 uint32_t enabled_irq_mask);
2814static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2815 enum pipe pipe, uint32_t bits)
2816{
2817 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2818}
2819static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2820 enum pipe pipe, uint32_t bits)
2821{
2822 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2823}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002824void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2825 uint32_t interrupt_mask,
2826 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002827static inline void
2828ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2829{
2830 ibx_display_interrupt_update(dev_priv, bits, bits);
2831}
2832static inline void
2833ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2834{
2835 ibx_display_interrupt_update(dev_priv, bits, 0);
2836}
2837
Imre Deakf8b79e52014-03-04 19:23:07 +02002838
Eric Anholt673a3942008-07-30 12:06:12 -07002839/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002840int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2841 struct drm_file *file_priv);
2842int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2843 struct drm_file *file_priv);
2844int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2845 struct drm_file *file_priv);
2846int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2847 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002848int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002850int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file_priv);
2852int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2853 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002854void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002855 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002856void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002857int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002858 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002859 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002860int i915_gem_execbuffer(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002862int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002864int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002866int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file);
2868int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002870int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002872int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002874int i915_gem_set_tiling(struct drm_device *dev, void *data,
2875 struct drm_file *file_priv);
2876int i915_gem_get_tiling(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002878int i915_gem_init_userptr(struct drm_device *dev);
2879int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2880 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002881int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2882 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002883int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2884 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002885void i915_gem_load_init(struct drm_device *dev);
2886void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02002887void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002888void *i915_gem_object_alloc(struct drm_device *dev);
2889void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002890void i915_gem_object_init(struct drm_i915_gem_object *obj,
2891 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002892struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2893 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002894struct drm_i915_gem_object *i915_gem_object_create_from_data(
2895 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002896void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002897void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002898
Daniel Vetter08755462015-04-20 09:04:05 -07002899/* Flags used by pin/bind&friends. */
2900#define PIN_MAPPABLE (1<<0)
2901#define PIN_NONBLOCK (1<<1)
2902#define PIN_GLOBAL (1<<2)
2903#define PIN_OFFSET_BIAS (1<<3)
2904#define PIN_USER (1<<4)
2905#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002906#define PIN_ZONE_4G (1<<6)
2907#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002908#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002909#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002910int __must_check
2911i915_gem_object_pin(struct drm_i915_gem_object *obj,
2912 struct i915_address_space *vm,
2913 uint32_t alignment,
2914 uint64_t flags);
2915int __must_check
2916i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2917 const struct i915_ggtt_view *view,
2918 uint32_t alignment,
2919 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002920
2921int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2922 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002923void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002924int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002925/*
2926 * BEWARE: Do not use the function below unless you can _absolutely_
2927 * _guarantee_ VMA in question is _not in use_ anywhere.
2928 */
2929int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002930int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002931void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002932void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002933
Brad Volkin4c914c02014-02-18 10:15:45 -08002934int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2935 int *needs_clflush);
2936
Chris Wilson37e680a2012-06-07 15:38:42 +01002937int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002938
2939static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002940{
Chris Wilsonee286372015-04-07 16:20:25 +01002941 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002942}
Chris Wilsonee286372015-04-07 16:20:25 +01002943
Dave Gordon033908a2015-12-10 18:51:23 +00002944struct page *
2945i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2946
Chris Wilsonee286372015-04-07 16:20:25 +01002947static inline struct page *
2948i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2949{
2950 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2951 return NULL;
2952
2953 if (n < obj->get_page.last) {
2954 obj->get_page.sg = obj->pages->sgl;
2955 obj->get_page.last = 0;
2956 }
2957
2958 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2959 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2960 if (unlikely(sg_is_chain(obj->get_page.sg)))
2961 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2962 }
2963
2964 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2965}
2966
Chris Wilsona5570172012-09-04 21:02:54 +01002967static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2968{
2969 BUG_ON(obj->pages == NULL);
2970 obj->pages_pin_count++;
2971}
2972static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2973{
2974 BUG_ON(obj->pages_pin_count == 0);
2975 obj->pages_pin_count--;
2976}
2977
Chris Wilson54cf91d2010-11-25 18:00:26 +00002978int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002979int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002980 struct intel_engine_cs *to,
2981 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07002982void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01002983 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10002984int i915_gem_dumb_create(struct drm_file *file_priv,
2985 struct drm_device *dev,
2986 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10002987int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2988 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002989/**
2990 * Returns true if seq1 is later than seq2.
2991 */
2992static inline bool
2993i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2994{
2995 return (int32_t)(seq1 - seq2) >= 0;
2996}
2997
Chris Wilson821485d2015-12-11 11:32:59 +00002998static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
2999 bool lazy_coherency)
3000{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003001 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
Chris Wilson821485d2015-12-11 11:32:59 +00003002 return i915_seqno_passed(seqno, req->previous_seqno);
3003}
3004
John Harrison1b5a4332014-11-24 18:49:42 +00003005static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3006 bool lazy_coherency)
3007{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003008 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00003009 return i915_seqno_passed(seqno, req->seqno);
3010}
3011
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003012int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3013int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003014
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003015struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003016i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003017
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003018bool i915_gem_retire_requests(struct drm_device *dev);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003019void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Daniel Vetter33196de2012-11-14 17:14:05 +01003020int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02003021 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303022
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003023static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3024{
3025 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003026 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003027}
3028
3029static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3030{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003031 return atomic_read(&error->reset_counter) & I915_WEDGED;
3032}
3033
3034static inline u32 i915_reset_count(struct i915_gpu_error *error)
3035{
3036 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003037}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003038
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003039static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3040{
3041 return dev_priv->gpu_error.stop_rings == 0 ||
3042 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3043}
3044
3045static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3046{
3047 return dev_priv->gpu_error.stop_rings == 0 ||
3048 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3049}
3050
Chris Wilson069efc12010-09-30 16:53:18 +01003051void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003052bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003053int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003054int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003055int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003056int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003057void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003058void i915_gem_cleanup_engines(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003059int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003060int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003061void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003062 struct drm_i915_gem_object *batch_obj,
3063 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003064#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003065 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003066#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003067 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003068int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003069 unsigned reset_counter,
3070 bool interruptible,
3071 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003072 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003073int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003074int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003075int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003076i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3077 bool readonly);
3078int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003079i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3080 bool write);
3081int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003082i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3083int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003084i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3085 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003086 const struct i915_ggtt_view *view);
3087void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3088 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003089int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003090 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003091int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003092void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003093
Chris Wilson467cffb2011-03-07 10:42:03 +00003094uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003095i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3096uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003097i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3098 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003099
Chris Wilsone4ffd172011-04-04 09:44:39 +01003100int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3101 enum i915_cache_level cache_level);
3102
Daniel Vetter1286ff72012-05-10 15:25:09 +02003103struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3104 struct dma_buf *dma_buf);
3105
3106struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3107 struct drm_gem_object *gem_obj, int flags);
3108
Michel Thierry088e0df2015-08-07 17:40:17 +01003109u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3110 const struct i915_ggtt_view *view);
3111u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3112 struct i915_address_space *vm);
3113static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003114i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003115{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003116 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003117}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003118
Ben Widawskya70a3142013-07-31 16:59:56 -07003119bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003120bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003121 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003122bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003123 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003124
Ben Widawskya70a3142013-07-31 16:59:56 -07003125unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3126 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003127struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003128i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3129 struct i915_address_space *vm);
3130struct i915_vma *
3131i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3132 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003133
Ben Widawskyaccfef22013-08-14 11:38:35 +02003134struct i915_vma *
3135i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003136 struct i915_address_space *vm);
3137struct i915_vma *
3138i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3139 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003140
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003141static inline struct i915_vma *
3142i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3143{
3144 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003145}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003146bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003147
Ben Widawskya70a3142013-07-31 16:59:56 -07003148/* Some GGTT VM helpers */
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003149#define i915_obj_to_ggtt(obj) \
Joonas Lahtinen62106b42016-03-18 10:42:57 +02003150 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->ggtt.base)
Ben Widawskya70a3142013-07-31 16:59:56 -07003151
Daniel Vetter841cd772014-08-06 15:04:48 +02003152static inline struct i915_hw_ppgtt *
3153i915_vm_to_ppgtt(struct i915_address_space *vm)
3154{
3155 WARN_ON(i915_is_ggtt(vm));
Daniel Vetter841cd772014-08-06 15:04:48 +02003156 return container_of(vm, struct i915_hw_ppgtt, base);
3157}
3158
3159
Ben Widawskya70a3142013-07-31 16:59:56 -07003160static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3161{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003162 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003163}
3164
3165static inline unsigned long
3166i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3167{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003168 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
Ben Widawskya70a3142013-07-31 16:59:56 -07003169}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003170
3171static inline int __must_check
3172i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3173 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003174 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003175{
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003176 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3177 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003178}
Ben Widawskya70a3142013-07-31 16:59:56 -07003179
Daniel Vetterb2871102014-02-14 14:01:19 +01003180static inline int
3181i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3182{
3183 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3184}
3185
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003186void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3187 const struct i915_ggtt_view *view);
3188static inline void
3189i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3190{
3191 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3192}
Daniel Vetterb2871102014-02-14 14:01:19 +01003193
Daniel Vetter41a36b72015-07-24 13:55:11 +02003194/* i915_gem_fence.c */
3195int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3196int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3197
3198bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3199void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3200
3201void i915_gem_restore_fences(struct drm_device *dev);
3202
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003203void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3204void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3205void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3206
Ben Widawsky254f9652012-06-04 14:42:42 -07003207/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003208int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003209void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003210void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003211int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003212int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003213void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003214int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003215struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003216i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003217void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003218struct drm_i915_gem_object *
3219i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003220static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003221{
Chris Wilson691e6412014-04-09 09:07:36 +01003222 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003223}
3224
Oscar Mateo273497e2014-05-22 14:13:37 +01003225static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003226{
Chris Wilson691e6412014-04-09 09:07:36 +01003227 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003228}
3229
Oscar Mateo273497e2014-05-22 14:13:37 +01003230static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003231{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003232 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003233}
3234
Ben Widawsky84624812012-06-04 14:42:54 -07003235int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3236 struct drm_file *file);
3237int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3238 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003239int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3240 struct drm_file *file_priv);
3241int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3242 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003243
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003244/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003245int __must_check i915_gem_evict_something(struct drm_device *dev,
3246 struct i915_address_space *vm,
3247 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003248 unsigned alignment,
3249 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003250 unsigned long start,
3251 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003252 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003253int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003254int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003255
Ben Widawsky0260c422014-03-22 22:47:21 -07003256/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003257static inline void i915_gem_chipset_flush(struct drm_device *dev)
3258{
Chris Wilson05394f32010-11-08 19:18:58 +00003259 if (INTEL_INFO(dev)->gen < 6)
3260 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003261}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003262
Chris Wilson9797fbf2012-04-24 15:47:39 +01003263/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003264int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3265 struct drm_mm_node *node, u64 size,
3266 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003267int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3268 struct drm_mm_node *node, u64 size,
3269 unsigned alignment, u64 start,
3270 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003271void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3272 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003273int i915_gem_init_stolen(struct drm_device *dev);
3274void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003275struct drm_i915_gem_object *
3276i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003277struct drm_i915_gem_object *
3278i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3279 u32 stolen_offset,
3280 u32 gtt_offset,
3281 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003282
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003283/* i915_gem_shrinker.c */
3284unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003285 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003286 unsigned flags);
3287#define I915_SHRINK_PURGEABLE 0x1
3288#define I915_SHRINK_UNBOUND 0x2
3289#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003290#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003291unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3292void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003293void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003294
3295
Eric Anholt673a3942008-07-30 12:06:12 -07003296/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003297static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003298{
Jani Nikula50227e12014-03-31 14:27:21 +03003299 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003300
3301 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3302 obj->tiling_mode != I915_TILING_NONE;
3303}
3304
Eric Anholt673a3942008-07-30 12:06:12 -07003305/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003306#if WATCH_LISTS
3307int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003308#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003309#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003310#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003311
Ben Gamari20172632009-02-17 20:08:50 -05003312/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003313int i915_debugfs_init(struct drm_minor *minor);
3314void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003315#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003316int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003317void intel_display_crc_init(struct drm_device *dev);
3318#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003319static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3320{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003321static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003322#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003323
3324/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003325__printf(2, 3)
3326void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003327int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3328 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003329int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003330 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003331 size_t count, loff_t pos);
3332static inline void i915_error_state_buf_release(
3333 struct drm_i915_error_state_buf *eb)
3334{
3335 kfree(eb->buf);
3336}
Mika Kuoppala58174462014-02-25 17:11:26 +02003337void i915_capture_error_state(struct drm_device *dev, bool wedge,
3338 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003339void i915_error_state_get(struct drm_device *dev,
3340 struct i915_error_state_file_priv *error_priv);
3341void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3342void i915_destroy_error_state(struct drm_device *dev);
3343
3344void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003345const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003346
Brad Volkin351e3db2014-02-18 10:15:46 -08003347/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003348int i915_cmd_parser_get_version(void);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003349int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3350void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3351bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3352int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003353 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003354 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003355 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003356 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003357 bool is_master);
3358
Jesse Barnes317c35d2008-08-25 15:11:06 -07003359/* i915_suspend.c */
3360extern int i915_save_state(struct drm_device *dev);
3361extern int i915_restore_state(struct drm_device *dev);
3362
Ben Widawsky0136db582012-04-10 21:17:01 -07003363/* i915_sysfs.c */
3364void i915_setup_sysfs(struct drm_device *dev_priv);
3365void i915_teardown_sysfs(struct drm_device *dev_priv);
3366
Chris Wilsonf899fc62010-07-20 15:44:45 -07003367/* intel_i2c.c */
3368extern int intel_setup_gmbus(struct drm_device *dev);
3369extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003370extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3371 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003372
Jani Nikula0184df42015-03-27 00:20:20 +02003373extern struct i2c_adapter *
3374intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003375extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3376extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003377static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003378{
3379 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3380}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003381extern void intel_i2c_reset(struct drm_device *dev);
3382
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003383/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003384int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003385bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003386bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003387bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003388bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003389bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003390
Chris Wilson3b617962010-08-24 09:02:58 +01003391/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003392#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003393extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003394extern void intel_opregion_init(struct drm_device *dev);
3395extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003396extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003397extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3398 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003399extern int intel_opregion_notify_adapter(struct drm_device *dev,
3400 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003401#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003402static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003403static inline void intel_opregion_init(struct drm_device *dev) { return; }
3404static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003405static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003406static inline int
3407intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3408{
3409 return 0;
3410}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003411static inline int
3412intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3413{
3414 return 0;
3415}
Len Brown65e082c2008-10-24 17:18:10 -04003416#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003417
Jesse Barnes723bfd72010-10-07 16:01:13 -07003418/* intel_acpi.c */
3419#ifdef CONFIG_ACPI
3420extern void intel_register_dsm_handler(void);
3421extern void intel_unregister_dsm_handler(void);
3422#else
3423static inline void intel_register_dsm_handler(void) { return; }
3424static inline void intel_unregister_dsm_handler(void) { return; }
3425#endif /* CONFIG_ACPI */
3426
Jesse Barnes79e53942008-11-07 14:24:08 -08003427/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003428extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003429extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003430extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003431extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003432extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003433extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003434extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003435extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003436extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003437extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003438extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003439extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003440extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3441 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003442extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003443extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003444
Ben Widawsky2911a352012-04-05 14:47:36 -07003445extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003446int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3447 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003448int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3449 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003450
Chris Wilson6ef3d422010-08-04 20:26:07 +01003451/* overlay */
3452extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003453extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3454 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003455
3456extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003457extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003458 struct drm_device *dev,
3459 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003460
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003461int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3462int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003463
3464/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303465u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3466void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003467u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003468u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3469void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003470u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3471void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3472u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3473void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003474u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3475void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003476u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3477void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003478u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3479 enum intel_sbi_destination destination);
3480void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3481 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303482u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3483void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003484
Ville Syrjälä616bc822015-01-23 21:04:25 +02003485int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3486int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303487
Ben Widawsky0b274482013-10-04 21:22:51 -07003488#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3489#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003490
Ben Widawsky0b274482013-10-04 21:22:51 -07003491#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3492#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3493#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3494#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003495
Ben Widawsky0b274482013-10-04 21:22:51 -07003496#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3497#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3498#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3499#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003500
Chris Wilson698b3132014-03-21 13:16:43 +00003501/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3502 * will be implemented using 2 32-bit writes in an arbitrary order with
3503 * an arbitrary delay between them. This can cause the hardware to
3504 * act upon the intermediate value, possibly leading to corruption and
3505 * machine death. You have been warned.
3506 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003507#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3508#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003509
Chris Wilson50877442014-03-21 12:41:53 +00003510#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003511 u32 upper, lower, old_upper, loop = 0; \
3512 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003513 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003514 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003515 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003516 upper = I915_READ(upper_reg); \
3517 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003518 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003519
Zou Nan haicae58522010-11-09 17:17:32 +08003520#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3521#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3522
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003523#define __raw_read(x, s) \
3524static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003525 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003526{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003527 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003528}
3529
3530#define __raw_write(x, s) \
3531static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003532 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003533{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003534 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003535}
3536__raw_read(8, b)
3537__raw_read(16, w)
3538__raw_read(32, l)
3539__raw_read(64, q)
3540
3541__raw_write(8, b)
3542__raw_write(16, w)
3543__raw_write(32, l)
3544__raw_write(64, q)
3545
3546#undef __raw_read
3547#undef __raw_write
3548
Chris Wilsona6111f72015-04-07 16:21:02 +01003549/* These are untraced mmio-accessors that are only valid to be used inside
3550 * criticial sections inside IRQ handlers where forcewake is explicitly
3551 * controlled.
3552 * Think twice, and think again, before using these.
3553 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3554 * intel_uncore_forcewake_irqunlock().
3555 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003556#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3557#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003558#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3559
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003560/* "Broadcast RGB" property */
3561#define INTEL_BROADCAST_RGB_AUTO 0
3562#define INTEL_BROADCAST_RGB_FULL 1
3563#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003564
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003565static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003566{
Wayne Boyer666a4532015-12-09 12:29:35 -08003567 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003568 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303569 else if (INTEL_INFO(dev)->gen >= 5)
3570 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003571 else
3572 return VGACNTRL;
3573}
3574
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003575static inline void __user *to_user_ptr(u64 address)
3576{
3577 return (void __user *)(uintptr_t)address;
3578}
3579
Imre Deakdf977292013-05-21 20:03:17 +03003580static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3581{
3582 unsigned long j = msecs_to_jiffies(m);
3583
3584 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3585}
3586
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003587static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3588{
3589 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3590}
3591
Imre Deakdf977292013-05-21 20:03:17 +03003592static inline unsigned long
3593timespec_to_jiffies_timeout(const struct timespec *value)
3594{
3595 unsigned long j = timespec_to_jiffies(value);
3596
3597 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3598}
3599
Paulo Zanonidce56b32013-12-19 14:29:40 -02003600/*
3601 * If you need to wait X milliseconds between events A and B, but event B
3602 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3603 * when event A happened, then just before event B you call this function and
3604 * pass the timestamp as the first argument, and X as the second argument.
3605 */
3606static inline void
3607wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3608{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003609 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003610
3611 /*
3612 * Don't re-read the value of "jiffies" every time since it may change
3613 * behind our back and break the math.
3614 */
3615 tmp_jiffies = jiffies;
3616 target_jiffies = timestamp_jiffies +
3617 msecs_to_jiffies_timeout(to_wait_ms);
3618
3619 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003620 remaining_jiffies = target_jiffies - tmp_jiffies;
3621 while (remaining_jiffies)
3622 remaining_jiffies =
3623 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003624 }
3625}
3626
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003627static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003628 struct drm_i915_gem_request *req)
3629{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003630 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3631 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003632}
3633
Linus Torvalds1da177e2005-04-16 15:20:36 -07003634#endif