blob: 445ef6cd2116bbe1b161d5c30c577db2c89af9c2 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000317}
Evan Chenga8e29892007-01-19 07:51:42 +0000318
Jason W Kim685c3502011-02-04 19:47:15 +0000319// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000320def uncondbrtarget : Operand<OtherVT> {
321 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
322}
323
Jason W Kim685c3502011-02-04 19:47:15 +0000324// Branch target for ARM. Handles conditional/unconditional
325def br_target : Operand<OtherVT> {
326 let EncoderMethod = "getARMBranchTargetOpValue";
327}
328
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000329// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000330// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000331def bltarget : Operand<i32> {
332 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000333 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334}
335
Jason W Kim685c3502011-02-04 19:47:15 +0000336// Call target for ARM. Handles conditional/unconditional
337// FIXME: rename bl_target to t2_bltarget?
338def bl_target : Operand<i32> {
339 // Encoded the same as branch targets.
340 let EncoderMethod = "getARMBranchTargetOpValue";
341}
342
343
Evan Chenga8e29892007-01-19 07:51:42 +0000344// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000345def RegListAsmOperand : AsmOperandClass {
346 let Name = "RegList";
347 let SuperClasses = [];
348}
349
Bill Wendling0f630752010-11-17 04:32:08 +0000350def DPRRegListAsmOperand : AsmOperandClass {
351 let Name = "DPRRegList";
352 let SuperClasses = [];
353}
354
355def SPRRegListAsmOperand : AsmOperandClass {
356 let Name = "SPRRegList";
357 let SuperClasses = [];
358}
359
Bill Wendling04863d02010-11-13 10:40:19 +0000360def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000361 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000362 let ParserMatchClass = RegListAsmOperand;
363 let PrintMethod = "printRegisterList";
364}
365
Bill Wendling0f630752010-11-17 04:32:08 +0000366def dpr_reglist : Operand<i32> {
367 let EncoderMethod = "getRegisterListOpValue";
368 let ParserMatchClass = DPRRegListAsmOperand;
369 let PrintMethod = "printRegisterList";
370}
371
372def spr_reglist : Operand<i32> {
373 let EncoderMethod = "getRegisterListOpValue";
374 let ParserMatchClass = SPRRegListAsmOperand;
375 let PrintMethod = "printRegisterList";
376}
377
Evan Chenga8e29892007-01-19 07:51:42 +0000378// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
379def cpinst_operand : Operand<i32> {
380 let PrintMethod = "printCPInstOperand";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// Local PC labels.
384def pclabel : Operand<i32> {
385 let PrintMethod = "printPCLabel";
386}
387
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000388// ADR instruction labels.
389def adrlabel : Operand<i32> {
390 let EncoderMethod = "getAdrLabelOpValue";
391}
392
Owen Anderson498ec202010-10-27 22:49:00 +0000393def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000394 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000395}
396
Jim Grosbachb35ad412010-10-13 19:56:10 +0000397// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000398def rot_imm : Operand<i32>, ImmLeaf<i32, [{
399 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000400 return v == 8 || v == 16 || v == 24; }]> {
401 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402}
403
Owen Anderson00828302011-03-18 22:50:18 +0000404def ShifterAsmOperand : AsmOperandClass {
405 let Name = "Shifter";
406 let SuperClasses = [];
407}
408
Bob Wilson22f5dc72010-08-16 18:27:34 +0000409// shift_imm: An integer that encodes a shift amount and the type of shift
410// (currently either asr or lsl) using the same encoding used for the
411// immediates in so_reg operands.
412def shift_imm : Operand<i32> {
413 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000414 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000415}
416
Jim Grosbache8606dc2011-07-13 17:50:29 +0000417def ShiftedRegAsmOperand : AsmOperandClass {
418 let Name = "ShiftedReg";
419}
420
Evan Chenga8e29892007-01-19 07:51:42 +0000421// shifter_operand operands: so_reg and so_imm.
422def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000423 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000424 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000425 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000426 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000427 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000428 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000429}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000430// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000431def shift_so_reg : Operand<i32>, // reg reg imm
432 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
433 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000434 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000435 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000436 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000437}
Evan Chenga8e29892007-01-19 07:51:42 +0000438
439// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000440// 8-bit immediate rotated by an arbitrary number of bits.
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000441def so_imm : Operand<i32>, ImmLeaf<i32, [{
442 return ARM_AM::getSOImmVal(Imm) != -1;
443 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000444 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000445}
446
Evan Chengc70d1842007-03-20 08:11:30 +0000447// Break so_imm's up into two pieces. This handles immediates with up to 16
448// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
449// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000450def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000451 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000452}]>;
453
454/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
455///
456def arm_i32imm : PatLeaf<(imm), [{
457 if (Subtarget->hasV6T2Ops())
458 return true;
459 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
460}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000461
Jim Grosbach83ab0702011-07-13 22:01:08 +0000462/// imm0_7 predicate - Immediate in the range [0,31].
463def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
464def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
465 return Imm >= 0 && Imm < 8;
466}]> {
467 let ParserMatchClass = Imm0_7AsmOperand;
468}
469
470/// imm0_15 predicate - Immediate in the range [0,31].
471def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
472def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
473 return Imm >= 0 && Imm < 16;
474}]> {
475 let ParserMatchClass = Imm0_15AsmOperand;
476}
477
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000478/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000479def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000481}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000482
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000483/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000484def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
485 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000486}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000487 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000488}
489
Evan Cheng75972122011-01-13 07:58:56 +0000490// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000491// The imm is split into imm{15-12}, imm{11-0}
492//
Evan Cheng75972122011-01-13 07:58:56 +0000493def i32imm_hilo16 : Operand<i32> {
494 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000495}
496
Evan Chenga9688c42010-12-11 04:11:38 +0000497/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
498/// e.g., 0xf000ffff
499def bf_inv_mask_imm : Operand<i32>,
500 PatLeaf<(imm), [{
501 return ARM::isBitFieldInvertedMask(N->getZExtValue());
502}] > {
503 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
504 let PrintMethod = "printBitfieldInvMaskImmOperand";
505}
506
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000507/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000508def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
509 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000510}]>;
511
512/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000513def width_imm : Operand<i32>, ImmLeaf<i32, [{
514 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000515}] > {
516 let EncoderMethod = "getMsbOpValue";
517}
518
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000519def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
520 return Imm > 0 && Imm <= 32;
521}]> {
522 let EncoderMethod = "getSsatBitPosValue";
523}
524
Evan Chenga8e29892007-01-19 07:51:42 +0000525// Define ARM specific addressing modes.
526
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000527def MemMode2AsmOperand : AsmOperandClass {
528 let Name = "MemMode2";
529 let SuperClasses = [];
530 let ParserMethod = "tryParseMemMode2Operand";
531}
532
533def MemMode3AsmOperand : AsmOperandClass {
534 let Name = "MemMode3";
535 let SuperClasses = [];
536 let ParserMethod = "tryParseMemMode3Operand";
537}
Jim Grosbach3e556122010-10-26 22:37:02 +0000538
539// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000540//
Jim Grosbach3e556122010-10-26 22:37:02 +0000541def addrmode_imm12 : Operand<i32>,
542 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000543 // 12-bit immediate operand. Note that instructions using this encode
544 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
545 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000546
Chris Lattner2ac19022010-11-15 05:19:05 +0000547 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000548 let PrintMethod = "printAddrModeImm12Operand";
549 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000550}
Jim Grosbach3e556122010-10-26 22:37:02 +0000551// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000552//
Jim Grosbach3e556122010-10-26 22:37:02 +0000553def ldst_so_reg : Operand<i32>,
554 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000555 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000556 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000557 let PrintMethod = "printAddrMode2Operand";
558 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
559}
560
Jim Grosbach3e556122010-10-26 22:37:02 +0000561// addrmode2 := reg +/- imm12
562// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000563//
564def addrmode2 : Operand<i32>,
565 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000566 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000567 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000568 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000569 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
570}
571
572def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000573 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
574 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000575 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000576 let PrintMethod = "printAddrMode2OffsetOperand";
577 let MIOperandInfo = (ops GPR, i32imm);
578}
579
580// addrmode3 := reg +/- reg
581// addrmode3 := reg +/- imm8
582//
583def addrmode3 : Operand<i32>,
584 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000585 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000586 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000587 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000588 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
589}
590
591def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000592 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
593 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000594 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000595 let PrintMethod = "printAddrMode3OffsetOperand";
596 let MIOperandInfo = (ops GPR, i32imm);
597}
598
Jim Grosbache6913602010-11-03 01:01:43 +0000599// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000600//
Jim Grosbache6913602010-11-03 01:01:43 +0000601def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000602 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000603 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000604}
605
Bill Wendling59914872010-11-08 00:39:58 +0000606def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000607 let Name = "MemMode5";
608 let SuperClasses = [];
609}
610
Evan Chenga8e29892007-01-19 07:51:42 +0000611// addrmode5 := reg +/- imm8*4
612//
613def addrmode5 : Operand<i32>,
614 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
615 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000616 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000617 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000618 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000619}
620
Bob Wilsond3a07652011-02-07 17:43:09 +0000621// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000622//
623def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000624 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000625 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000626 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000627 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000628}
629
Bob Wilsonda525062011-02-25 06:42:42 +0000630def am6offset : Operand<i32>,
631 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
632 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000633 let PrintMethod = "printAddrMode6OffsetOperand";
634 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000635 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000636}
637
Mon P Wang183c6272011-05-09 17:47:27 +0000638// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
639// (single element from one lane) for size 32.
640def addrmode6oneL32 : Operand<i32>,
641 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
642 let PrintMethod = "printAddrMode6Operand";
643 let MIOperandInfo = (ops GPR:$addr, i32imm);
644 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
645}
646
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000647// Special version of addrmode6 to handle alignment encoding for VLD-dup
648// instructions, specifically VLD4-dup.
649def addrmode6dup : Operand<i32>,
650 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
651 let PrintMethod = "printAddrMode6Operand";
652 let MIOperandInfo = (ops GPR:$addr, i32imm);
653 let EncoderMethod = "getAddrMode6DupAddressOpValue";
654}
655
Evan Chenga8e29892007-01-19 07:51:42 +0000656// addrmodepc := pc + reg
657//
658def addrmodepc : Operand<i32>,
659 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
660 let PrintMethod = "printAddrModePCOperand";
661 let MIOperandInfo = (ops GPR, i32imm);
662}
663
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000664def MemMode7AsmOperand : AsmOperandClass {
665 let Name = "MemMode7";
666 let SuperClasses = [];
667}
668
669// addrmode7 := reg
670// Used by load/store exclusive instructions. Useful to enable right assembly
671// parsing and printing. Not used for any codegen matching.
672//
673def addrmode7 : Operand<i32> {
674 let PrintMethod = "printAddrMode7Operand";
675 let MIOperandInfo = (ops GPR);
676 let ParserMatchClass = MemMode7AsmOperand;
677}
678
Bob Wilson4f38b382009-08-21 21:58:55 +0000679def nohash_imm : Operand<i32> {
680 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000681}
682
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000683def CoprocNumAsmOperand : AsmOperandClass {
684 let Name = "CoprocNum";
685 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000686 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000687}
688
689def CoprocRegAsmOperand : AsmOperandClass {
690 let Name = "CoprocReg";
691 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000692 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000693}
694
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000695def p_imm : Operand<i32> {
696 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000697 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000698}
699
700def c_imm : Operand<i32> {
701 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000702 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000703}
704
Evan Chenga8e29892007-01-19 07:51:42 +0000705//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000706
Evan Cheng37f25d92008-08-28 23:39:26 +0000707include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000708
709//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000710// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000711//
712
Evan Cheng3924f782008-08-29 07:36:24 +0000713/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000714/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000715multiclass AsI1_bin_irs<bits<4> opcod, string opc,
716 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000717 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000718 // The register-immediate version is re-materializable. This is useful
719 // in particular for taking the address of a local.
720 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000721 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
722 iii, opc, "\t$Rd, $Rn, $imm",
723 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
724 bits<4> Rd;
725 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000726 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000727 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000728 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000729 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000730 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000731 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000732 }
Jim Grosbach62547262010-10-11 18:51:51 +0000733 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
734 iir, opc, "\t$Rd, $Rn, $Rm",
735 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000736 bits<4> Rd;
737 bits<4> Rn;
738 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000739 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000740 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000741 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000742 let Inst{15-12} = Rd;
743 let Inst{11-4} = 0b00000000;
744 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000745 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000746 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
747 iis, opc, "\t$Rd, $Rn, $shift",
748 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000749 bits<4> Rd;
750 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000751 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000752 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000753 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000754 let Inst{15-12} = Rd;
755 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000757
758 // Assembly aliases for optional destination operand when it's the same
759 // as the source operand.
760 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
761 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
762 so_imm:$imm, pred:$p,
763 cc_out:$s)>,
764 Requires<[IsARM]>;
765 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
766 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
767 GPR:$Rm, pred:$p,
768 cc_out:$s)>,
769 Requires<[IsARM]>;
770 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
771 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
772 so_reg:$shift, pred:$p,
773 cc_out:$s)>,
774 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000775}
776
Evan Cheng1e249e32009-06-25 20:59:23 +0000777/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000778/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000779let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000780multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
781 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
782 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000783 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
784 iii, opc, "\t$Rd, $Rn, $imm",
785 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
786 bits<4> Rd;
787 bits<4> Rn;
788 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000789 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000790 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{19-16} = Rn;
792 let Inst{15-12} = Rd;
793 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000794 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000795 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
796 iir, opc, "\t$Rd, $Rn, $Rm",
797 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
798 bits<4> Rd;
799 bits<4> Rn;
800 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000801 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000802 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000803 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000804 let Inst{19-16} = Rn;
805 let Inst{15-12} = Rd;
806 let Inst{11-4} = 0b00000000;
807 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000808 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000809 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
810 iis, opc, "\t$Rd, $Rn, $shift",
811 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
812 bits<4> Rd;
813 bits<4> Rn;
814 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000815 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000816 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000817 let Inst{19-16} = Rn;
818 let Inst{15-12} = Rd;
819 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000820 }
Evan Cheng071a2792007-09-11 19:55:27 +0000821}
Evan Chengc85e8322007-07-05 07:13:32 +0000822}
823
824/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000825/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000826/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000827let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000828multiclass AI1_cmp_irs<bits<4> opcod, string opc,
829 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
830 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000831 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
832 opc, "\t$Rn, $imm",
833 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000834 bits<4> Rn;
835 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000836 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000837 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000838 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000839 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000840 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000841 }
842 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
843 opc, "\t$Rn, $Rm",
844 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000845 bits<4> Rn;
846 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000847 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000848 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000849 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000850 let Inst{19-16} = Rn;
851 let Inst{15-12} = 0b0000;
852 let Inst{11-4} = 0b00000000;
853 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000854 }
855 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
856 opc, "\t$Rn, $shift",
857 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000858 bits<4> Rn;
859 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000861 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000862 let Inst{19-16} = Rn;
863 let Inst{15-12} = 0b0000;
864 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 }
Evan Cheng071a2792007-09-11 19:55:27 +0000866}
Evan Chenga8e29892007-01-19 07:51:42 +0000867}
868
Evan Cheng576a3962010-09-25 00:49:35 +0000869/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000870/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000871/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000872multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000873 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
874 IIC_iEXTr, opc, "\t$Rd, $Rm",
875 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000876 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000877 bits<4> Rd;
878 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000879 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{15-12} = Rd;
881 let Inst{11-10} = 0b00;
882 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000883 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000884 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
885 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
886 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000887 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000888 bits<4> Rd;
889 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000890 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000891 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000892 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000893 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000894 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000895 }
Evan Chenga8e29892007-01-19 07:51:42 +0000896}
897
Evan Cheng576a3962010-09-25 00:49:35 +0000898multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000899 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
900 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000901 [/* For disassembly only; pattern left blank */]>,
902 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000903 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000904 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000905 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000906 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
907 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000908 [/* For disassembly only; pattern left blank */]>,
909 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000910 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000911 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000912 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000913 }
914}
915
Evan Cheng576a3962010-09-25 00:49:35 +0000916/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000917/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000918multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000919 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
920 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
921 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000922 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000923 bits<4> Rd;
924 bits<4> Rm;
925 bits<4> Rn;
926 let Inst{19-16} = Rn;
927 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000928 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000929 let Inst{9-4} = 0b000111;
930 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000931 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000932 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
933 rot_imm:$rot),
934 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
935 [(set GPR:$Rd, (opnode GPR:$Rn,
936 (rotr GPR:$Rm, rot_imm:$rot)))]>,
937 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000938 bits<4> Rd;
939 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000940 bits<4> Rn;
941 bits<2> rot;
942 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000943 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000944 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000945 let Inst{9-4} = 0b000111;
946 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000947 }
Evan Chenga8e29892007-01-19 07:51:42 +0000948}
949
Johnny Chen2ec5e492010-02-22 21:50:40 +0000950// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000951multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000952 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
953 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000954 [/* For disassembly only; pattern left blank */]>,
955 Requires<[IsARM, HasV6]> {
956 let Inst{11-10} = 0b00;
957 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000958 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
959 rot_imm:$rot),
960 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000961 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000962 Requires<[IsARM, HasV6]> {
963 bits<4> Rn;
964 bits<2> rot;
965 let Inst{19-16} = Rn;
966 let Inst{11-10} = rot;
967 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000968}
969
Evan Cheng62674222009-06-25 23:34:10 +0000970/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000971multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000972 string baseOpc, bit Commutable = 0> {
973 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000974 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
975 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
976 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000977 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000978 bits<4> Rd;
979 bits<4> Rn;
980 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000981 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000982 let Inst{15-12} = Rd;
983 let Inst{19-16} = Rn;
984 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000985 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000986 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
987 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
988 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000989 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000990 bits<4> Rd;
991 bits<4> Rn;
992 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000993 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000994 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000995 let isCommutable = Commutable;
996 let Inst{3-0} = Rm;
997 let Inst{15-12} = Rd;
998 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000999 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001000 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1001 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1002 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001003 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001004 bits<4> Rd;
1005 bits<4> Rn;
1006 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001007 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001008 let Inst{11-0} = shift;
1009 let Inst{15-12} = Rd;
1010 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +00001011 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001012 }
1013 // Assembly aliases for optional destination operand when it's the same
1014 // as the source operand.
1015 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1016 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1017 so_imm:$imm, pred:$p,
1018 cc_out:$s)>,
1019 Requires<[IsARM]>;
1020 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1021 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1022 GPR:$Rm, pred:$p,
1023 cc_out:$s)>,
1024 Requires<[IsARM]>;
1025 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1026 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1027 so_reg:$shift, pred:$p,
1028 cc_out:$s)>,
1029 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001030}
1031
Jim Grosbache5165492009-11-09 00:11:35 +00001032// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001033// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1034let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001035multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001036 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001037 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001038 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001039 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001040 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001041 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1042 let isCommutable = Commutable;
1043 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001044 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001045 4, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001046 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001047}
Evan Chengc85e8322007-07-05 07:13:32 +00001048}
1049
Jim Grosbach3e556122010-10-26 22:37:02 +00001050let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001051multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001052 InstrItinClass iir, PatFrag opnode> {
1053 // Note: We use the complex addrmode_imm12 rather than just an input
1054 // GPR and a constrained immediate so that we can use this to match
1055 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001056 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001057 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1058 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001059 bits<4> Rt;
1060 bits<17> addr;
1061 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1062 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001063 let Inst{15-12} = Rt;
1064 let Inst{11-0} = addr{11-0}; // imm12
1065 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001066 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001067 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1068 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001069 bits<4> Rt;
1070 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001071 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001072 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1073 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001074 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001075 let Inst{11-0} = shift{11-0};
1076 }
1077}
1078}
1079
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001080multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001081 InstrItinClass iir, PatFrag opnode> {
1082 // Note: We use the complex addrmode_imm12 rather than just an input
1083 // GPR and a constrained immediate so that we can use this to match
1084 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001085 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001086 (ins GPR:$Rt, addrmode_imm12:$addr),
1087 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1088 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1089 bits<4> Rt;
1090 bits<17> addr;
1091 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1092 let Inst{19-16} = addr{16-13}; // Rn
1093 let Inst{15-12} = Rt;
1094 let Inst{11-0} = addr{11-0}; // imm12
1095 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001096 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001097 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1098 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1099 bits<4> Rt;
1100 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001101 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001102 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1103 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001104 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001105 let Inst{11-0} = shift{11-0};
1106 }
1107}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001108//===----------------------------------------------------------------------===//
1109// Instructions
1110//===----------------------------------------------------------------------===//
1111
Evan Chenga8e29892007-01-19 07:51:42 +00001112//===----------------------------------------------------------------------===//
1113// Miscellaneous Instructions.
1114//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001115
Evan Chenga8e29892007-01-19 07:51:42 +00001116/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1117/// the function. The first operand is the ID# for this instruction, the second
1118/// is the index into the MachineConstantPool that this is, the third is the
1119/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001120let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001121def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001122PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001123 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001124
Jim Grosbach4642ad32010-02-22 23:10:38 +00001125// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1126// from removing one half of the matched pairs. That breaks PEI, which assumes
1127// these will always be in pairs, and asserts if it finds otherwise. Better way?
1128let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001129def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001130PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001131 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001132
Jim Grosbach64171712010-02-16 21:07:46 +00001133def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001134PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001135 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001136}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001137
Johnny Chenf4d81052010-02-12 22:53:19 +00001138def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001139 [/* For disassembly only; pattern left blank */]>,
1140 Requires<[IsARM, HasV6T2]> {
1141 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001142 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001143 let Inst{7-0} = 0b00000000;
1144}
1145
Johnny Chenf4d81052010-02-12 22:53:19 +00001146def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1147 [/* For disassembly only; pattern left blank */]>,
1148 Requires<[IsARM, HasV6T2]> {
1149 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001150 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001151 let Inst{7-0} = 0b00000001;
1152}
1153
1154def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1155 [/* For disassembly only; pattern left blank */]>,
1156 Requires<[IsARM, HasV6T2]> {
1157 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001158 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001159 let Inst{7-0} = 0b00000010;
1160}
1161
1162def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1163 [/* For disassembly only; pattern left blank */]>,
1164 Requires<[IsARM, HasV6T2]> {
1165 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001166 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001167 let Inst{7-0} = 0b00000011;
1168}
1169
Johnny Chen2ec5e492010-02-22 21:50:40 +00001170def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1171 "\t$dst, $a, $b",
1172 [/* For disassembly only; pattern left blank */]>,
1173 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001174 bits<4> Rd;
1175 bits<4> Rn;
1176 bits<4> Rm;
1177 let Inst{3-0} = Rm;
1178 let Inst{15-12} = Rd;
1179 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001180 let Inst{27-20} = 0b01101000;
1181 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001182 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001183}
1184
Johnny Chenf4d81052010-02-12 22:53:19 +00001185def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1186 [/* For disassembly only; pattern left blank */]>,
1187 Requires<[IsARM, HasV6T2]> {
1188 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001189 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001190 let Inst{7-0} = 0b00000100;
1191}
1192
Johnny Chenc6f7b272010-02-11 18:12:29 +00001193// The i32imm operand $val can be used by a debugger to store more information
1194// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001195def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1196 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001197 bits<16> val;
1198 let Inst{3-0} = val{3-0};
1199 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001200 let Inst{27-20} = 0b00010010;
1201 let Inst{7-4} = 0b0111;
1202}
1203
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001204// Change Processor State is a system instruction -- for disassembly and
1205// parsing only.
1206// FIXME: Since the asm parser has currently no clean way to handle optional
1207// operands, create 3 versions of the same instruction. Once there's a clean
1208// framework to represent optional operands, change this behavior.
1209class CPS<dag iops, string asm_ops>
1210 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1211 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1212 bits<2> imod;
1213 bits<3> iflags;
1214 bits<5> mode;
1215 bit M;
1216
Johnny Chenb98e1602010-02-12 18:55:33 +00001217 let Inst{31-28} = 0b1111;
1218 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001219 let Inst{19-18} = imod;
1220 let Inst{17} = M; // Enabled if mode is set;
1221 let Inst{16} = 0;
1222 let Inst{8-6} = iflags;
1223 let Inst{5} = 0;
1224 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001225}
1226
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001227let M = 1 in
1228 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1229 "$imod\t$iflags, $mode">;
1230let mode = 0, M = 0 in
1231 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1232
1233let imod = 0, iflags = 0, M = 1 in
1234 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1235
Johnny Chenb92a23f2010-02-21 04:42:01 +00001236// Preload signals the memory system of possible future data/instruction access.
1237// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001238multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001239
Evan Chengdfed19f2010-11-03 06:34:55 +00001240 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001241 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001242 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001243 bits<4> Rt;
1244 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001245 let Inst{31-26} = 0b111101;
1246 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001247 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001248 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001249 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001250 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001251 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001252 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001253 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001254 }
1255
Evan Chengdfed19f2010-11-03 06:34:55 +00001256 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001257 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001258 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001259 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001260 let Inst{31-26} = 0b111101;
1261 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001262 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001263 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001264 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001265 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001266 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001267 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001268 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001269 }
1270}
1271
Evan Cheng416941d2010-11-04 05:19:35 +00001272defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1273defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1274defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001275
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001276def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1277 "setend\t$end",
1278 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001279 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001280 bits<1> end;
1281 let Inst{31-10} = 0b1111000100000001000000;
1282 let Inst{9} = end;
1283 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001284}
1285
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001286def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1287 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001288 bits<4> opt;
1289 let Inst{27-4} = 0b001100100000111100001111;
1290 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001291}
1292
Johnny Chenba6e0332010-02-11 17:14:31 +00001293// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001294let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001295def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001296 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001297 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001298 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001299}
1300
Evan Cheng12c3a532008-11-06 17:48:05 +00001301// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001302let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001303def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001304 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001305 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001306
Evan Cheng325474e2008-01-07 23:56:57 +00001307let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001308def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001309 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001310 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001311
Jim Grosbach53694262010-11-18 01:15:56 +00001312def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001313 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001314 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001315
Jim Grosbach53694262010-11-18 01:15:56 +00001316def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001317 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001318 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001319
Jim Grosbach53694262010-11-18 01:15:56 +00001320def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001321 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001322 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001323
Jim Grosbach53694262010-11-18 01:15:56 +00001324def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001325 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001326 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001327}
Chris Lattner13c63102008-01-06 05:55:01 +00001328let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001329def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001330 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001331
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001332def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001333 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001334 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001335
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001336def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001337 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001338}
Evan Cheng12c3a532008-11-06 17:48:05 +00001339} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001340
Evan Chenge07715c2009-06-23 05:25:29 +00001341
1342// LEApcrel - Load a pc-relative address into a register without offending the
1343// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001344let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001345// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001346// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1347// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001348def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001349 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001350 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001351 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001352 let Inst{27-25} = 0b001;
1353 let Inst{20} = 0;
1354 let Inst{19-16} = 0b1111;
1355 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001356 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001357}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001358def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001359 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001360
1361def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1362 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001363 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001364
Evan Chenga8e29892007-01-19 07:51:42 +00001365//===----------------------------------------------------------------------===//
1366// Control Flow Instructions.
1367//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001368
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001369let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1370 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001371 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001372 "bx", "\tlr", [(ARMretflag)]>,
1373 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001374 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001375 }
1376
1377 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001378 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001379 "mov", "\tpc, lr", [(ARMretflag)]>,
1380 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001381 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001382 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001383}
Rafael Espindola27185192006-09-29 21:20:16 +00001384
Bob Wilson04ea6e52009-10-28 00:37:03 +00001385// Indirect branches
1386let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001387 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001388 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001389 [(brind GPR:$dst)]>,
1390 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001391 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001392 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001393 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001394 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001395
Jim Grosbachd447ac62011-07-13 20:21:31 +00001396 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1397 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001398 Requires<[IsARM, HasV4T]> {
1399 bits<4> dst;
1400 let Inst{27-4} = 0b000100101111111111110001;
1401 let Inst{3-0} = dst;
1402 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001403}
1404
Evan Cheng1e0eab12010-11-29 22:43:27 +00001405// All calls clobber the non-callee saved registers. SP is marked as
1406// a use to prevent stack-pointer assignments that appear immediately
1407// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001408let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001409 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001410 // FIXME: Do we really need a non-predicated version? If so, it should
1411 // at least be a pseudo instruction expanding to the predicated version
1412 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001413 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001414 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001415 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001416 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001417 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001418 Requires<[IsARM, IsNotDarwin]> {
1419 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001420 bits<24> func;
1421 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001422 }
Evan Cheng277f0742007-06-19 21:05:09 +00001423
Jason W Kim685c3502011-02-04 19:47:15 +00001424 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001425 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001426 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001427 Requires<[IsARM, IsNotDarwin]> {
1428 bits<24> func;
1429 let Inst{23-0} = func;
1430 }
Evan Cheng277f0742007-06-19 21:05:09 +00001431
Evan Chenga8e29892007-01-19 07:51:42 +00001432 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001433 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001434 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001435 [(ARMcall GPR:$func)]>,
1436 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001437 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001438 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001439 let Inst{3-0} = func;
1440 }
1441
1442 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1443 IIC_Br, "blx", "\t$func",
1444 [(ARMcall_pred GPR:$func)]>,
1445 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1446 bits<4> func;
1447 let Inst{27-4} = 0b000100101111111111110011;
1448 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001449 }
1450
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001451 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001452 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001453 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001454 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001455 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001456
1457 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001458 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001459 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001460 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001461}
1462
David Goodwin1a8f36e2009-08-12 18:31:53 +00001463let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001464 // On Darwin R9 is call-clobbered.
1465 // R7 is marked as a use to prevent frame-pointer assignments from being
1466 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001467 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001468 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001469 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001470 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001471 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1472 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001473
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001474 def BLr9_pred : ARMPseudoExpand<(outs),
1475 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001476 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001477 [(ARMcall_pred tglobaladdr:$func)],
1478 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001479 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001480
1481 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001482 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001483 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001484 [(ARMcall GPR:$func)],
1485 (BLX GPR:$func)>,
1486 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001487
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001488 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001489 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001490 [(ARMcall_pred GPR:$func)],
1491 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001492 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001493
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001494 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001495 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001496 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001497 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001498 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001499
1500 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001501 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001502 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001503 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001504}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001505
David Goodwin1a8f36e2009-08-12 18:31:53 +00001506let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001507 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1508 // a two-value operand where a dag node expects two operands. :(
1509 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1510 IIC_Br, "b", "\t$target",
1511 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1512 bits<24> target;
1513 let Inst{23-0} = target;
1514 }
1515
Evan Chengaeafca02007-05-16 07:45:54 +00001516 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001517 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001518 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001519 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1520 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001521 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001522 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001523 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001524
Jim Grosbach2dc77682010-11-29 18:37:44 +00001525 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1526 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001527 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001528 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001529 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001530 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1531 // into i12 and rs suffixed versions.
1532 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001533 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001534 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001535 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001536 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001537 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001538 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001539 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001540 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001541 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001542 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001543 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001544
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001545}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001546
Johnny Chen8901e6f2011-03-31 17:53:50 +00001547// BLX (immediate) -- for disassembly only
1548def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1549 "blx\t$target", [/* pattern left blank */]>,
1550 Requires<[IsARM, HasV5T]> {
1551 let Inst{31-25} = 0b1111101;
1552 bits<25> target;
1553 let Inst{23-0} = target{24-1};
1554 let Inst{24} = target{0};
1555}
1556
Jim Grosbach898e7e22011-07-13 20:25:01 +00001557// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001558def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001559 [/* pattern left blank */]> {
1560 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001561 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001562 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001563 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001564 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001565}
1566
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001567// Tail calls.
1568
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001569let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1570 // Darwin versions.
1571 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1572 Uses = [SP] in {
1573 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1574 IIC_Br, []>, Requires<[IsDarwin]>;
1575
1576 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1577 IIC_Br, []>, Requires<[IsDarwin]>;
1578
Jim Grosbach245f5e82011-07-08 18:50:22 +00001579 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001580 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001581 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1582 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001583
Jim Grosbach245f5e82011-07-08 18:50:22 +00001584 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001585 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001586 (BX GPR:$dst)>,
1587 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001588
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001589 }
1590
1591 // Non-Darwin versions (the difference is R9).
1592 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1593 Uses = [SP] in {
1594 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1595 IIC_Br, []>, Requires<[IsNotDarwin]>;
1596
1597 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1598 IIC_Br, []>, Requires<[IsNotDarwin]>;
1599
Jim Grosbach245f5e82011-07-08 18:50:22 +00001600 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001601 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001602 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1603 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001604
Jim Grosbach245f5e82011-07-08 18:50:22 +00001605 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001606 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001607 (BX GPR:$dst)>,
1608 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001609 }
1610}
1611
1612
1613
1614
1615
Johnny Chen0296f3e2010-02-16 21:59:54 +00001616// Secure Monitor Call is a system instruction -- for disassembly only
1617def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1618 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001619 bits<4> opt;
1620 let Inst{23-4} = 0b01100000000000000111;
1621 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001622}
1623
Johnny Chen64dfb782010-02-16 20:04:27 +00001624// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001625let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001626def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001627 [/* For disassembly only; pattern left blank */]> {
1628 bits<24> svc;
1629 let Inst{23-0} = svc;
1630}
Johnny Chen85d5a892010-02-10 18:02:25 +00001631}
Nick Lewyckye27fa742011-03-17 01:46:14 +00001632def : MnemonicAlias<"swi", "svc">;
Johnny Chen85d5a892010-02-10 18:02:25 +00001633
Johnny Chenfb566792010-02-17 21:39:10 +00001634// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001635let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001636def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1637 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001638 [/* For disassembly only; pattern left blank */]> {
1639 let Inst{31-28} = 0b1111;
1640 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001641 let Inst{19-8} = 0xd05;
1642 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001643}
1644
Jim Grosbache6913602010-11-03 01:01:43 +00001645def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1646 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001647 [/* For disassembly only; pattern left blank */]> {
1648 let Inst{31-28} = 0b1111;
1649 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001650 let Inst{19-8} = 0xd05;
1651 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001652}
1653
Johnny Chenfb566792010-02-17 21:39:10 +00001654// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001655def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1656 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001657 [/* For disassembly only; pattern left blank */]> {
1658 let Inst{31-28} = 0b1111;
1659 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001660 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001661}
1662
Jim Grosbache6913602010-11-03 01:01:43 +00001663def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1664 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001665 [/* For disassembly only; pattern left blank */]> {
1666 let Inst{31-28} = 0b1111;
1667 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001668 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001669}
Chris Lattner39ee0362010-10-31 19:10:56 +00001670} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001671
Evan Chenga8e29892007-01-19 07:51:42 +00001672//===----------------------------------------------------------------------===//
1673// Load / store Instructions.
1674//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001675
Evan Chenga8e29892007-01-19 07:51:42 +00001676// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001677
1678
Evan Cheng7e2fe912010-10-28 06:47:08 +00001679defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001680 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001681defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001682 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001683defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001684 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001685defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001686 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001687
Evan Chengfa775d02007-03-19 07:20:03 +00001688// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001689let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1690 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001691def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001692 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1693 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001694 bits<4> Rt;
1695 bits<17> addr;
1696 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1697 let Inst{19-16} = 0b1111;
1698 let Inst{15-12} = Rt;
1699 let Inst{11-0} = addr{11-0}; // imm12
1700}
Evan Chengfa775d02007-03-19 07:20:03 +00001701
Evan Chenga8e29892007-01-19 07:51:42 +00001702// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001703def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001704 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1705 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001706
Evan Chenga8e29892007-01-19 07:51:42 +00001707// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001708def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001709 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1710 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001711
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001712def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001713 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1714 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001715
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001716let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001717// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001718def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1719 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001720 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001721 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001722}
Rafael Espindolac391d162006-10-23 20:34:27 +00001723
Evan Chenga8e29892007-01-19 07:51:42 +00001724// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001725multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001726 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1727 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001728 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1729 // {17-14} Rn
1730 // {13} 1 == Rm, 0 == imm12
1731 // {12} isAdd
1732 // {11-0} imm12/Rm
1733 bits<18> addr;
1734 let Inst{25} = addr{13};
1735 let Inst{23} = addr{12};
1736 let Inst{19-16} = addr{17-14};
1737 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001738 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001739 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001740 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001741 (ins GPR:$Rn, am2offset:$offset),
1742 IndexModePost, LdFrm, itin,
1743 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001744 // {13} 1 == Rm, 0 == imm12
1745 // {12} isAdd
1746 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001747 bits<14> offset;
1748 bits<4> Rn;
1749 let Inst{25} = offset{13};
1750 let Inst{23} = offset{12};
1751 let Inst{19-16} = Rn;
1752 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001753 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001754}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001755
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001756let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001757defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1758defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001759}
Rafael Espindola450856d2006-12-12 00:37:38 +00001760
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001761multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1762 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1763 (ins addrmode3:$addr), IndexModePre,
1764 LdMiscFrm, itin,
1765 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1766 bits<14> addr;
1767 let Inst{23} = addr{8}; // U bit
1768 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1769 let Inst{19-16} = addr{12-9}; // Rn
1770 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1771 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1772 }
1773 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1774 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1775 LdMiscFrm, itin,
1776 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001777 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001778 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001779 let Inst{23} = offset{8}; // U bit
1780 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001781 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001782 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1783 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001784 }
1785}
Rafael Espindola4e307642006-09-08 16:59:47 +00001786
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001787let mayLoad = 1, neverHasSideEffects = 1 in {
1788defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1789defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1790defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001791let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001792def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1793 (ins addrmode3:$addr), IndexModePre,
1794 LdMiscFrm, IIC_iLoad_d_ru,
1795 "ldrd", "\t$Rt, $Rt2, $addr!",
1796 "$addr.base = $Rn_wb", []> {
1797 bits<14> addr;
1798 let Inst{23} = addr{8}; // U bit
1799 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1800 let Inst{19-16} = addr{12-9}; // Rn
1801 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1802 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1803}
1804def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1805 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1806 LdMiscFrm, IIC_iLoad_d_ru,
1807 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1808 "$Rn = $Rn_wb", []> {
1809 bits<10> offset;
1810 bits<4> Rn;
1811 let Inst{23} = offset{8}; // U bit
1812 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1813 let Inst{19-16} = Rn;
1814 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1815 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1816}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001817} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001818} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001819
Johnny Chenadb561d2010-02-18 03:27:42 +00001820// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001821let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001822def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1823 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1824 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1825 // {17-14} Rn
1826 // {13} 1 == Rm, 0 == imm12
1827 // {12} isAdd
1828 // {11-0} imm12/Rm
1829 bits<18> addr;
1830 let Inst{25} = addr{13};
1831 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001832 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001833 let Inst{19-16} = addr{17-14};
1834 let Inst{11-0} = addr{11-0};
1835 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001836}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001837def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1838 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1839 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1840 // {17-14} Rn
1841 // {13} 1 == Rm, 0 == imm12
1842 // {12} isAdd
1843 // {11-0} imm12/Rm
1844 bits<18> addr;
1845 let Inst{25} = addr{13};
1846 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001847 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001848 let Inst{19-16} = addr{17-14};
1849 let Inst{11-0} = addr{11-0};
1850 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001851}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001852def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1853 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1854 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001855 let Inst{21} = 1; // overwrite
1856}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001857def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1858 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1859 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001860 let Inst{21} = 1; // overwrite
1861}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001862def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1863 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1864 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001865 let Inst{21} = 1; // overwrite
1866}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001867}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001868
Evan Chenga8e29892007-01-19 07:51:42 +00001869// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001870
1871// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001872def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001873 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1874 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001875
Evan Chenga8e29892007-01-19 07:51:42 +00001876// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001877let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1878def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001879 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001880 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001881
1882// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001883def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001884 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001885 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001886 "str", "\t$Rt, [$Rn, $offset]!",
1887 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001888 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001889 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001890
Jim Grosbach953557f42010-11-19 21:35:06 +00001891def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001892 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001893 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001894 "str", "\t$Rt, [$Rn], $offset",
1895 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001896 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001897 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001898
Jim Grosbacha1b41752010-11-19 22:06:57 +00001899def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1900 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1901 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001902 "strb", "\t$Rt, [$Rn, $offset]!",
1903 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001904 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1905 GPR:$Rn, am2offset:$offset))]>;
1906def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1907 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1908 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001909 "strb", "\t$Rt, [$Rn], $offset",
1910 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001911 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1912 GPR:$Rn, am2offset:$offset))]>;
1913
Jim Grosbach2dc77682010-11-29 18:37:44 +00001914def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1915 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1916 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001917 "strh", "\t$Rt, [$Rn, $offset]!",
1918 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001919 [(set GPR:$Rn_wb,
1920 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001921
Jim Grosbach2dc77682010-11-29 18:37:44 +00001922def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1923 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1924 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001925 "strh", "\t$Rt, [$Rn], $offset",
1926 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001927 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1928 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001929
Johnny Chen39a4bb32010-02-18 22:31:18 +00001930// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001931let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001932def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1933 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001934 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001935 "strd", "\t$src1, $src2, [$base, $offset]!",
1936 "$base = $base_wb", []>;
1937
1938// For disassembly only
1939def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1940 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001941 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001942 "strd", "\t$src1, $src2, [$base], $offset",
1943 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001944} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001945
Johnny Chenad4df4c2010-03-01 19:22:00 +00001946// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001947
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001948def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1949 IndexModePost, StFrm, IIC_iStore_ru,
1950 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001951 [/* For disassembly only; pattern left blank */]> {
1952 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001953 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1954}
1955
1956def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1957 IndexModePost, StFrm, IIC_iStore_bh_ru,
1958 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1959 [/* For disassembly only; pattern left blank */]> {
1960 let Inst{21} = 1; // overwrite
1961 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001962}
1963
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001964def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001965 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001966 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001967 [/* For disassembly only; pattern left blank */]> {
1968 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001969 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001970}
1971
Evan Chenga8e29892007-01-19 07:51:42 +00001972//===----------------------------------------------------------------------===//
1973// Load / store multiple Instructions.
1974//
1975
Bill Wendling6c470b82010-11-13 09:09:38 +00001976multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1977 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001978 // IA is the default, so no need for an explicit suffix on the
1979 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00001980 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001981 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1982 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001983 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001984 let Inst{24-23} = 0b01; // Increment After
1985 let Inst{21} = 0; // No writeback
1986 let Inst{20} = L_bit;
1987 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001988 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001989 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1990 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001991 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001992 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001993 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001994 let Inst{20} = L_bit;
1995 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001996 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001997 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1998 IndexModeNone, f, itin,
1999 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2000 let Inst{24-23} = 0b00; // Decrement After
2001 let Inst{21} = 0; // No writeback
2002 let Inst{20} = L_bit;
2003 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002004 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002005 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2006 IndexModeUpd, f, itin_upd,
2007 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2008 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002009 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002010 let Inst{20} = L_bit;
2011 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002012 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002013 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2014 IndexModeNone, f, itin,
2015 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2016 let Inst{24-23} = 0b10; // Decrement Before
2017 let Inst{21} = 0; // No writeback
2018 let Inst{20} = L_bit;
2019 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002020 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002021 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2022 IndexModeUpd, f, itin_upd,
2023 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2024 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002025 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002026 let Inst{20} = L_bit;
2027 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002028 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002029 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2030 IndexModeNone, f, itin,
2031 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2032 let Inst{24-23} = 0b11; // Increment Before
2033 let Inst{21} = 0; // No writeback
2034 let Inst{20} = L_bit;
2035 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002036 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002037 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2038 IndexModeUpd, f, itin_upd,
2039 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2040 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002041 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002042 let Inst{20} = L_bit;
2043 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002044}
Bill Wendling6c470b82010-11-13 09:09:38 +00002045
Bill Wendlingc93989a2010-11-13 11:20:05 +00002046let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002047
2048let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2049defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2050
2051let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2052defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2053
2054} // neverHasSideEffects
2055
Bob Wilson0fef5842011-01-06 19:24:32 +00002056// Load / Store Multiple Mnemonic Aliases
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002057def : MnemonicAlias<"ldmfd", "ldm">;
2058def : MnemonicAlias<"ldmia", "ldm">;
Jim Grosbachfbd01782011-06-27 20:32:18 +00002059def : MnemonicAlias<"stmfd", "stmdb">;
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002060def : MnemonicAlias<"stmia", "stm">;
2061def : MnemonicAlias<"stmea", "stm">;
Bill Wendling73fe34a2010-11-16 01:16:36 +00002062
2063// FIXME: remove when we have a way to marking a MI with these properties.
2064// FIXME: Should pc be an implicit operand like PICADD, etc?
2065let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2066 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002067def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2068 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002069 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002070 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002071 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002072
Evan Chenga8e29892007-01-19 07:51:42 +00002073//===----------------------------------------------------------------------===//
2074// Move Instructions.
2075//
2076
Evan Chengcd799b92009-06-12 20:46:18 +00002077let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002078def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2079 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2080 bits<4> Rd;
2081 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002082
Johnny Chen103bf952011-04-01 23:30:25 +00002083 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002084 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002085 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002086 let Inst{3-0} = Rm;
2087 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002088}
2089
Dale Johannesen38d5f042010-06-15 22:24:08 +00002090// A version for the smaller set of tail call registers.
2091let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002092def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002093 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2094 bits<4> Rd;
2095 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002096
Dale Johannesen38d5f042010-06-15 22:24:08 +00002097 let Inst{11-4} = 0b00000000;
2098 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002099 let Inst{3-0} = Rm;
2100 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002101}
2102
Evan Chengf40deed2010-10-27 23:41:30 +00002103def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002104 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002105 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2106 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002107 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002108 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002109 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002110 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002111 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002112 let Inst{25} = 0;
2113}
Evan Chenga2515702007-03-19 07:09:02 +00002114
Evan Chengc4af4632010-11-17 20:13:28 +00002115let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002116def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2117 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002118 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002119 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002120 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002121 let Inst{15-12} = Rd;
2122 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002123 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002124}
2125
Evan Chengc4af4632010-11-17 20:13:28 +00002126let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002127def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002128 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002129 "movw", "\t$Rd, $imm",
2130 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002131 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002132 bits<4> Rd;
2133 bits<16> imm;
2134 let Inst{15-12} = Rd;
2135 let Inst{11-0} = imm{11-0};
2136 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002137 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002138 let Inst{25} = 1;
2139}
2140
Evan Cheng53519f02011-01-21 18:55:51 +00002141def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2142 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002143
2144let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002145def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002146 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002147 "movt", "\t$Rd, $imm",
2148 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002149 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002150 lo16AllZero:$imm))]>, UnaryDP,
2151 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002152 bits<4> Rd;
2153 bits<16> imm;
2154 let Inst{15-12} = Rd;
2155 let Inst{11-0} = imm{11-0};
2156 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002157 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002158 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002159}
Evan Cheng13ab0202007-07-10 18:08:01 +00002160
Evan Cheng53519f02011-01-21 18:55:51 +00002161def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2162 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002163
2164} // Constraints
2165
Evan Cheng20956592009-10-21 08:15:52 +00002166def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2167 Requires<[IsARM, HasV6T2]>;
2168
David Goodwinca01a8d2009-09-01 18:32:09 +00002169let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002170def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002171 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2172 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002173
2174// These aren't really mov instructions, but we have to define them this way
2175// due to flag operands.
2176
Evan Cheng071a2792007-09-11 19:55:27 +00002177let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002178def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002179 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2180 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002181def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002182 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2183 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002184}
Evan Chenga8e29892007-01-19 07:51:42 +00002185
Evan Chenga8e29892007-01-19 07:51:42 +00002186//===----------------------------------------------------------------------===//
2187// Extend Instructions.
2188//
2189
2190// Sign extenders
2191
Evan Cheng576a3962010-09-25 00:49:35 +00002192defm SXTB : AI_ext_rrot<0b01101010,
2193 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2194defm SXTH : AI_ext_rrot<0b01101011,
2195 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002196
Evan Cheng576a3962010-09-25 00:49:35 +00002197defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002198 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002199defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002200 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002201
Johnny Chen2ec5e492010-02-22 21:50:40 +00002202// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002203defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002204
2205// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002206defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002207
2208// Zero extenders
2209
2210let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002211defm UXTB : AI_ext_rrot<0b01101110,
2212 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2213defm UXTH : AI_ext_rrot<0b01101111,
2214 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2215defm UXTB16 : AI_ext_rrot<0b01101100,
2216 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002217
Jim Grosbach542f6422010-07-28 23:25:44 +00002218// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2219// The transformation should probably be done as a combiner action
2220// instead so we can include a check for masking back in the upper
2221// eight bits of the source into the lower eight bits of the result.
2222//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2223// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002224def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002225 (UXTB16r_rot GPR:$Src, 8)>;
2226
Evan Cheng576a3962010-09-25 00:49:35 +00002227defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002228 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002229defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002230 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002231}
2232
Evan Chenga8e29892007-01-19 07:51:42 +00002233// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002234// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002235defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002236
Evan Chenga8e29892007-01-19 07:51:42 +00002237
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002238def SBFX : I<(outs GPR:$Rd),
2239 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002240 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002241 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002242 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002243 bits<4> Rd;
2244 bits<4> Rn;
2245 bits<5> lsb;
2246 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002247 let Inst{27-21} = 0b0111101;
2248 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002249 let Inst{20-16} = width;
2250 let Inst{15-12} = Rd;
2251 let Inst{11-7} = lsb;
2252 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002253}
2254
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002255def UBFX : I<(outs GPR:$Rd),
2256 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002257 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002258 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002259 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002260 bits<4> Rd;
2261 bits<4> Rn;
2262 bits<5> lsb;
2263 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002264 let Inst{27-21} = 0b0111111;
2265 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002266 let Inst{20-16} = width;
2267 let Inst{15-12} = Rd;
2268 let Inst{11-7} = lsb;
2269 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002270}
2271
Evan Chenga8e29892007-01-19 07:51:42 +00002272//===----------------------------------------------------------------------===//
2273// Arithmetic Instructions.
2274//
2275
Jim Grosbach26421962008-10-14 20:36:24 +00002276defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002277 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002278 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002279defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002280 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002281 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002282
Evan Chengc85e8322007-07-05 07:13:32 +00002283// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002284defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002285 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002286 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2287defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002288 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002289 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002290
Evan Cheng62674222009-06-25 23:34:10 +00002291defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002292 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2293 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002294defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002295 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2296 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002297
2298// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002299let usesCustomInserter = 1 in {
2300defm ADCS : AI1_adde_sube_s_irs<
2301 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2302defm SBCS : AI1_adde_sube_s_irs<
2303 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2304}
Evan Chenga8e29892007-01-19 07:51:42 +00002305
Jim Grosbach84760882010-10-15 18:42:41 +00002306def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2307 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2308 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2309 bits<4> Rd;
2310 bits<4> Rn;
2311 bits<12> imm;
2312 let Inst{25} = 1;
2313 let Inst{15-12} = Rd;
2314 let Inst{19-16} = Rn;
2315 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002316}
Evan Cheng13ab0202007-07-10 18:08:01 +00002317
Bob Wilsoncff71782010-08-05 18:23:43 +00002318// The reg/reg form is only defined for the disassembler; for codegen it is
2319// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002320def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2321 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002322 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002323 bits<4> Rd;
2324 bits<4> Rn;
2325 bits<4> Rm;
2326 let Inst{11-4} = 0b00000000;
2327 let Inst{25} = 0;
2328 let Inst{3-0} = Rm;
2329 let Inst{15-12} = Rd;
2330 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002331}
2332
Jim Grosbach84760882010-10-15 18:42:41 +00002333def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2334 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2335 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2336 bits<4> Rd;
2337 bits<4> Rn;
2338 bits<12> shift;
2339 let Inst{25} = 0;
2340 let Inst{11-0} = shift;
2341 let Inst{15-12} = Rd;
2342 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002343}
Evan Chengc85e8322007-07-05 07:13:32 +00002344
2345// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002346// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2347let usesCustomInserter = 1 in {
2348def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002349 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002350 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2351def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002352 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002353 [/* For disassembly only; pattern left blank */]>;
2354def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002355 4, IIC_iALUsr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002356 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002357}
Evan Chengc85e8322007-07-05 07:13:32 +00002358
Evan Cheng62674222009-06-25 23:34:10 +00002359let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002360def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2361 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2362 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002363 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002364 bits<4> Rd;
2365 bits<4> Rn;
2366 bits<12> imm;
2367 let Inst{25} = 1;
2368 let Inst{15-12} = Rd;
2369 let Inst{19-16} = Rn;
2370 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002371}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002372// The reg/reg form is only defined for the disassembler; for codegen it is
2373// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002374def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2375 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002376 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002377 bits<4> Rd;
2378 bits<4> Rn;
2379 bits<4> Rm;
2380 let Inst{11-4} = 0b00000000;
2381 let Inst{25} = 0;
2382 let Inst{3-0} = Rm;
2383 let Inst{15-12} = Rd;
2384 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002385}
Jim Grosbach84760882010-10-15 18:42:41 +00002386def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2387 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2388 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002389 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002390 bits<4> Rd;
2391 bits<4> Rn;
2392 bits<12> shift;
2393 let Inst{25} = 0;
2394 let Inst{11-0} = shift;
2395 let Inst{15-12} = Rd;
2396 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002397}
Evan Cheng62674222009-06-25 23:34:10 +00002398}
2399
Owen Andersonb48c7912011-04-05 23:55:28 +00002400// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2401let usesCustomInserter = 1, Uses = [CPSR] in {
2402def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002403 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002404 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002405def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002406 4, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002407 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002408}
Evan Cheng2c614c52007-06-06 10:17:05 +00002409
Evan Chenga8e29892007-01-19 07:51:42 +00002410// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002411// The assume-no-carry-in form uses the negation of the input since add/sub
2412// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2413// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2414// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002415def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2416 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002417def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2418 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2419// The with-carry-in form matches bitwise not instead of the negation.
2420// Effectively, the inverse interpretation of the carry flag already accounts
2421// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002422def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002423 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002424def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2425 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002426
2427// Note: These are implemented in C++ code, because they have to generate
2428// ADD/SUBrs instructions, which use a complex pattern that a xform function
2429// cannot produce.
2430// (mul X, 2^n+1) -> (add (X << n), X)
2431// (mul X, 2^n-1) -> (rsb X, (X << n))
2432
Johnny Chen667d1272010-02-22 18:50:54 +00002433// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002434// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002435class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002436 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2437 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2438 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002439 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002440 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002441 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002442 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002443 let Inst{11-4} = op11_4;
2444 let Inst{19-16} = Rn;
2445 let Inst{15-12} = Rd;
2446 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002447}
2448
Johnny Chen667d1272010-02-22 18:50:54 +00002449// Saturating add/subtract -- for disassembly only
2450
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002451def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002452 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2453 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002454def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002455 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2456 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2457def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2458 "\t$Rd, $Rm, $Rn">;
2459def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2460 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002461
2462def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2463def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2464def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2465def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2466def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2467def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2468def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2469def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2470def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2471def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2472def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2473def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002474
2475// Signed/Unsigned add/subtract -- for disassembly only
2476
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002477def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2478def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2479def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2480def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2481def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2482def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2483def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2484def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2485def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2486def USAX : AAI<0b01100101, 0b11110101, "usax">;
2487def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2488def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002489
2490// Signed/Unsigned halving add/subtract -- for disassembly only
2491
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002492def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2493def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2494def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2495def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2496def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2497def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2498def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2499def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2500def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2501def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2502def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2503def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002504
Johnny Chenadc77332010-02-26 22:04:29 +00002505// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002506
Jim Grosbach70987fb2010-10-18 23:35:38 +00002507def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002508 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002509 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002510 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002511 bits<4> Rd;
2512 bits<4> Rn;
2513 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002514 let Inst{27-20} = 0b01111000;
2515 let Inst{15-12} = 0b1111;
2516 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002517 let Inst{19-16} = Rd;
2518 let Inst{11-8} = Rm;
2519 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002520}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002521def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002522 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002523 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002524 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002525 bits<4> Rd;
2526 bits<4> Rn;
2527 bits<4> Rm;
2528 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002529 let Inst{27-20} = 0b01111000;
2530 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002531 let Inst{19-16} = Rd;
2532 let Inst{15-12} = Ra;
2533 let Inst{11-8} = Rm;
2534 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002535}
2536
2537// Signed/Unsigned saturate -- for disassembly only
2538
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002539def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002540 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002541 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002542 bits<4> Rd;
2543 bits<5> sat_imm;
2544 bits<4> Rn;
2545 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002546 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002547 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002548 let Inst{20-16} = sat_imm;
2549 let Inst{15-12} = Rd;
2550 let Inst{11-7} = sh{7-3};
2551 let Inst{6} = sh{0};
2552 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002553}
2554
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002555def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002556 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002557 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002558 bits<4> Rd;
2559 bits<4> sat_imm;
2560 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002561 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002562 let Inst{11-4} = 0b11110011;
2563 let Inst{15-12} = Rd;
2564 let Inst{19-16} = sat_imm;
2565 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002566}
2567
Jim Grosbach70987fb2010-10-18 23:35:38 +00002568def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2569 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002570 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002571 bits<4> Rd;
2572 bits<5> sat_imm;
2573 bits<4> Rn;
2574 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002575 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002576 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002577 let Inst{15-12} = Rd;
2578 let Inst{11-7} = sh{7-3};
2579 let Inst{6} = sh{0};
2580 let Inst{20-16} = sat_imm;
2581 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002582}
2583
Jim Grosbach70987fb2010-10-18 23:35:38 +00002584def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2585 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002586 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002587 bits<4> Rd;
2588 bits<4> sat_imm;
2589 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002590 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002591 let Inst{11-4} = 0b11110011;
2592 let Inst{15-12} = Rd;
2593 let Inst{19-16} = sat_imm;
2594 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002595}
Evan Chenga8e29892007-01-19 07:51:42 +00002596
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002597def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2598def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002599
Evan Chenga8e29892007-01-19 07:51:42 +00002600//===----------------------------------------------------------------------===//
2601// Bitwise Instructions.
2602//
2603
Jim Grosbach26421962008-10-14 20:36:24 +00002604defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002605 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002606 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002607defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002608 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002609 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002610defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002611 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002612 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002613defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002614 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002615 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002616
Jim Grosbach3fea191052010-10-21 22:03:21 +00002617def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002618 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002619 "bfc", "\t$Rd, $imm", "$src = $Rd",
2620 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002621 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002622 bits<4> Rd;
2623 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002624 let Inst{27-21} = 0b0111110;
2625 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002626 let Inst{15-12} = Rd;
2627 let Inst{11-7} = imm{4-0}; // lsb
2628 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002629}
2630
Johnny Chenb2503c02010-02-17 06:31:48 +00002631// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002632def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002633 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002634 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2635 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002636 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002637 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002638 bits<4> Rd;
2639 bits<4> Rn;
2640 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002641 let Inst{27-21} = 0b0111110;
2642 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002643 let Inst{15-12} = Rd;
2644 let Inst{11-7} = imm{4-0}; // lsb
2645 let Inst{20-16} = imm{9-5}; // width
2646 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002647}
2648
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002649// GNU as only supports this form of bfi (w/ 4 arguments)
2650let isAsmParserOnly = 1 in
2651def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2652 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002653 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002654 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2655 []>, Requires<[IsARM, HasV6T2]> {
2656 bits<4> Rd;
2657 bits<4> Rn;
2658 bits<5> lsb;
2659 bits<5> width;
2660 let Inst{27-21} = 0b0111110;
2661 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2662 let Inst{15-12} = Rd;
2663 let Inst{11-7} = lsb;
2664 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2665 let Inst{3-0} = Rn;
2666}
2667
Jim Grosbach36860462010-10-21 22:19:32 +00002668def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2669 "mvn", "\t$Rd, $Rm",
2670 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2671 bits<4> Rd;
2672 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002673 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002674 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002675 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002676 let Inst{15-12} = Rd;
2677 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002678}
Jim Grosbach36860462010-10-21 22:19:32 +00002679def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2680 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2681 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2682 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002683 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002684 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002685 let Inst{19-16} = 0b0000;
2686 let Inst{15-12} = Rd;
2687 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002688}
Evan Chengc4af4632010-11-17 20:13:28 +00002689let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002690def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2691 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2692 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2693 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002694 bits<12> imm;
2695 let Inst{25} = 1;
2696 let Inst{19-16} = 0b0000;
2697 let Inst{15-12} = Rd;
2698 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002699}
Evan Chenga8e29892007-01-19 07:51:42 +00002700
2701def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2702 (BICri GPR:$src, so_imm_not:$imm)>;
2703
2704//===----------------------------------------------------------------------===//
2705// Multiply Instructions.
2706//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002707class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2708 string opc, string asm, list<dag> pattern>
2709 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2710 bits<4> Rd;
2711 bits<4> Rm;
2712 bits<4> Rn;
2713 let Inst{19-16} = Rd;
2714 let Inst{11-8} = Rm;
2715 let Inst{3-0} = Rn;
2716}
2717class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2718 string opc, string asm, list<dag> pattern>
2719 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2720 bits<4> RdLo;
2721 bits<4> RdHi;
2722 bits<4> Rm;
2723 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002724 let Inst{19-16} = RdHi;
2725 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002726 let Inst{11-8} = Rm;
2727 let Inst{3-0} = Rn;
2728}
Evan Chenga8e29892007-01-19 07:51:42 +00002729
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002730// FIXME: The v5 pseudos are only necessary for the additional Constraint
2731// property. Remove them when it's possible to add those properties
2732// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002733let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002734def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2735 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002736 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002737 Requires<[IsARM, HasV6]> {
2738 let Inst{15-12} = 0b0000;
2739}
Evan Chenga8e29892007-01-19 07:51:42 +00002740
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002741let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002742def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2743 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002744 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002745 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2746 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002747 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002748}
2749
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002750def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2751 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002752 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2753 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002754 bits<4> Ra;
2755 let Inst{15-12} = Ra;
2756}
Evan Chenga8e29892007-01-19 07:51:42 +00002757
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002758let Constraints = "@earlyclobber $Rd" in
2759def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2760 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002761 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002762 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2763 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2764 Requires<[IsARM, NoV6]>;
2765
Jim Grosbach65711012010-11-19 22:22:37 +00002766def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2767 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2768 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002769 Requires<[IsARM, HasV6T2]> {
2770 bits<4> Rd;
2771 bits<4> Rm;
2772 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002773 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002774 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002775 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002776 let Inst{11-8} = Rm;
2777 let Inst{3-0} = Rn;
2778}
Evan Chengedcbada2009-07-06 22:05:45 +00002779
Evan Chenga8e29892007-01-19 07:51:42 +00002780// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002781let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002782let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002783def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002784 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002785 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2786 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002787
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002788def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002789 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002790 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2791 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002792
2793let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2794def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2795 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002796 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002797 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2798 Requires<[IsARM, NoV6]>;
2799
2800def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2801 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002802 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002803 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2804 Requires<[IsARM, NoV6]>;
2805}
Evan Cheng8de898a2009-06-26 00:19:44 +00002806}
Evan Chenga8e29892007-01-19 07:51:42 +00002807
2808// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002809def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2810 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002811 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2812 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002813def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2814 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002815 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2816 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002817
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002818def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2819 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2820 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2821 Requires<[IsARM, HasV6]> {
2822 bits<4> RdLo;
2823 bits<4> RdHi;
2824 bits<4> Rm;
2825 bits<4> Rn;
2826 let Inst{19-16} = RdLo;
2827 let Inst{15-12} = RdHi;
2828 let Inst{11-8} = Rm;
2829 let Inst{3-0} = Rn;
2830}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002831
2832let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2833def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2834 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002835 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002836 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2837 Requires<[IsARM, NoV6]>;
2838def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2839 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002840 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002841 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2842 Requires<[IsARM, NoV6]>;
2843def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2844 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002845 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002846 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2847 Requires<[IsARM, NoV6]>;
2848}
2849
Evan Chengcd799b92009-06-12 20:46:18 +00002850} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002851
2852// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002853def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2854 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2855 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002856 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002857 let Inst{15-12} = 0b1111;
2858}
Evan Cheng13ab0202007-07-10 18:08:01 +00002859
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002860def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2861 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002862 [/* For disassembly only; pattern left blank */]>,
2863 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002864 let Inst{15-12} = 0b1111;
2865}
2866
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002867def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2868 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2869 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2870 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2871 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002872
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002873def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2874 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2875 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002876 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002877 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002878
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002879def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2880 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2881 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2882 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2883 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002884
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002885def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2886 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2887 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002888 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002889 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002890
Raul Herbster37fb5b12007-08-30 23:25:47 +00002891multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002892 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2893 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2894 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2895 (sext_inreg GPR:$Rm, i16)))]>,
2896 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002897
Jim Grosbach3870b752010-10-22 18:35:16 +00002898 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2899 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2900 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2901 (sra GPR:$Rm, (i32 16))))]>,
2902 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002903
Jim Grosbach3870b752010-10-22 18:35:16 +00002904 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2905 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2906 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2907 (sext_inreg GPR:$Rm, i16)))]>,
2908 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002909
Jim Grosbach3870b752010-10-22 18:35:16 +00002910 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2911 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2912 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2913 (sra GPR:$Rm, (i32 16))))]>,
2914 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002915
Jim Grosbach3870b752010-10-22 18:35:16 +00002916 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2917 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2918 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2919 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2920 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002921
Jim Grosbach3870b752010-10-22 18:35:16 +00002922 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2923 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2924 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2925 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2926 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002927}
2928
Raul Herbster37fb5b12007-08-30 23:25:47 +00002929
2930multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002931 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002932 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2933 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2934 [(set GPR:$Rd, (add GPR:$Ra,
2935 (opnode (sext_inreg GPR:$Rn, i16),
2936 (sext_inreg GPR:$Rm, i16))))]>,
2937 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002938
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002939 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002940 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2941 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2942 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2943 (sra GPR:$Rm, (i32 16)))))]>,
2944 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002945
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002946 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002947 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2948 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2949 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2950 (sext_inreg GPR:$Rm, i16))))]>,
2951 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002952
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002953 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002954 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2955 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2956 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2957 (sra GPR:$Rm, (i32 16)))))]>,
2958 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002959
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002960 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002961 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2962 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2963 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2964 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2965 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002966
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002967 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002968 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2969 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2970 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2971 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2972 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002973}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002974
Raul Herbster37fb5b12007-08-30 23:25:47 +00002975defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2976defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002977
Johnny Chen83498e52010-02-12 21:59:23 +00002978// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002979def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2980 (ins GPR:$Rn, GPR:$Rm),
2981 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002982 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002983 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002984
Jim Grosbach3870b752010-10-22 18:35:16 +00002985def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2986 (ins GPR:$Rn, GPR:$Rm),
2987 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002988 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002989 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002990
Jim Grosbach3870b752010-10-22 18:35:16 +00002991def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2992 (ins GPR:$Rn, GPR:$Rm),
2993 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002994 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002995 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002996
Jim Grosbach3870b752010-10-22 18:35:16 +00002997def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2998 (ins GPR:$Rn, GPR:$Rm),
2999 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003000 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003001 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003002
Johnny Chen667d1272010-02-22 18:50:54 +00003003// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003004class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3005 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003006 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003007 bits<4> Rn;
3008 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003009 let Inst{4} = 1;
3010 let Inst{5} = swap;
3011 let Inst{6} = sub;
3012 let Inst{7} = 0;
3013 let Inst{21-20} = 0b00;
3014 let Inst{22} = long;
3015 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00003016 let Inst{11-8} = Rm;
3017 let Inst{3-0} = Rn;
3018}
3019class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3020 InstrItinClass itin, string opc, string asm>
3021 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3022 bits<4> Rd;
3023 let Inst{15-12} = 0b1111;
3024 let Inst{19-16} = Rd;
3025}
3026class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3027 InstrItinClass itin, string opc, string asm>
3028 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3029 bits<4> Ra;
3030 let Inst{15-12} = Ra;
3031}
3032class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3033 InstrItinClass itin, string opc, string asm>
3034 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3035 bits<4> RdLo;
3036 bits<4> RdHi;
3037 let Inst{19-16} = RdHi;
3038 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003039}
3040
3041multiclass AI_smld<bit sub, string opc> {
3042
Jim Grosbach385e1362010-10-22 19:15:30 +00003043 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3044 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003045
Jim Grosbach385e1362010-10-22 19:15:30 +00003046 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3047 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003048
Jim Grosbach385e1362010-10-22 19:15:30 +00003049 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3050 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3051 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003052
Jim Grosbach385e1362010-10-22 19:15:30 +00003053 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3054 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3055 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003056
3057}
3058
3059defm SMLA : AI_smld<0, "smla">;
3060defm SMLS : AI_smld<1, "smls">;
3061
Johnny Chen2ec5e492010-02-22 21:50:40 +00003062multiclass AI_sdml<bit sub, string opc> {
3063
Jim Grosbach385e1362010-10-22 19:15:30 +00003064 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3065 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3066 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3067 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003068}
3069
3070defm SMUA : AI_sdml<0, "smua">;
3071defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003072
Evan Chenga8e29892007-01-19 07:51:42 +00003073//===----------------------------------------------------------------------===//
3074// Misc. Arithmetic Instructions.
3075//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003076
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003077def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3078 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3079 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003080
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003081def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3082 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3083 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3084 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003085
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003086def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3087 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3088 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003089
Evan Cheng9568e5c2011-06-21 06:01:08 +00003090let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003091def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3092 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003093 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003094 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003095
Evan Cheng9568e5c2011-06-21 06:01:08 +00003096let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003097def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3098 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003099 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003100 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003101
Evan Chengf60ceac2011-06-15 17:17:48 +00003102def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3103 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3104 (REVSH GPR:$Rm)>;
3105
Bob Wilsonf955f292010-08-17 17:23:19 +00003106def lsl_shift_imm : SDNodeXForm<imm, [{
3107 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3108 return CurDAG->getTargetConstant(Sh, MVT::i32);
3109}]>;
3110
Eric Christopher8f232d32011-04-28 05:49:04 +00003111def lsl_amt : ImmLeaf<i32, [{
3112 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003113}], lsl_shift_imm>;
3114
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003115def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3116 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3117 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3118 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3119 (and (shl GPR:$Rm, lsl_amt:$sh),
3120 0xFFFF0000)))]>,
3121 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003122
Evan Chenga8e29892007-01-19 07:51:42 +00003123// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003124def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3125 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3126def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3127 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003128
Bob Wilsonf955f292010-08-17 17:23:19 +00003129def asr_shift_imm : SDNodeXForm<imm, [{
3130 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3131 return CurDAG->getTargetConstant(Sh, MVT::i32);
3132}]>;
3133
Eric Christopher8f232d32011-04-28 05:49:04 +00003134def asr_amt : ImmLeaf<i32, [{
3135 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003136}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003137
Bob Wilsondc66eda2010-08-16 22:26:55 +00003138// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3139// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003140def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3141 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3142 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3143 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3144 (and (sra GPR:$Rm, asr_amt:$sh),
3145 0xFFFF)))]>,
3146 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003147
Evan Chenga8e29892007-01-19 07:51:42 +00003148// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3149// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003150def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003151 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003152def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003153 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3154 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003155
Evan Chenga8e29892007-01-19 07:51:42 +00003156//===----------------------------------------------------------------------===//
3157// Comparison Instructions...
3158//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003159
Jim Grosbach26421962008-10-14 20:36:24 +00003160defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003161 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003162 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003163
Jim Grosbach97a884d2010-12-07 20:41:06 +00003164// ARMcmpZ can re-use the above instruction definitions.
3165def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3166 (CMPri GPR:$src, so_imm:$imm)>;
3167def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3168 (CMPrr GPR:$src, GPR:$rhs)>;
3169def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3170 (CMPrs GPR:$src, so_reg:$rhs)>;
3171
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003172// FIXME: We have to be careful when using the CMN instruction and comparison
3173// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003174// results:
3175//
3176// rsbs r1, r1, 0
3177// cmp r0, r1
3178// mov r0, #0
3179// it ls
3180// mov r0, #1
3181//
3182// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003183//
Bill Wendling6165e872010-08-26 18:33:51 +00003184// cmn r0, r1
3185// mov r0, #0
3186// it ls
3187// mov r0, #1
3188//
3189// However, the CMN gives the *opposite* result when r1 is 0. This is because
3190// the carry flag is set in the CMP case but not in the CMN case. In short, the
3191// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3192// value of r0 and the carry bit (because the "carry bit" parameter to
3193// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3194// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3195// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3196// parameter to AddWithCarry is defined as 0).
3197//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003198// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003199//
3200// x = 0
3201// ~x = 0xFFFF FFFF
3202// ~x + 1 = 0x1 0000 0000
3203// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3204//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003205// Therefore, we should disable CMN when comparing against zero, until we can
3206// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3207// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003208//
3209// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3210//
3211// This is related to <rdar://problem/7569620>.
3212//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003213//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3214// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003215
Evan Chenga8e29892007-01-19 07:51:42 +00003216// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003217defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003218 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003219 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003220defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003221 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003222 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003223
David Goodwinc0309b42009-06-29 15:33:01 +00003224defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003225 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003226 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003227
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003228//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3229// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003230
David Goodwinc0309b42009-06-29 15:33:01 +00003231def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003232 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003233
Evan Cheng218977b2010-07-13 19:27:42 +00003234// Pseudo i64 compares for some floating point compares.
3235let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3236 Defs = [CPSR] in {
3237def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003238 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003239 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003240 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3241
3242def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003243 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003244 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3245} // usesCustomInserter
3246
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003247
Evan Chenga8e29892007-01-19 07:51:42 +00003248// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003249// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003250// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003251let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003252def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003253 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003254 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3255 RegConstraint<"$false = $Rd">;
3256def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3257 (ins GPR:$false, so_reg:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003258 4, IIC_iCMOVsr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003259 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3260 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003261
Evan Chengc4af4632010-11-17 20:13:28 +00003262let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003263def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3264 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003265 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003266 []>,
3267 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003268
Evan Chengc4af4632010-11-17 20:13:28 +00003269let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003270def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3271 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003272 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003273 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003274 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003275
Evan Cheng63f35442010-11-13 02:25:14 +00003276// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003277let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003278def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3279 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003280 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003281
Evan Chengc4af4632010-11-17 20:13:28 +00003282let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003283def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3284 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003285 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003286 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003287 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003288} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003289
Jim Grosbach3728e962009-12-10 00:11:09 +00003290//===----------------------------------------------------------------------===//
3291// Atomic operations intrinsics
3292//
3293
Bob Wilsonf74a4292010-10-30 00:54:37 +00003294def memb_opt : Operand<i32> {
3295 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003296 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003297}
Jim Grosbach3728e962009-12-10 00:11:09 +00003298
Bob Wilsonf74a4292010-10-30 00:54:37 +00003299// memory barriers protect the atomic sequences
3300let hasSideEffects = 1 in {
3301def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3302 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3303 Requires<[IsARM, HasDB]> {
3304 bits<4> opt;
3305 let Inst{31-4} = 0xf57ff05;
3306 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003307}
Jim Grosbach3728e962009-12-10 00:11:09 +00003308}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003309
Jim Grosbach77f379e2011-07-14 00:10:26 +00003310def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
Jim Grosbach032434d2011-07-13 23:40:38 +00003311
Bob Wilsonf74a4292010-10-30 00:54:37 +00003312def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003313 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003314 Requires<[IsARM, HasDB]> {
3315 bits<4> opt;
3316 let Inst{31-4} = 0xf57ff04;
3317 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003318}
3319
Jim Grosbache77494e2011-07-14 00:18:13 +00003320def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
3321
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003322// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003323def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3324 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003325 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003326 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003327 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003328 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003329}
3330
Jim Grosbach9dec5072011-07-14 18:00:31 +00003331def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
3332
Jim Grosbach66869102009-12-11 18:52:41 +00003333let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003334 let Uses = [CPSR] in {
3335 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003336 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003337 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3338 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003339 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003340 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3341 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003342 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003343 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3344 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003345 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003346 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3347 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003348 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003349 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3350 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003351 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003352 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003353 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3354 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3355 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3356 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3357 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3358 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3359 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3360 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3361 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3362 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3363 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3364 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003365 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003366 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003367 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3368 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003369 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003370 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3371 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003372 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003373 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3374 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003375 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003376 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3377 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003378 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003379 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3380 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003381 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003382 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003383 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3384 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3385 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3386 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3387 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3388 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3389 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3390 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3391 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3392 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3393 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3394 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003395 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003396 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003397 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3398 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003399 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003400 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3401 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003402 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003403 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3404 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003405 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003406 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3407 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003408 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003409 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3410 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003411 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003412 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003413 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3414 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3415 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3416 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3417 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3418 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3419 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3420 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3421 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3422 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3423 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3424 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003425
3426 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003427 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003428 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3429 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003430 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003431 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3432 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003433 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003434 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3435
Jim Grosbache801dc42009-12-12 01:40:06 +00003436 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003437 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003438 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3439 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003440 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003441 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3442 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003443 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003444 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3445}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003446}
3447
3448let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003449def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3450 "ldrexb", "\t$Rt, $addr", []>;
3451def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3452 "ldrexh", "\t$Rt, $addr", []>;
3453def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3454 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003455let hasExtraDefRegAllocReq = 1 in
3456 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3457 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003458}
3459
Jim Grosbach86875a22010-10-29 19:58:57 +00003460let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003461def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3462 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3463def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3464 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3465def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3466 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003467}
3468
3469let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003470def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003471 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3472 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003473
Johnny Chenb9436272010-02-17 22:37:58 +00003474// Clear-Exclusive is for disassembly only.
3475def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3476 [/* For disassembly only; pattern left blank */]>,
3477 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003478 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003479}
3480
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003481// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3482let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003483def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3484 [/* For disassembly only; pattern left blank */]>;
3485def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3486 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003487}
3488
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003489//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003490// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003491//
3492
Jim Grosbach83ab0702011-07-13 22:01:08 +00003493def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3494 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003495 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003496 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3497 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003498 bits<4> opc1;
3499 bits<4> CRn;
3500 bits<4> CRd;
3501 bits<4> cop;
3502 bits<3> opc2;
3503 bits<4> CRm;
3504
3505 let Inst{3-0} = CRm;
3506 let Inst{4} = 0;
3507 let Inst{7-5} = opc2;
3508 let Inst{11-8} = cop;
3509 let Inst{15-12} = CRd;
3510 let Inst{19-16} = CRn;
3511 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003512}
3513
Jim Grosbach83ab0702011-07-13 22:01:08 +00003514def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3515 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003516 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003517 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3518 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003519 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003520 bits<4> opc1;
3521 bits<4> CRn;
3522 bits<4> CRd;
3523 bits<4> cop;
3524 bits<3> opc2;
3525 bits<4> CRm;
3526
3527 let Inst{3-0} = CRm;
3528 let Inst{4} = 0;
3529 let Inst{7-5} = opc2;
3530 let Inst{11-8} = cop;
3531 let Inst{15-12} = CRd;
3532 let Inst{19-16} = CRn;
3533 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003534}
3535
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003536class ACI<dag oops, dag iops, string opc, string asm,
3537 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003538 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003539 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003540 let Inst{27-25} = 0b110;
3541}
3542
Johnny Chen670a4562011-04-04 23:39:08 +00003543multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003544
3545 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003546 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3547 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003548 let Inst{31-28} = op31_28;
3549 let Inst{24} = 1; // P = 1
3550 let Inst{21} = 0; // W = 0
3551 let Inst{22} = 0; // D = 0
3552 let Inst{20} = load;
3553 }
3554
3555 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003556 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3557 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003558 let Inst{31-28} = op31_28;
3559 let Inst{24} = 1; // P = 1
3560 let Inst{21} = 1; // W = 1
3561 let Inst{22} = 0; // D = 0
3562 let Inst{20} = load;
3563 }
3564
3565 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003566 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3567 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003568 let Inst{31-28} = op31_28;
3569 let Inst{24} = 0; // P = 0
3570 let Inst{21} = 1; // W = 1
3571 let Inst{22} = 0; // D = 0
3572 let Inst{20} = load;
3573 }
3574
3575 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003576 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3577 ops),
3578 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003579 let Inst{31-28} = op31_28;
3580 let Inst{24} = 0; // P = 0
3581 let Inst{23} = 1; // U = 1
3582 let Inst{21} = 0; // W = 0
3583 let Inst{22} = 0; // D = 0
3584 let Inst{20} = load;
3585 }
3586
3587 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003588 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3589 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003590 let Inst{31-28} = op31_28;
3591 let Inst{24} = 1; // P = 1
3592 let Inst{21} = 0; // W = 0
3593 let Inst{22} = 1; // D = 1
3594 let Inst{20} = load;
3595 }
3596
3597 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003598 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3599 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3600 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003601 let Inst{31-28} = op31_28;
3602 let Inst{24} = 1; // P = 1
3603 let Inst{21} = 1; // W = 1
3604 let Inst{22} = 1; // D = 1
3605 let Inst{20} = load;
3606 }
3607
3608 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003609 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3610 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3611 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003612 let Inst{31-28} = op31_28;
3613 let Inst{24} = 0; // P = 0
3614 let Inst{21} = 1; // W = 1
3615 let Inst{22} = 1; // D = 1
3616 let Inst{20} = load;
3617 }
3618
3619 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003620 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3621 ops),
3622 !strconcat(!strconcat(opc, "l"), cond),
3623 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003624 let Inst{31-28} = op31_28;
3625 let Inst{24} = 0; // P = 0
3626 let Inst{23} = 1; // U = 1
3627 let Inst{21} = 0; // W = 0
3628 let Inst{22} = 1; // D = 1
3629 let Inst{20} = load;
3630 }
3631}
3632
Johnny Chen670a4562011-04-04 23:39:08 +00003633defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3634defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3635defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3636defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003637
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003638//===----------------------------------------------------------------------===//
3639// Move between coprocessor and ARM core register -- for disassembly only
3640//
3641
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003642class MovRCopro<string opc, bit direction, dag oops, dag iops,
3643 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003644 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003645 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003646 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003647 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003648
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003649 bits<4> Rt;
3650 bits<4> cop;
3651 bits<3> opc1;
3652 bits<3> opc2;
3653 bits<4> CRm;
3654 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003655
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003656 let Inst{15-12} = Rt;
3657 let Inst{11-8} = cop;
3658 let Inst{23-21} = opc1;
3659 let Inst{7-5} = opc2;
3660 let Inst{3-0} = CRm;
3661 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003662}
3663
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003664def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003665 (outs),
3666 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3667 c_imm:$CRm, i32imm:$opc2),
3668 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3669 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003670def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003671 (outs GPR:$Rt),
3672 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3673 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003674
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003675def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3676 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3677
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003678class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3679 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003680 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003681 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003682 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003683 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003684 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003685
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003686 bits<4> Rt;
3687 bits<4> cop;
3688 bits<3> opc1;
3689 bits<3> opc2;
3690 bits<4> CRm;
3691 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003692
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003693 let Inst{15-12} = Rt;
3694 let Inst{11-8} = cop;
3695 let Inst{23-21} = opc1;
3696 let Inst{7-5} = opc2;
3697 let Inst{3-0} = CRm;
3698 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003699}
3700
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003701def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003702 (outs),
3703 (ins p_imm:$cop, i32imm:$opc1, GPR:$Rt, c_imm:$CRn,
3704 c_imm:$CRm, i32imm:$opc2),
3705 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3706 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003707def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003708 (outs GPR:$Rt),
3709 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3710 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003711
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003712def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3713 imm:$CRm, imm:$opc2),
3714 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3715
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003716class MovRRCopro<string opc, bit direction,
3717 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003718 : ABI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
3719 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003720 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003721 let Inst{23-21} = 0b010;
3722 let Inst{20} = direction;
3723
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003724 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003725 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003726 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003727 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003728 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003729
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003730 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003731 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003732 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003733 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003734 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003735}
3736
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003737def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3738 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3739 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003740def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3741
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003742class MovRRCopro2<string opc, bit direction,
3743 list<dag> pattern = [/* For disassembly only */]>
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003744 : ABXI<0b1100, (outs), (ins p_imm:$cop, i32imm:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003745 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3746 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003747 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003748 let Inst{23-21} = 0b010;
3749 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003750
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003751 bits<4> Rt;
3752 bits<4> Rt2;
3753 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003754 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003755 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003756
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003757 let Inst{15-12} = Rt;
3758 let Inst{19-16} = Rt2;
3759 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003760 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003761 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003762}
3763
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003764def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3765 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3766 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003767def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003768
Johnny Chenb98e1602010-02-12 18:55:33 +00003769//===----------------------------------------------------------------------===//
3770// Move between special register and ARM core register -- for disassembly only
3771//
3772
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003773// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003774def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003775 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003776 bits<4> Rd;
3777 let Inst{23-16} = 0b00001111;
3778 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003779 let Inst{7-4} = 0b0000;
3780}
3781
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003782def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003783 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003784 bits<4> Rd;
3785 let Inst{23-16} = 0b01001111;
3786 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003787 let Inst{7-4} = 0b0000;
3788}
3789
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003790// Move from ARM core register to Special Register
3791//
3792// No need to have both system and application versions, the encodings are the
3793// same and the assembly parser has no way to distinguish between them. The mask
3794// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3795// the mask with the fields to be accessed in the special register.
3796def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3797 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003798 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003799 bits<5> mask;
3800 bits<4> Rn;
3801
3802 let Inst{23} = 0;
3803 let Inst{22} = mask{4}; // R bit
3804 let Inst{21-20} = 0b10;
3805 let Inst{19-16} = mask{3-0};
3806 let Inst{15-12} = 0b1111;
3807 let Inst{11-4} = 0b00000000;
3808 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003809}
3810
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003811def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3812 "msr", "\t$mask, $a",
3813 [/* For disassembly only; pattern left blank */]> {
3814 bits<5> mask;
3815 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003816
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003817 let Inst{23} = 0;
3818 let Inst{22} = mask{4}; // R bit
3819 let Inst{21-20} = 0b10;
3820 let Inst{19-16} = mask{3-0};
3821 let Inst{15-12} = 0b1111;
3822 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003823}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003824
3825//===----------------------------------------------------------------------===//
3826// TLS Instructions
3827//
3828
3829// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003830// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003831// complete with fixup for the aeabi_read_tp function.
3832let isCall = 1,
3833 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3834 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3835 [(set R0, ARMthread_pointer)]>;
3836}
3837
3838//===----------------------------------------------------------------------===//
3839// SJLJ Exception handling intrinsics
3840// eh_sjlj_setjmp() is an instruction sequence to store the return
3841// address and save #0 in R0 for the non-longjmp case.
3842// Since by its nature we may be coming from some other function to get
3843// here, and we're using the stack frame for the containing function to
3844// save/restore registers, we can't keep anything live in regs across
3845// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003846// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003847// except for our own input by listing the relevant registers in Defs. By
3848// doing so, we also cause the prologue/epilogue code to actively preserve
3849// all of the callee-saved resgisters, which is exactly what we want.
3850// A constant value is passed in $val, and we use the location as a scratch.
3851//
3852// These are pseudo-instructions and are lowered to individual MC-insts, so
3853// no encoding information is necessary.
3854let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003855 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003856 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003857 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3858 NoItinerary,
3859 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3860 Requires<[IsARM, HasVFP2]>;
3861}
3862
3863let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003864 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003865 hasSideEffects = 1, isBarrier = 1 in {
3866 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3867 NoItinerary,
3868 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3869 Requires<[IsARM, NoVFP]>;
3870}
3871
3872// FIXME: Non-Darwin version(s)
3873let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3874 Defs = [ R7, LR, SP ] in {
3875def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3876 NoItinerary,
3877 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3878 Requires<[IsARM, IsDarwin]>;
3879}
3880
3881// eh.sjlj.dispatchsetup pseudo-instruction.
3882// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3883// handled when the pseudo is expanded (which happens before any passes
3884// that need the instruction size).
3885let isBarrier = 1, hasSideEffects = 1 in
3886def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003887 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3888 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003889 Requires<[IsDarwin]>;
3890
3891//===----------------------------------------------------------------------===//
3892// Non-Instruction Patterns
3893//
3894
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003895// ARMv4 indirect branch using (MOVr PC, dst)
3896let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3897 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00003898 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003899 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3900 Requires<[IsARM, NoV4T]>;
3901
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003902// Large immediate handling.
3903
3904// 32-bit immediate using two piece so_imms or movw + movt.
3905// This is a single pseudo instruction, the benefit is that it can be remat'd
3906// as a single unit instead of having to handle reg inputs.
3907// FIXME: Remove this when we can do generalized remat.
3908let isReMaterializable = 1, isMoveImm = 1 in
3909def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3910 [(set GPR:$dst, (arm_i32imm:$src))]>,
3911 Requires<[IsARM]>;
3912
3913// Pseudo instruction that combines movw + movt + add pc (if PIC).
3914// It also makes it possible to rematerialize the instructions.
3915// FIXME: Remove this when we can do generalized remat and when machine licm
3916// can properly the instructions.
3917let isReMaterializable = 1 in {
3918def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3919 IIC_iMOVix2addpc,
3920 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3921 Requires<[IsARM, UseMovt]>;
3922
3923def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3924 IIC_iMOVix2,
3925 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3926 Requires<[IsARM, UseMovt]>;
3927
3928let AddedComplexity = 10 in
3929def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3930 IIC_iMOVix2ld,
3931 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3932 Requires<[IsARM, UseMovt]>;
3933} // isReMaterializable
3934
3935// ConstantPool, GlobalAddress, and JumpTable
3936def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3937 Requires<[IsARM, DontUseMovt]>;
3938def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3939def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3940 Requires<[IsARM, UseMovt]>;
3941def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3942 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3943
3944// TODO: add,sub,and, 3-instr forms?
3945
3946// Tail calls
3947def : ARMPat<(ARMtcret tcGPR:$dst),
3948 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3949
3950def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3951 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3952
3953def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3954 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3955
3956def : ARMPat<(ARMtcret tcGPR:$dst),
3957 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3958
3959def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3960 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3961
3962def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3963 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3964
3965// Direct calls
3966def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3967 Requires<[IsARM, IsNotDarwin]>;
3968def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3969 Requires<[IsARM, IsDarwin]>;
3970
3971// zextload i1 -> zextload i8
3972def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3973def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3974
3975// extload -> zextload
3976def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3977def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3978def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3979def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3980
3981def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3982
3983def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3984def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3985
3986// smul* and smla*
3987def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3988 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3989 (SMULBB GPR:$a, GPR:$b)>;
3990def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3991 (SMULBB GPR:$a, GPR:$b)>;
3992def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3993 (sra GPR:$b, (i32 16))),
3994 (SMULBT GPR:$a, GPR:$b)>;
3995def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3996 (SMULBT GPR:$a, GPR:$b)>;
3997def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3998 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3999 (SMULTB GPR:$a, GPR:$b)>;
4000def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4001 (SMULTB GPR:$a, GPR:$b)>;
4002def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4003 (i32 16)),
4004 (SMULWB GPR:$a, GPR:$b)>;
4005def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4006 (SMULWB GPR:$a, GPR:$b)>;
4007
4008def : ARMV5TEPat<(add GPR:$acc,
4009 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4010 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4011 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4012def : ARMV5TEPat<(add GPR:$acc,
4013 (mul sext_16_node:$a, sext_16_node:$b)),
4014 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4015def : ARMV5TEPat<(add GPR:$acc,
4016 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4017 (sra GPR:$b, (i32 16)))),
4018 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4019def : ARMV5TEPat<(add GPR:$acc,
4020 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4021 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4022def : ARMV5TEPat<(add GPR:$acc,
4023 (mul (sra GPR:$a, (i32 16)),
4024 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4025 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4026def : ARMV5TEPat<(add GPR:$acc,
4027 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4028 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4029def : ARMV5TEPat<(add GPR:$acc,
4030 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4031 (i32 16))),
4032 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4033def : ARMV5TEPat<(add GPR:$acc,
4034 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4035 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4036
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004037
4038// Pre-v7 uses MCR for synchronization barriers.
4039def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4040 Requires<[IsARM, HasV6]>;
4041
4042
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004043//===----------------------------------------------------------------------===//
4044// Thumb Support
4045//
4046
4047include "ARMInstrThumb.td"
4048
4049//===----------------------------------------------------------------------===//
4050// Thumb2 Support
4051//
4052
4053include "ARMInstrThumb2.td"
4054
4055//===----------------------------------------------------------------------===//
4056// Floating Point Support
4057//
4058
4059include "ARMInstrVFP.td"
4060
4061//===----------------------------------------------------------------------===//
4062// Advanced SIMD (NEON) Support
4063//
4064
4065include "ARMInstrNEON.td"
4066