blob: 9845e0be6f9fee26688daccb0dbde6a9f57c70ee [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000350def RegListAsmOperand : AsmOperandClass {
351 let Name = "RegList";
352 let SuperClasses = [];
353}
354
Bill Wendling0f630752010-11-17 04:32:08 +0000355def DPRRegListAsmOperand : AsmOperandClass {
356 let Name = "DPRRegList";
357 let SuperClasses = [];
358}
359
360def SPRRegListAsmOperand : AsmOperandClass {
361 let Name = "SPRRegList";
362 let SuperClasses = [];
363}
364
Bill Wendling04863d02010-11-13 10:40:19 +0000365def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000367 let ParserMatchClass = RegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
375}
376
377def spr_reglist : Operand<i32> {
378 let EncoderMethod = "getRegisterListOpValue";
379 let ParserMatchClass = SPRRegListAsmOperand;
380 let PrintMethod = "printRegisterList";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
384def cpinst_operand : Operand<i32> {
385 let PrintMethod = "printCPInstOperand";
386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388// Local PC labels.
389def pclabel : Operand<i32> {
390 let PrintMethod = "printPCLabel";
391}
392
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000393// ADR instruction labels.
394def adrlabel : Operand<i32> {
395 let EncoderMethod = "getAdrLabelOpValue";
396}
397
Owen Anderson498ec202010-10-27 22:49:00 +0000398def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000399 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000403def rot_imm : Operand<i32>, ImmLeaf<i32, [{
404 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000405 return v == 8 || v == 16 || v == 24; }]> {
406 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407}
408
Owen Anderson00828302011-03-18 22:50:18 +0000409def ShifterAsmOperand : AsmOperandClass {
410 let Name = "Shifter";
411 let SuperClasses = [];
412}
413
Bob Wilson22f5dc72010-08-16 18:27:34 +0000414// shift_imm: An integer that encodes a shift amount and the type of shift
415// (currently either asr or lsl) using the same encoding used for the
416// immediates in so_reg operands.
417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000419 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Jim Grosbache8606dc2011-07-13 17:50:29 +0000422def ShiftedRegAsmOperand : AsmOperandClass {
423 let Name = "ShiftedReg";
424}
425
Evan Chenga8e29892007-01-19 07:51:42 +0000426// shifter_operand operands: so_reg and so_imm.
427def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000428 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000429 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000430 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000431 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000432 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000433 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000434}
Jim Grosbache8606dc2011-07-13 17:50:29 +0000435// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000436def shift_so_reg : Operand<i32>, // reg reg imm
437 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
438 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000439 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000440 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000441 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000442}
Evan Chenga8e29892007-01-19 07:51:42 +0000443
444// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000445// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000446def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000447def so_imm : Operand<i32>, ImmLeaf<i32, [{
448 return ARM_AM::getSOImmVal(Imm) != -1;
449 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000450 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000451 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000452}
453
Evan Chengc70d1842007-03-20 08:11:30 +0000454// Break so_imm's up into two pieces. This handles immediates with up to 16
455// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
456// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000457def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000458 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000459}]>;
460
461/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
462///
463def arm_i32imm : PatLeaf<(imm), [{
464 if (Subtarget->hasV6T2Ops())
465 return true;
466 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
467}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000468
Jim Grosbach83ab0702011-07-13 22:01:08 +0000469/// imm0_7 predicate - Immediate in the range [0,31].
470def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
471def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
472 return Imm >= 0 && Imm < 8;
473}]> {
474 let ParserMatchClass = Imm0_7AsmOperand;
475}
476
477/// imm0_15 predicate - Immediate in the range [0,31].
478def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
479def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 16;
481}]> {
482 let ParserMatchClass = Imm0_15AsmOperand;
483}
484
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000485/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000486def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
487 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000488}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000489
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000490/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000491def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
492 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000493}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000494 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000495}
496
Evan Cheng75972122011-01-13 07:58:56 +0000497// i32imm_hilo16 - For movt/movw - sets the MC Encoder method.
Jason W Kim837caa92010-11-18 23:37:15 +0000498// The imm is split into imm{15-12}, imm{11-0}
499//
Evan Cheng75972122011-01-13 07:58:56 +0000500def i32imm_hilo16 : Operand<i32> {
501 let EncoderMethod = "getHiLo16ImmOpValue";
Jason W Kim837caa92010-11-18 23:37:15 +0000502}
503
Evan Chenga9688c42010-12-11 04:11:38 +0000504/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
505/// e.g., 0xf000ffff
506def bf_inv_mask_imm : Operand<i32>,
507 PatLeaf<(imm), [{
508 return ARM::isBitFieldInvertedMask(N->getZExtValue());
509}] > {
510 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
511 let PrintMethod = "printBitfieldInvMaskImmOperand";
512}
513
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000514/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000515def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
516 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000517}]>;
518
519/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000520def width_imm : Operand<i32>, ImmLeaf<i32, [{
521 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000522}] > {
523 let EncoderMethod = "getMsbOpValue";
524}
525
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000526def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
527 return Imm > 0 && Imm <= 32;
528}]> {
529 let EncoderMethod = "getSsatBitPosValue";
530}
531
Evan Chenga8e29892007-01-19 07:51:42 +0000532// Define ARM specific addressing modes.
533
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000534def MemMode2AsmOperand : AsmOperandClass {
535 let Name = "MemMode2";
536 let SuperClasses = [];
537 let ParserMethod = "tryParseMemMode2Operand";
538}
539
540def MemMode3AsmOperand : AsmOperandClass {
541 let Name = "MemMode3";
542 let SuperClasses = [];
543 let ParserMethod = "tryParseMemMode3Operand";
544}
Jim Grosbach3e556122010-10-26 22:37:02 +0000545
546// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000547//
Jim Grosbach3e556122010-10-26 22:37:02 +0000548def addrmode_imm12 : Operand<i32>,
549 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000550 // 12-bit immediate operand. Note that instructions using this encode
551 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
552 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000553
Chris Lattner2ac19022010-11-15 05:19:05 +0000554 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000555 let PrintMethod = "printAddrModeImm12Operand";
556 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000557}
Jim Grosbach3e556122010-10-26 22:37:02 +0000558// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000559//
Jim Grosbach3e556122010-10-26 22:37:02 +0000560def ldst_so_reg : Operand<i32>,
561 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000562 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000563 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000564 let PrintMethod = "printAddrMode2Operand";
565 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
566}
567
Jim Grosbach3e556122010-10-26 22:37:02 +0000568// addrmode2 := reg +/- imm12
569// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000570//
571def addrmode2 : Operand<i32>,
572 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000573 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000574 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000575 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000576 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
577}
578
579def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000580 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
581 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000582 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000583 let PrintMethod = "printAddrMode2OffsetOperand";
584 let MIOperandInfo = (ops GPR, i32imm);
585}
586
587// addrmode3 := reg +/- reg
588// addrmode3 := reg +/- imm8
589//
590def addrmode3 : Operand<i32>,
591 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000592 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000593 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000594 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000595 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
596}
597
598def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000599 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
600 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000601 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 let PrintMethod = "printAddrMode3OffsetOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
Jim Grosbache6913602010-11-03 01:01:43 +0000606// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000607//
Jim Grosbache6913602010-11-03 01:01:43 +0000608def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000609 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000610 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000611}
612
Bill Wendling59914872010-11-08 00:39:58 +0000613def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000614 let Name = "MemMode5";
615 let SuperClasses = [];
616}
617
Evan Chenga8e29892007-01-19 07:51:42 +0000618// addrmode5 := reg +/- imm8*4
619//
620def addrmode5 : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
622 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000623 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000624 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000625 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000626}
627
Bob Wilsond3a07652011-02-07 17:43:09 +0000628// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000629//
630def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000631 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000632 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000633 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000634 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000635}
636
Bob Wilsonda525062011-02-25 06:42:42 +0000637def am6offset : Operand<i32>,
638 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
639 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000640 let PrintMethod = "printAddrMode6OffsetOperand";
641 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000642 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000643}
644
Mon P Wang183c6272011-05-09 17:47:27 +0000645// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
646// (single element from one lane) for size 32.
647def addrmode6oneL32 : Operand<i32>,
648 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
649 let PrintMethod = "printAddrMode6Operand";
650 let MIOperandInfo = (ops GPR:$addr, i32imm);
651 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
652}
653
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000654// Special version of addrmode6 to handle alignment encoding for VLD-dup
655// instructions, specifically VLD4-dup.
656def addrmode6dup : Operand<i32>,
657 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
658 let PrintMethod = "printAddrMode6Operand";
659 let MIOperandInfo = (ops GPR:$addr, i32imm);
660 let EncoderMethod = "getAddrMode6DupAddressOpValue";
661}
662
Evan Chenga8e29892007-01-19 07:51:42 +0000663// addrmodepc := pc + reg
664//
665def addrmodepc : Operand<i32>,
666 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
667 let PrintMethod = "printAddrModePCOperand";
668 let MIOperandInfo = (ops GPR, i32imm);
669}
670
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000671def MemMode7AsmOperand : AsmOperandClass {
672 let Name = "MemMode7";
673 let SuperClasses = [];
674}
675
676// addrmode7 := reg
677// Used by load/store exclusive instructions. Useful to enable right assembly
678// parsing and printing. Not used for any codegen matching.
679//
680def addrmode7 : Operand<i32> {
681 let PrintMethod = "printAddrMode7Operand";
682 let MIOperandInfo = (ops GPR);
683 let ParserMatchClass = MemMode7AsmOperand;
684}
685
Bob Wilson4f38b382009-08-21 21:58:55 +0000686def nohash_imm : Operand<i32> {
687 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000688}
689
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000690def CoprocNumAsmOperand : AsmOperandClass {
691 let Name = "CoprocNum";
692 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000693 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000694}
695
696def CoprocRegAsmOperand : AsmOperandClass {
697 let Name = "CoprocReg";
698 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000699 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000700}
701
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000702def p_imm : Operand<i32> {
703 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000704 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000705}
706
707def c_imm : Operand<i32> {
708 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000709 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000710}
711
Evan Chenga8e29892007-01-19 07:51:42 +0000712//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000713
Evan Cheng37f25d92008-08-28 23:39:26 +0000714include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000715
716//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000717// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000718//
719
Evan Cheng3924f782008-08-29 07:36:24 +0000720/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000721/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000722multiclass AsI1_bin_irs<bits<4> opcod, string opc,
723 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000724 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000725 // The register-immediate version is re-materializable. This is useful
726 // in particular for taking the address of a local.
727 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000728 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
729 iii, opc, "\t$Rd, $Rn, $imm",
730 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
731 bits<4> Rd;
732 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000733 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000734 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000735 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000736 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000737 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000738 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000739 }
Jim Grosbach62547262010-10-11 18:51:51 +0000740 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
741 iir, opc, "\t$Rd, $Rn, $Rm",
742 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000743 bits<4> Rd;
744 bits<4> Rn;
745 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000746 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000747 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000748 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000749 let Inst{15-12} = Rd;
750 let Inst{11-4} = 0b00000000;
751 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000752 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000753 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
754 iis, opc, "\t$Rd, $Rn, $shift",
755 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000756 bits<4> Rd;
757 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000758 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000759 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000760 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000761 let Inst{15-12} = Rd;
762 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000763 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000764
765 // Assembly aliases for optional destination operand when it's the same
766 // as the source operand.
767 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
768 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
769 so_imm:$imm, pred:$p,
770 cc_out:$s)>,
771 Requires<[IsARM]>;
772 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
773 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
774 GPR:$Rm, pred:$p,
775 cc_out:$s)>,
776 Requires<[IsARM]>;
777 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
778 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
779 so_reg:$shift, pred:$p,
780 cc_out:$s)>,
781 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000782}
783
Evan Cheng1e249e32009-06-25 20:59:23 +0000784/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000785/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000786let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000787multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
788 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
789 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000790 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
791 iii, opc, "\t$Rd, $Rn, $imm",
792 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
793 bits<4> Rd;
794 bits<4> Rn;
795 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000796 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000797 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000798 let Inst{19-16} = Rn;
799 let Inst{15-12} = Rd;
800 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000801 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000802 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
803 iir, opc, "\t$Rd, $Rn, $Rm",
804 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
805 bits<4> Rd;
806 bits<4> Rn;
807 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000808 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000809 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000810 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000811 let Inst{19-16} = Rn;
812 let Inst{15-12} = Rd;
813 let Inst{11-4} = 0b00000000;
814 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000815 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000816 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
817 iis, opc, "\t$Rd, $Rn, $shift",
818 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
819 bits<4> Rd;
820 bits<4> Rn;
821 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000823 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000824 let Inst{19-16} = Rn;
825 let Inst{15-12} = Rd;
826 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000827 }
Evan Cheng071a2792007-09-11 19:55:27 +0000828}
Evan Chengc85e8322007-07-05 07:13:32 +0000829}
830
831/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000832/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000833/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000834let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000835multiclass AI1_cmp_irs<bits<4> opcod, string opc,
836 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
837 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000838 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
839 opc, "\t$Rn, $imm",
840 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000841 bits<4> Rn;
842 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000844 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000845 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000846 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000847 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000848 }
849 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
850 opc, "\t$Rn, $Rm",
851 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000852 bits<4> Rn;
853 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000854 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000855 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000856 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000857 let Inst{19-16} = Rn;
858 let Inst{15-12} = 0b0000;
859 let Inst{11-4} = 0b00000000;
860 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000861 }
862 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
863 opc, "\t$Rn, $shift",
864 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000865 bits<4> Rn;
866 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000868 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000869 let Inst{19-16} = Rn;
870 let Inst{15-12} = 0b0000;
871 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 }
Evan Cheng071a2792007-09-11 19:55:27 +0000873}
Evan Chenga8e29892007-01-19 07:51:42 +0000874}
875
Evan Cheng576a3962010-09-25 00:49:35 +0000876/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000877/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000878/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000879multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000880 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
881 IIC_iEXTr, opc, "\t$Rd, $Rm",
882 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000883 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000884 bits<4> Rd;
885 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000886 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000887 let Inst{15-12} = Rd;
888 let Inst{11-10} = 0b00;
889 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000890 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000891 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
892 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
893 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000894 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000895 bits<4> Rd;
896 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000897 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000898 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000899 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000900 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000901 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000902 }
Evan Chenga8e29892007-01-19 07:51:42 +0000903}
904
Evan Cheng576a3962010-09-25 00:49:35 +0000905multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000906 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
907 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000908 [/* For disassembly only; pattern left blank */]>,
909 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000910 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000911 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000912 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000913 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
914 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000915 [/* For disassembly only; pattern left blank */]>,
916 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000917 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000918 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000919 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000920 }
921}
922
Evan Cheng576a3962010-09-25 00:49:35 +0000923/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000924/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000925multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000926 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
927 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
928 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000929 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000930 bits<4> Rd;
931 bits<4> Rm;
932 bits<4> Rn;
933 let Inst{19-16} = Rn;
934 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000935 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000936 let Inst{9-4} = 0b000111;
937 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000938 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000939 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
940 rot_imm:$rot),
941 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
942 [(set GPR:$Rd, (opnode GPR:$Rn,
943 (rotr GPR:$Rm, rot_imm:$rot)))]>,
944 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000945 bits<4> Rd;
946 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000947 bits<4> Rn;
948 bits<2> rot;
949 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000950 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000951 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000952 let Inst{9-4} = 0b000111;
953 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000954 }
Evan Chenga8e29892007-01-19 07:51:42 +0000955}
956
Johnny Chen2ec5e492010-02-22 21:50:40 +0000957// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000958multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000959 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
960 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000961 [/* For disassembly only; pattern left blank */]>,
962 Requires<[IsARM, HasV6]> {
963 let Inst{11-10} = 0b00;
964 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000965 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
966 rot_imm:$rot),
967 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000968 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000969 Requires<[IsARM, HasV6]> {
970 bits<4> Rn;
971 bits<2> rot;
972 let Inst{19-16} = Rn;
973 let Inst{11-10} = rot;
974 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000975}
976
Evan Cheng62674222009-06-25 23:34:10 +0000977/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +0000978multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +0000979 string baseOpc, bit Commutable = 0> {
980 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000981 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
982 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
983 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000984 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000985 bits<4> Rd;
986 bits<4> Rn;
987 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000988 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000989 let Inst{15-12} = Rd;
990 let Inst{19-16} = Rn;
991 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000992 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000993 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
994 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
995 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000996 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000997 bits<4> Rd;
998 bits<4> Rn;
999 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001000 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001001 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001002 let isCommutable = Commutable;
1003 let Inst{3-0} = Rm;
1004 let Inst{15-12} = Rd;
1005 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001006 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001007 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
1008 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1009 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001010 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001011 bits<4> Rd;
1012 bits<4> Rn;
1013 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001014 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001015 let Inst{11-0} = shift;
1016 let Inst{15-12} = Rd;
1017 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +00001018 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001019 }
1020 // Assembly aliases for optional destination operand when it's the same
1021 // as the source operand.
1022 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1023 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1024 so_imm:$imm, pred:$p,
1025 cc_out:$s)>,
1026 Requires<[IsARM]>;
1027 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1028 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1029 GPR:$Rm, pred:$p,
1030 cc_out:$s)>,
1031 Requires<[IsARM]>;
1032 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1033 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPR:$Rdn, GPR:$Rdn,
1034 so_reg:$shift, pred:$p,
1035 cc_out:$s)>,
1036 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001037}
1038
Jim Grosbache5165492009-11-09 00:11:35 +00001039// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001040// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1041let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001042multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001043 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001044 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001045 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001046 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001047 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001048 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1049 let isCommutable = Commutable;
1050 }
Andrew Trick1c3af772011-04-23 03:55:32 +00001051 def rs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001052 4, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00001053 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001054}
Evan Chengc85e8322007-07-05 07:13:32 +00001055}
1056
Jim Grosbach3e556122010-10-26 22:37:02 +00001057let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001058multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001059 InstrItinClass iir, PatFrag opnode> {
1060 // Note: We use the complex addrmode_imm12 rather than just an input
1061 // GPR and a constrained immediate so that we can use this to match
1062 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001063 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001064 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1065 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001066 bits<4> Rt;
1067 bits<17> addr;
1068 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1069 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001070 let Inst{15-12} = Rt;
1071 let Inst{11-0} = addr{11-0}; // imm12
1072 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001073 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001074 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1075 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001076 bits<4> Rt;
1077 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001078 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001079 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1080 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001081 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001082 let Inst{11-0} = shift{11-0};
1083 }
1084}
1085}
1086
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001087multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001088 InstrItinClass iir, PatFrag opnode> {
1089 // Note: We use the complex addrmode_imm12 rather than just an input
1090 // GPR and a constrained immediate so that we can use this to match
1091 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001092 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001093 (ins GPR:$Rt, addrmode_imm12:$addr),
1094 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1095 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1096 bits<4> Rt;
1097 bits<17> addr;
1098 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1099 let Inst{19-16} = addr{16-13}; // Rn
1100 let Inst{15-12} = Rt;
1101 let Inst{11-0} = addr{11-0}; // imm12
1102 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001103 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001104 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1105 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1106 bits<4> Rt;
1107 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001108 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001109 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1110 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001111 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001112 let Inst{11-0} = shift{11-0};
1113 }
1114}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001115//===----------------------------------------------------------------------===//
1116// Instructions
1117//===----------------------------------------------------------------------===//
1118
Evan Chenga8e29892007-01-19 07:51:42 +00001119//===----------------------------------------------------------------------===//
1120// Miscellaneous Instructions.
1121//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001122
Evan Chenga8e29892007-01-19 07:51:42 +00001123/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1124/// the function. The first operand is the ID# for this instruction, the second
1125/// is the index into the MachineConstantPool that this is, the third is the
1126/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001127let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001128def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001129PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001130 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001131
Jim Grosbach4642ad32010-02-22 23:10:38 +00001132// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1133// from removing one half of the matched pairs. That breaks PEI, which assumes
1134// these will always be in pairs, and asserts if it finds otherwise. Better way?
1135let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001136def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001137PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001138 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001139
Jim Grosbach64171712010-02-16 21:07:46 +00001140def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001141PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001142 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001143}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001144
Johnny Chenf4d81052010-02-12 22:53:19 +00001145def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001146 [/* For disassembly only; pattern left blank */]>,
1147 Requires<[IsARM, HasV6T2]> {
1148 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001149 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001150 let Inst{7-0} = 0b00000000;
1151}
1152
Johnny Chenf4d81052010-02-12 22:53:19 +00001153def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1154 [/* For disassembly only; pattern left blank */]>,
1155 Requires<[IsARM, HasV6T2]> {
1156 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001157 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001158 let Inst{7-0} = 0b00000001;
1159}
1160
1161def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1162 [/* For disassembly only; pattern left blank */]>,
1163 Requires<[IsARM, HasV6T2]> {
1164 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001165 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001166 let Inst{7-0} = 0b00000010;
1167}
1168
1169def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1170 [/* For disassembly only; pattern left blank */]>,
1171 Requires<[IsARM, HasV6T2]> {
1172 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001173 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001174 let Inst{7-0} = 0b00000011;
1175}
1176
Johnny Chen2ec5e492010-02-22 21:50:40 +00001177def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1178 "\t$dst, $a, $b",
1179 [/* For disassembly only; pattern left blank */]>,
1180 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001181 bits<4> Rd;
1182 bits<4> Rn;
1183 bits<4> Rm;
1184 let Inst{3-0} = Rm;
1185 let Inst{15-12} = Rd;
1186 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001187 let Inst{27-20} = 0b01101000;
1188 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001189 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001190}
1191
Johnny Chenf4d81052010-02-12 22:53:19 +00001192def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1193 [/* For disassembly only; pattern left blank */]>,
1194 Requires<[IsARM, HasV6T2]> {
1195 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001196 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001197 let Inst{7-0} = 0b00000100;
1198}
1199
Johnny Chenc6f7b272010-02-11 18:12:29 +00001200// The i32imm operand $val can be used by a debugger to store more information
1201// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001202def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1203 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001204 bits<16> val;
1205 let Inst{3-0} = val{3-0};
1206 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001207 let Inst{27-20} = 0b00010010;
1208 let Inst{7-4} = 0b0111;
1209}
1210
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001211// Change Processor State is a system instruction -- for disassembly and
1212// parsing only.
1213// FIXME: Since the asm parser has currently no clean way to handle optional
1214// operands, create 3 versions of the same instruction. Once there's a clean
1215// framework to represent optional operands, change this behavior.
1216class CPS<dag iops, string asm_ops>
1217 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1218 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1219 bits<2> imod;
1220 bits<3> iflags;
1221 bits<5> mode;
1222 bit M;
1223
Johnny Chenb98e1602010-02-12 18:55:33 +00001224 let Inst{31-28} = 0b1111;
1225 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001226 let Inst{19-18} = imod;
1227 let Inst{17} = M; // Enabled if mode is set;
1228 let Inst{16} = 0;
1229 let Inst{8-6} = iflags;
1230 let Inst{5} = 0;
1231 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001232}
1233
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001234let M = 1 in
1235 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1236 "$imod\t$iflags, $mode">;
1237let mode = 0, M = 0 in
1238 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1239
1240let imod = 0, iflags = 0, M = 1 in
1241 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1242
Johnny Chenb92a23f2010-02-21 04:42:01 +00001243// Preload signals the memory system of possible future data/instruction access.
1244// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001245multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001246
Evan Chengdfed19f2010-11-03 06:34:55 +00001247 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001248 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001249 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001250 bits<4> Rt;
1251 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001252 let Inst{31-26} = 0b111101;
1253 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001254 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001255 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001256 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001257 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001258 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001259 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001260 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001261 }
1262
Evan Chengdfed19f2010-11-03 06:34:55 +00001263 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001264 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001265 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001266 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001267 let Inst{31-26} = 0b111101;
1268 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001269 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001270 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001271 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001272 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001273 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001274 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001275 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001276 }
1277}
1278
Evan Cheng416941d2010-11-04 05:19:35 +00001279defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1280defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1281defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001282
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001283def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1284 "setend\t$end",
1285 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001286 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001287 bits<1> end;
1288 let Inst{31-10} = 0b1111000100000001000000;
1289 let Inst{9} = end;
1290 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001291}
1292
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001293def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1294 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001295 bits<4> opt;
1296 let Inst{27-4} = 0b001100100000111100001111;
1297 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001298}
1299
Johnny Chenba6e0332010-02-11 17:14:31 +00001300// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001301let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001302def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001303 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001304 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001305 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001306}
1307
Evan Cheng12c3a532008-11-06 17:48:05 +00001308// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001309let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001310def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001311 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001312 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001313
Evan Cheng325474e2008-01-07 23:56:57 +00001314let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001315def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001316 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001317 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001318
Jim Grosbach53694262010-11-18 01:15:56 +00001319def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001320 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001321 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001322
Jim Grosbach53694262010-11-18 01:15:56 +00001323def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001324 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001325 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001326
Jim Grosbach53694262010-11-18 01:15:56 +00001327def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001328 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001329 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001330
Jim Grosbach53694262010-11-18 01:15:56 +00001331def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001332 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001333 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001334}
Chris Lattner13c63102008-01-06 05:55:01 +00001335let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001336def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001337 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001338
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001339def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001340 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001341 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001342
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001343def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001344 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001345}
Evan Cheng12c3a532008-11-06 17:48:05 +00001346} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001347
Evan Chenge07715c2009-06-23 05:25:29 +00001348
1349// LEApcrel - Load a pc-relative address into a register without offending the
1350// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001351let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001352// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001353// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1354// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001355def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001356 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001357 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001358 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001359 let Inst{27-25} = 0b001;
1360 let Inst{20} = 0;
1361 let Inst{19-16} = 0b1111;
1362 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001363 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001364}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001365def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001366 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001367
1368def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1369 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001370 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001371
Evan Chenga8e29892007-01-19 07:51:42 +00001372//===----------------------------------------------------------------------===//
1373// Control Flow Instructions.
1374//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001375
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001376let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1377 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001378 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001379 "bx", "\tlr", [(ARMretflag)]>,
1380 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001381 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001382 }
1383
1384 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001385 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001386 "mov", "\tpc, lr", [(ARMretflag)]>,
1387 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001388 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001389 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001390}
Rafael Espindola27185192006-09-29 21:20:16 +00001391
Bob Wilson04ea6e52009-10-28 00:37:03 +00001392// Indirect branches
1393let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001394 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001395 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001396 [(brind GPR:$dst)]>,
1397 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001398 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001399 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001400 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001401 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001402
Jim Grosbachd447ac62011-07-13 20:21:31 +00001403 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1404 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001405 Requires<[IsARM, HasV4T]> {
1406 bits<4> dst;
1407 let Inst{27-4} = 0b000100101111111111110001;
1408 let Inst{3-0} = dst;
1409 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001410}
1411
Evan Cheng1e0eab12010-11-29 22:43:27 +00001412// All calls clobber the non-callee saved registers. SP is marked as
1413// a use to prevent stack-pointer assignments that appear immediately
1414// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001415let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001416 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001417 // FIXME: Do we really need a non-predicated version? If so, it should
1418 // at least be a pseudo instruction expanding to the predicated version
1419 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001420 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001421 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001422 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001423 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001424 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001425 Requires<[IsARM, IsNotDarwin]> {
1426 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001427 bits<24> func;
1428 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001429 }
Evan Cheng277f0742007-06-19 21:05:09 +00001430
Jason W Kim685c3502011-02-04 19:47:15 +00001431 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001432 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001433 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001434 Requires<[IsARM, IsNotDarwin]> {
1435 bits<24> func;
1436 let Inst{23-0} = func;
1437 }
Evan Cheng277f0742007-06-19 21:05:09 +00001438
Evan Chenga8e29892007-01-19 07:51:42 +00001439 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001440 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001441 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001442 [(ARMcall GPR:$func)]>,
1443 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001444 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001445 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001446 let Inst{3-0} = func;
1447 }
1448
1449 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1450 IIC_Br, "blx", "\t$func",
1451 [(ARMcall_pred GPR:$func)]>,
1452 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1453 bits<4> func;
1454 let Inst{27-4} = 0b000100101111111111110011;
1455 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001456 }
1457
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001458 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001459 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001460 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001461 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001462 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001463
1464 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001465 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001466 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001467 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001468}
1469
David Goodwin1a8f36e2009-08-12 18:31:53 +00001470let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001471 // On Darwin R9 is call-clobbered.
1472 // R7 is marked as a use to prevent frame-pointer assignments from being
1473 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001474 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001475 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001476 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001477 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001478 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1479 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001480
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001481 def BLr9_pred : ARMPseudoExpand<(outs),
1482 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001483 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001484 [(ARMcall_pred tglobaladdr:$func)],
1485 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001486 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001487
1488 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001489 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001490 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001491 [(ARMcall GPR:$func)],
1492 (BLX GPR:$func)>,
1493 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001494
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001495 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001496 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001497 [(ARMcall_pred GPR:$func)],
1498 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001499 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001500
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001501 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001502 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001503 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001504 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001505 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001506
1507 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001508 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001509 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001510 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001511}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001512
David Goodwin1a8f36e2009-08-12 18:31:53 +00001513let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001514 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1515 // a two-value operand where a dag node expects two operands. :(
1516 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1517 IIC_Br, "b", "\t$target",
1518 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1519 bits<24> target;
1520 let Inst{23-0} = target;
1521 }
1522
Evan Chengaeafca02007-05-16 07:45:54 +00001523 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001524 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001525 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001526 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1527 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001528 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001529 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001530 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001531
Jim Grosbach2dc77682010-11-29 18:37:44 +00001532 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1533 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001534 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001535 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001536 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001537 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1538 // into i12 and rs suffixed versions.
1539 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001540 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001541 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001542 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001543 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001544 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001545 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001546 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001547 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001548 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001549 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001550 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001551
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001552}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001553
Johnny Chen8901e6f2011-03-31 17:53:50 +00001554// BLX (immediate) -- for disassembly only
1555def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1556 "blx\t$target", [/* pattern left blank */]>,
1557 Requires<[IsARM, HasV5T]> {
1558 let Inst{31-25} = 0b1111101;
1559 bits<25> target;
1560 let Inst{23-0} = target{24-1};
1561 let Inst{24} = target{0};
1562}
1563
Jim Grosbach898e7e22011-07-13 20:25:01 +00001564// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001565def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001566 [/* pattern left blank */]> {
1567 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001568 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001569 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001570 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001571 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001572}
1573
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001574// Tail calls.
1575
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001576let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1577 // Darwin versions.
1578 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1579 Uses = [SP] in {
1580 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1581 IIC_Br, []>, Requires<[IsDarwin]>;
1582
1583 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1584 IIC_Br, []>, Requires<[IsDarwin]>;
1585
Jim Grosbach245f5e82011-07-08 18:50:22 +00001586 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001587 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001588 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1589 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001590
Jim Grosbach245f5e82011-07-08 18:50:22 +00001591 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001593 (BX GPR:$dst)>,
1594 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001595
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001596 }
1597
1598 // Non-Darwin versions (the difference is R9).
1599 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1600 Uses = [SP] in {
1601 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1602 IIC_Br, []>, Requires<[IsNotDarwin]>;
1603
1604 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1605 IIC_Br, []>, Requires<[IsNotDarwin]>;
1606
Jim Grosbach245f5e82011-07-08 18:50:22 +00001607 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001608 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001609 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1610 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001611
Jim Grosbach245f5e82011-07-08 18:50:22 +00001612 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001613 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001614 (BX GPR:$dst)>,
1615 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001616 }
1617}
1618
1619
1620
1621
1622
Johnny Chen0296f3e2010-02-16 21:59:54 +00001623// Secure Monitor Call is a system instruction -- for disassembly only
1624def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1625 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001626 bits<4> opt;
1627 let Inst{23-4} = 0b01100000000000000111;
1628 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001629}
1630
Johnny Chen64dfb782010-02-16 20:04:27 +00001631// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001632let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001633def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001634 [/* For disassembly only; pattern left blank */]> {
1635 bits<24> svc;
1636 let Inst{23-0} = svc;
1637}
Johnny Chen85d5a892010-02-10 18:02:25 +00001638}
1639
Johnny Chenfb566792010-02-17 21:39:10 +00001640// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001641let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001642def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1643 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001644 [/* For disassembly only; pattern left blank */]> {
1645 let Inst{31-28} = 0b1111;
1646 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001647 let Inst{19-8} = 0xd05;
1648 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001649}
1650
Jim Grosbache6913602010-11-03 01:01:43 +00001651def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1652 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001653 [/* For disassembly only; pattern left blank */]> {
1654 let Inst{31-28} = 0b1111;
1655 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001656 let Inst{19-8} = 0xd05;
1657 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001658}
1659
Johnny Chenfb566792010-02-17 21:39:10 +00001660// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001661def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1662 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001663 [/* For disassembly only; pattern left blank */]> {
1664 let Inst{31-28} = 0b1111;
1665 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001666 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001667}
1668
Jim Grosbache6913602010-11-03 01:01:43 +00001669def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1670 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001671 [/* For disassembly only; pattern left blank */]> {
1672 let Inst{31-28} = 0b1111;
1673 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001674 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001675}
Chris Lattner39ee0362010-10-31 19:10:56 +00001676} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001677
Evan Chenga8e29892007-01-19 07:51:42 +00001678//===----------------------------------------------------------------------===//
1679// Load / store Instructions.
1680//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001681
Evan Chenga8e29892007-01-19 07:51:42 +00001682// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001683
1684
Evan Cheng7e2fe912010-10-28 06:47:08 +00001685defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001686 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001687defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001688 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001689defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001690 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001691defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001692 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001693
Evan Chengfa775d02007-03-19 07:20:03 +00001694// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001695let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1696 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001697def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001698 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1699 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001700 bits<4> Rt;
1701 bits<17> addr;
1702 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1703 let Inst{19-16} = 0b1111;
1704 let Inst{15-12} = Rt;
1705 let Inst{11-0} = addr{11-0}; // imm12
1706}
Evan Chengfa775d02007-03-19 07:20:03 +00001707
Evan Chenga8e29892007-01-19 07:51:42 +00001708// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001709def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001710 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1711 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001712
Evan Chenga8e29892007-01-19 07:51:42 +00001713// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001714def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001715 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1716 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001717
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001718def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001719 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1720 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001721
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001722let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001723// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001724def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1725 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001726 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001727 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001728}
Rafael Espindolac391d162006-10-23 20:34:27 +00001729
Evan Chenga8e29892007-01-19 07:51:42 +00001730// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001731multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001732 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1733 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001734 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1735 // {17-14} Rn
1736 // {13} 1 == Rm, 0 == imm12
1737 // {12} isAdd
1738 // {11-0} imm12/Rm
1739 bits<18> addr;
1740 let Inst{25} = addr{13};
1741 let Inst{23} = addr{12};
1742 let Inst{19-16} = addr{17-14};
1743 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001744 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001745 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001746 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001747 (ins GPR:$Rn, am2offset:$offset),
1748 IndexModePost, LdFrm, itin,
1749 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001750 // {13} 1 == Rm, 0 == imm12
1751 // {12} isAdd
1752 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001753 bits<14> offset;
1754 bits<4> Rn;
1755 let Inst{25} = offset{13};
1756 let Inst{23} = offset{12};
1757 let Inst{19-16} = Rn;
1758 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001759 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001760}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001761
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001762let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001763defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1764defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001765}
Rafael Espindola450856d2006-12-12 00:37:38 +00001766
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001767multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1768 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1769 (ins addrmode3:$addr), IndexModePre,
1770 LdMiscFrm, itin,
1771 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1772 bits<14> addr;
1773 let Inst{23} = addr{8}; // U bit
1774 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1775 let Inst{19-16} = addr{12-9}; // Rn
1776 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1777 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1778 }
1779 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1780 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1781 LdMiscFrm, itin,
1782 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001783 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001784 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001785 let Inst{23} = offset{8}; // U bit
1786 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001787 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001788 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1789 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001790 }
1791}
Rafael Espindola4e307642006-09-08 16:59:47 +00001792
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001793let mayLoad = 1, neverHasSideEffects = 1 in {
1794defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1795defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1796defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001797let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001798def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1799 (ins addrmode3:$addr), IndexModePre,
1800 LdMiscFrm, IIC_iLoad_d_ru,
1801 "ldrd", "\t$Rt, $Rt2, $addr!",
1802 "$addr.base = $Rn_wb", []> {
1803 bits<14> addr;
1804 let Inst{23} = addr{8}; // U bit
1805 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1806 let Inst{19-16} = addr{12-9}; // Rn
1807 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1808 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1809}
1810def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1811 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1812 LdMiscFrm, IIC_iLoad_d_ru,
1813 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1814 "$Rn = $Rn_wb", []> {
1815 bits<10> offset;
1816 bits<4> Rn;
1817 let Inst{23} = offset{8}; // U bit
1818 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1819 let Inst{19-16} = Rn;
1820 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1821 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1822}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001823} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001824} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001825
Johnny Chenadb561d2010-02-18 03:27:42 +00001826// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001827let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001828def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1829 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1830 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1831 // {17-14} Rn
1832 // {13} 1 == Rm, 0 == imm12
1833 // {12} isAdd
1834 // {11-0} imm12/Rm
1835 bits<18> addr;
1836 let Inst{25} = addr{13};
1837 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001838 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001839 let Inst{19-16} = addr{17-14};
1840 let Inst{11-0} = addr{11-0};
1841 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001842}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001843def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1844 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1845 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1846 // {17-14} Rn
1847 // {13} 1 == Rm, 0 == imm12
1848 // {12} isAdd
1849 // {11-0} imm12/Rm
1850 bits<18> addr;
1851 let Inst{25} = addr{13};
1852 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001853 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001854 let Inst{19-16} = addr{17-14};
1855 let Inst{11-0} = addr{11-0};
1856 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001857}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001858def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1859 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1860 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001861 let Inst{21} = 1; // overwrite
1862}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001863def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1864 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1865 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001866 let Inst{21} = 1; // overwrite
1867}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001868def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1869 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1870 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001871 let Inst{21} = 1; // overwrite
1872}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001873}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001874
Evan Chenga8e29892007-01-19 07:51:42 +00001875// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001876
1877// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001878def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001879 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1880 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001883let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1884def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001885 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001886 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001887
1888// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001889def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001890 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001891 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001892 "str", "\t$Rt, [$Rn, $offset]!",
1893 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001894 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001895 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001896
Jim Grosbach953557f42010-11-19 21:35:06 +00001897def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001898 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001899 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001900 "str", "\t$Rt, [$Rn], $offset",
1901 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001902 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001903 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001904
Jim Grosbacha1b41752010-11-19 22:06:57 +00001905def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1906 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1907 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001908 "strb", "\t$Rt, [$Rn, $offset]!",
1909 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001910 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1911 GPR:$Rn, am2offset:$offset))]>;
1912def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1913 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1914 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001915 "strb", "\t$Rt, [$Rn], $offset",
1916 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001917 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1918 GPR:$Rn, am2offset:$offset))]>;
1919
Jim Grosbach2dc77682010-11-29 18:37:44 +00001920def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1921 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1922 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001923 "strh", "\t$Rt, [$Rn, $offset]!",
1924 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001925 [(set GPR:$Rn_wb,
1926 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001927
Jim Grosbach2dc77682010-11-29 18:37:44 +00001928def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1929 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1930 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001931 "strh", "\t$Rt, [$Rn], $offset",
1932 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00001933 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1934 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001935
Johnny Chen39a4bb32010-02-18 22:31:18 +00001936// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001937let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00001938def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1939 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001940 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001941 "strd", "\t$src1, $src2, [$base, $offset]!",
1942 "$base = $base_wb", []>;
1943
1944// For disassembly only
1945def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1946 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001947 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001948 "strd", "\t$src1, $src2, [$base], $offset",
1949 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001950} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00001951
Johnny Chenad4df4c2010-03-01 19:22:00 +00001952// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001953
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001954def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1955 IndexModePost, StFrm, IIC_iStore_ru,
1956 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001957 [/* For disassembly only; pattern left blank */]> {
1958 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001959 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
1960}
1961
1962def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
1963 IndexModePost, StFrm, IIC_iStore_bh_ru,
1964 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
1965 [/* For disassembly only; pattern left blank */]> {
1966 let Inst{21} = 1; // overwrite
1967 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001968}
1969
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001970def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001971 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001972 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00001973 [/* For disassembly only; pattern left blank */]> {
1974 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001975 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00001976}
1977
Evan Chenga8e29892007-01-19 07:51:42 +00001978//===----------------------------------------------------------------------===//
1979// Load / store multiple Instructions.
1980//
1981
Bill Wendling6c470b82010-11-13 09:09:38 +00001982multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1983 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001984 // IA is the default, so no need for an explicit suffix on the
1985 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00001986 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001987 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1988 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001989 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001990 let Inst{24-23} = 0b01; // Increment After
1991 let Inst{21} = 0; // No writeback
1992 let Inst{20} = L_bit;
1993 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001994 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001995 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1996 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00001997 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001998 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001999 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002000 let Inst{20} = L_bit;
2001 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002002 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002003 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2004 IndexModeNone, f, itin,
2005 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2006 let Inst{24-23} = 0b00; // Decrement After
2007 let Inst{21} = 0; // No writeback
2008 let Inst{20} = L_bit;
2009 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002010 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002011 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2012 IndexModeUpd, f, itin_upd,
2013 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2014 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002015 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002016 let Inst{20} = L_bit;
2017 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002018 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002019 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2020 IndexModeNone, f, itin,
2021 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2022 let Inst{24-23} = 0b10; // Decrement Before
2023 let Inst{21} = 0; // No writeback
2024 let Inst{20} = L_bit;
2025 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002026 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002027 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2028 IndexModeUpd, f, itin_upd,
2029 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2030 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002031 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002032 let Inst{20} = L_bit;
2033 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002034 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002035 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2036 IndexModeNone, f, itin,
2037 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2038 let Inst{24-23} = 0b11; // Increment Before
2039 let Inst{21} = 0; // No writeback
2040 let Inst{20} = L_bit;
2041 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002042 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002043 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2044 IndexModeUpd, f, itin_upd,
2045 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2046 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002047 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002048 let Inst{20} = L_bit;
2049 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002050}
Bill Wendling6c470b82010-11-13 09:09:38 +00002051
Bill Wendlingc93989a2010-11-13 11:20:05 +00002052let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002053
2054let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2055defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2056
2057let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2058defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2059
2060} // neverHasSideEffects
2061
Bill Wendling73fe34a2010-11-16 01:16:36 +00002062// FIXME: remove when we have a way to marking a MI with these properties.
2063// FIXME: Should pc be an implicit operand like PICADD, etc?
2064let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2065 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002066def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2067 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002068 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002069 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002070 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002071
Evan Chenga8e29892007-01-19 07:51:42 +00002072//===----------------------------------------------------------------------===//
2073// Move Instructions.
2074//
2075
Evan Chengcd799b92009-06-12 20:46:18 +00002076let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002077def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2078 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2079 bits<4> Rd;
2080 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002081
Johnny Chen103bf952011-04-01 23:30:25 +00002082 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002083 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002084 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002085 let Inst{3-0} = Rm;
2086 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002087}
2088
Dale Johannesen38d5f042010-06-15 22:24:08 +00002089// A version for the smaller set of tail call registers.
2090let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002091def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002092 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2093 bits<4> Rd;
2094 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002095
Dale Johannesen38d5f042010-06-15 22:24:08 +00002096 let Inst{11-4} = 0b00000000;
2097 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002098 let Inst{3-0} = Rm;
2099 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002100}
2101
Evan Chengf40deed2010-10-27 23:41:30 +00002102def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002103 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002104 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2105 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002106 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002107 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002108 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002109 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002110 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002111 let Inst{25} = 0;
2112}
Evan Chenga2515702007-03-19 07:09:02 +00002113
Evan Chengc4af4632010-11-17 20:13:28 +00002114let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002115def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2116 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002117 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002118 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002119 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002120 let Inst{15-12} = Rd;
2121 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002122 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002123}
2124
Evan Chengc4af4632010-11-17 20:13:28 +00002125let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Evan Cheng75972122011-01-13 07:58:56 +00002126def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002127 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002128 "movw", "\t$Rd, $imm",
2129 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002130 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002131 bits<4> Rd;
2132 bits<16> imm;
2133 let Inst{15-12} = Rd;
2134 let Inst{11-0} = imm{11-0};
2135 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002136 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002137 let Inst{25} = 1;
2138}
2139
Evan Cheng53519f02011-01-21 18:55:51 +00002140def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2141 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002142
2143let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00002144def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, i32imm_hilo16:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002145 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002146 "movt", "\t$Rd, $imm",
2147 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002148 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002149 lo16AllZero:$imm))]>, UnaryDP,
2150 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002151 bits<4> Rd;
2152 bits<16> imm;
2153 let Inst{15-12} = Rd;
2154 let Inst{11-0} = imm{11-0};
2155 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002156 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002157 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002158}
Evan Cheng13ab0202007-07-10 18:08:01 +00002159
Evan Cheng53519f02011-01-21 18:55:51 +00002160def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2161 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002162
2163} // Constraints
2164
Evan Cheng20956592009-10-21 08:15:52 +00002165def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2166 Requires<[IsARM, HasV6T2]>;
2167
David Goodwinca01a8d2009-09-01 18:32:09 +00002168let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002169def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002170 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2171 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002172
2173// These aren't really mov instructions, but we have to define them this way
2174// due to flag operands.
2175
Evan Cheng071a2792007-09-11 19:55:27 +00002176let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002177def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002178 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2179 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002180def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002181 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2182 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002183}
Evan Chenga8e29892007-01-19 07:51:42 +00002184
Evan Chenga8e29892007-01-19 07:51:42 +00002185//===----------------------------------------------------------------------===//
2186// Extend Instructions.
2187//
2188
2189// Sign extenders
2190
Evan Cheng576a3962010-09-25 00:49:35 +00002191defm SXTB : AI_ext_rrot<0b01101010,
2192 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2193defm SXTH : AI_ext_rrot<0b01101011,
2194 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002195
Evan Cheng576a3962010-09-25 00:49:35 +00002196defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002197 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002198defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002199 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002200
Johnny Chen2ec5e492010-02-22 21:50:40 +00002201// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002202defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002203
2204// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002205defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002206
2207// Zero extenders
2208
2209let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002210defm UXTB : AI_ext_rrot<0b01101110,
2211 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2212defm UXTH : AI_ext_rrot<0b01101111,
2213 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2214defm UXTB16 : AI_ext_rrot<0b01101100,
2215 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002216
Jim Grosbach542f6422010-07-28 23:25:44 +00002217// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2218// The transformation should probably be done as a combiner action
2219// instead so we can include a check for masking back in the upper
2220// eight bits of the source into the lower eight bits of the result.
2221//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2222// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002223def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002224 (UXTB16r_rot GPR:$Src, 8)>;
2225
Evan Cheng576a3962010-09-25 00:49:35 +00002226defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002227 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002228defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002229 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002230}
2231
Evan Chenga8e29892007-01-19 07:51:42 +00002232// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002233// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002234defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002235
Evan Chenga8e29892007-01-19 07:51:42 +00002236
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002237def SBFX : I<(outs GPR:$Rd),
2238 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002239 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002240 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002241 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002242 bits<4> Rd;
2243 bits<4> Rn;
2244 bits<5> lsb;
2245 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002246 let Inst{27-21} = 0b0111101;
2247 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002248 let Inst{20-16} = width;
2249 let Inst{15-12} = Rd;
2250 let Inst{11-7} = lsb;
2251 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002252}
2253
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002254def UBFX : I<(outs GPR:$Rd),
2255 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002256 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002257 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002258 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002259 bits<4> Rd;
2260 bits<4> Rn;
2261 bits<5> lsb;
2262 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002263 let Inst{27-21} = 0b0111111;
2264 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002265 let Inst{20-16} = width;
2266 let Inst{15-12} = Rd;
2267 let Inst{11-7} = lsb;
2268 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002269}
2270
Evan Chenga8e29892007-01-19 07:51:42 +00002271//===----------------------------------------------------------------------===//
2272// Arithmetic Instructions.
2273//
2274
Jim Grosbach26421962008-10-14 20:36:24 +00002275defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002276 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002277 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002278defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002279 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002280 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002281
Evan Chengc85e8322007-07-05 07:13:32 +00002282// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002283defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002284 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002285 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2286defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002287 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002288 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002289
Evan Cheng62674222009-06-25 23:34:10 +00002290defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002291 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2292 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002293defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002294 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2295 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002296
2297// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002298let usesCustomInserter = 1 in {
2299defm ADCS : AI1_adde_sube_s_irs<
2300 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2301defm SBCS : AI1_adde_sube_s_irs<
2302 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2303}
Evan Chenga8e29892007-01-19 07:51:42 +00002304
Jim Grosbach84760882010-10-15 18:42:41 +00002305def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2306 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2307 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2308 bits<4> Rd;
2309 bits<4> Rn;
2310 bits<12> imm;
2311 let Inst{25} = 1;
2312 let Inst{15-12} = Rd;
2313 let Inst{19-16} = Rn;
2314 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002315}
Evan Cheng13ab0202007-07-10 18:08:01 +00002316
Bob Wilsoncff71782010-08-05 18:23:43 +00002317// The reg/reg form is only defined for the disassembler; for codegen it is
2318// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002319def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2320 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002321 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002322 bits<4> Rd;
2323 bits<4> Rn;
2324 bits<4> Rm;
2325 let Inst{11-4} = 0b00000000;
2326 let Inst{25} = 0;
2327 let Inst{3-0} = Rm;
2328 let Inst{15-12} = Rd;
2329 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002330}
2331
Jim Grosbach84760882010-10-15 18:42:41 +00002332def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2333 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2334 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2335 bits<4> Rd;
2336 bits<4> Rn;
2337 bits<12> shift;
2338 let Inst{25} = 0;
2339 let Inst{11-0} = shift;
2340 let Inst{15-12} = Rd;
2341 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002342}
Evan Chengc85e8322007-07-05 07:13:32 +00002343
2344// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002345// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2346let usesCustomInserter = 1 in {
2347def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002348 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002349 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2350def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002351 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002352 [/* For disassembly only; pattern left blank */]>;
2353def RSBSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002354 4, IIC_iALUsr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002355 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002356}
Evan Chengc85e8322007-07-05 07:13:32 +00002357
Evan Cheng62674222009-06-25 23:34:10 +00002358let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002359def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2360 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2361 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002362 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002363 bits<4> Rd;
2364 bits<4> Rn;
2365 bits<12> imm;
2366 let Inst{25} = 1;
2367 let Inst{15-12} = Rd;
2368 let Inst{19-16} = Rn;
2369 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002370}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002371// The reg/reg form is only defined for the disassembler; for codegen it is
2372// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002373def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2374 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002375 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002376 bits<4> Rd;
2377 bits<4> Rn;
2378 bits<4> Rm;
2379 let Inst{11-4} = 0b00000000;
2380 let Inst{25} = 0;
2381 let Inst{3-0} = Rm;
2382 let Inst{15-12} = Rd;
2383 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002384}
Jim Grosbach84760882010-10-15 18:42:41 +00002385def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2386 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2387 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002388 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002389 bits<4> Rd;
2390 bits<4> Rn;
2391 bits<12> shift;
2392 let Inst{25} = 0;
2393 let Inst{11-0} = shift;
2394 let Inst{15-12} = Rd;
2395 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002396}
Evan Cheng62674222009-06-25 23:34:10 +00002397}
2398
Owen Andersonb48c7912011-04-05 23:55:28 +00002399// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2400let usesCustomInserter = 1, Uses = [CPSR] in {
2401def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002402 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002403 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Andersonb48c7912011-04-05 23:55:28 +00002404def RSCSrs : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002405 4, IIC_iALUsr,
Owen Andersonef7fb172011-04-06 22:45:55 +00002406 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002407}
Evan Cheng2c614c52007-06-06 10:17:05 +00002408
Evan Chenga8e29892007-01-19 07:51:42 +00002409// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002410// The assume-no-carry-in form uses the negation of the input since add/sub
2411// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2412// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2413// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002414def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2415 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002416def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2417 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2418// The with-carry-in form matches bitwise not instead of the negation.
2419// Effectively, the inverse interpretation of the carry flag already accounts
2420// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002421def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002422 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002423def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2424 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002425
2426// Note: These are implemented in C++ code, because they have to generate
2427// ADD/SUBrs instructions, which use a complex pattern that a xform function
2428// cannot produce.
2429// (mul X, 2^n+1) -> (add (X << n), X)
2430// (mul X, 2^n-1) -> (rsb X, (X << n))
2431
Johnny Chen667d1272010-02-22 18:50:54 +00002432// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002433// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002434class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002435 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2436 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2437 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002438 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002439 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002440 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002441 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002442 let Inst{11-4} = op11_4;
2443 let Inst{19-16} = Rn;
2444 let Inst{15-12} = Rd;
2445 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002446}
2447
Johnny Chen667d1272010-02-22 18:50:54 +00002448// Saturating add/subtract -- for disassembly only
2449
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002450def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002451 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2452 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002453def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002454 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2455 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2456def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2457 "\t$Rd, $Rm, $Rn">;
2458def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2459 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002460
2461def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2462def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2463def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2464def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2465def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2466def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2467def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2468def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2469def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2470def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2471def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2472def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002473
2474// Signed/Unsigned add/subtract -- for disassembly only
2475
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002476def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2477def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2478def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2479def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2480def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2481def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2482def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2483def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2484def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2485def USAX : AAI<0b01100101, 0b11110101, "usax">;
2486def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2487def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002488
2489// Signed/Unsigned halving add/subtract -- for disassembly only
2490
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002491def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2492def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2493def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2494def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2495def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2496def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2497def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2498def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2499def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2500def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2501def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2502def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002503
Johnny Chenadc77332010-02-26 22:04:29 +00002504// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002505
Jim Grosbach70987fb2010-10-18 23:35:38 +00002506def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002507 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002508 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002509 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002510 bits<4> Rd;
2511 bits<4> Rn;
2512 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002513 let Inst{27-20} = 0b01111000;
2514 let Inst{15-12} = 0b1111;
2515 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002516 let Inst{19-16} = Rd;
2517 let Inst{11-8} = Rm;
2518 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002519}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002520def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002521 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002522 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002523 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002524 bits<4> Rd;
2525 bits<4> Rn;
2526 bits<4> Rm;
2527 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002528 let Inst{27-20} = 0b01111000;
2529 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002530 let Inst{19-16} = Rd;
2531 let Inst{15-12} = Ra;
2532 let Inst{11-8} = Rm;
2533 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002534}
2535
2536// Signed/Unsigned saturate -- for disassembly only
2537
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002538def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002539 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002540 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002541 bits<4> Rd;
2542 bits<5> sat_imm;
2543 bits<4> Rn;
2544 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002545 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002546 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002547 let Inst{20-16} = sat_imm;
2548 let Inst{15-12} = Rd;
2549 let Inst{11-7} = sh{7-3};
2550 let Inst{6} = sh{0};
2551 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002552}
2553
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002554def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002555 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002556 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002557 bits<4> Rd;
2558 bits<4> sat_imm;
2559 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002560 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002561 let Inst{11-4} = 0b11110011;
2562 let Inst{15-12} = Rd;
2563 let Inst{19-16} = sat_imm;
2564 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002565}
2566
Jim Grosbach70987fb2010-10-18 23:35:38 +00002567def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2568 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002569 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002570 bits<4> Rd;
2571 bits<5> sat_imm;
2572 bits<4> Rn;
2573 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002574 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002575 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002576 let Inst{15-12} = Rd;
2577 let Inst{11-7} = sh{7-3};
2578 let Inst{6} = sh{0};
2579 let Inst{20-16} = sat_imm;
2580 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002581}
2582
Jim Grosbach70987fb2010-10-18 23:35:38 +00002583def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2584 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002585 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002586 bits<4> Rd;
2587 bits<4> sat_imm;
2588 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002589 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002590 let Inst{11-4} = 0b11110011;
2591 let Inst{15-12} = Rd;
2592 let Inst{19-16} = sat_imm;
2593 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002594}
Evan Chenga8e29892007-01-19 07:51:42 +00002595
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002596def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2597def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002598
Evan Chenga8e29892007-01-19 07:51:42 +00002599//===----------------------------------------------------------------------===//
2600// Bitwise Instructions.
2601//
2602
Jim Grosbach26421962008-10-14 20:36:24 +00002603defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002604 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002605 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002606defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002607 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002608 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002609defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002610 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002611 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002612defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002613 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002614 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002615
Jim Grosbach3fea191052010-10-21 22:03:21 +00002616def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002617 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002618 "bfc", "\t$Rd, $imm", "$src = $Rd",
2619 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002620 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002621 bits<4> Rd;
2622 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002623 let Inst{27-21} = 0b0111110;
2624 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002625 let Inst{15-12} = Rd;
2626 let Inst{11-7} = imm{4-0}; // lsb
2627 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002628}
2629
Johnny Chenb2503c02010-02-17 06:31:48 +00002630// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002631def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002632 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002633 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2634 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002635 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002636 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002637 bits<4> Rd;
2638 bits<4> Rn;
2639 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002640 let Inst{27-21} = 0b0111110;
2641 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002642 let Inst{15-12} = Rd;
2643 let Inst{11-7} = imm{4-0}; // lsb
2644 let Inst{20-16} = imm{9-5}; // width
2645 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002646}
2647
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002648// GNU as only supports this form of bfi (w/ 4 arguments)
2649let isAsmParserOnly = 1 in
2650def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2651 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002652 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002653 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2654 []>, Requires<[IsARM, HasV6T2]> {
2655 bits<4> Rd;
2656 bits<4> Rn;
2657 bits<5> lsb;
2658 bits<5> width;
2659 let Inst{27-21} = 0b0111110;
2660 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2661 let Inst{15-12} = Rd;
2662 let Inst{11-7} = lsb;
2663 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2664 let Inst{3-0} = Rn;
2665}
2666
Jim Grosbach36860462010-10-21 22:19:32 +00002667def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2668 "mvn", "\t$Rd, $Rm",
2669 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2670 bits<4> Rd;
2671 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002672 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002673 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002674 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002675 let Inst{15-12} = Rd;
2676 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002677}
Jim Grosbach36860462010-10-21 22:19:32 +00002678def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2679 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2680 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2681 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002682 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002683 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002684 let Inst{19-16} = 0b0000;
2685 let Inst{15-12} = Rd;
2686 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002687}
Evan Chengc4af4632010-11-17 20:13:28 +00002688let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002689def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2690 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2691 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2692 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002693 bits<12> imm;
2694 let Inst{25} = 1;
2695 let Inst{19-16} = 0b0000;
2696 let Inst{15-12} = Rd;
2697 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002698}
Evan Chenga8e29892007-01-19 07:51:42 +00002699
2700def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2701 (BICri GPR:$src, so_imm_not:$imm)>;
2702
2703//===----------------------------------------------------------------------===//
2704// Multiply Instructions.
2705//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002706class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2707 string opc, string asm, list<dag> pattern>
2708 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2709 bits<4> Rd;
2710 bits<4> Rm;
2711 bits<4> Rn;
2712 let Inst{19-16} = Rd;
2713 let Inst{11-8} = Rm;
2714 let Inst{3-0} = Rn;
2715}
2716class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2717 string opc, string asm, list<dag> pattern>
2718 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2719 bits<4> RdLo;
2720 bits<4> RdHi;
2721 bits<4> Rm;
2722 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002723 let Inst{19-16} = RdHi;
2724 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002725 let Inst{11-8} = Rm;
2726 let Inst{3-0} = Rn;
2727}
Evan Chenga8e29892007-01-19 07:51:42 +00002728
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002729// FIXME: The v5 pseudos are only necessary for the additional Constraint
2730// property. Remove them when it's possible to add those properties
2731// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002732let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002733def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2734 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002735 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002736 Requires<[IsARM, HasV6]> {
2737 let Inst{15-12} = 0b0000;
2738}
Evan Chenga8e29892007-01-19 07:51:42 +00002739
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002740let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002741def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2742 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002743 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002744 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2745 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002746 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002747}
2748
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002749def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2750 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002751 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2752 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002753 bits<4> Ra;
2754 let Inst{15-12} = Ra;
2755}
Evan Chenga8e29892007-01-19 07:51:42 +00002756
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002757let Constraints = "@earlyclobber $Rd" in
2758def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2759 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002760 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002761 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2762 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2763 Requires<[IsARM, NoV6]>;
2764
Jim Grosbach65711012010-11-19 22:22:37 +00002765def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2766 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2767 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002768 Requires<[IsARM, HasV6T2]> {
2769 bits<4> Rd;
2770 bits<4> Rm;
2771 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002772 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002773 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002774 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002775 let Inst{11-8} = Rm;
2776 let Inst{3-0} = Rn;
2777}
Evan Chengedcbada2009-07-06 22:05:45 +00002778
Evan Chenga8e29892007-01-19 07:51:42 +00002779// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002780let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002781let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002782def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002783 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002784 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2785 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002786
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002787def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002788 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002789 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2790 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002791
2792let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2793def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2794 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002795 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002796 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2797 Requires<[IsARM, NoV6]>;
2798
2799def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2800 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002801 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002802 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2803 Requires<[IsARM, NoV6]>;
2804}
Evan Cheng8de898a2009-06-26 00:19:44 +00002805}
Evan Chenga8e29892007-01-19 07:51:42 +00002806
2807// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002808def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2809 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002810 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2811 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002812def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2813 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002814 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2815 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002816
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002817def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2818 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2819 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2820 Requires<[IsARM, HasV6]> {
2821 bits<4> RdLo;
2822 bits<4> RdHi;
2823 bits<4> Rm;
2824 bits<4> Rn;
2825 let Inst{19-16} = RdLo;
2826 let Inst{15-12} = RdHi;
2827 let Inst{11-8} = Rm;
2828 let Inst{3-0} = Rn;
2829}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002830
2831let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2832def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2833 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002834 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002835 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2836 Requires<[IsARM, NoV6]>;
2837def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2838 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002839 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002840 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2841 Requires<[IsARM, NoV6]>;
2842def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2843 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002844 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002845 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
2846 Requires<[IsARM, NoV6]>;
2847}
2848
Evan Chengcd799b92009-06-12 20:46:18 +00002849} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002850
2851// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002852def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2853 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2854 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002855 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002856 let Inst{15-12} = 0b1111;
2857}
Evan Cheng13ab0202007-07-10 18:08:01 +00002858
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002859def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2860 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002861 [/* For disassembly only; pattern left blank */]>,
2862 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002863 let Inst{15-12} = 0b1111;
2864}
2865
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002866def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2867 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2868 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2869 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2870 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002871
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002872def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2873 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2874 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002875 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002876 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002877
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002878def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2879 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2880 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2881 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2882 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002883
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002884def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2885 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2886 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002887 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002888 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002889
Raul Herbster37fb5b12007-08-30 23:25:47 +00002890multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002891 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2892 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2893 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2894 (sext_inreg GPR:$Rm, i16)))]>,
2895 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002896
Jim Grosbach3870b752010-10-22 18:35:16 +00002897 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2898 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2899 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2900 (sra GPR:$Rm, (i32 16))))]>,
2901 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002902
Jim Grosbach3870b752010-10-22 18:35:16 +00002903 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2904 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2905 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2906 (sext_inreg GPR:$Rm, i16)))]>,
2907 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002908
Jim Grosbach3870b752010-10-22 18:35:16 +00002909 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2910 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2911 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2912 (sra GPR:$Rm, (i32 16))))]>,
2913 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002914
Jim Grosbach3870b752010-10-22 18:35:16 +00002915 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2916 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2917 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2918 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2919 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002920
Jim Grosbach3870b752010-10-22 18:35:16 +00002921 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2922 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2923 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2924 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2925 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002926}
2927
Raul Herbster37fb5b12007-08-30 23:25:47 +00002928
2929multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002930 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002931 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2932 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2933 [(set GPR:$Rd, (add GPR:$Ra,
2934 (opnode (sext_inreg GPR:$Rn, i16),
2935 (sext_inreg GPR:$Rm, i16))))]>,
2936 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002937
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002938 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002939 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2940 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2941 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2942 (sra GPR:$Rm, (i32 16)))))]>,
2943 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002944
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002945 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002946 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2947 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2948 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2949 (sext_inreg GPR:$Rm, i16))))]>,
2950 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002951
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002952 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002953 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2954 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2955 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2956 (sra GPR:$Rm, (i32 16)))))]>,
2957 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002958
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002959 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002960 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2961 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2962 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2963 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2964 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002965
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002966 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002967 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2968 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2969 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2970 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2971 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002972}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002973
Raul Herbster37fb5b12007-08-30 23:25:47 +00002974defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2975defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002976
Johnny Chen83498e52010-02-12 21:59:23 +00002977// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002978def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2979 (ins GPR:$Rn, GPR:$Rm),
2980 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002981 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002982 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002983
Jim Grosbach3870b752010-10-22 18:35:16 +00002984def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2985 (ins GPR:$Rn, GPR:$Rm),
2986 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002987 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002988 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002989
Jim Grosbach3870b752010-10-22 18:35:16 +00002990def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2991 (ins GPR:$Rn, GPR:$Rm),
2992 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002993 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002994 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002995
Jim Grosbach3870b752010-10-22 18:35:16 +00002996def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2997 (ins GPR:$Rn, GPR:$Rm),
2998 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002999 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003000 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003001
Johnny Chen667d1272010-02-22 18:50:54 +00003002// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003003class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3004 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003005 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003006 bits<4> Rn;
3007 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003008 let Inst{4} = 1;
3009 let Inst{5} = swap;
3010 let Inst{6} = sub;
3011 let Inst{7} = 0;
3012 let Inst{21-20} = 0b00;
3013 let Inst{22} = long;
3014 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00003015 let Inst{11-8} = Rm;
3016 let Inst{3-0} = Rn;
3017}
3018class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3019 InstrItinClass itin, string opc, string asm>
3020 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3021 bits<4> Rd;
3022 let Inst{15-12} = 0b1111;
3023 let Inst{19-16} = Rd;
3024}
3025class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3026 InstrItinClass itin, string opc, string asm>
3027 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3028 bits<4> Ra;
3029 let Inst{15-12} = Ra;
3030}
3031class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3032 InstrItinClass itin, string opc, string asm>
3033 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3034 bits<4> RdLo;
3035 bits<4> RdHi;
3036 let Inst{19-16} = RdHi;
3037 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003038}
3039
3040multiclass AI_smld<bit sub, string opc> {
3041
Jim Grosbach385e1362010-10-22 19:15:30 +00003042 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3043 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003044
Jim Grosbach385e1362010-10-22 19:15:30 +00003045 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3046 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003047
Jim Grosbach385e1362010-10-22 19:15:30 +00003048 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3049 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3050 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003051
Jim Grosbach385e1362010-10-22 19:15:30 +00003052 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3053 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3054 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003055
3056}
3057
3058defm SMLA : AI_smld<0, "smla">;
3059defm SMLS : AI_smld<1, "smls">;
3060
Johnny Chen2ec5e492010-02-22 21:50:40 +00003061multiclass AI_sdml<bit sub, string opc> {
3062
Jim Grosbach385e1362010-10-22 19:15:30 +00003063 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3064 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3065 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3066 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003067}
3068
3069defm SMUA : AI_sdml<0, "smua">;
3070defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003071
Evan Chenga8e29892007-01-19 07:51:42 +00003072//===----------------------------------------------------------------------===//
3073// Misc. Arithmetic Instructions.
3074//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003075
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003076def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3077 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3078 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003079
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003080def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3081 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3082 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3083 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003084
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003085def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3086 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3087 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003088
Evan Cheng9568e5c2011-06-21 06:01:08 +00003089let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003090def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3091 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003092 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003093 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003094
Evan Cheng9568e5c2011-06-21 06:01:08 +00003095let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003096def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3097 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003098 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003099 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003100
Evan Chengf60ceac2011-06-15 17:17:48 +00003101def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3102 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3103 (REVSH GPR:$Rm)>;
3104
Bob Wilsonf955f292010-08-17 17:23:19 +00003105def lsl_shift_imm : SDNodeXForm<imm, [{
3106 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
3107 return CurDAG->getTargetConstant(Sh, MVT::i32);
3108}]>;
3109
Eric Christopher8f232d32011-04-28 05:49:04 +00003110def lsl_amt : ImmLeaf<i32, [{
3111 return Imm > 0 && Imm < 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003112}], lsl_shift_imm>;
3113
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003114def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
3115 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3116 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
3117 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
3118 (and (shl GPR:$Rm, lsl_amt:$sh),
3119 0xFFFF0000)))]>,
3120 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003121
Evan Chenga8e29892007-01-19 07:51:42 +00003122// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003123def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3124 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3125def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
3126 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003127
Bob Wilsonf955f292010-08-17 17:23:19 +00003128def asr_shift_imm : SDNodeXForm<imm, [{
3129 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
3130 return CurDAG->getTargetConstant(Sh, MVT::i32);
3131}]>;
3132
Eric Christopher8f232d32011-04-28 05:49:04 +00003133def asr_amt : ImmLeaf<i32, [{
3134 return Imm > 0 && Imm <= 32;
Bob Wilsonf955f292010-08-17 17:23:19 +00003135}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00003136
Bob Wilsondc66eda2010-08-16 22:26:55 +00003137// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3138// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003139def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
3140 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
3141 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
3142 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
3143 (and (sra GPR:$Rm, asr_amt:$sh),
3144 0xFFFF)))]>,
3145 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003146
Evan Chenga8e29892007-01-19 07:51:42 +00003147// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3148// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003149def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00003150 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00003151def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003152 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
3153 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003154
Evan Chenga8e29892007-01-19 07:51:42 +00003155//===----------------------------------------------------------------------===//
3156// Comparison Instructions...
3157//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003158
Jim Grosbach26421962008-10-14 20:36:24 +00003159defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003160 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003161 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003162
Jim Grosbach97a884d2010-12-07 20:41:06 +00003163// ARMcmpZ can re-use the above instruction definitions.
3164def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3165 (CMPri GPR:$src, so_imm:$imm)>;
3166def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3167 (CMPrr GPR:$src, GPR:$rhs)>;
3168def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
3169 (CMPrs GPR:$src, so_reg:$rhs)>;
3170
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003171// FIXME: We have to be careful when using the CMN instruction and comparison
3172// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003173// results:
3174//
3175// rsbs r1, r1, 0
3176// cmp r0, r1
3177// mov r0, #0
3178// it ls
3179// mov r0, #1
3180//
3181// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003182//
Bill Wendling6165e872010-08-26 18:33:51 +00003183// cmn r0, r1
3184// mov r0, #0
3185// it ls
3186// mov r0, #1
3187//
3188// However, the CMN gives the *opposite* result when r1 is 0. This is because
3189// the carry flag is set in the CMP case but not in the CMN case. In short, the
3190// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3191// value of r0 and the carry bit (because the "carry bit" parameter to
3192// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3193// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3194// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3195// parameter to AddWithCarry is defined as 0).
3196//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003197// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003198//
3199// x = 0
3200// ~x = 0xFFFF FFFF
3201// ~x + 1 = 0x1 0000 0000
3202// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3203//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003204// Therefore, we should disable CMN when comparing against zero, until we can
3205// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3206// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003207//
3208// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3209//
3210// This is related to <rdar://problem/7569620>.
3211//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003212//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3213// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003214
Evan Chenga8e29892007-01-19 07:51:42 +00003215// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003216defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003217 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003218 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003219defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003220 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003221 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003222
David Goodwinc0309b42009-06-29 15:33:01 +00003223defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003224 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003225 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003226
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003227//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3228// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003229
David Goodwinc0309b42009-06-29 15:33:01 +00003230def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003231 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003232
Evan Cheng218977b2010-07-13 19:27:42 +00003233// Pseudo i64 compares for some floating point compares.
3234let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3235 Defs = [CPSR] in {
3236def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003237 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003238 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003239 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3240
3241def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003242 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003243 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3244} // usesCustomInserter
3245
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003246
Evan Chenga8e29892007-01-19 07:51:42 +00003247// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003248// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003249// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003250let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003251def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003252 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003253 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3254 RegConstraint<"$false = $Rd">;
3255def MOVCCs : ARMPseudoInst<(outs GPR:$Rd),
3256 (ins GPR:$false, so_reg:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003257 4, IIC_iCMOVsr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003258 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3259 RegConstraint<"$false = $Rd">;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003260
Evan Chengc4af4632010-11-17 20:13:28 +00003261let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003262def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
3263 (ins GPR:$false, i32imm_hilo16:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003264 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003265 []>,
3266 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003267
Evan Chengc4af4632010-11-17 20:13:28 +00003268let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003269def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3270 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003271 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003272 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003273 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003274
Evan Cheng63f35442010-11-13 02:25:14 +00003275// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003276let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003277def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3278 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003279 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003280
Evan Chengc4af4632010-11-17 20:13:28 +00003281let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003282def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3283 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003284 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003285 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003286 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003287} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003288
Jim Grosbach3728e962009-12-10 00:11:09 +00003289//===----------------------------------------------------------------------===//
3290// Atomic operations intrinsics
3291//
3292
Bob Wilsonf74a4292010-10-30 00:54:37 +00003293def memb_opt : Operand<i32> {
3294 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003295 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003296}
Jim Grosbach3728e962009-12-10 00:11:09 +00003297
Bob Wilsonf74a4292010-10-30 00:54:37 +00003298// memory barriers protect the atomic sequences
3299let hasSideEffects = 1 in {
3300def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3301 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3302 Requires<[IsARM, HasDB]> {
3303 bits<4> opt;
3304 let Inst{31-4} = 0xf57ff05;
3305 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003306}
Jim Grosbach3728e962009-12-10 00:11:09 +00003307}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003308
Bob Wilsonf74a4292010-10-30 00:54:37 +00003309def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003310 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003311 Requires<[IsARM, HasDB]> {
3312 bits<4> opt;
3313 let Inst{31-4} = 0xf57ff04;
3314 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003315}
3316
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003317// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003318def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3319 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003320 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003321 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003322 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003323 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003324}
3325
Jim Grosbach66869102009-12-11 18:52:41 +00003326let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003327 let Uses = [CPSR] in {
3328 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003329 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003330 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3331 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003332 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003333 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3334 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003335 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003336 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3337 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003338 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003339 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3340 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003341 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003342 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3343 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003344 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003345 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003346 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3347 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3348 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3349 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3350 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3351 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3352 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3353 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3354 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3355 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3356 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3357 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003358 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003359 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003360 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3361 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003362 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003363 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3364 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003365 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003366 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3367 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003368 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003369 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3370 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003371 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003372 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3373 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003374 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003375 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003376 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3377 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3378 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3379 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3380 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3381 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3382 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3383 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3384 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3385 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3386 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3387 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003388 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003389 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003390 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3391 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003392 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003393 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3394 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003395 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003396 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3397 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003398 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003399 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3400 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003401 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003402 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3403 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003404 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003405 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003406 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3407 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3408 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3409 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3410 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3411 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3412 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3413 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3414 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3415 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3416 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3417 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003418
3419 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003420 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003421 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3422 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003423 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003424 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3425 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003426 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003427 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3428
Jim Grosbache801dc42009-12-12 01:40:06 +00003429 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003430 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003431 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3432 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003433 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003434 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3435 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003436 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003437 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3438}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003439}
3440
3441let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003442def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3443 "ldrexb", "\t$Rt, $addr", []>;
3444def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3445 "ldrexh", "\t$Rt, $addr", []>;
3446def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3447 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003448let hasExtraDefRegAllocReq = 1 in
3449 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3450 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003451}
3452
Jim Grosbach86875a22010-10-29 19:58:57 +00003453let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003454def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3455 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3456def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3457 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3458def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3459 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003460}
3461
3462let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003463def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003464 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3465 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003466
Johnny Chenb9436272010-02-17 22:37:58 +00003467// Clear-Exclusive is for disassembly only.
3468def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3469 [/* For disassembly only; pattern left blank */]>,
3470 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003471 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003472}
3473
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003474// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3475let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003476def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3477 [/* For disassembly only; pattern left blank */]>;
3478def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3479 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003480}
3481
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003482//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003483// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003484//
3485
Jim Grosbach83ab0702011-07-13 22:01:08 +00003486def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3487 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003488 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003489 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3490 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003491 bits<4> opc1;
3492 bits<4> CRn;
3493 bits<4> CRd;
3494 bits<4> cop;
3495 bits<3> opc2;
3496 bits<4> CRm;
3497
3498 let Inst{3-0} = CRm;
3499 let Inst{4} = 0;
3500 let Inst{7-5} = opc2;
3501 let Inst{11-8} = cop;
3502 let Inst{15-12} = CRd;
3503 let Inst{19-16} = CRn;
3504 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003505}
3506
Jim Grosbach83ab0702011-07-13 22:01:08 +00003507def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3508 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003509 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003510 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3511 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003512 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003513 bits<4> opc1;
3514 bits<4> CRn;
3515 bits<4> CRd;
3516 bits<4> cop;
3517 bits<3> opc2;
3518 bits<4> CRm;
3519
3520 let Inst{3-0} = CRm;
3521 let Inst{4} = 0;
3522 let Inst{7-5} = opc2;
3523 let Inst{11-8} = cop;
3524 let Inst{15-12} = CRd;
3525 let Inst{19-16} = CRn;
3526 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003527}
3528
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003529class ACI<dag oops, dag iops, string opc, string asm,
3530 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003531 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003532 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003533 let Inst{27-25} = 0b110;
3534}
3535
Johnny Chen670a4562011-04-04 23:39:08 +00003536multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003537
3538 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003539 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3540 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003541 let Inst{31-28} = op31_28;
3542 let Inst{24} = 1; // P = 1
3543 let Inst{21} = 0; // W = 0
3544 let Inst{22} = 0; // D = 0
3545 let Inst{20} = load;
3546 }
3547
3548 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003549 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3550 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003551 let Inst{31-28} = op31_28;
3552 let Inst{24} = 1; // P = 1
3553 let Inst{21} = 1; // W = 1
3554 let Inst{22} = 0; // D = 0
3555 let Inst{20} = load;
3556 }
3557
3558 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003559 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3560 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003561 let Inst{31-28} = op31_28;
3562 let Inst{24} = 0; // P = 0
3563 let Inst{21} = 1; // W = 1
3564 let Inst{22} = 0; // D = 0
3565 let Inst{20} = load;
3566 }
3567
3568 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003569 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3570 ops),
3571 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003572 let Inst{31-28} = op31_28;
3573 let Inst{24} = 0; // P = 0
3574 let Inst{23} = 1; // U = 1
3575 let Inst{21} = 0; // W = 0
3576 let Inst{22} = 0; // D = 0
3577 let Inst{20} = load;
3578 }
3579
3580 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003581 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3582 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003583 let Inst{31-28} = op31_28;
3584 let Inst{24} = 1; // P = 1
3585 let Inst{21} = 0; // W = 0
3586 let Inst{22} = 1; // D = 1
3587 let Inst{20} = load;
3588 }
3589
3590 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003591 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3592 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3593 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003594 let Inst{31-28} = op31_28;
3595 let Inst{24} = 1; // P = 1
3596 let Inst{21} = 1; // W = 1
3597 let Inst{22} = 1; // D = 1
3598 let Inst{20} = load;
3599 }
3600
3601 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003602 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3603 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3604 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003605 let Inst{31-28} = op31_28;
3606 let Inst{24} = 0; // P = 0
3607 let Inst{21} = 1; // W = 1
3608 let Inst{22} = 1; // D = 1
3609 let Inst{20} = load;
3610 }
3611
3612 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003613 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3614 ops),
3615 !strconcat(!strconcat(opc, "l"), cond),
3616 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003617 let Inst{31-28} = op31_28;
3618 let Inst{24} = 0; // P = 0
3619 let Inst{23} = 1; // U = 1
3620 let Inst{21} = 0; // W = 0
3621 let Inst{22} = 1; // D = 1
3622 let Inst{20} = load;
3623 }
3624}
3625
Johnny Chen670a4562011-04-04 23:39:08 +00003626defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3627defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3628defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3629defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003630
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003631//===----------------------------------------------------------------------===//
3632// Move between coprocessor and ARM core register -- for disassembly only
3633//
3634
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003635class MovRCopro<string opc, bit direction, dag oops, dag iops,
3636 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003637 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003638 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003639 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003640 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003641
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003642 bits<4> Rt;
3643 bits<4> cop;
3644 bits<3> opc1;
3645 bits<3> opc2;
3646 bits<4> CRm;
3647 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003648
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003649 let Inst{15-12} = Rt;
3650 let Inst{11-8} = cop;
3651 let Inst{23-21} = opc1;
3652 let Inst{7-5} = opc2;
3653 let Inst{3-0} = CRm;
3654 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003655}
3656
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003657def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003658 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003659 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3660 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003661 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3662 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003663def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003664 (outs GPR:$Rt),
3665 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3666 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003667
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003668def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3669 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3670
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003671class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3672 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003673 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003674 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003675 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003676 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003677 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003678
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003679 bits<4> Rt;
3680 bits<4> cop;
3681 bits<3> opc1;
3682 bits<3> opc2;
3683 bits<4> CRm;
3684 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003685
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003686 let Inst{15-12} = Rt;
3687 let Inst{11-8} = cop;
3688 let Inst{23-21} = opc1;
3689 let Inst{7-5} = opc2;
3690 let Inst{3-0} = CRm;
3691 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003692}
3693
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003694def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003695 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003696 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3697 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003698 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3699 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003700def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003701 (outs GPR:$Rt),
3702 (ins p_imm:$cop, i32imm:$opc1, c_imm:$CRn, c_imm:$CRm,
3703 i32imm:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003704
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003705def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3706 imm:$CRm, imm:$opc2),
3707 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3708
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003709class MovRRCopro<string opc, bit direction,
3710 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003711 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003712 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003713 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003714 let Inst{23-21} = 0b010;
3715 let Inst{20} = direction;
3716
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003717 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003718 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003719 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003720 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003721 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003722
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003723 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003724 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003725 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003726 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003727 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003728}
3729
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003730def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3731 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3732 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003733def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3734
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003735class MovRRCopro2<string opc, bit direction,
3736 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003737 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003738 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3739 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003740 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003741 let Inst{23-21} = 0b010;
3742 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003743
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003744 bits<4> Rt;
3745 bits<4> Rt2;
3746 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003747 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003748 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003749
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003750 let Inst{15-12} = Rt;
3751 let Inst{19-16} = Rt2;
3752 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003753 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003754 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003755}
3756
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003757def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3758 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3759 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003760def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003761
Johnny Chenb98e1602010-02-12 18:55:33 +00003762//===----------------------------------------------------------------------===//
3763// Move between special register and ARM core register -- for disassembly only
3764//
3765
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003766// Move to ARM core register from Special Register
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003767def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, cpsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003768 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003769 bits<4> Rd;
3770 let Inst{23-16} = 0b00001111;
3771 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003772 let Inst{7-4} = 0b0000;
3773}
3774
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003775def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,"mrs","\t$Rd, spsr",
Johnny Chenb98e1602010-02-12 18:55:33 +00003776 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003777 bits<4> Rd;
3778 let Inst{23-16} = 0b01001111;
3779 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003780 let Inst{7-4} = 0b0000;
3781}
3782
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003783// Move from ARM core register to Special Register
3784//
3785// No need to have both system and application versions, the encodings are the
3786// same and the assembly parser has no way to distinguish between them. The mask
3787// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3788// the mask with the fields to be accessed in the special register.
3789def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
3790 "msr", "\t$mask, $Rn",
Johnny Chenb98e1602010-02-12 18:55:33 +00003791 [/* For disassembly only; pattern left blank */]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003792 bits<5> mask;
3793 bits<4> Rn;
3794
3795 let Inst{23} = 0;
3796 let Inst{22} = mask{4}; // R bit
3797 let Inst{21-20} = 0b10;
3798 let Inst{19-16} = mask{3-0};
3799 let Inst{15-12} = 0b1111;
3800 let Inst{11-4} = 0b00000000;
3801 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003802}
3803
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003804def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
3805 "msr", "\t$mask, $a",
3806 [/* For disassembly only; pattern left blank */]> {
3807 bits<5> mask;
3808 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003809
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003810 let Inst{23} = 0;
3811 let Inst{22} = mask{4}; // R bit
3812 let Inst{21-20} = 0b10;
3813 let Inst{19-16} = mask{3-0};
3814 let Inst{15-12} = 0b1111;
3815 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003816}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003817
3818//===----------------------------------------------------------------------===//
3819// TLS Instructions
3820//
3821
3822// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003823// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003824// complete with fixup for the aeabi_read_tp function.
3825let isCall = 1,
3826 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3827 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3828 [(set R0, ARMthread_pointer)]>;
3829}
3830
3831//===----------------------------------------------------------------------===//
3832// SJLJ Exception handling intrinsics
3833// eh_sjlj_setjmp() is an instruction sequence to store the return
3834// address and save #0 in R0 for the non-longjmp case.
3835// Since by its nature we may be coming from some other function to get
3836// here, and we're using the stack frame for the containing function to
3837// save/restore registers, we can't keep anything live in regs across
3838// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003839// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003840// except for our own input by listing the relevant registers in Defs. By
3841// doing so, we also cause the prologue/epilogue code to actively preserve
3842// all of the callee-saved resgisters, which is exactly what we want.
3843// A constant value is passed in $val, and we use the location as a scratch.
3844//
3845// These are pseudo-instructions and are lowered to individual MC-insts, so
3846// no encoding information is necessary.
3847let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003848 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00003849 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003850 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3851 NoItinerary,
3852 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3853 Requires<[IsARM, HasVFP2]>;
3854}
3855
3856let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003857 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003858 hasSideEffects = 1, isBarrier = 1 in {
3859 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3860 NoItinerary,
3861 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3862 Requires<[IsARM, NoVFP]>;
3863}
3864
3865// FIXME: Non-Darwin version(s)
3866let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3867 Defs = [ R7, LR, SP ] in {
3868def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3869 NoItinerary,
3870 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3871 Requires<[IsARM, IsDarwin]>;
3872}
3873
3874// eh.sjlj.dispatchsetup pseudo-instruction.
3875// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
3876// handled when the pseudo is expanded (which happens before any passes
3877// that need the instruction size).
3878let isBarrier = 1, hasSideEffects = 1 in
3879def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00003880 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
3881 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003882 Requires<[IsDarwin]>;
3883
3884//===----------------------------------------------------------------------===//
3885// Non-Instruction Patterns
3886//
3887
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003888// ARMv4 indirect branch using (MOVr PC, dst)
3889let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
3890 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00003891 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003892 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
3893 Requires<[IsARM, NoV4T]>;
3894
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003895// Large immediate handling.
3896
3897// 32-bit immediate using two piece so_imms or movw + movt.
3898// This is a single pseudo instruction, the benefit is that it can be remat'd
3899// as a single unit instead of having to handle reg inputs.
3900// FIXME: Remove this when we can do generalized remat.
3901let isReMaterializable = 1, isMoveImm = 1 in
3902def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
3903 [(set GPR:$dst, (arm_i32imm:$src))]>,
3904 Requires<[IsARM]>;
3905
3906// Pseudo instruction that combines movw + movt + add pc (if PIC).
3907// It also makes it possible to rematerialize the instructions.
3908// FIXME: Remove this when we can do generalized remat and when machine licm
3909// can properly the instructions.
3910let isReMaterializable = 1 in {
3911def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3912 IIC_iMOVix2addpc,
3913 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3914 Requires<[IsARM, UseMovt]>;
3915
3916def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3917 IIC_iMOVix2,
3918 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3919 Requires<[IsARM, UseMovt]>;
3920
3921let AddedComplexity = 10 in
3922def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
3923 IIC_iMOVix2ld,
3924 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
3925 Requires<[IsARM, UseMovt]>;
3926} // isReMaterializable
3927
3928// ConstantPool, GlobalAddress, and JumpTable
3929def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3930 Requires<[IsARM, DontUseMovt]>;
3931def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3932def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3933 Requires<[IsARM, UseMovt]>;
3934def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3935 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3936
3937// TODO: add,sub,and, 3-instr forms?
3938
3939// Tail calls
3940def : ARMPat<(ARMtcret tcGPR:$dst),
3941 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
3942
3943def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3944 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3945
3946def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3947 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3948
3949def : ARMPat<(ARMtcret tcGPR:$dst),
3950 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
3951
3952def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3953 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3954
3955def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3956 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3957
3958// Direct calls
3959def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
3960 Requires<[IsARM, IsNotDarwin]>;
3961def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
3962 Requires<[IsARM, IsDarwin]>;
3963
3964// zextload i1 -> zextload i8
3965def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3966def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3967
3968// extload -> zextload
3969def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3970def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3971def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3972def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3973
3974def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
3975
3976def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3977def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3978
3979// smul* and smla*
3980def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3981 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3982 (SMULBB GPR:$a, GPR:$b)>;
3983def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3984 (SMULBB GPR:$a, GPR:$b)>;
3985def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3986 (sra GPR:$b, (i32 16))),
3987 (SMULBT GPR:$a, GPR:$b)>;
3988def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
3989 (SMULBT GPR:$a, GPR:$b)>;
3990def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3991 (sra (shl GPR:$b, (i32 16)), (i32 16))),
3992 (SMULTB GPR:$a, GPR:$b)>;
3993def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
3994 (SMULTB GPR:$a, GPR:$b)>;
3995def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3996 (i32 16)),
3997 (SMULWB GPR:$a, GPR:$b)>;
3998def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
3999 (SMULWB GPR:$a, GPR:$b)>;
4000
4001def : ARMV5TEPat<(add GPR:$acc,
4002 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4003 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4004 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4005def : ARMV5TEPat<(add GPR:$acc,
4006 (mul sext_16_node:$a, sext_16_node:$b)),
4007 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4008def : ARMV5TEPat<(add GPR:$acc,
4009 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4010 (sra GPR:$b, (i32 16)))),
4011 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4012def : ARMV5TEPat<(add GPR:$acc,
4013 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4014 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4015def : ARMV5TEPat<(add GPR:$acc,
4016 (mul (sra GPR:$a, (i32 16)),
4017 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4018 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4019def : ARMV5TEPat<(add GPR:$acc,
4020 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4021 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4022def : ARMV5TEPat<(add GPR:$acc,
4023 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4024 (i32 16))),
4025 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4026def : ARMV5TEPat<(add GPR:$acc,
4027 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4028 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4029
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004030
4031// Pre-v7 uses MCR for synchronization barriers.
4032def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4033 Requires<[IsARM, HasV6]>;
4034
4035
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004036//===----------------------------------------------------------------------===//
4037// Thumb Support
4038//
4039
4040include "ARMInstrThumb.td"
4041
4042//===----------------------------------------------------------------------===//
4043// Thumb2 Support
4044//
4045
4046include "ARMInstrThumb2.td"
4047
4048//===----------------------------------------------------------------------===//
4049// Floating Point Support
4050//
4051
4052include "ARMInstrVFP.td"
4053
4054//===----------------------------------------------------------------------===//
4055// Advanced SIMD (NEON) Support
4056//
4057
4058include "ARMInstrNEON.td"
4059
Jim Grosbachc83d5042011-07-14 19:47:47 +00004060//===----------------------------------------------------------------------===//
4061// Assembler aliases
4062//
4063
4064// Memory barriers
4065def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4066def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4067def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4068
4069// System instructions
4070def : MnemonicAlias<"swi", "svc">;
4071
4072// Load / Store Multiple
4073def : MnemonicAlias<"ldmfd", "ldm">;
4074def : MnemonicAlias<"ldmia", "ldm">;
4075def : MnemonicAlias<"stmfd", "stmdb">;
4076def : MnemonicAlias<"stmia", "stm">;
4077def : MnemonicAlias<"stmea", "stm">;
4078