blob: 313bc3576d87beed0b16d041f861bf8ed1bf46dc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Jani Nikulae23ceb82015-12-16 15:04:18 +020036#include <drm/drmP.h>
Joonas Lahtinenc838d712015-12-18 13:08:15 +020037#include "i915_params.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070038#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080039#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080040#include "intel_ringbuffer.h"
Oscar Mateob20385f2014-07-24 17:04:10 +010041#include "intel_lrc.h"
Ben Widawsky0260c422014-03-22 22:47:21 -070042#include "i915_gem_gtt.h"
Oscar Mateo564ddb22014-08-21 11:40:54 +010043#include "i915_gem_render_state.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070044#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070045#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010046#include <linux/i2c-algo-bit.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020047#include <drm/intel-gtt.h>
Daniel Vetterba8286f2014-09-11 07:43:25 +020048#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
Daniel Vetterd9fc9412014-09-23 15:46:53 +020049#include <drm/drm_gem.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020050#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010051#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070052#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020053#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010054#include <linux/pm_qos.h>
Alex Dai33a732f2015-08-12 15:43:36 +010055#include "intel_guc.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020056#include "intel_dpll_mgr.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070057
Linus Torvalds1da177e2005-04-16 15:20:36 -070058/* General customization:
59 */
60
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
Daniel Vetter68d4aee2016-03-30 09:33:11 +020063#define DRIVER_DATE "20160330"
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Mika Kuoppalac883ef12014-10-28 17:32:30 +020065#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010066/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020074#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010075#endif
76
Jani Nikulacd9bfac2015-03-12 13:01:12 +020077#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020078#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020079
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010080#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020082
Rob Clarke2c719b2014-12-15 13:56:32 -050083/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020092 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050094 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050095 unlikely(__ret_warn_on); \
96})
97
Joonas Lahtinen152b2262015-12-18 14:27:27 +020098#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700100
Imre Deak4fec15d2016-03-16 13:39:08 +0200101bool __i915_inject_load_failure(const char *func, int line);
102#define i915_inject_load_failure() \
103 __i915_inject_load_failure(__func__, __LINE__)
104
Jani Nikula42a8ca42015-08-27 16:23:30 +0300105static inline const char *yesno(bool v)
106{
107 return v ? "yes" : "no";
108}
109
Jani Nikula87ad3212016-01-14 12:53:34 +0200110static inline const char *onoff(bool v)
111{
112 return v ? "on" : "off";
113}
114
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700116 INVALID_PIPE = -1,
117 PIPE_A = 0,
118 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800119 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700122};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800123#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700124
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200129 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200130 TRANSCODER_DSI_A,
131 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200132 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200133};
Jani Nikulada205632016-03-15 21:51:10 +0200134
135static inline const char *transcoder_name(enum transcoder transcoder)
136{
137 switch (transcoder) {
138 case TRANSCODER_A:
139 return "A";
140 case TRANSCODER_B:
141 return "B";
142 case TRANSCODER_C:
143 return "C";
144 case TRANSCODER_EDP:
145 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200146 case TRANSCODER_DSI_A:
147 return "DSI A";
148 case TRANSCODER_DSI_C:
149 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200150 default:
151 return "<invalid>";
152 }
153}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200154
Jani Nikula4d1de972016-03-18 17:05:42 +0200155static inline bool transcoder_is_dsi(enum transcoder transcoder)
156{
157 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
158}
159
Damien Lespiau84139d12014-03-28 00:18:32 +0530160/*
Matt Roper31409e92015-09-24 15:53:09 -0700161 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
162 * number of planes per CRTC. Not all platforms really have this many planes,
163 * which means some arrays of size I915_MAX_PLANES may have unused entries
164 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530165 */
Jesse Barnes80824002009-09-10 15:28:06 -0700166enum plane {
167 PLANE_A = 0,
168 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800169 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700170 PLANE_CURSOR,
171 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700172};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800173#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800174
Damien Lespiaud615a162014-03-03 17:31:48 +0000175#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300176
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300177enum port {
178 PORT_A = 0,
179 PORT_B,
180 PORT_C,
181 PORT_D,
182 PORT_E,
183 I915_MAX_PORTS
184};
185#define port_name(p) ((p) + 'A')
186
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300187#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800188
189enum dpio_channel {
190 DPIO_CH0,
191 DPIO_CH1
192};
193
194enum dpio_phy {
195 DPIO_PHY0,
196 DPIO_PHY1
197};
198
Paulo Zanonib97186f2013-05-03 12:15:36 -0300199enum intel_display_power_domain {
200 POWER_DOMAIN_PIPE_A,
201 POWER_DOMAIN_PIPE_B,
202 POWER_DOMAIN_PIPE_C,
203 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
204 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
205 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
206 POWER_DOMAIN_TRANSCODER_A,
207 POWER_DOMAIN_TRANSCODER_B,
208 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300209 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200210 POWER_DOMAIN_TRANSCODER_DSI_A,
211 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100212 POWER_DOMAIN_PORT_DDI_A_LANES,
213 POWER_DOMAIN_PORT_DDI_B_LANES,
214 POWER_DOMAIN_PORT_DDI_C_LANES,
215 POWER_DOMAIN_PORT_DDI_D_LANES,
216 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200217 POWER_DOMAIN_PORT_DSI,
218 POWER_DOMAIN_PORT_CRT,
219 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300220 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200221 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300222 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000223 POWER_DOMAIN_AUX_A,
224 POWER_DOMAIN_AUX_B,
225 POWER_DOMAIN_AUX_C,
226 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100227 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100228 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300229 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300230
231 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300232};
233
234#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
235#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
236 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300237#define POWER_DOMAIN_TRANSCODER(tran) \
238 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
239 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300240
Egbert Eich1d843f92013-02-25 12:06:49 -0500241enum hpd_pin {
242 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500243 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
244 HPD_CRT,
245 HPD_SDVO_B,
246 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700247 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500248 HPD_PORT_B,
249 HPD_PORT_C,
250 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800251 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500252 HPD_NUM_PINS
253};
254
Jani Nikulac91711f2015-05-28 15:43:48 +0300255#define for_each_hpd_pin(__pin) \
256 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
257
Jani Nikula5fcece82015-05-27 15:03:42 +0300258struct i915_hotplug {
259 struct work_struct hotplug_work;
260
261 struct {
262 unsigned long last_jiffies;
263 int count;
264 enum {
265 HPD_ENABLED = 0,
266 HPD_DISABLED = 1,
267 HPD_MARK_DISABLED = 2
268 } state;
269 } stats[HPD_NUM_PINS];
270 u32 event_bits;
271 struct delayed_work reenable_work;
272
273 struct intel_digital_port *irq_port[I915_MAX_PORTS];
274 u32 long_port_mask;
275 u32 short_port_mask;
276 struct work_struct dig_port_work;
277
278 /*
279 * if we get a HPD irq from DP and a HPD irq from non-DP
280 * the non-DP HPD could block the workqueue on a mode config
281 * mutex getting, that userspace may have taken. However
282 * userspace is waiting on the DP workqueue to run which is
283 * blocked behind the non-DP one.
284 */
285 struct workqueue_struct *dp_wq;
286};
287
Chris Wilson2a2d5482012-12-03 11:49:06 +0000288#define I915_GEM_GPU_DOMAINS \
289 (I915_GEM_DOMAIN_RENDER | \
290 I915_GEM_DOMAIN_SAMPLER | \
291 I915_GEM_DOMAIN_COMMAND | \
292 I915_GEM_DOMAIN_INSTRUCTION | \
293 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700294
Damien Lespiau055e3932014-08-18 13:49:10 +0100295#define for_each_pipe(__dev_priv, __p) \
296 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200297#define for_each_pipe_masked(__dev_priv, __p, __mask) \
298 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
299 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000300#define for_each_plane(__dev_priv, __pipe, __p) \
301 for ((__p) = 0; \
302 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
303 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000304#define for_each_sprite(__dev_priv, __p, __s) \
305 for ((__s) = 0; \
306 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
307 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800308
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200309#define for_each_port_masked(__port, __ports_mask) \
310 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
311 for_each_if ((__ports_mask) & (1 << (__port)))
312
Damien Lespiaud79b8142014-05-13 23:32:23 +0100313#define for_each_crtc(dev, crtc) \
314 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
315
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300316#define for_each_intel_plane(dev, intel_plane) \
317 list_for_each_entry(intel_plane, \
318 &dev->mode_config.plane_list, \
319 base.head)
320
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300321#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
322 list_for_each_entry(intel_plane, \
323 &(dev)->mode_config.plane_list, \
324 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200325 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300326
Damien Lespiaud063ae42014-05-13 23:32:21 +0100327#define for_each_intel_crtc(dev, intel_crtc) \
328 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
329
Damien Lespiaub2784e12014-08-05 11:29:37 +0100330#define for_each_intel_encoder(dev, intel_encoder) \
331 list_for_each_entry(intel_encoder, \
332 &(dev)->mode_config.encoder_list, \
333 base.head)
334
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200335#define for_each_intel_connector(dev, intel_connector) \
336 list_for_each_entry(intel_connector, \
337 &dev->mode_config.connector_list, \
338 base.head)
339
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200340#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
341 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200342 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200343
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800344#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
345 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200346 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800347
Borun Fub04c5bd2014-07-12 10:02:27 +0530348#define for_each_power_domain(domain, mask) \
349 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200350 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530351
Daniel Vettere7b903d2013-06-05 13:34:14 +0200352struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100353struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100354struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200355
Chris Wilsona6f766f2015-04-27 13:41:20 +0100356struct drm_i915_file_private {
357 struct drm_i915_private *dev_priv;
358 struct drm_file *file;
359
360 struct {
361 spinlock_t lock;
362 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100363/* 20ms is a fairly arbitrary limit (greater than the average frame time)
364 * chosen to prevent the CPU getting more than a frame ahead of the GPU
365 * (when using lax throttling for the frontbuffer). We also use it to
366 * offer free GPU waitboosts for severely congested workloads.
367 */
368#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100369 } mm;
370 struct idr context_idr;
371
Chris Wilson2e1b8732015-04-27 13:41:22 +0100372 struct intel_rps_client {
373 struct list_head link;
374 unsigned boosts;
375 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100376
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000377 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100378};
379
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100380/* Used by dp and fdi links */
381struct intel_link_m_n {
382 uint32_t tu;
383 uint32_t gmch_m;
384 uint32_t gmch_n;
385 uint32_t link_m;
386 uint32_t link_n;
387};
388
389void intel_link_compute_m_n(int bpp, int nlanes,
390 int pixel_clock, int link_clock,
391 struct intel_link_m_n *m_n);
392
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393/* Interface history:
394 *
395 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100396 * 1.2: Add Power Management
397 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100398 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000399 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000400 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
401 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 */
403#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000404#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405#define DRIVER_PATCHLEVEL 0
406
Chris Wilson23bc5982010-09-29 16:10:57 +0100407#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700408
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700409struct opregion_header;
410struct opregion_acpi;
411struct opregion_swsci;
412struct opregion_asle;
413
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100414struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000415 struct opregion_header *header;
416 struct opregion_acpi *acpi;
417 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300418 u32 swsci_gbda_sub_functions;
419 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000420 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200421 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200422 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200423 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000424 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200425 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100426};
Chris Wilson44834a62010-08-19 16:09:23 +0100427#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100428
Chris Wilson6ef3d422010-08-04 20:26:07 +0100429struct intel_overlay;
430struct intel_overlay_error_state;
431
Jesse Barnesde151cf2008-11-12 10:03:55 -0800432#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300433#define I915_MAX_NUM_FENCES 32
434/* 32 fences + sign bit for FENCE_REG_NONE */
435#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800436
437struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200438 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000439 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100440 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800441};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000442
yakui_zhao9b9d1722009-05-31 17:17:17 +0800443struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100444 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800445 u8 dvo_port;
446 u8 slave_addr;
447 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100448 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400449 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800450};
451
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000452struct intel_display_error_state;
453
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700454struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200455 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800456 struct timeval time;
457
Mika Kuoppalacb383002014-02-25 17:11:25 +0200458 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100459 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200460 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200461 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200462
Ben Widawsky585b0282014-01-30 00:19:37 -0800463 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700464 u32 eir;
465 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700466 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700467 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700468 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000469 u32 derrmr;
470 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800471 u32 error; /* gen6+ */
472 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200473 u32 fault_data0; /* gen8, gen9 */
474 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800475 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800476 u32 gac_eco;
477 u32 gam_ecochk;
478 u32 gab_ctl;
479 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800480 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800481 u64 fence[I915_MAX_NUM_FENCES];
482 struct intel_overlay_error_state *overlay;
483 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700484 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800485
Chris Wilson52d39a22012-02-15 11:25:37 +0000486 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000487 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800488 /* Software tracked state */
489 bool waiting;
490 int hangcheck_score;
491 enum intel_ring_hangcheck_action hangcheck_action;
492 int num_requests;
493
494 /* our own tracking of ring head and tail */
495 u32 cpu_ring_head;
496 u32 cpu_ring_tail;
497
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000498 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800499
500 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100501 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800502 u32 tail;
503 u32 head;
504 u32 ctl;
505 u32 hws;
506 u32 ipeir;
507 u32 ipehr;
508 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800509 u32 bbstate;
510 u32 instpm;
511 u32 instps;
512 u32 seqno;
513 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000514 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800515 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700516 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800517 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000518 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800519
Chris Wilson52d39a22012-02-15 11:25:37 +0000520 struct drm_i915_error_object {
521 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100522 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000523 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200524 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800525
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000526 struct drm_i915_error_object *wa_ctx;
527
Chris Wilson52d39a22012-02-15 11:25:37 +0000528 struct drm_i915_error_request {
529 long jiffies;
530 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000531 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000532 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800533
534 struct {
535 u32 gfx_mode;
536 union {
537 u64 pdp[4];
538 u32 pp_dir_base;
539 };
540 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200541
542 pid_t pid;
543 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000544 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100545
Chris Wilson9df30792010-02-18 10:24:56 +0000546 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000547 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000548 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000549 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100550 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000551 u32 read_domains;
552 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200553 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000554 s32 pinned:2;
555 u32 tiling:2;
556 u32 dirty:1;
557 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100558 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100559 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100560 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700561 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800562
Ben Widawsky95f53012013-07-31 17:00:15 -0700563 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100564 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700565};
566
Jani Nikula7bd688c2013-11-08 16:48:56 +0200567struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200568struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200569struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000570struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100571struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200572struct intel_limit;
573struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100574
Jesse Barnese70236a2009-09-21 10:42:27 -0700575struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700576 int (*get_display_clock_speed)(struct drm_device *dev);
577 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100578 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800579 int (*compute_intermediate_wm)(struct drm_device *dev,
580 struct intel_crtc *intel_crtc,
581 struct intel_crtc_state *newstate);
582 void (*initial_watermarks)(struct intel_crtc_state *cstate);
583 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300584 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200585 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
586 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100587 /* Returns the active state of the crtc, and if the crtc is active,
588 * fills out the pipe-config with the hw state. */
589 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200590 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000591 void (*get_initial_plane_config)(struct intel_crtc *,
592 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200593 int (*crtc_compute_clock)(struct intel_crtc *crtc,
594 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200595 void (*crtc_enable)(struct drm_crtc *crtc);
596 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200597 void (*audio_codec_enable)(struct drm_connector *connector,
598 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300599 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200600 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700601 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700602 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700603 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
604 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700605 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100606 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700607 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100608 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700609 /* clock updates for mode set */
610 /* cursor updates */
611 /* render clock increase/decrease */
612 /* display clock increase/decrease */
613 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000614
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200615 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
616 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700617};
618
Mika Kuoppala48c10262015-01-16 11:34:41 +0200619enum forcewake_domain_id {
620 FW_DOMAIN_ID_RENDER = 0,
621 FW_DOMAIN_ID_BLITTER,
622 FW_DOMAIN_ID_MEDIA,
623
624 FW_DOMAIN_ID_COUNT
625};
626
627enum forcewake_domains {
628 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
629 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
630 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
631 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
632 FORCEWAKE_BLITTER |
633 FORCEWAKE_MEDIA)
634};
635
Chris Wilson907b28c2013-07-19 20:36:52 +0100636struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530637 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200638 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530639 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200640 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700641
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200642 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
643 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
644 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
645 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700646
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200647 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700648 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200649 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700650 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700652 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200653 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700654 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300655};
656
Chris Wilson907b28c2013-07-19 20:36:52 +0100657struct intel_uncore {
658 spinlock_t lock; /** lock is also taken in irq contexts. */
659
660 struct intel_uncore_funcs funcs;
661
662 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200663 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100664
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200665 struct intel_uncore_forcewake_domain {
666 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200667 enum forcewake_domain_id id;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200668 unsigned wake_count;
669 struct timer_list timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200670 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200671 u32 val_set;
672 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200673 i915_reg_t reg_ack;
674 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200675 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200676 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200677
678 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100679};
680
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200681/* Iterate over initialised fw domains */
682#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
683 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
684 (i__) < FW_DOMAIN_ID_COUNT; \
685 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200686 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200687
688#define for_each_fw_domain(domain__, dev_priv__, i__) \
689 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
690
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200691#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
692#define CSR_VERSION_MAJOR(version) ((version) >> 16)
693#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
694
Daniel Vettereb805622015-05-04 14:58:44 +0200695struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200696 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200697 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530698 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200699 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200700 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200701 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200702 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200703 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200704 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200705 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200706};
707
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100708#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
709 func(is_mobile) sep \
710 func(is_i85x) sep \
711 func(is_i915g) sep \
712 func(is_i945gm) sep \
713 func(is_g33) sep \
714 func(need_gfx_hws) sep \
715 func(is_g4x) sep \
716 func(is_pineview) sep \
717 func(is_broadwater) sep \
718 func(is_crestline) sep \
719 func(is_ivybridge) sep \
720 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800721 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100722 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530723 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700724 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700725 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700726 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100727 func(has_fbc) sep \
728 func(has_pipe_cxsr) sep \
729 func(has_hotplug) sep \
730 func(cursor_needs_physical) sep \
731 func(has_overlay) sep \
732 func(overlay_needs_physical) sep \
733 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100734 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000735 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100736 func(has_ddi) sep \
737 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200738
Damien Lespiaua587f772013-04-22 18:40:38 +0100739#define DEFINE_FLAG(name) u8 name:1
740#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200741
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500742struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200743 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100744 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700745 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000746 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000747 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700748 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100749 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200750 /* Register offsets for the various display pipes and transcoders */
751 int pipe_offsets[I915_MAX_TRANSCODERS];
752 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200753 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300754 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600755
756 /* Slice/subslice/EU info */
757 u8 slice_total;
758 u8 subslice_total;
759 u8 subslice_per_slice;
760 u8 eu_total;
761 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000762 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
763 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600764 u8 has_slice_pg:1;
765 u8 has_subslice_pg:1;
766 u8 has_eu_pg:1;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000767
768 struct color_luts {
769 u16 degamma_lut_size;
770 u16 gamma_lut_size;
771 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500772};
773
Damien Lespiaua587f772013-04-22 18:40:38 +0100774#undef DEFINE_FLAG
775#undef SEP_SEMICOLON
776
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800777enum i915_cache_level {
778 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100779 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
780 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
781 caches, eg sampler/render caches, and the
782 large Last-Level-Cache. LLC is coherent with
783 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100784 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800785};
786
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300787struct i915_ctx_hang_stats {
788 /* This context had batch pending when hang was declared */
789 unsigned batch_pending;
790
791 /* This context had batch active when hang was declared */
792 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300793
794 /* Time when this context was last blamed for a GPU reset */
795 unsigned long guilty_ts;
796
Chris Wilson676fa572014-12-24 08:13:39 -0800797 /* If the contexts causes a second GPU hang within this time,
798 * it is permanently banned from submitting any more work.
799 */
800 unsigned long ban_period_seconds;
801
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300802 /* This context is banned to submit more work */
803 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300804};
Ben Widawsky40521052012-06-04 14:42:43 -0700805
806/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100807#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300808
809#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100810/**
811 * struct intel_context - as the name implies, represents a context.
812 * @ref: reference count.
813 * @user_handle: userspace tracking identity for this context.
814 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300815 * @flags: context specific flags:
816 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100817 * @file_priv: filp associated with this context (NULL for global default
818 * context).
819 * @hang_stats: information about the role of this context in possible GPU
820 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100821 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100822 * @legacy_hw_ctx: render context backing object and whether it is correctly
823 * initialized (legacy ring submission mechanism only).
824 * @link: link in the global list of contexts.
825 *
826 * Contexts are memory images used by the hardware to store copies of their
827 * internal state.
828 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100829struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300830 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100831 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700832 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100833 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300834 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700835 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300836 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200837 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700838
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100839 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100840 struct {
841 struct drm_i915_gem_object *rcs_state;
842 bool initialized;
843 } legacy_hw_ctx;
844
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100845 /* Execlists */
846 struct {
847 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100848 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200849 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000850 struct i915_vma *lrc_vma;
851 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000852 uint32_t *lrc_reg_state;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000853 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100854
Ben Widawskya33afea2013-09-17 21:12:45 -0700855 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700856};
857
Paulo Zanonia4001f12015-02-13 17:23:44 -0200858enum fb_op_origin {
859 ORIGIN_GTT,
860 ORIGIN_CPU,
861 ORIGIN_CS,
862 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300863 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200864};
865
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200866struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300867 /* This is always the inner lock when overlapping with struct_mutex and
868 * it's the outer lock when overlapping with stolen_lock. */
869 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700870 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200871 unsigned int possible_framebuffer_bits;
872 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200873 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200874 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700875
Ben Widawskyc4213882014-06-19 12:06:10 -0700876 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700877 struct drm_mm_node *compressed_llb;
878
Rodrigo Vivida46f932014-08-01 02:04:45 -0700879 bool false_color;
880
Paulo Zanonid029bca2015-10-15 10:44:46 -0300881 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300882 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300883
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200884 struct intel_fbc_state_cache {
885 struct {
886 unsigned int mode_flags;
887 uint32_t hsw_bdw_pixel_rate;
888 } crtc;
889
890 struct {
891 unsigned int rotation;
892 int src_w;
893 int src_h;
894 bool visible;
895 } plane;
896
897 struct {
898 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200899 uint32_t pixel_format;
900 unsigned int stride;
901 int fence_reg;
902 unsigned int tiling_mode;
903 } fb;
904 } state_cache;
905
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200906 struct intel_fbc_reg_params {
907 struct {
908 enum pipe pipe;
909 enum plane plane;
910 unsigned int fence_y_offset;
911 } crtc;
912
913 struct {
914 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200915 uint32_t pixel_format;
916 unsigned int stride;
917 int fence_reg;
918 } fb;
919
920 int cfb_size;
921 } params;
922
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700923 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200924 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200925 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200926 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200927 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700928
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200929 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800930};
931
Vandana Kannan96178ee2015-01-10 02:25:56 +0530932/**
933 * HIGH_RR is the highest eDP panel refresh rate read from EDID
934 * LOW_RR is the lowest eDP panel refresh rate found from EDID
935 * parsing for same resolution.
936 */
937enum drrs_refresh_rate_type {
938 DRRS_HIGH_RR,
939 DRRS_LOW_RR,
940 DRRS_MAX_RR, /* RR count */
941};
942
943enum drrs_support_type {
944 DRRS_NOT_SUPPORTED = 0,
945 STATIC_DRRS_SUPPORT = 1,
946 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530947};
948
Daniel Vetter2807cf62014-07-11 10:30:11 -0700949struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530950struct i915_drrs {
951 struct mutex mutex;
952 struct delayed_work work;
953 struct intel_dp *dp;
954 unsigned busy_frontbuffer_bits;
955 enum drrs_refresh_rate_type refresh_rate_type;
956 enum drrs_support_type type;
957};
958
Rodrigo Vivia031d702013-10-03 16:15:06 -0300959struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700960 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300961 bool sink_support;
962 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700963 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700964 bool active;
965 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700966 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530967 bool psr2_support;
968 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800969 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300970};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700971
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800972enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300973 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800974 PCH_IBX, /* Ibexpeak PCH */
975 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300976 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530977 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700978 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800979};
980
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200981enum intel_sbi_destination {
982 SBI_ICLK,
983 SBI_MPHY,
984};
985
Jesse Barnesb690e962010-07-19 13:53:12 -0700986#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -0700987#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100988#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000989#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +0300990#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100991#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -0700992
Dave Airlie8be48d92010-03-30 05:34:14 +0000993struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100994struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000995
Daniel Vetterc2b91522012-02-14 22:37:19 +0100996struct intel_gmbus {
997 struct i2c_adapter adapter;
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000998 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100999 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001000 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001001 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001002 struct drm_i915_private *dev_priv;
1003};
1004
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001005struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001006 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001007 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001008 u32 savePP_ON_DELAYS;
1009 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001010 u32 savePP_ON;
1011 u32 savePP_OFF;
1012 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001013 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001014 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001015 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001016 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001017 u32 saveSWF0[16];
1018 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001019 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001020 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001021 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001022 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001023};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001024
Imre Deakddeea5b2014-05-05 15:19:56 +03001025struct vlv_s0ix_state {
1026 /* GAM */
1027 u32 wr_watermark;
1028 u32 gfx_prio_ctrl;
1029 u32 arb_mode;
1030 u32 gfx_pend_tlb0;
1031 u32 gfx_pend_tlb1;
1032 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1033 u32 media_max_req_count;
1034 u32 gfx_max_req_count;
1035 u32 render_hwsp;
1036 u32 ecochk;
1037 u32 bsd_hwsp;
1038 u32 blt_hwsp;
1039 u32 tlb_rd_addr;
1040
1041 /* MBC */
1042 u32 g3dctl;
1043 u32 gsckgctl;
1044 u32 mbctl;
1045
1046 /* GCP */
1047 u32 ucgctl1;
1048 u32 ucgctl3;
1049 u32 rcgctl1;
1050 u32 rcgctl2;
1051 u32 rstctl;
1052 u32 misccpctl;
1053
1054 /* GPM */
1055 u32 gfxpause;
1056 u32 rpdeuhwtc;
1057 u32 rpdeuc;
1058 u32 ecobus;
1059 u32 pwrdwnupctl;
1060 u32 rp_down_timeout;
1061 u32 rp_deucsw;
1062 u32 rcubmabdtmr;
1063 u32 rcedata;
1064 u32 spare2gh;
1065
1066 /* Display 1 CZ domain */
1067 u32 gt_imr;
1068 u32 gt_ier;
1069 u32 pm_imr;
1070 u32 pm_ier;
1071 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1072
1073 /* GT SA CZ domain */
1074 u32 tilectl;
1075 u32 gt_fifoctl;
1076 u32 gtlc_wake_ctrl;
1077 u32 gtlc_survive;
1078 u32 pmwgicz;
1079
1080 /* Display 2 CZ domain */
1081 u32 gu_ctl0;
1082 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001083 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001084 u32 clock_gate_dis2;
1085};
1086
Chris Wilsonbf225f22014-07-10 20:31:18 +01001087struct intel_rps_ei {
1088 u32 cz_clock;
1089 u32 render_c0;
1090 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001091};
1092
Daniel Vetterc85aa882012-11-02 19:55:03 +01001093struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001094 /*
1095 * work, interrupts_enabled and pm_iir are protected by
1096 * dev_priv->irq_lock
1097 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001098 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001099 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001100 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001101
Ben Widawskyb39fb292014-03-19 18:31:11 -07001102 /* Frequencies are stored in potentially platform dependent multiples.
1103 * In other words, *_freq needs to be multiplied by X to be interesting.
1104 * Soft limits are those which are used for the dynamic reclocking done
1105 * by the driver (raise frequencies under heavy loads, and lower for
1106 * lighter loads). Hard limits are those imposed by the hardware.
1107 *
1108 * A distinction is made for overclocking, which is never enabled by
1109 * default, and is considered to be above the hard limit if it's
1110 * possible at all.
1111 */
1112 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1113 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1114 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1115 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1116 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001117 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001118 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1119 u8 rp1_freq; /* "less than" RP0 power/freqency */
1120 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001121 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001122
Chris Wilson8fb55192015-04-07 16:20:28 +01001123 u8 up_threshold; /* Current %busy required to uplock */
1124 u8 down_threshold; /* Current %busy required to downclock */
1125
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001126 int last_adj;
1127 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1128
Chris Wilson8d3afd72015-05-21 21:01:47 +01001129 spinlock_t client_lock;
1130 struct list_head clients;
1131 bool client_boost;
1132
Chris Wilsonc0951f02013-10-10 21:58:50 +01001133 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001134 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001135 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001136
Chris Wilson2e1b8732015-04-27 13:41:22 +01001137 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001138
Chris Wilsonbf225f22014-07-10 20:31:18 +01001139 /* manual wa residency calculations */
1140 struct intel_rps_ei up_ei, down_ei;
1141
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001142 /*
1143 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001144 * Must be taken after struct_mutex if nested. Note that
1145 * this lock may be held for long periods of time when
1146 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001147 */
1148 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001149};
1150
Daniel Vetter1a240d42012-11-29 22:18:51 +01001151/* defined intel_pm.c */
1152extern spinlock_t mchdev_lock;
1153
Daniel Vetterc85aa882012-11-02 19:55:03 +01001154struct intel_ilk_power_mgmt {
1155 u8 cur_delay;
1156 u8 min_delay;
1157 u8 max_delay;
1158 u8 fmax;
1159 u8 fstart;
1160
1161 u64 last_count1;
1162 unsigned long last_time1;
1163 unsigned long chipset_power;
1164 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001165 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001166 unsigned long gfx_power;
1167 u8 corr;
1168
1169 int c_m;
1170 int r_t;
1171};
1172
Imre Deakc6cb5822014-03-04 19:22:55 +02001173struct drm_i915_private;
1174struct i915_power_well;
1175
1176struct i915_power_well_ops {
1177 /*
1178 * Synchronize the well's hw state to match the current sw state, for
1179 * example enable/disable it based on the current refcount. Called
1180 * during driver init and resume time, possibly after first calling
1181 * the enable/disable handlers.
1182 */
1183 void (*sync_hw)(struct drm_i915_private *dev_priv,
1184 struct i915_power_well *power_well);
1185 /*
1186 * Enable the well and resources that depend on it (for example
1187 * interrupts located on the well). Called after the 0->1 refcount
1188 * transition.
1189 */
1190 void (*enable)(struct drm_i915_private *dev_priv,
1191 struct i915_power_well *power_well);
1192 /*
1193 * Disable the well and resources that depend on it. Called after
1194 * the 1->0 refcount transition.
1195 */
1196 void (*disable)(struct drm_i915_private *dev_priv,
1197 struct i915_power_well *power_well);
1198 /* Returns the hw enabled state. */
1199 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1200 struct i915_power_well *power_well);
1201};
1202
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001203/* Power well structure for haswell */
1204struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001205 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001206 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001207 /* power well enable/disable usage count */
1208 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001209 /* cached hw enabled state */
1210 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001211 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001212 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001213 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001214};
1215
Imre Deak83c00f552013-10-25 17:36:47 +03001216struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001217 /*
1218 * Power wells needed for initialization at driver init and suspend
1219 * time are on. They are kept on until after the first modeset.
1220 */
1221 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001222 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001223 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001224
Imre Deak83c00f552013-10-25 17:36:47 +03001225 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001226 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001227 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001228};
1229
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001230#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001231struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001232 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001233 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001234 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001235};
1236
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001237struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001238 /** Memory allocator for GTT stolen memory */
1239 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001240 /** Protects the usage of the GTT stolen memory allocator. This is
1241 * always the inner lock when overlapping with struct_mutex. */
1242 struct mutex stolen_lock;
1243
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001244 /** List of all objects in gtt_space. Used to restore gtt
1245 * mappings on resume */
1246 struct list_head bound_list;
1247 /**
1248 * List of objects which are not bound to the GTT (thus
1249 * are idle and not used by the GPU) but still have
1250 * (presumably uncached) pages still attached.
1251 */
1252 struct list_head unbound_list;
1253
1254 /** Usable portion of the GTT for GEM */
1255 unsigned long stolen_base; /* limited to low memory (32-bit) */
1256
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001257 /** PPGTT used for aliasing the PPGTT with the GTT */
1258 struct i915_hw_ppgtt *aliasing_ppgtt;
1259
Chris Wilson2cfcd322014-05-20 08:28:43 +01001260 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001261 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001262 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001263 bool shrinker_no_lock_stealing;
1264
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001265 /** LRU list of objects with fence regs on them. */
1266 struct list_head fence_list;
1267
1268 /**
1269 * We leave the user IRQ off as much as possible,
1270 * but this means that requests will finish and never
1271 * be retired once the system goes idle. Set a timer to
1272 * fire periodically while the ring is running. When it
1273 * fires, go retire requests.
1274 */
1275 struct delayed_work retire_work;
1276
1277 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001278 * When we detect an idle GPU, we want to turn on
1279 * powersaving features. So once we see that there
1280 * are no more requests outstanding and no more
1281 * arrive within a small period of time, we fire
1282 * off the idle_work.
1283 */
1284 struct delayed_work idle_work;
1285
1286 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001287 * Are we in a non-interruptible section of code like
1288 * modesetting?
1289 */
1290 bool interruptible;
1291
Chris Wilsonf62a0072014-02-21 17:55:39 +00001292 /**
1293 * Is the GPU currently considered idle, or busy executing userspace
1294 * requests? Whilst idle, we attempt to power down the hardware and
1295 * display clocks. In order to reduce the effect on performance, there
1296 * is a slight delay before we do so.
1297 */
1298 bool busy;
1299
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001300 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001301 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001302
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001303 /** Bit 6 swizzling required for X tiling */
1304 uint32_t bit_6_swizzle_x;
1305 /** Bit 6 swizzling required for Y tiling */
1306 uint32_t bit_6_swizzle_y;
1307
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001308 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001309 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001310 size_t object_memory;
1311 u32 object_count;
1312};
1313
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001314struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001315 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001316 unsigned bytes;
1317 unsigned size;
1318 int err;
1319 u8 *buf;
1320 loff_t start;
1321 loff_t pos;
1322};
1323
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001324struct i915_error_state_file_priv {
1325 struct drm_device *dev;
1326 struct drm_i915_error_state *error;
1327};
1328
Daniel Vetter99584db2012-11-14 17:14:04 +01001329struct i915_gpu_error {
1330 /* For hangcheck timer */
1331#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1332#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001333 /* Hang gpu twice in this window and your context gets banned */
1334#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1335
Chris Wilson737b1502015-01-26 18:03:03 +02001336 struct workqueue_struct *hangcheck_wq;
1337 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001338
1339 /* For reset and error_state handling. */
1340 spinlock_t lock;
1341 /* Protected by the above dev->gpu_error.lock. */
1342 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001343
1344 unsigned long missed_irq_rings;
1345
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001346 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001347 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001348 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001349 * This is a counter which gets incremented when reset is triggered,
1350 * and again when reset has been handled. So odd values (lowest bit set)
1351 * means that reset is in progress and even values that
1352 * (reset_counter >> 1):th reset was successfully completed.
1353 *
1354 * If reset is not completed succesfully, the I915_WEDGE bit is
1355 * set meaning that hardware is terminally sour and there is no
1356 * recovery. All waiters on the reset_queue will be woken when
1357 * that happens.
1358 *
1359 * This counter is used by the wait_seqno code to notice that reset
1360 * event happened and it needs to restart the entire ioctl (since most
1361 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001362 *
1363 * This is important for lock-free wait paths, where no contended lock
1364 * naturally enforces the correct ordering between the bail-out of the
1365 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001366 */
1367 atomic_t reset_counter;
1368
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001369#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001370#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001371
1372 /**
1373 * Waitqueue to signal when the reset has completed. Used by clients
1374 * that wait for dev_priv->mm.wedged to settle.
1375 */
1376 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001377
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001378 /* Userspace knobs for gpu hang simulation;
1379 * combines both a ring mask, and extra flags
1380 */
1381 u32 stop_rings;
1382#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1383#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001384
1385 /* For missed irq/seqno simulation. */
1386 unsigned int test_irq_rings;
McAulay, Alistair6689c162014-08-15 18:51:35 +01001387
1388 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1389 bool reload_in_reset;
Daniel Vetter99584db2012-11-14 17:14:04 +01001390};
1391
Zhang Ruib8efb172013-02-05 15:41:53 +08001392enum modeset_restore {
1393 MODESET_ON_LID_OPEN,
1394 MODESET_DONE,
1395 MODESET_SUSPENDED,
1396};
1397
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001398#define DP_AUX_A 0x40
1399#define DP_AUX_B 0x10
1400#define DP_AUX_C 0x20
1401#define DP_AUX_D 0x30
1402
Xiong Zhang11c1b652015-08-17 16:04:04 +08001403#define DDC_PIN_B 0x05
1404#define DDC_PIN_C 0x04
1405#define DDC_PIN_D 0x06
1406
Paulo Zanoni6acab152013-09-12 17:06:24 -03001407struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001408 /*
1409 * This is an index in the HDMI/DVI DDI buffer translation table.
1410 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1411 * populate this field.
1412 */
1413#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001414 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001415
1416 uint8_t supports_dvi:1;
1417 uint8_t supports_hdmi:1;
1418 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001419
1420 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001421 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001422
1423 uint8_t dp_boost_level;
1424 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001425};
1426
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001427enum psr_lines_to_wait {
1428 PSR_0_LINES_TO_WAIT = 0,
1429 PSR_1_LINE_TO_WAIT,
1430 PSR_4_LINES_TO_WAIT,
1431 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301432};
1433
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001434struct intel_vbt_data {
1435 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1436 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1437
1438 /* Feature bits */
1439 unsigned int int_tv_support:1;
1440 unsigned int lvds_dither:1;
1441 unsigned int lvds_vbt:1;
1442 unsigned int int_crt_support:1;
1443 unsigned int lvds_use_ssc:1;
1444 unsigned int display_clock_mode:1;
1445 unsigned int fdi_rx_polarity_inverted:1;
1446 int lvds_ssc_freq;
1447 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1448
Pradeep Bhat83a72802014-03-28 10:14:57 +05301449 enum drrs_support_type drrs_type;
1450
Jani Nikula6aa23e62016-03-24 17:50:20 +02001451 struct {
1452 int rate;
1453 int lanes;
1454 int preemphasis;
1455 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001456 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001457 bool initialized;
1458 bool support;
1459 int bpp;
1460 struct edp_power_seq pps;
1461 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001462
Jani Nikulaf00076d2013-12-14 20:38:29 -02001463 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001464 bool full_link;
1465 bool require_aux_wakeup;
1466 int idle_frames;
1467 enum psr_lines_to_wait lines_to_wait;
1468 int tp1_wakeup_time;
1469 int tp2_tp3_wakeup_time;
1470 } psr;
1471
1472 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001473 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001474 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001475 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001476 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001477 } backlight;
1478
Shobhit Kumard17c5442013-08-27 15:12:25 +03001479 /* MIPI DSI */
1480 struct {
1481 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301482 struct mipi_config *config;
1483 struct mipi_pps_data *pps;
1484 u8 seq_version;
1485 u32 size;
1486 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001487 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001488 } dsi;
1489
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001490 int crt_ddc_pin;
1491
1492 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001493 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001494
1495 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001496 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001497};
1498
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001499enum intel_ddb_partitioning {
1500 INTEL_DDB_PART_1_2,
1501 INTEL_DDB_PART_5_6, /* IVB+ */
1502};
1503
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001504struct intel_wm_level {
1505 bool enable;
1506 uint32_t pri_val;
1507 uint32_t spr_val;
1508 uint32_t cur_val;
1509 uint32_t fbc_val;
1510};
1511
Imre Deak820c1982013-12-17 14:46:36 +02001512struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001513 uint32_t wm_pipe[3];
1514 uint32_t wm_lp[3];
1515 uint32_t wm_lp_spr[3];
1516 uint32_t wm_linetime[3];
1517 bool enable_fbc_wm;
1518 enum intel_ddb_partitioning partitioning;
1519};
1520
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001521struct vlv_pipe_wm {
1522 uint16_t primary;
1523 uint16_t sprite[2];
1524 uint8_t cursor;
1525};
1526
1527struct vlv_sr_wm {
1528 uint16_t plane;
1529 uint8_t cursor;
1530};
1531
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001532struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001533 struct vlv_pipe_wm pipe[3];
1534 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001535 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001536 uint8_t cursor;
1537 uint8_t sprite[2];
1538 uint8_t primary;
1539 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001540 uint8_t level;
1541 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001542};
1543
Damien Lespiauc1939242014-11-04 17:06:41 +00001544struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001545 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001546};
1547
1548static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1549{
Damien Lespiau16160e32014-11-04 17:06:53 +00001550 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001551}
1552
Damien Lespiau08db6652014-11-04 17:06:52 +00001553static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1554 const struct skl_ddb_entry *e2)
1555{
1556 if (e1->start == e2->start && e1->end == e2->end)
1557 return true;
1558
1559 return false;
1560}
1561
Damien Lespiauc1939242014-11-04 17:06:41 +00001562struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001563 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001564 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001565 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001566};
1567
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001568struct skl_wm_values {
1569 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001570 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001571 uint32_t wm_linetime[I915_MAX_PIPES];
1572 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001573 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001574};
1575
1576struct skl_wm_level {
1577 bool plane_en[I915_MAX_PLANES];
1578 uint16_t plane_res_b[I915_MAX_PLANES];
1579 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001580};
1581
Paulo Zanonic67a4702013-08-19 13:18:09 -03001582/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001583 * This struct helps tracking the state needed for runtime PM, which puts the
1584 * device in PCI D3 state. Notice that when this happens, nothing on the
1585 * graphics device works, even register access, so we don't get interrupts nor
1586 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001587 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001588 * Every piece of our code that needs to actually touch the hardware needs to
1589 * either call intel_runtime_pm_get or call intel_display_power_get with the
1590 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001591 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001592 * Our driver uses the autosuspend delay feature, which means we'll only really
1593 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001594 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001595 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001596 *
1597 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1598 * goes back to false exactly before we reenable the IRQs. We use this variable
1599 * to check if someone is trying to enable/disable IRQs while they're supposed
1600 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001601 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001602 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001603 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001604 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001605struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001606 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001607 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001608 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001609 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001610};
1611
Daniel Vetter926321d2013-10-16 13:30:34 +02001612enum intel_pipe_crc_source {
1613 INTEL_PIPE_CRC_SOURCE_NONE,
1614 INTEL_PIPE_CRC_SOURCE_PLANE1,
1615 INTEL_PIPE_CRC_SOURCE_PLANE2,
1616 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001617 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001618 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1619 INTEL_PIPE_CRC_SOURCE_TV,
1620 INTEL_PIPE_CRC_SOURCE_DP_B,
1621 INTEL_PIPE_CRC_SOURCE_DP_C,
1622 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001623 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001624 INTEL_PIPE_CRC_SOURCE_MAX,
1625};
1626
Shuang He8bf1e9f2013-10-15 18:55:27 +01001627struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001628 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001629 uint32_t crc[5];
1630};
1631
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001632#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001633struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001634 spinlock_t lock;
1635 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001636 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001637 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001638 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001639 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001640};
1641
Daniel Vetterf99d7062014-06-19 16:01:59 +02001642struct i915_frontbuffer_tracking {
1643 struct mutex lock;
1644
1645 /*
1646 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1647 * scheduled flips.
1648 */
1649 unsigned busy_bits;
1650 unsigned flip_bits;
1651};
1652
Mika Kuoppala72253422014-10-07 17:21:26 +03001653struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001654 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001655 u32 value;
1656 /* bitmask representing WA bits */
1657 u32 mask;
1658};
1659
Arun Siluvery33136b02016-01-21 21:43:47 +00001660/*
1661 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1662 * allowing it for RCS as we don't foresee any requirement of having
1663 * a whitelist for other engines. When it is really required for
1664 * other engines then the limit need to be increased.
1665 */
1666#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001667
1668struct i915_workarounds {
1669 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1670 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001671 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001672};
1673
Yu Zhangcf9d2892015-02-10 19:05:47 +08001674struct i915_virtual_gpu {
1675 bool active;
1676};
1677
John Harrison5f19e2b2015-05-29 17:43:27 +01001678struct i915_execbuffer_params {
1679 struct drm_device *dev;
1680 struct drm_file *file;
1681 uint32_t dispatch_flags;
1682 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001683 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001684 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001685 struct drm_i915_gem_object *batch_obj;
1686 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001687 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001688};
1689
Matt Roperaa363132015-09-24 15:53:18 -07001690/* used in computing the new watermarks state */
1691struct intel_wm_config {
1692 unsigned int num_pipes_active;
1693 bool sprites_enabled;
1694 bool sprites_scaled;
1695};
1696
Jani Nikula77fec552014-03-31 14:27:22 +03001697struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001698 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001699 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001700 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001701 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001702
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001703 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001704
1705 int relative_constants_mode;
1706
1707 void __iomem *regs;
1708
Chris Wilson907b28c2013-07-19 20:36:52 +01001709 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001710
Yu Zhangcf9d2892015-02-10 19:05:47 +08001711 struct i915_virtual_gpu vgpu;
1712
Alex Dai33a732f2015-08-12 15:43:36 +01001713 struct intel_guc guc;
1714
Daniel Vettereb805622015-05-04 14:58:44 +02001715 struct intel_csr csr;
1716
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001717 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001718
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001719 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1720 * controller on different i2c buses. */
1721 struct mutex gmbus_mutex;
1722
1723 /**
1724 * Base address of the gmbus and gpio block.
1725 */
1726 uint32_t gpio_mmio_base;
1727
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301728 /* MMIO base address for MIPI regs */
1729 uint32_t mipi_mmio_base;
1730
Ville Syrjälä443a3892015-11-11 20:34:15 +02001731 uint32_t psr_mmio_base;
1732
Daniel Vetter28c70f12012-12-01 13:53:45 +01001733 wait_queue_head_t gmbus_wait_queue;
1734
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001735 struct pci_dev *bridge_dev;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001736 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001737 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001738 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739
Daniel Vetterba8286f2014-09-11 07:43:25 +02001740 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001741 struct resource mch_res;
1742
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001743 /* protects the irq masks */
1744 spinlock_t irq_lock;
1745
Sourab Gupta84c33a62014-06-02 16:47:17 +05301746 /* protects the mmio flip data */
1747 spinlock_t mmio_flip_lock;
1748
Imre Deakf8b79e52014-03-04 19:23:07 +02001749 bool display_irqs_enabled;
1750
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001751 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1752 struct pm_qos_request pm_qos;
1753
Ville Syrjäläa5805162015-05-26 20:42:30 +03001754 /* Sideband mailbox protection */
1755 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001756
1757 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001758 union {
1759 u32 irq_mask;
1760 u32 de_irq_mask[I915_MAX_PIPES];
1761 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001762 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001763 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301764 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001765 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001766
Jani Nikula5fcece82015-05-27 15:03:42 +03001767 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001768 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301769 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001770 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001771 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001772
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001773 bool preserve_bios_swizzle;
1774
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001775 /* overlay */
1776 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001777
Jani Nikula58c68772013-11-08 16:48:54 +02001778 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001779 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001780
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001781 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001782 bool no_aux_handshake;
1783
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001784 /* protects panel power sequencer state */
1785 struct mutex pps_mutex;
1786
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001787 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001788 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1789
1790 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001791 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001792 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001793 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001794 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001795 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001796 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001797
Daniel Vetter645416f2013-09-02 16:22:25 +02001798 /**
1799 * wq - Driver workqueue for GEM.
1800 *
1801 * NOTE: Work items scheduled here are not allowed to grab any modeset
1802 * locks, for otherwise the flushing done in the pageflip code will
1803 * result in deadlocks.
1804 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001805 struct workqueue_struct *wq;
1806
1807 /* Display functions */
1808 struct drm_i915_display_funcs display;
1809
1810 /* PCH chipset type */
1811 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001812 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001813
1814 unsigned long quirks;
1815
Zhang Ruib8efb172013-02-05 15:41:53 +08001816 enum modeset_restore modeset_restore;
1817 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001818 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001819
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001820 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001821 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001822
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001823 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001824 DECLARE_HASHTABLE(mm_structs, 7);
1825 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001826
Daniel Vetter87813422012-05-02 11:49:32 +02001827 /* Kernel Modesetting */
1828
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001829 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1830 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001831 wait_queue_head_t pending_flip_queue;
1832
Daniel Vetterc4597872013-10-21 21:04:07 +02001833#ifdef CONFIG_DEBUG_FS
1834 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1835#endif
1836
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001837 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001838 int num_shared_dpll;
1839 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001840 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001841
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001842 /*
1843 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1844 * Must be global rather than per dpll, because on some platforms
1845 * plls share registers.
1846 */
1847 struct mutex dpll_lock;
1848
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001849 unsigned int active_crtcs;
1850 unsigned int min_pixclk[I915_MAX_PIPES];
1851
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001852 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001853
Mika Kuoppala72253422014-10-07 17:21:26 +03001854 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001855
Daniel Vetterf99d7062014-06-19 16:01:59 +02001856 struct i915_frontbuffer_tracking fb_tracking;
1857
Jesse Barnes652c3932009-08-17 13:31:43 -07001858 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001859
Zhenyu Wangc48044112009-12-17 14:48:43 +08001860 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001861
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001862 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001863
Ben Widawsky59124502013-07-04 11:02:05 -07001864 /* Cannot be determined by PCIID. You must always read a register. */
1865 size_t ellc_size;
1866
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001867 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001868 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001869
Daniel Vetter20e4d402012-08-08 23:35:39 +02001870 /* ilk-only ips/rps state. Everything in here is protected by the global
1871 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001872 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001873
Imre Deak83c00f552013-10-25 17:36:47 +03001874 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001875
Rodrigo Vivia031d702013-10-03 16:15:06 -03001876 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001877
Daniel Vetter99584db2012-11-14 17:14:04 +01001878 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001879
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001880 struct drm_i915_gem_object *vlv_pctx;
1881
Daniel Vetter06957262015-08-10 13:34:08 +02001882#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001883 /* list of fbdev register on this device */
1884 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001885 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001886#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001887
1888 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001889 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001890
Imre Deak58fddc22015-01-08 17:54:14 +02001891 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001892 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001893 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001894 /**
1895 * av_mutex - mutex for audio/video sync
1896 *
1897 */
1898 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001899
Ben Widawsky254f9652012-06-04 14:42:42 -07001900 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001901 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001902
Damien Lespiau3e683202012-12-11 18:48:29 +00001903 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001904
Ville Syrjäläc2317752016-03-15 16:39:56 +02001905 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001906 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001907 /*
1908 * Shadows for CHV DPLL_MD regs to keep the state
1909 * checker somewhat working in the presence hardware
1910 * crappiness (can't read out DPLL_MD for pipes B & C).
1911 */
1912 u32 chv_dpll_md[I915_MAX_PIPES];
Ville Syrjälä70722462015-04-10 18:21:28 +03001913
Daniel Vetter842f1c82014-03-10 10:01:44 +01001914 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001915 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001916 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001917 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001918
Ville Syrjälä53615a52013-08-01 16:18:50 +03001919 struct {
1920 /*
1921 * Raw watermark latency values:
1922 * in 0.1us units for WM0,
1923 * in 0.5us units for WM1+.
1924 */
1925 /* primary */
1926 uint16_t pri_latency[5];
1927 /* sprite */
1928 uint16_t spr_latency[5];
1929 /* cursor */
1930 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001931 /*
1932 * Raw watermark memory latency values
1933 * for SKL for all 8 levels
1934 * in 1us units.
1935 */
1936 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001937
Matt Roperaa363132015-09-24 15:53:18 -07001938 /* Committed wm config */
1939 struct intel_wm_config config;
1940
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001941 /*
1942 * The skl_wm_values structure is a bit too big for stack
1943 * allocation, so we keep the staging struct where we store
1944 * intermediate results here instead.
1945 */
1946 struct skl_wm_values skl_results;
1947
Ville Syrjälä609cede2013-10-09 19:18:03 +03001948 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001949 union {
1950 struct ilk_wm_values hw;
1951 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001952 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001953 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001954
1955 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001956
1957 /*
1958 * Should be held around atomic WM register writing; also
1959 * protects * intel_crtc->wm.active and
1960 * cstate->wm.need_postvbl_update.
1961 */
1962 struct mutex wm_mutex;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001963 } wm;
1964
Paulo Zanoni8a187452013-12-06 20:32:13 -02001965 struct i915_runtime_pm pm;
1966
Oscar Mateoa83014d2014-07-24 17:04:21 +01001967 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1968 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001969 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001970 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001971 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001972 int (*init_engines)(struct drm_device *dev);
1973 void (*cleanup_engine)(struct intel_engine_cs *engine);
1974 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01001975 } gt;
1976
Dave Gordoned54c1a2016-01-19 19:02:54 +00001977 struct intel_context *kernel_context;
1978
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001979 /* perform PHY state sanity checks? */
1980 bool chv_phy_assert[2];
1981
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01001982 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1983
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001984 /*
1985 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1986 * will be rejected. Instead look for a better place.
1987 */
Jani Nikula77fec552014-03-31 14:27:22 +03001988};
Linus Torvalds1da177e2005-04-16 15:20:36 -07001989
Chris Wilson2c1792a2013-08-01 18:39:55 +01001990static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1991{
1992 return dev->dev_private;
1993}
1994
Imre Deak888d0d42015-01-08 17:54:13 +02001995static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1996{
1997 return to_i915(dev_get_drvdata(dev));
1998}
1999
Alex Dai33a732f2015-08-12 15:43:36 +01002000static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2001{
2002 return container_of(guc, struct drm_i915_private, guc);
2003}
2004
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002005/* Simple iterator over all initialised engines */
2006#define for_each_engine(engine__, dev_priv__) \
2007 for ((engine__) = &(dev_priv__)->engine[0]; \
2008 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2009 (engine__)++) \
2010 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002011
Dave Gordonc3232b12016-03-23 18:19:53 +00002012/* Iterator with engine_id */
2013#define for_each_engine_id(engine__, dev_priv__, id__) \
2014 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2015 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2016 (engine__)++) \
2017 for_each_if (((id__) = (engine__)->id, \
2018 intel_engine_initialized(engine__)))
2019
2020/* Iterator over subset of engines selected by mask */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002021#define for_each_engine_masked(engine__, dev_priv__, mask__) \
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002022 for ((engine__) = &(dev_priv__)->engine[0]; \
2023 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2024 (engine__)++) \
2025 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2026 intel_engine_initialized(engine__))
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002027
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002028enum hdmi_force_audio {
2029 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2030 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2031 HDMI_AUDIO_AUTO, /* trust EDID */
2032 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2033};
2034
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002035#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002036
Chris Wilson37e680a2012-06-07 15:38:42 +01002037struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002038 unsigned int flags;
2039#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2040
Chris Wilson37e680a2012-06-07 15:38:42 +01002041 /* Interface between the GEM object and its backing storage.
2042 * get_pages() is called once prior to the use of the associated set
2043 * of pages before to binding them into the GTT, and put_pages() is
2044 * called after we no longer need them. As we expect there to be
2045 * associated cost with migrating pages between the backing storage
2046 * and making them available for the GPU (e.g. clflush), we may hold
2047 * onto the pages after they are no longer referenced by the GPU
2048 * in case they may be used again shortly (for example migrating the
2049 * pages to a different memory domain within the GTT). put_pages()
2050 * will therefore most likely be called when the object itself is
2051 * being released or under memory pressure (where we attempt to
2052 * reap pages for the shrinker).
2053 */
2054 int (*get_pages)(struct drm_i915_gem_object *);
2055 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002056
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002057 int (*dmabuf_export)(struct drm_i915_gem_object *);
2058 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002059};
2060
Daniel Vettera071fa02014-06-18 23:28:09 +02002061/*
2062 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302063 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002064 * doesn't mean that the hw necessarily already scans it out, but that any
2065 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2066 *
2067 * We have one bit per pipe and per scanout plane type.
2068 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302069#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2070#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002071#define INTEL_FRONTBUFFER_BITS \
2072 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2073#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2074 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2075#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302076 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2077#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2078 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002079#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302080 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002081#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302082 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002083
Eric Anholt673a3942008-07-30 12:06:12 -07002084struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002085 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002086
Chris Wilson37e680a2012-06-07 15:38:42 +01002087 const struct drm_i915_gem_object_ops *ops;
2088
Ben Widawsky2f633152013-07-17 12:19:03 -07002089 /** List of VMAs backed by this object */
2090 struct list_head vma_list;
2091
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002092 /** Stolen memory for this object, instead of being backed by shmem. */
2093 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002094 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002095
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002096 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002097 /** Used in execbuf to temporarily hold a ref */
2098 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002099
Chris Wilson8d9d5742015-04-07 16:20:38 +01002100 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002101
Eric Anholt673a3942008-07-30 12:06:12 -07002102 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002103 * This is set if the object is on the active lists (has pending
2104 * rendering and so a non-zero seqno), and is not set if it i s on
2105 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002106 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002107 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002108
2109 /**
2110 * This is set if the object has been written to since last bound
2111 * to the GTT
2112 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002113 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002114
2115 /**
2116 * Fence register bits (if any) for this object. Will be set
2117 * as needed when mapped into the GTT.
2118 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002119 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002120 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002121
2122 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002123 * Advice: are the backing pages purgeable?
2124 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002125 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002126
2127 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002128 * Current tiling mode for the object.
2129 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002130 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002131 /**
2132 * Whether the tiling parameters for the currently associated fence
2133 * register have changed. Note that for the purposes of tracking
2134 * tiling changes we also treat the unfenced register, the register
2135 * slot that the object occupies whilst it executes a fenced
2136 * command (such as BLT on gen2/3), as a "fence".
2137 */
2138 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002139
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002140 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002141 * Is the object at the current location in the gtt mappable and
2142 * fenceable? Used to avoid costly recalculations.
2143 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002144 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002145
2146 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002147 * Whether the current gtt mapping needs to be mappable (and isn't just
2148 * mappable by accident). Track pin and fault separate for a more
2149 * accurate mappable working set.
2150 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002151 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002152
Chris Wilsoncaea7472010-11-12 13:53:37 +00002153 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302154 * Is the object to be mapped as read-only to the GPU
2155 * Only honoured if hardware has relevant pte bit
2156 */
2157 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002158 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002159 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002160
Daniel Vettera071fa02014-06-18 23:28:09 +02002161 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2162
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002163 unsigned int pin_display;
2164
Chris Wilson9da3da62012-06-01 15:20:22 +01002165 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002166 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002167 struct get_page {
2168 struct scatterlist *sg;
2169 int last;
2170 } get_page;
Eric Anholt673a3942008-07-30 12:06:12 -07002171
Daniel Vetter1286ff72012-05-10 15:25:09 +02002172 /* prime dma-buf support */
Dave Airlie9a70cc22012-05-22 13:09:21 +01002173 void *dma_buf_vmapping;
2174 int vmapping_count;
2175
Chris Wilsonb4716182015-04-27 13:41:17 +01002176 /** Breadcrumb of last rendering to the buffer.
2177 * There can only be one writer, but we allow for multiple readers.
2178 * If there is a writer that necessarily implies that all other
2179 * read requests are complete - but we may only be lazily clearing
2180 * the read requests. A read request is naturally the most recent
2181 * request on a ring, so we may have two different write and read
2182 * requests on one ring where the write request is older than the
2183 * read request. This allows for the CPU to read from an active
2184 * buffer by only waiting for the write to complete.
2185 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002186 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002187 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002188 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002189 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002190
Daniel Vetter778c3542010-05-13 11:49:44 +02002191 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002192 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002193
Daniel Vetter80075d42013-10-09 21:23:52 +02002194 /** References from framebuffers, locks out tiling changes. */
2195 unsigned long framebuffer_references;
2196
Eric Anholt280b7132009-03-12 16:56:27 -07002197 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002198 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002199
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002200 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002201 /** for phy allocated objects */
2202 struct drm_dma_handle *phys_handle;
2203
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002204 struct i915_gem_userptr {
2205 uintptr_t ptr;
2206 unsigned read_only :1;
2207 unsigned workers :4;
2208#define I915_GEM_USERPTR_MAX_WORKERS 15
2209
Chris Wilsonad46cb52014-08-07 14:20:40 +01002210 struct i915_mm_struct *mm;
2211 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002212 struct work_struct *work;
2213 } userptr;
2214 };
2215};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002216#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002217
Daniel Vettera071fa02014-06-18 23:28:09 +02002218void i915_gem_track_fb(struct drm_i915_gem_object *old,
2219 struct drm_i915_gem_object *new,
2220 unsigned frontbuffer_bits);
2221
Eric Anholt673a3942008-07-30 12:06:12 -07002222/**
2223 * Request queue structure.
2224 *
2225 * The request queue allows us to note sequence numbers that have been emitted
2226 * and may be associated with active buffers to be retired.
2227 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002228 * By keeping this list, we can avoid having to do questionable sequence
2229 * number comparisons on buffer last_read|write_seqno. It also allows an
2230 * emission time to be associated with the request for tracking how far ahead
2231 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002232 *
2233 * The requests are reference counted, so upon creation they should have an
2234 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002235 */
2236struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002237 struct kref ref;
2238
Zou Nan hai852835f2010-05-21 09:08:56 +08002239 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002240 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002241 struct intel_engine_cs *engine;
Zou Nan hai852835f2010-05-21 09:08:56 +08002242
Chris Wilson821485d2015-12-11 11:32:59 +00002243 /** GEM sequence number associated with the previous request,
2244 * when the HWS breadcrumb is equal to this the GPU is processing
2245 * this request.
2246 */
2247 u32 previous_seqno;
2248
2249 /** GEM sequence number associated with this request,
2250 * when the HWS breadcrumb is equal or greater than this the GPU
2251 * has finished processing this request.
2252 */
2253 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002254
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002255 /** Position in the ringbuffer of the start of the request */
2256 u32 head;
2257
Nick Hoath72f95af2015-01-15 13:10:37 +00002258 /**
2259 * Position in the ringbuffer of the start of the postfix.
2260 * This is required to calculate the maximum available ringbuffer
2261 * space without overwriting the postfix.
2262 */
2263 u32 postfix;
2264
2265 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002266 u32 tail;
2267
Nick Hoathb3a38992015-02-19 16:30:47 +00002268 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002269 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002270 * Contexts are refcounted, so when this request is associated with a
2271 * context, we must increment the context's refcount, to guarantee that
2272 * it persists while any request is linked to it. Requests themselves
2273 * are also refcounted, so the request will only be freed when the last
2274 * reference to it is dismissed, and the code in
2275 * i915_gem_request_free() will then decrement the refcount on the
2276 * context.
2277 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002278 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002279 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002280
John Harrisondc4be60712015-05-29 17:43:39 +01002281 /** Batch buffer related to this request if any (used for
2282 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002283 struct drm_i915_gem_object *batch_obj;
2284
Eric Anholt673a3942008-07-30 12:06:12 -07002285 /** Time at which this request was emitted, in jiffies. */
2286 unsigned long emitted_jiffies;
2287
Eric Anholtb9624422009-06-03 07:27:35 +00002288 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002289 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002290
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002291 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002292 /** file_priv list entry for this request */
2293 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002294
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002295 /** process identifier submitting this request */
2296 struct pid *pid;
2297
Nick Hoath6d3d8272015-01-15 13:10:39 +00002298 /**
2299 * The ELSP only accepts two elements at a time, so we queue
2300 * context/tail pairs on a given queue (ring->execlist_queue) until the
2301 * hardware is available. The queue serves a double purpose: we also use
2302 * it to keep track of the up to 2 contexts currently in the hardware
2303 * (usually one in execution and the other queued up by the GPU): We
2304 * only remove elements from the head of the queue when the hardware
2305 * informs us that an element has been completed.
2306 *
2307 * All accesses to the queue are mediated by a spinlock
2308 * (ring->execlist_lock).
2309 */
2310
2311 /** Execlist link in the submission queue.*/
2312 struct list_head execlist_link;
2313
2314 /** Execlists no. of times this request has been sent to the ELSP */
2315 int elsp_submitted;
2316
Eric Anholt673a3942008-07-30 12:06:12 -07002317};
2318
Dave Gordon26827082016-01-19 19:02:53 +00002319struct drm_i915_gem_request * __must_check
2320i915_gem_request_alloc(struct intel_engine_cs *engine,
2321 struct intel_context *ctx);
John Harrison29b1b412015-06-18 13:10:09 +01002322void i915_gem_request_cancel(struct drm_i915_gem_request *req);
John Harrisonabfe2622014-11-24 18:49:24 +00002323void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002324int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2325 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002326
John Harrisonb793a002014-11-24 18:49:25 +00002327static inline uint32_t
2328i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2329{
2330 return req ? req->seqno : 0;
2331}
2332
2333static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002334i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002335{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002336 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002337}
2338
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002339static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002340i915_gem_request_reference(struct drm_i915_gem_request *req)
2341{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002342 if (req)
2343 kref_get(&req->ref);
2344 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002345}
2346
2347static inline void
2348i915_gem_request_unreference(struct drm_i915_gem_request *req)
2349{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002350 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
John Harrisonabfe2622014-11-24 18:49:24 +00002351 kref_put(&req->ref, i915_gem_request_free);
2352}
2353
Chris Wilson41037f92015-03-27 11:01:36 +00002354static inline void
2355i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2356{
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002357 struct drm_device *dev;
Chris Wilson41037f92015-03-27 11:01:36 +00002358
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002359 if (!req)
2360 return;
2361
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002362 dev = req->engine->dev;
Maarten Lankhorstb833bb62015-04-07 11:32:02 +02002363 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
Chris Wilson41037f92015-03-27 11:01:36 +00002364 mutex_unlock(&dev->struct_mutex);
Chris Wilson41037f92015-03-27 11:01:36 +00002365}
2366
John Harrisonabfe2622014-11-24 18:49:24 +00002367static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2368 struct drm_i915_gem_request *src)
2369{
2370 if (src)
2371 i915_gem_request_reference(src);
2372
2373 if (*pdst)
2374 i915_gem_request_unreference(*pdst);
2375
2376 *pdst = src;
2377}
2378
John Harrison1b5a4332014-11-24 18:49:42 +00002379/*
2380 * XXX: i915_gem_request_completed should be here but currently needs the
2381 * definition of i915_seqno_passed() which is below. It will be moved in
2382 * a later patch when the call to i915_seqno_passed() is obsoleted...
2383 */
2384
Brad Volkin351e3db2014-02-18 10:15:46 -08002385/*
2386 * A command that requires special handling by the command parser.
2387 */
2388struct drm_i915_cmd_descriptor {
2389 /*
2390 * Flags describing how the command parser processes the command.
2391 *
2392 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2393 * a length mask if not set
2394 * CMD_DESC_SKIP: The command is allowed but does not follow the
2395 * standard length encoding for the opcode range in
2396 * which it falls
2397 * CMD_DESC_REJECT: The command is never allowed
2398 * CMD_DESC_REGISTER: The command should be checked against the
2399 * register whitelist for the appropriate ring
2400 * CMD_DESC_MASTER: The command is allowed if the submitting process
2401 * is the DRM master
2402 */
2403 u32 flags;
2404#define CMD_DESC_FIXED (1<<0)
2405#define CMD_DESC_SKIP (1<<1)
2406#define CMD_DESC_REJECT (1<<2)
2407#define CMD_DESC_REGISTER (1<<3)
2408#define CMD_DESC_BITMASK (1<<4)
2409#define CMD_DESC_MASTER (1<<5)
2410
2411 /*
2412 * The command's unique identification bits and the bitmask to get them.
2413 * This isn't strictly the opcode field as defined in the spec and may
2414 * also include type, subtype, and/or subop fields.
2415 */
2416 struct {
2417 u32 value;
2418 u32 mask;
2419 } cmd;
2420
2421 /*
2422 * The command's length. The command is either fixed length (i.e. does
2423 * not include a length field) or has a length field mask. The flag
2424 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2425 * a length mask. All command entries in a command table must include
2426 * length information.
2427 */
2428 union {
2429 u32 fixed;
2430 u32 mask;
2431 } length;
2432
2433 /*
2434 * Describes where to find a register address in the command to check
2435 * against the ring's register whitelist. Only valid if flags has the
2436 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002437 *
2438 * A non-zero step value implies that the command may access multiple
2439 * registers in sequence (e.g. LRI), in that case step gives the
2440 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002441 */
2442 struct {
2443 u32 offset;
2444 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002445 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002446 } reg;
2447
2448#define MAX_CMD_DESC_BITMASKS 3
2449 /*
2450 * Describes command checks where a particular dword is masked and
2451 * compared against an expected value. If the command does not match
2452 * the expected value, the parser rejects it. Only valid if flags has
2453 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2454 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002455 *
2456 * If the check specifies a non-zero condition_mask then the parser
2457 * only performs the check when the bits specified by condition_mask
2458 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002459 */
2460 struct {
2461 u32 offset;
2462 u32 mask;
2463 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002464 u32 condition_offset;
2465 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002466 } bits[MAX_CMD_DESC_BITMASKS];
2467};
2468
2469/*
2470 * A table of commands requiring special handling by the command parser.
2471 *
2472 * Each ring has an array of tables. Each table consists of an array of command
2473 * descriptors, which must be sorted with command opcodes in ascending order.
2474 */
2475struct drm_i915_cmd_table {
2476 const struct drm_i915_cmd_descriptor *table;
2477 int count;
2478};
2479
Chris Wilsondbbe9122014-08-09 19:18:43 +01002480/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002481#define __I915__(p) ({ \
2482 struct drm_i915_private *__p; \
2483 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2484 __p = (struct drm_i915_private *)p; \
2485 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2486 __p = to_i915((struct drm_device *)p); \
2487 else \
2488 BUILD_BUG(); \
2489 __p; \
2490})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002491#define INTEL_INFO(p) (&__I915__(p)->info)
Chris Wilson87f1f462014-08-09 19:18:42 +01002492#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002493#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002494
Jani Nikulae87a0052015-10-20 15:22:02 +03002495#define REVID_FOREVER 0xff
2496/*
2497 * Return true if revision is in range [since,until] inclusive.
2498 *
2499 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2500 */
2501#define IS_REVID(p, since, until) \
2502 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2503
Chris Wilson87f1f462014-08-09 19:18:42 +01002504#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2505#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002506#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002507#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002508#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002509#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2510#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002511#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2512#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2513#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002514#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002515#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002516#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2517#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002518#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2519#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002520#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002521#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002522#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2523 INTEL_DEVID(dev) == 0x0152 || \
2524 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002525#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002526#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002527#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002528#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302529#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002530#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002531#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002532#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002533#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002534 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002535#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002536 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002537 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002538 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002539/* ULX machines are also considered ULT. */
2540#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2541 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002542#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2543 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002544#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002545 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002546#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002547 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002548/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002549#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2550 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002551#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2552 INTEL_DEVID(dev) == 0x1913 || \
2553 INTEL_DEVID(dev) == 0x1916 || \
2554 INTEL_DEVID(dev) == 0x1921 || \
2555 INTEL_DEVID(dev) == 0x1926)
2556#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2557 INTEL_DEVID(dev) == 0x1915 || \
2558 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002559#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2560 INTEL_DEVID(dev) == 0x5913 || \
2561 INTEL_DEVID(dev) == 0x5916 || \
2562 INTEL_DEVID(dev) == 0x5921 || \
2563 INTEL_DEVID(dev) == 0x5926)
2564#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2565 INTEL_DEVID(dev) == 0x5915 || \
2566 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302567#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2568 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2569#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2570 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2571
Ben Widawskyb833d682013-08-23 16:00:07 -07002572#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002573
Jani Nikulaef712bb2015-10-20 15:22:00 +03002574#define SKL_REVID_A0 0x0
2575#define SKL_REVID_B0 0x1
2576#define SKL_REVID_C0 0x2
2577#define SKL_REVID_D0 0x3
2578#define SKL_REVID_E0 0x4
2579#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002580
Jani Nikulae87a0052015-10-20 15:22:02 +03002581#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2582
Jani Nikulaef712bb2015-10-20 15:22:00 +03002583#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002584#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002585#define BXT_REVID_B0 0x3
2586#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002587
Jani Nikulae87a0052015-10-20 15:22:02 +03002588#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2589
Jesse Barnes85436692011-04-06 12:11:14 -07002590/*
2591 * The genX designation typically refers to the render engine, so render
2592 * capability related checks should use IS_GEN, while display and other checks
2593 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2594 * chips, etc.).
2595 */
Zou Nan haicae58522010-11-09 17:17:32 +08002596#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2597#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2598#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2599#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2600#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002601#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002602#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002603#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002604
Ben Widawsky73ae4782013-10-15 10:02:57 -07002605#define RENDER_RING (1<<RCS)
2606#define BSD_RING (1<<VCS)
2607#define BLT_RING (1<<BCS)
2608#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002609#define BSD2_RING (1<<VCS2)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002610#define ALL_ENGINES (~0)
2611
Ben Widawsky63c42e52014-04-18 18:04:27 -03002612#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002613#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002614#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2615#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2616#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002617#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002618#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002619 __I915__(dev)->ellc_size)
Zou Nan haicae58522010-11-09 17:17:32 +08002620#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2621
Ben Widawsky254f9652012-06-04 14:42:42 -07002622#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002623#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002624#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002625#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2626#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002627
Chris Wilson05394f32010-11-08 19:18:58 +00002628#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002629#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2630
Daniel Vetterb45305f2012-12-17 16:21:27 +01002631/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2632#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002633
2634/* WaRsDisableCoarsePowerGating:skl,bxt */
2635#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2636 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2637 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002638/*
2639 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2640 * even when in MSI mode. This results in spurious interrupt warnings if the
2641 * legacy irq no. is shared with another device. The kernel then disables that
2642 * interrupt source and so prevents the other device from working properly.
2643 */
2644#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2645#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002646
Zou Nan haicae58522010-11-09 17:17:32 +08002647/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2648 * rows, which changed the alignment requirements and fence programming.
2649 */
2650#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2651 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002652#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2653#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002654
2655#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2656#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002657#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002658
Damien Lespiaudbf77862014-10-01 20:04:14 +01002659#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002660
Jani Nikula0c9b3712015-05-18 17:10:01 +03002661#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2662 INTEL_INFO(dev)->gen >= 9)
2663
Damien Lespiaudd93be52013-04-22 18:40:39 +01002664#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002665#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002666#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302667 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002668 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002669#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302670 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002671 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2672 IS_KABYLAKE(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002673#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2674#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002675
Animesh Manna7b403ff2015-08-04 22:02:42 +05302676#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002677
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002678#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2679#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002680
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002681#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2682 INTEL_INFO(dev)->gen >= 8)
2683
Akash Goel97d33082015-06-29 14:50:23 +05302684#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002685 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2686 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302687
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002688#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2689#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2690#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2691#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2692#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2693#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302694#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2695#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002696#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002697#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002698#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002699
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002700#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302701#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002702#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002703#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002704#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002705#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2706#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002707#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002708#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002709
Wayne Boyer666a4532015-12-09 12:29:35 -08002710#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2711 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302712
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002713/* DPF == dynamic parity feature */
2714#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2715#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002716
Ben Widawskyc8735b02012-09-07 19:43:39 -07002717#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302718#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002719
Chris Wilson05394f32010-11-08 19:18:58 +00002720#include "i915_trace.h"
2721
Rob Clarkbaa70942013-08-02 13:27:49 -04002722extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002723extern int i915_max_ioctl;
2724
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002725extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2726extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002727
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002728/* i915_dma.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002729void __printf(3, 4)
2730__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2731 const char *fmt, ...);
2732
2733#define i915_report_error(dev_priv, fmt, ...) \
2734 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2735
Dave Airlie22eae942005-11-10 22:16:34 +11002736extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002737extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002738extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002739extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002740extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002741 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002742extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002743 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002744#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002745extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2746 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002747#endif
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002748extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
Chris Wilson49e4d842015-06-15 12:23:48 +01002749extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002750extern int i915_reset(struct drm_device *dev);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002751extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002752extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002753extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2754extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2755extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2756extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002757int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002758
Jani Nikula77913b32015-06-18 13:06:16 +03002759/* intel_hotplug.c */
2760void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2761void intel_hpd_init(struct drm_i915_private *dev_priv);
2762void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2763void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002764bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002765
Linus Torvalds1da177e2005-04-16 15:20:36 -07002766/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002767void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002768__printf(3, 4)
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002769void i915_handle_error(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002770 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002771
Daniel Vetterb9632912014-09-30 10:56:44 +02002772extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002773int intel_irq_install(struct drm_i915_private *dev_priv);
2774void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002775
2776extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002777extern void intel_uncore_early_sanitize(struct drm_device *dev,
2778 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002779extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002780extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002781extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002782extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002783extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002784const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002785void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002786 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002787void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002788 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002789/* Like above but the caller must manage the uncore.lock itself.
2790 * Must be used with I915_READ_FW and friends.
2791 */
2792void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2793 enum forcewake_domains domains);
2794void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2795 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002796void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002797static inline bool intel_vgpu_active(struct drm_device *dev)
2798{
2799 return to_i915(dev)->vgpu.active;
2800}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002801
Keith Packard7c463582008-11-04 02:03:27 -08002802void
Jani Nikula50227e12014-03-31 14:27:21 +03002803i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002804 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002805
2806void
Jani Nikula50227e12014-03-31 14:27:21 +03002807i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002808 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002809
Imre Deakf8b79e52014-03-04 19:23:07 +02002810void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2811void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002812void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2813 uint32_t mask,
2814 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002815void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2816 uint32_t interrupt_mask,
2817 uint32_t enabled_irq_mask);
2818static inline void
2819ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2820{
2821 ilk_update_display_irq(dev_priv, bits, bits);
2822}
2823static inline void
2824ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2825{
2826 ilk_update_display_irq(dev_priv, bits, 0);
2827}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002828void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2829 enum pipe pipe,
2830 uint32_t interrupt_mask,
2831 uint32_t enabled_irq_mask);
2832static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2833 enum pipe pipe, uint32_t bits)
2834{
2835 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2836}
2837static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2838 enum pipe pipe, uint32_t bits)
2839{
2840 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2841}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002842void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2843 uint32_t interrupt_mask,
2844 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002845static inline void
2846ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2847{
2848 ibx_display_interrupt_update(dev_priv, bits, bits);
2849}
2850static inline void
2851ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2852{
2853 ibx_display_interrupt_update(dev_priv, bits, 0);
2854}
2855
Imre Deakf8b79e52014-03-04 19:23:07 +02002856
Eric Anholt673a3942008-07-30 12:06:12 -07002857/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002858int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2859 struct drm_file *file_priv);
2860int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
2862int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
2864int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002866int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002868int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
2870int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002872void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002873 struct drm_i915_gem_request *req);
John Harrisonadeca762015-05-29 17:43:28 +01002874void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
John Harrison5f19e2b2015-05-29 17:43:27 +01002875int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002876 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002877 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002878int i915_gem_execbuffer(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002880int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2881 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002882int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2883 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002884int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file);
2886int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002888int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002890int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002892int i915_gem_set_tiling(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
2894int i915_gem_get_tiling(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002896int i915_gem_init_userptr(struct drm_device *dev);
2897int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2898 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002899int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2900 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002901int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2902 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002903void i915_gem_load_init(struct drm_device *dev);
2904void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02002905void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002906void *i915_gem_object_alloc(struct drm_device *dev);
2907void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002908void i915_gem_object_init(struct drm_i915_gem_object *obj,
2909 const struct drm_i915_gem_object_ops *ops);
Chris Wilson05394f32010-11-08 19:18:58 +00002910struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2911 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002912struct drm_i915_gem_object *i915_gem_object_create_from_data(
2913 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002914void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002915void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002916
Daniel Vetter08755462015-04-20 09:04:05 -07002917/* Flags used by pin/bind&friends. */
2918#define PIN_MAPPABLE (1<<0)
2919#define PIN_NONBLOCK (1<<1)
2920#define PIN_GLOBAL (1<<2)
2921#define PIN_OFFSET_BIAS (1<<3)
2922#define PIN_USER (1<<4)
2923#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002924#define PIN_ZONE_4G (1<<6)
2925#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002926#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002927#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002928int __must_check
2929i915_gem_object_pin(struct drm_i915_gem_object *obj,
2930 struct i915_address_space *vm,
2931 uint32_t alignment,
2932 uint64_t flags);
2933int __must_check
2934i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2935 const struct i915_ggtt_view *view,
2936 uint32_t alignment,
2937 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002938
2939int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2940 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002941void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002942int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002943/*
2944 * BEWARE: Do not use the function below unless you can _absolutely_
2945 * _guarantee_ VMA in question is _not in use_ anywhere.
2946 */
2947int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002948int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002949void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002950void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002951
Brad Volkin4c914c02014-02-18 10:15:45 -08002952int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2953 int *needs_clflush);
2954
Chris Wilson37e680a2012-06-07 15:38:42 +01002955int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002956
2957static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002958{
Chris Wilsonee286372015-04-07 16:20:25 +01002959 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002960}
Chris Wilsonee286372015-04-07 16:20:25 +01002961
Dave Gordon033908a2015-12-10 18:51:23 +00002962struct page *
2963i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2964
Chris Wilsonee286372015-04-07 16:20:25 +01002965static inline struct page *
2966i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2967{
2968 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2969 return NULL;
2970
2971 if (n < obj->get_page.last) {
2972 obj->get_page.sg = obj->pages->sgl;
2973 obj->get_page.last = 0;
2974 }
2975
2976 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2977 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2978 if (unlikely(sg_is_chain(obj->get_page.sg)))
2979 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2980 }
2981
2982 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
2983}
2984
Chris Wilsona5570172012-09-04 21:02:54 +01002985static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2986{
2987 BUG_ON(obj->pages == NULL);
2988 obj->pages_pin_count++;
2989}
2990static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2991{
2992 BUG_ON(obj->pages_pin_count == 0);
2993 obj->pages_pin_count--;
2994}
2995
Chris Wilson54cf91d2010-11-25 18:00:26 +00002996int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07002997int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01002998 struct intel_engine_cs *to,
2999 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003000void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003001 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003002int i915_gem_dumb_create(struct drm_file *file_priv,
3003 struct drm_device *dev,
3004 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003005int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3006 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003007/**
3008 * Returns true if seq1 is later than seq2.
3009 */
3010static inline bool
3011i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3012{
3013 return (int32_t)(seq1 - seq2) >= 0;
3014}
3015
Chris Wilson821485d2015-12-11 11:32:59 +00003016static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3017 bool lazy_coherency)
3018{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003019 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
Chris Wilson821485d2015-12-11 11:32:59 +00003020 return i915_seqno_passed(seqno, req->previous_seqno);
3021}
3022
John Harrison1b5a4332014-11-24 18:49:42 +00003023static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3024 bool lazy_coherency)
3025{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00003026 u32 seqno = req->engine->get_seqno(req->engine, lazy_coherency);
John Harrison1b5a4332014-11-24 18:49:42 +00003027 return i915_seqno_passed(seqno, req->seqno);
3028}
3029
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003030int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3031int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003032
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003033struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003034i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003035
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003036bool i915_gem_retire_requests(struct drm_device *dev);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003037void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Daniel Vetter33196de2012-11-14 17:14:05 +01003038int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
Daniel Vetterd6b2c792012-07-04 22:54:13 +02003039 bool interruptible);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303040
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003041static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3042{
3043 return unlikely(atomic_read(&error->reset_counter)
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003044 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003045}
3046
3047static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3048{
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003049 return atomic_read(&error->reset_counter) & I915_WEDGED;
3050}
3051
3052static inline u32 i915_reset_count(struct i915_gpu_error *error)
3053{
3054 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003055}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003056
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003057static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3058{
3059 return dev_priv->gpu_error.stop_rings == 0 ||
3060 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3061}
3062
3063static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3064{
3065 return dev_priv->gpu_error.stop_rings == 0 ||
3066 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3067}
3068
Chris Wilson069efc12010-09-30 16:53:18 +01003069void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003070bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003071int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003072int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003073int __must_check i915_gem_init_hw(struct drm_device *dev);
John Harrison6909a662015-05-29 17:43:51 +01003074int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003075void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003076void i915_gem_cleanup_engines(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003077int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003078int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003079void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003080 struct drm_i915_gem_object *batch_obj,
3081 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003082#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003083 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003084#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003085 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003086int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003087 unsigned reset_counter,
3088 bool interruptible,
3089 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003090 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003091int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003092int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003093int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003094i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3095 bool readonly);
3096int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003097i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3098 bool write);
3099int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003100i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3101int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003102i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3103 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003104 const struct i915_ggtt_view *view);
3105void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3106 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003107int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003108 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003109int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003110void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003111
Chris Wilson467cffb2011-03-07 10:42:03 +00003112uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003113i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3114uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003115i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3116 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003117
Chris Wilsone4ffd172011-04-04 09:44:39 +01003118int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3119 enum i915_cache_level cache_level);
3120
Daniel Vetter1286ff72012-05-10 15:25:09 +02003121struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3122 struct dma_buf *dma_buf);
3123
3124struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3125 struct drm_gem_object *gem_obj, int flags);
3126
Michel Thierry088e0df2015-08-07 17:40:17 +01003127u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3128 const struct i915_ggtt_view *view);
3129u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3130 struct i915_address_space *vm);
3131static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003132i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003133{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003134 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003135}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003136
Ben Widawskya70a3142013-07-31 16:59:56 -07003137bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003138bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003139 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003140bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003141 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003142
Ben Widawskya70a3142013-07-31 16:59:56 -07003143unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3144 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003145struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003146i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3147 struct i915_address_space *vm);
3148struct i915_vma *
3149i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3150 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003151
Ben Widawskyaccfef22013-08-14 11:38:35 +02003152struct i915_vma *
3153i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003154 struct i915_address_space *vm);
3155struct i915_vma *
3156i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3157 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003158
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003159static inline struct i915_vma *
3160i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3161{
3162 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003163}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003164bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003165
Ben Widawskya70a3142013-07-31 16:59:56 -07003166/* Some GGTT VM helpers */
Daniel Vetter841cd772014-08-06 15:04:48 +02003167static inline struct i915_hw_ppgtt *
3168i915_vm_to_ppgtt(struct i915_address_space *vm)
3169{
3170 WARN_ON(i915_is_ggtt(vm));
Daniel Vetter841cd772014-08-06 15:04:48 +02003171 return container_of(vm, struct i915_hw_ppgtt, base);
3172}
3173
3174
Ben Widawskya70a3142013-07-31 16:59:56 -07003175static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3176{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003177 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003178}
3179
3180static inline unsigned long
3181i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3182{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003183 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3184 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3185
3186 return i915_gem_obj_size(obj, &ggtt->base);
Ben Widawskya70a3142013-07-31 16:59:56 -07003187}
Ben Widawskyc37e2202013-07-31 16:59:58 -07003188
3189static inline int __must_check
3190i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3191 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003192 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003193{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003194 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3195 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3196
3197 return i915_gem_object_pin(obj, &ggtt->base,
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003198 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003199}
Ben Widawskya70a3142013-07-31 16:59:56 -07003200
Daniel Vetterb2871102014-02-14 14:01:19 +01003201static inline int
3202i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3203{
3204 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3205}
3206
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003207void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3208 const struct i915_ggtt_view *view);
3209static inline void
3210i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3211{
3212 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3213}
Daniel Vetterb2871102014-02-14 14:01:19 +01003214
Daniel Vetter41a36b72015-07-24 13:55:11 +02003215/* i915_gem_fence.c */
3216int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3217int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3218
3219bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3220void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3221
3222void i915_gem_restore_fences(struct drm_device *dev);
3223
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003224void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3225void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3226void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3227
Ben Widawsky254f9652012-06-04 14:42:42 -07003228/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003229int __must_check i915_gem_context_init(struct drm_device *dev);
Ben Widawsky254f9652012-06-04 14:42:42 -07003230void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003231void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003232int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
John Harrisonb3dd6b92015-05-29 17:43:40 +01003233int i915_gem_context_enable(struct drm_i915_gem_request *req);
Ben Widawsky254f9652012-06-04 14:42:42 -07003234void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003235int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003236struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003237i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003238void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003239struct drm_i915_gem_object *
3240i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003241static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003242{
Chris Wilson691e6412014-04-09 09:07:36 +01003243 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003244}
3245
Oscar Mateo273497e2014-05-22 14:13:37 +01003246static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003247{
Chris Wilson691e6412014-04-09 09:07:36 +01003248 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003249}
3250
Oscar Mateo273497e2014-05-22 14:13:37 +01003251static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003252{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003253 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003254}
3255
Ben Widawsky84624812012-06-04 14:42:54 -07003256int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3257 struct drm_file *file);
3258int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3259 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003260int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3261 struct drm_file *file_priv);
3262int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3263 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003264
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003265/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003266int __must_check i915_gem_evict_something(struct drm_device *dev,
3267 struct i915_address_space *vm,
3268 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003269 unsigned alignment,
3270 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003271 unsigned long start,
3272 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003273 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003274int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003275int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003276
Ben Widawsky0260c422014-03-22 22:47:21 -07003277/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003278static inline void i915_gem_chipset_flush(struct drm_device *dev)
3279{
Chris Wilson05394f32010-11-08 19:18:58 +00003280 if (INTEL_INFO(dev)->gen < 6)
3281 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003282}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003283
Chris Wilson9797fbf2012-04-24 15:47:39 +01003284/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003285int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3286 struct drm_mm_node *node, u64 size,
3287 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003288int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3289 struct drm_mm_node *node, u64 size,
3290 unsigned alignment, u64 start,
3291 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003292void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3293 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003294int i915_gem_init_stolen(struct drm_device *dev);
3295void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003296struct drm_i915_gem_object *
3297i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003298struct drm_i915_gem_object *
3299i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3300 u32 stolen_offset,
3301 u32 gtt_offset,
3302 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003303
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003304/* i915_gem_shrinker.c */
3305unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003306 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003307 unsigned flags);
3308#define I915_SHRINK_PURGEABLE 0x1
3309#define I915_SHRINK_UNBOUND 0x2
3310#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003311#define I915_SHRINK_ACTIVE 0x8
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003312unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3313void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003314void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003315
3316
Eric Anholt673a3942008-07-30 12:06:12 -07003317/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003318static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003319{
Jani Nikula50227e12014-03-31 14:27:21 +03003320 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003321
3322 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3323 obj->tiling_mode != I915_TILING_NONE;
3324}
3325
Eric Anholt673a3942008-07-30 12:06:12 -07003326/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003327#if WATCH_LISTS
3328int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003329#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003330#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003331#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003332
Ben Gamari20172632009-02-17 20:08:50 -05003333/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003334int i915_debugfs_init(struct drm_minor *minor);
3335void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003336#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003337int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003338void intel_display_crc_init(struct drm_device *dev);
3339#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003340static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3341{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003342static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003343#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003344
3345/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003346__printf(2, 3)
3347void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003348int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3349 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003350int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003351 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003352 size_t count, loff_t pos);
3353static inline void i915_error_state_buf_release(
3354 struct drm_i915_error_state_buf *eb)
3355{
3356 kfree(eb->buf);
3357}
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003358void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003359 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003360void i915_error_state_get(struct drm_device *dev,
3361 struct i915_error_state_file_priv *error_priv);
3362void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3363void i915_destroy_error_state(struct drm_device *dev);
3364
3365void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003366const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003367
Brad Volkin351e3db2014-02-18 10:15:46 -08003368/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003369int i915_cmd_parser_get_version(void);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003370int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3371void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3372bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3373int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003374 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003375 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003376 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003377 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003378 bool is_master);
3379
Jesse Barnes317c35d2008-08-25 15:11:06 -07003380/* i915_suspend.c */
3381extern int i915_save_state(struct drm_device *dev);
3382extern int i915_restore_state(struct drm_device *dev);
3383
Ben Widawsky0136db582012-04-10 21:17:01 -07003384/* i915_sysfs.c */
3385void i915_setup_sysfs(struct drm_device *dev_priv);
3386void i915_teardown_sysfs(struct drm_device *dev_priv);
3387
Chris Wilsonf899fc62010-07-20 15:44:45 -07003388/* intel_i2c.c */
3389extern int intel_setup_gmbus(struct drm_device *dev);
3390extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003391extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3392 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003393
Jani Nikula0184df42015-03-27 00:20:20 +02003394extern struct i2c_adapter *
3395intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003396extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3397extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003398static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003399{
3400 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3401}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003402extern void intel_i2c_reset(struct drm_device *dev);
3403
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003404/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003405int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003406bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003407bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003408bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003409bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003410bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003411
Chris Wilson3b617962010-08-24 09:02:58 +01003412/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003413#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003414extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003415extern void intel_opregion_init(struct drm_device *dev);
3416extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003417extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003418extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3419 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003420extern int intel_opregion_notify_adapter(struct drm_device *dev,
3421 pci_power_t state);
Len Brown65e082c2008-10-24 17:18:10 -04003422#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003423static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003424static inline void intel_opregion_init(struct drm_device *dev) { return; }
3425static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003426static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003427static inline int
3428intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3429{
3430 return 0;
3431}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003432static inline int
3433intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3434{
3435 return 0;
3436}
Len Brown65e082c2008-10-24 17:18:10 -04003437#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003438
Jesse Barnes723bfd72010-10-07 16:01:13 -07003439/* intel_acpi.c */
3440#ifdef CONFIG_ACPI
3441extern void intel_register_dsm_handler(void);
3442extern void intel_unregister_dsm_handler(void);
3443#else
3444static inline void intel_register_dsm_handler(void) { return; }
3445static inline void intel_unregister_dsm_handler(void) { return; }
3446#endif /* CONFIG_ACPI */
3447
Jesse Barnes79e53942008-11-07 14:24:08 -08003448/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003449extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003450extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003451extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003452extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003453extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003454extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003455extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003456extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003457extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003458extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003459extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003460extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003461extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3462 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003463extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003464extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003465
Ben Widawsky2911a352012-04-05 14:47:36 -07003466extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003467int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3468 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003469int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3470 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003471
Chris Wilson6ef3d422010-08-04 20:26:07 +01003472/* overlay */
3473extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003474extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3475 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003476
3477extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003478extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003479 struct drm_device *dev,
3480 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003481
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003482int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3483int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003484
3485/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303486u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3487void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003488u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003489u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3490void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003491u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3492void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3493u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3494void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003495u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3496void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003497u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3498void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003499u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3500 enum intel_sbi_destination destination);
3501void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3502 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303503u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3504void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003505
Ville Syrjälä616bc822015-01-23 21:04:25 +02003506int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3507int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303508
Ben Widawsky0b274482013-10-04 21:22:51 -07003509#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3510#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003511
Ben Widawsky0b274482013-10-04 21:22:51 -07003512#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3513#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3514#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3515#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003516
Ben Widawsky0b274482013-10-04 21:22:51 -07003517#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3518#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3519#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3520#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003521
Chris Wilson698b3132014-03-21 13:16:43 +00003522/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3523 * will be implemented using 2 32-bit writes in an arbitrary order with
3524 * an arbitrary delay between them. This can cause the hardware to
3525 * act upon the intermediate value, possibly leading to corruption and
3526 * machine death. You have been warned.
3527 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003528#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3529#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003530
Chris Wilson50877442014-03-21 12:41:53 +00003531#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003532 u32 upper, lower, old_upper, loop = 0; \
3533 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003534 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003535 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003536 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003537 upper = I915_READ(upper_reg); \
3538 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003539 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003540
Zou Nan haicae58522010-11-09 17:17:32 +08003541#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3542#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3543
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003544#define __raw_read(x, s) \
3545static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003546 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003547{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003548 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003549}
3550
3551#define __raw_write(x, s) \
3552static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003553 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003554{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003555 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003556}
3557__raw_read(8, b)
3558__raw_read(16, w)
3559__raw_read(32, l)
3560__raw_read(64, q)
3561
3562__raw_write(8, b)
3563__raw_write(16, w)
3564__raw_write(32, l)
3565__raw_write(64, q)
3566
3567#undef __raw_read
3568#undef __raw_write
3569
Chris Wilsona6111f72015-04-07 16:21:02 +01003570/* These are untraced mmio-accessors that are only valid to be used inside
3571 * criticial sections inside IRQ handlers where forcewake is explicitly
3572 * controlled.
3573 * Think twice, and think again, before using these.
3574 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3575 * intel_uncore_forcewake_irqunlock().
3576 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003577#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3578#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003579#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3580
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003581/* "Broadcast RGB" property */
3582#define INTEL_BROADCAST_RGB_AUTO 0
3583#define INTEL_BROADCAST_RGB_FULL 1
3584#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003586static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003587{
Wayne Boyer666a4532015-12-09 12:29:35 -08003588 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003589 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303590 else if (INTEL_INFO(dev)->gen >= 5)
3591 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003592 else
3593 return VGACNTRL;
3594}
3595
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003596static inline void __user *to_user_ptr(u64 address)
3597{
3598 return (void __user *)(uintptr_t)address;
3599}
3600
Imre Deakdf977292013-05-21 20:03:17 +03003601static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3602{
3603 unsigned long j = msecs_to_jiffies(m);
3604
3605 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3606}
3607
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003608static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3609{
3610 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3611}
3612
Imre Deakdf977292013-05-21 20:03:17 +03003613static inline unsigned long
3614timespec_to_jiffies_timeout(const struct timespec *value)
3615{
3616 unsigned long j = timespec_to_jiffies(value);
3617
3618 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3619}
3620
Paulo Zanonidce56b32013-12-19 14:29:40 -02003621/*
3622 * If you need to wait X milliseconds between events A and B, but event B
3623 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3624 * when event A happened, then just before event B you call this function and
3625 * pass the timestamp as the first argument, and X as the second argument.
3626 */
3627static inline void
3628wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3629{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003630 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003631
3632 /*
3633 * Don't re-read the value of "jiffies" every time since it may change
3634 * behind our back and break the math.
3635 */
3636 tmp_jiffies = jiffies;
3637 target_jiffies = timestamp_jiffies +
3638 msecs_to_jiffies_timeout(to_wait_ms);
3639
3640 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003641 remaining_jiffies = target_jiffies - tmp_jiffies;
3642 while (remaining_jiffies)
3643 remaining_jiffies =
3644 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003645 }
3646}
3647
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003648static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003649 struct drm_i915_gem_request *req)
3650{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003651 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3652 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003653}
3654
Linus Torvalds1da177e2005-04-16 15:20:36 -07003655#endif