blob: 41808c533280df04b281e2676d99904e3942df03 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000350def RegListAsmOperand : AsmOperandClass {
351 let Name = "RegList";
352 let SuperClasses = [];
353}
354
Bill Wendling0f630752010-11-17 04:32:08 +0000355def DPRRegListAsmOperand : AsmOperandClass {
356 let Name = "DPRRegList";
357 let SuperClasses = [];
358}
359
360def SPRRegListAsmOperand : AsmOperandClass {
361 let Name = "SPRRegList";
362 let SuperClasses = [];
363}
364
Bill Wendling04863d02010-11-13 10:40:19 +0000365def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000367 let ParserMatchClass = RegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
375}
376
377def spr_reglist : Operand<i32> {
378 let EncoderMethod = "getRegisterListOpValue";
379 let ParserMatchClass = SPRRegListAsmOperand;
380 let PrintMethod = "printRegisterList";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
384def cpinst_operand : Operand<i32> {
385 let PrintMethod = "printCPInstOperand";
386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388// Local PC labels.
389def pclabel : Operand<i32> {
390 let PrintMethod = "printPCLabel";
391}
392
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000393// ADR instruction labels.
394def adrlabel : Operand<i32> {
395 let EncoderMethod = "getAdrLabelOpValue";
396}
397
Owen Anderson498ec202010-10-27 22:49:00 +0000398def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000399 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000403def rot_imm : Operand<i32>, ImmLeaf<i32, [{
404 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000405 return v == 8 || v == 16 || v == 24; }]> {
406 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407}
408
Owen Anderson00828302011-03-18 22:50:18 +0000409def ShifterAsmOperand : AsmOperandClass {
410 let Name = "Shifter";
411 let SuperClasses = [];
412}
413
Bob Wilson22f5dc72010-08-16 18:27:34 +0000414// shift_imm: An integer that encodes a shift amount and the type of shift
415// (currently either asr or lsl) using the same encoding used for the
416// immediates in so_reg operands.
417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000419 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Jim Grosbache8606dc2011-07-13 17:50:29 +0000422def ShiftedRegAsmOperand : AsmOperandClass {
423 let Name = "ShiftedReg";
424}
425
Owen Anderson92a20222011-07-21 18:54:16 +0000426def ShiftedImmAsmOperand : AsmOperandClass {
427 let Name = "ShiftedImm";
428}
429
430// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
431def so_reg_reg : Operand<i32>, // reg reg imm
432 ComplexPattern<i32, 3, "SelectRegShifterOperand",
433 [shl, srl, sra, rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000434 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000435 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000436 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000437 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000438}
Owen Anderson92a20222011-07-21 18:54:16 +0000439
440def so_reg_imm : Operand<i32>, // reg imm
441 ComplexPattern<i32, 3, "SelectImmShifterOperand",
442 [shl, srl, sra, rotr]> {
443 let EncoderMethod = "getSORegOpValue";
444 let PrintMethod = "printSORegOperand";
445 let ParserMatchClass = ShiftedImmAsmOperand;
446 let MIOperandInfo = (ops GPR, GPR, shift_imm);
447}
448
Jim Grosbache8606dc2011-07-13 17:50:29 +0000449// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000450def shift_so_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
452 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000453 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000454 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000455 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000456}
Evan Chenga8e29892007-01-19 07:51:42 +0000457
458// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000459// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000460def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000461def so_imm : Operand<i32>, ImmLeaf<i32, [{
462 return ARM_AM::getSOImmVal(Imm) != -1;
463 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000465 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000466}
467
Evan Chengc70d1842007-03-20 08:11:30 +0000468// Break so_imm's up into two pieces. This handles immediates with up to 16
469// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
470// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000471def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000472 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000473}]>;
474
475/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
476///
477def arm_i32imm : PatLeaf<(imm), [{
478 if (Subtarget->hasV6T2Ops())
479 return true;
480 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
481}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000482
Jim Grosbach83ab0702011-07-13 22:01:08 +0000483/// imm0_7 predicate - Immediate in the range [0,31].
484def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
485def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
486 return Imm >= 0 && Imm < 8;
487}]> {
488 let ParserMatchClass = Imm0_7AsmOperand;
489}
490
491/// imm0_15 predicate - Immediate in the range [0,31].
492def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
493def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
494 return Imm >= 0 && Imm < 16;
495}]> {
496 let ParserMatchClass = Imm0_15AsmOperand;
497}
498
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000499/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000500def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
501 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000502}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000503
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000504/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000505def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000507}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000508 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000509}
510
Jim Grosbachffa32252011-07-19 19:13:28 +0000511// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
512// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000513//
Jim Grosbachffa32252011-07-19 19:13:28 +0000514// FIXME: This really needs a Thumb version separate from the ARM version.
515// While the range is the same, and can thus use the same match class,
516// the encoding is different so it should have a different encoder method.
517def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
518def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000519 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000520 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000521}
522
Evan Chenga9688c42010-12-11 04:11:38 +0000523/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
524/// e.g., 0xf000ffff
525def bf_inv_mask_imm : Operand<i32>,
526 PatLeaf<(imm), [{
527 return ARM::isBitFieldInvertedMask(N->getZExtValue());
528}] > {
529 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
530 let PrintMethod = "printBitfieldInvMaskImmOperand";
531}
532
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000533/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000534def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
535 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000536}]>;
537
538/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000539def width_imm : Operand<i32>, ImmLeaf<i32, [{
540 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000541}] > {
542 let EncoderMethod = "getMsbOpValue";
543}
544
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000545def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
546 return Imm > 0 && Imm <= 32;
547}]> {
548 let EncoderMethod = "getSsatBitPosValue";
549}
550
Evan Chenga8e29892007-01-19 07:51:42 +0000551// Define ARM specific addressing modes.
552
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000553def MemMode2AsmOperand : AsmOperandClass {
554 let Name = "MemMode2";
555 let SuperClasses = [];
556 let ParserMethod = "tryParseMemMode2Operand";
557}
558
559def MemMode3AsmOperand : AsmOperandClass {
560 let Name = "MemMode3";
561 let SuperClasses = [];
562 let ParserMethod = "tryParseMemMode3Operand";
563}
Jim Grosbach3e556122010-10-26 22:37:02 +0000564
565// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000566//
Jim Grosbach3e556122010-10-26 22:37:02 +0000567def addrmode_imm12 : Operand<i32>,
568 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000569 // 12-bit immediate operand. Note that instructions using this encode
570 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
571 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000572
Chris Lattner2ac19022010-11-15 05:19:05 +0000573 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000574 let PrintMethod = "printAddrModeImm12Operand";
575 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000576}
Jim Grosbach3e556122010-10-26 22:37:02 +0000577// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000578//
Jim Grosbach3e556122010-10-26 22:37:02 +0000579def ldst_so_reg : Operand<i32>,
580 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000581 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000582 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000583 let PrintMethod = "printAddrMode2Operand";
584 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
585}
586
Jim Grosbach3e556122010-10-26 22:37:02 +0000587// addrmode2 := reg +/- imm12
588// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000589//
590def addrmode2 : Operand<i32>,
591 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000592 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000593 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000594 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000595 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
596}
597
598def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000599 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
600 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000601 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000602 let PrintMethod = "printAddrMode2OffsetOperand";
603 let MIOperandInfo = (ops GPR, i32imm);
604}
605
606// addrmode3 := reg +/- reg
607// addrmode3 := reg +/- imm8
608//
609def addrmode3 : Operand<i32>,
610 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000611 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000612 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000613 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
615}
616
617def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000618 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
619 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000620 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000621 let PrintMethod = "printAddrMode3OffsetOperand";
622 let MIOperandInfo = (ops GPR, i32imm);
623}
624
Jim Grosbache6913602010-11-03 01:01:43 +0000625// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000626//
Jim Grosbache6913602010-11-03 01:01:43 +0000627def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000628 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000629 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000630}
631
Bill Wendling59914872010-11-08 00:39:58 +0000632def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000633 let Name = "MemMode5";
634 let SuperClasses = [];
635}
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637// addrmode5 := reg +/- imm8*4
638//
639def addrmode5 : Operand<i32>,
640 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
641 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000642 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000643 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000644 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000645}
646
Bob Wilsond3a07652011-02-07 17:43:09 +0000647// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000648//
649def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000650 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000651 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000652 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000653 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000654}
655
Bob Wilsonda525062011-02-25 06:42:42 +0000656def am6offset : Operand<i32>,
657 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
658 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000659 let PrintMethod = "printAddrMode6OffsetOperand";
660 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000661 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000662}
663
Mon P Wang183c6272011-05-09 17:47:27 +0000664// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
665// (single element from one lane) for size 32.
666def addrmode6oneL32 : Operand<i32>,
667 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
668 let PrintMethod = "printAddrMode6Operand";
669 let MIOperandInfo = (ops GPR:$addr, i32imm);
670 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
671}
672
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000673// Special version of addrmode6 to handle alignment encoding for VLD-dup
674// instructions, specifically VLD4-dup.
675def addrmode6dup : Operand<i32>,
676 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
677 let PrintMethod = "printAddrMode6Operand";
678 let MIOperandInfo = (ops GPR:$addr, i32imm);
679 let EncoderMethod = "getAddrMode6DupAddressOpValue";
680}
681
Evan Chenga8e29892007-01-19 07:51:42 +0000682// addrmodepc := pc + reg
683//
684def addrmodepc : Operand<i32>,
685 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
686 let PrintMethod = "printAddrModePCOperand";
687 let MIOperandInfo = (ops GPR, i32imm);
688}
689
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000690def MemMode7AsmOperand : AsmOperandClass {
691 let Name = "MemMode7";
692 let SuperClasses = [];
693}
694
695// addrmode7 := reg
696// Used by load/store exclusive instructions. Useful to enable right assembly
697// parsing and printing. Not used for any codegen matching.
698//
699def addrmode7 : Operand<i32> {
700 let PrintMethod = "printAddrMode7Operand";
701 let MIOperandInfo = (ops GPR);
702 let ParserMatchClass = MemMode7AsmOperand;
703}
704
Bob Wilson4f38b382009-08-21 21:58:55 +0000705def nohash_imm : Operand<i32> {
706 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000707}
708
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000709def CoprocNumAsmOperand : AsmOperandClass {
710 let Name = "CoprocNum";
711 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000712 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000713}
714
715def CoprocRegAsmOperand : AsmOperandClass {
716 let Name = "CoprocReg";
717 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000718 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000719}
720
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000721def p_imm : Operand<i32> {
722 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000723 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000724}
725
726def c_imm : Operand<i32> {
727 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000728 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000729}
730
Evan Chenga8e29892007-01-19 07:51:42 +0000731//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000732
Evan Cheng37f25d92008-08-28 23:39:26 +0000733include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000734
735//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000736// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000737//
738
Evan Cheng3924f782008-08-29 07:36:24 +0000739/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000740/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000741multiclass AsI1_bin_irs<bits<4> opcod, string opc,
742 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000743 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000744 // The register-immediate version is re-materializable. This is useful
745 // in particular for taking the address of a local.
746 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000747 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
748 iii, opc, "\t$Rd, $Rn, $imm",
749 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
750 bits<4> Rd;
751 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000752 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000753 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000754 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000755 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000756 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000757 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000758 }
Jim Grosbach62547262010-10-11 18:51:51 +0000759 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
760 iir, opc, "\t$Rd, $Rn, $Rm",
761 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000762 bits<4> Rd;
763 bits<4> Rn;
764 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000765 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000766 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000767 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{15-12} = Rd;
769 let Inst{11-4} = 0b00000000;
770 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000771 }
Owen Anderson92a20222011-07-21 18:54:16 +0000772
773 def rsi : AsI1<opcod, (outs GPR:$Rd),
774 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000775 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000776 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000777 bits<4> Rd;
778 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000779 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000781 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000782 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000783 let Inst{11-5} = shift{11-5};
784 let Inst{4} = 0;
785 let Inst{3-0} = shift{3-0};
786 }
787
788 def rsr : AsI1<opcod, (outs GPR:$Rd),
789 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegFrm,
790 iis, opc, "\t$Rd, $Rn, $shift",
791 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
792 bits<4> Rd;
793 bits<4> Rn;
794 bits<12> shift;
795 let Inst{25} = 0;
796 let Inst{19-16} = Rn;
797 let Inst{15-12} = Rd;
798 let Inst{11-8} = shift{11-8};
799 let Inst{7} = 0;
800 let Inst{6-5} = shift{6-5};
801 let Inst{4} = 1;
802 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000803 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000804
805 // Assembly aliases for optional destination operand when it's the same
806 // as the source operand.
807 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
808 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
809 so_imm:$imm, pred:$p,
810 cc_out:$s)>,
811 Requires<[IsARM]>;
812 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
813 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
814 GPR:$Rm, pred:$p,
815 cc_out:$s)>,
816 Requires<[IsARM]>;
817 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000818 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
819 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000820 cc_out:$s)>,
821 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000822 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
823 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
824 so_reg_reg:$shift, pred:$p,
825 cc_out:$s)>,
826 Requires<[IsARM]>;
827
Evan Chenga8e29892007-01-19 07:51:42 +0000828}
829
Evan Cheng1e249e32009-06-25 20:59:23 +0000830/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000831/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000832let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000833multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
834 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
835 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000836 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
837 iii, opc, "\t$Rd, $Rn, $imm",
838 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
839 bits<4> Rd;
840 bits<4> Rn;
841 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000842 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000843 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000844 let Inst{19-16} = Rn;
845 let Inst{15-12} = Rd;
846 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000847 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000848 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
849 iir, opc, "\t$Rd, $Rn, $Rm",
850 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
851 bits<4> Rd;
852 bits<4> Rn;
853 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000854 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000855 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000856 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000857 let Inst{19-16} = Rn;
858 let Inst{15-12} = Rd;
859 let Inst{11-4} = 0b00000000;
860 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000861 }
Owen Anderson92a20222011-07-21 18:54:16 +0000862 def rsi : AI1<opcod, (outs GPR:$Rd),
863 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000864 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000865 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000866 bits<4> Rd;
867 bits<4> Rn;
868 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000869 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000870 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000871 let Inst{19-16} = Rn;
872 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000873 let Inst{11-5} = shift{11-5};
874 let Inst{4} = 0;
875 let Inst{3-0} = shift{3-0};
876 }
877
878 def rsr : AI1<opcod, (outs GPR:$Rd),
879 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegFrm,
880 iis, opc, "\t$Rd, $Rn, $shift",
881 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
882 bits<4> Rd;
883 bits<4> Rn;
884 bits<12> shift;
885 let Inst{25} = 0;
886 let Inst{20} = 1;
887 let Inst{19-16} = Rn;
888 let Inst{15-12} = Rd;
889 let Inst{11-8} = shift{11-8};
890 let Inst{7} = 0;
891 let Inst{6-5} = shift{6-5};
892 let Inst{4} = 1;
893 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000894 }
Evan Cheng071a2792007-09-11 19:55:27 +0000895}
Evan Chengc85e8322007-07-05 07:13:32 +0000896}
897
898/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000899/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000900/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000901let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000902multiclass AI1_cmp_irs<bits<4> opcod, string opc,
903 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
904 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000905 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
906 opc, "\t$Rn, $imm",
907 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000908 bits<4> Rn;
909 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000910 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000911 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000912 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000913 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000914 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000915 }
916 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
917 opc, "\t$Rn, $Rm",
918 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000919 bits<4> Rn;
920 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000921 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000922 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000923 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000924 let Inst{19-16} = Rn;
925 let Inst{15-12} = 0b0000;
926 let Inst{11-4} = 0b00000000;
927 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 }
Owen Anderson92a20222011-07-21 18:54:16 +0000929 def rsi : AI1<opcod, (outs),
930 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000931 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000932 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 bits<4> Rn;
934 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000936 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000937 let Inst{19-16} = Rn;
938 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000939 let Inst{11-5} = shift{11-5};
940 let Inst{4} = 0;
941 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000942 }
Owen Anderson92a20222011-07-21 18:54:16 +0000943 def rsr : AI1<opcod, (outs),
944 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegFrm, iis,
945 opc, "\t$Rn, $shift",
946 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
947 bits<4> Rn;
948 bits<12> shift;
949 let Inst{25} = 0;
950 let Inst{20} = 1;
951 let Inst{19-16} = Rn;
952 let Inst{15-12} = 0b0000;
953 let Inst{11-8} = shift{11-8};
954 let Inst{7} = 0;
955 let Inst{6-5} = shift{6-5};
956 let Inst{4} = 1;
957 let Inst{3-0} = shift{3-0};
958 }
959
Evan Cheng071a2792007-09-11 19:55:27 +0000960}
Evan Chenga8e29892007-01-19 07:51:42 +0000961}
962
Evan Cheng576a3962010-09-25 00:49:35 +0000963/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000964/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000965/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000966multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000967 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
968 IIC_iEXTr, opc, "\t$Rd, $Rm",
969 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000970 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000971 bits<4> Rd;
972 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000973 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000974 let Inst{15-12} = Rd;
975 let Inst{11-10} = 0b00;
976 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000977 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000978 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
979 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
980 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000981 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000982 bits<4> Rd;
983 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000984 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000985 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000986 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000987 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000988 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000989 }
Evan Chenga8e29892007-01-19 07:51:42 +0000990}
991
Evan Cheng576a3962010-09-25 00:49:35 +0000992multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000993 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
994 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000995 [/* For disassembly only; pattern left blank */]>,
996 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000997 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000998 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000999 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001000 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1001 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001002 [/* For disassembly only; pattern left blank */]>,
1003 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001004 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001005 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001006 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001007 }
1008}
1009
Evan Cheng576a3962010-09-25 00:49:35 +00001010/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001011/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001012multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001013 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1014 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1015 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001016 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001017 bits<4> Rd;
1018 bits<4> Rm;
1019 bits<4> Rn;
1020 let Inst{19-16} = Rn;
1021 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001022 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001023 let Inst{9-4} = 0b000111;
1024 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001025 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001026 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1027 rot_imm:$rot),
1028 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1029 [(set GPR:$Rd, (opnode GPR:$Rn,
1030 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1031 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001032 bits<4> Rd;
1033 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001034 bits<4> Rn;
1035 bits<2> rot;
1036 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001037 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001038 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001039 let Inst{9-4} = 0b000111;
1040 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001041 }
Evan Chenga8e29892007-01-19 07:51:42 +00001042}
1043
Johnny Chen2ec5e492010-02-22 21:50:40 +00001044// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001045multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001046 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1047 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001048 [/* For disassembly only; pattern left blank */]>,
1049 Requires<[IsARM, HasV6]> {
1050 let Inst{11-10} = 0b00;
1051 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001052 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1053 rot_imm:$rot),
1054 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001055 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001056 Requires<[IsARM, HasV6]> {
1057 bits<4> Rn;
1058 bits<2> rot;
1059 let Inst{19-16} = Rn;
1060 let Inst{11-10} = rot;
1061 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001062}
1063
Evan Cheng62674222009-06-25 23:34:10 +00001064/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001065multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001066 string baseOpc, bit Commutable = 0> {
1067 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001068 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1069 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1070 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001071 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001072 bits<4> Rd;
1073 bits<4> Rn;
1074 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001075 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001076 let Inst{15-12} = Rd;
1077 let Inst{19-16} = Rn;
1078 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001079 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001080 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1081 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1082 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001083 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001084 bits<4> Rd;
1085 bits<4> Rn;
1086 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001087 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001088 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001089 let isCommutable = Commutable;
1090 let Inst{3-0} = Rm;
1091 let Inst{15-12} = Rd;
1092 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001093 }
Owen Anderson92a20222011-07-21 18:54:16 +00001094 def rsi : AsI1<opcod, (outs GPR:$Rd),
1095 (ins GPR:$Rn, so_reg_imm:$shift),
Jim Grosbach24989ec2010-10-13 18:00:52 +00001096 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001097 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001098 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001099 bits<4> Rd;
1100 bits<4> Rn;
1101 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001102 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001103 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001104 let Inst{15-12} = Rd;
1105 let Inst{11-5} = shift{11-5};
1106 let Inst{4} = 0;
1107 let Inst{3-0} = shift{3-0};
1108 }
1109 def rsr : AsI1<opcod, (outs GPR:$Rd),
1110 (ins GPR:$Rn, so_reg_reg:$shift),
1111 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1112 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1113 Requires<[IsARM]> {
1114 bits<4> Rd;
1115 bits<4> Rn;
1116 bits<12> shift;
1117 let Inst{25} = 0;
1118 let Inst{19-16} = Rn;
1119 let Inst{15-12} = Rd;
1120 let Inst{11-8} = shift{11-8};
1121 let Inst{7} = 0;
1122 let Inst{6-5} = shift{6-5};
1123 let Inst{4} = 1;
1124 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001125 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001126 }
1127 // Assembly aliases for optional destination operand when it's the same
1128 // as the source operand.
1129 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1130 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1131 so_imm:$imm, pred:$p,
1132 cc_out:$s)>,
1133 Requires<[IsARM]>;
1134 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1135 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1136 GPR:$Rm, pred:$p,
1137 cc_out:$s)>,
1138 Requires<[IsARM]>;
1139 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001140 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1141 so_reg_imm:$shift, pred:$p,
1142 cc_out:$s)>,
1143 Requires<[IsARM]>;
1144 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1145 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1146 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001147 cc_out:$s)>,
1148 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001149}
1150
Jim Grosbache5165492009-11-09 00:11:35 +00001151// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001152// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1153let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001154multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001155 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001156 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001157 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001158 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001159 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001160 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1161 let isCommutable = Commutable;
1162 }
Owen Anderson92a20222011-07-21 18:54:16 +00001163 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001164 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001165 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1166 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1167 4, IIC_iALUsr,
1168 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001169}
Evan Chengc85e8322007-07-05 07:13:32 +00001170}
1171
Jim Grosbach3e556122010-10-26 22:37:02 +00001172let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001173multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001174 InstrItinClass iir, PatFrag opnode> {
1175 // Note: We use the complex addrmode_imm12 rather than just an input
1176 // GPR and a constrained immediate so that we can use this to match
1177 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001178 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001179 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1180 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001181 bits<4> Rt;
1182 bits<17> addr;
1183 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1184 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001185 let Inst{15-12} = Rt;
1186 let Inst{11-0} = addr{11-0}; // imm12
1187 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001188 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001189 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1190 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001191 bits<4> Rt;
1192 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001193 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001194 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1195 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001196 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001197 let Inst{11-0} = shift{11-0};
1198 }
1199}
1200}
1201
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001202multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001203 InstrItinClass iir, PatFrag opnode> {
1204 // Note: We use the complex addrmode_imm12 rather than just an input
1205 // GPR and a constrained immediate so that we can use this to match
1206 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001207 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001208 (ins GPR:$Rt, addrmode_imm12:$addr),
1209 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1210 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1211 bits<4> Rt;
1212 bits<17> addr;
1213 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1214 let Inst{19-16} = addr{16-13}; // Rn
1215 let Inst{15-12} = Rt;
1216 let Inst{11-0} = addr{11-0}; // imm12
1217 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001218 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001219 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1220 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1221 bits<4> Rt;
1222 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001223 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001224 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1225 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001226 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001227 let Inst{11-0} = shift{11-0};
1228 }
1229}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001230//===----------------------------------------------------------------------===//
1231// Instructions
1232//===----------------------------------------------------------------------===//
1233
Evan Chenga8e29892007-01-19 07:51:42 +00001234//===----------------------------------------------------------------------===//
1235// Miscellaneous Instructions.
1236//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001237
Evan Chenga8e29892007-01-19 07:51:42 +00001238/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1239/// the function. The first operand is the ID# for this instruction, the second
1240/// is the index into the MachineConstantPool that this is, the third is the
1241/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001242let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001243def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001244PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001245 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001246
Jim Grosbach4642ad32010-02-22 23:10:38 +00001247// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1248// from removing one half of the matched pairs. That breaks PEI, which assumes
1249// these will always be in pairs, and asserts if it finds otherwise. Better way?
1250let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001251def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001252PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001253 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001254
Jim Grosbach64171712010-02-16 21:07:46 +00001255def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001256PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001257 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001258}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001259
Johnny Chenf4d81052010-02-12 22:53:19 +00001260def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001261 [/* For disassembly only; pattern left blank */]>,
1262 Requires<[IsARM, HasV6T2]> {
1263 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001264 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001265 let Inst{7-0} = 0b00000000;
1266}
1267
Johnny Chenf4d81052010-02-12 22:53:19 +00001268def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1269 [/* For disassembly only; pattern left blank */]>,
1270 Requires<[IsARM, HasV6T2]> {
1271 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001272 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001273 let Inst{7-0} = 0b00000001;
1274}
1275
1276def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1277 [/* For disassembly only; pattern left blank */]>,
1278 Requires<[IsARM, HasV6T2]> {
1279 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001280 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001281 let Inst{7-0} = 0b00000010;
1282}
1283
1284def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1285 [/* For disassembly only; pattern left blank */]>,
1286 Requires<[IsARM, HasV6T2]> {
1287 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001288 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001289 let Inst{7-0} = 0b00000011;
1290}
1291
Johnny Chen2ec5e492010-02-22 21:50:40 +00001292def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1293 "\t$dst, $a, $b",
1294 [/* For disassembly only; pattern left blank */]>,
1295 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001296 bits<4> Rd;
1297 bits<4> Rn;
1298 bits<4> Rm;
1299 let Inst{3-0} = Rm;
1300 let Inst{15-12} = Rd;
1301 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001302 let Inst{27-20} = 0b01101000;
1303 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001304 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001305}
1306
Johnny Chenf4d81052010-02-12 22:53:19 +00001307def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1308 [/* For disassembly only; pattern left blank */]>,
1309 Requires<[IsARM, HasV6T2]> {
1310 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001311 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001312 let Inst{7-0} = 0b00000100;
1313}
1314
Johnny Chenc6f7b272010-02-11 18:12:29 +00001315// The i32imm operand $val can be used by a debugger to store more information
1316// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001317def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1318 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001319 bits<16> val;
1320 let Inst{3-0} = val{3-0};
1321 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001322 let Inst{27-20} = 0b00010010;
1323 let Inst{7-4} = 0b0111;
1324}
1325
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001326// Change Processor State is a system instruction -- for disassembly and
1327// parsing only.
1328// FIXME: Since the asm parser has currently no clean way to handle optional
1329// operands, create 3 versions of the same instruction. Once there's a clean
1330// framework to represent optional operands, change this behavior.
1331class CPS<dag iops, string asm_ops>
1332 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1333 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1334 bits<2> imod;
1335 bits<3> iflags;
1336 bits<5> mode;
1337 bit M;
1338
Johnny Chenb98e1602010-02-12 18:55:33 +00001339 let Inst{31-28} = 0b1111;
1340 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001341 let Inst{19-18} = imod;
1342 let Inst{17} = M; // Enabled if mode is set;
1343 let Inst{16} = 0;
1344 let Inst{8-6} = iflags;
1345 let Inst{5} = 0;
1346 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001347}
1348
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001349let M = 1 in
1350 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1351 "$imod\t$iflags, $mode">;
1352let mode = 0, M = 0 in
1353 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1354
1355let imod = 0, iflags = 0, M = 1 in
1356 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1357
Johnny Chenb92a23f2010-02-21 04:42:01 +00001358// Preload signals the memory system of possible future data/instruction access.
1359// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001360multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001361
Evan Chengdfed19f2010-11-03 06:34:55 +00001362 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001363 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001364 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001365 bits<4> Rt;
1366 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001367 let Inst{31-26} = 0b111101;
1368 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001369 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001370 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001371 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001372 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001373 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001374 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001375 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001376 }
1377
Evan Chengdfed19f2010-11-03 06:34:55 +00001378 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001379 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001380 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001381 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001382 let Inst{31-26} = 0b111101;
1383 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001384 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001385 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001386 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001387 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001388 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001389 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001390 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001391 }
1392}
1393
Evan Cheng416941d2010-11-04 05:19:35 +00001394defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1395defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1396defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001397
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001398def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1399 "setend\t$end",
1400 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001401 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001402 bits<1> end;
1403 let Inst{31-10} = 0b1111000100000001000000;
1404 let Inst{9} = end;
1405 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001406}
1407
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001408def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1409 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001410 bits<4> opt;
1411 let Inst{27-4} = 0b001100100000111100001111;
1412 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001413}
1414
Johnny Chenba6e0332010-02-11 17:14:31 +00001415// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001416let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001417def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001418 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001419 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001420 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001421}
1422
Evan Cheng12c3a532008-11-06 17:48:05 +00001423// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001424let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001425def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001426 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001427 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001428
Evan Cheng325474e2008-01-07 23:56:57 +00001429let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001430def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001431 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001432 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001433
Jim Grosbach53694262010-11-18 01:15:56 +00001434def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001435 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001436 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001437
Jim Grosbach53694262010-11-18 01:15:56 +00001438def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001439 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001440 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001441
Jim Grosbach53694262010-11-18 01:15:56 +00001442def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001443 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001444 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001445
Jim Grosbach53694262010-11-18 01:15:56 +00001446def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001447 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001448 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001449}
Chris Lattner13c63102008-01-06 05:55:01 +00001450let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001451def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001452 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001453
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001454def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001455 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001456 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001457
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001458def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001459 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001460}
Evan Cheng12c3a532008-11-06 17:48:05 +00001461} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001462
Evan Chenge07715c2009-06-23 05:25:29 +00001463
1464// LEApcrel - Load a pc-relative address into a register without offending the
1465// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001466let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001467// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001468// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1469// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001470def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001471 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001472 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001473 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001474 let Inst{27-25} = 0b001;
1475 let Inst{20} = 0;
1476 let Inst{19-16} = 0b1111;
1477 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001478 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001479}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001480def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001481 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001482
1483def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1484 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001485 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001486
Evan Chenga8e29892007-01-19 07:51:42 +00001487//===----------------------------------------------------------------------===//
1488// Control Flow Instructions.
1489//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001490
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001491let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1492 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001493 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001494 "bx", "\tlr", [(ARMretflag)]>,
1495 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001496 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001497 }
1498
1499 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001500 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001501 "mov", "\tpc, lr", [(ARMretflag)]>,
1502 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001503 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001504 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001505}
Rafael Espindola27185192006-09-29 21:20:16 +00001506
Bob Wilson04ea6e52009-10-28 00:37:03 +00001507// Indirect branches
1508let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001509 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001510 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001511 [(brind GPR:$dst)]>,
1512 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001513 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001514 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001515 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001516 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001517
Jim Grosbachd447ac62011-07-13 20:21:31 +00001518 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1519 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001520 Requires<[IsARM, HasV4T]> {
1521 bits<4> dst;
1522 let Inst{27-4} = 0b000100101111111111110001;
1523 let Inst{3-0} = dst;
1524 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001525}
1526
Evan Cheng1e0eab12010-11-29 22:43:27 +00001527// All calls clobber the non-callee saved registers. SP is marked as
1528// a use to prevent stack-pointer assignments that appear immediately
1529// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001530let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001531 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001532 // FIXME: Do we really need a non-predicated version? If so, it should
1533 // at least be a pseudo instruction expanding to the predicated version
1534 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001535 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001536 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001537 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001538 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001539 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001540 Requires<[IsARM, IsNotDarwin]> {
1541 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001542 bits<24> func;
1543 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001544 }
Evan Cheng277f0742007-06-19 21:05:09 +00001545
Jason W Kim685c3502011-02-04 19:47:15 +00001546 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001547 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001548 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001549 Requires<[IsARM, IsNotDarwin]> {
1550 bits<24> func;
1551 let Inst{23-0} = func;
1552 }
Evan Cheng277f0742007-06-19 21:05:09 +00001553
Evan Chenga8e29892007-01-19 07:51:42 +00001554 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001555 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001556 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001557 [(ARMcall GPR:$func)]>,
1558 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001559 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001560 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001561 let Inst{3-0} = func;
1562 }
1563
1564 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1565 IIC_Br, "blx", "\t$func",
1566 [(ARMcall_pred GPR:$func)]>,
1567 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1568 bits<4> func;
1569 let Inst{27-4} = 0b000100101111111111110011;
1570 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001571 }
1572
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001573 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001574 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001575 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001576 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001577 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001578
1579 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001580 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001581 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001582 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001583}
1584
David Goodwin1a8f36e2009-08-12 18:31:53 +00001585let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001586 // On Darwin R9 is call-clobbered.
1587 // R7 is marked as a use to prevent frame-pointer assignments from being
1588 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001589 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001590 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001591 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001593 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1594 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001595
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001596 def BLr9_pred : ARMPseudoExpand<(outs),
1597 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001598 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001599 [(ARMcall_pred tglobaladdr:$func)],
1600 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001601 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001602
1603 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001604 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001605 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001606 [(ARMcall GPR:$func)],
1607 (BLX GPR:$func)>,
1608 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001609
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001610 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001611 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001612 [(ARMcall_pred GPR:$func)],
1613 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001614 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001615
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001616 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001617 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001618 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001619 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001620 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001621
1622 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001623 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001624 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001625 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001626}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001627
David Goodwin1a8f36e2009-08-12 18:31:53 +00001628let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001629 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1630 // a two-value operand where a dag node expects two operands. :(
1631 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1632 IIC_Br, "b", "\t$target",
1633 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1634 bits<24> target;
1635 let Inst{23-0} = target;
1636 }
1637
Evan Chengaeafca02007-05-16 07:45:54 +00001638 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001639 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001640 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001641 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1642 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001643 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001644 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001645 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001646
Jim Grosbach2dc77682010-11-29 18:37:44 +00001647 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1648 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001649 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001650 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001651 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001652 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1653 // into i12 and rs suffixed versions.
1654 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001655 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001656 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001657 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001658 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001659 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001660 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001661 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001662 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001663 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001664 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001665 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001666
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001667}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001668
Johnny Chen8901e6f2011-03-31 17:53:50 +00001669// BLX (immediate) -- for disassembly only
1670def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1671 "blx\t$target", [/* pattern left blank */]>,
1672 Requires<[IsARM, HasV5T]> {
1673 let Inst{31-25} = 0b1111101;
1674 bits<25> target;
1675 let Inst{23-0} = target{24-1};
1676 let Inst{24} = target{0};
1677}
1678
Jim Grosbach898e7e22011-07-13 20:25:01 +00001679// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001680def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001681 [/* pattern left blank */]> {
1682 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001683 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001684 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001685 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001686 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001687}
1688
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001689// Tail calls.
1690
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001691let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1692 // Darwin versions.
1693 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1694 Uses = [SP] in {
1695 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1696 IIC_Br, []>, Requires<[IsDarwin]>;
1697
1698 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1699 IIC_Br, []>, Requires<[IsDarwin]>;
1700
Jim Grosbach245f5e82011-07-08 18:50:22 +00001701 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001702 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001703 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1704 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001705
Jim Grosbach245f5e82011-07-08 18:50:22 +00001706 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001707 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001708 (BX GPR:$dst)>,
1709 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001710
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001711 }
1712
1713 // Non-Darwin versions (the difference is R9).
1714 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1715 Uses = [SP] in {
1716 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1717 IIC_Br, []>, Requires<[IsNotDarwin]>;
1718
1719 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1720 IIC_Br, []>, Requires<[IsNotDarwin]>;
1721
Jim Grosbach245f5e82011-07-08 18:50:22 +00001722 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001723 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001724 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1725 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001726
Jim Grosbach245f5e82011-07-08 18:50:22 +00001727 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001728 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001729 (BX GPR:$dst)>,
1730 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001731 }
1732}
1733
1734
1735
1736
1737
Johnny Chen0296f3e2010-02-16 21:59:54 +00001738// Secure Monitor Call is a system instruction -- for disassembly only
1739def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1740 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001741 bits<4> opt;
1742 let Inst{23-4} = 0b01100000000000000111;
1743 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001744}
1745
Johnny Chen64dfb782010-02-16 20:04:27 +00001746// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001747let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001748def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001749 [/* For disassembly only; pattern left blank */]> {
1750 bits<24> svc;
1751 let Inst{23-0} = svc;
1752}
Johnny Chen85d5a892010-02-10 18:02:25 +00001753}
1754
Johnny Chenfb566792010-02-17 21:39:10 +00001755// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001756let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001757def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1758 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001759 [/* For disassembly only; pattern left blank */]> {
1760 let Inst{31-28} = 0b1111;
1761 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001762 let Inst{19-8} = 0xd05;
1763 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001764}
1765
Jim Grosbache6913602010-11-03 01:01:43 +00001766def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1767 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001768 [/* For disassembly only; pattern left blank */]> {
1769 let Inst{31-28} = 0b1111;
1770 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001771 let Inst{19-8} = 0xd05;
1772 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001773}
1774
Johnny Chenfb566792010-02-17 21:39:10 +00001775// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001776def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1777 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001778 [/* For disassembly only; pattern left blank */]> {
1779 let Inst{31-28} = 0b1111;
1780 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001781 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001782}
1783
Jim Grosbache6913602010-11-03 01:01:43 +00001784def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1785 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001786 [/* For disassembly only; pattern left blank */]> {
1787 let Inst{31-28} = 0b1111;
1788 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001789 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001790}
Chris Lattner39ee0362010-10-31 19:10:56 +00001791} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001792
Evan Chenga8e29892007-01-19 07:51:42 +00001793//===----------------------------------------------------------------------===//
1794// Load / store Instructions.
1795//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001796
Evan Chenga8e29892007-01-19 07:51:42 +00001797// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001798
1799
Evan Cheng7e2fe912010-10-28 06:47:08 +00001800defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001801 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001802defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001803 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001804defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001805 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001806defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001807 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001808
Evan Chengfa775d02007-03-19 07:20:03 +00001809// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001810let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1811 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001812def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001813 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1814 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001815 bits<4> Rt;
1816 bits<17> addr;
1817 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1818 let Inst{19-16} = 0b1111;
1819 let Inst{15-12} = Rt;
1820 let Inst{11-0} = addr{11-0}; // imm12
1821}
Evan Chengfa775d02007-03-19 07:20:03 +00001822
Evan Chenga8e29892007-01-19 07:51:42 +00001823// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001824def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001825 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1826 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001827
Evan Chenga8e29892007-01-19 07:51:42 +00001828// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001829def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001830 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1831 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001832
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001833def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001834 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1835 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001836
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001837let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001838// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001839def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1840 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001841 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001842 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001843}
Rafael Espindolac391d162006-10-23 20:34:27 +00001844
Evan Chenga8e29892007-01-19 07:51:42 +00001845// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001846multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001847 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1848 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001849 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1850 // {17-14} Rn
1851 // {13} 1 == Rm, 0 == imm12
1852 // {12} isAdd
1853 // {11-0} imm12/Rm
1854 bits<18> addr;
1855 let Inst{25} = addr{13};
1856 let Inst{23} = addr{12};
1857 let Inst{19-16} = addr{17-14};
1858 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001859 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001860 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001861 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001862 (ins GPR:$Rn, am2offset:$offset),
1863 IndexModePost, LdFrm, itin,
1864 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001865 // {13} 1 == Rm, 0 == imm12
1866 // {12} isAdd
1867 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001868 bits<14> offset;
1869 bits<4> Rn;
1870 let Inst{25} = offset{13};
1871 let Inst{23} = offset{12};
1872 let Inst{19-16} = Rn;
1873 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001874 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001875}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001876
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001877let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001878defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1879defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001880}
Rafael Espindola450856d2006-12-12 00:37:38 +00001881
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001882multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1883 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1884 (ins addrmode3:$addr), IndexModePre,
1885 LdMiscFrm, itin,
1886 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1887 bits<14> addr;
1888 let Inst{23} = addr{8}; // U bit
1889 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1890 let Inst{19-16} = addr{12-9}; // Rn
1891 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1892 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1893 }
1894 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1895 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1896 LdMiscFrm, itin,
1897 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001898 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001899 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001900 let Inst{23} = offset{8}; // U bit
1901 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001902 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001903 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1904 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001905 }
1906}
Rafael Espindola4e307642006-09-08 16:59:47 +00001907
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001908let mayLoad = 1, neverHasSideEffects = 1 in {
1909defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1910defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1911defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001912let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001913def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1914 (ins addrmode3:$addr), IndexModePre,
1915 LdMiscFrm, IIC_iLoad_d_ru,
1916 "ldrd", "\t$Rt, $Rt2, $addr!",
1917 "$addr.base = $Rn_wb", []> {
1918 bits<14> addr;
1919 let Inst{23} = addr{8}; // U bit
1920 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1921 let Inst{19-16} = addr{12-9}; // Rn
1922 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1923 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1924}
1925def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1926 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1927 LdMiscFrm, IIC_iLoad_d_ru,
1928 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1929 "$Rn = $Rn_wb", []> {
1930 bits<10> offset;
1931 bits<4> Rn;
1932 let Inst{23} = offset{8}; // U bit
1933 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1934 let Inst{19-16} = Rn;
1935 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1936 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1937}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001938} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001939} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001940
Johnny Chenadb561d2010-02-18 03:27:42 +00001941// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001942let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001943def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1944 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1945 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1946 // {17-14} Rn
1947 // {13} 1 == Rm, 0 == imm12
1948 // {12} isAdd
1949 // {11-0} imm12/Rm
1950 bits<18> addr;
1951 let Inst{25} = addr{13};
1952 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001953 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001954 let Inst{19-16} = addr{17-14};
1955 let Inst{11-0} = addr{11-0};
1956 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001957}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001958def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1959 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1960 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1961 // {17-14} Rn
1962 // {13} 1 == Rm, 0 == imm12
1963 // {12} isAdd
1964 // {11-0} imm12/Rm
1965 bits<18> addr;
1966 let Inst{25} = addr{13};
1967 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001968 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001969 let Inst{19-16} = addr{17-14};
1970 let Inst{11-0} = addr{11-0};
1971 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001972}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001973def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1974 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1975 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001976 let Inst{21} = 1; // overwrite
1977}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001978def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1979 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1980 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001981 let Inst{21} = 1; // overwrite
1982}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001983def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1984 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1985 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001986 let Inst{21} = 1; // overwrite
1987}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001988}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001989
Evan Chenga8e29892007-01-19 07:51:42 +00001990// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001991
1992// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001993def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001994 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1995 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001996
Evan Chenga8e29892007-01-19 07:51:42 +00001997// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001998let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1999def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002000 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002001 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002002
2003// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00002004def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002005 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002006 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002007 "str", "\t$Rt, [$Rn, $offset]!",
2008 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002009 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002010 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002011
Jim Grosbach953557f42010-11-19 21:35:06 +00002012def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002013 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002014 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002015 "str", "\t$Rt, [$Rn], $offset",
2016 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002017 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002018 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002019
Jim Grosbacha1b41752010-11-19 22:06:57 +00002020def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
2021 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2022 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002023 "strb", "\t$Rt, [$Rn, $offset]!",
2024 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002025 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2026 GPR:$Rn, am2offset:$offset))]>;
2027def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
2028 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2029 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002030 "strb", "\t$Rt, [$Rn], $offset",
2031 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002032 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2033 GPR:$Rn, am2offset:$offset))]>;
2034
Jim Grosbach2dc77682010-11-29 18:37:44 +00002035def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2036 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2037 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002038 "strh", "\t$Rt, [$Rn, $offset]!",
2039 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002040 [(set GPR:$Rn_wb,
2041 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002042
Jim Grosbach2dc77682010-11-29 18:37:44 +00002043def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2044 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2045 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002046 "strh", "\t$Rt, [$Rn], $offset",
2047 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002048 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2049 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Johnny Chen39a4bb32010-02-18 22:31:18 +00002051// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002052let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002053def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2054 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002055 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002056 "strd", "\t$src1, $src2, [$base, $offset]!",
2057 "$base = $base_wb", []>;
2058
2059// For disassembly only
2060def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2061 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002062 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002063 "strd", "\t$src1, $src2, [$base], $offset",
2064 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002065} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002066
Johnny Chenad4df4c2010-03-01 19:22:00 +00002067// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002068
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002069def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2070 IndexModePost, StFrm, IIC_iStore_ru,
2071 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002072 [/* For disassembly only; pattern left blank */]> {
2073 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002074 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
2075}
2076
2077def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2078 IndexModePost, StFrm, IIC_iStore_bh_ru,
2079 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2080 [/* For disassembly only; pattern left blank */]> {
2081 let Inst{21} = 1; // overwrite
2082 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002083}
2084
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002085def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002086 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002087 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002088 [/* For disassembly only; pattern left blank */]> {
2089 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002090 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002091}
2092
Evan Chenga8e29892007-01-19 07:51:42 +00002093//===----------------------------------------------------------------------===//
2094// Load / store multiple Instructions.
2095//
2096
Bill Wendling6c470b82010-11-13 09:09:38 +00002097multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2098 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002099 // IA is the default, so no need for an explicit suffix on the
2100 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002101 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002102 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2103 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002104 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002105 let Inst{24-23} = 0b01; // Increment After
2106 let Inst{21} = 0; // No writeback
2107 let Inst{20} = L_bit;
2108 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002109 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002110 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2111 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002112 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002113 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002114 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002115 let Inst{20} = L_bit;
2116 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002117 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002118 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2119 IndexModeNone, f, itin,
2120 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2121 let Inst{24-23} = 0b00; // Decrement After
2122 let Inst{21} = 0; // No writeback
2123 let Inst{20} = L_bit;
2124 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002125 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002126 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2127 IndexModeUpd, f, itin_upd,
2128 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2129 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002130 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002131 let Inst{20} = L_bit;
2132 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002133 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002134 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2135 IndexModeNone, f, itin,
2136 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2137 let Inst{24-23} = 0b10; // Decrement Before
2138 let Inst{21} = 0; // No writeback
2139 let Inst{20} = L_bit;
2140 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002141 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002142 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2143 IndexModeUpd, f, itin_upd,
2144 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2145 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002146 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002147 let Inst{20} = L_bit;
2148 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002149 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002150 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2151 IndexModeNone, f, itin,
2152 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2153 let Inst{24-23} = 0b11; // Increment Before
2154 let Inst{21} = 0; // No writeback
2155 let Inst{20} = L_bit;
2156 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002157 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002158 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2159 IndexModeUpd, f, itin_upd,
2160 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2161 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002162 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002163 let Inst{20} = L_bit;
2164 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002165}
Bill Wendling6c470b82010-11-13 09:09:38 +00002166
Bill Wendlingc93989a2010-11-13 11:20:05 +00002167let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002168
2169let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2170defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2171
2172let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2173defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2174
2175} // neverHasSideEffects
2176
Bill Wendling73fe34a2010-11-16 01:16:36 +00002177// FIXME: remove when we have a way to marking a MI with these properties.
2178// FIXME: Should pc be an implicit operand like PICADD, etc?
2179let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2180 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002181def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2182 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002183 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002184 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002185 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002186
Evan Chenga8e29892007-01-19 07:51:42 +00002187//===----------------------------------------------------------------------===//
2188// Move Instructions.
2189//
2190
Evan Chengcd799b92009-06-12 20:46:18 +00002191let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002192def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2193 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2194 bits<4> Rd;
2195 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002196
Johnny Chen103bf952011-04-01 23:30:25 +00002197 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002198 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002199 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002200 let Inst{3-0} = Rm;
2201 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002202}
2203
Dale Johannesen38d5f042010-06-15 22:24:08 +00002204// A version for the smaller set of tail call registers.
2205let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002206def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002207 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2208 bits<4> Rd;
2209 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002210
Dale Johannesen38d5f042010-06-15 22:24:08 +00002211 let Inst{11-4} = 0b00000000;
2212 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002213 let Inst{3-0} = Rm;
2214 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002215}
2216
Evan Chengf40deed2010-10-27 23:41:30 +00002217def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002218 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002219 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2220 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002221 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002222 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002223 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002224 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002225 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002226 let Inst{25} = 0;
2227}
Evan Chenga2515702007-03-19 07:09:02 +00002228
Evan Chengc4af4632010-11-17 20:13:28 +00002229let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002230def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2231 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002232 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002233 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002234 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002235 let Inst{15-12} = Rd;
2236 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002237 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002238}
2239
Evan Chengc4af4632010-11-17 20:13:28 +00002240let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002241def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002242 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002243 "movw", "\t$Rd, $imm",
2244 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002245 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002246 bits<4> Rd;
2247 bits<16> imm;
2248 let Inst{15-12} = Rd;
2249 let Inst{11-0} = imm{11-0};
2250 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002251 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002252 let Inst{25} = 1;
2253}
2254
Jim Grosbachffa32252011-07-19 19:13:28 +00002255def : InstAlias<"mov${p} $Rd, $imm",
2256 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2257 Requires<[IsARM]>;
2258
Evan Cheng53519f02011-01-21 18:55:51 +00002259def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2260 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002261
2262let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002263def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002264 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002265 "movt", "\t$Rd, $imm",
2266 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002267 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002268 lo16AllZero:$imm))]>, UnaryDP,
2269 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002270 bits<4> Rd;
2271 bits<16> imm;
2272 let Inst{15-12} = Rd;
2273 let Inst{11-0} = imm{11-0};
2274 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002275 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002276 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002277}
Evan Cheng13ab0202007-07-10 18:08:01 +00002278
Evan Cheng53519f02011-01-21 18:55:51 +00002279def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2280 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002281
2282} // Constraints
2283
Evan Cheng20956592009-10-21 08:15:52 +00002284def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2285 Requires<[IsARM, HasV6T2]>;
2286
David Goodwinca01a8d2009-09-01 18:32:09 +00002287let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002288def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002289 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2290 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002291
2292// These aren't really mov instructions, but we have to define them this way
2293// due to flag operands.
2294
Evan Cheng071a2792007-09-11 19:55:27 +00002295let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002296def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002297 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2298 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002299def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002300 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2301 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002302}
Evan Chenga8e29892007-01-19 07:51:42 +00002303
Evan Chenga8e29892007-01-19 07:51:42 +00002304//===----------------------------------------------------------------------===//
2305// Extend Instructions.
2306//
2307
2308// Sign extenders
2309
Evan Cheng576a3962010-09-25 00:49:35 +00002310defm SXTB : AI_ext_rrot<0b01101010,
2311 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2312defm SXTH : AI_ext_rrot<0b01101011,
2313 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002314
Evan Cheng576a3962010-09-25 00:49:35 +00002315defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002316 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002317defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002318 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002319
Johnny Chen2ec5e492010-02-22 21:50:40 +00002320// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002321defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002322
2323// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002324defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002325
2326// Zero extenders
2327
2328let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002329defm UXTB : AI_ext_rrot<0b01101110,
2330 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2331defm UXTH : AI_ext_rrot<0b01101111,
2332 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2333defm UXTB16 : AI_ext_rrot<0b01101100,
2334 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002335
Jim Grosbach542f6422010-07-28 23:25:44 +00002336// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2337// The transformation should probably be done as a combiner action
2338// instead so we can include a check for masking back in the upper
2339// eight bits of the source into the lower eight bits of the result.
2340//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2341// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002342def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002343 (UXTB16r_rot GPR:$Src, 8)>;
2344
Evan Cheng576a3962010-09-25 00:49:35 +00002345defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002346 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002347defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002348 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002349}
2350
Evan Chenga8e29892007-01-19 07:51:42 +00002351// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002352// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002353defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002354
Evan Chenga8e29892007-01-19 07:51:42 +00002355
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002356def SBFX : I<(outs GPR:$Rd),
2357 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002358 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002359 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002360 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002361 bits<4> Rd;
2362 bits<4> Rn;
2363 bits<5> lsb;
2364 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002365 let Inst{27-21} = 0b0111101;
2366 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002367 let Inst{20-16} = width;
2368 let Inst{15-12} = Rd;
2369 let Inst{11-7} = lsb;
2370 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002371}
2372
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002373def UBFX : I<(outs GPR:$Rd),
2374 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002375 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002376 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002377 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002378 bits<4> Rd;
2379 bits<4> Rn;
2380 bits<5> lsb;
2381 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002382 let Inst{27-21} = 0b0111111;
2383 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002384 let Inst{20-16} = width;
2385 let Inst{15-12} = Rd;
2386 let Inst{11-7} = lsb;
2387 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002388}
2389
Evan Chenga8e29892007-01-19 07:51:42 +00002390//===----------------------------------------------------------------------===//
2391// Arithmetic Instructions.
2392//
2393
Jim Grosbach26421962008-10-14 20:36:24 +00002394defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002395 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002396 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002397defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002398 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002399 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Evan Chengc85e8322007-07-05 07:13:32 +00002401// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002402defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002403 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002404 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2405defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002406 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002407 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002408
Evan Cheng62674222009-06-25 23:34:10 +00002409defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002410 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2411 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002412defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002413 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2414 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002415
2416// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002417let usesCustomInserter = 1 in {
2418defm ADCS : AI1_adde_sube_s_irs<
2419 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2420defm SBCS : AI1_adde_sube_s_irs<
2421 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2422}
Evan Chenga8e29892007-01-19 07:51:42 +00002423
Jim Grosbach84760882010-10-15 18:42:41 +00002424def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2425 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2426 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2427 bits<4> Rd;
2428 bits<4> Rn;
2429 bits<12> imm;
2430 let Inst{25} = 1;
2431 let Inst{15-12} = Rd;
2432 let Inst{19-16} = Rn;
2433 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002434}
Evan Cheng13ab0202007-07-10 18:08:01 +00002435
Bob Wilsoncff71782010-08-05 18:23:43 +00002436// The reg/reg form is only defined for the disassembler; for codegen it is
2437// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002438def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2439 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002440 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002441 bits<4> Rd;
2442 bits<4> Rn;
2443 bits<4> Rm;
2444 let Inst{11-4} = 0b00000000;
2445 let Inst{25} = 0;
2446 let Inst{3-0} = Rm;
2447 let Inst{15-12} = Rd;
2448 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002449}
2450
Owen Anderson92a20222011-07-21 18:54:16 +00002451def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Jim Grosbach84760882010-10-15 18:42:41 +00002452 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002453 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002454 bits<4> Rd;
2455 bits<4> Rn;
2456 bits<12> shift;
2457 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002458 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002459 let Inst{15-12} = Rd;
2460 let Inst{11-5} = shift{11-5};
2461 let Inst{4} = 0;
2462 let Inst{3-0} = shift{3-0};
2463}
2464
2465def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2466 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2467 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2468 bits<4> Rd;
2469 bits<4> Rn;
2470 bits<12> shift;
2471 let Inst{25} = 0;
2472 let Inst{19-16} = Rn;
2473 let Inst{15-12} = Rd;
2474 let Inst{11-8} = shift{11-8};
2475 let Inst{7} = 0;
2476 let Inst{6-5} = shift{6-5};
2477 let Inst{4} = 1;
2478 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002479}
Evan Chengc85e8322007-07-05 07:13:32 +00002480
2481// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002482// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2483let usesCustomInserter = 1 in {
2484def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002485 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002486 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2487def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002488 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002489 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002490def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002491 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002492 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2493def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2494 4, IIC_iALUsr,
2495 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002496}
Evan Chengc85e8322007-07-05 07:13:32 +00002497
Evan Cheng62674222009-06-25 23:34:10 +00002498let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002499def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2500 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2501 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002502 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002503 bits<4> Rd;
2504 bits<4> Rn;
2505 bits<12> imm;
2506 let Inst{25} = 1;
2507 let Inst{15-12} = Rd;
2508 let Inst{19-16} = Rn;
2509 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002510}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002511// The reg/reg form is only defined for the disassembler; for codegen it is
2512// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002513def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2514 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002515 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002516 bits<4> Rd;
2517 bits<4> Rn;
2518 bits<4> Rm;
2519 let Inst{11-4} = 0b00000000;
2520 let Inst{25} = 0;
2521 let Inst{3-0} = Rm;
2522 let Inst{15-12} = Rd;
2523 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002524}
Owen Anderson92a20222011-07-21 18:54:16 +00002525def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Jim Grosbach84760882010-10-15 18:42:41 +00002526 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002527 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002528 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002529 bits<4> Rd;
2530 bits<4> Rn;
2531 bits<12> shift;
2532 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002533 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002534 let Inst{15-12} = Rd;
2535 let Inst{11-5} = shift{11-5};
2536 let Inst{4} = 0;
2537 let Inst{3-0} = shift{3-0};
2538}
2539def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2540 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2541 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2542 Requires<[IsARM]> {
2543 bits<4> Rd;
2544 bits<4> Rn;
2545 bits<12> shift;
2546 let Inst{25} = 0;
2547 let Inst{19-16} = Rn;
2548 let Inst{15-12} = Rd;
2549 let Inst{11-8} = shift{11-8};
2550 let Inst{7} = 0;
2551 let Inst{6-5} = shift{6-5};
2552 let Inst{4} = 1;
2553 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002554}
Evan Cheng62674222009-06-25 23:34:10 +00002555}
2556
Owen Anderson92a20222011-07-21 18:54:16 +00002557
Owen Andersonb48c7912011-04-05 23:55:28 +00002558// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2559let usesCustomInserter = 1, Uses = [CPSR] in {
2560def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002561 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002562 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002563def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002564 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002565 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2566def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2567 4, IIC_iALUsr,
2568 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002569}
Evan Cheng2c614c52007-06-06 10:17:05 +00002570
Evan Chenga8e29892007-01-19 07:51:42 +00002571// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002572// The assume-no-carry-in form uses the negation of the input since add/sub
2573// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2574// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2575// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002576def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2577 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002578def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2579 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2580// The with-carry-in form matches bitwise not instead of the negation.
2581// Effectively, the inverse interpretation of the carry flag already accounts
2582// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002583def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002584 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002585def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2586 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002587
2588// Note: These are implemented in C++ code, because they have to generate
2589// ADD/SUBrs instructions, which use a complex pattern that a xform function
2590// cannot produce.
2591// (mul X, 2^n+1) -> (add (X << n), X)
2592// (mul X, 2^n-1) -> (rsb X, (X << n))
2593
Johnny Chen667d1272010-02-22 18:50:54 +00002594// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002595// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002596class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002597 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2598 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2599 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002600 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002601 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002602 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002603 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002604 let Inst{11-4} = op11_4;
2605 let Inst{19-16} = Rn;
2606 let Inst{15-12} = Rd;
2607 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002608}
2609
Johnny Chen667d1272010-02-22 18:50:54 +00002610// Saturating add/subtract -- for disassembly only
2611
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002612def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002613 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2614 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002615def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002616 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2617 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2618def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2619 "\t$Rd, $Rm, $Rn">;
2620def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2621 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002622
2623def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2624def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2625def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2626def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2627def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2628def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2629def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2630def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2631def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2632def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2633def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2634def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002635
2636// Signed/Unsigned add/subtract -- for disassembly only
2637
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002638def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2639def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2640def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2641def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2642def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2643def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2644def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2645def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2646def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2647def USAX : AAI<0b01100101, 0b11110101, "usax">;
2648def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2649def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002650
2651// Signed/Unsigned halving add/subtract -- for disassembly only
2652
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002653def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2654def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2655def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2656def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2657def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2658def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2659def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2660def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2661def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2662def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2663def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2664def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002665
Johnny Chenadc77332010-02-26 22:04:29 +00002666// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002667
Jim Grosbach70987fb2010-10-18 23:35:38 +00002668def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002669 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002670 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002671 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002672 bits<4> Rd;
2673 bits<4> Rn;
2674 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002675 let Inst{27-20} = 0b01111000;
2676 let Inst{15-12} = 0b1111;
2677 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002678 let Inst{19-16} = Rd;
2679 let Inst{11-8} = Rm;
2680 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002681}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002682def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002683 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002684 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002685 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002686 bits<4> Rd;
2687 bits<4> Rn;
2688 bits<4> Rm;
2689 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002690 let Inst{27-20} = 0b01111000;
2691 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002692 let Inst{19-16} = Rd;
2693 let Inst{15-12} = Ra;
2694 let Inst{11-8} = Rm;
2695 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002696}
2697
2698// Signed/Unsigned saturate -- for disassembly only
2699
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002700def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002701 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002702 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002703 bits<4> Rd;
2704 bits<5> sat_imm;
2705 bits<4> Rn;
2706 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002707 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002708 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002709 let Inst{20-16} = sat_imm;
2710 let Inst{15-12} = Rd;
2711 let Inst{11-7} = sh{7-3};
2712 let Inst{6} = sh{0};
2713 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002714}
2715
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002716def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002717 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002718 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002719 bits<4> Rd;
2720 bits<4> sat_imm;
2721 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002722 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002723 let Inst{11-4} = 0b11110011;
2724 let Inst{15-12} = Rd;
2725 let Inst{19-16} = sat_imm;
2726 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002727}
2728
Jim Grosbach70987fb2010-10-18 23:35:38 +00002729def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2730 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002731 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002732 bits<4> Rd;
2733 bits<5> sat_imm;
2734 bits<4> Rn;
2735 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002736 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002737 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002738 let Inst{15-12} = Rd;
2739 let Inst{11-7} = sh{7-3};
2740 let Inst{6} = sh{0};
2741 let Inst{20-16} = sat_imm;
2742 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002743}
2744
Jim Grosbach70987fb2010-10-18 23:35:38 +00002745def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2746 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002747 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002748 bits<4> Rd;
2749 bits<4> sat_imm;
2750 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002751 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002752 let Inst{11-4} = 0b11110011;
2753 let Inst{15-12} = Rd;
2754 let Inst{19-16} = sat_imm;
2755 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002756}
Evan Chenga8e29892007-01-19 07:51:42 +00002757
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002758def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2759def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002760
Evan Chenga8e29892007-01-19 07:51:42 +00002761//===----------------------------------------------------------------------===//
2762// Bitwise Instructions.
2763//
2764
Jim Grosbach26421962008-10-14 20:36:24 +00002765defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002766 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002767 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002768defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002769 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002770 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002771defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002772 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002773 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002774defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002775 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002776 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002777
Jim Grosbach3fea191052010-10-21 22:03:21 +00002778def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002779 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002780 "bfc", "\t$Rd, $imm", "$src = $Rd",
2781 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002782 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002783 bits<4> Rd;
2784 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002785 let Inst{27-21} = 0b0111110;
2786 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002787 let Inst{15-12} = Rd;
2788 let Inst{11-7} = imm{4-0}; // lsb
2789 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002790}
2791
Johnny Chenb2503c02010-02-17 06:31:48 +00002792// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002793def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002794 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002795 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2796 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002797 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002798 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002799 bits<4> Rd;
2800 bits<4> Rn;
2801 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002802 let Inst{27-21} = 0b0111110;
2803 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002804 let Inst{15-12} = Rd;
2805 let Inst{11-7} = imm{4-0}; // lsb
2806 let Inst{20-16} = imm{9-5}; // width
2807 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002808}
2809
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002810// GNU as only supports this form of bfi (w/ 4 arguments)
2811let isAsmParserOnly = 1 in
2812def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2813 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002814 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002815 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2816 []>, Requires<[IsARM, HasV6T2]> {
2817 bits<4> Rd;
2818 bits<4> Rn;
2819 bits<5> lsb;
2820 bits<5> width;
2821 let Inst{27-21} = 0b0111110;
2822 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2823 let Inst{15-12} = Rd;
2824 let Inst{11-7} = lsb;
2825 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2826 let Inst{3-0} = Rn;
2827}
2828
Jim Grosbach36860462010-10-21 22:19:32 +00002829def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2830 "mvn", "\t$Rd, $Rm",
2831 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2832 bits<4> Rd;
2833 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002834 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002835 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002836 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002837 let Inst{15-12} = Rd;
2838 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002839}
Owen Anderson92a20222011-07-21 18:54:16 +00002840def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002841 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002842 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002843 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002844 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002845 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002846 let Inst{19-16} = 0b0000;
2847 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002848 let Inst{11-5} = shift{11-5};
2849 let Inst{4} = 0;
2850 let Inst{3-0} = shift{3-0};
2851}
2852def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegFrm,
2853 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2854 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2855 bits<4> Rd;
2856 bits<12> shift;
2857 let Inst{25} = 0;
2858 let Inst{19-16} = 0b0000;
2859 let Inst{15-12} = Rd;
2860 let Inst{11-8} = shift{11-8};
2861 let Inst{7} = 0;
2862 let Inst{6-5} = shift{6-5};
2863 let Inst{4} = 1;
2864 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002865}
Evan Chengc4af4632010-11-17 20:13:28 +00002866let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002867def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2868 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2869 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2870 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002871 bits<12> imm;
2872 let Inst{25} = 1;
2873 let Inst{19-16} = 0b0000;
2874 let Inst{15-12} = Rd;
2875 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002876}
Evan Chenga8e29892007-01-19 07:51:42 +00002877
2878def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2879 (BICri GPR:$src, so_imm_not:$imm)>;
2880
2881//===----------------------------------------------------------------------===//
2882// Multiply Instructions.
2883//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002884class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2885 string opc, string asm, list<dag> pattern>
2886 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2887 bits<4> Rd;
2888 bits<4> Rm;
2889 bits<4> Rn;
2890 let Inst{19-16} = Rd;
2891 let Inst{11-8} = Rm;
2892 let Inst{3-0} = Rn;
2893}
2894class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2895 string opc, string asm, list<dag> pattern>
2896 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2897 bits<4> RdLo;
2898 bits<4> RdHi;
2899 bits<4> Rm;
2900 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002901 let Inst{19-16} = RdHi;
2902 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002903 let Inst{11-8} = Rm;
2904 let Inst{3-0} = Rn;
2905}
Evan Chenga8e29892007-01-19 07:51:42 +00002906
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002907// FIXME: The v5 pseudos are only necessary for the additional Constraint
2908// property. Remove them when it's possible to add those properties
2909// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002910let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002911def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2912 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002913 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002914 Requires<[IsARM, HasV6]> {
2915 let Inst{15-12} = 0b0000;
2916}
Evan Chenga8e29892007-01-19 07:51:42 +00002917
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002918let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002919def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2920 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002921 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002922 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2923 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002924 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002925}
2926
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002927def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2928 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002929 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2930 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002931 bits<4> Ra;
2932 let Inst{15-12} = Ra;
2933}
Evan Chenga8e29892007-01-19 07:51:42 +00002934
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002935let Constraints = "@earlyclobber $Rd" in
2936def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2937 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002938 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002939 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2940 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2941 Requires<[IsARM, NoV6]>;
2942
Jim Grosbach65711012010-11-19 22:22:37 +00002943def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2944 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2945 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002946 Requires<[IsARM, HasV6T2]> {
2947 bits<4> Rd;
2948 bits<4> Rm;
2949 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002950 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002951 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002952 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002953 let Inst{11-8} = Rm;
2954 let Inst{3-0} = Rn;
2955}
Evan Chengedcbada2009-07-06 22:05:45 +00002956
Evan Chenga8e29892007-01-19 07:51:42 +00002957// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002958let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002959let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002960def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002961 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002962 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2963 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002964
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002965def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002966 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002967 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2968 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002969
2970let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2971def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2972 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002973 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002974 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2975 Requires<[IsARM, NoV6]>;
2976
2977def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2978 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002979 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002980 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2981 Requires<[IsARM, NoV6]>;
2982}
Evan Cheng8de898a2009-06-26 00:19:44 +00002983}
Evan Chenga8e29892007-01-19 07:51:42 +00002984
2985// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002986def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2987 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002988 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2989 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002990def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2991 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002992 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2993 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002994
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002995def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2996 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2997 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2998 Requires<[IsARM, HasV6]> {
2999 bits<4> RdLo;
3000 bits<4> RdHi;
3001 bits<4> Rm;
3002 bits<4> Rn;
3003 let Inst{19-16} = RdLo;
3004 let Inst{15-12} = RdHi;
3005 let Inst{11-8} = Rm;
3006 let Inst{3-0} = Rn;
3007}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003008
3009let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3010def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3011 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003012 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003013 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3014 Requires<[IsARM, NoV6]>;
3015def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3016 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003017 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003018 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3019 Requires<[IsARM, NoV6]>;
3020def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3021 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003022 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003023 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3024 Requires<[IsARM, NoV6]>;
3025}
3026
Evan Chengcd799b92009-06-12 20:46:18 +00003027} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003028
3029// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003030def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3031 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3032 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003033 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003034 let Inst{15-12} = 0b1111;
3035}
Evan Cheng13ab0202007-07-10 18:08:01 +00003036
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003037def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3038 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003039 [/* For disassembly only; pattern left blank */]>,
3040 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003041 let Inst{15-12} = 0b1111;
3042}
3043
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003044def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3045 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3046 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3047 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3048 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003049
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003050def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3051 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3052 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003053 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003054 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003055
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003056def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3057 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3058 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3059 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3060 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003061
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003062def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3063 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3064 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003065 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003066 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003067
Raul Herbster37fb5b12007-08-30 23:25:47 +00003068multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003069 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3070 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3071 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3072 (sext_inreg GPR:$Rm, i16)))]>,
3073 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003074
Jim Grosbach3870b752010-10-22 18:35:16 +00003075 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3076 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3077 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3078 (sra GPR:$Rm, (i32 16))))]>,
3079 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003080
Jim Grosbach3870b752010-10-22 18:35:16 +00003081 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3082 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3083 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3084 (sext_inreg GPR:$Rm, i16)))]>,
3085 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003086
Jim Grosbach3870b752010-10-22 18:35:16 +00003087 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3088 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3089 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3090 (sra GPR:$Rm, (i32 16))))]>,
3091 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003092
Jim Grosbach3870b752010-10-22 18:35:16 +00003093 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3094 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3095 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3096 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3097 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003098
Jim Grosbach3870b752010-10-22 18:35:16 +00003099 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3100 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3101 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3102 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3103 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003104}
3105
Raul Herbster37fb5b12007-08-30 23:25:47 +00003106
3107multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003108 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003109 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3110 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3111 [(set GPR:$Rd, (add GPR:$Ra,
3112 (opnode (sext_inreg GPR:$Rn, i16),
3113 (sext_inreg GPR:$Rm, i16))))]>,
3114 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003115
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003116 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003117 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3118 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3119 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3120 (sra GPR:$Rm, (i32 16)))))]>,
3121 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003122
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003123 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003124 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3125 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3126 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3127 (sext_inreg GPR:$Rm, i16))))]>,
3128 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003129
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003130 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003131 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3132 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3133 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3134 (sra GPR:$Rm, (i32 16)))))]>,
3135 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003136
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003137 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003138 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3139 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3140 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3141 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3142 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003143
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003144 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003145 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3146 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3147 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3148 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3149 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003150}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003151
Raul Herbster37fb5b12007-08-30 23:25:47 +00003152defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3153defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003154
Johnny Chen83498e52010-02-12 21:59:23 +00003155// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003156def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3157 (ins GPR:$Rn, GPR:$Rm),
3158 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003159 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003160 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003161
Jim Grosbach3870b752010-10-22 18:35:16 +00003162def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3163 (ins GPR:$Rn, GPR:$Rm),
3164 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003165 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003166 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003167
Jim Grosbach3870b752010-10-22 18:35:16 +00003168def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3169 (ins GPR:$Rn, GPR:$Rm),
3170 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003171 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003172 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003173
Jim Grosbach3870b752010-10-22 18:35:16 +00003174def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3175 (ins GPR:$Rn, GPR:$Rm),
3176 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003177 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003178 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003179
Johnny Chen667d1272010-02-22 18:50:54 +00003180// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003181class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3182 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003183 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003184 bits<4> Rn;
3185 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003186 let Inst{4} = 1;
3187 let Inst{5} = swap;
3188 let Inst{6} = sub;
3189 let Inst{7} = 0;
3190 let Inst{21-20} = 0b00;
3191 let Inst{22} = long;
3192 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00003193 let Inst{11-8} = Rm;
3194 let Inst{3-0} = Rn;
3195}
3196class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3197 InstrItinClass itin, string opc, string asm>
3198 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3199 bits<4> Rd;
3200 let Inst{15-12} = 0b1111;
3201 let Inst{19-16} = Rd;
3202}
3203class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3204 InstrItinClass itin, string opc, string asm>
3205 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3206 bits<4> Ra;
3207 let Inst{15-12} = Ra;
3208}
3209class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3210 InstrItinClass itin, string opc, string asm>
3211 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3212 bits<4> RdLo;
3213 bits<4> RdHi;
3214 let Inst{19-16} = RdHi;
3215 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003216}
3217
3218multiclass AI_smld<bit sub, string opc> {
3219
Jim Grosbach385e1362010-10-22 19:15:30 +00003220 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3221 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003222
Jim Grosbach385e1362010-10-22 19:15:30 +00003223 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3224 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003225
Jim Grosbach385e1362010-10-22 19:15:30 +00003226 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3227 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3228 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003229
Jim Grosbach385e1362010-10-22 19:15:30 +00003230 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3231 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3232 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003233
3234}
3235
3236defm SMLA : AI_smld<0, "smla">;
3237defm SMLS : AI_smld<1, "smls">;
3238
Johnny Chen2ec5e492010-02-22 21:50:40 +00003239multiclass AI_sdml<bit sub, string opc> {
3240
Jim Grosbach385e1362010-10-22 19:15:30 +00003241 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3242 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3243 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3244 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003245}
3246
3247defm SMUA : AI_sdml<0, "smua">;
3248defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003249
Evan Chenga8e29892007-01-19 07:51:42 +00003250//===----------------------------------------------------------------------===//
3251// Misc. Arithmetic Instructions.
3252//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003253
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003254def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3255 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3256 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003257
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003258def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3259 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3260 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3261 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003262
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003263def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3264 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3265 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003266
Evan Cheng9568e5c2011-06-21 06:01:08 +00003267let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003268def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3269 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003270 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003271 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003272
Evan Cheng9568e5c2011-06-21 06:01:08 +00003273let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003274def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3275 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003276 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003277 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003278
Evan Chengf60ceac2011-06-15 17:17:48 +00003279def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3280 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3281 (REVSH GPR:$Rm)>;
3282
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003283def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003284 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3285 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003286 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003287 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003288 0xFFFF0000)))]>,
3289 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003290
Evan Chenga8e29892007-01-19 07:51:42 +00003291// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003292def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3293 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3294def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003295 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003296
Bob Wilsondc66eda2010-08-16 22:26:55 +00003297// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3298// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003299def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003300 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3301 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003302 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003303 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003304 0xFFFF)))]>,
3305 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003306
Evan Chenga8e29892007-01-19 07:51:42 +00003307// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3308// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003309def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003310 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003311def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003312 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003313 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003314
Evan Chenga8e29892007-01-19 07:51:42 +00003315//===----------------------------------------------------------------------===//
3316// Comparison Instructions...
3317//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003318
Jim Grosbach26421962008-10-14 20:36:24 +00003319defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003320 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003321 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003322
Jim Grosbach97a884d2010-12-07 20:41:06 +00003323// ARMcmpZ can re-use the above instruction definitions.
3324def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3325 (CMPri GPR:$src, so_imm:$imm)>;
3326def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3327 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003328def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3329 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3330def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3331 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003332
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003333// FIXME: We have to be careful when using the CMN instruction and comparison
3334// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003335// results:
3336//
3337// rsbs r1, r1, 0
3338// cmp r0, r1
3339// mov r0, #0
3340// it ls
3341// mov r0, #1
3342//
3343// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003344//
Bill Wendling6165e872010-08-26 18:33:51 +00003345// cmn r0, r1
3346// mov r0, #0
3347// it ls
3348// mov r0, #1
3349//
3350// However, the CMN gives the *opposite* result when r1 is 0. This is because
3351// the carry flag is set in the CMP case but not in the CMN case. In short, the
3352// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3353// value of r0 and the carry bit (because the "carry bit" parameter to
3354// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3355// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3356// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3357// parameter to AddWithCarry is defined as 0).
3358//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003359// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003360//
3361// x = 0
3362// ~x = 0xFFFF FFFF
3363// ~x + 1 = 0x1 0000 0000
3364// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3365//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003366// Therefore, we should disable CMN when comparing against zero, until we can
3367// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3368// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003369//
3370// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3371//
3372// This is related to <rdar://problem/7569620>.
3373//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003374//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3375// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003376
Evan Chenga8e29892007-01-19 07:51:42 +00003377// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003378defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003379 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003380 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003381defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003382 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003383 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003384
David Goodwinc0309b42009-06-29 15:33:01 +00003385defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003386 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003387 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003388
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003389//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3390// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003391
David Goodwinc0309b42009-06-29 15:33:01 +00003392def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003393 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003394
Evan Cheng218977b2010-07-13 19:27:42 +00003395// Pseudo i64 compares for some floating point compares.
3396let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3397 Defs = [CPSR] in {
3398def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003399 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003400 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003401 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3402
3403def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003404 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003405 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3406} // usesCustomInserter
3407
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003408
Evan Chenga8e29892007-01-19 07:51:42 +00003409// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003410// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003411// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003412let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003413def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003414 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003415 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3416 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003417def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3418 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003419 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003420 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003421 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003422def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3423 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3424 4, IIC_iCMOVsr,
3425 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3426 RegConstraint<"$false = $Rd">;
3427
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003428
Evan Chengc4af4632010-11-17 20:13:28 +00003429let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003430def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003431 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003432 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003433 []>,
3434 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003435
Evan Chengc4af4632010-11-17 20:13:28 +00003436let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003437def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3438 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003439 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003440 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003441 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003442
Evan Cheng63f35442010-11-13 02:25:14 +00003443// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003444let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003445def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3446 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003447 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003448
Evan Chengc4af4632010-11-17 20:13:28 +00003449let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003450def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3451 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003452 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003453 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003454 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003455} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003456
Jim Grosbach3728e962009-12-10 00:11:09 +00003457//===----------------------------------------------------------------------===//
3458// Atomic operations intrinsics
3459//
3460
Bob Wilsonf74a4292010-10-30 00:54:37 +00003461def memb_opt : Operand<i32> {
3462 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003463 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003464}
Jim Grosbach3728e962009-12-10 00:11:09 +00003465
Bob Wilsonf74a4292010-10-30 00:54:37 +00003466// memory barriers protect the atomic sequences
3467let hasSideEffects = 1 in {
3468def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3469 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3470 Requires<[IsARM, HasDB]> {
3471 bits<4> opt;
3472 let Inst{31-4} = 0xf57ff05;
3473 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003474}
Jim Grosbach3728e962009-12-10 00:11:09 +00003475}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003476
Bob Wilsonf74a4292010-10-30 00:54:37 +00003477def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003478 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003479 Requires<[IsARM, HasDB]> {
3480 bits<4> opt;
3481 let Inst{31-4} = 0xf57ff04;
3482 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003483}
3484
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003485// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003486def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3487 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003488 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003489 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003490 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003491 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003492}
3493
Jim Grosbach66869102009-12-11 18:52:41 +00003494let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003495 let Uses = [CPSR] in {
3496 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003497 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003498 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3499 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003500 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003501 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3502 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003503 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003504 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3505 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003506 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003507 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3508 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003509 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003510 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3511 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003512 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003513 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003514 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3515 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3516 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3517 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3518 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3519 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3520 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3521 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3522 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3523 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3524 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3525 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003526 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003527 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003528 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3529 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003530 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003531 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3532 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003533 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003534 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3535 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003536 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003537 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3538 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003539 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003540 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3541 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003542 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003543 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003544 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3545 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3546 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3547 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3548 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3549 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3550 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3551 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3552 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3553 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3554 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3555 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003556 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003557 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003558 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3559 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003560 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003561 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3562 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003563 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003564 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3565 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003566 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003567 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3568 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003569 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003570 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3571 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003572 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003573 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003574 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3575 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3576 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3577 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3578 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3579 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3580 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3581 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3582 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3583 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3584 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3585 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003586
3587 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003588 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003589 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3590 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003591 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003592 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3593 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003595 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3596
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003598 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003599 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3600 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003602 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3603 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003605 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3606}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003607}
3608
3609let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003610def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3611 "ldrexb", "\t$Rt, $addr", []>;
3612def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3613 "ldrexh", "\t$Rt, $addr", []>;
3614def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3615 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003616let hasExtraDefRegAllocReq = 1 in
3617 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3618 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003619}
3620
Jim Grosbach86875a22010-10-29 19:58:57 +00003621let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003622def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3623 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3624def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3625 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3626def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3627 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003628}
3629
3630let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003631def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003632 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3633 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003634
Johnny Chenb9436272010-02-17 22:37:58 +00003635// Clear-Exclusive is for disassembly only.
3636def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3637 [/* For disassembly only; pattern left blank */]>,
3638 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003639 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003640}
3641
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003642// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3643let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003644def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3645 [/* For disassembly only; pattern left blank */]>;
3646def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3647 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003648}
3649
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003650//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003651// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003652//
3653
Jim Grosbach83ab0702011-07-13 22:01:08 +00003654def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3655 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003656 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003657 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3658 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003659 bits<4> opc1;
3660 bits<4> CRn;
3661 bits<4> CRd;
3662 bits<4> cop;
3663 bits<3> opc2;
3664 bits<4> CRm;
3665
3666 let Inst{3-0} = CRm;
3667 let Inst{4} = 0;
3668 let Inst{7-5} = opc2;
3669 let Inst{11-8} = cop;
3670 let Inst{15-12} = CRd;
3671 let Inst{19-16} = CRn;
3672 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003673}
3674
Jim Grosbach83ab0702011-07-13 22:01:08 +00003675def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3676 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003677 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003678 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3679 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003680 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003681 bits<4> opc1;
3682 bits<4> CRn;
3683 bits<4> CRd;
3684 bits<4> cop;
3685 bits<3> opc2;
3686 bits<4> CRm;
3687
3688 let Inst{3-0} = CRm;
3689 let Inst{4} = 0;
3690 let Inst{7-5} = opc2;
3691 let Inst{11-8} = cop;
3692 let Inst{15-12} = CRd;
3693 let Inst{19-16} = CRn;
3694 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003695}
3696
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003697class ACI<dag oops, dag iops, string opc, string asm,
3698 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003699 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003700 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003701 let Inst{27-25} = 0b110;
3702}
3703
Johnny Chen670a4562011-04-04 23:39:08 +00003704multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003705
3706 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003707 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3708 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003709 let Inst{31-28} = op31_28;
3710 let Inst{24} = 1; // P = 1
3711 let Inst{21} = 0; // W = 0
3712 let Inst{22} = 0; // D = 0
3713 let Inst{20} = load;
3714 }
3715
3716 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003717 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3718 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003719 let Inst{31-28} = op31_28;
3720 let Inst{24} = 1; // P = 1
3721 let Inst{21} = 1; // W = 1
3722 let Inst{22} = 0; // D = 0
3723 let Inst{20} = load;
3724 }
3725
3726 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003727 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3728 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003729 let Inst{31-28} = op31_28;
3730 let Inst{24} = 0; // P = 0
3731 let Inst{21} = 1; // W = 1
3732 let Inst{22} = 0; // D = 0
3733 let Inst{20} = load;
3734 }
3735
3736 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003737 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3738 ops),
3739 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003740 let Inst{31-28} = op31_28;
3741 let Inst{24} = 0; // P = 0
3742 let Inst{23} = 1; // U = 1
3743 let Inst{21} = 0; // W = 0
3744 let Inst{22} = 0; // D = 0
3745 let Inst{20} = load;
3746 }
3747
3748 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003749 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3750 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003751 let Inst{31-28} = op31_28;
3752 let Inst{24} = 1; // P = 1
3753 let Inst{21} = 0; // W = 0
3754 let Inst{22} = 1; // D = 1
3755 let Inst{20} = load;
3756 }
3757
3758 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003759 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3760 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3761 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003762 let Inst{31-28} = op31_28;
3763 let Inst{24} = 1; // P = 1
3764 let Inst{21} = 1; // W = 1
3765 let Inst{22} = 1; // D = 1
3766 let Inst{20} = load;
3767 }
3768
3769 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003770 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3771 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3772 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003773 let Inst{31-28} = op31_28;
3774 let Inst{24} = 0; // P = 0
3775 let Inst{21} = 1; // W = 1
3776 let Inst{22} = 1; // D = 1
3777 let Inst{20} = load;
3778 }
3779
3780 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003781 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3782 ops),
3783 !strconcat(!strconcat(opc, "l"), cond),
3784 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003785 let Inst{31-28} = op31_28;
3786 let Inst{24} = 0; // P = 0
3787 let Inst{23} = 1; // U = 1
3788 let Inst{21} = 0; // W = 0
3789 let Inst{22} = 1; // D = 1
3790 let Inst{20} = load;
3791 }
3792}
3793
Johnny Chen670a4562011-04-04 23:39:08 +00003794defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3795defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3796defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3797defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003798
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003799//===----------------------------------------------------------------------===//
3800// Move between coprocessor and ARM core register -- for disassembly only
3801//
3802
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003803class MovRCopro<string opc, bit direction, dag oops, dag iops,
3804 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003805 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003806 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003807 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003808 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003809
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003810 bits<4> Rt;
3811 bits<4> cop;
3812 bits<3> opc1;
3813 bits<3> opc2;
3814 bits<4> CRm;
3815 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003816
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003817 let Inst{15-12} = Rt;
3818 let Inst{11-8} = cop;
3819 let Inst{23-21} = opc1;
3820 let Inst{7-5} = opc2;
3821 let Inst{3-0} = CRm;
3822 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003823}
3824
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003825def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003826 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003827 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3828 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003829 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3830 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003831def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003832 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003833 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3834 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003835
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003836def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3837 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3838
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003839class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3840 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003841 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003842 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003843 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003844 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003845 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003846
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003847 bits<4> Rt;
3848 bits<4> cop;
3849 bits<3> opc1;
3850 bits<3> opc2;
3851 bits<4> CRm;
3852 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003853
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003854 let Inst{15-12} = Rt;
3855 let Inst{11-8} = cop;
3856 let Inst{23-21} = opc1;
3857 let Inst{7-5} = opc2;
3858 let Inst{3-0} = CRm;
3859 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003860}
3861
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003862def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003863 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003864 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3865 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003866 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3867 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003868def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003869 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003870 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3871 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003872
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003873def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3874 imm:$CRm, imm:$opc2),
3875 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3876
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003877class MovRRCopro<string opc, bit direction,
3878 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003879 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003880 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003881 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003882 let Inst{23-21} = 0b010;
3883 let Inst{20} = direction;
3884
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003885 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003886 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003887 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003888 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003889 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003890
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003891 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003892 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003893 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003894 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003895 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003896}
3897
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003898def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3899 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3900 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003901def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3902
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003903class MovRRCopro2<string opc, bit direction,
3904 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003905 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003906 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3907 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003908 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003909 let Inst{23-21} = 0b010;
3910 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003911
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003912 bits<4> Rt;
3913 bits<4> Rt2;
3914 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003915 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003916 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003917
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003918 let Inst{15-12} = Rt;
3919 let Inst{19-16} = Rt2;
3920 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003921 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003922 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003923}
3924
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003925def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3926 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3927 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003928def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003929
Johnny Chenb98e1602010-02-12 18:55:33 +00003930//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003931// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003932//
3933
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003934// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003935def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3936 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003937 bits<4> Rd;
3938 let Inst{23-16} = 0b00001111;
3939 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003940 let Inst{7-4} = 0b0000;
3941}
3942
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003943def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3944
3945def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3946 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003947 bits<4> Rd;
3948 let Inst{23-16} = 0b01001111;
3949 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003950 let Inst{7-4} = 0b0000;
3951}
3952
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003953// Move from ARM core register to Special Register
3954//
3955// No need to have both system and application versions, the encodings are the
3956// same and the assembly parser has no way to distinguish between them. The mask
3957// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3958// the mask with the fields to be accessed in the special register.
3959def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003960 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003961 bits<5> mask;
3962 bits<4> Rn;
3963
3964 let Inst{23} = 0;
3965 let Inst{22} = mask{4}; // R bit
3966 let Inst{21-20} = 0b10;
3967 let Inst{19-16} = mask{3-0};
3968 let Inst{15-12} = 0b1111;
3969 let Inst{11-4} = 0b00000000;
3970 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003971}
3972
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003973def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003974 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003975 bits<5> mask;
3976 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003977
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003978 let Inst{23} = 0;
3979 let Inst{22} = mask{4}; // R bit
3980 let Inst{21-20} = 0b10;
3981 let Inst{19-16} = mask{3-0};
3982 let Inst{15-12} = 0b1111;
3983 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003984}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003985
3986//===----------------------------------------------------------------------===//
3987// TLS Instructions
3988//
3989
3990// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003991// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003992// complete with fixup for the aeabi_read_tp function.
3993let isCall = 1,
3994 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3995 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3996 [(set R0, ARMthread_pointer)]>;
3997}
3998
3999//===----------------------------------------------------------------------===//
4000// SJLJ Exception handling intrinsics
4001// eh_sjlj_setjmp() is an instruction sequence to store the return
4002// address and save #0 in R0 for the non-longjmp case.
4003// Since by its nature we may be coming from some other function to get
4004// here, and we're using the stack frame for the containing function to
4005// save/restore registers, we can't keep anything live in regs across
4006// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004007// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004008// except for our own input by listing the relevant registers in Defs. By
4009// doing so, we also cause the prologue/epilogue code to actively preserve
4010// all of the callee-saved resgisters, which is exactly what we want.
4011// A constant value is passed in $val, and we use the location as a scratch.
4012//
4013// These are pseudo-instructions and are lowered to individual MC-insts, so
4014// no encoding information is necessary.
4015let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004016 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004017 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004018 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4019 NoItinerary,
4020 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4021 Requires<[IsARM, HasVFP2]>;
4022}
4023
4024let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004025 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004026 hasSideEffects = 1, isBarrier = 1 in {
4027 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4028 NoItinerary,
4029 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4030 Requires<[IsARM, NoVFP]>;
4031}
4032
4033// FIXME: Non-Darwin version(s)
4034let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4035 Defs = [ R7, LR, SP ] in {
4036def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4037 NoItinerary,
4038 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4039 Requires<[IsARM, IsDarwin]>;
4040}
4041
4042// eh.sjlj.dispatchsetup pseudo-instruction.
4043// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4044// handled when the pseudo is expanded (which happens before any passes
4045// that need the instruction size).
4046let isBarrier = 1, hasSideEffects = 1 in
4047def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004048 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4049 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004050 Requires<[IsDarwin]>;
4051
4052//===----------------------------------------------------------------------===//
4053// Non-Instruction Patterns
4054//
4055
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004056// ARMv4 indirect branch using (MOVr PC, dst)
4057let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4058 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004059 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004060 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4061 Requires<[IsARM, NoV4T]>;
4062
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004063// Large immediate handling.
4064
4065// 32-bit immediate using two piece so_imms or movw + movt.
4066// This is a single pseudo instruction, the benefit is that it can be remat'd
4067// as a single unit instead of having to handle reg inputs.
4068// FIXME: Remove this when we can do generalized remat.
4069let isReMaterializable = 1, isMoveImm = 1 in
4070def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4071 [(set GPR:$dst, (arm_i32imm:$src))]>,
4072 Requires<[IsARM]>;
4073
4074// Pseudo instruction that combines movw + movt + add pc (if PIC).
4075// It also makes it possible to rematerialize the instructions.
4076// FIXME: Remove this when we can do generalized remat and when machine licm
4077// can properly the instructions.
4078let isReMaterializable = 1 in {
4079def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4080 IIC_iMOVix2addpc,
4081 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4082 Requires<[IsARM, UseMovt]>;
4083
4084def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4085 IIC_iMOVix2,
4086 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4087 Requires<[IsARM, UseMovt]>;
4088
4089let AddedComplexity = 10 in
4090def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4091 IIC_iMOVix2ld,
4092 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4093 Requires<[IsARM, UseMovt]>;
4094} // isReMaterializable
4095
4096// ConstantPool, GlobalAddress, and JumpTable
4097def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4098 Requires<[IsARM, DontUseMovt]>;
4099def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4100def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4101 Requires<[IsARM, UseMovt]>;
4102def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4103 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4104
4105// TODO: add,sub,and, 3-instr forms?
4106
4107// Tail calls
4108def : ARMPat<(ARMtcret tcGPR:$dst),
4109 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4110
4111def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4112 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4113
4114def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4115 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4116
4117def : ARMPat<(ARMtcret tcGPR:$dst),
4118 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4119
4120def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4121 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4122
4123def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4124 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4125
4126// Direct calls
4127def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4128 Requires<[IsARM, IsNotDarwin]>;
4129def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4130 Requires<[IsARM, IsDarwin]>;
4131
4132// zextload i1 -> zextload i8
4133def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4134def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4135
4136// extload -> zextload
4137def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4138def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4139def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4140def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4141
4142def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4143
4144def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4145def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4146
4147// smul* and smla*
4148def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4149 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4150 (SMULBB GPR:$a, GPR:$b)>;
4151def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4152 (SMULBB GPR:$a, GPR:$b)>;
4153def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4154 (sra GPR:$b, (i32 16))),
4155 (SMULBT GPR:$a, GPR:$b)>;
4156def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4157 (SMULBT GPR:$a, GPR:$b)>;
4158def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4159 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4160 (SMULTB GPR:$a, GPR:$b)>;
4161def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4162 (SMULTB GPR:$a, GPR:$b)>;
4163def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4164 (i32 16)),
4165 (SMULWB GPR:$a, GPR:$b)>;
4166def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4167 (SMULWB GPR:$a, GPR:$b)>;
4168
4169def : ARMV5TEPat<(add GPR:$acc,
4170 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4171 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4172 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4173def : ARMV5TEPat<(add GPR:$acc,
4174 (mul sext_16_node:$a, sext_16_node:$b)),
4175 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4176def : ARMV5TEPat<(add GPR:$acc,
4177 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4178 (sra GPR:$b, (i32 16)))),
4179 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4180def : ARMV5TEPat<(add GPR:$acc,
4181 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4182 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4183def : ARMV5TEPat<(add GPR:$acc,
4184 (mul (sra GPR:$a, (i32 16)),
4185 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4186 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4187def : ARMV5TEPat<(add GPR:$acc,
4188 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4189 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4190def : ARMV5TEPat<(add GPR:$acc,
4191 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4192 (i32 16))),
4193 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4194def : ARMV5TEPat<(add GPR:$acc,
4195 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4196 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4197
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004198
4199// Pre-v7 uses MCR for synchronization barriers.
4200def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4201 Requires<[IsARM, HasV6]>;
4202
4203
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004204//===----------------------------------------------------------------------===//
4205// Thumb Support
4206//
4207
4208include "ARMInstrThumb.td"
4209
4210//===----------------------------------------------------------------------===//
4211// Thumb2 Support
4212//
4213
4214include "ARMInstrThumb2.td"
4215
4216//===----------------------------------------------------------------------===//
4217// Floating Point Support
4218//
4219
4220include "ARMInstrVFP.td"
4221
4222//===----------------------------------------------------------------------===//
4223// Advanced SIMD (NEON) Support
4224//
4225
4226include "ARMInstrNEON.td"
4227
Jim Grosbachc83d5042011-07-14 19:47:47 +00004228//===----------------------------------------------------------------------===//
4229// Assembler aliases
4230//
4231
4232// Memory barriers
4233def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4234def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4235def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4236
4237// System instructions
4238def : MnemonicAlias<"swi", "svc">;
4239
4240// Load / Store Multiple
4241def : MnemonicAlias<"ldmfd", "ldm">;
4242def : MnemonicAlias<"ldmia", "ldm">;
4243def : MnemonicAlias<"stmfd", "stmdb">;
4244def : MnemonicAlias<"stmia", "stm">;
4245def : MnemonicAlias<"stmea", "stm">;
4246
Jim Grosbachf6c05252011-07-21 17:23:04 +00004247// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4248// shift amount is zero (i.e., unspecified).
4249def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4250 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4251def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4252 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004253
4254// PUSH/POP aliases for STM/LDM
4255def : InstAlias<"push${p} $regs",
4256 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4257def : InstAlias<"pop${p} $regs",
4258 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004259
4260// RSB two-operand forms (optional explicit destination operand)
4261def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4262 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4263 Requires<[IsARM]>;
4264def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4265 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4266 Requires<[IsARM]>;
4267def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4268 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4269 cc_out:$s)>, Requires<[IsARM]>;
4270def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4271 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4272 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004273// RSC two-operand forms (optional explicit destination operand)
4274def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4275 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4276 Requires<[IsARM]>;
4277def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4278 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4279 Requires<[IsARM]>;
4280def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4281 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4282 cc_out:$s)>, Requires<[IsARM]>;
4283def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4284 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4285 cc_out:$s)>, Requires<[IsARM]>;