blob: 2c26ae010458c99e0679c4dc9064ef586ea2ccdf [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000350def RegListAsmOperand : AsmOperandClass {
351 let Name = "RegList";
352 let SuperClasses = [];
353}
354
Bill Wendling0f630752010-11-17 04:32:08 +0000355def DPRRegListAsmOperand : AsmOperandClass {
356 let Name = "DPRRegList";
357 let SuperClasses = [];
358}
359
360def SPRRegListAsmOperand : AsmOperandClass {
361 let Name = "SPRRegList";
362 let SuperClasses = [];
363}
364
Bill Wendling04863d02010-11-13 10:40:19 +0000365def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000366 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000367 let ParserMatchClass = RegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Bill Wendling0f630752010-11-17 04:32:08 +0000371def dpr_reglist : Operand<i32> {
372 let EncoderMethod = "getRegisterListOpValue";
373 let ParserMatchClass = DPRRegListAsmOperand;
374 let PrintMethod = "printRegisterList";
375}
376
377def spr_reglist : Operand<i32> {
378 let EncoderMethod = "getRegisterListOpValue";
379 let ParserMatchClass = SPRRegListAsmOperand;
380 let PrintMethod = "printRegisterList";
381}
382
Evan Chenga8e29892007-01-19 07:51:42 +0000383// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
384def cpinst_operand : Operand<i32> {
385 let PrintMethod = "printCPInstOperand";
386}
387
Evan Chenga8e29892007-01-19 07:51:42 +0000388// Local PC labels.
389def pclabel : Operand<i32> {
390 let PrintMethod = "printPCLabel";
391}
392
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000393// ADR instruction labels.
394def adrlabel : Operand<i32> {
395 let EncoderMethod = "getAdrLabelOpValue";
396}
397
Owen Anderson498ec202010-10-27 22:49:00 +0000398def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000399 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000400}
401
Jim Grosbachb35ad412010-10-13 19:56:10 +0000402// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000403def rot_imm : Operand<i32>, ImmLeaf<i32, [{
404 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000405 return v == 8 || v == 16 || v == 24; }]> {
406 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000407}
408
Owen Anderson00828302011-03-18 22:50:18 +0000409def ShifterAsmOperand : AsmOperandClass {
410 let Name = "Shifter";
411 let SuperClasses = [];
412}
413
Bob Wilson22f5dc72010-08-16 18:27:34 +0000414// shift_imm: An integer that encodes a shift amount and the type of shift
415// (currently either asr or lsl) using the same encoding used for the
416// immediates in so_reg operands.
417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000419 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Jim Grosbache8606dc2011-07-13 17:50:29 +0000422def ShiftedRegAsmOperand : AsmOperandClass {
423 let Name = "ShiftedReg";
424}
425
Owen Anderson92a20222011-07-21 18:54:16 +0000426def ShiftedImmAsmOperand : AsmOperandClass {
427 let Name = "ShiftedImm";
428}
429
430// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
431def so_reg_reg : Operand<i32>, // reg reg imm
432 ComplexPattern<i32, 3, "SelectRegShifterOperand",
433 [shl, srl, sra, rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000434 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000435 let PrintMethod = "printSORegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000436 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000437 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000438}
Owen Anderson92a20222011-07-21 18:54:16 +0000439
440def so_reg_imm : Operand<i32>, // reg imm
441 ComplexPattern<i32, 3, "SelectImmShifterOperand",
442 [shl, srl, sra, rotr]> {
443 let EncoderMethod = "getSORegOpValue";
444 let PrintMethod = "printSORegOperand";
445 let ParserMatchClass = ShiftedImmAsmOperand;
446 let MIOperandInfo = (ops GPR, GPR, shift_imm);
447}
448
Jim Grosbache8606dc2011-07-13 17:50:29 +0000449// FIXME: Does this need to be distinct from so_reg?
Evan Chengf40deed2010-10-27 23:41:30 +0000450def shift_so_reg : Operand<i32>, // reg reg imm
451 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
452 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000453 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000454 let PrintMethod = "printSORegOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000455 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000456}
Evan Chenga8e29892007-01-19 07:51:42 +0000457
458// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000459// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000460def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000461def so_imm : Operand<i32>, ImmLeaf<i32, [{
462 return ARM_AM::getSOImmVal(Imm) != -1;
463 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000465 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000466}
467
Evan Chengc70d1842007-03-20 08:11:30 +0000468// Break so_imm's up into two pieces. This handles immediates with up to 16
469// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
470// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000471def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000472 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000473}]>;
474
475/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
476///
477def arm_i32imm : PatLeaf<(imm), [{
478 if (Subtarget->hasV6T2Ops())
479 return true;
480 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
481}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000482
Jim Grosbach83ab0702011-07-13 22:01:08 +0000483/// imm0_7 predicate - Immediate in the range [0,31].
484def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
485def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
486 return Imm >= 0 && Imm < 8;
487}]> {
488 let ParserMatchClass = Imm0_7AsmOperand;
489}
490
491/// imm0_15 predicate - Immediate in the range [0,31].
492def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
493def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
494 return Imm >= 0 && Imm < 16;
495}]> {
496 let ParserMatchClass = Imm0_15AsmOperand;
497}
498
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000499/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000500def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000501def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
502 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000503}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000504
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000505/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000506def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
507 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000508}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000510}
511
Jim Grosbachffa32252011-07-19 19:13:28 +0000512// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
513// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000514//
Jim Grosbachffa32252011-07-19 19:13:28 +0000515// FIXME: This really needs a Thumb version separate from the ARM version.
516// While the range is the same, and can thus use the same match class,
517// the encoding is different so it should have a different encoder method.
518def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
519def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000520 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000521 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000522}
523
Evan Chenga9688c42010-12-11 04:11:38 +0000524/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
525/// e.g., 0xf000ffff
526def bf_inv_mask_imm : Operand<i32>,
527 PatLeaf<(imm), [{
528 return ARM::isBitFieldInvertedMask(N->getZExtValue());
529}] > {
530 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
531 let PrintMethod = "printBitfieldInvMaskImmOperand";
532}
533
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000534/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000535def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
536 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000537}]>;
538
539/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000540def width_imm : Operand<i32>, ImmLeaf<i32, [{
541 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000542}] > {
543 let EncoderMethod = "getMsbOpValue";
544}
545
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000546def ssat_imm : Operand<i32>, ImmLeaf<i32, [{
547 return Imm > 0 && Imm <= 32;
548}]> {
549 let EncoderMethod = "getSsatBitPosValue";
550}
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552// Define ARM specific addressing modes.
553
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000554def MemMode2AsmOperand : AsmOperandClass {
555 let Name = "MemMode2";
556 let SuperClasses = [];
557 let ParserMethod = "tryParseMemMode2Operand";
558}
559
560def MemMode3AsmOperand : AsmOperandClass {
561 let Name = "MemMode3";
562 let SuperClasses = [];
563 let ParserMethod = "tryParseMemMode3Operand";
564}
Jim Grosbach3e556122010-10-26 22:37:02 +0000565
566// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000567//
Jim Grosbach3e556122010-10-26 22:37:02 +0000568def addrmode_imm12 : Operand<i32>,
569 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000570 // 12-bit immediate operand. Note that instructions using this encode
571 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
572 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000573
Chris Lattner2ac19022010-11-15 05:19:05 +0000574 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000575 let PrintMethod = "printAddrModeImm12Operand";
576 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000577}
Jim Grosbach3e556122010-10-26 22:37:02 +0000578// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000579//
Jim Grosbach3e556122010-10-26 22:37:02 +0000580def ldst_so_reg : Operand<i32>,
581 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000582 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000583 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000584 let PrintMethod = "printAddrMode2Operand";
585 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
586}
587
Jim Grosbach3e556122010-10-26 22:37:02 +0000588// addrmode2 := reg +/- imm12
589// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000590//
591def addrmode2 : Operand<i32>,
592 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000593 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000594 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000595 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000596 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
597}
598
599def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000600 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
601 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000602 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000603 let PrintMethod = "printAddrMode2OffsetOperand";
604 let MIOperandInfo = (ops GPR, i32imm);
605}
606
607// addrmode3 := reg +/- reg
608// addrmode3 := reg +/- imm8
609//
610def addrmode3 : Operand<i32>,
611 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000613 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000614 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000615 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
616}
617
618def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000619 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
620 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000621 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000622 let PrintMethod = "printAddrMode3OffsetOperand";
623 let MIOperandInfo = (ops GPR, i32imm);
624}
625
Jim Grosbache6913602010-11-03 01:01:43 +0000626// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000627//
Jim Grosbache6913602010-11-03 01:01:43 +0000628def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000630 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000631}
632
Bill Wendling59914872010-11-08 00:39:58 +0000633def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000634 let Name = "MemMode5";
635 let SuperClasses = [];
636}
637
Evan Chenga8e29892007-01-19 07:51:42 +0000638// addrmode5 := reg +/- imm8*4
639//
640def addrmode5 : Operand<i32>,
641 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
642 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000643 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000644 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000645 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000646}
647
Bob Wilsond3a07652011-02-07 17:43:09 +0000648// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000649//
650def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000651 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000652 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000653 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000654 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000655}
656
Bob Wilsonda525062011-02-25 06:42:42 +0000657def am6offset : Operand<i32>,
658 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
659 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000660 let PrintMethod = "printAddrMode6OffsetOperand";
661 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000662 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000663}
664
Mon P Wang183c6272011-05-09 17:47:27 +0000665// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
666// (single element from one lane) for size 32.
667def addrmode6oneL32 : Operand<i32>,
668 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
669 let PrintMethod = "printAddrMode6Operand";
670 let MIOperandInfo = (ops GPR:$addr, i32imm);
671 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
672}
673
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000674// Special version of addrmode6 to handle alignment encoding for VLD-dup
675// instructions, specifically VLD4-dup.
676def addrmode6dup : Operand<i32>,
677 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
678 let PrintMethod = "printAddrMode6Operand";
679 let MIOperandInfo = (ops GPR:$addr, i32imm);
680 let EncoderMethod = "getAddrMode6DupAddressOpValue";
681}
682
Evan Chenga8e29892007-01-19 07:51:42 +0000683// addrmodepc := pc + reg
684//
685def addrmodepc : Operand<i32>,
686 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
687 let PrintMethod = "printAddrModePCOperand";
688 let MIOperandInfo = (ops GPR, i32imm);
689}
690
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000691def MemMode7AsmOperand : AsmOperandClass {
692 let Name = "MemMode7";
693 let SuperClasses = [];
694}
695
696// addrmode7 := reg
697// Used by load/store exclusive instructions. Useful to enable right assembly
698// parsing and printing. Not used for any codegen matching.
699//
700def addrmode7 : Operand<i32> {
701 let PrintMethod = "printAddrMode7Operand";
702 let MIOperandInfo = (ops GPR);
703 let ParserMatchClass = MemMode7AsmOperand;
704}
705
Bob Wilson4f38b382009-08-21 21:58:55 +0000706def nohash_imm : Operand<i32> {
707 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000708}
709
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000710def CoprocNumAsmOperand : AsmOperandClass {
711 let Name = "CoprocNum";
712 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000713 let ParserMethod = "tryParseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000714}
715
716def CoprocRegAsmOperand : AsmOperandClass {
717 let Name = "CoprocReg";
718 let SuperClasses = [];
Jim Grosbachf922c472011-02-12 01:34:40 +0000719 let ParserMethod = "tryParseCoprocRegOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000720}
721
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000722def p_imm : Operand<i32> {
723 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000724 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000725}
726
727def c_imm : Operand<i32> {
728 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000729 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000730}
731
Evan Chenga8e29892007-01-19 07:51:42 +0000732//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000733
Evan Cheng37f25d92008-08-28 23:39:26 +0000734include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000735
736//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000737// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000738//
739
Evan Cheng3924f782008-08-29 07:36:24 +0000740/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000741/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000742multiclass AsI1_bin_irs<bits<4> opcod, string opc,
743 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000744 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000745 // The register-immediate version is re-materializable. This is useful
746 // in particular for taking the address of a local.
747 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000748 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
749 iii, opc, "\t$Rd, $Rn, $imm",
750 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
751 bits<4> Rd;
752 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000753 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000754 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000755 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000756 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000757 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000758 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000759 }
Jim Grosbach62547262010-10-11 18:51:51 +0000760 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
761 iir, opc, "\t$Rd, $Rn, $Rm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000763 bits<4> Rd;
764 bits<4> Rn;
765 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000767 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000768 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000769 let Inst{15-12} = Rd;
770 let Inst{11-4} = 0b00000000;
771 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000772 }
Owen Anderson92a20222011-07-21 18:54:16 +0000773
774 def rsi : AsI1<opcod, (outs GPR:$Rd),
775 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000776 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000777 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000778 bits<4> Rd;
779 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000780 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000781 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000782 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000784 let Inst{11-5} = shift{11-5};
785 let Inst{4} = 0;
786 let Inst{3-0} = shift{3-0};
787 }
788
789 def rsr : AsI1<opcod, (outs GPR:$Rd),
790 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegFrm,
791 iis, opc, "\t$Rd, $Rn, $shift",
792 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
793 bits<4> Rd;
794 bits<4> Rn;
795 bits<12> shift;
796 let Inst{25} = 0;
797 let Inst{19-16} = Rn;
798 let Inst{15-12} = Rd;
799 let Inst{11-8} = shift{11-8};
800 let Inst{7} = 0;
801 let Inst{6-5} = shift{6-5};
802 let Inst{4} = 1;
803 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000804 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000805
806 // Assembly aliases for optional destination operand when it's the same
807 // as the source operand.
808 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
809 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
810 so_imm:$imm, pred:$p,
811 cc_out:$s)>,
812 Requires<[IsARM]>;
813 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
814 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
815 GPR:$Rm, pred:$p,
816 cc_out:$s)>,
817 Requires<[IsARM]>;
818 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000819 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
820 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000821 cc_out:$s)>,
822 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000823 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
824 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
825 so_reg_reg:$shift, pred:$p,
826 cc_out:$s)>,
827 Requires<[IsARM]>;
828
Evan Chenga8e29892007-01-19 07:51:42 +0000829}
830
Evan Cheng1e249e32009-06-25 20:59:23 +0000831/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000832/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000833let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000834multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
835 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
836 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000837 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
838 iii, opc, "\t$Rd, $Rn, $imm",
839 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
840 bits<4> Rd;
841 bits<4> Rn;
842 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000843 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000844 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000845 let Inst{19-16} = Rn;
846 let Inst{15-12} = Rd;
847 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000849 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
850 iir, opc, "\t$Rd, $Rn, $Rm",
851 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
852 bits<4> Rd;
853 bits<4> Rn;
854 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000855 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000856 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000857 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000858 let Inst{19-16} = Rn;
859 let Inst{15-12} = Rd;
860 let Inst{11-4} = 0b00000000;
861 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000862 }
Owen Anderson92a20222011-07-21 18:54:16 +0000863 def rsi : AI1<opcod, (outs GPR:$Rd),
864 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000865 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000866 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000867 bits<4> Rd;
868 bits<4> Rn;
869 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000871 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000872 let Inst{19-16} = Rn;
873 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000874 let Inst{11-5} = shift{11-5};
875 let Inst{4} = 0;
876 let Inst{3-0} = shift{3-0};
877 }
878
879 def rsr : AI1<opcod, (outs GPR:$Rd),
880 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegFrm,
881 iis, opc, "\t$Rd, $Rn, $shift",
882 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
883 bits<4> Rd;
884 bits<4> Rn;
885 bits<12> shift;
886 let Inst{25} = 0;
887 let Inst{20} = 1;
888 let Inst{19-16} = Rn;
889 let Inst{15-12} = Rd;
890 let Inst{11-8} = shift{11-8};
891 let Inst{7} = 0;
892 let Inst{6-5} = shift{6-5};
893 let Inst{4} = 1;
894 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000895 }
Evan Cheng071a2792007-09-11 19:55:27 +0000896}
Evan Chengc85e8322007-07-05 07:13:32 +0000897}
898
899/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000900/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000901/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000902let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000903multiclass AI1_cmp_irs<bits<4> opcod, string opc,
904 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
905 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000906 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
907 opc, "\t$Rn, $imm",
908 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000909 bits<4> Rn;
910 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000912 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000913 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000914 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000915 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000916 }
917 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
918 opc, "\t$Rn, $Rm",
919 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000920 bits<4> Rn;
921 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000922 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000923 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000924 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000925 let Inst{19-16} = Rn;
926 let Inst{15-12} = 0b0000;
927 let Inst{11-4} = 0b00000000;
928 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000929 }
Owen Anderson92a20222011-07-21 18:54:16 +0000930 def rsi : AI1<opcod, (outs),
931 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000932 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000933 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000934 bits<4> Rn;
935 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000936 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000938 let Inst{19-16} = Rn;
939 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000940 let Inst{11-5} = shift{11-5};
941 let Inst{4} = 0;
942 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000943 }
Owen Anderson92a20222011-07-21 18:54:16 +0000944 def rsr : AI1<opcod, (outs),
945 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegFrm, iis,
946 opc, "\t$Rn, $shift",
947 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
948 bits<4> Rn;
949 bits<12> shift;
950 let Inst{25} = 0;
951 let Inst{20} = 1;
952 let Inst{19-16} = Rn;
953 let Inst{15-12} = 0b0000;
954 let Inst{11-8} = shift{11-8};
955 let Inst{7} = 0;
956 let Inst{6-5} = shift{6-5};
957 let Inst{4} = 1;
958 let Inst{3-0} = shift{3-0};
959 }
960
Evan Cheng071a2792007-09-11 19:55:27 +0000961}
Evan Chenga8e29892007-01-19 07:51:42 +0000962}
963
Evan Cheng576a3962010-09-25 00:49:35 +0000964/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000965/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000966/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000967multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000968 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
969 IIC_iEXTr, opc, "\t$Rd, $Rm",
970 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000971 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000972 bits<4> Rd;
973 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000974 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000975 let Inst{15-12} = Rd;
976 let Inst{11-10} = 0b00;
977 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000978 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000979 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
980 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
981 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000982 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000983 bits<4> Rd;
984 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000985 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000986 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000987 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000988 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000989 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000990 }
Evan Chenga8e29892007-01-19 07:51:42 +0000991}
992
Evan Cheng576a3962010-09-25 00:49:35 +0000993multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000994 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
995 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000996 [/* For disassembly only; pattern left blank */]>,
997 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000998 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000999 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001000 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001001 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1002 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001003 [/* For disassembly only; pattern left blank */]>,
1004 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001005 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001006 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001007 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001008 }
1009}
1010
Evan Cheng576a3962010-09-25 00:49:35 +00001011/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001012/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001013multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001014 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1015 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1016 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001017 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001018 bits<4> Rd;
1019 bits<4> Rm;
1020 bits<4> Rn;
1021 let Inst{19-16} = Rn;
1022 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001023 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001024 let Inst{9-4} = 0b000111;
1025 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001026 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001027 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1028 rot_imm:$rot),
1029 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1030 [(set GPR:$Rd, (opnode GPR:$Rn,
1031 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1032 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001033 bits<4> Rd;
1034 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001035 bits<4> Rn;
1036 bits<2> rot;
1037 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001038 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001039 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001040 let Inst{9-4} = 0b000111;
1041 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001042 }
Evan Chenga8e29892007-01-19 07:51:42 +00001043}
1044
Johnny Chen2ec5e492010-02-22 21:50:40 +00001045// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001046multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001047 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1048 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001049 [/* For disassembly only; pattern left blank */]>,
1050 Requires<[IsARM, HasV6]> {
1051 let Inst{11-10} = 0b00;
1052 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001053 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1054 rot_imm:$rot),
1055 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001056 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001057 Requires<[IsARM, HasV6]> {
1058 bits<4> Rn;
1059 bits<2> rot;
1060 let Inst{19-16} = Rn;
1061 let Inst{11-10} = rot;
1062 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001063}
1064
Evan Cheng62674222009-06-25 23:34:10 +00001065/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001066multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001067 string baseOpc, bit Commutable = 0> {
1068 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001069 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1070 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1071 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001072 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001073 bits<4> Rd;
1074 bits<4> Rn;
1075 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001076 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001077 let Inst{15-12} = Rd;
1078 let Inst{19-16} = Rn;
1079 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001080 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001081 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1082 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1083 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001084 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001085 bits<4> Rd;
1086 bits<4> Rn;
1087 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001088 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001089 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001090 let isCommutable = Commutable;
1091 let Inst{3-0} = Rm;
1092 let Inst{15-12} = Rd;
1093 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001094 }
Owen Anderson92a20222011-07-21 18:54:16 +00001095 def rsi : AsI1<opcod, (outs GPR:$Rd),
1096 (ins GPR:$Rn, so_reg_imm:$shift),
Jim Grosbach24989ec2010-10-13 18:00:52 +00001097 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001098 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001099 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001100 bits<4> Rd;
1101 bits<4> Rn;
1102 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001103 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001104 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001105 let Inst{15-12} = Rd;
1106 let Inst{11-5} = shift{11-5};
1107 let Inst{4} = 0;
1108 let Inst{3-0} = shift{3-0};
1109 }
1110 def rsr : AsI1<opcod, (outs GPR:$Rd),
1111 (ins GPR:$Rn, so_reg_reg:$shift),
1112 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
1113 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1114 Requires<[IsARM]> {
1115 bits<4> Rd;
1116 bits<4> Rn;
1117 bits<12> shift;
1118 let Inst{25} = 0;
1119 let Inst{19-16} = Rn;
1120 let Inst{15-12} = Rd;
1121 let Inst{11-8} = shift{11-8};
1122 let Inst{7} = 0;
1123 let Inst{6-5} = shift{6-5};
1124 let Inst{4} = 1;
1125 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001126 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001127 }
1128 // Assembly aliases for optional destination operand when it's the same
1129 // as the source operand.
1130 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1131 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1132 so_imm:$imm, pred:$p,
1133 cc_out:$s)>,
1134 Requires<[IsARM]>;
1135 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1136 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1137 GPR:$Rm, pred:$p,
1138 cc_out:$s)>,
1139 Requires<[IsARM]>;
1140 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001141 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1142 so_reg_imm:$shift, pred:$p,
1143 cc_out:$s)>,
1144 Requires<[IsARM]>;
1145 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1146 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1147 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001148 cc_out:$s)>,
1149 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001150}
1151
Jim Grosbache5165492009-11-09 00:11:35 +00001152// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001153// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1154let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001155multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001156 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001157 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001158 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001159 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001160 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001161 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1162 let isCommutable = Commutable;
1163 }
Owen Anderson92a20222011-07-21 18:54:16 +00001164 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001165 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001166 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1167 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1168 4, IIC_iALUsr,
1169 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001170}
Evan Chengc85e8322007-07-05 07:13:32 +00001171}
1172
Jim Grosbach3e556122010-10-26 22:37:02 +00001173let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001174multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001175 InstrItinClass iir, PatFrag opnode> {
1176 // Note: We use the complex addrmode_imm12 rather than just an input
1177 // GPR and a constrained immediate so that we can use this to match
1178 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001179 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001180 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1181 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001182 bits<4> Rt;
1183 bits<17> addr;
1184 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1185 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001186 let Inst{15-12} = Rt;
1187 let Inst{11-0} = addr{11-0}; // imm12
1188 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001189 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001190 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1191 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001192 bits<4> Rt;
1193 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001194 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001195 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1196 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001197 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001198 let Inst{11-0} = shift{11-0};
1199 }
1200}
1201}
1202
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001203multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001204 InstrItinClass iir, PatFrag opnode> {
1205 // Note: We use the complex addrmode_imm12 rather than just an input
1206 // GPR and a constrained immediate so that we can use this to match
1207 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001208 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001209 (ins GPR:$Rt, addrmode_imm12:$addr),
1210 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1211 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1212 bits<4> Rt;
1213 bits<17> addr;
1214 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1215 let Inst{19-16} = addr{16-13}; // Rn
1216 let Inst{15-12} = Rt;
1217 let Inst{11-0} = addr{11-0}; // imm12
1218 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001219 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001220 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1221 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1222 bits<4> Rt;
1223 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001224 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001225 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1226 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001227 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001228 let Inst{11-0} = shift{11-0};
1229 }
1230}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001231//===----------------------------------------------------------------------===//
1232// Instructions
1233//===----------------------------------------------------------------------===//
1234
Evan Chenga8e29892007-01-19 07:51:42 +00001235//===----------------------------------------------------------------------===//
1236// Miscellaneous Instructions.
1237//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001238
Evan Chenga8e29892007-01-19 07:51:42 +00001239/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1240/// the function. The first operand is the ID# for this instruction, the second
1241/// is the index into the MachineConstantPool that this is, the third is the
1242/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001243let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001244def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001245PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001246 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001247
Jim Grosbach4642ad32010-02-22 23:10:38 +00001248// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1249// from removing one half of the matched pairs. That breaks PEI, which assumes
1250// these will always be in pairs, and asserts if it finds otherwise. Better way?
1251let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001252def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001253PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001254 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001255
Jim Grosbach64171712010-02-16 21:07:46 +00001256def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001257PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001258 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001259}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001260
Johnny Chenf4d81052010-02-12 22:53:19 +00001261def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001262 [/* For disassembly only; pattern left blank */]>,
1263 Requires<[IsARM, HasV6T2]> {
1264 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001265 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001266 let Inst{7-0} = 0b00000000;
1267}
1268
Johnny Chenf4d81052010-02-12 22:53:19 +00001269def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1270 [/* For disassembly only; pattern left blank */]>,
1271 Requires<[IsARM, HasV6T2]> {
1272 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001273 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001274 let Inst{7-0} = 0b00000001;
1275}
1276
1277def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1278 [/* For disassembly only; pattern left blank */]>,
1279 Requires<[IsARM, HasV6T2]> {
1280 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001281 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001282 let Inst{7-0} = 0b00000010;
1283}
1284
1285def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1286 [/* For disassembly only; pattern left blank */]>,
1287 Requires<[IsARM, HasV6T2]> {
1288 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001289 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001290 let Inst{7-0} = 0b00000011;
1291}
1292
Johnny Chen2ec5e492010-02-22 21:50:40 +00001293def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1294 "\t$dst, $a, $b",
1295 [/* For disassembly only; pattern left blank */]>,
1296 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001297 bits<4> Rd;
1298 bits<4> Rn;
1299 bits<4> Rm;
1300 let Inst{3-0} = Rm;
1301 let Inst{15-12} = Rd;
1302 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001303 let Inst{27-20} = 0b01101000;
1304 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001305 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001306}
1307
Johnny Chenf4d81052010-02-12 22:53:19 +00001308def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1309 [/* For disassembly only; pattern left blank */]>,
1310 Requires<[IsARM, HasV6T2]> {
1311 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001312 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001313 let Inst{7-0} = 0b00000100;
1314}
1315
Johnny Chenc6f7b272010-02-11 18:12:29 +00001316// The i32imm operand $val can be used by a debugger to store more information
1317// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001318def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1319 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001320 bits<16> val;
1321 let Inst{3-0} = val{3-0};
1322 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001323 let Inst{27-20} = 0b00010010;
1324 let Inst{7-4} = 0b0111;
1325}
1326
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001327// Change Processor State is a system instruction -- for disassembly and
1328// parsing only.
1329// FIXME: Since the asm parser has currently no clean way to handle optional
1330// operands, create 3 versions of the same instruction. Once there's a clean
1331// framework to represent optional operands, change this behavior.
1332class CPS<dag iops, string asm_ops>
1333 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1334 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1335 bits<2> imod;
1336 bits<3> iflags;
1337 bits<5> mode;
1338 bit M;
1339
Johnny Chenb98e1602010-02-12 18:55:33 +00001340 let Inst{31-28} = 0b1111;
1341 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001342 let Inst{19-18} = imod;
1343 let Inst{17} = M; // Enabled if mode is set;
1344 let Inst{16} = 0;
1345 let Inst{8-6} = iflags;
1346 let Inst{5} = 0;
1347 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001348}
1349
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001350let M = 1 in
1351 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1352 "$imod\t$iflags, $mode">;
1353let mode = 0, M = 0 in
1354 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1355
1356let imod = 0, iflags = 0, M = 1 in
1357 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1358
Johnny Chenb92a23f2010-02-21 04:42:01 +00001359// Preload signals the memory system of possible future data/instruction access.
1360// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001361multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001362
Evan Chengdfed19f2010-11-03 06:34:55 +00001363 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001364 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001365 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001366 bits<4> Rt;
1367 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001368 let Inst{31-26} = 0b111101;
1369 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001370 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001371 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001372 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001373 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001374 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001375 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001376 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001377 }
1378
Evan Chengdfed19f2010-11-03 06:34:55 +00001379 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001380 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001381 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001382 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001383 let Inst{31-26} = 0b111101;
1384 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001385 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001386 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001387 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001388 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001389 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001390 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001391 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001392 }
1393}
1394
Evan Cheng416941d2010-11-04 05:19:35 +00001395defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1396defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1397defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001398
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001399def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1400 "setend\t$end",
1401 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001402 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001403 bits<1> end;
1404 let Inst{31-10} = 0b1111000100000001000000;
1405 let Inst{9} = end;
1406 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001407}
1408
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001409def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1410 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001411 bits<4> opt;
1412 let Inst{27-4} = 0b001100100000111100001111;
1413 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001414}
1415
Johnny Chenba6e0332010-02-11 17:14:31 +00001416// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001417let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001418def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001419 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001420 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001421 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001422}
1423
Evan Cheng12c3a532008-11-06 17:48:05 +00001424// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001425let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001426def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001427 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001428 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001429
Evan Cheng325474e2008-01-07 23:56:57 +00001430let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001431def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001432 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001433 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001434
Jim Grosbach53694262010-11-18 01:15:56 +00001435def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001436 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001437 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001438
Jim Grosbach53694262010-11-18 01:15:56 +00001439def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001440 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001441 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001442
Jim Grosbach53694262010-11-18 01:15:56 +00001443def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001444 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001445 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001446
Jim Grosbach53694262010-11-18 01:15:56 +00001447def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001448 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001449 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001450}
Chris Lattner13c63102008-01-06 05:55:01 +00001451let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001452def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001454
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001455def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001456 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001457 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001458
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001459def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001460 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001461}
Evan Cheng12c3a532008-11-06 17:48:05 +00001462} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001463
Evan Chenge07715c2009-06-23 05:25:29 +00001464
1465// LEApcrel - Load a pc-relative address into a register without offending the
1466// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001467let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001468// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001469// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1470// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001471def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001472 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001473 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001474 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001475 let Inst{27-25} = 0b001;
1476 let Inst{20} = 0;
1477 let Inst{19-16} = 0b1111;
1478 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001479 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001480}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001481def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001482 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001483
1484def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1485 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001486 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001487
Evan Chenga8e29892007-01-19 07:51:42 +00001488//===----------------------------------------------------------------------===//
1489// Control Flow Instructions.
1490//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001491
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001492let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1493 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001494 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001495 "bx", "\tlr", [(ARMretflag)]>,
1496 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001497 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001498 }
1499
1500 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001501 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001502 "mov", "\tpc, lr", [(ARMretflag)]>,
1503 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001504 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001505 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001506}
Rafael Espindola27185192006-09-29 21:20:16 +00001507
Bob Wilson04ea6e52009-10-28 00:37:03 +00001508// Indirect branches
1509let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001510 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001511 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001512 [(brind GPR:$dst)]>,
1513 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001514 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001515 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001516 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001517 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001518
Jim Grosbachd447ac62011-07-13 20:21:31 +00001519 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1520 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001521 Requires<[IsARM, HasV4T]> {
1522 bits<4> dst;
1523 let Inst{27-4} = 0b000100101111111111110001;
1524 let Inst{3-0} = dst;
1525 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001526}
1527
Evan Cheng1e0eab12010-11-29 22:43:27 +00001528// All calls clobber the non-callee saved registers. SP is marked as
1529// a use to prevent stack-pointer assignments that appear immediately
1530// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001531let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001532 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001533 // FIXME: Do we really need a non-predicated version? If so, it should
1534 // at least be a pseudo instruction expanding to the predicated version
1535 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001536 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001537 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001538 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001539 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001540 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001541 Requires<[IsARM, IsNotDarwin]> {
1542 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001543 bits<24> func;
1544 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001545 }
Evan Cheng277f0742007-06-19 21:05:09 +00001546
Jason W Kim685c3502011-02-04 19:47:15 +00001547 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001548 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001549 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001550 Requires<[IsARM, IsNotDarwin]> {
1551 bits<24> func;
1552 let Inst{23-0} = func;
1553 }
Evan Cheng277f0742007-06-19 21:05:09 +00001554
Evan Chenga8e29892007-01-19 07:51:42 +00001555 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001556 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001557 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001558 [(ARMcall GPR:$func)]>,
1559 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001560 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001561 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001562 let Inst{3-0} = func;
1563 }
1564
1565 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1566 IIC_Br, "blx", "\t$func",
1567 [(ARMcall_pred GPR:$func)]>,
1568 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1569 bits<4> func;
1570 let Inst{27-4} = 0b000100101111111111110011;
1571 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001572 }
1573
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001574 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001575 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001576 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001577 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001578 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001579
1580 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001581 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001582 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001583 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001584}
1585
David Goodwin1a8f36e2009-08-12 18:31:53 +00001586let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001587 // On Darwin R9 is call-clobbered.
1588 // R7 is marked as a use to prevent frame-pointer assignments from being
1589 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001590 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001591 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001592 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001593 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001594 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1595 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001596
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001597 def BLr9_pred : ARMPseudoExpand<(outs),
1598 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001599 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001600 [(ARMcall_pred tglobaladdr:$func)],
1601 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001602 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001603
1604 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001605 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001606 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001607 [(ARMcall GPR:$func)],
1608 (BLX GPR:$func)>,
1609 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001610
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001611 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001612 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001613 [(ARMcall_pred GPR:$func)],
1614 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001615 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001616
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001617 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001618 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001619 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001620 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001621 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001622
1623 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001624 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001625 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001626 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001627}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001628
David Goodwin1a8f36e2009-08-12 18:31:53 +00001629let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001630 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1631 // a two-value operand where a dag node expects two operands. :(
1632 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1633 IIC_Br, "b", "\t$target",
1634 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1635 bits<24> target;
1636 let Inst{23-0} = target;
1637 }
1638
Evan Chengaeafca02007-05-16 07:45:54 +00001639 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001640 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001641 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001642 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1643 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001644 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001645 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001646 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001647
Jim Grosbach2dc77682010-11-29 18:37:44 +00001648 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1649 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001650 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001651 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001652 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001653 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1654 // into i12 and rs suffixed versions.
1655 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001656 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001657 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001658 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001659 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001660 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001661 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001662 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001663 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001664 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001665 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001666 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001667
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001668}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001669
Johnny Chen8901e6f2011-03-31 17:53:50 +00001670// BLX (immediate) -- for disassembly only
1671def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1672 "blx\t$target", [/* pattern left blank */]>,
1673 Requires<[IsARM, HasV5T]> {
1674 let Inst{31-25} = 0b1111101;
1675 bits<25> target;
1676 let Inst{23-0} = target{24-1};
1677 let Inst{24} = target{0};
1678}
1679
Jim Grosbach898e7e22011-07-13 20:25:01 +00001680// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001681def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001682 [/* pattern left blank */]> {
1683 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001684 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001685 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001686 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001687 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001688}
1689
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001690// Tail calls.
1691
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001692let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1693 // Darwin versions.
1694 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1695 Uses = [SP] in {
1696 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1697 IIC_Br, []>, Requires<[IsDarwin]>;
1698
1699 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1700 IIC_Br, []>, Requires<[IsDarwin]>;
1701
Jim Grosbach245f5e82011-07-08 18:50:22 +00001702 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001703 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001704 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1705 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001706
Jim Grosbach245f5e82011-07-08 18:50:22 +00001707 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001708 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001709 (BX GPR:$dst)>,
1710 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001711
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001712 }
1713
1714 // Non-Darwin versions (the difference is R9).
1715 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1716 Uses = [SP] in {
1717 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1718 IIC_Br, []>, Requires<[IsNotDarwin]>;
1719
1720 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1721 IIC_Br, []>, Requires<[IsNotDarwin]>;
1722
Jim Grosbach245f5e82011-07-08 18:50:22 +00001723 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001724 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001725 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1726 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001727
Jim Grosbach245f5e82011-07-08 18:50:22 +00001728 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001729 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001730 (BX GPR:$dst)>,
1731 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001732 }
1733}
1734
1735
1736
1737
1738
Johnny Chen0296f3e2010-02-16 21:59:54 +00001739// Secure Monitor Call is a system instruction -- for disassembly only
1740def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1741 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001742 bits<4> opt;
1743 let Inst{23-4} = 0b01100000000000000111;
1744 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001745}
1746
Johnny Chen64dfb782010-02-16 20:04:27 +00001747// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001748let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001749def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001750 [/* For disassembly only; pattern left blank */]> {
1751 bits<24> svc;
1752 let Inst{23-0} = svc;
1753}
Johnny Chen85d5a892010-02-10 18:02:25 +00001754}
1755
Johnny Chenfb566792010-02-17 21:39:10 +00001756// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001757let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001758def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1759 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001760 [/* For disassembly only; pattern left blank */]> {
1761 let Inst{31-28} = 0b1111;
1762 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001763 let Inst{19-8} = 0xd05;
1764 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001765}
1766
Jim Grosbache6913602010-11-03 01:01:43 +00001767def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1768 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001769 [/* For disassembly only; pattern left blank */]> {
1770 let Inst{31-28} = 0b1111;
1771 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001772 let Inst{19-8} = 0xd05;
1773 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001774}
1775
Johnny Chenfb566792010-02-17 21:39:10 +00001776// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001777def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1778 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001779 [/* For disassembly only; pattern left blank */]> {
1780 let Inst{31-28} = 0b1111;
1781 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001782 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001783}
1784
Jim Grosbache6913602010-11-03 01:01:43 +00001785def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1786 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001787 [/* For disassembly only; pattern left blank */]> {
1788 let Inst{31-28} = 0b1111;
1789 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001790 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001791}
Chris Lattner39ee0362010-10-31 19:10:56 +00001792} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001793
Evan Chenga8e29892007-01-19 07:51:42 +00001794//===----------------------------------------------------------------------===//
1795// Load / store Instructions.
1796//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001797
Evan Chenga8e29892007-01-19 07:51:42 +00001798// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001799
1800
Evan Cheng7e2fe912010-10-28 06:47:08 +00001801defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001802 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001803defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001804 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001805defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001806 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001807defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001808 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001809
Evan Chengfa775d02007-03-19 07:20:03 +00001810// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001811let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1812 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001813def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001814 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1815 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001816 bits<4> Rt;
1817 bits<17> addr;
1818 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1819 let Inst{19-16} = 0b1111;
1820 let Inst{15-12} = Rt;
1821 let Inst{11-0} = addr{11-0}; // imm12
1822}
Evan Chengfa775d02007-03-19 07:20:03 +00001823
Evan Chenga8e29892007-01-19 07:51:42 +00001824// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001825def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001826 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1827 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001828
Evan Chenga8e29892007-01-19 07:51:42 +00001829// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001830def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001831 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1832 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001833
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001834def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001835 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1836 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001837
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001838let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001839// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001840def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1841 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001842 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001843 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001844}
Rafael Espindolac391d162006-10-23 20:34:27 +00001845
Evan Chenga8e29892007-01-19 07:51:42 +00001846// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001847multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001848 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1849 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001850 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1851 // {17-14} Rn
1852 // {13} 1 == Rm, 0 == imm12
1853 // {12} isAdd
1854 // {11-0} imm12/Rm
1855 bits<18> addr;
1856 let Inst{25} = addr{13};
1857 let Inst{23} = addr{12};
1858 let Inst{19-16} = addr{17-14};
1859 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001860 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001861 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001862 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001863 (ins GPR:$Rn, am2offset:$offset),
1864 IndexModePost, LdFrm, itin,
1865 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001866 // {13} 1 == Rm, 0 == imm12
1867 // {12} isAdd
1868 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001869 bits<14> offset;
1870 bits<4> Rn;
1871 let Inst{25} = offset{13};
1872 let Inst{23} = offset{12};
1873 let Inst{19-16} = Rn;
1874 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001875 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001876}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001877
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001878let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001879defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1880defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001881}
Rafael Espindola450856d2006-12-12 00:37:38 +00001882
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001883multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1884 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1885 (ins addrmode3:$addr), IndexModePre,
1886 LdMiscFrm, itin,
1887 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1888 bits<14> addr;
1889 let Inst{23} = addr{8}; // U bit
1890 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1891 let Inst{19-16} = addr{12-9}; // Rn
1892 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1893 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1894 }
1895 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1896 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1897 LdMiscFrm, itin,
1898 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001899 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001900 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001901 let Inst{23} = offset{8}; // U bit
1902 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001903 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001904 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1905 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001906 }
1907}
Rafael Espindola4e307642006-09-08 16:59:47 +00001908
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001909let mayLoad = 1, neverHasSideEffects = 1 in {
1910defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1911defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1912defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001913let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001914def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1915 (ins addrmode3:$addr), IndexModePre,
1916 LdMiscFrm, IIC_iLoad_d_ru,
1917 "ldrd", "\t$Rt, $Rt2, $addr!",
1918 "$addr.base = $Rn_wb", []> {
1919 bits<14> addr;
1920 let Inst{23} = addr{8}; // U bit
1921 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1922 let Inst{19-16} = addr{12-9}; // Rn
1923 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1924 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1925}
1926def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1927 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1928 LdMiscFrm, IIC_iLoad_d_ru,
1929 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1930 "$Rn = $Rn_wb", []> {
1931 bits<10> offset;
1932 bits<4> Rn;
1933 let Inst{23} = offset{8}; // U bit
1934 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1935 let Inst{19-16} = Rn;
1936 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1937 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1938}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001939} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001940} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001941
Johnny Chenadb561d2010-02-18 03:27:42 +00001942// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001943let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001944def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1945 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1946 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1947 // {17-14} Rn
1948 // {13} 1 == Rm, 0 == imm12
1949 // {12} isAdd
1950 // {11-0} imm12/Rm
1951 bits<18> addr;
1952 let Inst{25} = addr{13};
1953 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001954 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001955 let Inst{19-16} = addr{17-14};
1956 let Inst{11-0} = addr{11-0};
1957 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001958}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001959def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1960 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1961 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1962 // {17-14} Rn
1963 // {13} 1 == Rm, 0 == imm12
1964 // {12} isAdd
1965 // {11-0} imm12/Rm
1966 bits<18> addr;
1967 let Inst{25} = addr{13};
1968 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001969 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001970 let Inst{19-16} = addr{17-14};
1971 let Inst{11-0} = addr{11-0};
1972 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001973}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001974def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1975 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1976 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001977 let Inst{21} = 1; // overwrite
1978}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001979def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1980 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1981 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001982 let Inst{21} = 1; // overwrite
1983}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001984def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1985 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1986 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001987 let Inst{21} = 1; // overwrite
1988}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001989}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001990
Evan Chenga8e29892007-01-19 07:51:42 +00001991// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001992
1993// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001994def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001995 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1996 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001997
Evan Chenga8e29892007-01-19 07:51:42 +00001998// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001999let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2000def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002001 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002002 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002003
2004// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00002005def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002006 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002007 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002008 "str", "\t$Rt, [$Rn, $offset]!",
2009 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002010 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002011 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002012
Jim Grosbach953557f42010-11-19 21:35:06 +00002013def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002014 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002015 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002016 "str", "\t$Rt, [$Rn], $offset",
2017 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002018 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002019 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002020
Jim Grosbacha1b41752010-11-19 22:06:57 +00002021def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
2022 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2023 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002024 "strb", "\t$Rt, [$Rn, $offset]!",
2025 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002026 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2027 GPR:$Rn, am2offset:$offset))]>;
2028def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
2029 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2030 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002031 "strb", "\t$Rt, [$Rn], $offset",
2032 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002033 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2034 GPR:$Rn, am2offset:$offset))]>;
2035
Jim Grosbach2dc77682010-11-29 18:37:44 +00002036def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2037 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2038 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002039 "strh", "\t$Rt, [$Rn, $offset]!",
2040 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002041 [(set GPR:$Rn_wb,
2042 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002043
Jim Grosbach2dc77682010-11-29 18:37:44 +00002044def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2045 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2046 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002047 "strh", "\t$Rt, [$Rn], $offset",
2048 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002049 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2050 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002051
Johnny Chen39a4bb32010-02-18 22:31:18 +00002052// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002053let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002054def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2055 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002056 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002057 "strd", "\t$src1, $src2, [$base, $offset]!",
2058 "$base = $base_wb", []>;
2059
2060// For disassembly only
2061def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2062 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002063 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002064 "strd", "\t$src1, $src2, [$base], $offset",
2065 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002066} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002067
Johnny Chenad4df4c2010-03-01 19:22:00 +00002068// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002069
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002070def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2071 IndexModePost, StFrm, IIC_iStore_ru,
2072 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002073 [/* For disassembly only; pattern left blank */]> {
2074 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002075 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
2076}
2077
2078def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2079 IndexModePost, StFrm, IIC_iStore_bh_ru,
2080 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2081 [/* For disassembly only; pattern left blank */]> {
2082 let Inst{21} = 1; // overwrite
2083 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002084}
2085
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002086def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002087 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002088 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002089 [/* For disassembly only; pattern left blank */]> {
2090 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002091 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002092}
2093
Evan Chenga8e29892007-01-19 07:51:42 +00002094//===----------------------------------------------------------------------===//
2095// Load / store multiple Instructions.
2096//
2097
Bill Wendling6c470b82010-11-13 09:09:38 +00002098multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2099 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002100 // IA is the default, so no need for an explicit suffix on the
2101 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002102 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002103 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2104 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002105 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002106 let Inst{24-23} = 0b01; // Increment After
2107 let Inst{21} = 0; // No writeback
2108 let Inst{20} = L_bit;
2109 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002110 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002111 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2112 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002113 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002114 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002115 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002116 let Inst{20} = L_bit;
2117 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002118 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002119 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2120 IndexModeNone, f, itin,
2121 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2122 let Inst{24-23} = 0b00; // Decrement After
2123 let Inst{21} = 0; // No writeback
2124 let Inst{20} = L_bit;
2125 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002126 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002127 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2128 IndexModeUpd, f, itin_upd,
2129 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2130 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002131 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002132 let Inst{20} = L_bit;
2133 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002134 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002135 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2136 IndexModeNone, f, itin,
2137 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2138 let Inst{24-23} = 0b10; // Decrement Before
2139 let Inst{21} = 0; // No writeback
2140 let Inst{20} = L_bit;
2141 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002142 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002143 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2144 IndexModeUpd, f, itin_upd,
2145 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2146 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002147 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002148 let Inst{20} = L_bit;
2149 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002150 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002151 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2152 IndexModeNone, f, itin,
2153 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2154 let Inst{24-23} = 0b11; // Increment Before
2155 let Inst{21} = 0; // No writeback
2156 let Inst{20} = L_bit;
2157 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002158 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002159 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2160 IndexModeUpd, f, itin_upd,
2161 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2162 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002163 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002164 let Inst{20} = L_bit;
2165 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002166}
Bill Wendling6c470b82010-11-13 09:09:38 +00002167
Bill Wendlingc93989a2010-11-13 11:20:05 +00002168let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002169
2170let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2171defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2172
2173let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2174defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2175
2176} // neverHasSideEffects
2177
Bill Wendling73fe34a2010-11-16 01:16:36 +00002178// FIXME: remove when we have a way to marking a MI with these properties.
2179// FIXME: Should pc be an implicit operand like PICADD, etc?
2180let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2181 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002182def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2183 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002184 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002185 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002186 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002187
Evan Chenga8e29892007-01-19 07:51:42 +00002188//===----------------------------------------------------------------------===//
2189// Move Instructions.
2190//
2191
Evan Chengcd799b92009-06-12 20:46:18 +00002192let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002193def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2194 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2195 bits<4> Rd;
2196 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002197
Johnny Chen103bf952011-04-01 23:30:25 +00002198 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002199 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002200 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002201 let Inst{3-0} = Rm;
2202 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002203}
2204
Dale Johannesen38d5f042010-06-15 22:24:08 +00002205// A version for the smaller set of tail call registers.
2206let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002207def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002208 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2209 bits<4> Rd;
2210 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002211
Dale Johannesen38d5f042010-06-15 22:24:08 +00002212 let Inst{11-4} = 0b00000000;
2213 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002214 let Inst{3-0} = Rm;
2215 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002216}
2217
Evan Chengf40deed2010-10-27 23:41:30 +00002218def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002219 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00002220 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
2221 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002222 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002223 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002224 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002225 let Inst{19-16} = 0b0000;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002226 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00002227 let Inst{25} = 0;
2228}
Evan Chenga2515702007-03-19 07:09:02 +00002229
Evan Chengc4af4632010-11-17 20:13:28 +00002230let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002231def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2232 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002233 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002234 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002235 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002236 let Inst{15-12} = Rd;
2237 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002238 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002239}
2240
Evan Chengc4af4632010-11-17 20:13:28 +00002241let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002242def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002243 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002244 "movw", "\t$Rd, $imm",
2245 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002246 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002247 bits<4> Rd;
2248 bits<16> imm;
2249 let Inst{15-12} = Rd;
2250 let Inst{11-0} = imm{11-0};
2251 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002252 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002253 let Inst{25} = 1;
2254}
2255
Jim Grosbachffa32252011-07-19 19:13:28 +00002256def : InstAlias<"mov${p} $Rd, $imm",
2257 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2258 Requires<[IsARM]>;
2259
Evan Cheng53519f02011-01-21 18:55:51 +00002260def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2261 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002262
2263let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002264def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002265 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002266 "movt", "\t$Rd, $imm",
2267 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002268 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002269 lo16AllZero:$imm))]>, UnaryDP,
2270 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002271 bits<4> Rd;
2272 bits<16> imm;
2273 let Inst{15-12} = Rd;
2274 let Inst{11-0} = imm{11-0};
2275 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002276 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002277 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002278}
Evan Cheng13ab0202007-07-10 18:08:01 +00002279
Evan Cheng53519f02011-01-21 18:55:51 +00002280def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2281 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002282
2283} // Constraints
2284
Evan Cheng20956592009-10-21 08:15:52 +00002285def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2286 Requires<[IsARM, HasV6T2]>;
2287
David Goodwinca01a8d2009-09-01 18:32:09 +00002288let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002289def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002290 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2291 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002292
2293// These aren't really mov instructions, but we have to define them this way
2294// due to flag operands.
2295
Evan Cheng071a2792007-09-11 19:55:27 +00002296let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002297def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002298 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2299 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002300def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002301 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2302 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002303}
Evan Chenga8e29892007-01-19 07:51:42 +00002304
Evan Chenga8e29892007-01-19 07:51:42 +00002305//===----------------------------------------------------------------------===//
2306// Extend Instructions.
2307//
2308
2309// Sign extenders
2310
Evan Cheng576a3962010-09-25 00:49:35 +00002311defm SXTB : AI_ext_rrot<0b01101010,
2312 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2313defm SXTH : AI_ext_rrot<0b01101011,
2314 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002315
Evan Cheng576a3962010-09-25 00:49:35 +00002316defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002317 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002318defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002319 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002320
Johnny Chen2ec5e492010-02-22 21:50:40 +00002321// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002322defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002323
2324// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002325defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002326
2327// Zero extenders
2328
2329let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002330defm UXTB : AI_ext_rrot<0b01101110,
2331 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2332defm UXTH : AI_ext_rrot<0b01101111,
2333 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2334defm UXTB16 : AI_ext_rrot<0b01101100,
2335 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002336
Jim Grosbach542f6422010-07-28 23:25:44 +00002337// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2338// The transformation should probably be done as a combiner action
2339// instead so we can include a check for masking back in the upper
2340// eight bits of the source into the lower eight bits of the result.
2341//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2342// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002343def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002344 (UXTB16r_rot GPR:$Src, 8)>;
2345
Evan Cheng576a3962010-09-25 00:49:35 +00002346defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002347 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002348defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002349 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002350}
2351
Evan Chenga8e29892007-01-19 07:51:42 +00002352// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002353// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002354defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002355
Evan Chenga8e29892007-01-19 07:51:42 +00002356
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002357def SBFX : I<(outs GPR:$Rd),
2358 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002359 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002360 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002361 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002362 bits<4> Rd;
2363 bits<4> Rn;
2364 bits<5> lsb;
2365 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002366 let Inst{27-21} = 0b0111101;
2367 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002368 let Inst{20-16} = width;
2369 let Inst{15-12} = Rd;
2370 let Inst{11-7} = lsb;
2371 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002372}
2373
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002374def UBFX : I<(outs GPR:$Rd),
2375 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002376 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002377 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002378 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002379 bits<4> Rd;
2380 bits<4> Rn;
2381 bits<5> lsb;
2382 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002383 let Inst{27-21} = 0b0111111;
2384 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002385 let Inst{20-16} = width;
2386 let Inst{15-12} = Rd;
2387 let Inst{11-7} = lsb;
2388 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002389}
2390
Evan Chenga8e29892007-01-19 07:51:42 +00002391//===----------------------------------------------------------------------===//
2392// Arithmetic Instructions.
2393//
2394
Jim Grosbach26421962008-10-14 20:36:24 +00002395defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002396 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002397 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002398defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002399 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002400 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002401
Evan Chengc85e8322007-07-05 07:13:32 +00002402// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002403defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002404 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002405 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2406defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002407 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002408 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002409
Evan Cheng62674222009-06-25 23:34:10 +00002410defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002411 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2412 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002413defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002414 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2415 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002416
2417// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002418let usesCustomInserter = 1 in {
2419defm ADCS : AI1_adde_sube_s_irs<
2420 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2421defm SBCS : AI1_adde_sube_s_irs<
2422 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2423}
Evan Chenga8e29892007-01-19 07:51:42 +00002424
Jim Grosbach84760882010-10-15 18:42:41 +00002425def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2426 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2427 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2428 bits<4> Rd;
2429 bits<4> Rn;
2430 bits<12> imm;
2431 let Inst{25} = 1;
2432 let Inst{15-12} = Rd;
2433 let Inst{19-16} = Rn;
2434 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002435}
Evan Cheng13ab0202007-07-10 18:08:01 +00002436
Bob Wilsoncff71782010-08-05 18:23:43 +00002437// The reg/reg form is only defined for the disassembler; for codegen it is
2438// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002439def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2440 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002441 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002442 bits<4> Rd;
2443 bits<4> Rn;
2444 bits<4> Rm;
2445 let Inst{11-4} = 0b00000000;
2446 let Inst{25} = 0;
2447 let Inst{3-0} = Rm;
2448 let Inst{15-12} = Rd;
2449 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002450}
2451
Owen Anderson92a20222011-07-21 18:54:16 +00002452def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Jim Grosbach84760882010-10-15 18:42:41 +00002453 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002454 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002455 bits<4> Rd;
2456 bits<4> Rn;
2457 bits<12> shift;
2458 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002459 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002460 let Inst{15-12} = Rd;
2461 let Inst{11-5} = shift{11-5};
2462 let Inst{4} = 0;
2463 let Inst{3-0} = shift{3-0};
2464}
2465
2466def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2467 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2468 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2469 bits<4> Rd;
2470 bits<4> Rn;
2471 bits<12> shift;
2472 let Inst{25} = 0;
2473 let Inst{19-16} = Rn;
2474 let Inst{15-12} = Rd;
2475 let Inst{11-8} = shift{11-8};
2476 let Inst{7} = 0;
2477 let Inst{6-5} = shift{6-5};
2478 let Inst{4} = 1;
2479 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002480}
Evan Chengc85e8322007-07-05 07:13:32 +00002481
2482// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002483// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2484let usesCustomInserter = 1 in {
2485def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002486 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002487 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2488def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002489 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002490 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002491def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002492 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002493 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2494def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2495 4, IIC_iALUsr,
2496 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002497}
Evan Chengc85e8322007-07-05 07:13:32 +00002498
Evan Cheng62674222009-06-25 23:34:10 +00002499let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002500def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2501 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2502 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002503 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002504 bits<4> Rd;
2505 bits<4> Rn;
2506 bits<12> imm;
2507 let Inst{25} = 1;
2508 let Inst{15-12} = Rd;
2509 let Inst{19-16} = Rn;
2510 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002511}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002512// The reg/reg form is only defined for the disassembler; for codegen it is
2513// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002514def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2515 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002516 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002517 bits<4> Rd;
2518 bits<4> Rn;
2519 bits<4> Rm;
2520 let Inst{11-4} = 0b00000000;
2521 let Inst{25} = 0;
2522 let Inst{3-0} = Rm;
2523 let Inst{15-12} = Rd;
2524 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002525}
Owen Anderson92a20222011-07-21 18:54:16 +00002526def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Jim Grosbach84760882010-10-15 18:42:41 +00002527 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002528 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002529 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002530 bits<4> Rd;
2531 bits<4> Rn;
2532 bits<12> shift;
2533 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002534 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002535 let Inst{15-12} = Rd;
2536 let Inst{11-5} = shift{11-5};
2537 let Inst{4} = 0;
2538 let Inst{3-0} = shift{3-0};
2539}
2540def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2541 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2542 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2543 Requires<[IsARM]> {
2544 bits<4> Rd;
2545 bits<4> Rn;
2546 bits<12> shift;
2547 let Inst{25} = 0;
2548 let Inst{19-16} = Rn;
2549 let Inst{15-12} = Rd;
2550 let Inst{11-8} = shift{11-8};
2551 let Inst{7} = 0;
2552 let Inst{6-5} = shift{6-5};
2553 let Inst{4} = 1;
2554 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002555}
Evan Cheng62674222009-06-25 23:34:10 +00002556}
2557
Owen Anderson92a20222011-07-21 18:54:16 +00002558
Owen Andersonb48c7912011-04-05 23:55:28 +00002559// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2560let usesCustomInserter = 1, Uses = [CPSR] in {
2561def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002562 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002563 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002564def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002565 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002566 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2567def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2568 4, IIC_iALUsr,
2569 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002570}
Evan Cheng2c614c52007-06-06 10:17:05 +00002571
Evan Chenga8e29892007-01-19 07:51:42 +00002572// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002573// The assume-no-carry-in form uses the negation of the input since add/sub
2574// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2575// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2576// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002577def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2578 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002579def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2580 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2581// The with-carry-in form matches bitwise not instead of the negation.
2582// Effectively, the inverse interpretation of the carry flag already accounts
2583// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002584def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002585 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002586def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2587 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002588
2589// Note: These are implemented in C++ code, because they have to generate
2590// ADD/SUBrs instructions, which use a complex pattern that a xform function
2591// cannot produce.
2592// (mul X, 2^n+1) -> (add (X << n), X)
2593// (mul X, 2^n-1) -> (rsb X, (X << n))
2594
Johnny Chen667d1272010-02-22 18:50:54 +00002595// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002596// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002597class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002598 list<dag> pattern = [/* For disassembly only; pattern left blank */],
2599 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2600 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002601 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002602 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002603 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002604 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002605 let Inst{11-4} = op11_4;
2606 let Inst{19-16} = Rn;
2607 let Inst{15-12} = Rd;
2608 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002609}
2610
Johnny Chen667d1272010-02-22 18:50:54 +00002611// Saturating add/subtract -- for disassembly only
2612
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002613def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002614 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2615 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002616def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002617 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2618 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2619def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2620 "\t$Rd, $Rm, $Rn">;
2621def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2622 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002623
2624def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2625def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2626def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2627def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2628def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2629def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2630def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2631def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2632def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2633def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2634def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2635def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002636
2637// Signed/Unsigned add/subtract -- for disassembly only
2638
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002639def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2640def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2641def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2642def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2643def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2644def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2645def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2646def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2647def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2648def USAX : AAI<0b01100101, 0b11110101, "usax">;
2649def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2650def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002651
2652// Signed/Unsigned halving add/subtract -- for disassembly only
2653
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002654def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2655def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2656def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2657def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2658def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2659def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2660def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2661def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2662def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2663def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2664def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2665def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002666
Johnny Chenadc77332010-02-26 22:04:29 +00002667// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002668
Jim Grosbach70987fb2010-10-18 23:35:38 +00002669def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002670 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002671 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002672 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002673 bits<4> Rd;
2674 bits<4> Rn;
2675 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002676 let Inst{27-20} = 0b01111000;
2677 let Inst{15-12} = 0b1111;
2678 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002679 let Inst{19-16} = Rd;
2680 let Inst{11-8} = Rm;
2681 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002682}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002683def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002684 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002685 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002686 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002687 bits<4> Rd;
2688 bits<4> Rn;
2689 bits<4> Rm;
2690 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002691 let Inst{27-20} = 0b01111000;
2692 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002693 let Inst{19-16} = Rd;
2694 let Inst{15-12} = Ra;
2695 let Inst{11-8} = Rm;
2696 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002697}
2698
2699// Signed/Unsigned saturate -- for disassembly only
2700
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002701def SSAT : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$a, shift_imm:$sh),
Jim Grosbach70987fb2010-10-18 23:35:38 +00002702 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002703 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002704 bits<4> Rd;
2705 bits<5> sat_imm;
2706 bits<4> Rn;
2707 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002708 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002709 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002710 let Inst{20-16} = sat_imm;
2711 let Inst{15-12} = Rd;
2712 let Inst{11-7} = sh{7-3};
2713 let Inst{6} = sh{0};
2714 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002715}
2716
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +00002717def SSAT16 : AI<(outs GPR:$Rd), (ins ssat_imm:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002718 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002719 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002720 bits<4> Rd;
2721 bits<4> sat_imm;
2722 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002723 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002724 let Inst{11-4} = 0b11110011;
2725 let Inst{15-12} = Rd;
2726 let Inst{19-16} = sat_imm;
2727 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002728}
2729
Jim Grosbach70987fb2010-10-18 23:35:38 +00002730def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2731 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002732 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002733 bits<4> Rd;
2734 bits<5> sat_imm;
2735 bits<4> Rn;
2736 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002737 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002738 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002739 let Inst{15-12} = Rd;
2740 let Inst{11-7} = sh{7-3};
2741 let Inst{6} = sh{0};
2742 let Inst{20-16} = sat_imm;
2743 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002744}
2745
Jim Grosbach70987fb2010-10-18 23:35:38 +00002746def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2747 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002748 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002749 bits<4> Rd;
2750 bits<4> sat_imm;
2751 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002752 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002753 let Inst{11-4} = 0b11110011;
2754 let Inst{15-12} = Rd;
2755 let Inst{19-16} = sat_imm;
2756 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002757}
Evan Chenga8e29892007-01-19 07:51:42 +00002758
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002759def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2760def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002761
Evan Chenga8e29892007-01-19 07:51:42 +00002762//===----------------------------------------------------------------------===//
2763// Bitwise Instructions.
2764//
2765
Jim Grosbach26421962008-10-14 20:36:24 +00002766defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002767 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002768 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002769defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002770 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002771 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002772defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002773 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002774 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002775defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002776 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002777 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002778
Jim Grosbach3fea191052010-10-21 22:03:21 +00002779def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002780 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002781 "bfc", "\t$Rd, $imm", "$src = $Rd",
2782 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002783 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002784 bits<4> Rd;
2785 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002786 let Inst{27-21} = 0b0111110;
2787 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002788 let Inst{15-12} = Rd;
2789 let Inst{11-7} = imm{4-0}; // lsb
2790 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002791}
2792
Johnny Chenb2503c02010-02-17 06:31:48 +00002793// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002794def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002795 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002796 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2797 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002798 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002799 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002800 bits<4> Rd;
2801 bits<4> Rn;
2802 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002803 let Inst{27-21} = 0b0111110;
2804 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002805 let Inst{15-12} = Rd;
2806 let Inst{11-7} = imm{4-0}; // lsb
2807 let Inst{20-16} = imm{9-5}; // width
2808 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002809}
2810
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002811// GNU as only supports this form of bfi (w/ 4 arguments)
2812let isAsmParserOnly = 1 in
2813def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2814 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002815 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002816 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2817 []>, Requires<[IsARM, HasV6T2]> {
2818 bits<4> Rd;
2819 bits<4> Rn;
2820 bits<5> lsb;
2821 bits<5> width;
2822 let Inst{27-21} = 0b0111110;
2823 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2824 let Inst{15-12} = Rd;
2825 let Inst{11-7} = lsb;
2826 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2827 let Inst{3-0} = Rn;
2828}
2829
Jim Grosbach36860462010-10-21 22:19:32 +00002830def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2831 "mvn", "\t$Rd, $Rm",
2832 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2833 bits<4> Rd;
2834 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002835 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002836 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002837 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002838 let Inst{15-12} = Rd;
2839 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002840}
Owen Anderson92a20222011-07-21 18:54:16 +00002841def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002842 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002843 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002844 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002845 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002846 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002847 let Inst{19-16} = 0b0000;
2848 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002849 let Inst{11-5} = shift{11-5};
2850 let Inst{4} = 0;
2851 let Inst{3-0} = shift{3-0};
2852}
2853def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegFrm,
2854 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2855 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2856 bits<4> Rd;
2857 bits<12> shift;
2858 let Inst{25} = 0;
2859 let Inst{19-16} = 0b0000;
2860 let Inst{15-12} = Rd;
2861 let Inst{11-8} = shift{11-8};
2862 let Inst{7} = 0;
2863 let Inst{6-5} = shift{6-5};
2864 let Inst{4} = 1;
2865 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002866}
Evan Chengc4af4632010-11-17 20:13:28 +00002867let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002868def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2869 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2870 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2871 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002872 bits<12> imm;
2873 let Inst{25} = 1;
2874 let Inst{19-16} = 0b0000;
2875 let Inst{15-12} = Rd;
2876 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002877}
Evan Chenga8e29892007-01-19 07:51:42 +00002878
2879def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2880 (BICri GPR:$src, so_imm_not:$imm)>;
2881
2882//===----------------------------------------------------------------------===//
2883// Multiply Instructions.
2884//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002885class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2886 string opc, string asm, list<dag> pattern>
2887 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2888 bits<4> Rd;
2889 bits<4> Rm;
2890 bits<4> Rn;
2891 let Inst{19-16} = Rd;
2892 let Inst{11-8} = Rm;
2893 let Inst{3-0} = Rn;
2894}
2895class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2896 string opc, string asm, list<dag> pattern>
2897 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2898 bits<4> RdLo;
2899 bits<4> RdHi;
2900 bits<4> Rm;
2901 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002902 let Inst{19-16} = RdHi;
2903 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002904 let Inst{11-8} = Rm;
2905 let Inst{3-0} = Rn;
2906}
Evan Chenga8e29892007-01-19 07:51:42 +00002907
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002908// FIXME: The v5 pseudos are only necessary for the additional Constraint
2909// property. Remove them when it's possible to add those properties
2910// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002911let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002912def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2913 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002914 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002915 Requires<[IsARM, HasV6]> {
2916 let Inst{15-12} = 0b0000;
2917}
Evan Chenga8e29892007-01-19 07:51:42 +00002918
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002919let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002920def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2921 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002922 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002923 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2924 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002925 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002926}
2927
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002928def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2929 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002930 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2931 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002932 bits<4> Ra;
2933 let Inst{15-12} = Ra;
2934}
Evan Chenga8e29892007-01-19 07:51:42 +00002935
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002936let Constraints = "@earlyclobber $Rd" in
2937def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2938 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002939 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002940 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2941 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2942 Requires<[IsARM, NoV6]>;
2943
Jim Grosbach65711012010-11-19 22:22:37 +00002944def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2945 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2946 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002947 Requires<[IsARM, HasV6T2]> {
2948 bits<4> Rd;
2949 bits<4> Rm;
2950 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002951 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002952 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002953 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002954 let Inst{11-8} = Rm;
2955 let Inst{3-0} = Rn;
2956}
Evan Chengedcbada2009-07-06 22:05:45 +00002957
Evan Chenga8e29892007-01-19 07:51:42 +00002958// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002959let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002960let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002961def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002962 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002963 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2964 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002965
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002966def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002967 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002968 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2969 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002970
2971let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2972def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2973 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002974 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002975 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2976 Requires<[IsARM, NoV6]>;
2977
2978def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2979 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002980 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002981 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2982 Requires<[IsARM, NoV6]>;
2983}
Evan Cheng8de898a2009-06-26 00:19:44 +00002984}
Evan Chenga8e29892007-01-19 07:51:42 +00002985
2986// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002987def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2988 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002989 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2990 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002991def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2992 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002993 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2994 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002995
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002996def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2997 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2998 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2999 Requires<[IsARM, HasV6]> {
3000 bits<4> RdLo;
3001 bits<4> RdHi;
3002 bits<4> Rm;
3003 bits<4> Rn;
3004 let Inst{19-16} = RdLo;
3005 let Inst{15-12} = RdHi;
3006 let Inst{11-8} = Rm;
3007 let Inst{3-0} = Rn;
3008}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003009
3010let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3011def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3012 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003013 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003014 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3015 Requires<[IsARM, NoV6]>;
3016def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3017 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003018 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003019 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3020 Requires<[IsARM, NoV6]>;
3021def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3022 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003023 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003024 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3025 Requires<[IsARM, NoV6]>;
3026}
3027
Evan Chengcd799b92009-06-12 20:46:18 +00003028} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003029
3030// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003031def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3032 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3033 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003034 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003035 let Inst{15-12} = 0b1111;
3036}
Evan Cheng13ab0202007-07-10 18:08:01 +00003037
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003038def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3039 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003040 [/* For disassembly only; pattern left blank */]>,
3041 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003042 let Inst{15-12} = 0b1111;
3043}
3044
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003045def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3046 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3047 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3048 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3049 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003050
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003051def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3052 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3053 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003054 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003055 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003056
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003057def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3058 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3059 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3060 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3061 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003062
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003063def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3064 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3065 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003066 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003067 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003068
Raul Herbster37fb5b12007-08-30 23:25:47 +00003069multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003070 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3071 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3072 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3073 (sext_inreg GPR:$Rm, i16)))]>,
3074 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003075
Jim Grosbach3870b752010-10-22 18:35:16 +00003076 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3077 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3078 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3079 (sra GPR:$Rm, (i32 16))))]>,
3080 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003081
Jim Grosbach3870b752010-10-22 18:35:16 +00003082 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3083 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3084 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3085 (sext_inreg GPR:$Rm, i16)))]>,
3086 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003087
Jim Grosbach3870b752010-10-22 18:35:16 +00003088 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3089 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3090 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3091 (sra GPR:$Rm, (i32 16))))]>,
3092 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003093
Jim Grosbach3870b752010-10-22 18:35:16 +00003094 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3095 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3096 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3097 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3098 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003099
Jim Grosbach3870b752010-10-22 18:35:16 +00003100 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3101 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3102 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3103 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3104 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003105}
3106
Raul Herbster37fb5b12007-08-30 23:25:47 +00003107
3108multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003109 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003110 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3111 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3112 [(set GPR:$Rd, (add GPR:$Ra,
3113 (opnode (sext_inreg GPR:$Rn, i16),
3114 (sext_inreg GPR:$Rm, i16))))]>,
3115 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003116
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003117 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003118 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3119 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3120 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3121 (sra GPR:$Rm, (i32 16)))))]>,
3122 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003123
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003124 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003125 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3126 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3127 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3128 (sext_inreg GPR:$Rm, i16))))]>,
3129 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003130
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003131 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003132 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3133 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3134 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3135 (sra GPR:$Rm, (i32 16)))))]>,
3136 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003137
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003138 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003139 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3140 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3141 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3142 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3143 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003144
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003145 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003146 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3147 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3148 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3149 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3150 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003151}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003152
Raul Herbster37fb5b12007-08-30 23:25:47 +00003153defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3154defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003155
Johnny Chen83498e52010-02-12 21:59:23 +00003156// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003157def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3158 (ins GPR:$Rn, GPR:$Rm),
3159 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003160 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003161 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003162
Jim Grosbach3870b752010-10-22 18:35:16 +00003163def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3164 (ins GPR:$Rn, GPR:$Rm),
3165 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003166 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003167 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003168
Jim Grosbach3870b752010-10-22 18:35:16 +00003169def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3170 (ins GPR:$Rn, GPR:$Rm),
3171 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003172 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003173 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003174
Jim Grosbach3870b752010-10-22 18:35:16 +00003175def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3176 (ins GPR:$Rn, GPR:$Rm),
3177 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003178 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003179 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003180
Johnny Chen667d1272010-02-22 18:50:54 +00003181// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003182class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3183 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003184 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003185 bits<4> Rn;
3186 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003187 let Inst{4} = 1;
3188 let Inst{5} = swap;
3189 let Inst{6} = sub;
3190 let Inst{7} = 0;
3191 let Inst{21-20} = 0b00;
3192 let Inst{22} = long;
3193 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00003194 let Inst{11-8} = Rm;
3195 let Inst{3-0} = Rn;
3196}
3197class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3198 InstrItinClass itin, string opc, string asm>
3199 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3200 bits<4> Rd;
3201 let Inst{15-12} = 0b1111;
3202 let Inst{19-16} = Rd;
3203}
3204class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3205 InstrItinClass itin, string opc, string asm>
3206 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3207 bits<4> Ra;
3208 let Inst{15-12} = Ra;
3209}
3210class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3211 InstrItinClass itin, string opc, string asm>
3212 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3213 bits<4> RdLo;
3214 bits<4> RdHi;
3215 let Inst{19-16} = RdHi;
3216 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003217}
3218
3219multiclass AI_smld<bit sub, string opc> {
3220
Jim Grosbach385e1362010-10-22 19:15:30 +00003221 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3222 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003223
Jim Grosbach385e1362010-10-22 19:15:30 +00003224 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3225 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003226
Jim Grosbach385e1362010-10-22 19:15:30 +00003227 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3228 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3229 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003230
Jim Grosbach385e1362010-10-22 19:15:30 +00003231 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3232 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3233 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003234
3235}
3236
3237defm SMLA : AI_smld<0, "smla">;
3238defm SMLS : AI_smld<1, "smls">;
3239
Johnny Chen2ec5e492010-02-22 21:50:40 +00003240multiclass AI_sdml<bit sub, string opc> {
3241
Jim Grosbach385e1362010-10-22 19:15:30 +00003242 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3243 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3244 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3245 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003246}
3247
3248defm SMUA : AI_sdml<0, "smua">;
3249defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003250
Evan Chenga8e29892007-01-19 07:51:42 +00003251//===----------------------------------------------------------------------===//
3252// Misc. Arithmetic Instructions.
3253//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003254
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003255def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3256 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3257 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003258
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003259def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3260 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3261 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3262 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003263
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003264def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3265 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3266 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003267
Evan Cheng9568e5c2011-06-21 06:01:08 +00003268let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003269def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3270 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003271 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003272 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003273
Evan Cheng9568e5c2011-06-21 06:01:08 +00003274let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003275def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3276 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003277 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003278 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003279
Evan Chengf60ceac2011-06-15 17:17:48 +00003280def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3281 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3282 (REVSH GPR:$Rm)>;
3283
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003284def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003285 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3286 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003287 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003288 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003289 0xFFFF0000)))]>,
3290 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003291
Evan Chenga8e29892007-01-19 07:51:42 +00003292// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003293def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3294 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3295def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003296 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003297
Bob Wilsondc66eda2010-08-16 22:26:55 +00003298// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3299// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003300def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003301 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3302 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003303 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003304 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003305 0xFFFF)))]>,
3306 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003307
Evan Chenga8e29892007-01-19 07:51:42 +00003308// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3309// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003310def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003311 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003312def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003313 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003314 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003315
Evan Chenga8e29892007-01-19 07:51:42 +00003316//===----------------------------------------------------------------------===//
3317// Comparison Instructions...
3318//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003319
Jim Grosbach26421962008-10-14 20:36:24 +00003320defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003321 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003322 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003323
Jim Grosbach97a884d2010-12-07 20:41:06 +00003324// ARMcmpZ can re-use the above instruction definitions.
3325def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3326 (CMPri GPR:$src, so_imm:$imm)>;
3327def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3328 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003329def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3330 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3331def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3332 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003333
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003334// FIXME: We have to be careful when using the CMN instruction and comparison
3335// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003336// results:
3337//
3338// rsbs r1, r1, 0
3339// cmp r0, r1
3340// mov r0, #0
3341// it ls
3342// mov r0, #1
3343//
3344// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003345//
Bill Wendling6165e872010-08-26 18:33:51 +00003346// cmn r0, r1
3347// mov r0, #0
3348// it ls
3349// mov r0, #1
3350//
3351// However, the CMN gives the *opposite* result when r1 is 0. This is because
3352// the carry flag is set in the CMP case but not in the CMN case. In short, the
3353// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3354// value of r0 and the carry bit (because the "carry bit" parameter to
3355// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3356// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3357// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3358// parameter to AddWithCarry is defined as 0).
3359//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003360// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003361//
3362// x = 0
3363// ~x = 0xFFFF FFFF
3364// ~x + 1 = 0x1 0000 0000
3365// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3366//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003367// Therefore, we should disable CMN when comparing against zero, until we can
3368// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3369// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003370//
3371// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3372//
3373// This is related to <rdar://problem/7569620>.
3374//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003375//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3376// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003377
Evan Chenga8e29892007-01-19 07:51:42 +00003378// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003379defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003380 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003381 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003382defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003383 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003384 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003385
David Goodwinc0309b42009-06-29 15:33:01 +00003386defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003387 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003388 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003389
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003390//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3391// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003392
David Goodwinc0309b42009-06-29 15:33:01 +00003393def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003394 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003395
Evan Cheng218977b2010-07-13 19:27:42 +00003396// Pseudo i64 compares for some floating point compares.
3397let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3398 Defs = [CPSR] in {
3399def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003400 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003401 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003402 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3403
3404def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003405 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003406 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3407} // usesCustomInserter
3408
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003409
Evan Chenga8e29892007-01-19 07:51:42 +00003410// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003411// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003412// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003413let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003414def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003415 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003416 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3417 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003418def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3419 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003420 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003421 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003422 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003423def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3424 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3425 4, IIC_iCMOVsr,
3426 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3427 RegConstraint<"$false = $Rd">;
3428
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003429
Evan Chengc4af4632010-11-17 20:13:28 +00003430let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003431def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003432 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003433 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003434 []>,
3435 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003436
Evan Chengc4af4632010-11-17 20:13:28 +00003437let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003438def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3439 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003440 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003441 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003442 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003443
Evan Cheng63f35442010-11-13 02:25:14 +00003444// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003445let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003446def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3447 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003448 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003449
Evan Chengc4af4632010-11-17 20:13:28 +00003450let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003451def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3452 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003453 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003454 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003455 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003456} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003457
Jim Grosbach3728e962009-12-10 00:11:09 +00003458//===----------------------------------------------------------------------===//
3459// Atomic operations intrinsics
3460//
3461
Bob Wilsonf74a4292010-10-30 00:54:37 +00003462def memb_opt : Operand<i32> {
3463 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003464 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003465}
Jim Grosbach3728e962009-12-10 00:11:09 +00003466
Bob Wilsonf74a4292010-10-30 00:54:37 +00003467// memory barriers protect the atomic sequences
3468let hasSideEffects = 1 in {
3469def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3470 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3471 Requires<[IsARM, HasDB]> {
3472 bits<4> opt;
3473 let Inst{31-4} = 0xf57ff05;
3474 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003475}
Jim Grosbach3728e962009-12-10 00:11:09 +00003476}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003477
Bob Wilsonf74a4292010-10-30 00:54:37 +00003478def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003479 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003480 Requires<[IsARM, HasDB]> {
3481 bits<4> opt;
3482 let Inst{31-4} = 0xf57ff04;
3483 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003484}
3485
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003486// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003487def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3488 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003489 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003490 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003491 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003492 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003493}
3494
Jim Grosbach66869102009-12-11 18:52:41 +00003495let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003496 let Uses = [CPSR] in {
3497 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003498 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003499 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3500 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003501 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003502 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3503 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003504 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003505 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3506 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003508 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3509 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003510 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003511 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3512 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003514 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003515 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3516 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3517 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3518 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3520 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3521 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3522 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3523 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3524 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3525 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3526 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003527 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003529 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3530 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003532 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3533 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003535 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3536 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003538 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3539 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003541 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3542 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003544 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003545 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3546 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3547 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3548 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3550 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3551 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3553 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3554 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3556 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003557 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003559 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3560 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003562 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3563 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003565 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3566 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003568 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3569 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003571 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3572 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003574 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003575 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3577 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3578 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3580 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3581 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3583 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3584 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3586 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003587
3588 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003589 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003590 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3591 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003593 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3594 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003595 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003596 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3597
Jim Grosbache801dc42009-12-12 01:40:06 +00003598 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003599 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3601 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003602 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003603 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3604 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003606 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3607}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003608}
3609
3610let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003611def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3612 "ldrexb", "\t$Rt, $addr", []>;
3613def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3614 "ldrexh", "\t$Rt, $addr", []>;
3615def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3616 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003617let hasExtraDefRegAllocReq = 1 in
3618 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3619 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003620}
3621
Jim Grosbach86875a22010-10-29 19:58:57 +00003622let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003623def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3624 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3625def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3626 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3627def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3628 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003629}
3630
3631let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003632def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003633 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3634 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003635
Johnny Chenb9436272010-02-17 22:37:58 +00003636// Clear-Exclusive is for disassembly only.
3637def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3638 [/* For disassembly only; pattern left blank */]>,
3639 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003640 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003641}
3642
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003643// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3644let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003645def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3646 [/* For disassembly only; pattern left blank */]>;
3647def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3648 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003649}
3650
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003651//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003652// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003653//
3654
Jim Grosbach83ab0702011-07-13 22:01:08 +00003655def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3656 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003657 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003658 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3659 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003660 bits<4> opc1;
3661 bits<4> CRn;
3662 bits<4> CRd;
3663 bits<4> cop;
3664 bits<3> opc2;
3665 bits<4> CRm;
3666
3667 let Inst{3-0} = CRm;
3668 let Inst{4} = 0;
3669 let Inst{7-5} = opc2;
3670 let Inst{11-8} = cop;
3671 let Inst{15-12} = CRd;
3672 let Inst{19-16} = CRn;
3673 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003674}
3675
Jim Grosbach83ab0702011-07-13 22:01:08 +00003676def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3677 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003678 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003679 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3680 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003681 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003682 bits<4> opc1;
3683 bits<4> CRn;
3684 bits<4> CRd;
3685 bits<4> cop;
3686 bits<3> opc2;
3687 bits<4> CRm;
3688
3689 let Inst{3-0} = CRm;
3690 let Inst{4} = 0;
3691 let Inst{7-5} = opc2;
3692 let Inst{11-8} = cop;
3693 let Inst{15-12} = CRd;
3694 let Inst{19-16} = CRn;
3695 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003696}
3697
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003698class ACI<dag oops, dag iops, string opc, string asm,
3699 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003700 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003701 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003702 let Inst{27-25} = 0b110;
3703}
3704
Johnny Chen670a4562011-04-04 23:39:08 +00003705multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003706
3707 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003708 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3709 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003710 let Inst{31-28} = op31_28;
3711 let Inst{24} = 1; // P = 1
3712 let Inst{21} = 0; // W = 0
3713 let Inst{22} = 0; // D = 0
3714 let Inst{20} = load;
3715 }
3716
3717 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003718 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3719 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003720 let Inst{31-28} = op31_28;
3721 let Inst{24} = 1; // P = 1
3722 let Inst{21} = 1; // W = 1
3723 let Inst{22} = 0; // D = 0
3724 let Inst{20} = load;
3725 }
3726
3727 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003728 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3729 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003730 let Inst{31-28} = op31_28;
3731 let Inst{24} = 0; // P = 0
3732 let Inst{21} = 1; // W = 1
3733 let Inst{22} = 0; // D = 0
3734 let Inst{20} = load;
3735 }
3736
3737 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003738 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3739 ops),
3740 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003741 let Inst{31-28} = op31_28;
3742 let Inst{24} = 0; // P = 0
3743 let Inst{23} = 1; // U = 1
3744 let Inst{21} = 0; // W = 0
3745 let Inst{22} = 0; // D = 0
3746 let Inst{20} = load;
3747 }
3748
3749 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003750 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3751 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003752 let Inst{31-28} = op31_28;
3753 let Inst{24} = 1; // P = 1
3754 let Inst{21} = 0; // W = 0
3755 let Inst{22} = 1; // D = 1
3756 let Inst{20} = load;
3757 }
3758
3759 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003760 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3761 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3762 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003763 let Inst{31-28} = op31_28;
3764 let Inst{24} = 1; // P = 1
3765 let Inst{21} = 1; // W = 1
3766 let Inst{22} = 1; // D = 1
3767 let Inst{20} = load;
3768 }
3769
3770 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003771 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3772 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3773 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003774 let Inst{31-28} = op31_28;
3775 let Inst{24} = 0; // P = 0
3776 let Inst{21} = 1; // W = 1
3777 let Inst{22} = 1; // D = 1
3778 let Inst{20} = load;
3779 }
3780
3781 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003782 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3783 ops),
3784 !strconcat(!strconcat(opc, "l"), cond),
3785 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003786 let Inst{31-28} = op31_28;
3787 let Inst{24} = 0; // P = 0
3788 let Inst{23} = 1; // U = 1
3789 let Inst{21} = 0; // W = 0
3790 let Inst{22} = 1; // D = 1
3791 let Inst{20} = load;
3792 }
3793}
3794
Johnny Chen670a4562011-04-04 23:39:08 +00003795defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3796defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3797defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3798defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003799
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003800//===----------------------------------------------------------------------===//
3801// Move between coprocessor and ARM core register -- for disassembly only
3802//
3803
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003804class MovRCopro<string opc, bit direction, dag oops, dag iops,
3805 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003806 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003807 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003808 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003809 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003810
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003811 bits<4> Rt;
3812 bits<4> cop;
3813 bits<3> opc1;
3814 bits<3> opc2;
3815 bits<4> CRm;
3816 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003817
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003818 let Inst{15-12} = Rt;
3819 let Inst{11-8} = cop;
3820 let Inst{23-21} = opc1;
3821 let Inst{7-5} = opc2;
3822 let Inst{3-0} = CRm;
3823 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003824}
3825
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003826def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003827 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003828 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3829 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003830 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3831 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003832def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003833 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003834 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3835 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003836
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003837def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3838 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3839
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003840class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3841 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003842 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003843 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003844 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003845 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003846 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003847
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003848 bits<4> Rt;
3849 bits<4> cop;
3850 bits<3> opc1;
3851 bits<3> opc2;
3852 bits<4> CRm;
3853 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003854
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003855 let Inst{15-12} = Rt;
3856 let Inst{11-8} = cop;
3857 let Inst{23-21} = opc1;
3858 let Inst{7-5} = opc2;
3859 let Inst{3-0} = CRm;
3860 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003861}
3862
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003863def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003864 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003865 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3866 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003867 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3868 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003869def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003870 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003871 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3872 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003873
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003874def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3875 imm:$CRm, imm:$opc2),
3876 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3877
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003878class MovRRCopro<string opc, bit direction,
3879 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003880 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003881 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003882 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003883 let Inst{23-21} = 0b010;
3884 let Inst{20} = direction;
3885
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003886 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003887 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003888 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003889 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003890 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003891
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003892 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003893 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003894 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003895 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003896 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003897}
3898
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003899def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3900 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3901 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003902def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3903
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003904class MovRRCopro2<string opc, bit direction,
3905 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003906 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003907 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3908 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003909 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003910 let Inst{23-21} = 0b010;
3911 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003912
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003913 bits<4> Rt;
3914 bits<4> Rt2;
3915 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003916 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003917 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003918
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003919 let Inst{15-12} = Rt;
3920 let Inst{19-16} = Rt2;
3921 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003922 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003923 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003924}
3925
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003926def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3927 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3928 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003929def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003930
Johnny Chenb98e1602010-02-12 18:55:33 +00003931//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003932// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003933//
3934
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003935// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003936def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3937 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003938 bits<4> Rd;
3939 let Inst{23-16} = 0b00001111;
3940 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003941 let Inst{7-4} = 0b0000;
3942}
3943
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003944def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3945
3946def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3947 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003948 bits<4> Rd;
3949 let Inst{23-16} = 0b01001111;
3950 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003951 let Inst{7-4} = 0b0000;
3952}
3953
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003954// Move from ARM core register to Special Register
3955//
3956// No need to have both system and application versions, the encodings are the
3957// same and the assembly parser has no way to distinguish between them. The mask
3958// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3959// the mask with the fields to be accessed in the special register.
3960def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003961 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003962 bits<5> mask;
3963 bits<4> Rn;
3964
3965 let Inst{23} = 0;
3966 let Inst{22} = mask{4}; // R bit
3967 let Inst{21-20} = 0b10;
3968 let Inst{19-16} = mask{3-0};
3969 let Inst{15-12} = 0b1111;
3970 let Inst{11-4} = 0b00000000;
3971 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003972}
3973
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003974def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003975 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003976 bits<5> mask;
3977 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003978
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003979 let Inst{23} = 0;
3980 let Inst{22} = mask{4}; // R bit
3981 let Inst{21-20} = 0b10;
3982 let Inst{19-16} = mask{3-0};
3983 let Inst{15-12} = 0b1111;
3984 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003985}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003986
3987//===----------------------------------------------------------------------===//
3988// TLS Instructions
3989//
3990
3991// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003992// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003993// complete with fixup for the aeabi_read_tp function.
3994let isCall = 1,
3995 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3996 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3997 [(set R0, ARMthread_pointer)]>;
3998}
3999
4000//===----------------------------------------------------------------------===//
4001// SJLJ Exception handling intrinsics
4002// eh_sjlj_setjmp() is an instruction sequence to store the return
4003// address and save #0 in R0 for the non-longjmp case.
4004// Since by its nature we may be coming from some other function to get
4005// here, and we're using the stack frame for the containing function to
4006// save/restore registers, we can't keep anything live in regs across
4007// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004008// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004009// except for our own input by listing the relevant registers in Defs. By
4010// doing so, we also cause the prologue/epilogue code to actively preserve
4011// all of the callee-saved resgisters, which is exactly what we want.
4012// A constant value is passed in $val, and we use the location as a scratch.
4013//
4014// These are pseudo-instructions and are lowered to individual MC-insts, so
4015// no encoding information is necessary.
4016let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004017 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004018 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004019 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4020 NoItinerary,
4021 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4022 Requires<[IsARM, HasVFP2]>;
4023}
4024
4025let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004026 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004027 hasSideEffects = 1, isBarrier = 1 in {
4028 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4029 NoItinerary,
4030 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4031 Requires<[IsARM, NoVFP]>;
4032}
4033
4034// FIXME: Non-Darwin version(s)
4035let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4036 Defs = [ R7, LR, SP ] in {
4037def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4038 NoItinerary,
4039 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4040 Requires<[IsARM, IsDarwin]>;
4041}
4042
4043// eh.sjlj.dispatchsetup pseudo-instruction.
4044// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4045// handled when the pseudo is expanded (which happens before any passes
4046// that need the instruction size).
4047let isBarrier = 1, hasSideEffects = 1 in
4048def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004049 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4050 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004051 Requires<[IsDarwin]>;
4052
4053//===----------------------------------------------------------------------===//
4054// Non-Instruction Patterns
4055//
4056
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004057// ARMv4 indirect branch using (MOVr PC, dst)
4058let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4059 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004060 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004061 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4062 Requires<[IsARM, NoV4T]>;
4063
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004064// Large immediate handling.
4065
4066// 32-bit immediate using two piece so_imms or movw + movt.
4067// This is a single pseudo instruction, the benefit is that it can be remat'd
4068// as a single unit instead of having to handle reg inputs.
4069// FIXME: Remove this when we can do generalized remat.
4070let isReMaterializable = 1, isMoveImm = 1 in
4071def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4072 [(set GPR:$dst, (arm_i32imm:$src))]>,
4073 Requires<[IsARM]>;
4074
4075// Pseudo instruction that combines movw + movt + add pc (if PIC).
4076// It also makes it possible to rematerialize the instructions.
4077// FIXME: Remove this when we can do generalized remat and when machine licm
4078// can properly the instructions.
4079let isReMaterializable = 1 in {
4080def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4081 IIC_iMOVix2addpc,
4082 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4083 Requires<[IsARM, UseMovt]>;
4084
4085def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4086 IIC_iMOVix2,
4087 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4088 Requires<[IsARM, UseMovt]>;
4089
4090let AddedComplexity = 10 in
4091def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4092 IIC_iMOVix2ld,
4093 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4094 Requires<[IsARM, UseMovt]>;
4095} // isReMaterializable
4096
4097// ConstantPool, GlobalAddress, and JumpTable
4098def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4099 Requires<[IsARM, DontUseMovt]>;
4100def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4101def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4102 Requires<[IsARM, UseMovt]>;
4103def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4104 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4105
4106// TODO: add,sub,and, 3-instr forms?
4107
4108// Tail calls
4109def : ARMPat<(ARMtcret tcGPR:$dst),
4110 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4111
4112def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4113 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4114
4115def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4116 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4117
4118def : ARMPat<(ARMtcret tcGPR:$dst),
4119 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4120
4121def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4122 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4123
4124def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4125 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4126
4127// Direct calls
4128def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4129 Requires<[IsARM, IsNotDarwin]>;
4130def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4131 Requires<[IsARM, IsDarwin]>;
4132
4133// zextload i1 -> zextload i8
4134def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4135def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4136
4137// extload -> zextload
4138def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4139def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4140def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4141def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4142
4143def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4144
4145def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4146def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4147
4148// smul* and smla*
4149def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4150 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4151 (SMULBB GPR:$a, GPR:$b)>;
4152def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4153 (SMULBB GPR:$a, GPR:$b)>;
4154def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4155 (sra GPR:$b, (i32 16))),
4156 (SMULBT GPR:$a, GPR:$b)>;
4157def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4158 (SMULBT GPR:$a, GPR:$b)>;
4159def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4160 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4161 (SMULTB GPR:$a, GPR:$b)>;
4162def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4163 (SMULTB GPR:$a, GPR:$b)>;
4164def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4165 (i32 16)),
4166 (SMULWB GPR:$a, GPR:$b)>;
4167def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4168 (SMULWB GPR:$a, GPR:$b)>;
4169
4170def : ARMV5TEPat<(add GPR:$acc,
4171 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4172 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4173 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4174def : ARMV5TEPat<(add GPR:$acc,
4175 (mul sext_16_node:$a, sext_16_node:$b)),
4176 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4177def : ARMV5TEPat<(add GPR:$acc,
4178 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4179 (sra GPR:$b, (i32 16)))),
4180 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4181def : ARMV5TEPat<(add GPR:$acc,
4182 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4183 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4184def : ARMV5TEPat<(add GPR:$acc,
4185 (mul (sra GPR:$a, (i32 16)),
4186 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4187 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4188def : ARMV5TEPat<(add GPR:$acc,
4189 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4190 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4191def : ARMV5TEPat<(add GPR:$acc,
4192 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4193 (i32 16))),
4194 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4195def : ARMV5TEPat<(add GPR:$acc,
4196 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4197 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4198
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004199
4200// Pre-v7 uses MCR for synchronization barriers.
4201def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4202 Requires<[IsARM, HasV6]>;
4203
4204
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004205//===----------------------------------------------------------------------===//
4206// Thumb Support
4207//
4208
4209include "ARMInstrThumb.td"
4210
4211//===----------------------------------------------------------------------===//
4212// Thumb2 Support
4213//
4214
4215include "ARMInstrThumb2.td"
4216
4217//===----------------------------------------------------------------------===//
4218// Floating Point Support
4219//
4220
4221include "ARMInstrVFP.td"
4222
4223//===----------------------------------------------------------------------===//
4224// Advanced SIMD (NEON) Support
4225//
4226
4227include "ARMInstrNEON.td"
4228
Jim Grosbachc83d5042011-07-14 19:47:47 +00004229//===----------------------------------------------------------------------===//
4230// Assembler aliases
4231//
4232
4233// Memory barriers
4234def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4235def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4236def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4237
4238// System instructions
4239def : MnemonicAlias<"swi", "svc">;
4240
4241// Load / Store Multiple
4242def : MnemonicAlias<"ldmfd", "ldm">;
4243def : MnemonicAlias<"ldmia", "ldm">;
4244def : MnemonicAlias<"stmfd", "stmdb">;
4245def : MnemonicAlias<"stmia", "stm">;
4246def : MnemonicAlias<"stmea", "stm">;
4247
Jim Grosbachf6c05252011-07-21 17:23:04 +00004248// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4249// shift amount is zero (i.e., unspecified).
4250def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4251 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4252def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4253 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004254
4255// PUSH/POP aliases for STM/LDM
4256def : InstAlias<"push${p} $regs",
4257 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4258def : InstAlias<"pop${p} $regs",
4259 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004260
4261// RSB two-operand forms (optional explicit destination operand)
4262def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4263 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4264 Requires<[IsARM]>;
4265def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4266 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4267 Requires<[IsARM]>;
4268def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4269 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4270 cc_out:$s)>, Requires<[IsARM]>;
4271def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4272 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4273 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004274// RSC two-operand forms (optional explicit destination operand)
4275def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4276 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4277 Requires<[IsARM]>;
4278def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4279 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4280 Requires<[IsARM]>;
4281def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4282 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4283 cc_out:$s)>, Requires<[IsARM]>;
4284def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4285 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4286 cc_out:$s)>, Requires<[IsARM]>;