blob: 720b37056a37bea0bf2ea8520dc11c2b37668657 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010044#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020055#include "intel_dpll_mgr.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010056#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
Chris Wilsond501b1d2016-04-13 17:35:02 +010060#include "i915_gem.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070063
Linus Torvalds1da177e2005-04-16 15:20:36 -070064/* General customization:
65 */
66
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
Daniel Vetter5b4fd5b2016-04-25 09:35:38 +020069#define DRIVER_DATE "20160425"
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Mika Kuoppalac883ef12014-10-28 17:32:30 +020071#undef WARN_ON
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010072/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
Joonas Lahtinen152b2262015-12-18 14:27:27 +020080#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010081#endif
82
Jani Nikulacd9bfac2015-03-12 13:01:12 +020083#undef WARN_ON_ONCE
Joonas Lahtinen152b2262015-12-18 14:27:27 +020084#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
Jani Nikulacd9bfac2015-03-12 13:01:12 +020085
Daniel Vetter5f77eeb2014-12-08 16:40:10 +010086#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
Mika Kuoppalac883ef12014-10-28 17:32:30 +020088
Rob Clarke2c719b2014-12-15 13:56:32 -050089/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020098 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500100 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 unlikely(__ret_warn_on); \
102})
103
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Jesse Barnes317c35d2008-08-25 15:11:06 -0700106
Imre Deak4fec15d2016-03-16 13:39:08 +0200107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
Jani Nikula42a8ca42015-08-27 16:23:30 +0300111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
Jani Nikula87ad3212016-01-14 12:53:34 +0200116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
Linus Torvalds1da177e2005-04-16 15:20:36 -0700121enum pipe {
Jesse Barnes317c35d2008-08-25 15:11:06 -0700122 INVALID_PIPE = -1,
123 PIPE_A = 0,
124 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800125 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700128};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800129#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700130
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200135 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200138 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200139};
Jani Nikulada205632016-03-15 21:51:10 +0200140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200156 default:
157 return "<invalid>";
158 }
159}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200160
Jani Nikula4d1de972016-03-18 17:05:42 +0200161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
Damien Lespiau84139d12014-03-28 00:18:32 +0530166/*
Matt Roper31409e92015-09-24 15:53:09 -0700167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
Damien Lespiau84139d12014-03-28 00:18:32 +0530171 */
Jesse Barnes80824002009-09-10 15:28:06 -0700172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800175 PLANE_C,
Matt Roper31409e92015-09-24 15:53:09 -0700176 PLANE_CURSOR,
177 I915_MAX_PLANES,
Jesse Barnes80824002009-09-10 15:28:06 -0700178};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800179#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800180
Damien Lespiaud615a162014-03-03 17:31:48 +0000181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300182
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300193#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
Paulo Zanonib97186f2013-05-03 12:15:36 -0300205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300215 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
Imre Deak319be8a2014-03-04 19:22:57 +0200223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300226 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200227 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300228 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100233 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100234 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300235 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300236
237 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300246
Egbert Eich1d843f92013-02-25 12:06:49 -0500247enum hpd_pin {
248 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700253 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800257 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500258 HPD_NUM_PINS
259};
260
Jani Nikulac91711f2015-05-28 15:43:48 +0300261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
Jani Nikula5fcece82015-05-27 15:03:42 +0300264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
Chris Wilson2a2d5482012-12-03 11:49:06 +0000294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700300
Damien Lespiau055e3932014-08-18 13:49:10 +0100301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
Damien Lespiaudd740782015-02-28 14:54:08 +0000306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800314
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
Damien Lespiaud79b8142014-05-13 23:32:23 +0100319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300327#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
328 list_for_each_entry(intel_plane, \
329 &(dev)->mode_config.plane_list, \
330 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200331 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300332
Damien Lespiaud063ae42014-05-13 23:32:21 +0100333#define for_each_intel_crtc(dev, intel_crtc) \
334 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
335
Damien Lespiaub2784e12014-08-05 11:29:37 +0100336#define for_each_intel_encoder(dev, intel_encoder) \
337 list_for_each_entry(intel_encoder, \
338 &(dev)->mode_config.encoder_list, \
339 base.head)
340
Ander Conselvan de Oliveira3a3371f2015-03-03 15:21:56 +0200341#define for_each_intel_connector(dev, intel_connector) \
342 list_for_each_entry(intel_connector, \
343 &dev->mode_config.connector_list, \
344 base.head)
345
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200346#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
347 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200348 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c122012-07-05 09:50:24 +0200349
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800350#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
351 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200352 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800353
Borun Fub04c5bd2014-07-12 10:02:27 +0530354#define for_each_power_domain(domain, mask) \
355 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200356 for_each_if ((1 << (domain)) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530357
Daniel Vettere7b903d2013-06-05 13:34:14 +0200358struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100359struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100360struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200361
Chris Wilsona6f766f2015-04-27 13:41:20 +0100362struct drm_i915_file_private {
363 struct drm_i915_private *dev_priv;
364 struct drm_file *file;
365
366 struct {
367 spinlock_t lock;
368 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100369/* 20ms is a fairly arbitrary limit (greater than the average frame time)
370 * chosen to prevent the CPU getting more than a frame ahead of the GPU
371 * (when using lax throttling for the frontbuffer). We also use it to
372 * offer free GPU waitboosts for severely congested workloads.
373 */
374#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100375 } mm;
376 struct idr context_idr;
377
Chris Wilson2e1b8732015-04-27 13:41:22 +0100378 struct intel_rps_client {
379 struct list_head link;
380 unsigned boosts;
381 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100382
Tvrtko Ursulinde1add32016-01-15 15:12:50 +0000383 unsigned int bsd_ring;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100384};
385
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100386/* Used by dp and fdi links */
387struct intel_link_m_n {
388 uint32_t tu;
389 uint32_t gmch_m;
390 uint32_t gmch_n;
391 uint32_t link_m;
392 uint32_t link_n;
393};
394
395void intel_link_compute_m_n(int bpp, int nlanes,
396 int pixel_clock, int link_clock,
397 struct intel_link_m_n *m_n);
398
Linus Torvalds1da177e2005-04-16 15:20:36 -0700399/* Interface history:
400 *
401 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100402 * 1.2: Add Power Management
403 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100404 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000405 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000406 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
407 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700408 */
409#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000410#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411#define DRIVER_PATCHLEVEL 0
412
Chris Wilson23bc5982010-09-29 16:10:57 +0100413#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -0700414
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700415struct opregion_header;
416struct opregion_acpi;
417struct opregion_swsci;
418struct opregion_asle;
419
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100420struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000421 struct opregion_header *header;
422 struct opregion_acpi *acpi;
423 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300424 u32 swsci_gbda_sub_functions;
425 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000426 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200427 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200428 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200429 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000430 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200431 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100432};
Chris Wilson44834a62010-08-19 16:09:23 +0100433#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100434
Chris Wilson6ef3d422010-08-04 20:26:07 +0100435struct intel_overlay;
436struct intel_overlay_error_state;
437
Jesse Barnesde151cf2008-11-12 10:03:55 -0800438#define I915_FENCE_REG_NONE -1
Ville Syrjälä42b5aea2013-04-09 13:02:47 +0300439#define I915_MAX_NUM_FENCES 32
440/* 32 fences + sign bit for FENCE_REG_NONE */
441#define I915_MAX_NUM_FENCE_BITS 6
Jesse Barnesde151cf2008-11-12 10:03:55 -0800442
443struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200444 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000445 struct drm_i915_gem_object *obj;
Chris Wilson1690e1e2011-12-14 13:57:08 +0100446 int pin_count;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800447};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000448
yakui_zhao9b9d1722009-05-31 17:17:17 +0800449struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100450 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800451 u8 dvo_port;
452 u8 slave_addr;
453 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100454 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400455 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800456};
457
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000458struct intel_display_error_state;
459
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700460struct drm_i915_error_state {
Daniel Vetter742cbee2012-04-27 15:17:39 +0200461 struct kref ref;
Ben Widawsky585b0282014-01-30 00:19:37 -0800462 struct timeval time;
463
Mika Kuoppalacb383002014-02-25 17:11:25 +0200464 char error_msg[128];
Chris Wilsoneb5be9d2015-08-07 20:24:15 +0100465 int iommu;
Mika Kuoppala48b031e2014-02-25 17:11:27 +0200466 u32 reset_count;
Mika Kuoppala62d5d692014-02-25 17:11:28 +0200467 u32 suspend_count;
Mika Kuoppalacb383002014-02-25 17:11:25 +0200468
Ben Widawsky585b0282014-01-30 00:19:37 -0800469 /* Generic register state */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700470 u32 eir;
471 u32 pgtbl_er;
Ben Widawskybe998e22012-04-26 16:03:00 -0700472 u32 ier;
Rodrigo Vivi885ea5a2014-08-05 10:07:13 -0700473 u32 gtier[4];
Ben Widawskyb9a39062012-06-04 14:42:52 -0700474 u32 ccid;
Chris Wilson0f3b6842013-01-15 12:05:55 +0000475 u32 derrmr;
476 u32 forcewake;
Ben Widawsky585b0282014-01-30 00:19:37 -0800477 u32 error; /* gen6+ */
478 u32 err_int; /* gen7 */
Mika Kuoppala6c826f32015-03-24 14:54:19 +0200479 u32 fault_data0; /* gen8, gen9 */
480 u32 fault_data1; /* gen8, gen9 */
Ben Widawsky585b0282014-01-30 00:19:37 -0800481 u32 done_reg;
Ben Widawsky91ec5d12014-01-30 00:19:39 -0800482 u32 gac_eco;
483 u32 gam_ecochk;
484 u32 gab_ctl;
485 u32 gfx_mode;
Ben Widawsky585b0282014-01-30 00:19:37 -0800486 u32 extra_instdone[I915_NUM_INSTDONE_REG];
Ben Widawsky585b0282014-01-30 00:19:37 -0800487 u64 fence[I915_MAX_NUM_FENCES];
488 struct intel_overlay_error_state *overlay;
489 struct intel_display_error_state *display;
Ben Widawsky0ca36d72014-06-30 09:53:41 -0700490 struct drm_i915_error_object *semaphore_obj;
Ben Widawsky585b0282014-01-30 00:19:37 -0800491
Chris Wilson52d39a22012-02-15 11:25:37 +0000492 struct drm_i915_error_ring {
Chris Wilson372fbb82014-01-27 13:52:34 +0000493 bool valid;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800494 /* Software tracked state */
495 bool waiting;
496 int hangcheck_score;
497 enum intel_ring_hangcheck_action hangcheck_action;
498 int num_requests;
499
500 /* our own tracking of ring head and tail */
501 u32 cpu_ring_head;
502 u32 cpu_ring_tail;
503
Chris Wilson14fd0d62016-04-07 07:29:10 +0100504 u32 last_seqno;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000505 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800506
507 /* Register state */
Chris Wilson94f8cf12015-04-07 16:20:47 +0100508 u32 start;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800509 u32 tail;
510 u32 head;
511 u32 ctl;
512 u32 hws;
513 u32 ipeir;
514 u32 ipehr;
515 u32 instdone;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800516 u32 bbstate;
517 u32 instpm;
518 u32 instps;
519 u32 seqno;
520 u64 bbaddr;
Chris Wilson50877442014-03-21 12:41:53 +0000521 u64 acthd;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800522 u32 fault_reg;
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700523 u64 faddr;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800524 u32 rc_psmi; /* sleep state */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000525 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawsky362b8af2014-01-30 00:19:38 -0800526
Chris Wilson52d39a22012-02-15 11:25:37 +0000527 struct drm_i915_error_object {
528 int page_count;
Michel Thierrye1f12322015-07-29 17:23:56 +0100529 u64 gtt_offset;
Chris Wilson52d39a22012-02-15 11:25:37 +0000530 u32 *pages[0];
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200531 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
Ben Widawsky362b8af2014-01-30 00:19:38 -0800532
arun.siluvery@linux.intel.comf85db052016-03-01 11:24:36 +0000533 struct drm_i915_error_object *wa_ctx;
534
Chris Wilson52d39a22012-02-15 11:25:37 +0000535 struct drm_i915_error_request {
536 long jiffies;
537 u32 seqno;
Chris Wilsonee4f42b2012-02-15 11:25:38 +0000538 u32 tail;
Chris Wilson52d39a22012-02-15 11:25:37 +0000539 } *requests;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800540
541 struct {
542 u32 gfx_mode;
543 union {
544 u64 pdp[4];
545 u32 pp_dir_base;
546 };
547 } vm_info;
Chris Wilsonab0e7ff2014-02-25 17:11:24 +0200548
549 pid_t pid;
550 char comm[TASK_COMM_LEN];
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000551 } ring[I915_NUM_ENGINES];
Chris Wilson3a448732014-08-12 20:05:47 +0100552
Chris Wilson9df30792010-02-18 10:24:56 +0000553 struct drm_i915_error_buffer {
Chris Wilsona779e5a2011-01-09 21:07:49 +0000554 u32 size;
Chris Wilson9df30792010-02-18 10:24:56 +0000555 u32 name;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000556 u32 rseqno[I915_NUM_ENGINES], wseqno;
Michel Thierrye1f12322015-07-29 17:23:56 +0100557 u64 gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +0000558 u32 read_domains;
559 u32 write_domain;
Daniel Vetter4b9de732011-10-09 21:52:02 +0200560 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
Chris Wilson9df30792010-02-18 10:24:56 +0000561 s32 pinned:2;
562 u32 tiling:2;
563 u32 dirty:1;
564 u32 purgeable:1;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100565 u32 userptr:1;
Daniel Vetter5d1333f2012-02-16 11:03:29 +0100566 s32 ring:4;
Chris Wilsonf56383c2013-09-25 10:23:19 +0100567 u32 cache_level:3;
Ben Widawsky95f53012013-07-31 17:00:15 -0700568 } **active_bo, **pinned_bo;
Ben Widawsky6c7a01e2014-01-30 00:19:40 -0800569
Ben Widawsky95f53012013-07-31 17:00:15 -0700570 u32 *active_bo_count, *pinned_bo_count;
Chris Wilson3a448732014-08-12 20:05:47 +0100571 u32 vm_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700572};
573
Jani Nikula7bd688c2013-11-08 16:48:56 +0200574struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200575struct intel_encoder;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200576struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000577struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100578struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200579struct intel_limit;
580struct dpll;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100581
Jesse Barnese70236a2009-09-21 10:42:27 -0700582struct drm_i915_display_funcs {
Jesse Barnese70236a2009-09-21 10:42:27 -0700583 int (*get_display_clock_speed)(struct drm_device *dev);
584 int (*get_fifo_size)(struct drm_device *dev, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100585 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800586 int (*compute_intermediate_wm)(struct drm_device *dev,
587 struct intel_crtc *intel_crtc,
588 struct intel_crtc_state *newstate);
589 void (*initial_watermarks)(struct intel_crtc_state *cstate);
590 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
Ville Syrjälä46ba6142013-09-10 11:40:40 +0300591 void (*update_wm)(struct drm_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200592 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
593 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100594 /* Returns the active state of the crtc, and if the crtc is active,
595 * fills out the pipe-config with the hw state. */
596 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200597 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000598 void (*get_initial_plane_config)(struct intel_crtc *,
599 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200600 int (*crtc_compute_clock)(struct intel_crtc *crtc,
601 struct intel_crtc_state *crtc_state);
Daniel Vetter76e5a892012-06-29 22:39:33 +0200602 void (*crtc_enable)(struct drm_crtc *crtc);
603 void (*crtc_disable)(struct drm_crtc *crtc);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200604 void (*audio_codec_enable)(struct drm_connector *connector,
605 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300606 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200607 void (*audio_codec_disable)(struct intel_encoder *encoder);
Jesse Barnes674cf962011-04-28 14:27:04 -0700608 void (*fdi_link_train)(struct drm_crtc *crtc);
Jesse Barnes6067aae2011-04-28 15:04:31 -0700609 void (*init_clock_gating)(struct drm_device *dev);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -0700610 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
611 struct drm_framebuffer *fb,
Keith Packarded8d1972013-07-22 18:49:58 -0700612 struct drm_i915_gem_object *obj,
John Harrison6258fbe2015-05-29 17:43:48 +0100613 struct drm_i915_gem_request *req,
Keith Packarded8d1972013-07-22 18:49:58 -0700614 uint32_t flags);
Daniel Vetter20afbda2012-12-11 14:05:07 +0100615 void (*hpd_irq_setup)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700616 /* clock updates for mode set */
617 /* cursor updates */
618 /* render clock increase/decrease */
619 /* display clock increase/decrease */
620 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000621
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200622 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
623 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700624};
625
Mika Kuoppala48c10262015-01-16 11:34:41 +0200626enum forcewake_domain_id {
627 FW_DOMAIN_ID_RENDER = 0,
628 FW_DOMAIN_ID_BLITTER,
629 FW_DOMAIN_ID_MEDIA,
630
631 FW_DOMAIN_ID_COUNT
632};
633
634enum forcewake_domains {
635 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
636 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
637 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
638 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
639 FORCEWAKE_BLITTER |
640 FORCEWAKE_MEDIA)
641};
642
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100643#define FW_REG_READ (1)
644#define FW_REG_WRITE (2)
645
646enum forcewake_domains
647intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
648 i915_reg_t reg, unsigned int op);
649
Chris Wilson907b28c2013-07-19 20:36:52 +0100650struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530651 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200652 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530653 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +0200654 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700655
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
657 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
658 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
659 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200661 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700662 uint8_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200663 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700664 uint16_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200665 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700666 uint32_t val, bool trace);
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200667 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
Ben Widawsky0b274482013-10-04 21:22:51 -0700668 uint64_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300669};
670
Chris Wilson907b28c2013-07-19 20:36:52 +0100671struct intel_uncore {
672 spinlock_t lock; /** lock is also taken in irq contexts. */
673
674 struct intel_uncore_funcs funcs;
675
676 unsigned fifo_count;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200677 enum forcewake_domains fw_domains;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100678
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200679 struct intel_uncore_forcewake_domain {
680 struct drm_i915_private *i915;
Mika Kuoppala48c10262015-01-16 11:34:41 +0200681 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100682 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200683 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100684 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200685 i915_reg_t reg_set;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200686 u32 val_set;
687 u32 val_clear;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200688 i915_reg_t reg_ack;
689 i915_reg_t reg_post;
Mika Kuoppala05a2fb12015-01-19 16:20:43 +0200690 u32 val_reset;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200691 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200692
693 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100694};
695
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200696/* Iterate over initialised fw domains */
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100697#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
698 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
699 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
700 (domain__)++) \
701 for_each_if ((mask__) & (domain__)->mask)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200702
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100703#define for_each_fw_domain(domain__, dev_priv__) \
704 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200705
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200706#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
707#define CSR_VERSION_MAJOR(version) ((version) >> 16)
708#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
709
Daniel Vettereb805622015-05-04 14:58:44 +0200710struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200711 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200712 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530713 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200714 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200715 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200716 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200717 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200718 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200719 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200720 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200721};
722
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100723#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
724 func(is_mobile) sep \
725 func(is_i85x) sep \
726 func(is_i915g) sep \
727 func(is_i945gm) sep \
728 func(is_g33) sep \
729 func(need_gfx_hws) sep \
730 func(is_g4x) sep \
731 func(is_pineview) sep \
732 func(is_broadwater) sep \
733 func(is_crestline) sep \
734 func(is_ivybridge) sep \
735 func(is_valleyview) sep \
Wayne Boyer666a4532015-12-09 12:29:35 -0800736 func(is_cherryview) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100737 func(is_haswell) sep \
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +0530738 func(is_skylake) sep \
Rodrigo Vivi7526ac12015-10-27 10:14:54 -0700739 func(is_broxton) sep \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -0700740 func(is_kabylake) sep \
Ben Widawskyb833d682013-08-23 16:00:07 -0700741 func(is_preliminary) sep \
Damien Lespiau79fc46d2013-04-23 16:37:17 +0100742 func(has_fbc) sep \
743 func(has_pipe_cxsr) sep \
744 func(has_hotplug) sep \
745 func(cursor_needs_physical) sep \
746 func(has_overlay) sep \
747 func(overlay_needs_physical) sep \
748 func(supports_tv) sep \
Damien Lespiaudd93be52013-04-22 18:40:39 +0100749 func(has_llc) sep \
Tvrtko Ursulinca377802016-03-02 12:10:31 +0000750 func(has_snoop) sep \
Damien Lespiau30568c42013-04-22 18:40:41 +0100751 func(has_ddi) sep \
752 func(has_fpga_dbg)
Daniel Vetterc96ea642012-08-08 22:01:51 +0200753
Damien Lespiaua587f772013-04-22 18:40:38 +0100754#define DEFINE_FLAG(name) u8 name:1
755#define SEP_SEMICOLON ;
Eugeni Dodonov3d29b842012-01-17 14:43:53 -0200756
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500757struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200758 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100759 u16 device_id;
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700760 u8 num_pipes:3;
Damien Lespiaud615a162014-03-03 17:31:48 +0000761 u8 num_sprites[I915_MAX_PIPES];
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000762 u8 gen;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700763 u8 ring_mask; /* Rings supported by the HW */
Damien Lespiaua587f772013-04-22 18:40:38 +0100764 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200765 /* Register offsets for the various display pipes and transcoders */
766 int pipe_offsets[I915_MAX_TRANSCODERS];
767 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200768 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300769 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600770
771 /* Slice/subslice/EU info */
772 u8 slice_total;
773 u8 subslice_total;
774 u8 subslice_per_slice;
775 u8 eu_total;
776 u8 eu_per_subslice;
Damien Lespiaub7668792015-02-14 18:30:29 +0000777 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
778 u8 subslice_7eu[3];
Jeff McGee38732182015-02-13 10:27:54 -0600779 u8 has_slice_pg:1;
780 u8 has_subslice_pg:1;
781 u8 has_eu_pg:1;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000782
783 struct color_luts {
784 u16 degamma_lut_size;
785 u16 gamma_lut_size;
786 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500787};
788
Damien Lespiaua587f772013-04-22 18:40:38 +0100789#undef DEFINE_FLAG
790#undef SEP_SEMICOLON
791
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800792enum i915_cache_level {
793 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100794 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
795 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
796 caches, eg sampler/render caches, and the
797 large Last-Level-Cache. LLC is coherent with
798 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100799 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800800};
801
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300802struct i915_ctx_hang_stats {
803 /* This context had batch pending when hang was declared */
804 unsigned batch_pending;
805
806 /* This context had batch active when hang was declared */
807 unsigned batch_active;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300808
809 /* Time when this context was last blamed for a GPU reset */
810 unsigned long guilty_ts;
811
Chris Wilson676fa572014-12-24 08:13:39 -0800812 /* If the contexts causes a second GPU hang within this time,
813 * it is permanently banned from submitting any more work.
814 */
815 unsigned long ban_period_seconds;
816
Mika Kuoppalabe62acb2013-08-30 16:19:28 +0300817 /* This context is banned to submit more work */
818 bool banned;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300819};
Ben Widawsky40521052012-06-04 14:42:43 -0700820
821/* This must match up with the value previously used for execbuf2.rsvd1. */
Oscar Mateo821d66d2014-07-03 16:28:00 +0100822#define DEFAULT_CONTEXT_HANDLE 0
David Weinehallb1b38272015-05-20 17:00:13 +0300823
824#define CONTEXT_NO_ZEROMAP (1<<0)
Oscar Mateo31b7a882014-07-03 16:28:01 +0100825/**
826 * struct intel_context - as the name implies, represents a context.
827 * @ref: reference count.
828 * @user_handle: userspace tracking identity for this context.
829 * @remap_slice: l3 row remapping information.
David Weinehallb1b38272015-05-20 17:00:13 +0300830 * @flags: context specific flags:
831 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100832 * @file_priv: filp associated with this context (NULL for global default
833 * context).
834 * @hang_stats: information about the role of this context in possible GPU
835 * hangs.
Tvrtko Ursulin7df113e2015-04-17 12:49:07 +0100836 * @ppgtt: virtual memory space used by this context.
Oscar Mateo31b7a882014-07-03 16:28:01 +0100837 * @legacy_hw_ctx: render context backing object and whether it is correctly
838 * initialized (legacy ring submission mechanism only).
839 * @link: link in the global list of contexts.
840 *
841 * Contexts are memory images used by the hardware to store copies of their
842 * internal state.
843 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100844struct intel_context {
Mika Kuoppaladce32712013-04-30 13:30:33 +0300845 struct kref ref;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100846 int user_handle;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700847 uint8_t remap_slice;
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100848 struct drm_i915_private *i915;
David Weinehallb1b38272015-05-20 17:00:13 +0300849 int flags;
Ben Widawsky40521052012-06-04 14:42:43 -0700850 struct drm_i915_file_private *file_priv;
Mika Kuoppalae59ec132013-06-12 12:35:28 +0300851 struct i915_ctx_hang_stats hang_stats;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200852 struct i915_hw_ppgtt *ppgtt;
Ben Widawskya33afea2013-09-17 21:12:45 -0700853
Chris Wilson5d1808e2016-04-28 09:56:51 +0100854 /* Unique identifier for this context, used by the hw for tracking */
855 unsigned hw_id;
856
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100857 /* Legacy ring buffer submission */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100858 struct {
859 struct drm_i915_gem_object *rcs_state;
860 bool initialized;
861 } legacy_hw_ctx;
862
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100863 /* Execlists */
864 struct {
865 struct drm_i915_gem_object *state;
Oscar Mateo84c23772014-07-24 17:04:15 +0100866 struct intel_ringbuffer *ringbuf;
Mika Kuoppalaa7cbede2015-01-13 11:32:25 +0200867 int pin_count;
Tvrtko Ursulinca82580c2016-01-15 15:10:27 +0000868 struct i915_vma *lrc_vma;
869 u64 lrc_desc;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +0000870 uint32_t *lrc_reg_state;
Chris Wilson24f1d3cc2016-04-28 09:56:53 +0100871 bool initialised;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +0000872 } engine[I915_NUM_ENGINES];
Oscar Mateoc9e003a2014-07-24 17:04:13 +0100873
Ben Widawskya33afea2013-09-17 21:12:45 -0700874 struct list_head link;
Ben Widawsky40521052012-06-04 14:42:43 -0700875};
876
Paulo Zanonia4001f12015-02-13 17:23:44 -0200877enum fb_op_origin {
878 ORIGIN_GTT,
879 ORIGIN_CPU,
880 ORIGIN_CS,
881 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300882 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200883};
884
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200885struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300886 /* This is always the inner lock when overlapping with struct_mutex and
887 * it's the outer lock when overlapping with stolen_lock. */
888 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700889 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200890 unsigned int possible_framebuffer_bits;
891 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200892 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200893 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700894
Ben Widawskyc4213882014-06-19 12:06:10 -0700895 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700896 struct drm_mm_node *compressed_llb;
897
Rodrigo Vivida46f932014-08-01 02:04:45 -0700898 bool false_color;
899
Paulo Zanonid029bca2015-10-15 10:44:46 -0300900 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300901 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300902
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200903 struct intel_fbc_state_cache {
904 struct {
905 unsigned int mode_flags;
906 uint32_t hsw_bdw_pixel_rate;
907 } crtc;
908
909 struct {
910 unsigned int rotation;
911 int src_w;
912 int src_h;
913 bool visible;
914 } plane;
915
916 struct {
917 u64 ilk_ggtt_offset;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200918 uint32_t pixel_format;
919 unsigned int stride;
920 int fence_reg;
921 unsigned int tiling_mode;
922 } fb;
923 } state_cache;
924
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200925 struct intel_fbc_reg_params {
926 struct {
927 enum pipe pipe;
928 enum plane plane;
929 unsigned int fence_y_offset;
930 } crtc;
931
932 struct {
933 u64 ggtt_offset;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200934 uint32_t pixel_format;
935 unsigned int stride;
936 int fence_reg;
937 } fb;
938
939 int cfb_size;
940 } params;
941
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700942 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200943 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200944 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200945 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200946 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700947
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200948 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800949};
950
Vandana Kannan96178ee2015-01-10 02:25:56 +0530951/**
952 * HIGH_RR is the highest eDP panel refresh rate read from EDID
953 * LOW_RR is the lowest eDP panel refresh rate found from EDID
954 * parsing for same resolution.
955 */
956enum drrs_refresh_rate_type {
957 DRRS_HIGH_RR,
958 DRRS_LOW_RR,
959 DRRS_MAX_RR, /* RR count */
960};
961
962enum drrs_support_type {
963 DRRS_NOT_SUPPORTED = 0,
964 STATIC_DRRS_SUPPORT = 1,
965 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530966};
967
Daniel Vetter2807cf62014-07-11 10:30:11 -0700968struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530969struct i915_drrs {
970 struct mutex mutex;
971 struct delayed_work work;
972 struct intel_dp *dp;
973 unsigned busy_frontbuffer_bits;
974 enum drrs_refresh_rate_type refresh_rate_type;
975 enum drrs_support_type type;
976};
977
Rodrigo Vivia031d702013-10-03 16:15:06 -0300978struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700979 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300980 bool sink_support;
981 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700982 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700983 bool active;
984 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700985 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530986 bool psr2_support;
987 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800988 bool link_standby;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300989};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700990
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800991enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300992 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -0300995 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530996 PCH_SPT, /* Sunrisepoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700997 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800998};
999
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001000enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003};
1004
Jesse Barnesb690e962010-07-19 13:53:12 -07001005#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001006#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001007#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001008#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001009#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001010#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001011
Dave Airlie8be48d92010-03-30 05:34:14 +00001012struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001013struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001014
Daniel Vetterc2b91522012-02-14 22:37:19 +01001015struct intel_gmbus {
1016 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001017#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001018 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001019 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001020 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001021 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001022 struct drm_i915_private *dev_priv;
1023};
1024
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001025struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001026 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001027 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -07001028 u32 savePP_ON_DELAYS;
1029 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001030 u32 savePP_ON;
1031 u32 savePP_OFF;
1032 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -07001033 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001034 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001035 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001036 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001037 u32 saveSWF0[16];
1038 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001039 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001040 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001041 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001042 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001043};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001044
Imre Deakddeea5b2014-05-05 15:19:56 +03001045struct vlv_s0ix_state {
1046 /* GAM */
1047 u32 wr_watermark;
1048 u32 gfx_prio_ctrl;
1049 u32 arb_mode;
1050 u32 gfx_pend_tlb0;
1051 u32 gfx_pend_tlb1;
1052 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1053 u32 media_max_req_count;
1054 u32 gfx_max_req_count;
1055 u32 render_hwsp;
1056 u32 ecochk;
1057 u32 bsd_hwsp;
1058 u32 blt_hwsp;
1059 u32 tlb_rd_addr;
1060
1061 /* MBC */
1062 u32 g3dctl;
1063 u32 gsckgctl;
1064 u32 mbctl;
1065
1066 /* GCP */
1067 u32 ucgctl1;
1068 u32 ucgctl3;
1069 u32 rcgctl1;
1070 u32 rcgctl2;
1071 u32 rstctl;
1072 u32 misccpctl;
1073
1074 /* GPM */
1075 u32 gfxpause;
1076 u32 rpdeuhwtc;
1077 u32 rpdeuc;
1078 u32 ecobus;
1079 u32 pwrdwnupctl;
1080 u32 rp_down_timeout;
1081 u32 rp_deucsw;
1082 u32 rcubmabdtmr;
1083 u32 rcedata;
1084 u32 spare2gh;
1085
1086 /* Display 1 CZ domain */
1087 u32 gt_imr;
1088 u32 gt_ier;
1089 u32 pm_imr;
1090 u32 pm_ier;
1091 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1092
1093 /* GT SA CZ domain */
1094 u32 tilectl;
1095 u32 gt_fifoctl;
1096 u32 gtlc_wake_ctrl;
1097 u32 gtlc_survive;
1098 u32 pmwgicz;
1099
1100 /* Display 2 CZ domain */
1101 u32 gu_ctl0;
1102 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001103 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001104 u32 clock_gate_dis2;
1105};
1106
Chris Wilsonbf225f22014-07-10 20:31:18 +01001107struct intel_rps_ei {
1108 u32 cz_clock;
1109 u32 render_c0;
1110 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001111};
1112
Daniel Vetterc85aa882012-11-02 19:55:03 +01001113struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001114 /*
1115 * work, interrupts_enabled and pm_iir are protected by
1116 * dev_priv->irq_lock
1117 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001118 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001119 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001120 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001121
Ben Widawskyb39fb292014-03-19 18:31:11 -07001122 /* Frequencies are stored in potentially platform dependent multiples.
1123 * In other words, *_freq needs to be multiplied by X to be interesting.
1124 * Soft limits are those which are used for the dynamic reclocking done
1125 * by the driver (raise frequencies under heavy loads, and lower for
1126 * lighter loads). Hard limits are those imposed by the hardware.
1127 *
1128 * A distinction is made for overclocking, which is never enabled by
1129 * default, and is considered to be above the hard limit if it's
1130 * possible at all.
1131 */
1132 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1133 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1134 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1135 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1136 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001137 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001138 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1139 u8 rp1_freq; /* "less than" RP0 power/freqency */
1140 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001141 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001142
Chris Wilson8fb55192015-04-07 16:20:28 +01001143 u8 up_threshold; /* Current %busy required to uplock */
1144 u8 down_threshold; /* Current %busy required to downclock */
1145
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001146 int last_adj;
1147 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1148
Chris Wilson8d3afd72015-05-21 21:01:47 +01001149 spinlock_t client_lock;
1150 struct list_head clients;
1151 bool client_boost;
1152
Chris Wilsonc0951f02013-10-10 21:58:50 +01001153 bool enabled;
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001154 struct delayed_work delayed_resume_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001155 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001156
Chris Wilson2e1b8732015-04-27 13:41:22 +01001157 struct intel_rps_client semaphores, mmioflips;
Chris Wilsona6f766f2015-04-27 13:41:20 +01001158
Chris Wilsonbf225f22014-07-10 20:31:18 +01001159 /* manual wa residency calculations */
1160 struct intel_rps_ei up_ei, down_ei;
1161
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001162 /*
1163 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001164 * Must be taken after struct_mutex if nested. Note that
1165 * this lock may be held for long periods of time when
1166 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001167 */
1168 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001169};
1170
Daniel Vetter1a240d42012-11-29 22:18:51 +01001171/* defined intel_pm.c */
1172extern spinlock_t mchdev_lock;
1173
Daniel Vetterc85aa882012-11-02 19:55:03 +01001174struct intel_ilk_power_mgmt {
1175 u8 cur_delay;
1176 u8 min_delay;
1177 u8 max_delay;
1178 u8 fmax;
1179 u8 fstart;
1180
1181 u64 last_count1;
1182 unsigned long last_time1;
1183 unsigned long chipset_power;
1184 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001185 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001186 unsigned long gfx_power;
1187 u8 corr;
1188
1189 int c_m;
1190 int r_t;
1191};
1192
Imre Deakc6cb5822014-03-04 19:22:55 +02001193struct drm_i915_private;
1194struct i915_power_well;
1195
1196struct i915_power_well_ops {
1197 /*
1198 * Synchronize the well's hw state to match the current sw state, for
1199 * example enable/disable it based on the current refcount. Called
1200 * during driver init and resume time, possibly after first calling
1201 * the enable/disable handlers.
1202 */
1203 void (*sync_hw)(struct drm_i915_private *dev_priv,
1204 struct i915_power_well *power_well);
1205 /*
1206 * Enable the well and resources that depend on it (for example
1207 * interrupts located on the well). Called after the 0->1 refcount
1208 * transition.
1209 */
1210 void (*enable)(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well);
1212 /*
1213 * Disable the well and resources that depend on it. Called after
1214 * the 1->0 refcount transition.
1215 */
1216 void (*disable)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218 /* Returns the hw enabled state. */
1219 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1220 struct i915_power_well *power_well);
1221};
1222
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001223/* Power well structure for haswell */
1224struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001225 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001226 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001227 /* power well enable/disable usage count */
1228 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001229 /* cached hw enabled state */
1230 bool hw_enabled;
Imre Deakc1ca7272013-11-25 17:15:29 +02001231 unsigned long domains;
Imre Deak77961eb2014-03-05 16:20:56 +02001232 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001233 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001234};
1235
Imre Deak83c00f552013-10-25 17:36:47 +03001236struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001237 /*
1238 * Power wells needed for initialization at driver init and suspend
1239 * time are on. They are kept on until after the first modeset.
1240 */
1241 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001242 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001243 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001244
Imre Deak83c00f552013-10-25 17:36:47 +03001245 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001246 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001247 struct i915_power_well *power_wells;
Imre Deak83c00f552013-10-25 17:36:47 +03001248};
1249
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001250#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001251struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001252 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001253 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001254 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001255};
1256
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001257struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001258 /** Memory allocator for GTT stolen memory */
1259 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001260 /** Protects the usage of the GTT stolen memory allocator. This is
1261 * always the inner lock when overlapping with struct_mutex. */
1262 struct mutex stolen_lock;
1263
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001264 /** List of all objects in gtt_space. Used to restore gtt
1265 * mappings on resume */
1266 struct list_head bound_list;
1267 /**
1268 * List of objects which are not bound to the GTT (thus
1269 * are idle and not used by the GPU) but still have
1270 * (presumably uncached) pages still attached.
1271 */
1272 struct list_head unbound_list;
1273
1274 /** Usable portion of the GTT for GEM */
1275 unsigned long stolen_base; /* limited to low memory (32-bit) */
1276
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001277 /** PPGTT used for aliasing the PPGTT with the GTT */
1278 struct i915_hw_ppgtt *aliasing_ppgtt;
1279
Chris Wilson2cfcd322014-05-20 08:28:43 +01001280 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001281 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001282 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001283 bool shrinker_no_lock_stealing;
1284
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001285 /** LRU list of objects with fence regs on them. */
1286 struct list_head fence_list;
1287
1288 /**
1289 * We leave the user IRQ off as much as possible,
1290 * but this means that requests will finish and never
1291 * be retired once the system goes idle. Set a timer to
1292 * fire periodically while the ring is running. When it
1293 * fires, go retire requests.
1294 */
1295 struct delayed_work retire_work;
1296
1297 /**
Chris Wilsonb29c19b2013-09-25 17:34:56 +01001298 * When we detect an idle GPU, we want to turn on
1299 * powersaving features. So once we see that there
1300 * are no more requests outstanding and no more
1301 * arrive within a small period of time, we fire
1302 * off the idle_work.
1303 */
1304 struct delayed_work idle_work;
1305
1306 /**
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001307 * Are we in a non-interruptible section of code like
1308 * modesetting?
1309 */
1310 bool interruptible;
1311
Chris Wilsonf62a0072014-02-21 17:55:39 +00001312 /**
1313 * Is the GPU currently considered idle, or busy executing userspace
1314 * requests? Whilst idle, we attempt to power down the hardware and
1315 * display clocks. In order to reduce the effect on performance, there
1316 * is a slight delay before we do so.
1317 */
1318 bool busy;
1319
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001320 /* the indicator for dispatch video commands on two BSD rings */
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00001321 unsigned int bsd_ring_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001322
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001323 /** Bit 6 swizzling required for X tiling */
1324 uint32_t bit_6_swizzle_x;
1325 /** Bit 6 swizzling required for Y tiling */
1326 uint32_t bit_6_swizzle_y;
1327
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001328 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001329 spinlock_t object_stat_lock;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001330 size_t object_memory;
1331 u32 object_count;
1332};
1333
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001334struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001335 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001336 unsigned bytes;
1337 unsigned size;
1338 int err;
1339 u8 *buf;
1340 loff_t start;
1341 loff_t pos;
1342};
1343
Mika Kuoppalafc16b482013-06-06 15:18:39 +03001344struct i915_error_state_file_priv {
1345 struct drm_device *dev;
1346 struct drm_i915_error_state *error;
1347};
1348
Daniel Vetter99584db2012-11-14 17:14:04 +01001349struct i915_gpu_error {
1350 /* For hangcheck timer */
1351#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1352#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001353 /* Hang gpu twice in this window and your context gets banned */
1354#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1355
Chris Wilson737b1502015-01-26 18:03:03 +02001356 struct workqueue_struct *hangcheck_wq;
1357 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001358
1359 /* For reset and error_state handling. */
1360 spinlock_t lock;
1361 /* Protected by the above dev->gpu_error.lock. */
1362 struct drm_i915_error_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001363
1364 unsigned long missed_irq_rings;
1365
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001366 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001367 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001368 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001369 * This is a counter which gets incremented when reset is triggered,
1370 * and again when reset has been handled. So odd values (lowest bit set)
1371 * means that reset is in progress and even values that
1372 * (reset_counter >> 1):th reset was successfully completed.
1373 *
1374 * If reset is not completed succesfully, the I915_WEDGE bit is
1375 * set meaning that hardware is terminally sour and there is no
1376 * recovery. All waiters on the reset_queue will be woken when
1377 * that happens.
1378 *
1379 * This counter is used by the wait_seqno code to notice that reset
1380 * event happened and it needs to restart the entire ioctl (since most
1381 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001382 *
1383 * This is important for lock-free wait paths, where no contended lock
1384 * naturally enforces the correct ordering between the bail-out of the
1385 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001386 */
1387 atomic_t reset_counter;
1388
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001389#define I915_RESET_IN_PROGRESS_FLAG 1
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001390#define I915_WEDGED (1 << 31)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001391
1392 /**
1393 * Waitqueue to signal when the reset has completed. Used by clients
1394 * that wait for dev_priv->mm.wedged to settle.
1395 */
1396 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001397
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02001398 /* Userspace knobs for gpu hang simulation;
1399 * combines both a ring mask, and extra flags
1400 */
1401 u32 stop_rings;
1402#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1403#define I915_STOP_RING_ALLOW_WARN (1 << 30)
Chris Wilson094f9a52013-09-25 17:34:55 +01001404
1405 /* For missed irq/seqno simulation. */
1406 unsigned int test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001407};
1408
Zhang Ruib8efb172013-02-05 15:41:53 +08001409enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413};
1414
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001415#define DP_AUX_A 0x40
1416#define DP_AUX_B 0x10
1417#define DP_AUX_C 0x20
1418#define DP_AUX_D 0x30
1419
Xiong Zhang11c1b652015-08-17 16:04:04 +08001420#define DDC_PIN_B 0x05
1421#define DDC_PIN_C 0x04
1422#define DDC_PIN_D 0x06
1423
Paulo Zanoni6acab152013-09-12 17:06:24 -03001424struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001431 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001436
1437 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001438 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001442};
1443
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001444enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301449};
1450
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001451struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001463 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
Pradeep Bhat83a72802014-03-28 10:14:57 +05301467 enum drrs_support_type drrs_type;
1468
Jani Nikula6aa23e62016-03-24 17:50:20 +02001469 struct {
1470 int rate;
1471 int lanes;
1472 int preemphasis;
1473 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001474 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001475 bool initialized;
1476 bool support;
1477 int bpp;
1478 struct edp_power_seq pps;
1479 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001480
Jani Nikulaf00076d2013-12-14 20:38:29 -02001481 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001482 bool full_link;
1483 bool require_aux_wakeup;
1484 int idle_frames;
1485 enum psr_lines_to_wait lines_to_wait;
1486 int tp1_wakeup_time;
1487 int tp2_tp3_wakeup_time;
1488 } psr;
1489
1490 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001491 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001492 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001493 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001494 u8 min_brightness; /* min_brightness/255 of max */
Jani Nikulaf00076d2013-12-14 20:38:29 -02001495 } backlight;
1496
Shobhit Kumard17c5442013-08-27 15:12:25 +03001497 /* MIPI DSI */
1498 struct {
1499 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301500 struct mipi_config *config;
1501 struct mipi_pps_data *pps;
1502 u8 seq_version;
1503 u32 size;
1504 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001505 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001506 } dsi;
1507
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001508 int crt_ddc_pin;
1509
1510 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001511 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001512
1513 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001514 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001515};
1516
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001517enum intel_ddb_partitioning {
1518 INTEL_DDB_PART_1_2,
1519 INTEL_DDB_PART_5_6, /* IVB+ */
1520};
1521
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001522struct intel_wm_level {
1523 bool enable;
1524 uint32_t pri_val;
1525 uint32_t spr_val;
1526 uint32_t cur_val;
1527 uint32_t fbc_val;
1528};
1529
Imre Deak820c1982013-12-17 14:46:36 +02001530struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001531 uint32_t wm_pipe[3];
1532 uint32_t wm_lp[3];
1533 uint32_t wm_lp_spr[3];
1534 uint32_t wm_linetime[3];
1535 bool enable_fbc_wm;
1536 enum intel_ddb_partitioning partitioning;
1537};
1538
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001539struct vlv_pipe_wm {
1540 uint16_t primary;
1541 uint16_t sprite[2];
1542 uint8_t cursor;
1543};
1544
1545struct vlv_sr_wm {
1546 uint16_t plane;
1547 uint8_t cursor;
1548};
1549
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001550struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001551 struct vlv_pipe_wm pipe[3];
1552 struct vlv_sr_wm sr;
Ville Syrjäläae801522015-03-05 21:19:49 +02001553 struct {
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001554 uint8_t cursor;
1555 uint8_t sprite[2];
1556 uint8_t primary;
1557 } ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001558 uint8_t level;
1559 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001560};
1561
Damien Lespiauc1939242014-11-04 17:06:41 +00001562struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001563 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001564};
1565
1566static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1567{
Damien Lespiau16160e32014-11-04 17:06:53 +00001568 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001569}
1570
Damien Lespiau08db6652014-11-04 17:06:52 +00001571static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1572 const struct skl_ddb_entry *e2)
1573{
1574 if (e1->start == e2->start && e1->end == e2->end)
1575 return true;
1576
1577 return false;
1578}
1579
Damien Lespiauc1939242014-11-04 17:06:41 +00001580struct skl_ddb_allocation {
Damien Lespiau34bb56a2014-11-04 17:07:01 +00001581 struct skl_ddb_entry pipe[I915_MAX_PIPES];
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001582 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001583 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001584};
1585
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001586struct skl_wm_values {
1587 bool dirty[I915_MAX_PIPES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001588 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001589 uint32_t wm_linetime[I915_MAX_PIPES];
1590 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001591 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001592};
1593
1594struct skl_wm_level {
1595 bool plane_en[I915_MAX_PLANES];
1596 uint16_t plane_res_b[I915_MAX_PLANES];
1597 uint8_t plane_res_l[I915_MAX_PLANES];
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001598};
1599
Paulo Zanonic67a4702013-08-19 13:18:09 -03001600/*
Paulo Zanoni765dab62014-03-07 20:08:18 -03001601 * This struct helps tracking the state needed for runtime PM, which puts the
1602 * device in PCI D3 state. Notice that when this happens, nothing on the
1603 * graphics device works, even register access, so we don't get interrupts nor
1604 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001605 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001606 * Every piece of our code that needs to actually touch the hardware needs to
1607 * either call intel_runtime_pm_get or call intel_display_power_get with the
1608 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001609 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001610 * Our driver uses the autosuspend delay feature, which means we'll only really
1611 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001612 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab62014-03-07 20:08:18 -03001613 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001614 *
1615 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1616 * goes back to false exactly before we reenable the IRQs. We use this variable
1617 * to check if someone is trying to enable/disable IRQs while they're supposed
1618 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001619 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001620 *
Paulo Zanoni765dab62014-03-07 20:08:18 -03001621 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001622 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001623struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001624 atomic_t wakeref_count;
Imre Deak2b19efe2015-12-15 20:10:37 +02001625 atomic_t atomic_seq;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001626 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001627 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001628};
1629
Daniel Vetter926321d2013-10-16 13:30:34 +02001630enum intel_pipe_crc_source {
1631 INTEL_PIPE_CRC_SOURCE_NONE,
1632 INTEL_PIPE_CRC_SOURCE_PLANE1,
1633 INTEL_PIPE_CRC_SOURCE_PLANE2,
1634 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001635 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001636 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1637 INTEL_PIPE_CRC_SOURCE_TV,
1638 INTEL_PIPE_CRC_SOURCE_DP_B,
1639 INTEL_PIPE_CRC_SOURCE_DP_C,
1640 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001641 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001642 INTEL_PIPE_CRC_SOURCE_MAX,
1643};
1644
Shuang He8bf1e9f2013-10-15 18:55:27 +01001645struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001646 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001647 uint32_t crc[5];
1648};
1649
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001650#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001651struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001652 spinlock_t lock;
1653 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001654 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001655 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001656 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001657 wait_queue_head_t wq;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001658};
1659
Daniel Vetterf99d7062014-06-19 16:01:59 +02001660struct i915_frontbuffer_tracking {
1661 struct mutex lock;
1662
1663 /*
1664 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1665 * scheduled flips.
1666 */
1667 unsigned busy_bits;
1668 unsigned flip_bits;
1669};
1670
Mika Kuoppala72253422014-10-07 17:21:26 +03001671struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001672 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001673 u32 value;
1674 /* bitmask representing WA bits */
1675 u32 mask;
1676};
1677
Arun Siluvery33136b02016-01-21 21:43:47 +00001678/*
1679 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1680 * allowing it for RCS as we don't foresee any requirement of having
1681 * a whitelist for other engines. When it is really required for
1682 * other engines then the limit need to be increased.
1683 */
1684#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001685
1686struct i915_workarounds {
1687 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1688 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001689 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001690};
1691
Yu Zhangcf9d2892015-02-10 19:05:47 +08001692struct i915_virtual_gpu {
1693 bool active;
1694};
1695
John Harrison5f19e2b2015-05-29 17:43:27 +01001696struct i915_execbuffer_params {
1697 struct drm_device *dev;
1698 struct drm_file *file;
1699 uint32_t dispatch_flags;
1700 uint32_t args_batch_start_offset;
Michel Thierryaf987142015-07-29 17:23:59 +01001701 uint64_t batch_obj_vm_offset;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001702 struct intel_engine_cs *engine;
John Harrison5f19e2b2015-05-29 17:43:27 +01001703 struct drm_i915_gem_object *batch_obj;
1704 struct intel_context *ctx;
John Harrison6a6ae792015-05-29 17:43:30 +01001705 struct drm_i915_gem_request *request;
John Harrison5f19e2b2015-05-29 17:43:27 +01001706};
1707
Matt Roperaa363132015-09-24 15:53:18 -07001708/* used in computing the new watermarks state */
1709struct intel_wm_config {
1710 unsigned int num_pipes_active;
1711 bool sprites_enabled;
1712 bool sprites_scaled;
1713};
1714
Jani Nikula77fec552014-03-31 14:27:22 +03001715struct drm_i915_private {
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001716 struct drm_device *dev;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001717 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001718 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001719 struct kmem_cache *requests;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001720
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001721 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001722
1723 int relative_constants_mode;
1724
1725 void __iomem *regs;
1726
Chris Wilson907b28c2013-07-19 20:36:52 +01001727 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001728
Yu Zhangcf9d2892015-02-10 19:05:47 +08001729 struct i915_virtual_gpu vgpu;
1730
Alex Dai33a732f2015-08-12 15:43:36 +01001731 struct intel_guc guc;
1732
Daniel Vettereb805622015-05-04 14:58:44 +02001733 struct intel_csr csr;
1734
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001735 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001736
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001737 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1738 * controller on different i2c buses. */
1739 struct mutex gmbus_mutex;
1740
1741 /**
1742 * Base address of the gmbus and gpio block.
1743 */
1744 uint32_t gpio_mmio_base;
1745
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301746 /* MMIO base address for MIPI regs */
1747 uint32_t mipi_mmio_base;
1748
Ville Syrjälä443a3892015-11-11 20:34:15 +02001749 uint32_t psr_mmio_base;
1750
Daniel Vetter28c70f12012-12-01 13:53:45 +01001751 wait_queue_head_t gmbus_wait_queue;
1752
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001753 struct pci_dev *bridge_dev;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001754 struct intel_engine_cs engine[I915_NUM_ENGINES];
Ben Widawsky3e789982014-06-30 09:53:37 -07001755 struct drm_i915_gem_object *semaphore_obj;
Mika Kuoppalaf72b3432012-12-10 15:41:48 +02001756 uint32_t last_seqno, next_seqno;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001757
Daniel Vetterba8286f2014-09-11 07:43:25 +02001758 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001759 struct resource mch_res;
1760
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001761 /* protects the irq masks */
1762 spinlock_t irq_lock;
1763
Sourab Gupta84c33a62014-06-02 16:47:17 +05301764 /* protects the mmio flip data */
1765 spinlock_t mmio_flip_lock;
1766
Imre Deakf8b79e52014-03-04 19:23:07 +02001767 bool display_irqs_enabled;
1768
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001769 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1770 struct pm_qos_request pm_qos;
1771
Ville Syrjäläa5805162015-05-26 20:42:30 +03001772 /* Sideband mailbox protection */
1773 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001774
1775 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001776 union {
1777 u32 irq_mask;
1778 u32 de_irq_mask[I915_MAX_PIPES];
1779 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001780 u32 gt_irq_mask;
Paulo Zanoni605cd252013-08-06 18:57:15 -03001781 u32 pm_irq_mask;
Deepak Sa6706b42014-03-15 20:23:22 +05301782 u32 pm_rps_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001783 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001784
Jani Nikula5fcece82015-05-27 15:03:42 +03001785 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001786 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301787 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001788 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001789 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001790
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001791 bool preserve_bios_swizzle;
1792
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001793 /* overlay */
1794 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001795
Jani Nikula58c68772013-11-08 16:48:54 +02001796 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001797 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001798
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001799 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001800 bool no_aux_handshake;
1801
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001802 /* protects panel power sequencer state */
1803 struct mutex pps_mutex;
1804
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001805 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001806 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1807
1808 unsigned int fsb_freq, mem_freq, is_ddr3;
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01001809 unsigned int skl_boot_cdclk;
Maarten Lankhorst1a617b72015-12-03 14:31:06 +01001810 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
Mika Kaholaadafdc62015-08-18 14:36:59 +03001811 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001812 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001813 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001814 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001815
Daniel Vetter645416f2013-09-02 16:22:25 +02001816 /**
1817 * wq - Driver workqueue for GEM.
1818 *
1819 * NOTE: Work items scheduled here are not allowed to grab any modeset
1820 * locks, for otherwise the flushing done in the pageflip code will
1821 * result in deadlocks.
1822 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001823 struct workqueue_struct *wq;
1824
1825 /* Display functions */
1826 struct drm_i915_display_funcs display;
1827
1828 /* PCH chipset type */
1829 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001830 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001831
1832 unsigned long quirks;
1833
Zhang Ruib8efb172013-02-05 15:41:53 +08001834 enum modeset_restore modeset_restore;
1835 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001836 struct drm_atomic_state *modeset_restore_state;
Eric Anholt673a3942008-07-30 12:06:12 -07001837
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001838 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001839 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001840
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001841 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001842 DECLARE_HASHTABLE(mm_structs, 7);
1843 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001844
Chris Wilson5d1808e2016-04-28 09:56:51 +01001845 /* The hw wants to have a stable context identifier for the lifetime
1846 * of the context (for OA, PASID, faults, etc). This is limited
1847 * in execlists to 21 bits.
1848 */
1849 struct ida context_hw_ida;
1850#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1851
Daniel Vetter87813422012-05-02 11:49:32 +02001852 /* Kernel Modesetting */
1853
Damien Lespiau76c4ac02014-02-07 19:12:52 +00001854 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1855 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001856 wait_queue_head_t pending_flip_queue;
1857
Daniel Vetterc4597872013-10-21 21:04:07 +02001858#ifdef CONFIG_DEBUG_FS
1859 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1860#endif
1861
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001862 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001863 int num_shared_dpll;
1864 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001865 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001866
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001867 /*
1868 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1869 * Must be global rather than per dpll, because on some platforms
1870 * plls share registers.
1871 */
1872 struct mutex dpll_lock;
1873
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001874 unsigned int active_crtcs;
1875 unsigned int min_pixclk[I915_MAX_PIPES];
1876
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001877 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001878
Mika Kuoppala72253422014-10-07 17:21:26 +03001879 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001880
Daniel Vetterf99d7062014-06-19 16:01:59 +02001881 struct i915_frontbuffer_tracking fb_tracking;
1882
Jesse Barnes652c3932009-08-17 13:31:43 -07001883 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001884
Zhenyu Wangc48044112009-12-17 14:48:43 +08001885 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001886
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001887 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001888
Ben Widawsky59124502013-07-04 11:02:05 -07001889 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001890 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001891
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001892 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001893 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001894
Daniel Vetter20e4d402012-08-08 23:35:39 +02001895 /* ilk-only ips/rps state. Everything in here is protected by the global
1896 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001897 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001898
Imre Deak83c00f552013-10-25 17:36:47 +03001899 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001900
Rodrigo Vivia031d702013-10-03 16:15:06 -03001901 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001902
Daniel Vetter99584db2012-11-14 17:14:04 +01001903 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001904
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001905 struct drm_i915_gem_object *vlv_pctx;
1906
Daniel Vetter06957262015-08-10 13:34:08 +02001907#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00001908 /* list of fbdev register on this device */
1909 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001910 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02001911#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00001912
1913 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001914 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001915
Imre Deak58fddc22015-01-08 17:54:14 +02001916 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001917 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001918 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001919 /**
1920 * av_mutex - mutex for audio/video sync
1921 *
1922 */
1923 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001924
Ben Widawsky254f9652012-06-04 14:42:42 -07001925 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07001926 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001927
Damien Lespiau3e683202012-12-11 18:48:29 +00001928 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001929
Ville Syrjäläc2317752016-03-15 16:39:56 +02001930 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001931 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001932 /*
1933 * Shadows for CHV DPLL_MD regs to keep the state
1934 * checker somewhat working in the presence hardware
1935 * crappiness (can't read out DPLL_MD for pipes B & C).
1936 */
1937 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001938 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001939
Daniel Vetter842f1c82014-03-10 10:01:44 +01001940 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001941 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001942 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001943 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001944
Ville Syrjälä53615a52013-08-01 16:18:50 +03001945 struct {
1946 /*
1947 * Raw watermark latency values:
1948 * in 0.1us units for WM0,
1949 * in 0.5us units for WM1+.
1950 */
1951 /* primary */
1952 uint16_t pri_latency[5];
1953 /* sprite */
1954 uint16_t spr_latency[5];
1955 /* cursor */
1956 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001957 /*
1958 * Raw watermark memory latency values
1959 * for SKL for all 8 levels
1960 * in 1us units.
1961 */
1962 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001963
Matt Roperaa363132015-09-24 15:53:18 -07001964 /* Committed wm config */
1965 struct intel_wm_config config;
1966
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001967 /*
1968 * The skl_wm_values structure is a bit too big for stack
1969 * allocation, so we keep the staging struct where we store
1970 * intermediate results here instead.
1971 */
1972 struct skl_wm_values skl_results;
1973
Ville Syrjälä609cede2013-10-09 19:18:03 +03001974 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001975 union {
1976 struct ilk_wm_values hw;
1977 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001978 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001979 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001980
1981 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001982
1983 /*
1984 * Should be held around atomic WM register writing; also
1985 * protects * intel_crtc->wm.active and
1986 * cstate->wm.need_postvbl_update.
1987 */
1988 struct mutex wm_mutex;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001989 } wm;
1990
Paulo Zanoni8a187452013-12-06 20:32:13 -02001991 struct i915_runtime_pm pm;
1992
Oscar Mateoa83014d2014-07-24 17:04:21 +01001993 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1994 struct {
John Harrison5f19e2b2015-05-29 17:43:27 +01001995 int (*execbuf_submit)(struct i915_execbuffer_params *params,
John Harrisonf3dc74c2015-03-19 12:30:06 +00001996 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01001997 struct list_head *vmas);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00001998 int (*init_engines)(struct drm_device *dev);
1999 void (*cleanup_engine)(struct intel_engine_cs *engine);
2000 void (*stop_engine)(struct intel_engine_cs *engine);
Oscar Mateoa83014d2014-07-24 17:04:21 +01002001 } gt;
2002
Dave Gordoned54c1a2016-01-19 19:02:54 +00002003 struct intel_context *kernel_context;
2004
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002005 /* perform PHY state sanity checks? */
2006 bool chv_phy_assert[2];
2007
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002008 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2009
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002010 /*
2011 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2012 * will be rejected. Instead look for a better place.
2013 */
Jani Nikula77fec552014-03-31 14:27:22 +03002014};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002015
Chris Wilson2c1792a2013-08-01 18:39:55 +01002016static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2017{
2018 return dev->dev_private;
2019}
2020
Imre Deak888d0d42015-01-08 17:54:13 +02002021static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2022{
2023 return to_i915(dev_get_drvdata(dev));
2024}
2025
Alex Dai33a732f2015-08-12 15:43:36 +01002026static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2027{
2028 return container_of(guc, struct drm_i915_private, guc);
2029}
2030
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002031/* Simple iterator over all initialised engines */
2032#define for_each_engine(engine__, dev_priv__) \
2033 for ((engine__) = &(dev_priv__)->engine[0]; \
2034 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2035 (engine__)++) \
2036 for_each_if (intel_engine_initialized(engine__))
Chris Wilsonb4519512012-05-11 14:29:30 +01002037
Dave Gordonc3232b12016-03-23 18:19:53 +00002038/* Iterator with engine_id */
2039#define for_each_engine_id(engine__, dev_priv__, id__) \
2040 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2041 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2042 (engine__)++) \
2043 for_each_if (((id__) = (engine__)->id, \
2044 intel_engine_initialized(engine__)))
2045
2046/* Iterator over subset of engines selected by mask */
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002047#define for_each_engine_masked(engine__, dev_priv__, mask__) \
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002048 for ((engine__) = &(dev_priv__)->engine[0]; \
2049 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2050 (engine__)++) \
2051 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2052 intel_engine_initialized(engine__))
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002053
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002054enum hdmi_force_audio {
2055 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2056 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2057 HDMI_AUDIO_AUTO, /* trust EDID */
2058 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2059};
2060
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002061#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002062
Chris Wilson37e680a2012-06-07 15:38:42 +01002063struct drm_i915_gem_object_ops {
Chris Wilsonde472662016-01-22 18:32:31 +00002064 unsigned int flags;
2065#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2066
Chris Wilson37e680a2012-06-07 15:38:42 +01002067 /* Interface between the GEM object and its backing storage.
2068 * get_pages() is called once prior to the use of the associated set
2069 * of pages before to binding them into the GTT, and put_pages() is
2070 * called after we no longer need them. As we expect there to be
2071 * associated cost with migrating pages between the backing storage
2072 * and making them available for the GPU (e.g. clflush), we may hold
2073 * onto the pages after they are no longer referenced by the GPU
2074 * in case they may be used again shortly (for example migrating the
2075 * pages to a different memory domain within the GTT). put_pages()
2076 * will therefore most likely be called when the object itself is
2077 * being released or under memory pressure (where we attempt to
2078 * reap pages for the shrinker).
2079 */
2080 int (*get_pages)(struct drm_i915_gem_object *);
2081 void (*put_pages)(struct drm_i915_gem_object *);
Chris Wilsonde472662016-01-22 18:32:31 +00002082
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002083 int (*dmabuf_export)(struct drm_i915_gem_object *);
2084 void (*release)(struct drm_i915_gem_object *);
Chris Wilson37e680a2012-06-07 15:38:42 +01002085};
2086
Daniel Vettera071fa02014-06-18 23:28:09 +02002087/*
2088 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302089 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002090 * doesn't mean that the hw necessarily already scans it out, but that any
2091 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2092 *
2093 * We have one bit per pipe and per scanout plane type.
2094 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302095#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2096#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002097#define INTEL_FRONTBUFFER_BITS \
2098 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2099#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2100 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2101#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302102 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2103#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2104 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002105#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302106 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002107#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302108 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002109
Eric Anholt673a3942008-07-30 12:06:12 -07002110struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +00002111 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -07002112
Chris Wilson37e680a2012-06-07 15:38:42 +01002113 const struct drm_i915_gem_object_ops *ops;
2114
Ben Widawsky2f633152013-07-17 12:19:03 -07002115 /** List of VMAs backed by this object */
2116 struct list_head vma_list;
2117
Chris Wilsonc1ad11f2012-11-15 11:32:21 +00002118 /** Stolen memory for this object, instead of being backed by shmem. */
2119 struct drm_mm_node *stolen;
Ben Widawsky35c20a62013-05-31 11:28:48 -07002120 struct list_head global_list;
Eric Anholt673a3942008-07-30 12:06:12 -07002121
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002122 struct list_head engine_list[I915_NUM_ENGINES];
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02002123 /** Used in execbuf to temporarily hold a ref */
2124 struct list_head obj_exec_link;
Eric Anholt673a3942008-07-30 12:06:12 -07002125
Chris Wilson8d9d5742015-04-07 16:20:38 +01002126 struct list_head batch_pool_link;
Brad Volkin493018d2014-12-11 12:13:08 -08002127
Eric Anholt673a3942008-07-30 12:06:12 -07002128 /**
Chris Wilson65ce3022012-07-20 12:41:02 +01002129 * This is set if the object is on the active lists (has pending
2130 * rendering and so a non-zero seqno), and is not set if it i s on
2131 * inactive (ready to be unbound) list.
Eric Anholt673a3942008-07-30 12:06:12 -07002132 */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002133 unsigned int active:I915_NUM_ENGINES;
Eric Anholt673a3942008-07-30 12:06:12 -07002134
2135 /**
2136 * This is set if the object has been written to since last bound
2137 * to the GTT
2138 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002139 unsigned int dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002140
2141 /**
2142 * Fence register bits (if any) for this object. Will be set
2143 * as needed when mapped into the GTT.
2144 * Protected by dev->struct_mutex.
Daniel Vetter778c3542010-05-13 11:49:44 +02002145 */
Daniel Vetter4b9de732011-10-09 21:52:02 +02002146 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
Daniel Vetter778c3542010-05-13 11:49:44 +02002147
2148 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002149 * Advice: are the backing pages purgeable?
2150 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002151 unsigned int madv:2;
Daniel Vetter778c3542010-05-13 11:49:44 +02002152
2153 /**
Daniel Vetter778c3542010-05-13 11:49:44 +02002154 * Current tiling mode for the object.
2155 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002156 unsigned int tiling_mode:2;
Chris Wilson5d82e3e2012-04-21 16:23:23 +01002157 /**
2158 * Whether the tiling parameters for the currently associated fence
2159 * register have changed. Note that for the purposes of tracking
2160 * tiling changes we also treat the unfenced register, the register
2161 * slot that the object occupies whilst it executes a fenced
2162 * command (such as BLT on gen2/3), as a "fence".
2163 */
2164 unsigned int fence_dirty:1;
Daniel Vetter778c3542010-05-13 11:49:44 +02002165
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002166 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +01002167 * Is the object at the current location in the gtt mappable and
2168 * fenceable? Used to avoid costly recalculations.
2169 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002170 unsigned int map_and_fenceable:1;
Daniel Vetter75e9e912010-11-04 17:11:09 +01002171
2172 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002173 * Whether the current gtt mapping needs to be mappable (and isn't just
2174 * mappable by accident). Track pin and fault separate for a more
2175 * accurate mappable working set.
2176 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002177 unsigned int fault_mappable:1;
Daniel Vetterfb7d5162010-10-01 22:05:20 +02002178
Chris Wilsoncaea7472010-11-12 13:53:37 +00002179 /*
Akash Goel24f3a8c2014-06-17 10:59:42 +05302180 * Is the object to be mapped as read-only to the GPU
2181 * Only honoured if hardware has relevant pte bit
2182 */
2183 unsigned long gt_ro:1;
Chris Wilson651d7942013-08-08 14:41:10 +01002184 unsigned int cache_level:3;
Chris Wilson0f719792015-01-13 13:32:52 +00002185 unsigned int cache_dirty:1;
Chris Wilson93dfb402011-03-29 16:59:50 -07002186
Daniel Vettera071fa02014-06-18 23:28:09 +02002187 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2188
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01002189 unsigned int pin_display;
2190
Chris Wilson9da3da62012-06-01 15:20:22 +01002191 struct sg_table *pages;
Chris Wilsona5570172012-09-04 21:02:54 +01002192 int pages_pin_count;
Chris Wilsonee286372015-04-07 16:20:25 +01002193 struct get_page {
2194 struct scatterlist *sg;
2195 int last;
2196 } get_page;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002197 void *mapping;
Dave Airlie9a70cc22012-05-22 13:09:21 +01002198
Chris Wilsonb4716182015-04-27 13:41:17 +01002199 /** Breadcrumb of last rendering to the buffer.
2200 * There can only be one writer, but we allow for multiple readers.
2201 * If there is a writer that necessarily implies that all other
2202 * read requests are complete - but we may only be lazily clearing
2203 * the read requests. A read request is naturally the most recent
2204 * request on a ring, so we may have two different write and read
2205 * requests on one ring where the write request is older than the
2206 * read request. This allows for the CPU to read from an active
2207 * buffer by only waiting for the write to complete.
2208 * */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002209 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
John Harrison97b2a6a2014-11-24 18:49:26 +00002210 struct drm_i915_gem_request *last_write_req;
Chris Wilsoncaea7472010-11-12 13:53:37 +00002211 /** Breadcrumb of last fenced GPU access to the buffer. */
John Harrison97b2a6a2014-11-24 18:49:26 +00002212 struct drm_i915_gem_request *last_fenced_req;
Eric Anholt673a3942008-07-30 12:06:12 -07002213
Daniel Vetter778c3542010-05-13 11:49:44 +02002214 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -08002215 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -07002216
Daniel Vetter80075d42013-10-09 21:23:52 +02002217 /** References from framebuffers, locks out tiling changes. */
2218 unsigned long framebuffer_references;
2219
Eric Anholt280b7132009-03-12 16:56:27 -07002220 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +01002221 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -07002222
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002223 union {
Chris Wilson6a2c4232014-11-04 04:51:40 -08002224 /** for phy allocated objects */
2225 struct drm_dma_handle *phys_handle;
2226
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002227 struct i915_gem_userptr {
2228 uintptr_t ptr;
2229 unsigned read_only :1;
2230 unsigned workers :4;
2231#define I915_GEM_USERPTR_MAX_WORKERS 15
2232
Chris Wilsonad46cb52014-08-07 14:20:40 +01002233 struct i915_mm_struct *mm;
2234 struct i915_mmu_object *mmu_object;
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002235 struct work_struct *work;
2236 } userptr;
2237 };
2238};
Daniel Vetter62b8b212010-04-09 19:05:08 +00002239#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +01002240
Daniel Vettera071fa02014-06-18 23:28:09 +02002241void i915_gem_track_fb(struct drm_i915_gem_object *old,
2242 struct drm_i915_gem_object *new,
2243 unsigned frontbuffer_bits);
2244
Eric Anholt673a3942008-07-30 12:06:12 -07002245/**
2246 * Request queue structure.
2247 *
2248 * The request queue allows us to note sequence numbers that have been emitted
2249 * and may be associated with active buffers to be retired.
2250 *
John Harrison97b2a6a2014-11-24 18:49:26 +00002251 * By keeping this list, we can avoid having to do questionable sequence
2252 * number comparisons on buffer last_read|write_seqno. It also allows an
2253 * emission time to be associated with the request for tracking how far ahead
2254 * of the GPU the submission is.
Nick Hoathb3a38992015-02-19 16:30:47 +00002255 *
2256 * The requests are reference counted, so upon creation they should have an
2257 * initial reference taken using kref_init
Eric Anholt673a3942008-07-30 12:06:12 -07002258 */
2259struct drm_i915_gem_request {
John Harrisonabfe2622014-11-24 18:49:24 +00002260 struct kref ref;
2261
Zou Nan hai852835f2010-05-21 09:08:56 +08002262 /** On Which ring this request was generated */
Chris Wilsonefab6d82015-04-07 16:20:57 +01002263 struct drm_i915_private *i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002264 struct intel_engine_cs *engine;
Chris Wilson299259a2016-04-13 17:35:06 +01002265 unsigned reset_counter;
Zou Nan hai852835f2010-05-21 09:08:56 +08002266
Chris Wilson821485d2015-12-11 11:32:59 +00002267 /** GEM sequence number associated with the previous request,
2268 * when the HWS breadcrumb is equal to this the GPU is processing
2269 * this request.
2270 */
2271 u32 previous_seqno;
2272
2273 /** GEM sequence number associated with this request,
2274 * when the HWS breadcrumb is equal or greater than this the GPU
2275 * has finished processing this request.
2276 */
2277 u32 seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07002278
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002279 /** Position in the ringbuffer of the start of the request */
2280 u32 head;
2281
Nick Hoath72f95af2015-01-15 13:10:37 +00002282 /**
2283 * Position in the ringbuffer of the start of the postfix.
2284 * This is required to calculate the maximum available ringbuffer
2285 * space without overwriting the postfix.
2286 */
2287 u32 postfix;
2288
2289 /** Position in the ringbuffer of the end of the whole request */
Chris Wilsona71d8d92012-02-15 11:25:36 +00002290 u32 tail;
2291
Chris Wilson0251a962016-04-28 09:56:47 +01002292 /** Preallocate space in the ringbuffer for the emitting the request */
2293 u32 reserved_space;
2294
Nick Hoathb3a38992015-02-19 16:30:47 +00002295 /**
Dave Airliea8c6ecb2015-03-09 19:58:30 +10002296 * Context and ring buffer related to this request
Nick Hoathb3a38992015-02-19 16:30:47 +00002297 * Contexts are refcounted, so when this request is associated with a
2298 * context, we must increment the context's refcount, to guarantee that
2299 * it persists while any request is linked to it. Requests themselves
2300 * are also refcounted, so the request will only be freed when the last
2301 * reference to it is dismissed, and the code in
2302 * i915_gem_request_free() will then decrement the refcount on the
2303 * context.
2304 */
Oscar Mateo273497e2014-05-22 14:13:37 +01002305 struct intel_context *ctx;
John Harrison98e1bd42015-02-13 11:48:12 +00002306 struct intel_ringbuffer *ringbuf;
Mika Kuoppala0e50e962013-05-02 16:48:08 +03002307
Chris Wilsona16a4052016-04-28 09:56:56 +01002308 /**
2309 * Context related to the previous request.
2310 * As the contexts are accessed by the hardware until the switch is
2311 * completed to a new context, the hardware may still be writing
2312 * to the context object after the breadcrumb is visible. We must
2313 * not unpin/unbind/prune that object whilst still active and so
2314 * we keep the previous context pinned until the following (this)
2315 * request is retired.
2316 */
2317 struct intel_context *previous_context;
2318
John Harrisondc4be60712015-05-29 17:43:39 +01002319 /** Batch buffer related to this request if any (used for
2320 error state dump only) */
Mika Kuoppala7d736f42013-06-12 15:01:39 +03002321 struct drm_i915_gem_object *batch_obj;
2322
Eric Anholt673a3942008-07-30 12:06:12 -07002323 /** Time at which this request was emitted, in jiffies. */
2324 unsigned long emitted_jiffies;
2325
Eric Anholtb9624422009-06-03 07:27:35 +00002326 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -07002327 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +00002328
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002329 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +00002330 /** file_priv list entry for this request */
2331 struct list_head client_list;
John Harrison67e29372014-12-05 13:49:35 +00002332
Mika Kuoppala071c92d2015-02-12 10:26:02 +02002333 /** process identifier submitting this request */
2334 struct pid *pid;
2335
Nick Hoath6d3d8272015-01-15 13:10:39 +00002336 /**
2337 * The ELSP only accepts two elements at a time, so we queue
2338 * context/tail pairs on a given queue (ring->execlist_queue) until the
2339 * hardware is available. The queue serves a double purpose: we also use
2340 * it to keep track of the up to 2 contexts currently in the hardware
2341 * (usually one in execution and the other queued up by the GPU): We
2342 * only remove elements from the head of the queue when the hardware
2343 * informs us that an element has been completed.
2344 *
2345 * All accesses to the queue are mediated by a spinlock
2346 * (ring->execlist_lock).
2347 */
2348
2349 /** Execlist link in the submission queue.*/
2350 struct list_head execlist_link;
2351
2352 /** Execlists no. of times this request has been sent to the ELSP */
2353 int elsp_submitted;
2354
Tvrtko Ursulina3d12762016-04-28 09:56:57 +01002355 /** Execlists context hardware id. */
2356 unsigned ctx_hw_id;
Eric Anholt673a3942008-07-30 12:06:12 -07002357};
2358
Dave Gordon26827082016-01-19 19:02:53 +00002359struct drm_i915_gem_request * __must_check
2360i915_gem_request_alloc(struct intel_engine_cs *engine,
2361 struct intel_context *ctx);
John Harrisonabfe2622014-11-24 18:49:24 +00002362void i915_gem_request_free(struct kref *req_ref);
John Harrisonfcfa423c2015-05-29 17:44:12 +01002363int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2364 struct drm_file *file);
John Harrisonabfe2622014-11-24 18:49:24 +00002365
John Harrisonb793a002014-11-24 18:49:25 +00002366static inline uint32_t
2367i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2368{
2369 return req ? req->seqno : 0;
2370}
2371
2372static inline struct intel_engine_cs *
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002373i915_gem_request_get_engine(struct drm_i915_gem_request *req)
John Harrisonb793a002014-11-24 18:49:25 +00002374{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00002375 return req ? req->engine : NULL;
John Harrisonb793a002014-11-24 18:49:25 +00002376}
2377
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002378static inline struct drm_i915_gem_request *
John Harrisonabfe2622014-11-24 18:49:24 +00002379i915_gem_request_reference(struct drm_i915_gem_request *req)
2380{
Chris Wilsonb2cfe0a2015-04-27 13:41:16 +01002381 if (req)
2382 kref_get(&req->ref);
2383 return req;
John Harrisonabfe2622014-11-24 18:49:24 +00002384}
2385
2386static inline void
2387i915_gem_request_unreference(struct drm_i915_gem_request *req)
2388{
2389 kref_put(&req->ref, i915_gem_request_free);
2390}
2391
2392static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2393 struct drm_i915_gem_request *src)
2394{
2395 if (src)
2396 i915_gem_request_reference(src);
2397
2398 if (*pdst)
2399 i915_gem_request_unreference(*pdst);
2400
2401 *pdst = src;
2402}
2403
John Harrison1b5a4332014-11-24 18:49:42 +00002404/*
2405 * XXX: i915_gem_request_completed should be here but currently needs the
2406 * definition of i915_seqno_passed() which is below. It will be moved in
2407 * a later patch when the call to i915_seqno_passed() is obsoleted...
2408 */
2409
Brad Volkin351e3db2014-02-18 10:15:46 -08002410/*
2411 * A command that requires special handling by the command parser.
2412 */
2413struct drm_i915_cmd_descriptor {
2414 /*
2415 * Flags describing how the command parser processes the command.
2416 *
2417 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2418 * a length mask if not set
2419 * CMD_DESC_SKIP: The command is allowed but does not follow the
2420 * standard length encoding for the opcode range in
2421 * which it falls
2422 * CMD_DESC_REJECT: The command is never allowed
2423 * CMD_DESC_REGISTER: The command should be checked against the
2424 * register whitelist for the appropriate ring
2425 * CMD_DESC_MASTER: The command is allowed if the submitting process
2426 * is the DRM master
2427 */
2428 u32 flags;
2429#define CMD_DESC_FIXED (1<<0)
2430#define CMD_DESC_SKIP (1<<1)
2431#define CMD_DESC_REJECT (1<<2)
2432#define CMD_DESC_REGISTER (1<<3)
2433#define CMD_DESC_BITMASK (1<<4)
2434#define CMD_DESC_MASTER (1<<5)
2435
2436 /*
2437 * The command's unique identification bits and the bitmask to get them.
2438 * This isn't strictly the opcode field as defined in the spec and may
2439 * also include type, subtype, and/or subop fields.
2440 */
2441 struct {
2442 u32 value;
2443 u32 mask;
2444 } cmd;
2445
2446 /*
2447 * The command's length. The command is either fixed length (i.e. does
2448 * not include a length field) or has a length field mask. The flag
2449 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2450 * a length mask. All command entries in a command table must include
2451 * length information.
2452 */
2453 union {
2454 u32 fixed;
2455 u32 mask;
2456 } length;
2457
2458 /*
2459 * Describes where to find a register address in the command to check
2460 * against the ring's register whitelist. Only valid if flags has the
2461 * CMD_DESC_REGISTER bit set.
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002462 *
2463 * A non-zero step value implies that the command may access multiple
2464 * registers in sequence (e.g. LRI), in that case step gives the
2465 * distance in dwords between individual offset fields.
Brad Volkin351e3db2014-02-18 10:15:46 -08002466 */
2467 struct {
2468 u32 offset;
2469 u32 mask;
Francisco Jerez6a65c5b2015-05-29 16:44:13 +03002470 u32 step;
Brad Volkin351e3db2014-02-18 10:15:46 -08002471 } reg;
2472
2473#define MAX_CMD_DESC_BITMASKS 3
2474 /*
2475 * Describes command checks where a particular dword is masked and
2476 * compared against an expected value. If the command does not match
2477 * the expected value, the parser rejects it. Only valid if flags has
2478 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2479 * are valid.
Brad Volkind4d48032014-02-18 10:15:54 -08002480 *
2481 * If the check specifies a non-zero condition_mask then the parser
2482 * only performs the check when the bits specified by condition_mask
2483 * are non-zero.
Brad Volkin351e3db2014-02-18 10:15:46 -08002484 */
2485 struct {
2486 u32 offset;
2487 u32 mask;
2488 u32 expected;
Brad Volkind4d48032014-02-18 10:15:54 -08002489 u32 condition_offset;
2490 u32 condition_mask;
Brad Volkin351e3db2014-02-18 10:15:46 -08002491 } bits[MAX_CMD_DESC_BITMASKS];
2492};
2493
2494/*
2495 * A table of commands requiring special handling by the command parser.
2496 *
2497 * Each ring has an array of tables. Each table consists of an array of command
2498 * descriptors, which must be sorted with command opcodes in ascending order.
2499 */
2500struct drm_i915_cmd_table {
2501 const struct drm_i915_cmd_descriptor *table;
2502 int count;
2503};
2504
Chris Wilsondbbe9122014-08-09 19:18:43 +01002505/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
Chris Wilson7312e2d2014-08-13 12:14:12 +01002506#define __I915__(p) ({ \
2507 struct drm_i915_private *__p; \
2508 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2509 __p = (struct drm_i915_private *)p; \
2510 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2511 __p = to_i915((struct drm_device *)p); \
2512 else \
2513 BUILD_BUG(); \
2514 __p; \
2515})
Chris Wilsondbbe9122014-08-09 19:18:43 +01002516#define INTEL_INFO(p) (&__I915__(p)->info)
Jani Nikula3f10e822016-04-07 12:48:17 +03002517#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
Chris Wilson87f1f462014-08-09 19:18:42 +01002518#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002519#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
Zou Nan haicae58522010-11-09 17:17:32 +08002520
Jani Nikulae87a0052015-10-20 15:22:02 +03002521#define REVID_FOREVER 0xff
2522/*
2523 * Return true if revision is in range [since,until] inclusive.
2524 *
2525 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2526 */
2527#define IS_REVID(p, since, until) \
2528 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2529
Chris Wilson87f1f462014-08-09 19:18:42 +01002530#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2531#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
Zou Nan haicae58522010-11-09 17:17:32 +08002532#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002533#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
Zou Nan haicae58522010-11-09 17:17:32 +08002534#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
Chris Wilson87f1f462014-08-09 19:18:42 +01002535#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2536#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
Zou Nan haicae58522010-11-09 17:17:32 +08002537#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2538#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2539#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
Chris Wilson87f1f462014-08-09 19:18:42 +01002540#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
Zou Nan haicae58522010-11-09 17:17:32 +08002541#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
Chris Wilson87f1f462014-08-09 19:18:42 +01002542#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2543#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
Zou Nan haicae58522010-11-09 17:17:32 +08002544#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2545#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
Chris Wilson87f1f462014-08-09 19:18:42 +01002546#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
Jesse Barnes4b651772011-04-28 14:33:09 -07002547#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
Chris Wilson87f1f462014-08-09 19:18:42 +01002548#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2549 INTEL_DEVID(dev) == 0x0152 || \
2550 INTEL_DEVID(dev) == 0x015a)
Jesse Barnes70a3eb72012-03-28 13:39:21 -07002551#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
Wayne Boyer666a4532015-12-09 12:29:35 -08002552#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
Eugeni Dodonov4cae9ae2012-03-29 12:32:18 -03002553#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
Wayne Boyer666a4532015-12-09 12:29:35 -08002554#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
Satheeshakrishna M7201c0b2014-04-02 11:24:50 +05302555#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
Rodrigo Vivi7526ac12015-10-27 10:14:54 -07002556#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002557#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
Zou Nan haicae58522010-11-09 17:17:32 +08002558#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
Paulo Zanonied1c9e22013-08-12 14:34:08 -03002559#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002560 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002561#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
Rodrigo Vivi6b96d702015-01-19 16:16:15 -08002562 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
Rodrigo Vivi0dc6f202015-01-21 11:46:32 -08002563 (INTEL_DEVID(dev) & 0xf) == 0xb || \
Chris Wilson87f1f462014-08-09 19:18:42 +01002564 (INTEL_DEVID(dev) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002565/* ULX machines are also considered ULT. */
2566#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2567 (INTEL_DEVID(dev) & 0xf) == 0xe)
Rodrigo Vivia0fcbd92014-09-19 20:16:26 -04002568#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2569 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Ben Widawsky5dd8c4c2013-11-08 10:20:06 -08002570#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002571 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
Rodrigo Vivi94353732013-08-28 16:45:46 -03002572#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
Chris Wilson87f1f462014-08-09 19:18:42 +01002573 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002574/* ULX machines are also considered ULT. */
Chris Wilson87f1f462014-08-09 19:18:42 +01002575#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2576 INTEL_DEVID(dev) == 0x0A1E)
David Weinehallf8896f52015-06-25 11:11:03 +03002577#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2578 INTEL_DEVID(dev) == 0x1913 || \
2579 INTEL_DEVID(dev) == 0x1916 || \
2580 INTEL_DEVID(dev) == 0x1921 || \
2581 INTEL_DEVID(dev) == 0x1926)
2582#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2583 INTEL_DEVID(dev) == 0x1915 || \
2584 INTEL_DEVID(dev) == 0x191E)
Rodrigo Vivia5b79912015-12-08 16:58:37 -08002585#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2586 INTEL_DEVID(dev) == 0x5913 || \
2587 INTEL_DEVID(dev) == 0x5916 || \
2588 INTEL_DEVID(dev) == 0x5921 || \
2589 INTEL_DEVID(dev) == 0x5926)
2590#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2591 INTEL_DEVID(dev) == 0x5915 || \
2592 INTEL_DEVID(dev) == 0x591E)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302593#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2594 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2595#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2596 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2597
Ben Widawskyb833d682013-08-23 16:00:07 -07002598#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
Zou Nan haicae58522010-11-09 17:17:32 +08002599
Jani Nikulaef712bb2015-10-20 15:22:00 +03002600#define SKL_REVID_A0 0x0
2601#define SKL_REVID_B0 0x1
2602#define SKL_REVID_C0 0x2
2603#define SKL_REVID_D0 0x3
2604#define SKL_REVID_E0 0x4
2605#define SKL_REVID_F0 0x5
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002606
Jani Nikulae87a0052015-10-20 15:22:02 +03002607#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2608
Jani Nikulaef712bb2015-10-20 15:22:00 +03002609#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002610#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002611#define BXT_REVID_B0 0x3
2612#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002613
Jani Nikulae87a0052015-10-20 15:22:02 +03002614#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2615
Jesse Barnes85436692011-04-06 12:11:14 -07002616/*
2617 * The genX designation typically refers to the render engine, so render
2618 * capability related checks should use IS_GEN, while display and other checks
2619 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2620 * chips, etc.).
2621 */
Zou Nan haicae58522010-11-09 17:17:32 +08002622#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2623#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2624#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2625#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2626#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
Jesse Barnes85436692011-04-06 12:11:14 -07002627#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
Ben Widawskyd2980842013-11-02 21:06:59 -07002628#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
Damien Lespiaub71252d2013-02-13 15:27:24 +00002629#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
Zou Nan haicae58522010-11-09 17:17:32 +08002630
Ben Widawsky73ae4782013-10-15 10:02:57 -07002631#define RENDER_RING (1<<RCS)
2632#define BSD_RING (1<<VCS)
2633#define BLT_RING (1<<BCS)
2634#define VEBOX_RING (1<<VECS)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002635#define BSD2_RING (1<<VCS2)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002636#define ALL_ENGINES (~0)
2637
Ben Widawsky63c42e52014-04-18 18:04:27 -03002638#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
Zhao Yakui845f74a2014-04-17 10:37:37 +08002639#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002640#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2641#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2642#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
Tvrtko Ursulinca377802016-03-02 12:10:31 +00002643#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002644#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
Ben Widawsky63c42e52014-04-18 18:04:27 -03002645#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002646 HAS_EDRAM(dev))
Zou Nan haicae58522010-11-09 17:17:32 +08002647#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2648
Ben Widawsky254f9652012-06-04 14:42:42 -07002649#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
Oscar Mateod7f621e2014-07-24 17:04:49 +01002650#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
Jesse Barnes692ef702014-08-05 07:51:18 -07002651#define USES_PPGTT(dev) (i915.enable_ppgtt)
Michel Thierry81ba8aef2015-08-03 09:52:01 +01002652#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2653#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002654
Chris Wilson05394f32010-11-08 19:18:58 +00002655#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +08002656#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2657
Daniel Vetterb45305f2012-12-17 16:21:27 +01002658/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2659#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002660
2661/* WaRsDisableCoarsePowerGating:skl,bxt */
2662#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002663 IS_SKL_GT3(dev) || \
2664 IS_SKL_GT4(dev))
2665
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002666/*
2667 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2668 * even when in MSI mode. This results in spurious interrupt warnings if the
2669 * legacy irq no. is shared with another device. The kernel then disables that
2670 * interrupt source and so prevents the other device from working properly.
2671 */
2672#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2673#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002674
Zou Nan haicae58522010-11-09 17:17:32 +08002675/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2676 * rows, which changed the alignment requirements and fence programming.
2677 */
2678#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2679 IS_I915GM(dev)))
Zou Nan haicae58522010-11-09 17:17:32 +08002680#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2681#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002682
2683#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2684#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01002685#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002686
Damien Lespiaudbf77862014-10-01 20:04:14 +01002687#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002688
Jani Nikula0c9b3712015-05-18 17:10:01 +03002689#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2690 INTEL_INFO(dev)->gen >= 9)
2691
Damien Lespiaudd93be52013-04-22 18:40:39 +01002692#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
Damien Lespiau30568c42013-04-22 18:40:41 +01002693#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
Rodrigo Vivib32c6f42014-11-20 03:44:37 -08002694#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
Sonika Jindale3d99842015-01-22 14:30:54 +05302695 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07002696 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
Paulo Zanoni6157d3c2014-03-07 20:12:37 -03002697#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
Suketu Shah00776512015-04-16 14:22:14 +05302698 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
Wayne Boyer666a4532015-12-09 12:29:35 -08002699 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
Imre Deak8f6d8552016-04-01 16:02:47 +03002700 IS_KABYLAKE(dev) || IS_BROXTON(dev))
Rodrigo Vivi58abf1d2014-10-07 07:06:50 -07002701#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2702#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002703
Animesh Manna7b403ff2015-08-04 22:02:42 +05302704#define HAS_CSR(dev) (IS_GEN9(dev))
Daniel Vettereb805622015-05-04 14:58:44 +02002705
Rodrigo Vivi2b81b842015-12-08 16:58:38 -08002706#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2707#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
Alex Dai33a732f2015-08-12 15:43:36 +01002708
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002709#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2710 INTEL_INFO(dev)->gen >= 8)
2711
Akash Goel97d33082015-06-29 14:50:23 +05302712#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
Wayne Boyer666a4532015-12-09 12:29:35 -08002713 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2714 !IS_BROXTON(dev))
Akash Goel97d33082015-06-29 14:50:23 +05302715
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002716#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2717#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2718#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2719#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2720#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2721#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302722#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2723#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Robert Beckett30c964a2015-08-28 13:10:22 +01002724#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002725#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002726#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002727
Chris Wilsonf2fbc692014-08-24 19:35:31 +01002728#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302729#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03002730#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
Ville Syrjäläc2699522015-08-27 23:55:59 +03002731#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
Ville Syrjälä56f5f702015-11-30 16:23:44 +02002732#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Zou Nan haicae58522010-11-09 17:17:32 +08002733#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2734#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
Ben Widawsky40c7ead2013-04-05 13:12:40 -07002735#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
Paulo Zanoni45e6e3a2012-07-03 15:57:32 -03002736#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002737
Wayne Boyer666a4532015-12-09 12:29:35 -08002738#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2739 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Sonika Jindal5fafe292014-07-21 15:23:38 +05302740
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002741/* DPF == dynamic parity feature */
2742#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2743#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002744
Ben Widawskyc8735b02012-09-07 19:43:39 -07002745#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302746#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002747
Chris Wilson05394f32010-11-08 19:18:58 +00002748#include "i915_trace.h"
2749
Rob Clarkbaa70942013-08-02 13:27:49 -04002750extern const struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +10002751extern int i915_max_ioctl;
2752
Maarten Lankhorst1751fcf2015-08-27 15:15:15 +02002753extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2754extern int i915_resume_switcheroo(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +10002755
Joonas Lahtinenc838d712015-12-18 13:08:15 +02002756/* i915_dma.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002757void __printf(3, 4)
2758__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2759 const char *fmt, ...);
2760
2761#define i915_report_error(dev_priv, fmt, ...) \
2762 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2763
Dave Airlie22eae942005-11-10 22:16:34 +11002764extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10002765extern int i915_driver_unload(struct drm_device *);
John Harrison2885f6a2014-06-26 18:23:52 +01002766extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
Dave Airlie84b1fd12007-07-11 15:53:27 +10002767extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +10002768extern void i915_driver_preclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002769 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002770extern void i915_driver_postclose(struct drm_device *dev,
John Harrison2885f6a2014-06-26 18:23:52 +01002771 struct drm_file *file);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002772#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002773extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2774 unsigned long arg);
Ben Widawskyc43b5632012-04-16 14:07:40 -07002775#endif
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002776extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
Chris Wilson49e4d842015-06-15 12:23:48 +01002777extern bool intel_has_gpu_reset(struct drm_device *dev);
Daniel Vetterd4b8bb22012-04-27 15:17:44 +02002778extern int i915_reset(struct drm_device *dev);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002779extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002780extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002781extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2782extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2783extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2784extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002785int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002786
Jani Nikula77913b32015-06-18 13:06:16 +03002787/* intel_hotplug.c */
2788void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2789void intel_hpd_init(struct drm_i915_private *dev_priv);
2790void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2791void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07002792bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Jani Nikula77913b32015-06-18 13:06:16 +03002793
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794/* i915_irq.c */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03002795void i915_queue_hangcheck(struct drm_device *dev);
Mika Kuoppala58174462014-02-25 17:11:26 +02002796__printf(3, 4)
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002797void i915_handle_error(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002798 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
Daniel Vetterb9632912014-09-30 10:56:44 +02002800extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002801int intel_irq_install(struct drm_i915_private *dev_priv);
2802void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002803
2804extern void intel_uncore_sanitize(struct drm_device *dev);
Imre Deak10018602014-06-06 12:59:39 +03002805extern void intel_uncore_early_sanitize(struct drm_device *dev,
2806 bool restore_forcewake);
Chris Wilson907b28c2013-07-19 20:36:52 +01002807extern void intel_uncore_init(struct drm_device *dev);
Mika Kuoppalafc976182015-12-15 16:25:07 +02002808extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002809extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsonaec347a2013-08-26 13:46:09 +01002810extern void intel_uncore_fini(struct drm_device *dev);
Jesse Barnes156c7ca2014-06-12 08:35:45 -07002811extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
Mika Kuoppala48c10262015-01-16 11:34:41 +02002812const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002813void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002814 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02002815void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02002816 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01002817/* Like above but the caller must manage the uncore.lock itself.
2818 * Must be used with I915_READ_FW and friends.
2819 */
2820void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2821 enum forcewake_domains domains);
2822void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2823 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002824u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2825
Mika Kuoppala59bad942015-01-16 11:34:40 +02002826void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Yu Zhangcf9d2892015-02-10 19:05:47 +08002827static inline bool intel_vgpu_active(struct drm_device *dev)
2828{
2829 return to_i915(dev)->vgpu.active;
2830}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002831
Keith Packard7c463582008-11-04 02:03:27 -08002832void
Jani Nikula50227e12014-03-31 14:27:21 +03002833i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002834 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002835
2836void
Jani Nikula50227e12014-03-31 14:27:21 +03002837i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002838 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002839
Imre Deakf8b79e52014-03-04 19:23:07 +02002840void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2841void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002842void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2843 uint32_t mask,
2844 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002845void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2846 uint32_t interrupt_mask,
2847 uint32_t enabled_irq_mask);
2848static inline void
2849ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2850{
2851 ilk_update_display_irq(dev_priv, bits, bits);
2852}
2853static inline void
2854ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2855{
2856 ilk_update_display_irq(dev_priv, bits, 0);
2857}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002858void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2859 enum pipe pipe,
2860 uint32_t interrupt_mask,
2861 uint32_t enabled_irq_mask);
2862static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2863 enum pipe pipe, uint32_t bits)
2864{
2865 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2866}
2867static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2868 enum pipe pipe, uint32_t bits)
2869{
2870 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2871}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002872void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2873 uint32_t interrupt_mask,
2874 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002875static inline void
2876ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2877{
2878 ibx_display_interrupt_update(dev_priv, bits, bits);
2879}
2880static inline void
2881ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2882{
2883 ibx_display_interrupt_update(dev_priv, bits, 0);
2884}
2885
Imre Deakf8b79e52014-03-04 19:23:07 +02002886
Eric Anholt673a3942008-07-30 12:06:12 -07002887/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002888int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
2890int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
2892int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
2894int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002896int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2897 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002898int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
2900int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2901 struct drm_file *file_priv);
Oscar Mateoba8b7cc2014-07-24 17:04:33 +01002902void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
John Harrison8a8edb52015-05-29 17:43:33 +01002903 struct drm_i915_gem_request *req);
John Harrison5f19e2b2015-05-29 17:43:27 +01002904int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
Oscar Mateoa83014d2014-07-24 17:04:21 +01002905 struct drm_i915_gem_execbuffer2 *args,
John Harrison5f19e2b2015-05-29 17:43:27 +01002906 struct list_head *vmas);
Eric Anholt673a3942008-07-30 12:06:12 -07002907int i915_gem_execbuffer(struct drm_device *dev, void *data,
2908 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05002909int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2910 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002911int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2912 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002913int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2914 struct drm_file *file);
2915int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2916 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002917int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2918 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002919int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2920 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002921int i915_gem_set_tiling(struct drm_device *dev, void *data,
2922 struct drm_file *file_priv);
2923int i915_gem_get_tiling(struct drm_device *dev, void *data,
2924 struct drm_file *file_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002925int i915_gem_init_userptr(struct drm_device *dev);
2926int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2927 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002928int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2929 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002930int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2931 struct drm_file *file_priv);
Imre Deakd64aa092016-01-19 15:26:29 +02002932void i915_gem_load_init(struct drm_device *dev);
2933void i915_gem_load_cleanup(struct drm_device *dev);
Imre Deak40ae4e12016-03-16 14:54:03 +02002934void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002935void *i915_gem_object_alloc(struct drm_device *dev);
2936void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002937void i915_gem_object_init(struct drm_i915_gem_object *obj,
2938 const struct drm_i915_gem_object_ops *ops);
Dave Gordond37cd8a2016-04-22 19:14:32 +01002939struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00002940 size_t size);
Dave Gordonea702992015-07-09 19:29:02 +01002941struct drm_i915_gem_object *i915_gem_object_create_from_data(
2942 struct drm_device *dev, const void *data, size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07002943void i915_gem_free_object(struct drm_gem_object *obj);
Ben Widawsky2f633152013-07-17 12:19:03 -07002944void i915_gem_vma_destroy(struct i915_vma *vma);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002945
Daniel Vetter08755462015-04-20 09:04:05 -07002946/* Flags used by pin/bind&friends. */
2947#define PIN_MAPPABLE (1<<0)
2948#define PIN_NONBLOCK (1<<1)
2949#define PIN_GLOBAL (1<<2)
2950#define PIN_OFFSET_BIAS (1<<3)
2951#define PIN_USER (1<<4)
2952#define PIN_UPDATE (1<<5)
Michel Thierry101b5062015-10-01 13:33:57 +01002953#define PIN_ZONE_4G (1<<6)
2954#define PIN_HIGH (1<<7)
Chris Wilson506a8e82015-12-08 11:55:07 +00002955#define PIN_OFFSET_FIXED (1<<8)
Chris Wilsond23db882014-05-23 08:48:08 +02002956#define PIN_OFFSET_MASK (~4095)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002957int __must_check
2958i915_gem_object_pin(struct drm_i915_gem_object *obj,
2959 struct i915_address_space *vm,
2960 uint32_t alignment,
2961 uint64_t flags);
2962int __must_check
2963i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2964 const struct i915_ggtt_view *view,
2965 uint32_t alignment,
2966 uint64_t flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002967
2968int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2969 u32 flags);
Chris Wilsond0710ab2015-11-20 14:16:39 +00002970void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002971int __must_check i915_vma_unbind(struct i915_vma *vma);
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +01002972/*
2973 * BEWARE: Do not use the function below unless you can _absolutely_
2974 * _guarantee_ VMA in question is _not in use_ anywhere.
2975 */
2976int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
Chris Wilsondd624af2013-01-15 12:39:35 +00002977int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
Paulo Zanoni48018a52013-12-13 15:22:31 -02002978void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
Chris Wilson05394f32010-11-08 19:18:58 +00002979void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002980
Brad Volkin4c914c02014-02-18 10:15:45 -08002981int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2982 int *needs_clflush);
2983
Chris Wilson37e680a2012-06-07 15:38:42 +01002984int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
Chris Wilsonee286372015-04-07 16:20:25 +01002985
2986static inline int __sg_page_count(struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002987{
Chris Wilsonee286372015-04-07 16:20:25 +01002988 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002989}
Chris Wilsonee286372015-04-07 16:20:25 +01002990
Dave Gordon033908a2015-12-10 18:51:23 +00002991struct page *
2992i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2993
Chris Wilsonee286372015-04-07 16:20:25 +01002994static inline struct page *
2995i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2996{
2997 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2998 return NULL;
2999
3000 if (n < obj->get_page.last) {
3001 obj->get_page.sg = obj->pages->sgl;
3002 obj->get_page.last = 0;
3003 }
3004
3005 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3006 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3007 if (unlikely(sg_is_chain(obj->get_page.sg)))
3008 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3009 }
3010
3011 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3012}
3013
Chris Wilsona5570172012-09-04 21:02:54 +01003014static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3015{
3016 BUG_ON(obj->pages == NULL);
3017 obj->pages_pin_count++;
3018}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003019
Chris Wilsona5570172012-09-04 21:02:54 +01003020static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3021{
3022 BUG_ON(obj->pages_pin_count == 0);
3023 obj->pages_pin_count--;
3024}
3025
Chris Wilson0a798eb2016-04-08 12:11:11 +01003026/**
3027 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3028 * @obj - the object to map into kernel address space
3029 *
3030 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3031 * pages and then returns a contiguous mapping of the backing storage into
3032 * the kernel address space.
3033 *
Dave Gordon83052162016-04-12 14:46:16 +01003034 * The caller must hold the struct_mutex, and is responsible for calling
3035 * i915_gem_object_unpin_map() when the mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003036 *
Dave Gordon83052162016-04-12 14:46:16 +01003037 * Returns the pointer through which to access the mapped object, or an
3038 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003039 */
3040void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3041
3042/**
3043 * i915_gem_object_unpin_map - releases an earlier mapping
3044 * @obj - the object to unmap
3045 *
3046 * After pinning the object and mapping its pages, once you are finished
3047 * with your access, call i915_gem_object_unpin_map() to release the pin
3048 * upon the mapping. Once the pin count reaches zero, that mapping may be
3049 * removed.
3050 *
3051 * The caller must hold the struct_mutex.
3052 */
3053static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3054{
3055 lockdep_assert_held(&obj->base.dev->struct_mutex);
3056 i915_gem_object_unpin_pages(obj);
3057}
3058
Chris Wilson54cf91d2010-11-25 18:00:26 +00003059int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawsky2911a352012-04-05 14:47:36 -07003060int i915_gem_object_sync(struct drm_i915_gem_object *obj,
John Harrison91af1272015-06-18 13:14:56 +01003061 struct intel_engine_cs *to,
3062 struct drm_i915_gem_request **to_req);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003063void i915_vma_move_to_active(struct i915_vma *vma,
John Harrisonb2af0372015-05-29 17:43:50 +01003064 struct drm_i915_gem_request *req);
Dave Airlieff72145b2011-02-07 12:16:14 +10003065int i915_gem_dumb_create(struct drm_file *file_priv,
3066 struct drm_device *dev,
3067 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003068int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3069 uint32_t handle, uint64_t *offset);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003070/**
3071 * Returns true if seq1 is later than seq2.
3072 */
3073static inline bool
3074i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3075{
3076 return (int32_t)(seq1 - seq2) >= 0;
3077}
3078
Chris Wilson821485d2015-12-11 11:32:59 +00003079static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3080 bool lazy_coherency)
3081{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003082 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3083 req->engine->irq_seqno_barrier(req->engine);
3084 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3085 req->previous_seqno);
Chris Wilson821485d2015-12-11 11:32:59 +00003086}
3087
John Harrison1b5a4332014-11-24 18:49:42 +00003088static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3089 bool lazy_coherency)
3090{
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003091 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3092 req->engine->irq_seqno_barrier(req->engine);
3093 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3094 req->seqno);
John Harrison1b5a4332014-11-24 18:49:42 +00003095}
3096
Mika Kuoppalafca26bb2012-12-19 11:13:08 +02003097int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3098int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003099
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003100struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003101i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003102
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003103bool i915_gem_retire_requests(struct drm_device *dev);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003104void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303105
Chris Wilsonc19ae982016-04-13 17:35:03 +01003106static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3107{
3108 return atomic_read(&error->reset_counter);
3109}
3110
3111static inline bool __i915_reset_in_progress(u32 reset)
3112{
3113 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3114}
3115
3116static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3117{
3118 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3119}
3120
3121static inline bool __i915_terminally_wedged(u32 reset)
3122{
3123 return unlikely(reset & I915_WEDGED);
3124}
3125
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003126static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3127{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003128 return __i915_reset_in_progress(i915_reset_counter(error));
3129}
3130
3131static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3132{
3133 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003134}
3135
3136static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3137{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003138 return __i915_terminally_wedged(i915_reset_counter(error));
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003139}
3140
3141static inline u32 i915_reset_count(struct i915_gpu_error *error)
3142{
Chris Wilsonc19ae982016-04-13 17:35:03 +01003143 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003144}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003145
Mika Kuoppala88b4aa82014-03-28 18:18:18 +02003146static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3147{
3148 return dev_priv->gpu_error.stop_rings == 0 ||
3149 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3150}
3151
3152static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3153{
3154 return dev_priv->gpu_error.stop_rings == 0 ||
3155 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3156}
3157
Chris Wilson069efc12010-09-30 16:53:18 +01003158void i915_gem_reset(struct drm_device *dev);
Chris Wilson000433b2013-08-08 14:41:09 +01003159bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
Chris Wilson1070a422012-04-24 15:47:41 +01003160int __must_check i915_gem_init(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003161int i915_gem_init_engines(struct drm_device *dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01003162int __must_check i915_gem_init_hw(struct drm_device *dev);
3163void i915_gem_init_swizzling(struct drm_device *dev);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00003164void i915_gem_cleanup_engines(struct drm_device *dev);
Ben Widawskyb2da9fe2012-04-26 16:02:58 -07003165int __must_check i915_gpu_idle(struct drm_device *dev);
Chris Wilson45c5f202013-10-16 11:50:01 +01003166int __must_check i915_gem_suspend(struct drm_device *dev);
John Harrison75289872015-05-29 17:43:49 +01003167void __i915_add_request(struct drm_i915_gem_request *req,
John Harrison5b4a60c2015-05-29 17:43:34 +01003168 struct drm_i915_gem_object *batch_obj,
3169 bool flush_caches);
John Harrison75289872015-05-29 17:43:49 +01003170#define i915_add_request(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003171 __i915_add_request(req, NULL, true)
John Harrison75289872015-05-29 17:43:49 +01003172#define i915_add_request_no_flush(req) \
John Harrisonfcfa423c2015-05-29 17:44:12 +01003173 __i915_add_request(req, NULL, false)
John Harrison9c654812014-11-24 18:49:35 +00003174int __i915_wait_request(struct drm_i915_gem_request *req,
Ander Conselvan de Oliveira16e9a212014-11-06 09:26:38 +02003175 bool interruptible,
3176 s64 *timeout,
Chris Wilson2e1b8732015-04-27 13:41:22 +01003177 struct intel_rps_client *rps);
Daniel Vettera4b3a572014-11-26 14:17:05 +01003178int __must_check i915_wait_request(struct drm_i915_gem_request *req);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003179int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00003180int __must_check
Chris Wilson2e2f3512015-04-27 13:41:14 +01003181i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3182 bool readonly);
3183int __must_check
Chris Wilson20217462010-11-23 15:26:33 +00003184i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3185 bool write);
3186int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003187i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3188int __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003189i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3190 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003191 const struct i915_ggtt_view *view);
3192void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3193 const struct i915_ggtt_view *view);
Chris Wilson00731152014-05-21 12:42:56 +01003194int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003195 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003196int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003197void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003198
Chris Wilson467cffb2011-03-07 10:42:03 +00003199uint32_t
Imre Deak0fa87792013-01-07 21:47:35 +02003200i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3201uint32_t
Imre Deakd8651102013-01-07 21:47:33 +02003202i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3203 int tiling_mode, bool fenced);
Chris Wilson467cffb2011-03-07 10:42:03 +00003204
Chris Wilsone4ffd172011-04-04 09:44:39 +01003205int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3206 enum i915_cache_level cache_level);
3207
Daniel Vetter1286ff72012-05-10 15:25:09 +02003208struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3209 struct dma_buf *dma_buf);
3210
3211struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3212 struct drm_gem_object *gem_obj, int flags);
3213
Michel Thierry088e0df2015-08-07 17:40:17 +01003214u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3215 const struct i915_ggtt_view *view);
3216u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3217 struct i915_address_space *vm);
3218static inline u64
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003219i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003220{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003221 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003222}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003223
Ben Widawskya70a3142013-07-31 16:59:56 -07003224bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003225bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003226 const struct i915_ggtt_view *view);
Ben Widawskya70a3142013-07-31 16:59:56 -07003227bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003228 struct i915_address_space *vm);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003229
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003230struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003231i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3232 struct i915_address_space *vm);
3233struct i915_vma *
3234i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3235 const struct i915_ggtt_view *view);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003236
Ben Widawskyaccfef22013-08-14 11:38:35 +02003237struct i915_vma *
3238i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003239 struct i915_address_space *vm);
3240struct i915_vma *
3241i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3242 const struct i915_ggtt_view *view);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003243
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003244static inline struct i915_vma *
3245i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3246{
3247 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
Ben Widawskyd7f46fc2013-12-06 14:10:55 -08003248}
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003249bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
Ben Widawsky5c2abbe2013-09-24 09:57:57 -07003250
Ben Widawskya70a3142013-07-31 16:59:56 -07003251/* Some GGTT VM helpers */
Daniel Vetter841cd772014-08-06 15:04:48 +02003252static inline struct i915_hw_ppgtt *
3253i915_vm_to_ppgtt(struct i915_address_space *vm)
3254{
Daniel Vetter841cd772014-08-06 15:04:48 +02003255 return container_of(vm, struct i915_hw_ppgtt, base);
3256}
3257
3258
Ben Widawskya70a3142013-07-31 16:59:56 -07003259static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3260{
Joonas Lahtinen9abc4642015-03-27 13:09:22 +02003261 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
Ben Widawskya70a3142013-07-31 16:59:56 -07003262}
3263
Tvrtko Ursulin8da32722016-04-21 13:04:43 +01003264unsigned long
3265i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003266
3267static inline int __must_check
3268i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3269 uint32_t alignment,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003270 unsigned flags)
Ben Widawskyc37e2202013-07-31 16:59:58 -07003271{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003272 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3273 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3274
3275 return i915_gem_object_pin(obj, &ggtt->base,
Daniel Vetter5dc383b2014-08-06 15:04:49 +02003276 alignment, flags | PIN_GLOBAL);
Ben Widawskyc37e2202013-07-31 16:59:58 -07003277}
Ben Widawskya70a3142013-07-31 16:59:56 -07003278
Daniel Vetterb2871102014-02-14 14:01:19 +01003279static inline int
3280i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3281{
3282 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3283}
3284
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003285void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3286 const struct i915_ggtt_view *view);
3287static inline void
3288i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3289{
3290 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3291}
Daniel Vetterb2871102014-02-14 14:01:19 +01003292
Daniel Vetter41a36b72015-07-24 13:55:11 +02003293/* i915_gem_fence.c */
3294int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3295int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3296
3297bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3298void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3299
3300void i915_gem_restore_fences(struct drm_device *dev);
3301
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003302void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3303void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3304void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3305
Ben Widawsky254f9652012-06-04 14:42:42 -07003306/* i915_gem_context.c */
Ben Widawsky8245be32013-11-06 13:56:29 -02003307int __must_check i915_gem_context_init(struct drm_device *dev);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01003308void i915_gem_context_lost(struct drm_i915_private *dev_priv);
Ben Widawsky254f9652012-06-04 14:42:42 -07003309void i915_gem_context_fini(struct drm_device *dev);
Ben Widawskyacce9ff2013-12-06 14:11:03 -08003310void i915_gem_context_reset(struct drm_device *dev);
Ben Widawskye422b882013-12-06 14:10:58 -08003311int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
Ben Widawsky254f9652012-06-04 14:42:42 -07003312void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
John Harrisonba01cc92015-05-29 17:43:41 +01003313int i915_switch_context(struct drm_i915_gem_request *req);
Oscar Mateo273497e2014-05-22 14:13:37 +01003314struct intel_context *
Ben Widawsky41bde552013-12-06 14:11:21 -08003315i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003316void i915_gem_context_free(struct kref *ctx_ref);
Oscar Mateo8c8579172014-07-24 17:04:14 +01003317struct drm_i915_gem_object *
3318i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
Oscar Mateo273497e2014-05-22 14:13:37 +01003319static inline void i915_gem_context_reference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003320{
Chris Wilson691e6412014-04-09 09:07:36 +01003321 kref_get(&ctx->ref);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003322}
3323
Oscar Mateo273497e2014-05-22 14:13:37 +01003324static inline void i915_gem_context_unreference(struct intel_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003325{
Chris Wilson691e6412014-04-09 09:07:36 +01003326 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003327}
3328
Oscar Mateo273497e2014-05-22 14:13:37 +01003329static inline bool i915_gem_context_is_default(const struct intel_context *c)
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003330{
Oscar Mateo821d66d2014-07-03 16:28:00 +01003331 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
Mika Kuoppala3fac8972014-01-30 16:05:48 +02003332}
3333
Ben Widawsky84624812012-06-04 14:42:54 -07003334int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3335 struct drm_file *file);
3336int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3337 struct drm_file *file);
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08003338int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3339 struct drm_file *file_priv);
3340int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3341 struct drm_file *file_priv);
Daniel Vetter1286ff72012-05-10 15:25:09 +02003342
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003343/* i915_gem_evict.c */
Ben Widawskyf6cd1f12013-07-31 17:00:11 -07003344int __must_check i915_gem_evict_something(struct drm_device *dev,
3345 struct i915_address_space *vm,
3346 int min_size,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003347 unsigned alignment,
3348 unsigned cache_level,
Chris Wilsond23db882014-05-23 08:48:08 +02003349 unsigned long start,
3350 unsigned long end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003351 unsigned flags);
Chris Wilson506a8e82015-12-08 11:55:07 +00003352int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003353int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003354
Ben Widawsky0260c422014-03-22 22:47:21 -07003355/* belongs in i915_gem_gtt.h */
Eric Anholt673a3942008-07-30 12:06:12 -07003356static inline void i915_gem_chipset_flush(struct drm_device *dev)
3357{
Chris Wilson05394f32010-11-08 19:18:58 +00003358 if (INTEL_INFO(dev)->gen < 6)
3359 intel_gtt_chipset_flush();
Chris Wilson9797fbf2012-04-24 15:47:39 +01003360}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003361
Chris Wilson9797fbf2012-04-24 15:47:39 +01003362/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003363int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3364 struct drm_mm_node *node, u64 size,
3365 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003366int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3367 struct drm_mm_node *node, u64 size,
3368 unsigned alignment, u64 start,
3369 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003370void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3371 struct drm_mm_node *node);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003372int i915_gem_init_stolen(struct drm_device *dev);
3373void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003374struct drm_i915_gem_object *
3375i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003376struct drm_i915_gem_object *
3377i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3378 u32 stolen_offset,
3379 u32 gtt_offset,
3380 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003381
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003382/* i915_gem_shrinker.c */
3383unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003384 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003385 unsigned flags);
3386#define I915_SHRINK_PURGEABLE 0x1
3387#define I915_SHRINK_UNBOUND 0x2
3388#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003389#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003390#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003391unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3392void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003393void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003394
3395
Eric Anholt673a3942008-07-30 12:06:12 -07003396/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003397static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003398{
Jani Nikula50227e12014-03-31 14:27:21 +03003399 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
Chris Wilsone9b73c62012-12-03 21:03:14 +00003400
3401 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3402 obj->tiling_mode != I915_TILING_NONE;
3403}
3404
Eric Anholt673a3942008-07-30 12:06:12 -07003405/* i915_gem_debug.c */
Chris Wilson23bc5982010-09-29 16:10:57 +01003406#if WATCH_LISTS
3407int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07003408#else
Chris Wilson23bc5982010-09-29 16:10:57 +01003409#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07003410#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003411
Ben Gamari20172632009-02-17 20:08:50 -05003412/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04003413int i915_debugfs_init(struct drm_minor *minor);
3414void i915_debugfs_cleanup(struct drm_minor *minor);
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003415#ifdef CONFIG_DEBUG_FS
Jani Nikula249e87d2015-04-10 16:59:32 +03003416int i915_debugfs_connector_add(struct drm_connector *connector);
Damien Lespiau07144422013-10-15 18:55:40 +01003417void intel_display_crc_init(struct drm_device *dev);
3418#else
Daniel Vetter101057f2015-07-13 09:23:19 +02003419static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3420{ return 0; }
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003421static inline void intel_display_crc_init(struct drm_device *dev) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003422#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003423
3424/* i915_gpu_error.c */
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003425__printf(2, 3)
3426void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003427int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3428 const struct i915_error_state_file_priv *error);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003429int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003430 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003431 size_t count, loff_t pos);
3432static inline void i915_error_state_buf_release(
3433 struct drm_i915_error_state_buf *eb)
3434{
3435 kfree(eb->buf);
3436}
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003437void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003438 const char *error_msg);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003439void i915_error_state_get(struct drm_device *dev,
3440 struct i915_error_state_file_priv *error_priv);
3441void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3442void i915_destroy_error_state(struct drm_device *dev);
3443
3444void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003445const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003446
Brad Volkin351e3db2014-02-18 10:15:46 -08003447/* i915_cmd_parser.c */
Brad Volkind728c8e2014-02-18 10:15:56 -08003448int i915_cmd_parser_get_version(void);
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003449int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3450void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3451bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3452int i915_parse_cmds(struct intel_engine_cs *engine,
Brad Volkin351e3db2014-02-18 10:15:46 -08003453 struct drm_i915_gem_object *batch_obj,
Brad Volkin78a42372014-12-11 12:13:09 -08003454 struct drm_i915_gem_object *shadow_batch_obj,
Brad Volkin351e3db2014-02-18 10:15:46 -08003455 u32 batch_start_offset,
Brad Volkinb9ffd802014-12-11 12:13:10 -08003456 u32 batch_len,
Brad Volkin351e3db2014-02-18 10:15:46 -08003457 bool is_master);
3458
Jesse Barnes317c35d2008-08-25 15:11:06 -07003459/* i915_suspend.c */
3460extern int i915_save_state(struct drm_device *dev);
3461extern int i915_restore_state(struct drm_device *dev);
3462
Ben Widawsky0136db582012-04-10 21:17:01 -07003463/* i915_sysfs.c */
3464void i915_setup_sysfs(struct drm_device *dev_priv);
3465void i915_teardown_sysfs(struct drm_device *dev_priv);
3466
Chris Wilsonf899fc62010-07-20 15:44:45 -07003467/* intel_i2c.c */
3468extern int intel_setup_gmbus(struct drm_device *dev);
3469extern void intel_teardown_gmbus(struct drm_device *dev);
Jani Nikula88ac7932015-03-27 00:20:22 +02003470extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3471 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003472
Jani Nikula0184df42015-03-27 00:20:20 +02003473extern struct i2c_adapter *
3474intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003475extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3476extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003477static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003478{
3479 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3480}
Chris Wilsonf899fc62010-07-20 15:44:45 -07003481extern void intel_i2c_reset(struct drm_device *dev);
3482
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003483/* intel_bios.c */
Jani Nikula98f3a1d2015-12-16 15:04:20 +02003484int intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003485bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003486bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003487bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003488bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003489bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303490bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3491 enum port port);
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003492
Chris Wilson3b617962010-08-24 09:02:58 +01003493/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003494#ifdef CONFIG_ACPI
Lv Zheng27d50c82013-12-06 16:52:05 +08003495extern int intel_opregion_setup(struct drm_device *dev);
Chris Wilson44834a62010-08-19 16:09:23 +01003496extern void intel_opregion_init(struct drm_device *dev);
3497extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01003498extern void intel_opregion_asle_intr(struct drm_device *dev);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003499extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3500 bool enable);
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003501extern int intel_opregion_notify_adapter(struct drm_device *dev,
3502 pci_power_t state);
Ville Syrjäläa0562812016-04-11 10:23:51 +03003503extern int intel_opregion_get_panel_type(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04003504#else
Lv Zheng27d50c82013-12-06 16:52:05 +08003505static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
Chris Wilson44834a62010-08-19 16:09:23 +01003506static inline void intel_opregion_init(struct drm_device *dev) { return; }
3507static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01003508static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003509static inline int
3510intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3511{
3512 return 0;
3513}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003514static inline int
3515intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3516{
3517 return 0;
3518}
Ville Syrjäläa0562812016-04-11 10:23:51 +03003519static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3520{
3521 return -ENODEV;
3522}
Len Brown65e082c2008-10-24 17:18:10 -04003523#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003524
Jesse Barnes723bfd72010-10-07 16:01:13 -07003525/* intel_acpi.c */
3526#ifdef CONFIG_ACPI
3527extern void intel_register_dsm_handler(void);
3528extern void intel_unregister_dsm_handler(void);
3529#else
3530static inline void intel_register_dsm_handler(void) { return; }
3531static inline void intel_unregister_dsm_handler(void) { return; }
3532#endif /* CONFIG_ACPI */
3533
Jesse Barnes79e53942008-11-07 14:24:08 -08003534/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003535extern void intel_modeset_init_hw(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003536extern void intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003537extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003538extern void intel_modeset_cleanup(struct drm_device *dev);
Imre Deak4932e2c2014-02-11 17:12:48 +02003539extern void intel_connector_unregister(struct intel_connector *);
Dave Airlie28d52042009-09-21 14:33:58 +10003540extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003541extern void intel_display_resume(struct drm_device *dev);
Daniel Vetter44cec742013-01-25 17:53:21 +01003542extern void i915_redisable_vga(struct drm_device *dev);
Imre Deak04098752014-02-18 00:02:16 +02003543extern void i915_redisable_vga_power_on(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003544extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Paulo Zanonidde86e22012-12-01 12:04:25 -02003545extern void intel_init_pch_refclk(struct drm_device *dev);
Ville Syrjäläffe02b42015-02-02 19:09:50 +02003546extern void intel_set_rps(struct drm_device *dev, u8 val);
Imre Deak5209b1f2014-07-01 12:36:17 +03003547extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3548 bool enable);
Akshay Joshi0206e352011-08-16 15:34:10 -04003549extern void intel_detect_pch(struct drm_device *dev);
Ben Widawsky0136db582012-04-10 21:17:01 -07003550extern int intel_enable_rc6(const struct drm_device *dev);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003551
Ben Widawsky2911a352012-04-05 14:47:36 -07003552extern bool i915_semaphore_is_enabled(struct drm_device *dev);
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003553int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3554 struct drm_file *file);
Mika Kuoppalab6359912013-10-30 15:44:16 +02003555int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3556 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003557
Chris Wilson6ef3d422010-08-04 20:26:07 +01003558/* overlay */
3559extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003560extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3561 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003562
3563extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003564extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003565 struct drm_device *dev,
3566 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003567
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003568int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3569int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003570
3571/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303572u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3573void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003574u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003575u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3576void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003577u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3578void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3579u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3580void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003581u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3582void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003583u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3584void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003585u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3586 enum intel_sbi_destination destination);
3587void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3588 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303589u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3590void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003591
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003592/* intel_dpio_phy.c */
3593void chv_set_phy_signal_level(struct intel_encoder *encoder,
3594 u32 deemph_reg_value, u32 margin_reg_value,
3595 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003596void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3597 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003598void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003599void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3600void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003601void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003602
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003603void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3604 u32 demph_reg_value, u32 preemph_reg_value,
3605 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003606void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003607
Ville Syrjälä616bc822015-01-23 21:04:25 +02003608int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3609int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Deepak Sc8d9a592013-11-23 14:55:42 +05303610
Ben Widawsky0b274482013-10-04 21:22:51 -07003611#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3612#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003613
Ben Widawsky0b274482013-10-04 21:22:51 -07003614#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3615#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3616#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3617#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003618
Ben Widawsky0b274482013-10-04 21:22:51 -07003619#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3620#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3621#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3622#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003623
Chris Wilson698b3132014-03-21 13:16:43 +00003624/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3625 * will be implemented using 2 32-bit writes in an arbitrary order with
3626 * an arbitrary delay between them. This can cause the hardware to
3627 * act upon the intermediate value, possibly leading to corruption and
3628 * machine death. You have been warned.
3629 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003630#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3631#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003632
Chris Wilson50877442014-03-21 12:41:53 +00003633#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003634 u32 upper, lower, old_upper, loop = 0; \
3635 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003636 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003637 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003638 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003639 upper = I915_READ(upper_reg); \
3640 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003641 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003642
Zou Nan haicae58522010-11-09 17:17:32 +08003643#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3644#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3645
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003646#define __raw_read(x, s) \
3647static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003648 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003649{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003650 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003651}
3652
3653#define __raw_write(x, s) \
3654static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003655 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003656{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003657 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003658}
3659__raw_read(8, b)
3660__raw_read(16, w)
3661__raw_read(32, l)
3662__raw_read(64, q)
3663
3664__raw_write(8, b)
3665__raw_write(16, w)
3666__raw_write(32, l)
3667__raw_write(64, q)
3668
3669#undef __raw_read
3670#undef __raw_write
3671
Chris Wilsona6111f72015-04-07 16:21:02 +01003672/* These are untraced mmio-accessors that are only valid to be used inside
3673 * criticial sections inside IRQ handlers where forcewake is explicitly
3674 * controlled.
3675 * Think twice, and think again, before using these.
3676 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3677 * intel_uncore_forcewake_irqunlock().
3678 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003679#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3680#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003681#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3682
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003683/* "Broadcast RGB" property */
3684#define INTEL_BROADCAST_RGB_AUTO 0
3685#define INTEL_BROADCAST_RGB_FULL 1
3686#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003687
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003688static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003689{
Wayne Boyer666a4532015-12-09 12:29:35 -08003690 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003691 return VLV_VGACNTRL;
Sonika Jindal92e23b92014-07-21 15:23:40 +05303692 else if (INTEL_INFO(dev)->gen >= 5)
3693 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003694 else
3695 return VGACNTRL;
3696}
3697
Ville Syrjälä2bb46292013-02-22 16:12:51 +02003698static inline void __user *to_user_ptr(u64 address)
3699{
3700 return (void __user *)(uintptr_t)address;
3701}
3702
Imre Deakdf977292013-05-21 20:03:17 +03003703static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3704{
3705 unsigned long j = msecs_to_jiffies(m);
3706
3707 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3708}
3709
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003710static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3711{
3712 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3713}
3714
Imre Deakdf977292013-05-21 20:03:17 +03003715static inline unsigned long
3716timespec_to_jiffies_timeout(const struct timespec *value)
3717{
3718 unsigned long j = timespec_to_jiffies(value);
3719
3720 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3721}
3722
Paulo Zanonidce56b32013-12-19 14:29:40 -02003723/*
3724 * If you need to wait X milliseconds between events A and B, but event B
3725 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3726 * when event A happened, then just before event B you call this function and
3727 * pass the timestamp as the first argument, and X as the second argument.
3728 */
3729static inline void
3730wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3731{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003732 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003733
3734 /*
3735 * Don't re-read the value of "jiffies" every time since it may change
3736 * behind our back and break the math.
3737 */
3738 tmp_jiffies = jiffies;
3739 target_jiffies = timestamp_jiffies +
3740 msecs_to_jiffies_timeout(to_wait_ms);
3741
3742 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003743 remaining_jiffies = target_jiffies - tmp_jiffies;
3744 while (remaining_jiffies)
3745 remaining_jiffies =
3746 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003747 }
3748}
3749
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003750static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
John Harrison581c26e82014-11-24 18:49:39 +00003751 struct drm_i915_gem_request *req)
3752{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003753 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3754 i915_gem_request_assign(&engine->trace_irq_req, req);
John Harrison581c26e82014-11-24 18:49:39 +00003755}
3756
Linus Torvalds1da177e2005-04-16 15:20:36 -07003757#endif