blob: b94435bd03f12822c882d68ac93d47491f50d6fd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000391def rot_imm : Operand<i32>, ImmLeaf<i32, [{
392 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000393 return v == 8 || v == 16 || v == 24; }]> {
394 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395}
396
Owen Anderson00828302011-03-18 22:50:18 +0000397
Bob Wilson22f5dc72010-08-16 18:27:34 +0000398// shift_imm: An integer that encodes a shift amount and the type of shift
399// (currently either asr or lsl) using the same encoding used for the
400// immediates in so_reg operands.
Jim Grosbach1610a702011-07-25 20:06:30 +0000401def ShifterAsmOperand : AsmOperandClass { let Name = "Shifter"; }
Bob Wilson22f5dc72010-08-16 18:27:34 +0000402def shift_imm : Operand<i32> {
403 let PrintMethod = "printShiftImmOperand";
Owen Anderson00828302011-03-18 22:50:18 +0000404 let ParserMatchClass = ShifterAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000405}
406
Owen Anderson92a20222011-07-21 18:54:16 +0000407// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbach1e93b242011-07-25 20:00:32 +0000408def ShiftedRegAsmOperand : AsmOperandClass { let Name = "ShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000409def so_reg_reg : Operand<i32>, // reg reg imm
410 ComplexPattern<i32, 3, "SelectRegShifterOperand",
411 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000412 let EncoderMethod = "getSORegRegOpValue";
413 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000414 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Anderson00828302011-03-18 22:50:18 +0000415 let MIOperandInfo = (ops GPR, GPR, shift_imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
Owen Anderson92a20222011-07-21 18:54:16 +0000417
Jim Grosbach1e93b242011-07-25 20:00:32 +0000418def ShiftedImmAsmOperand : AsmOperandClass { let Name = "ShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000419def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000420 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000421 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000422 let EncoderMethod = "getSORegImmOpValue";
423 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000424 let ParserMatchClass = ShiftedImmAsmOperand;
Owen Anderson152d4a42011-07-21 23:38:37 +0000425 let MIOperandInfo = (ops GPR, shift_imm);
426}
427
428// FIXME: Does this need to be distinct from so_reg?
429def shift_so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
431 [shl,srl,sra,rotr]> {
432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000434 let MIOperandInfo = (ops GPR, GPR, shift_imm);
435}
436
Jim Grosbache8606dc2011-07-13 17:50:29 +0000437// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000438def shift_so_reg_imm : Operand<i32>, // reg reg imm
439 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000440 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000441 let EncoderMethod = "getSORegImmOpValue";
442 let PrintMethod = "printSORegImmOperand";
443 let MIOperandInfo = (ops GPR, shift_imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000444}
Evan Chenga8e29892007-01-19 07:51:42 +0000445
Owen Anderson152d4a42011-07-21 23:38:37 +0000446
Evan Chenga8e29892007-01-19 07:51:42 +0000447// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000448// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000449def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000450def so_imm : Operand<i32>, ImmLeaf<i32, [{
451 return ARM_AM::getSOImmVal(Imm) != -1;
452 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000453 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000454 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000455}
456
Evan Chengc70d1842007-03-20 08:11:30 +0000457// Break so_imm's up into two pieces. This handles immediates with up to 16
458// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
459// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000460def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000461 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000462}]>;
463
464/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
465///
466def arm_i32imm : PatLeaf<(imm), [{
467 if (Subtarget->hasV6T2Ops())
468 return true;
469 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
470}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000471
Jim Grosbach83ab0702011-07-13 22:01:08 +0000472/// imm0_7 predicate - Immediate in the range [0,31].
473def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
474def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
475 return Imm >= 0 && Imm < 8;
476}]> {
477 let ParserMatchClass = Imm0_7AsmOperand;
478}
479
480/// imm0_15 predicate - Immediate in the range [0,31].
481def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
482def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
483 return Imm >= 0 && Imm < 16;
484}]> {
485 let ParserMatchClass = Imm0_15AsmOperand;
486}
487
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000488/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000489def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000490def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
491 return Imm >= 0 && Imm < 32;
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000492}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000493
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000494/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000495def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
496 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000497}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000498 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000499}
500
Jim Grosbachffa32252011-07-19 19:13:28 +0000501// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
502// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000503//
Jim Grosbachffa32252011-07-19 19:13:28 +0000504// FIXME: This really needs a Thumb version separate from the ARM version.
505// While the range is the same, and can thus use the same match class,
506// the encoding is different so it should have a different encoder method.
507def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
508def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000509 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000510 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000511}
512
Evan Chenga9688c42010-12-11 04:11:38 +0000513/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
514/// e.g., 0xf000ffff
515def bf_inv_mask_imm : Operand<i32>,
516 PatLeaf<(imm), [{
517 return ARM::isBitFieldInvertedMask(N->getZExtValue());
518}] > {
519 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
520 let PrintMethod = "printBitfieldInvMaskImmOperand";
521}
522
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000523/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000524def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
525 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000526}]>;
527
528/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000529def width_imm : Operand<i32>, ImmLeaf<i32, [{
530 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000531}] > {
532 let EncoderMethod = "getMsbOpValue";
533}
534
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000535def imm1_32_XFORM: SDNodeXForm<imm, [{
536 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
537}]>;
538def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
539def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
540 imm1_32_XFORM> {
541 let PrintMethod = "printImm1_32Operand";
542 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000543}
544
Evan Chenga8e29892007-01-19 07:51:42 +0000545// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000546// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000547//
Jim Grosbach3e556122010-10-26 22:37:02 +0000548def addrmode_imm12 : Operand<i32>,
549 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000550 // 12-bit immediate operand. Note that instructions using this encode
551 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
552 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000553
Chris Lattner2ac19022010-11-15 05:19:05 +0000554 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000555 let PrintMethod = "printAddrModeImm12Operand";
556 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000557}
Jim Grosbach3e556122010-10-26 22:37:02 +0000558// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000559//
Jim Grosbach3e556122010-10-26 22:37:02 +0000560def ldst_so_reg : Operand<i32>,
561 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000562 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000563 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000564 let PrintMethod = "printAddrMode2Operand";
565 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
566}
567
Jim Grosbach3e556122010-10-26 22:37:02 +0000568// addrmode2 := reg +/- imm12
569// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000570//
Jim Grosbach1610a702011-07-25 20:06:30 +0000571def MemMode2AsmOperand : AsmOperandClass {
572 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000573 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000574}
Evan Chenga8e29892007-01-19 07:51:42 +0000575def addrmode2 : Operand<i32>,
576 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000577 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000578 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000579 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000580 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
581}
582
583def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000584 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
585 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000586 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000587 let PrintMethod = "printAddrMode2OffsetOperand";
588 let MIOperandInfo = (ops GPR, i32imm);
589}
590
591// addrmode3 := reg +/- reg
592// addrmode3 := reg +/- imm8
593//
Jim Grosbach1610a702011-07-25 20:06:30 +0000594def MemMode3AsmOperand : AsmOperandClass {
595 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000596 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000597}
Evan Chenga8e29892007-01-19 07:51:42 +0000598def addrmode3 : Operand<i32>,
599 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000601 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000602 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000603 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
604}
605
606def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000607 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
608 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000609 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000610 let PrintMethod = "printAddrMode3OffsetOperand";
611 let MIOperandInfo = (ops GPR, i32imm);
612}
613
Jim Grosbache6913602010-11-03 01:01:43 +0000614// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000615//
Jim Grosbache6913602010-11-03 01:01:43 +0000616def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000617 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000618 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000619}
620
621// addrmode5 := reg +/- imm8*4
622//
Jim Grosbach1610a702011-07-25 20:06:30 +0000623def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000624def addrmode5 : Operand<i32>,
625 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
626 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000627 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000628 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000629 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000630}
631
Bob Wilsond3a07652011-02-07 17:43:09 +0000632// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000633//
634def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000635 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000636 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000637 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000638 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000639}
640
Bob Wilsonda525062011-02-25 06:42:42 +0000641def am6offset : Operand<i32>,
642 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
643 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000644 let PrintMethod = "printAddrMode6OffsetOperand";
645 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000646 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000647}
648
Mon P Wang183c6272011-05-09 17:47:27 +0000649// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
650// (single element from one lane) for size 32.
651def addrmode6oneL32 : Operand<i32>,
652 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
653 let PrintMethod = "printAddrMode6Operand";
654 let MIOperandInfo = (ops GPR:$addr, i32imm);
655 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
656}
657
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000658// Special version of addrmode6 to handle alignment encoding for VLD-dup
659// instructions, specifically VLD4-dup.
660def addrmode6dup : Operand<i32>,
661 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
662 let PrintMethod = "printAddrMode6Operand";
663 let MIOperandInfo = (ops GPR:$addr, i32imm);
664 let EncoderMethod = "getAddrMode6DupAddressOpValue";
665}
666
Evan Chenga8e29892007-01-19 07:51:42 +0000667// addrmodepc := pc + reg
668//
669def addrmodepc : Operand<i32>,
670 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
671 let PrintMethod = "printAddrModePCOperand";
672 let MIOperandInfo = (ops GPR, i32imm);
673}
674
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000675// addrmode7 := reg
676// Used by load/store exclusive instructions. Useful to enable right assembly
677// parsing and printing. Not used for any codegen matching.
678//
Jim Grosbach1610a702011-07-25 20:06:30 +0000679def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000680def addrmode7 : Operand<i32> {
681 let PrintMethod = "printAddrMode7Operand";
682 let MIOperandInfo = (ops GPR);
683 let ParserMatchClass = MemMode7AsmOperand;
684}
685
Bob Wilson4f38b382009-08-21 21:58:55 +0000686def nohash_imm : Operand<i32> {
687 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000688}
689
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000690def CoprocNumAsmOperand : AsmOperandClass {
691 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000692 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000693}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000694def p_imm : Operand<i32> {
695 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000696 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000697}
698
Jim Grosbach1610a702011-07-25 20:06:30 +0000699def CoprocRegAsmOperand : AsmOperandClass {
700 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000701 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000702}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000703def c_imm : Operand<i32> {
704 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000705 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000706}
707
Evan Chenga8e29892007-01-19 07:51:42 +0000708//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000709
Evan Cheng37f25d92008-08-28 23:39:26 +0000710include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000711
712//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000713// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000714//
715
Evan Cheng3924f782008-08-29 07:36:24 +0000716/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000717/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000718multiclass AsI1_bin_irs<bits<4> opcod, string opc,
719 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000720 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000721 // The register-immediate version is re-materializable. This is useful
722 // in particular for taking the address of a local.
723 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000724 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
725 iii, opc, "\t$Rd, $Rn, $imm",
726 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
727 bits<4> Rd;
728 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000729 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000730 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000731 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000732 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000733 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000734 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000735 }
Jim Grosbach62547262010-10-11 18:51:51 +0000736 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
737 iir, opc, "\t$Rd, $Rn, $Rm",
738 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000739 bits<4> Rd;
740 bits<4> Rn;
741 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000742 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000743 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000744 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000745 let Inst{15-12} = Rd;
746 let Inst{11-4} = 0b00000000;
747 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000748 }
Owen Anderson92a20222011-07-21 18:54:16 +0000749
750 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000751 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000752 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000753 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000754 bits<4> Rd;
755 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000756 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000757 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000758 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000759 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000760 let Inst{11-5} = shift{11-5};
761 let Inst{4} = 0;
762 let Inst{3-0} = shift{3-0};
763 }
764
765 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000766 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000767 iis, opc, "\t$Rd, $Rn, $shift",
768 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
769 bits<4> Rd;
770 bits<4> Rn;
771 bits<12> shift;
772 let Inst{25} = 0;
773 let Inst{19-16} = Rn;
774 let Inst{15-12} = Rd;
775 let Inst{11-8} = shift{11-8};
776 let Inst{7} = 0;
777 let Inst{6-5} = shift{6-5};
778 let Inst{4} = 1;
779 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000781
782 // Assembly aliases for optional destination operand when it's the same
783 // as the source operand.
784 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
785 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
786 so_imm:$imm, pred:$p,
787 cc_out:$s)>,
788 Requires<[IsARM]>;
789 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
790 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
791 GPR:$Rm, pred:$p,
792 cc_out:$s)>,
793 Requires<[IsARM]>;
794 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000795 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
796 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000797 cc_out:$s)>,
798 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000799 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
800 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
801 so_reg_reg:$shift, pred:$p,
802 cc_out:$s)>,
803 Requires<[IsARM]>;
804
Evan Chenga8e29892007-01-19 07:51:42 +0000805}
806
Evan Cheng1e249e32009-06-25 20:59:23 +0000807/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000808/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000809let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000810multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
811 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
812 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000813 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
814 iii, opc, "\t$Rd, $Rn, $imm",
815 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
816 bits<4> Rd;
817 bits<4> Rn;
818 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000819 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000820 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000821 let Inst{19-16} = Rn;
822 let Inst{15-12} = Rd;
823 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000824 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000825 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
826 iir, opc, "\t$Rd, $Rn, $Rm",
827 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
828 bits<4> Rd;
829 bits<4> Rn;
830 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000831 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000832 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000833 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000834 let Inst{19-16} = Rn;
835 let Inst{15-12} = Rd;
836 let Inst{11-4} = 0b00000000;
837 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000838 }
Owen Anderson92a20222011-07-21 18:54:16 +0000839 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000840 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000841 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000842 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000843 bits<4> Rd;
844 bits<4> Rn;
845 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000846 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000847 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000848 let Inst{19-16} = Rn;
849 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000850 let Inst{11-5} = shift{11-5};
851 let Inst{4} = 0;
852 let Inst{3-0} = shift{3-0};
853 }
854
855 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000856 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000857 iis, opc, "\t$Rd, $Rn, $shift",
858 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
859 bits<4> Rd;
860 bits<4> Rn;
861 bits<12> shift;
862 let Inst{25} = 0;
863 let Inst{20} = 1;
864 let Inst{19-16} = Rn;
865 let Inst{15-12} = Rd;
866 let Inst{11-8} = shift{11-8};
867 let Inst{7} = 0;
868 let Inst{6-5} = shift{6-5};
869 let Inst{4} = 1;
870 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000871 }
Evan Cheng071a2792007-09-11 19:55:27 +0000872}
Evan Chengc85e8322007-07-05 07:13:32 +0000873}
874
875/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000876/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000877/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000878let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000879multiclass AI1_cmp_irs<bits<4> opcod, string opc,
880 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
881 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000882 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
883 opc, "\t$Rn, $imm",
884 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000885 bits<4> Rn;
886 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000887 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000888 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000889 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000890 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000891 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000892 }
893 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
894 opc, "\t$Rn, $Rm",
895 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000896 bits<4> Rn;
897 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000898 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000899 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000900 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000901 let Inst{19-16} = Rn;
902 let Inst{15-12} = 0b0000;
903 let Inst{11-4} = 0b00000000;
904 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000905 }
Owen Anderson92a20222011-07-21 18:54:16 +0000906 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000907 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000908 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000909 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000910 bits<4> Rn;
911 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000912 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000913 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000914 let Inst{19-16} = Rn;
915 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000916 let Inst{11-5} = shift{11-5};
917 let Inst{4} = 0;
918 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000919 }
Owen Anderson92a20222011-07-21 18:54:16 +0000920 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000921 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000922 opc, "\t$Rn, $shift",
923 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
924 bits<4> Rn;
925 bits<12> shift;
926 let Inst{25} = 0;
927 let Inst{20} = 1;
928 let Inst{19-16} = Rn;
929 let Inst{15-12} = 0b0000;
930 let Inst{11-8} = shift{11-8};
931 let Inst{7} = 0;
932 let Inst{6-5} = shift{6-5};
933 let Inst{4} = 1;
934 let Inst{3-0} = shift{3-0};
935 }
936
Evan Cheng071a2792007-09-11 19:55:27 +0000937}
Evan Chenga8e29892007-01-19 07:51:42 +0000938}
939
Evan Cheng576a3962010-09-25 00:49:35 +0000940/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000941/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000942/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000943multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000944 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
945 IIC_iEXTr, opc, "\t$Rd, $Rm",
946 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000947 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000948 bits<4> Rd;
949 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000950 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000951 let Inst{15-12} = Rd;
952 let Inst{11-10} = 0b00;
953 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000954 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000955 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
956 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
957 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000958 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000959 bits<4> Rd;
960 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000961 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000962 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000963 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000964 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000965 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000966 }
Evan Chenga8e29892007-01-19 07:51:42 +0000967}
968
Evan Cheng576a3962010-09-25 00:49:35 +0000969multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000970 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
971 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000972 [/* For disassembly only; pattern left blank */]>,
973 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000974 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000975 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000976 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000977 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
978 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000979 [/* For disassembly only; pattern left blank */]>,
980 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000981 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000982 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000983 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000984 }
985}
986
Evan Cheng576a3962010-09-25 00:49:35 +0000987/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000988/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000989multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000990 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
991 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
992 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000993 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000994 bits<4> Rd;
995 bits<4> Rm;
996 bits<4> Rn;
997 let Inst{19-16} = Rn;
998 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000999 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001000 let Inst{9-4} = 0b000111;
1001 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001002 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001003 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1004 rot_imm:$rot),
1005 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1006 [(set GPR:$Rd, (opnode GPR:$Rn,
1007 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1008 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001009 bits<4> Rd;
1010 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001011 bits<4> Rn;
1012 bits<2> rot;
1013 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001014 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001015 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001016 let Inst{9-4} = 0b000111;
1017 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001018 }
Evan Chenga8e29892007-01-19 07:51:42 +00001019}
1020
Johnny Chen2ec5e492010-02-22 21:50:40 +00001021// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001022multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001023 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1024 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001025 [/* For disassembly only; pattern left blank */]>,
1026 Requires<[IsARM, HasV6]> {
1027 let Inst{11-10} = 0b00;
1028 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001029 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1030 rot_imm:$rot),
1031 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001032 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001033 Requires<[IsARM, HasV6]> {
1034 bits<4> Rn;
1035 bits<2> rot;
1036 let Inst{19-16} = Rn;
1037 let Inst{11-10} = rot;
1038 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001039}
1040
Evan Cheng62674222009-06-25 23:34:10 +00001041/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001042multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001043 string baseOpc, bit Commutable = 0> {
1044 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001045 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1046 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1047 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001048 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001049 bits<4> Rd;
1050 bits<4> Rn;
1051 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001052 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001053 let Inst{15-12} = Rd;
1054 let Inst{19-16} = Rn;
1055 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001056 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001057 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1058 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1059 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001060 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001061 bits<4> Rd;
1062 bits<4> Rn;
1063 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001064 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001065 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001066 let isCommutable = Commutable;
1067 let Inst{3-0} = Rm;
1068 let Inst{15-12} = Rd;
1069 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001070 }
Owen Anderson92a20222011-07-21 18:54:16 +00001071 def rsi : AsI1<opcod, (outs GPR:$Rd),
1072 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001073 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001074 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001075 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001076 bits<4> Rd;
1077 bits<4> Rn;
1078 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001079 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001080 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001081 let Inst{15-12} = Rd;
1082 let Inst{11-5} = shift{11-5};
1083 let Inst{4} = 0;
1084 let Inst{3-0} = shift{3-0};
1085 }
1086 def rsr : AsI1<opcod, (outs GPR:$Rd),
1087 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001088 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001089 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1090 Requires<[IsARM]> {
1091 bits<4> Rd;
1092 bits<4> Rn;
1093 bits<12> shift;
1094 let Inst{25} = 0;
1095 let Inst{19-16} = Rn;
1096 let Inst{15-12} = Rd;
1097 let Inst{11-8} = shift{11-8};
1098 let Inst{7} = 0;
1099 let Inst{6-5} = shift{6-5};
1100 let Inst{4} = 1;
1101 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001102 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001103 }
1104 // Assembly aliases for optional destination operand when it's the same
1105 // as the source operand.
1106 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1107 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1108 so_imm:$imm, pred:$p,
1109 cc_out:$s)>,
1110 Requires<[IsARM]>;
1111 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1112 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1113 GPR:$Rm, pred:$p,
1114 cc_out:$s)>,
1115 Requires<[IsARM]>;
1116 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001117 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1118 so_reg_imm:$shift, pred:$p,
1119 cc_out:$s)>,
1120 Requires<[IsARM]>;
1121 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1122 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1123 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001124 cc_out:$s)>,
1125 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001126}
1127
Jim Grosbache5165492009-11-09 00:11:35 +00001128// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001129// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1130let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001131multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001132 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001133 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001134 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001135 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001136 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001137 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1138 let isCommutable = Commutable;
1139 }
Owen Anderson92a20222011-07-21 18:54:16 +00001140 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001141 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001142 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1143 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1144 4, IIC_iALUsr,
1145 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001146}
Evan Chengc85e8322007-07-05 07:13:32 +00001147}
1148
Jim Grosbach3e556122010-10-26 22:37:02 +00001149let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001150multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001151 InstrItinClass iir, PatFrag opnode> {
1152 // Note: We use the complex addrmode_imm12 rather than just an input
1153 // GPR and a constrained immediate so that we can use this to match
1154 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001155 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001156 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1157 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001158 bits<4> Rt;
1159 bits<17> addr;
1160 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1161 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001162 let Inst{15-12} = Rt;
1163 let Inst{11-0} = addr{11-0}; // imm12
1164 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001165 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001166 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1167 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001168 bits<4> Rt;
1169 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001170 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001171 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1172 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001173 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001174 let Inst{11-0} = shift{11-0};
1175 }
1176}
1177}
1178
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001179multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001180 InstrItinClass iir, PatFrag opnode> {
1181 // Note: We use the complex addrmode_imm12 rather than just an input
1182 // GPR and a constrained immediate so that we can use this to match
1183 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001184 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001185 (ins GPR:$Rt, addrmode_imm12:$addr),
1186 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1187 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1188 bits<4> Rt;
1189 bits<17> addr;
1190 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1191 let Inst{19-16} = addr{16-13}; // Rn
1192 let Inst{15-12} = Rt;
1193 let Inst{11-0} = addr{11-0}; // imm12
1194 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001195 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001196 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1197 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1198 bits<4> Rt;
1199 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001200 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001201 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1202 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001203 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001204 let Inst{11-0} = shift{11-0};
1205 }
1206}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001207//===----------------------------------------------------------------------===//
1208// Instructions
1209//===----------------------------------------------------------------------===//
1210
Evan Chenga8e29892007-01-19 07:51:42 +00001211//===----------------------------------------------------------------------===//
1212// Miscellaneous Instructions.
1213//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001214
Evan Chenga8e29892007-01-19 07:51:42 +00001215/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1216/// the function. The first operand is the ID# for this instruction, the second
1217/// is the index into the MachineConstantPool that this is, the third is the
1218/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001219let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001220def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001221PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001222 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001223
Jim Grosbach4642ad32010-02-22 23:10:38 +00001224// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1225// from removing one half of the matched pairs. That breaks PEI, which assumes
1226// these will always be in pairs, and asserts if it finds otherwise. Better way?
1227let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001228def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001229PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001230 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001231
Jim Grosbach64171712010-02-16 21:07:46 +00001232def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001233PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001234 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001235}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001236
Johnny Chenf4d81052010-02-12 22:53:19 +00001237def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001238 [/* For disassembly only; pattern left blank */]>,
1239 Requires<[IsARM, HasV6T2]> {
1240 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001241 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001242 let Inst{7-0} = 0b00000000;
1243}
1244
Johnny Chenf4d81052010-02-12 22:53:19 +00001245def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1246 [/* For disassembly only; pattern left blank */]>,
1247 Requires<[IsARM, HasV6T2]> {
1248 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001249 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001250 let Inst{7-0} = 0b00000001;
1251}
1252
1253def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1254 [/* For disassembly only; pattern left blank */]>,
1255 Requires<[IsARM, HasV6T2]> {
1256 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001257 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001258 let Inst{7-0} = 0b00000010;
1259}
1260
1261def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1262 [/* For disassembly only; pattern left blank */]>,
1263 Requires<[IsARM, HasV6T2]> {
1264 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001265 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001266 let Inst{7-0} = 0b00000011;
1267}
1268
Johnny Chen2ec5e492010-02-22 21:50:40 +00001269def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001270 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001271 bits<4> Rd;
1272 bits<4> Rn;
1273 bits<4> Rm;
1274 let Inst{3-0} = Rm;
1275 let Inst{15-12} = Rd;
1276 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001277 let Inst{27-20} = 0b01101000;
1278 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001279 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001280}
1281
Johnny Chenf4d81052010-02-12 22:53:19 +00001282def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001283 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001284 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001285 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001286 let Inst{7-0} = 0b00000100;
1287}
1288
Johnny Chenc6f7b272010-02-11 18:12:29 +00001289// The i32imm operand $val can be used by a debugger to store more information
1290// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001291def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1292 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001293 bits<16> val;
1294 let Inst{3-0} = val{3-0};
1295 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001296 let Inst{27-20} = 0b00010010;
1297 let Inst{7-4} = 0b0111;
1298}
1299
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001300// Change Processor State is a system instruction -- for disassembly and
1301// parsing only.
1302// FIXME: Since the asm parser has currently no clean way to handle optional
1303// operands, create 3 versions of the same instruction. Once there's a clean
1304// framework to represent optional operands, change this behavior.
1305class CPS<dag iops, string asm_ops>
1306 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1307 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1308 bits<2> imod;
1309 bits<3> iflags;
1310 bits<5> mode;
1311 bit M;
1312
Johnny Chenb98e1602010-02-12 18:55:33 +00001313 let Inst{31-28} = 0b1111;
1314 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001315 let Inst{19-18} = imod;
1316 let Inst{17} = M; // Enabled if mode is set;
1317 let Inst{16} = 0;
1318 let Inst{8-6} = iflags;
1319 let Inst{5} = 0;
1320 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001321}
1322
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001323let M = 1 in
1324 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1325 "$imod\t$iflags, $mode">;
1326let mode = 0, M = 0 in
1327 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1328
1329let imod = 0, iflags = 0, M = 1 in
1330 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1331
Johnny Chenb92a23f2010-02-21 04:42:01 +00001332// Preload signals the memory system of possible future data/instruction access.
1333// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001334multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001335
Evan Chengdfed19f2010-11-03 06:34:55 +00001336 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001337 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001338 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001339 bits<4> Rt;
1340 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001341 let Inst{31-26} = 0b111101;
1342 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001343 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001344 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001345 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001346 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001347 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001348 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001349 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001350 }
1351
Evan Chengdfed19f2010-11-03 06:34:55 +00001352 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001353 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001354 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001355 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001356 let Inst{31-26} = 0b111101;
1357 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001358 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001359 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001360 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001361 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001362 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001363 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001364 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001365 }
1366}
1367
Evan Cheng416941d2010-11-04 05:19:35 +00001368defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1369defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1370defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001371
Jim Grosbach53a89d62011-07-22 17:46:13 +00001372def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001373 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001374 bits<1> end;
1375 let Inst{31-10} = 0b1111000100000001000000;
1376 let Inst{9} = end;
1377 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001378}
1379
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001380def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1381 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001382 bits<4> opt;
1383 let Inst{27-4} = 0b001100100000111100001111;
1384 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001385}
1386
Johnny Chenba6e0332010-02-11 17:14:31 +00001387// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001388let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001389def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001390 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001391 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001392 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001393}
1394
Evan Cheng12c3a532008-11-06 17:48:05 +00001395// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001396let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001397def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001398 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001399 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001400
Evan Cheng325474e2008-01-07 23:56:57 +00001401let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001402def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001403 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001404 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001405
Jim Grosbach53694262010-11-18 01:15:56 +00001406def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001407 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001408 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001409
Jim Grosbach53694262010-11-18 01:15:56 +00001410def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001411 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001412 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001413
Jim Grosbach53694262010-11-18 01:15:56 +00001414def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001415 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001416 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001417
Jim Grosbach53694262010-11-18 01:15:56 +00001418def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001419 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001420 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001421}
Chris Lattner13c63102008-01-06 05:55:01 +00001422let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001423def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001424 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001425
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001426def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001427 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001428 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001429
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001430def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001431 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001432}
Evan Cheng12c3a532008-11-06 17:48:05 +00001433} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001434
Evan Chenge07715c2009-06-23 05:25:29 +00001435
1436// LEApcrel - Load a pc-relative address into a register without offending the
1437// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001438let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001439// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001440// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1441// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001442def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001443 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001444 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001445 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001446 let Inst{27-25} = 0b001;
1447 let Inst{20} = 0;
1448 let Inst{19-16} = 0b1111;
1449 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001450 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001451}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001452def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001454
1455def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1456 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001458
Evan Chenga8e29892007-01-19 07:51:42 +00001459//===----------------------------------------------------------------------===//
1460// Control Flow Instructions.
1461//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001462
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001463let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1464 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001465 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001466 "bx", "\tlr", [(ARMretflag)]>,
1467 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001468 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001469 }
1470
1471 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001472 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001473 "mov", "\tpc, lr", [(ARMretflag)]>,
1474 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001475 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001476 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001477}
Rafael Espindola27185192006-09-29 21:20:16 +00001478
Bob Wilson04ea6e52009-10-28 00:37:03 +00001479// Indirect branches
1480let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001481 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001482 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001483 [(brind GPR:$dst)]>,
1484 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001485 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001486 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001487 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001488 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001489
Jim Grosbachd447ac62011-07-13 20:21:31 +00001490 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1491 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001492 Requires<[IsARM, HasV4T]> {
1493 bits<4> dst;
1494 let Inst{27-4} = 0b000100101111111111110001;
1495 let Inst{3-0} = dst;
1496 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001497}
1498
Evan Cheng1e0eab12010-11-29 22:43:27 +00001499// All calls clobber the non-callee saved registers. SP is marked as
1500// a use to prevent stack-pointer assignments that appear immediately
1501// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001502let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001503 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001504 // FIXME: Do we really need a non-predicated version? If so, it should
1505 // at least be a pseudo instruction expanding to the predicated version
1506 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001507 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001508 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001509 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001510 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001511 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001512 Requires<[IsARM, IsNotDarwin]> {
1513 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001514 bits<24> func;
1515 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001516 }
Evan Cheng277f0742007-06-19 21:05:09 +00001517
Jason W Kim685c3502011-02-04 19:47:15 +00001518 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001519 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001520 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001521 Requires<[IsARM, IsNotDarwin]> {
1522 bits<24> func;
1523 let Inst{23-0} = func;
1524 }
Evan Cheng277f0742007-06-19 21:05:09 +00001525
Evan Chenga8e29892007-01-19 07:51:42 +00001526 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001527 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001528 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001529 [(ARMcall GPR:$func)]>,
1530 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001531 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001532 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001533 let Inst{3-0} = func;
1534 }
1535
1536 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1537 IIC_Br, "blx", "\t$func",
1538 [(ARMcall_pred GPR:$func)]>,
1539 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1540 bits<4> func;
1541 let Inst{27-4} = 0b000100101111111111110011;
1542 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001543 }
1544
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001545 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001546 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001547 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001548 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001549 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001550
1551 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001552 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001553 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001554 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001555}
1556
David Goodwin1a8f36e2009-08-12 18:31:53 +00001557let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001558 // On Darwin R9 is call-clobbered.
1559 // R7 is marked as a use to prevent frame-pointer assignments from being
1560 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001561 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001562 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001563 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001564 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001565 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1566 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001567
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001568 def BLr9_pred : ARMPseudoExpand<(outs),
1569 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001570 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001571 [(ARMcall_pred tglobaladdr:$func)],
1572 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001573 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001574
1575 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001576 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001577 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001578 [(ARMcall GPR:$func)],
1579 (BLX GPR:$func)>,
1580 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001581
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001582 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001583 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001584 [(ARMcall_pred GPR:$func)],
1585 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001586 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001587
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001588 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001589 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001590 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001591 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001592 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001593
1594 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001595 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001596 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001597 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001598}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001599
David Goodwin1a8f36e2009-08-12 18:31:53 +00001600let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001601 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1602 // a two-value operand where a dag node expects two operands. :(
1603 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1604 IIC_Br, "b", "\t$target",
1605 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1606 bits<24> target;
1607 let Inst{23-0} = target;
1608 }
1609
Evan Chengaeafca02007-05-16 07:45:54 +00001610 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001611 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001612 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001613 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1614 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001615 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001616 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001617 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001618
Jim Grosbach2dc77682010-11-29 18:37:44 +00001619 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1620 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001621 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001622 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001623 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001624 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1625 // into i12 and rs suffixed versions.
1626 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001627 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001628 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001629 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001630 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001631 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001632 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001633 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001634 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001635 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001636 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001637 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001638
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001639}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001640
Johnny Chen8901e6f2011-03-31 17:53:50 +00001641// BLX (immediate) -- for disassembly only
1642def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1643 "blx\t$target", [/* pattern left blank */]>,
1644 Requires<[IsARM, HasV5T]> {
1645 let Inst{31-25} = 0b1111101;
1646 bits<25> target;
1647 let Inst{23-0} = target{24-1};
1648 let Inst{24} = target{0};
1649}
1650
Jim Grosbach898e7e22011-07-13 20:25:01 +00001651// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001652def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001653 [/* pattern left blank */]> {
1654 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001655 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001656 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001657 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001658 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001659}
1660
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001661// Tail calls.
1662
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001663let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1664 // Darwin versions.
1665 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1666 Uses = [SP] in {
1667 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1668 IIC_Br, []>, Requires<[IsDarwin]>;
1669
1670 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1671 IIC_Br, []>, Requires<[IsDarwin]>;
1672
Jim Grosbach245f5e82011-07-08 18:50:22 +00001673 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001674 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001675 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1676 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001677
Jim Grosbach245f5e82011-07-08 18:50:22 +00001678 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001679 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001680 (BX GPR:$dst)>,
1681 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001682
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001683 }
1684
1685 // Non-Darwin versions (the difference is R9).
1686 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1687 Uses = [SP] in {
1688 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1689 IIC_Br, []>, Requires<[IsNotDarwin]>;
1690
1691 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1692 IIC_Br, []>, Requires<[IsNotDarwin]>;
1693
Jim Grosbach245f5e82011-07-08 18:50:22 +00001694 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001695 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001696 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1697 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001698
Jim Grosbach245f5e82011-07-08 18:50:22 +00001699 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001700 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001701 (BX GPR:$dst)>,
1702 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001703 }
1704}
1705
1706
1707
1708
1709
Johnny Chen0296f3e2010-02-16 21:59:54 +00001710// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001711def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1712 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001713 bits<4> opt;
1714 let Inst{23-4} = 0b01100000000000000111;
1715 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001716}
1717
Johnny Chen64dfb782010-02-16 20:04:27 +00001718// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001719let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001720def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001721 [/* For disassembly only; pattern left blank */]> {
1722 bits<24> svc;
1723 let Inst{23-0} = svc;
1724}
Johnny Chen85d5a892010-02-10 18:02:25 +00001725}
1726
Johnny Chenfb566792010-02-17 21:39:10 +00001727// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001728let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001729def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1730 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001731 [/* For disassembly only; pattern left blank */]> {
1732 let Inst{31-28} = 0b1111;
1733 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001734 let Inst{19-8} = 0xd05;
1735 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001736}
1737
Jim Grosbache6913602010-11-03 01:01:43 +00001738def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1739 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001740 [/* For disassembly only; pattern left blank */]> {
1741 let Inst{31-28} = 0b1111;
1742 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001743 let Inst{19-8} = 0xd05;
1744 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001745}
1746
Johnny Chenfb566792010-02-17 21:39:10 +00001747// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001748def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1749 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001750 [/* For disassembly only; pattern left blank */]> {
1751 let Inst{31-28} = 0b1111;
1752 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001753 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001754}
1755
Jim Grosbache6913602010-11-03 01:01:43 +00001756def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1757 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001758 [/* For disassembly only; pattern left blank */]> {
1759 let Inst{31-28} = 0b1111;
1760 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001761 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001762}
Chris Lattner39ee0362010-10-31 19:10:56 +00001763} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001764
Evan Chenga8e29892007-01-19 07:51:42 +00001765//===----------------------------------------------------------------------===//
1766// Load / store Instructions.
1767//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001768
Evan Chenga8e29892007-01-19 07:51:42 +00001769// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001770
1771
Evan Cheng7e2fe912010-10-28 06:47:08 +00001772defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001773 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001774defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001775 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001776defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001777 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001778defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001779 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001780
Evan Chengfa775d02007-03-19 07:20:03 +00001781// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001782let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1783 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001784def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001785 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1786 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001787 bits<4> Rt;
1788 bits<17> addr;
1789 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1790 let Inst{19-16} = 0b1111;
1791 let Inst{15-12} = Rt;
1792 let Inst{11-0} = addr{11-0}; // imm12
1793}
Evan Chengfa775d02007-03-19 07:20:03 +00001794
Evan Chenga8e29892007-01-19 07:51:42 +00001795// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001796def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001797 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1798 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001799
Evan Chenga8e29892007-01-19 07:51:42 +00001800// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001801def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001802 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1803 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001804
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001805def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001806 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1807 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001808
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001809let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001810// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001811def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1812 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001813 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001814 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001815}
Rafael Espindolac391d162006-10-23 20:34:27 +00001816
Evan Chenga8e29892007-01-19 07:51:42 +00001817// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001818multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001819 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1820 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001821 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1822 // {17-14} Rn
1823 // {13} 1 == Rm, 0 == imm12
1824 // {12} isAdd
1825 // {11-0} imm12/Rm
1826 bits<18> addr;
1827 let Inst{25} = addr{13};
1828 let Inst{23} = addr{12};
1829 let Inst{19-16} = addr{17-14};
1830 let Inst{11-0} = addr{11-0};
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001831 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001832 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001833 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001834 (ins GPR:$Rn, am2offset:$offset),
1835 IndexModePost, LdFrm, itin,
1836 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001837 // {13} 1 == Rm, 0 == imm12
1838 // {12} isAdd
1839 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001840 bits<14> offset;
1841 bits<4> Rn;
1842 let Inst{25} = offset{13};
1843 let Inst{23} = offset{12};
1844 let Inst{19-16} = Rn;
1845 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001846 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001847}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001848
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001849let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001850defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1851defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001852}
Rafael Espindola450856d2006-12-12 00:37:38 +00001853
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001854multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1855 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1856 (ins addrmode3:$addr), IndexModePre,
1857 LdMiscFrm, itin,
1858 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1859 bits<14> addr;
1860 let Inst{23} = addr{8}; // U bit
1861 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1862 let Inst{19-16} = addr{12-9}; // Rn
1863 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1864 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1865 }
1866 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1867 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1868 LdMiscFrm, itin,
1869 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001870 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001871 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001872 let Inst{23} = offset{8}; // U bit
1873 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001874 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001875 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1876 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001877 }
1878}
Rafael Espindola4e307642006-09-08 16:59:47 +00001879
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001880let mayLoad = 1, neverHasSideEffects = 1 in {
1881defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1882defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1883defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001884let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001885def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1886 (ins addrmode3:$addr), IndexModePre,
1887 LdMiscFrm, IIC_iLoad_d_ru,
1888 "ldrd", "\t$Rt, $Rt2, $addr!",
1889 "$addr.base = $Rn_wb", []> {
1890 bits<14> addr;
1891 let Inst{23} = addr{8}; // U bit
1892 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1893 let Inst{19-16} = addr{12-9}; // Rn
1894 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1895 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1896}
1897def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1898 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1899 LdMiscFrm, IIC_iLoad_d_ru,
1900 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1901 "$Rn = $Rn_wb", []> {
1902 bits<10> offset;
1903 bits<4> Rn;
1904 let Inst{23} = offset{8}; // U bit
1905 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1906 let Inst{19-16} = Rn;
1907 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1908 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1909}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001910} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001911} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001912
Johnny Chenadb561d2010-02-18 03:27:42 +00001913// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001914let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001915def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1916 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1917 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1918 // {17-14} Rn
1919 // {13} 1 == Rm, 0 == imm12
1920 // {12} isAdd
1921 // {11-0} imm12/Rm
1922 bits<18> addr;
1923 let Inst{25} = addr{13};
1924 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001925 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001926 let Inst{19-16} = addr{17-14};
1927 let Inst{11-0} = addr{11-0};
1928 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001929}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001930def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1931 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1932 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1933 // {17-14} Rn
1934 // {13} 1 == Rm, 0 == imm12
1935 // {12} isAdd
1936 // {11-0} imm12/Rm
1937 bits<18> addr;
1938 let Inst{25} = addr{13};
1939 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001940 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001941 let Inst{19-16} = addr{17-14};
1942 let Inst{11-0} = addr{11-0};
1943 let AsmMatchConverter = "CvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001944}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001945def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1946 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1947 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001948 let Inst{21} = 1; // overwrite
1949}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001950def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1951 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1952 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001953 let Inst{21} = 1; // overwrite
1954}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001955def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1956 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1957 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001958 let Inst{21} = 1; // overwrite
1959}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001960}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001961
Evan Chenga8e29892007-01-19 07:51:42 +00001962// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001963
1964// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001965def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001966 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1967 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Evan Chenga8e29892007-01-19 07:51:42 +00001969// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001970let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1971def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001972 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001973 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001974
1975// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001976def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001977 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001978 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001979 "str", "\t$Rt, [$Rn, $offset]!",
1980 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001981 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001982 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001983
Jim Grosbach953557f42010-11-19 21:35:06 +00001984def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001985 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001986 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001987 "str", "\t$Rt, [$Rn], $offset",
1988 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001989 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001990 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001991
Jim Grosbacha1b41752010-11-19 22:06:57 +00001992def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1993 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1994 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001995 "strb", "\t$Rt, [$Rn, $offset]!",
1996 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001997 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1998 GPR:$Rn, am2offset:$offset))]>;
1999def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
2000 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2001 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002002 "strb", "\t$Rt, [$Rn], $offset",
2003 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002004 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2005 GPR:$Rn, am2offset:$offset))]>;
2006
Jim Grosbach2dc77682010-11-29 18:37:44 +00002007def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2008 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2009 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002010 "strh", "\t$Rt, [$Rn, $offset]!",
2011 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002012 [(set GPR:$Rn_wb,
2013 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002014
Jim Grosbach2dc77682010-11-29 18:37:44 +00002015def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2016 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2017 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002018 "strh", "\t$Rt, [$Rn], $offset",
2019 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002020 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2021 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002022
Johnny Chen39a4bb32010-02-18 22:31:18 +00002023// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002024let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002025def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2026 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002027 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002028 "strd", "\t$src1, $src2, [$base, $offset]!",
2029 "$base = $base_wb", []>;
2030
2031// For disassembly only
2032def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2033 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002034 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002035 "strd", "\t$src1, $src2, [$base], $offset",
2036 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002037} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002038
Johnny Chenad4df4c2010-03-01 19:22:00 +00002039// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002040
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002041def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2042 IndexModePost, StFrm, IIC_iStore_ru,
2043 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002044 [/* For disassembly only; pattern left blank */]> {
2045 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002046 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
2047}
2048
2049def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2050 IndexModePost, StFrm, IIC_iStore_bh_ru,
2051 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2052 [/* For disassembly only; pattern left blank */]> {
2053 let Inst{21} = 1; // overwrite
2054 let AsmMatchConverter = "CvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002055}
2056
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002057def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002058 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002059 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002060 [/* For disassembly only; pattern left blank */]> {
2061 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002062 let AsmMatchConverter = "CvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002063}
2064
Evan Chenga8e29892007-01-19 07:51:42 +00002065//===----------------------------------------------------------------------===//
2066// Load / store multiple Instructions.
2067//
2068
Bill Wendling6c470b82010-11-13 09:09:38 +00002069multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2070 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002071 // IA is the default, so no need for an explicit suffix on the
2072 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002073 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002074 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2075 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002076 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002077 let Inst{24-23} = 0b01; // Increment After
2078 let Inst{21} = 0; // No writeback
2079 let Inst{20} = L_bit;
2080 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002081 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002082 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2083 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002084 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002085 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002086 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002087 let Inst{20} = L_bit;
2088 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002089 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002090 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2091 IndexModeNone, f, itin,
2092 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2093 let Inst{24-23} = 0b00; // Decrement After
2094 let Inst{21} = 0; // No writeback
2095 let Inst{20} = L_bit;
2096 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002097 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002098 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2099 IndexModeUpd, f, itin_upd,
2100 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2101 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002102 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002103 let Inst{20} = L_bit;
2104 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002105 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002106 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2107 IndexModeNone, f, itin,
2108 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2109 let Inst{24-23} = 0b10; // Decrement Before
2110 let Inst{21} = 0; // No writeback
2111 let Inst{20} = L_bit;
2112 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002113 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002114 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2115 IndexModeUpd, f, itin_upd,
2116 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2117 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002118 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002119 let Inst{20} = L_bit;
2120 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002121 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002122 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2123 IndexModeNone, f, itin,
2124 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2125 let Inst{24-23} = 0b11; // Increment Before
2126 let Inst{21} = 0; // No writeback
2127 let Inst{20} = L_bit;
2128 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002129 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002130 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2131 IndexModeUpd, f, itin_upd,
2132 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2133 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002134 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002135 let Inst{20} = L_bit;
2136 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002137}
Bill Wendling6c470b82010-11-13 09:09:38 +00002138
Bill Wendlingc93989a2010-11-13 11:20:05 +00002139let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002140
2141let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2142defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2143
2144let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2145defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2146
2147} // neverHasSideEffects
2148
Bill Wendling73fe34a2010-11-16 01:16:36 +00002149// FIXME: remove when we have a way to marking a MI with these properties.
2150// FIXME: Should pc be an implicit operand like PICADD, etc?
2151let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2152 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002153def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2154 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002155 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002156 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002157 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002158
Evan Chenga8e29892007-01-19 07:51:42 +00002159//===----------------------------------------------------------------------===//
2160// Move Instructions.
2161//
2162
Evan Chengcd799b92009-06-12 20:46:18 +00002163let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002164def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2165 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2166 bits<4> Rd;
2167 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002168
Johnny Chen103bf952011-04-01 23:30:25 +00002169 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002170 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002171 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002172 let Inst{3-0} = Rm;
2173 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002174}
2175
Dale Johannesen38d5f042010-06-15 22:24:08 +00002176// A version for the smaller set of tail call registers.
2177let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002178def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002179 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2180 bits<4> Rd;
2181 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002182
Dale Johannesen38d5f042010-06-15 22:24:08 +00002183 let Inst{11-4} = 0b00000000;
2184 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002185 let Inst{3-0} = Rm;
2186 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002187}
2188
Owen Anderson152d4a42011-07-21 23:38:37 +00002189def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2190 DPSoRegRegFrm, IIC_iMOVsr,
2191 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002192 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002193 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002194 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002195 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002196 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002197 let Inst{11-8} = src{11-8};
2198 let Inst{7} = 0;
2199 let Inst{6-5} = src{6-5};
2200 let Inst{4} = 1;
2201 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002202 let Inst{25} = 0;
2203}
Evan Chenga2515702007-03-19 07:09:02 +00002204
Owen Anderson152d4a42011-07-21 23:38:37 +00002205def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2206 DPSoRegImmFrm, IIC_iMOVsr,
2207 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2208 UnaryDP {
2209 bits<4> Rd;
2210 bits<12> src;
2211 let Inst{15-12} = Rd;
2212 let Inst{19-16} = 0b0000;
2213 let Inst{11-5} = src{11-5};
2214 let Inst{4} = 0;
2215 let Inst{3-0} = src{3-0};
2216 let Inst{25} = 0;
2217}
2218
2219
2220
Evan Chengc4af4632010-11-17 20:13:28 +00002221let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002222def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2223 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002224 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002225 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002226 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002227 let Inst{15-12} = Rd;
2228 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002229 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002230}
2231
Evan Chengc4af4632010-11-17 20:13:28 +00002232let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002233def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002234 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002235 "movw", "\t$Rd, $imm",
2236 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002237 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002238 bits<4> Rd;
2239 bits<16> imm;
2240 let Inst{15-12} = Rd;
2241 let Inst{11-0} = imm{11-0};
2242 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002243 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002244 let Inst{25} = 1;
2245}
2246
Jim Grosbachffa32252011-07-19 19:13:28 +00002247def : InstAlias<"mov${p} $Rd, $imm",
2248 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2249 Requires<[IsARM]>;
2250
Evan Cheng53519f02011-01-21 18:55:51 +00002251def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2252 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002253
2254let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002255def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002256 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002257 "movt", "\t$Rd, $imm",
2258 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002259 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002260 lo16AllZero:$imm))]>, UnaryDP,
2261 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002262 bits<4> Rd;
2263 bits<16> imm;
2264 let Inst{15-12} = Rd;
2265 let Inst{11-0} = imm{11-0};
2266 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002267 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002268 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002269}
Evan Cheng13ab0202007-07-10 18:08:01 +00002270
Evan Cheng53519f02011-01-21 18:55:51 +00002271def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2272 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002273
2274} // Constraints
2275
Evan Cheng20956592009-10-21 08:15:52 +00002276def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2277 Requires<[IsARM, HasV6T2]>;
2278
David Goodwinca01a8d2009-09-01 18:32:09 +00002279let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002280def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002281 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2282 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002283
2284// These aren't really mov instructions, but we have to define them this way
2285// due to flag operands.
2286
Evan Cheng071a2792007-09-11 19:55:27 +00002287let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002288def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002289 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2290 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002291def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002292 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2293 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002294}
Evan Chenga8e29892007-01-19 07:51:42 +00002295
Evan Chenga8e29892007-01-19 07:51:42 +00002296//===----------------------------------------------------------------------===//
2297// Extend Instructions.
2298//
2299
2300// Sign extenders
2301
Evan Cheng576a3962010-09-25 00:49:35 +00002302defm SXTB : AI_ext_rrot<0b01101010,
2303 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2304defm SXTH : AI_ext_rrot<0b01101011,
2305 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002306
Evan Cheng576a3962010-09-25 00:49:35 +00002307defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002308 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002309defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002310 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002311
Johnny Chen2ec5e492010-02-22 21:50:40 +00002312// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002313defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002314
2315// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002316defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002317
2318// Zero extenders
2319
2320let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002321defm UXTB : AI_ext_rrot<0b01101110,
2322 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2323defm UXTH : AI_ext_rrot<0b01101111,
2324 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2325defm UXTB16 : AI_ext_rrot<0b01101100,
2326 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002327
Jim Grosbach542f6422010-07-28 23:25:44 +00002328// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2329// The transformation should probably be done as a combiner action
2330// instead so we can include a check for masking back in the upper
2331// eight bits of the source into the lower eight bits of the result.
2332//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2333// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002334def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002335 (UXTB16r_rot GPR:$Src, 8)>;
2336
Evan Cheng576a3962010-09-25 00:49:35 +00002337defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002338 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002339defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002340 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002341}
2342
Evan Chenga8e29892007-01-19 07:51:42 +00002343// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002344// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002345defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002346
Evan Chenga8e29892007-01-19 07:51:42 +00002347
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002348def SBFX : I<(outs GPR:$Rd),
2349 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002350 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002351 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002352 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002353 bits<4> Rd;
2354 bits<4> Rn;
2355 bits<5> lsb;
2356 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002357 let Inst{27-21} = 0b0111101;
2358 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002359 let Inst{20-16} = width;
2360 let Inst{15-12} = Rd;
2361 let Inst{11-7} = lsb;
2362 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002363}
2364
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002365def UBFX : I<(outs GPR:$Rd),
2366 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002367 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002368 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002369 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002370 bits<4> Rd;
2371 bits<4> Rn;
2372 bits<5> lsb;
2373 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002374 let Inst{27-21} = 0b0111111;
2375 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002376 let Inst{20-16} = width;
2377 let Inst{15-12} = Rd;
2378 let Inst{11-7} = lsb;
2379 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002380}
2381
Evan Chenga8e29892007-01-19 07:51:42 +00002382//===----------------------------------------------------------------------===//
2383// Arithmetic Instructions.
2384//
2385
Jim Grosbach26421962008-10-14 20:36:24 +00002386defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002387 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002388 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002389defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002390 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002391 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002392
Evan Chengc85e8322007-07-05 07:13:32 +00002393// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002394defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002395 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002396 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2397defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002398 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002399 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002400
Evan Cheng62674222009-06-25 23:34:10 +00002401defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002402 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2403 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002404defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002405 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2406 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002407
2408// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002409let usesCustomInserter = 1 in {
2410defm ADCS : AI1_adde_sube_s_irs<
2411 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2412defm SBCS : AI1_adde_sube_s_irs<
2413 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2414}
Evan Chenga8e29892007-01-19 07:51:42 +00002415
Jim Grosbach84760882010-10-15 18:42:41 +00002416def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2417 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2418 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2419 bits<4> Rd;
2420 bits<4> Rn;
2421 bits<12> imm;
2422 let Inst{25} = 1;
2423 let Inst{15-12} = Rd;
2424 let Inst{19-16} = Rn;
2425 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002426}
Evan Cheng13ab0202007-07-10 18:08:01 +00002427
Bob Wilsoncff71782010-08-05 18:23:43 +00002428// The reg/reg form is only defined for the disassembler; for codegen it is
2429// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002430def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2431 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002432 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002433 bits<4> Rd;
2434 bits<4> Rn;
2435 bits<4> Rm;
2436 let Inst{11-4} = 0b00000000;
2437 let Inst{25} = 0;
2438 let Inst{3-0} = Rm;
2439 let Inst{15-12} = Rd;
2440 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002441}
2442
Owen Anderson92a20222011-07-21 18:54:16 +00002443def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002444 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002445 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002446 bits<4> Rd;
2447 bits<4> Rn;
2448 bits<12> shift;
2449 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002450 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002451 let Inst{15-12} = Rd;
2452 let Inst{11-5} = shift{11-5};
2453 let Inst{4} = 0;
2454 let Inst{3-0} = shift{3-0};
2455}
2456
2457def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002458 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002459 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2460 bits<4> Rd;
2461 bits<4> Rn;
2462 bits<12> shift;
2463 let Inst{25} = 0;
2464 let Inst{19-16} = Rn;
2465 let Inst{15-12} = Rd;
2466 let Inst{11-8} = shift{11-8};
2467 let Inst{7} = 0;
2468 let Inst{6-5} = shift{6-5};
2469 let Inst{4} = 1;
2470 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002471}
Evan Chengc85e8322007-07-05 07:13:32 +00002472
2473// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002474// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2475let usesCustomInserter = 1 in {
2476def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002477 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002478 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2479def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002480 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002481 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002482def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002483 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002484 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2485def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2486 4, IIC_iALUsr,
2487 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002488}
Evan Chengc85e8322007-07-05 07:13:32 +00002489
Evan Cheng62674222009-06-25 23:34:10 +00002490let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002491def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2492 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2493 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002494 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002495 bits<4> Rd;
2496 bits<4> Rn;
2497 bits<12> imm;
2498 let Inst{25} = 1;
2499 let Inst{15-12} = Rd;
2500 let Inst{19-16} = Rn;
2501 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002502}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002503// The reg/reg form is only defined for the disassembler; for codegen it is
2504// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002505def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2506 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002507 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002508 bits<4> Rd;
2509 bits<4> Rn;
2510 bits<4> Rm;
2511 let Inst{11-4} = 0b00000000;
2512 let Inst{25} = 0;
2513 let Inst{3-0} = Rm;
2514 let Inst{15-12} = Rd;
2515 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002516}
Owen Anderson92a20222011-07-21 18:54:16 +00002517def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002518 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002519 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002520 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002521 bits<4> Rd;
2522 bits<4> Rn;
2523 bits<12> shift;
2524 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002525 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002526 let Inst{15-12} = Rd;
2527 let Inst{11-5} = shift{11-5};
2528 let Inst{4} = 0;
2529 let Inst{3-0} = shift{3-0};
2530}
2531def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002532 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002533 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2534 Requires<[IsARM]> {
2535 bits<4> Rd;
2536 bits<4> Rn;
2537 bits<12> shift;
2538 let Inst{25} = 0;
2539 let Inst{19-16} = Rn;
2540 let Inst{15-12} = Rd;
2541 let Inst{11-8} = shift{11-8};
2542 let Inst{7} = 0;
2543 let Inst{6-5} = shift{6-5};
2544 let Inst{4} = 1;
2545 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002546}
Evan Cheng62674222009-06-25 23:34:10 +00002547}
2548
Owen Anderson92a20222011-07-21 18:54:16 +00002549
Owen Andersonb48c7912011-04-05 23:55:28 +00002550// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2551let usesCustomInserter = 1, Uses = [CPSR] in {
2552def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002553 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002554 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002555def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002556 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002557 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2558def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2559 4, IIC_iALUsr,
2560 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002561}
Evan Cheng2c614c52007-06-06 10:17:05 +00002562
Evan Chenga8e29892007-01-19 07:51:42 +00002563// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002564// The assume-no-carry-in form uses the negation of the input since add/sub
2565// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2566// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2567// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002568def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2569 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002570def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2571 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2572// The with-carry-in form matches bitwise not instead of the negation.
2573// Effectively, the inverse interpretation of the carry flag already accounts
2574// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002575def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002576 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002577def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2578 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002579
2580// Note: These are implemented in C++ code, because they have to generate
2581// ADD/SUBrs instructions, which use a complex pattern that a xform function
2582// cannot produce.
2583// (mul X, 2^n+1) -> (add (X << n), X)
2584// (mul X, 2^n-1) -> (rsb X, (X << n))
2585
Jim Grosbach7931df32011-07-22 18:06:01 +00002586// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002587// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002588class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002589 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002590 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2591 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002592 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002593 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002594 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002595 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002596 let Inst{11-4} = op11_4;
2597 let Inst{19-16} = Rn;
2598 let Inst{15-12} = Rd;
2599 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002600}
2601
Jim Grosbach7931df32011-07-22 18:06:01 +00002602// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002603
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002604def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002605 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2606 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002607def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002608 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2609 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2610def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2611 "\t$Rd, $Rm, $Rn">;
2612def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2613 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002614
2615def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2616def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2617def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2618def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2619def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2620def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2621def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2622def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2623def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2624def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2625def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2626def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002627
Jim Grosbach7931df32011-07-22 18:06:01 +00002628// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002629
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002630def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2631def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2632def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2633def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2634def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2635def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2636def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2637def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2638def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2639def USAX : AAI<0b01100101, 0b11110101, "usax">;
2640def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2641def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002642
Jim Grosbach7931df32011-07-22 18:06:01 +00002643// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002644
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002645def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2646def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2647def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2648def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2649def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2650def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2651def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2652def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2653def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2654def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2655def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2656def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002657
Johnny Chenadc77332010-02-26 22:04:29 +00002658// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002659
Jim Grosbach70987fb2010-10-18 23:35:38 +00002660def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002661 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002662 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002663 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002664 bits<4> Rd;
2665 bits<4> Rn;
2666 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002667 let Inst{27-20} = 0b01111000;
2668 let Inst{15-12} = 0b1111;
2669 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002670 let Inst{19-16} = Rd;
2671 let Inst{11-8} = Rm;
2672 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002673}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002674def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002675 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002676 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002677 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002678 bits<4> Rd;
2679 bits<4> Rn;
2680 bits<4> Rm;
2681 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002682 let Inst{27-20} = 0b01111000;
2683 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002684 let Inst{19-16} = Rd;
2685 let Inst{15-12} = Ra;
2686 let Inst{11-8} = Rm;
2687 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002688}
2689
2690// Signed/Unsigned saturate -- for disassembly only
2691
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002692def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$a, shift_imm:$sh),
2693 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002694 bits<4> Rd;
2695 bits<5> sat_imm;
2696 bits<4> Rn;
2697 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002698 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002699 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002700 let Inst{20-16} = sat_imm;
2701 let Inst{15-12} = Rd;
2702 let Inst{11-7} = sh{7-3};
2703 let Inst{6} = sh{0};
2704 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002705}
2706
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002707def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn), SatFrm,
2708 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002709 bits<4> Rd;
2710 bits<4> sat_imm;
2711 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002712 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002713 let Inst{11-4} = 0b11110011;
2714 let Inst{15-12} = Rd;
2715 let Inst{19-16} = sat_imm;
2716 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002717}
2718
Jim Grosbach70987fb2010-10-18 23:35:38 +00002719def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2720 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002721 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002722 bits<4> Rd;
2723 bits<5> sat_imm;
2724 bits<4> Rn;
2725 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002726 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002727 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002728 let Inst{15-12} = Rd;
2729 let Inst{11-7} = sh{7-3};
2730 let Inst{6} = sh{0};
2731 let Inst{20-16} = sat_imm;
2732 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002733}
2734
Jim Grosbach70987fb2010-10-18 23:35:38 +00002735def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2736 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002737 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002738 bits<4> Rd;
2739 bits<4> sat_imm;
2740 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002741 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002742 let Inst{11-4} = 0b11110011;
2743 let Inst{15-12} = Rd;
2744 let Inst{19-16} = sat_imm;
2745 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002746}
Evan Chenga8e29892007-01-19 07:51:42 +00002747
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002748def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2749def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002750
Evan Chenga8e29892007-01-19 07:51:42 +00002751//===----------------------------------------------------------------------===//
2752// Bitwise Instructions.
2753//
2754
Jim Grosbach26421962008-10-14 20:36:24 +00002755defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002756 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002757 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002758defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002759 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002760 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002761defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002762 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002763 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002764defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002765 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002766 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002767
Jim Grosbach3fea191052010-10-21 22:03:21 +00002768def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002769 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002770 "bfc", "\t$Rd, $imm", "$src = $Rd",
2771 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002772 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002773 bits<4> Rd;
2774 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002775 let Inst{27-21} = 0b0111110;
2776 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002777 let Inst{15-12} = Rd;
2778 let Inst{11-7} = imm{4-0}; // lsb
2779 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002780}
2781
Johnny Chenb2503c02010-02-17 06:31:48 +00002782// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002783def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002784 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002785 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2786 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002787 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002788 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002789 bits<4> Rd;
2790 bits<4> Rn;
2791 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002792 let Inst{27-21} = 0b0111110;
2793 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002794 let Inst{15-12} = Rd;
2795 let Inst{11-7} = imm{4-0}; // lsb
2796 let Inst{20-16} = imm{9-5}; // width
2797 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002798}
2799
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002800// GNU as only supports this form of bfi (w/ 4 arguments)
2801let isAsmParserOnly = 1 in
2802def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2803 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002804 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002805 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2806 []>, Requires<[IsARM, HasV6T2]> {
2807 bits<4> Rd;
2808 bits<4> Rn;
2809 bits<5> lsb;
2810 bits<5> width;
2811 let Inst{27-21} = 0b0111110;
2812 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2813 let Inst{15-12} = Rd;
2814 let Inst{11-7} = lsb;
2815 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2816 let Inst{3-0} = Rn;
2817}
2818
Jim Grosbach36860462010-10-21 22:19:32 +00002819def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2820 "mvn", "\t$Rd, $Rm",
2821 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2822 bits<4> Rd;
2823 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002824 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002825 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002826 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002827 let Inst{15-12} = Rd;
2828 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002829}
Owen Anderson152d4a42011-07-21 23:38:37 +00002830def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002831 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002832 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002833 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002834 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002835 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002836 let Inst{19-16} = 0b0000;
2837 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002838 let Inst{11-5} = shift{11-5};
2839 let Inst{4} = 0;
2840 let Inst{3-0} = shift{3-0};
2841}
Owen Anderson152d4a42011-07-21 23:38:37 +00002842def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002843 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2844 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2845 bits<4> Rd;
2846 bits<12> shift;
2847 let Inst{25} = 0;
2848 let Inst{19-16} = 0b0000;
2849 let Inst{15-12} = Rd;
2850 let Inst{11-8} = shift{11-8};
2851 let Inst{7} = 0;
2852 let Inst{6-5} = shift{6-5};
2853 let Inst{4} = 1;
2854 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002855}
Evan Chengc4af4632010-11-17 20:13:28 +00002856let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002857def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2858 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2859 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2860 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002861 bits<12> imm;
2862 let Inst{25} = 1;
2863 let Inst{19-16} = 0b0000;
2864 let Inst{15-12} = Rd;
2865 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002866}
Evan Chenga8e29892007-01-19 07:51:42 +00002867
2868def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2869 (BICri GPR:$src, so_imm_not:$imm)>;
2870
2871//===----------------------------------------------------------------------===//
2872// Multiply Instructions.
2873//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002874class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2875 string opc, string asm, list<dag> pattern>
2876 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2877 bits<4> Rd;
2878 bits<4> Rm;
2879 bits<4> Rn;
2880 let Inst{19-16} = Rd;
2881 let Inst{11-8} = Rm;
2882 let Inst{3-0} = Rn;
2883}
2884class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2885 string opc, string asm, list<dag> pattern>
2886 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2887 bits<4> RdLo;
2888 bits<4> RdHi;
2889 bits<4> Rm;
2890 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002891 let Inst{19-16} = RdHi;
2892 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002893 let Inst{11-8} = Rm;
2894 let Inst{3-0} = Rn;
2895}
Evan Chenga8e29892007-01-19 07:51:42 +00002896
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002897// FIXME: The v5 pseudos are only necessary for the additional Constraint
2898// property. Remove them when it's possible to add those properties
2899// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002900let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002901def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2902 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002903 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002904 Requires<[IsARM, HasV6]> {
2905 let Inst{15-12} = 0b0000;
2906}
Evan Chenga8e29892007-01-19 07:51:42 +00002907
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002908let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002909def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2910 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002911 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002912 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2913 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002914 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002915}
2916
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002917def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2918 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002919 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2920 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002921 bits<4> Ra;
2922 let Inst{15-12} = Ra;
2923}
Evan Chenga8e29892007-01-19 07:51:42 +00002924
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002925let Constraints = "@earlyclobber $Rd" in
2926def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2927 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002928 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002929 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2930 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2931 Requires<[IsARM, NoV6]>;
2932
Jim Grosbach65711012010-11-19 22:22:37 +00002933def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2934 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2935 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002936 Requires<[IsARM, HasV6T2]> {
2937 bits<4> Rd;
2938 bits<4> Rm;
2939 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002940 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002941 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002942 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002943 let Inst{11-8} = Rm;
2944 let Inst{3-0} = Rn;
2945}
Evan Chengedcbada2009-07-06 22:05:45 +00002946
Evan Chenga8e29892007-01-19 07:51:42 +00002947// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002948let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002949let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002950def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002951 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002952 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2953 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002954
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002955def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002956 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002957 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2958 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002959
2960let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2961def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2962 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002963 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002964 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2965 Requires<[IsARM, NoV6]>;
2966
2967def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2968 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002969 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002970 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2971 Requires<[IsARM, NoV6]>;
2972}
Evan Cheng8de898a2009-06-26 00:19:44 +00002973}
Evan Chenga8e29892007-01-19 07:51:42 +00002974
2975// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002976def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2977 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002978 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2979 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002980def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2981 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002982 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2983 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002984
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002985def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2986 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2987 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2988 Requires<[IsARM, HasV6]> {
2989 bits<4> RdLo;
2990 bits<4> RdHi;
2991 bits<4> Rm;
2992 bits<4> Rn;
2993 let Inst{19-16} = RdLo;
2994 let Inst{15-12} = RdHi;
2995 let Inst{11-8} = Rm;
2996 let Inst{3-0} = Rn;
2997}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002998
2999let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3000def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3001 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003002 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003003 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3004 Requires<[IsARM, NoV6]>;
3005def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3006 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003007 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003008 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3009 Requires<[IsARM, NoV6]>;
3010def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3011 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003012 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003013 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3014 Requires<[IsARM, NoV6]>;
3015}
3016
Evan Chengcd799b92009-06-12 20:46:18 +00003017} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003018
3019// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003020def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3021 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3022 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003023 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003024 let Inst{15-12} = 0b1111;
3025}
Evan Cheng13ab0202007-07-10 18:08:01 +00003026
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003027def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3028 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003029 [/* For disassembly only; pattern left blank */]>,
3030 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003031 let Inst{15-12} = 0b1111;
3032}
3033
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003034def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3035 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3036 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3037 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3038 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003039
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003040def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3041 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3042 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003043 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003044 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003045
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003046def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3047 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3048 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3049 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3050 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003051
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003052def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3053 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3054 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003055 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003056 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003057
Raul Herbster37fb5b12007-08-30 23:25:47 +00003058multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003059 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3060 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3061 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3062 (sext_inreg GPR:$Rm, i16)))]>,
3063 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003064
Jim Grosbach3870b752010-10-22 18:35:16 +00003065 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3066 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3067 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3068 (sra GPR:$Rm, (i32 16))))]>,
3069 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003070
Jim Grosbach3870b752010-10-22 18:35:16 +00003071 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3072 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3073 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3074 (sext_inreg GPR:$Rm, i16)))]>,
3075 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003076
Jim Grosbach3870b752010-10-22 18:35:16 +00003077 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3078 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3079 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3080 (sra GPR:$Rm, (i32 16))))]>,
3081 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003082
Jim Grosbach3870b752010-10-22 18:35:16 +00003083 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3084 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3085 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3086 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3087 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003088
Jim Grosbach3870b752010-10-22 18:35:16 +00003089 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3090 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3091 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3092 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3093 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003094}
3095
Raul Herbster37fb5b12007-08-30 23:25:47 +00003096
3097multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003098 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003099 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3100 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3101 [(set GPR:$Rd, (add GPR:$Ra,
3102 (opnode (sext_inreg GPR:$Rn, i16),
3103 (sext_inreg GPR:$Rm, i16))))]>,
3104 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003105
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003106 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003107 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3108 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3109 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3110 (sra GPR:$Rm, (i32 16)))))]>,
3111 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003112
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003113 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003114 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3115 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3116 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3117 (sext_inreg GPR:$Rm, i16))))]>,
3118 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003119
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003120 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003121 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3122 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3123 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3124 (sra GPR:$Rm, (i32 16)))))]>,
3125 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003126
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003127 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003128 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3129 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3130 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3131 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3132 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003133
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003134 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003135 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3136 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3137 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3138 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3139 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003140}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003141
Raul Herbster37fb5b12007-08-30 23:25:47 +00003142defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3143defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003144
Johnny Chen83498e52010-02-12 21:59:23 +00003145// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003146def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3147 (ins GPR:$Rn, GPR:$Rm),
3148 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003149 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003150 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003151
Jim Grosbach3870b752010-10-22 18:35:16 +00003152def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3153 (ins GPR:$Rn, GPR:$Rm),
3154 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003155 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003156 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003157
Jim Grosbach3870b752010-10-22 18:35:16 +00003158def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3159 (ins GPR:$Rn, GPR:$Rm),
3160 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003161 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003162 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003163
Jim Grosbach3870b752010-10-22 18:35:16 +00003164def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3165 (ins GPR:$Rn, GPR:$Rm),
3166 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003167 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003168 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003169
Johnny Chen667d1272010-02-22 18:50:54 +00003170// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003171class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3172 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003173 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003174 bits<4> Rn;
3175 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003176 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003177 let Inst{22} = long;
3178 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003179 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003180 let Inst{7} = 0;
3181 let Inst{6} = sub;
3182 let Inst{5} = swap;
3183 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003184 let Inst{3-0} = Rn;
3185}
3186class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3187 InstrItinClass itin, string opc, string asm>
3188 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3189 bits<4> Rd;
3190 let Inst{15-12} = 0b1111;
3191 let Inst{19-16} = Rd;
3192}
3193class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3194 InstrItinClass itin, string opc, string asm>
3195 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3196 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003197 bits<4> Rd;
3198 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003199 let Inst{15-12} = Ra;
3200}
3201class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3202 InstrItinClass itin, string opc, string asm>
3203 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3204 bits<4> RdLo;
3205 bits<4> RdHi;
3206 let Inst{19-16} = RdHi;
3207 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003208}
3209
3210multiclass AI_smld<bit sub, string opc> {
3211
Jim Grosbach385e1362010-10-22 19:15:30 +00003212 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3213 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003214
Jim Grosbach385e1362010-10-22 19:15:30 +00003215 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3216 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003217
Jim Grosbach385e1362010-10-22 19:15:30 +00003218 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3219 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3220 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003221
Jim Grosbach385e1362010-10-22 19:15:30 +00003222 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3223 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3224 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003225
3226}
3227
3228defm SMLA : AI_smld<0, "smla">;
3229defm SMLS : AI_smld<1, "smls">;
3230
Johnny Chen2ec5e492010-02-22 21:50:40 +00003231multiclass AI_sdml<bit sub, string opc> {
3232
Jim Grosbach385e1362010-10-22 19:15:30 +00003233 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3234 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3235 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3236 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003237}
3238
3239defm SMUA : AI_sdml<0, "smua">;
3240defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003241
Evan Chenga8e29892007-01-19 07:51:42 +00003242//===----------------------------------------------------------------------===//
3243// Misc. Arithmetic Instructions.
3244//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003245
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003246def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3247 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3248 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003249
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003250def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3251 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3252 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3253 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003254
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003255def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3256 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3257 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003258
Evan Cheng9568e5c2011-06-21 06:01:08 +00003259let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003260def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3261 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003262 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003263 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003264
Evan Cheng9568e5c2011-06-21 06:01:08 +00003265let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003266def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3267 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003268 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003269 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003270
Evan Chengf60ceac2011-06-15 17:17:48 +00003271def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3272 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3273 (REVSH GPR:$Rm)>;
3274
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003275def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003276 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3277 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003278 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003279 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003280 0xFFFF0000)))]>,
3281 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003282
Evan Chenga8e29892007-01-19 07:51:42 +00003283// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003284def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3285 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3286def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003287 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003288
Bob Wilsondc66eda2010-08-16 22:26:55 +00003289// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3290// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003291def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003292 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3293 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003294 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003295 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003296 0xFFFF)))]>,
3297 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003298
Evan Chenga8e29892007-01-19 07:51:42 +00003299// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3300// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003301def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003302 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003303def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003304 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003305 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003306
Evan Chenga8e29892007-01-19 07:51:42 +00003307//===----------------------------------------------------------------------===//
3308// Comparison Instructions...
3309//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003310
Jim Grosbach26421962008-10-14 20:36:24 +00003311defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003312 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003313 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003314
Jim Grosbach97a884d2010-12-07 20:41:06 +00003315// ARMcmpZ can re-use the above instruction definitions.
3316def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3317 (CMPri GPR:$src, so_imm:$imm)>;
3318def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3319 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003320def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3321 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3322def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3323 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003324
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003325// FIXME: We have to be careful when using the CMN instruction and comparison
3326// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003327// results:
3328//
3329// rsbs r1, r1, 0
3330// cmp r0, r1
3331// mov r0, #0
3332// it ls
3333// mov r0, #1
3334//
3335// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003336//
Bill Wendling6165e872010-08-26 18:33:51 +00003337// cmn r0, r1
3338// mov r0, #0
3339// it ls
3340// mov r0, #1
3341//
3342// However, the CMN gives the *opposite* result when r1 is 0. This is because
3343// the carry flag is set in the CMP case but not in the CMN case. In short, the
3344// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3345// value of r0 and the carry bit (because the "carry bit" parameter to
3346// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3347// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3348// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3349// parameter to AddWithCarry is defined as 0).
3350//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003351// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003352//
3353// x = 0
3354// ~x = 0xFFFF FFFF
3355// ~x + 1 = 0x1 0000 0000
3356// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3357//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003358// Therefore, we should disable CMN when comparing against zero, until we can
3359// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3360// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003361//
3362// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3363//
3364// This is related to <rdar://problem/7569620>.
3365//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003366//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3367// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003368
Evan Chenga8e29892007-01-19 07:51:42 +00003369// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003370defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003371 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003372 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003373defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003374 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003375 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003376
David Goodwinc0309b42009-06-29 15:33:01 +00003377defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003378 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003379 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003380
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003381//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3382// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003383
David Goodwinc0309b42009-06-29 15:33:01 +00003384def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003385 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003386
Evan Cheng218977b2010-07-13 19:27:42 +00003387// Pseudo i64 compares for some floating point compares.
3388let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3389 Defs = [CPSR] in {
3390def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003391 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003392 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003393 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3394
3395def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003396 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003397 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3398} // usesCustomInserter
3399
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003400
Evan Chenga8e29892007-01-19 07:51:42 +00003401// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003402// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003403// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003404let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003405def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003406 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003407 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3408 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003409def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3410 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003411 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003412 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003413 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003414def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3415 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3416 4, IIC_iCMOVsr,
3417 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3418 RegConstraint<"$false = $Rd">;
3419
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003420
Evan Chengc4af4632010-11-17 20:13:28 +00003421let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003422def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003423 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003424 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003425 []>,
3426 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003427
Evan Chengc4af4632010-11-17 20:13:28 +00003428let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003429def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3430 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003431 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003432 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003433 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003434
Evan Cheng63f35442010-11-13 02:25:14 +00003435// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003436let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003437def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3438 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003439 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003440
Evan Chengc4af4632010-11-17 20:13:28 +00003441let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003442def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3443 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003444 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003445 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003446 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003447} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003448
Jim Grosbach3728e962009-12-10 00:11:09 +00003449//===----------------------------------------------------------------------===//
3450// Atomic operations intrinsics
3451//
3452
Bob Wilsonf74a4292010-10-30 00:54:37 +00003453def memb_opt : Operand<i32> {
3454 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003455 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003456}
Jim Grosbach3728e962009-12-10 00:11:09 +00003457
Bob Wilsonf74a4292010-10-30 00:54:37 +00003458// memory barriers protect the atomic sequences
3459let hasSideEffects = 1 in {
3460def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3461 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3462 Requires<[IsARM, HasDB]> {
3463 bits<4> opt;
3464 let Inst{31-4} = 0xf57ff05;
3465 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003466}
Jim Grosbach3728e962009-12-10 00:11:09 +00003467}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003468
Bob Wilsonf74a4292010-10-30 00:54:37 +00003469def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003470 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003471 Requires<[IsARM, HasDB]> {
3472 bits<4> opt;
3473 let Inst{31-4} = 0xf57ff04;
3474 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003475}
3476
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003477// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003478def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3479 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003480 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003481 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003482 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003483 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003484}
3485
Jim Grosbach66869102009-12-11 18:52:41 +00003486let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003487 let Uses = [CPSR] in {
3488 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003489 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003490 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3491 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003492 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003493 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3494 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003495 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003496 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3497 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003498 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003499 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3500 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003501 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003502 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3503 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003504 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003505 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003506 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3507 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3508 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3509 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3510 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3511 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3512 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3513 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3514 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3515 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3516 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3517 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003518 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003519 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003520 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3521 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003522 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003523 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3524 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003525 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003526 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3527 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003528 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003529 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3530 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003531 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003532 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3533 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003534 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003535 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003536 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3537 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3538 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3539 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3540 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3541 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3542 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3543 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3544 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3545 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3546 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3547 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003548 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003549 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003550 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3551 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003552 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003553 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3554 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003555 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003556 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3557 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003558 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003559 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3560 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003561 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003562 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3563 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003564 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003565 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003566 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3567 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3568 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3569 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3570 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3571 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3572 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3573 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3574 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3575 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3577 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003578
3579 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003580 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003581 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3582 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003584 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3585 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003587 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3588
Jim Grosbache801dc42009-12-12 01:40:06 +00003589 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003590 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003591 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3592 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003593 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003594 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3595 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3598}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003599}
3600
3601let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003602def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3603 "ldrexb", "\t$Rt, $addr", []>;
3604def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3605 "ldrexh", "\t$Rt, $addr", []>;
3606def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3607 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003608let hasExtraDefRegAllocReq = 1 in
3609 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3610 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003611}
3612
Jim Grosbach86875a22010-10-29 19:58:57 +00003613let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003614def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3615 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3616def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3617 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3618def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3619 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003620}
3621
3622let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003623def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003624 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3625 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003626
Johnny Chenb9436272010-02-17 22:37:58 +00003627// Clear-Exclusive is for disassembly only.
3628def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3629 [/* For disassembly only; pattern left blank */]>,
3630 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003631 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003632}
3633
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003634// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3635let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003636def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3637 [/* For disassembly only; pattern left blank */]>;
3638def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3639 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003640}
3641
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003642//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003643// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003644//
3645
Jim Grosbach83ab0702011-07-13 22:01:08 +00003646def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3647 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003648 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003649 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3650 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003651 bits<4> opc1;
3652 bits<4> CRn;
3653 bits<4> CRd;
3654 bits<4> cop;
3655 bits<3> opc2;
3656 bits<4> CRm;
3657
3658 let Inst{3-0} = CRm;
3659 let Inst{4} = 0;
3660 let Inst{7-5} = opc2;
3661 let Inst{11-8} = cop;
3662 let Inst{15-12} = CRd;
3663 let Inst{19-16} = CRn;
3664 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003665}
3666
Jim Grosbach83ab0702011-07-13 22:01:08 +00003667def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3668 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003669 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003670 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3671 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003672 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003673 bits<4> opc1;
3674 bits<4> CRn;
3675 bits<4> CRd;
3676 bits<4> cop;
3677 bits<3> opc2;
3678 bits<4> CRm;
3679
3680 let Inst{3-0} = CRm;
3681 let Inst{4} = 0;
3682 let Inst{7-5} = opc2;
3683 let Inst{11-8} = cop;
3684 let Inst{15-12} = CRd;
3685 let Inst{19-16} = CRn;
3686 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003687}
3688
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003689class ACI<dag oops, dag iops, string opc, string asm,
3690 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003691 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003692 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003693 let Inst{27-25} = 0b110;
3694}
3695
Johnny Chen670a4562011-04-04 23:39:08 +00003696multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003697
3698 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003699 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3700 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003701 let Inst{31-28} = op31_28;
3702 let Inst{24} = 1; // P = 1
3703 let Inst{21} = 0; // W = 0
3704 let Inst{22} = 0; // D = 0
3705 let Inst{20} = load;
3706 }
3707
3708 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003709 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3710 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003711 let Inst{31-28} = op31_28;
3712 let Inst{24} = 1; // P = 1
3713 let Inst{21} = 1; // W = 1
3714 let Inst{22} = 0; // D = 0
3715 let Inst{20} = load;
3716 }
3717
3718 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003719 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3720 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003721 let Inst{31-28} = op31_28;
3722 let Inst{24} = 0; // P = 0
3723 let Inst{21} = 1; // W = 1
3724 let Inst{22} = 0; // D = 0
3725 let Inst{20} = load;
3726 }
3727
3728 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003729 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3730 ops),
3731 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003732 let Inst{31-28} = op31_28;
3733 let Inst{24} = 0; // P = 0
3734 let Inst{23} = 1; // U = 1
3735 let Inst{21} = 0; // W = 0
3736 let Inst{22} = 0; // D = 0
3737 let Inst{20} = load;
3738 }
3739
3740 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003741 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3742 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003743 let Inst{31-28} = op31_28;
3744 let Inst{24} = 1; // P = 1
3745 let Inst{21} = 0; // W = 0
3746 let Inst{22} = 1; // D = 1
3747 let Inst{20} = load;
3748 }
3749
3750 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003751 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3752 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3753 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003754 let Inst{31-28} = op31_28;
3755 let Inst{24} = 1; // P = 1
3756 let Inst{21} = 1; // W = 1
3757 let Inst{22} = 1; // D = 1
3758 let Inst{20} = load;
3759 }
3760
3761 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003762 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3763 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3764 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003765 let Inst{31-28} = op31_28;
3766 let Inst{24} = 0; // P = 0
3767 let Inst{21} = 1; // W = 1
3768 let Inst{22} = 1; // D = 1
3769 let Inst{20} = load;
3770 }
3771
3772 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003773 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3774 ops),
3775 !strconcat(!strconcat(opc, "l"), cond),
3776 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003777 let Inst{31-28} = op31_28;
3778 let Inst{24} = 0; // P = 0
3779 let Inst{23} = 1; // U = 1
3780 let Inst{21} = 0; // W = 0
3781 let Inst{22} = 1; // D = 1
3782 let Inst{20} = load;
3783 }
3784}
3785
Johnny Chen670a4562011-04-04 23:39:08 +00003786defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3787defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3788defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3789defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003790
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003791//===----------------------------------------------------------------------===//
3792// Move between coprocessor and ARM core register -- for disassembly only
3793//
3794
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003795class MovRCopro<string opc, bit direction, dag oops, dag iops,
3796 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003797 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003798 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003799 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003800 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003801
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003802 bits<4> Rt;
3803 bits<4> cop;
3804 bits<3> opc1;
3805 bits<3> opc2;
3806 bits<4> CRm;
3807 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003808
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003809 let Inst{15-12} = Rt;
3810 let Inst{11-8} = cop;
3811 let Inst{23-21} = opc1;
3812 let Inst{7-5} = opc2;
3813 let Inst{3-0} = CRm;
3814 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003815}
3816
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003817def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003818 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003819 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3820 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003821 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3822 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003823def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003824 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003825 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3826 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003827
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003828def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3829 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3830
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003831class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3832 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003833 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003834 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003835 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003836 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003837 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003838
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003839 bits<4> Rt;
3840 bits<4> cop;
3841 bits<3> opc1;
3842 bits<3> opc2;
3843 bits<4> CRm;
3844 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003845
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003846 let Inst{15-12} = Rt;
3847 let Inst{11-8} = cop;
3848 let Inst{23-21} = opc1;
3849 let Inst{7-5} = opc2;
3850 let Inst{3-0} = CRm;
3851 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003852}
3853
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003854def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003855 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003856 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3857 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003858 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3859 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003860def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003861 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003862 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3863 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003864
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003865def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3866 imm:$CRm, imm:$opc2),
3867 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3868
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003869class MovRRCopro<string opc, bit direction,
3870 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003871 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003872 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003873 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003874 let Inst{23-21} = 0b010;
3875 let Inst{20} = direction;
3876
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003877 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003878 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003879 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003880 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003881 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003882
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003883 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003884 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003885 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003886 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003887 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003888}
3889
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003890def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3891 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3892 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003893def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3894
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003895class MovRRCopro2<string opc, bit direction,
3896 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003897 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003898 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3899 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003900 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003901 let Inst{23-21} = 0b010;
3902 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003903
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003904 bits<4> Rt;
3905 bits<4> Rt2;
3906 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003907 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003908 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003909
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003910 let Inst{15-12} = Rt;
3911 let Inst{19-16} = Rt2;
3912 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003913 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003914 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003915}
3916
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003917def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3918 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3919 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003920def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003921
Johnny Chenb98e1602010-02-12 18:55:33 +00003922//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003923// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003924//
3925
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003926// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003927def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3928 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003929 bits<4> Rd;
3930 let Inst{23-16} = 0b00001111;
3931 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003932 let Inst{7-4} = 0b0000;
3933}
3934
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003935def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3936
3937def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3938 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003939 bits<4> Rd;
3940 let Inst{23-16} = 0b01001111;
3941 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003942 let Inst{7-4} = 0b0000;
3943}
3944
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003945// Move from ARM core register to Special Register
3946//
3947// No need to have both system and application versions, the encodings are the
3948// same and the assembly parser has no way to distinguish between them. The mask
3949// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3950// the mask with the fields to be accessed in the special register.
3951def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003952 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003953 bits<5> mask;
3954 bits<4> Rn;
3955
3956 let Inst{23} = 0;
3957 let Inst{22} = mask{4}; // R bit
3958 let Inst{21-20} = 0b10;
3959 let Inst{19-16} = mask{3-0};
3960 let Inst{15-12} = 0b1111;
3961 let Inst{11-4} = 0b00000000;
3962 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003963}
3964
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003965def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003966 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003967 bits<5> mask;
3968 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003969
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003970 let Inst{23} = 0;
3971 let Inst{22} = mask{4}; // R bit
3972 let Inst{21-20} = 0b10;
3973 let Inst{19-16} = mask{3-0};
3974 let Inst{15-12} = 0b1111;
3975 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00003976}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003977
3978//===----------------------------------------------------------------------===//
3979// TLS Instructions
3980//
3981
3982// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00003983// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003984// complete with fixup for the aeabi_read_tp function.
3985let isCall = 1,
3986 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
3987 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
3988 [(set R0, ARMthread_pointer)]>;
3989}
3990
3991//===----------------------------------------------------------------------===//
3992// SJLJ Exception handling intrinsics
3993// eh_sjlj_setjmp() is an instruction sequence to store the return
3994// address and save #0 in R0 for the non-longjmp case.
3995// Since by its nature we may be coming from some other function to get
3996// here, and we're using the stack frame for the containing function to
3997// save/restore registers, we can't keep anything live in regs across
3998// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003999// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004000// except for our own input by listing the relevant registers in Defs. By
4001// doing so, we also cause the prologue/epilogue code to actively preserve
4002// all of the callee-saved resgisters, which is exactly what we want.
4003// A constant value is passed in $val, and we use the location as a scratch.
4004//
4005// These are pseudo-instructions and are lowered to individual MC-insts, so
4006// no encoding information is necessary.
4007let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004008 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004009 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004010 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4011 NoItinerary,
4012 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4013 Requires<[IsARM, HasVFP2]>;
4014}
4015
4016let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004017 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004018 hasSideEffects = 1, isBarrier = 1 in {
4019 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4020 NoItinerary,
4021 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4022 Requires<[IsARM, NoVFP]>;
4023}
4024
4025// FIXME: Non-Darwin version(s)
4026let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4027 Defs = [ R7, LR, SP ] in {
4028def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4029 NoItinerary,
4030 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4031 Requires<[IsARM, IsDarwin]>;
4032}
4033
4034// eh.sjlj.dispatchsetup pseudo-instruction.
4035// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4036// handled when the pseudo is expanded (which happens before any passes
4037// that need the instruction size).
4038let isBarrier = 1, hasSideEffects = 1 in
4039def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004040 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4041 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004042 Requires<[IsDarwin]>;
4043
4044//===----------------------------------------------------------------------===//
4045// Non-Instruction Patterns
4046//
4047
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004048// ARMv4 indirect branch using (MOVr PC, dst)
4049let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4050 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004051 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004052 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4053 Requires<[IsARM, NoV4T]>;
4054
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004055// Large immediate handling.
4056
4057// 32-bit immediate using two piece so_imms or movw + movt.
4058// This is a single pseudo instruction, the benefit is that it can be remat'd
4059// as a single unit instead of having to handle reg inputs.
4060// FIXME: Remove this when we can do generalized remat.
4061let isReMaterializable = 1, isMoveImm = 1 in
4062def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4063 [(set GPR:$dst, (arm_i32imm:$src))]>,
4064 Requires<[IsARM]>;
4065
4066// Pseudo instruction that combines movw + movt + add pc (if PIC).
4067// It also makes it possible to rematerialize the instructions.
4068// FIXME: Remove this when we can do generalized remat and when machine licm
4069// can properly the instructions.
4070let isReMaterializable = 1 in {
4071def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4072 IIC_iMOVix2addpc,
4073 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4074 Requires<[IsARM, UseMovt]>;
4075
4076def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4077 IIC_iMOVix2,
4078 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4079 Requires<[IsARM, UseMovt]>;
4080
4081let AddedComplexity = 10 in
4082def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4083 IIC_iMOVix2ld,
4084 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4085 Requires<[IsARM, UseMovt]>;
4086} // isReMaterializable
4087
4088// ConstantPool, GlobalAddress, and JumpTable
4089def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4090 Requires<[IsARM, DontUseMovt]>;
4091def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4092def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4093 Requires<[IsARM, UseMovt]>;
4094def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4095 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4096
4097// TODO: add,sub,and, 3-instr forms?
4098
4099// Tail calls
4100def : ARMPat<(ARMtcret tcGPR:$dst),
4101 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4102
4103def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4104 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4105
4106def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4107 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4108
4109def : ARMPat<(ARMtcret tcGPR:$dst),
4110 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4111
4112def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4113 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4114
4115def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4116 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4117
4118// Direct calls
4119def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4120 Requires<[IsARM, IsNotDarwin]>;
4121def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4122 Requires<[IsARM, IsDarwin]>;
4123
4124// zextload i1 -> zextload i8
4125def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4126def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4127
4128// extload -> zextload
4129def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4130def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4131def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4132def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4133
4134def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4135
4136def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4137def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4138
4139// smul* and smla*
4140def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4141 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4142 (SMULBB GPR:$a, GPR:$b)>;
4143def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4144 (SMULBB GPR:$a, GPR:$b)>;
4145def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4146 (sra GPR:$b, (i32 16))),
4147 (SMULBT GPR:$a, GPR:$b)>;
4148def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4149 (SMULBT GPR:$a, GPR:$b)>;
4150def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4151 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4152 (SMULTB GPR:$a, GPR:$b)>;
4153def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4154 (SMULTB GPR:$a, GPR:$b)>;
4155def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4156 (i32 16)),
4157 (SMULWB GPR:$a, GPR:$b)>;
4158def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4159 (SMULWB GPR:$a, GPR:$b)>;
4160
4161def : ARMV5TEPat<(add GPR:$acc,
4162 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4163 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4164 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4165def : ARMV5TEPat<(add GPR:$acc,
4166 (mul sext_16_node:$a, sext_16_node:$b)),
4167 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4168def : ARMV5TEPat<(add GPR:$acc,
4169 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4170 (sra GPR:$b, (i32 16)))),
4171 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4172def : ARMV5TEPat<(add GPR:$acc,
4173 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4174 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4175def : ARMV5TEPat<(add GPR:$acc,
4176 (mul (sra GPR:$a, (i32 16)),
4177 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4178 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4179def : ARMV5TEPat<(add GPR:$acc,
4180 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4181 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4182def : ARMV5TEPat<(add GPR:$acc,
4183 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4184 (i32 16))),
4185 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4186def : ARMV5TEPat<(add GPR:$acc,
4187 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4188 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4189
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004190
4191// Pre-v7 uses MCR for synchronization barriers.
4192def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4193 Requires<[IsARM, HasV6]>;
4194
4195
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004196//===----------------------------------------------------------------------===//
4197// Thumb Support
4198//
4199
4200include "ARMInstrThumb.td"
4201
4202//===----------------------------------------------------------------------===//
4203// Thumb2 Support
4204//
4205
4206include "ARMInstrThumb2.td"
4207
4208//===----------------------------------------------------------------------===//
4209// Floating Point Support
4210//
4211
4212include "ARMInstrVFP.td"
4213
4214//===----------------------------------------------------------------------===//
4215// Advanced SIMD (NEON) Support
4216//
4217
4218include "ARMInstrNEON.td"
4219
Jim Grosbachc83d5042011-07-14 19:47:47 +00004220//===----------------------------------------------------------------------===//
4221// Assembler aliases
4222//
4223
4224// Memory barriers
4225def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4226def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4227def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4228
4229// System instructions
4230def : MnemonicAlias<"swi", "svc">;
4231
4232// Load / Store Multiple
4233def : MnemonicAlias<"ldmfd", "ldm">;
4234def : MnemonicAlias<"ldmia", "ldm">;
4235def : MnemonicAlias<"stmfd", "stmdb">;
4236def : MnemonicAlias<"stmia", "stm">;
4237def : MnemonicAlias<"stmea", "stm">;
4238
Jim Grosbachf6c05252011-07-21 17:23:04 +00004239// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4240// shift amount is zero (i.e., unspecified).
4241def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4242 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4243def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4244 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004245
4246// PUSH/POP aliases for STM/LDM
4247def : InstAlias<"push${p} $regs",
4248 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4249def : InstAlias<"pop${p} $regs",
4250 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004251
4252// RSB two-operand forms (optional explicit destination operand)
4253def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4254 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4255 Requires<[IsARM]>;
4256def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4257 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4258 Requires<[IsARM]>;
4259def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4260 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4261 cc_out:$s)>, Requires<[IsARM]>;
4262def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4263 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4264 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004265// RSC two-operand forms (optional explicit destination operand)
4266def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4267 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4268 Requires<[IsARM]>;
4269def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4270 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4271 Requires<[IsARM]>;
4272def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4273 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4274 cc_out:$s)>, Requires<[IsARM]>;
4275def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4276 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4277 cc_out:$s)>, Requires<[IsARM]>;