blob: c3b11442d30d425b87de1ad57f82c7d216519a33 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000391def rot_imm : Operand<i32>, ImmLeaf<i32, [{
392 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000393 return v == 8 || v == 16 || v == 24; }]> {
394 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395}
396
Bob Wilson22f5dc72010-08-16 18:27:34 +0000397// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000398// (asr or lsl). The 6-bit immediate encodes as:
399// {5} 0 ==> lsl
400// 1 asr
401// {4-0} imm5 shift amount.
402// asr #32 encoded as imm5 == 0.
403def ShifterImmAsmOperand : AsmOperandClass {
404 let Name = "ShifterImm";
405 let ParserMethod = "parseShifterImm";
406}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407def shift_imm : Operand<i32> {
408 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000409 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000410}
411
Owen Anderson92a20222011-07-21 18:54:16 +0000412// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000413def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000414def so_reg_reg : Operand<i32>, // reg reg imm
415 ComplexPattern<i32, 3, "SelectRegShifterOperand",
416 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000417 let EncoderMethod = "getSORegRegOpValue";
418 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000419 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000420 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
Owen Anderson92a20222011-07-21 18:54:16 +0000422
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000423def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000424def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000425 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000426 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000427 let EncoderMethod = "getSORegImmOpValue";
428 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000429 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000430 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000431}
432
433// FIXME: Does this need to be distinct from so_reg?
434def shift_so_reg_reg : Operand<i32>, // reg reg imm
435 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
436 [shl,srl,sra,rotr]> {
437 let EncoderMethod = "getSORegRegOpValue";
438 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000439 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000440}
441
Jim Grosbache8606dc2011-07-13 17:50:29 +0000442// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000443def shift_so_reg_imm : Operand<i32>, // reg reg imm
444 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000445 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000446 let EncoderMethod = "getSORegImmOpValue";
447 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000448 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000449}
Evan Chenga8e29892007-01-19 07:51:42 +0000450
Owen Anderson152d4a42011-07-21 23:38:37 +0000451
Evan Chenga8e29892007-01-19 07:51:42 +0000452// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000453// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000454def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000455def so_imm : Operand<i32>, ImmLeaf<i32, [{
456 return ARM_AM::getSOImmVal(Imm) != -1;
457 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000458 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000459 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Evan Chengc70d1842007-03-20 08:11:30 +0000462// Break so_imm's up into two pieces. This handles immediates with up to 16
463// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
464// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000465def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000466 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000467}]>;
468
469/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
470///
471def arm_i32imm : PatLeaf<(imm), [{
472 if (Subtarget->hasV6T2Ops())
473 return true;
474 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
475}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000476
Jim Grosbach83ab0702011-07-13 22:01:08 +0000477/// imm0_7 predicate - Immediate in the range [0,31].
478def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
479def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 8;
481}]> {
482 let ParserMatchClass = Imm0_7AsmOperand;
483}
484
485/// imm0_15 predicate - Immediate in the range [0,31].
486def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
487def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
488 return Imm >= 0 && Imm < 16;
489}]> {
490 let ParserMatchClass = Imm0_15AsmOperand;
491}
492
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000493/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000494def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000495def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
496 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000497}]> {
498 let ParserMatchClass = Imm0_31AsmOperand;
499}
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000501/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000502def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000504}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000505 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000506}
507
Jim Grosbachffa32252011-07-19 19:13:28 +0000508// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
509// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000510//
Jim Grosbachffa32252011-07-19 19:13:28 +0000511// FIXME: This really needs a Thumb version separate from the ARM version.
512// While the range is the same, and can thus use the same match class,
513// the encoding is different so it should have a different encoder method.
514def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
515def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000516 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000517 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000518}
519
Jim Grosbached838482011-07-26 16:24:27 +0000520/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
521def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
522def imm24b : Operand<i32>, ImmLeaf<i32, [{
523 return Imm >= 0 && Imm <= 0xffffff;
524}]> {
525 let ParserMatchClass = Imm24bitAsmOperand;
526}
527
528
Evan Chenga9688c42010-12-11 04:11:38 +0000529/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
530/// e.g., 0xf000ffff
531def bf_inv_mask_imm : Operand<i32>,
532 PatLeaf<(imm), [{
533 return ARM::isBitFieldInvertedMask(N->getZExtValue());
534}] > {
535 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
536 let PrintMethod = "printBitfieldInvMaskImmOperand";
537}
538
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000539/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000540def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
541 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000542}]>;
543
544/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000545def width_imm : Operand<i32>, ImmLeaf<i32, [{
546 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000547}] > {
548 let EncoderMethod = "getMsbOpValue";
549}
550
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000551def imm1_32_XFORM: SDNodeXForm<imm, [{
552 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
553}]>;
554def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
555def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
556 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000557 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000558 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000559}
560
Jim Grosbachf4943352011-07-25 23:09:14 +0000561def imm1_16_XFORM: SDNodeXForm<imm, [{
562 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
563}]>;
564def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
565def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
566 imm1_16_XFORM> {
567 let PrintMethod = "printImmPlusOneOperand";
568 let ParserMatchClass = Imm1_16AsmOperand;
569}
570
Evan Chenga8e29892007-01-19 07:51:42 +0000571// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000572// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000573//
Jim Grosbach3e556122010-10-26 22:37:02 +0000574def addrmode_imm12 : Operand<i32>,
575 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000576 // 12-bit immediate operand. Note that instructions using this encode
577 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
578 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000579
Chris Lattner2ac19022010-11-15 05:19:05 +0000580 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000581 let PrintMethod = "printAddrModeImm12Operand";
582 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000583}
Jim Grosbach3e556122010-10-26 22:37:02 +0000584// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000585//
Jim Grosbach3e556122010-10-26 22:37:02 +0000586def ldst_so_reg : Operand<i32>,
587 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000588 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000589 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000590 let PrintMethod = "printAddrMode2Operand";
591 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
592}
593
Jim Grosbach3e556122010-10-26 22:37:02 +0000594// addrmode2 := reg +/- imm12
595// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000596//
Jim Grosbach1610a702011-07-25 20:06:30 +0000597def MemMode2AsmOperand : AsmOperandClass {
598 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000599 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000600}
Evan Chenga8e29892007-01-19 07:51:42 +0000601def addrmode2 : Operand<i32>,
602 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000603 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000604 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000605 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000606 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
607}
608
609def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000610 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
611 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000612 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000613 let PrintMethod = "printAddrMode2OffsetOperand";
614 let MIOperandInfo = (ops GPR, i32imm);
615}
616
617// addrmode3 := reg +/- reg
618// addrmode3 := reg +/- imm8
619//
Jim Grosbach1610a702011-07-25 20:06:30 +0000620def MemMode3AsmOperand : AsmOperandClass {
621 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000622 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000623}
Evan Chenga8e29892007-01-19 07:51:42 +0000624def addrmode3 : Operand<i32>,
625 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000626 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000627 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000628 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000629 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
630}
631
632def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000633 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
634 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000635 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000636 let PrintMethod = "printAddrMode3OffsetOperand";
637 let MIOperandInfo = (ops GPR, i32imm);
638}
639
Jim Grosbache6913602010-11-03 01:01:43 +0000640// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000641//
Jim Grosbache6913602010-11-03 01:01:43 +0000642def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000643 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000644 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000645}
646
647// addrmode5 := reg +/- imm8*4
648//
Jim Grosbach1610a702011-07-25 20:06:30 +0000649def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000650def addrmode5 : Operand<i32>,
651 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
652 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000653 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000654 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000655 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000656}
657
Bob Wilsond3a07652011-02-07 17:43:09 +0000658// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000659//
660def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000661 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000662 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000663 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000664 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000665}
666
Bob Wilsonda525062011-02-25 06:42:42 +0000667def am6offset : Operand<i32>,
668 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
669 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000670 let PrintMethod = "printAddrMode6OffsetOperand";
671 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000672 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000673}
674
Mon P Wang183c6272011-05-09 17:47:27 +0000675// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
676// (single element from one lane) for size 32.
677def addrmode6oneL32 : Operand<i32>,
678 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
679 let PrintMethod = "printAddrMode6Operand";
680 let MIOperandInfo = (ops GPR:$addr, i32imm);
681 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
682}
683
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000684// Special version of addrmode6 to handle alignment encoding for VLD-dup
685// instructions, specifically VLD4-dup.
686def addrmode6dup : Operand<i32>,
687 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
688 let PrintMethod = "printAddrMode6Operand";
689 let MIOperandInfo = (ops GPR:$addr, i32imm);
690 let EncoderMethod = "getAddrMode6DupAddressOpValue";
691}
692
Evan Chenga8e29892007-01-19 07:51:42 +0000693// addrmodepc := pc + reg
694//
695def addrmodepc : Operand<i32>,
696 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
697 let PrintMethod = "printAddrModePCOperand";
698 let MIOperandInfo = (ops GPR, i32imm);
699}
700
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000701// addrmode7 := reg
702// Used by load/store exclusive instructions. Useful to enable right assembly
703// parsing and printing. Not used for any codegen matching.
704//
Jim Grosbach1610a702011-07-25 20:06:30 +0000705def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000706def addrmode7 : Operand<i32> {
707 let PrintMethod = "printAddrMode7Operand";
708 let MIOperandInfo = (ops GPR);
709 let ParserMatchClass = MemMode7AsmOperand;
710}
711
Bob Wilson4f38b382009-08-21 21:58:55 +0000712def nohash_imm : Operand<i32> {
713 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000714}
715
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000716def CoprocNumAsmOperand : AsmOperandClass {
717 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000718 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000719}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000720def p_imm : Operand<i32> {
721 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000722 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000723}
724
Jim Grosbach1610a702011-07-25 20:06:30 +0000725def CoprocRegAsmOperand : AsmOperandClass {
726 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000727 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000728}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000729def c_imm : Operand<i32> {
730 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000731 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000732}
733
Evan Chenga8e29892007-01-19 07:51:42 +0000734//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000735
Evan Cheng37f25d92008-08-28 23:39:26 +0000736include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000737
738//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000739// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000740//
741
Evan Cheng3924f782008-08-29 07:36:24 +0000742/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000743/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000744multiclass AsI1_bin_irs<bits<4> opcod, string opc,
745 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000746 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000747 // The register-immediate version is re-materializable. This is useful
748 // in particular for taking the address of a local.
749 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000750 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
751 iii, opc, "\t$Rd, $Rn, $imm",
752 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
753 bits<4> Rd;
754 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000755 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000756 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000757 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000758 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000759 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000760 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000761 }
Jim Grosbach62547262010-10-11 18:51:51 +0000762 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
763 iir, opc, "\t$Rd, $Rn, $Rm",
764 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000765 bits<4> Rd;
766 bits<4> Rn;
767 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000768 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000769 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000770 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000771 let Inst{15-12} = Rd;
772 let Inst{11-4} = 0b00000000;
773 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000774 }
Owen Anderson92a20222011-07-21 18:54:16 +0000775
776 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000777 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000778 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000779 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000780 bits<4> Rd;
781 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000782 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000783 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000784 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000785 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000786 let Inst{11-5} = shift{11-5};
787 let Inst{4} = 0;
788 let Inst{3-0} = shift{3-0};
789 }
790
791 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000792 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000793 iis, opc, "\t$Rd, $Rn, $shift",
794 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
795 bits<4> Rd;
796 bits<4> Rn;
797 bits<12> shift;
798 let Inst{25} = 0;
799 let Inst{19-16} = Rn;
800 let Inst{15-12} = Rd;
801 let Inst{11-8} = shift{11-8};
802 let Inst{7} = 0;
803 let Inst{6-5} = shift{6-5};
804 let Inst{4} = 1;
805 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000806 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000807
808 // Assembly aliases for optional destination operand when it's the same
809 // as the source operand.
810 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
811 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
812 so_imm:$imm, pred:$p,
813 cc_out:$s)>,
814 Requires<[IsARM]>;
815 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
816 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
817 GPR:$Rm, pred:$p,
818 cc_out:$s)>,
819 Requires<[IsARM]>;
820 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000821 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
822 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000823 cc_out:$s)>,
824 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000825 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
826 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
827 so_reg_reg:$shift, pred:$p,
828 cc_out:$s)>,
829 Requires<[IsARM]>;
830
Evan Chenga8e29892007-01-19 07:51:42 +0000831}
832
Evan Cheng1e249e32009-06-25 20:59:23 +0000833/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000834/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000835let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000836multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
837 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
838 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000839 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
840 iii, opc, "\t$Rd, $Rn, $imm",
841 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
842 bits<4> Rd;
843 bits<4> Rn;
844 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000845 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000846 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000847 let Inst{19-16} = Rn;
848 let Inst{15-12} = Rd;
849 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000851 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
852 iir, opc, "\t$Rd, $Rn, $Rm",
853 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
854 bits<4> Rd;
855 bits<4> Rn;
856 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000857 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000858 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000859 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000860 let Inst{19-16} = Rn;
861 let Inst{15-12} = Rd;
862 let Inst{11-4} = 0b00000000;
863 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000864 }
Owen Anderson92a20222011-07-21 18:54:16 +0000865 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000866 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000867 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000868 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000869 bits<4> Rd;
870 bits<4> Rn;
871 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000873 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000874 let Inst{19-16} = Rn;
875 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000876 let Inst{11-5} = shift{11-5};
877 let Inst{4} = 0;
878 let Inst{3-0} = shift{3-0};
879 }
880
881 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000882 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000883 iis, opc, "\t$Rd, $Rn, $shift",
884 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
885 bits<4> Rd;
886 bits<4> Rn;
887 bits<12> shift;
888 let Inst{25} = 0;
889 let Inst{20} = 1;
890 let Inst{19-16} = Rn;
891 let Inst{15-12} = Rd;
892 let Inst{11-8} = shift{11-8};
893 let Inst{7} = 0;
894 let Inst{6-5} = shift{6-5};
895 let Inst{4} = 1;
896 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 }
Evan Cheng071a2792007-09-11 19:55:27 +0000898}
Evan Chengc85e8322007-07-05 07:13:32 +0000899}
900
901/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000902/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000903/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000904let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000905multiclass AI1_cmp_irs<bits<4> opcod, string opc,
906 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
907 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000908 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
909 opc, "\t$Rn, $imm",
910 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000911 bits<4> Rn;
912 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000913 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000914 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000915 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000916 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000917 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000918 }
919 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
920 opc, "\t$Rn, $Rm",
921 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000922 bits<4> Rn;
923 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000924 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000925 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000926 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000927 let Inst{19-16} = Rn;
928 let Inst{15-12} = 0b0000;
929 let Inst{11-4} = 0b00000000;
930 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000931 }
Owen Anderson92a20222011-07-21 18:54:16 +0000932 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000933 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000934 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000935 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000936 bits<4> Rn;
937 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000938 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000940 let Inst{19-16} = Rn;
941 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000942 let Inst{11-5} = shift{11-5};
943 let Inst{4} = 0;
944 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000945 }
Owen Anderson92a20222011-07-21 18:54:16 +0000946 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000947 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000948 opc, "\t$Rn, $shift",
949 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
950 bits<4> Rn;
951 bits<12> shift;
952 let Inst{25} = 0;
953 let Inst{20} = 1;
954 let Inst{19-16} = Rn;
955 let Inst{15-12} = 0b0000;
956 let Inst{11-8} = shift{11-8};
957 let Inst{7} = 0;
958 let Inst{6-5} = shift{6-5};
959 let Inst{4} = 1;
960 let Inst{3-0} = shift{3-0};
961 }
962
Evan Cheng071a2792007-09-11 19:55:27 +0000963}
Evan Chenga8e29892007-01-19 07:51:42 +0000964}
965
Evan Cheng576a3962010-09-25 00:49:35 +0000966/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000967/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000968/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000969multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000970 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
971 IIC_iEXTr, opc, "\t$Rd, $Rm",
972 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000973 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000974 bits<4> Rd;
975 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000976 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000977 let Inst{15-12} = Rd;
978 let Inst{11-10} = 0b00;
979 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000980 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000981 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
982 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
983 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000984 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000985 bits<4> Rd;
986 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000987 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000988 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000989 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000990 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000991 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000992 }
Evan Chenga8e29892007-01-19 07:51:42 +0000993}
994
Evan Cheng576a3962010-09-25 00:49:35 +0000995multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000996 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
997 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000998 [/* For disassembly only; pattern left blank */]>,
999 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00001000 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001001 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001002 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001003 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1004 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001005 [/* For disassembly only; pattern left blank */]>,
1006 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001007 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001008 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001009 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001010 }
1011}
1012
Evan Cheng576a3962010-09-25 00:49:35 +00001013/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001014/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001015multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001016 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1017 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1018 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001019 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001020 bits<4> Rd;
1021 bits<4> Rm;
1022 bits<4> Rn;
1023 let Inst{19-16} = Rn;
1024 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001025 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001026 let Inst{9-4} = 0b000111;
1027 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001028 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001029 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1030 rot_imm:$rot),
1031 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1032 [(set GPR:$Rd, (opnode GPR:$Rn,
1033 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1034 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001035 bits<4> Rd;
1036 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001037 bits<4> Rn;
1038 bits<2> rot;
1039 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001040 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001041 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001042 let Inst{9-4} = 0b000111;
1043 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001044 }
Evan Chenga8e29892007-01-19 07:51:42 +00001045}
1046
Johnny Chen2ec5e492010-02-22 21:50:40 +00001047// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001048multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001049 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1050 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001051 [/* For disassembly only; pattern left blank */]>,
1052 Requires<[IsARM, HasV6]> {
1053 let Inst{11-10} = 0b00;
1054 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001055 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1056 rot_imm:$rot),
1057 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001058 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001059 Requires<[IsARM, HasV6]> {
1060 bits<4> Rn;
1061 bits<2> rot;
1062 let Inst{19-16} = Rn;
1063 let Inst{11-10} = rot;
1064 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001065}
1066
Evan Cheng62674222009-06-25 23:34:10 +00001067/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001068multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001069 string baseOpc, bit Commutable = 0> {
1070 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001071 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1072 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1073 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001074 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001075 bits<4> Rd;
1076 bits<4> Rn;
1077 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001078 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001079 let Inst{15-12} = Rd;
1080 let Inst{19-16} = Rn;
1081 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001082 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001083 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1084 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1085 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001086 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001087 bits<4> Rd;
1088 bits<4> Rn;
1089 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001090 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001091 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001092 let isCommutable = Commutable;
1093 let Inst{3-0} = Rm;
1094 let Inst{15-12} = Rd;
1095 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001096 }
Owen Anderson92a20222011-07-21 18:54:16 +00001097 def rsi : AsI1<opcod, (outs GPR:$Rd),
1098 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001099 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001100 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001101 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001102 bits<4> Rd;
1103 bits<4> Rn;
1104 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001105 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001106 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001107 let Inst{15-12} = Rd;
1108 let Inst{11-5} = shift{11-5};
1109 let Inst{4} = 0;
1110 let Inst{3-0} = shift{3-0};
1111 }
1112 def rsr : AsI1<opcod, (outs GPR:$Rd),
1113 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001114 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001115 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1116 Requires<[IsARM]> {
1117 bits<4> Rd;
1118 bits<4> Rn;
1119 bits<12> shift;
1120 let Inst{25} = 0;
1121 let Inst{19-16} = Rn;
1122 let Inst{15-12} = Rd;
1123 let Inst{11-8} = shift{11-8};
1124 let Inst{7} = 0;
1125 let Inst{6-5} = shift{6-5};
1126 let Inst{4} = 1;
1127 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001128 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001129 }
1130 // Assembly aliases for optional destination operand when it's the same
1131 // as the source operand.
1132 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1133 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1134 so_imm:$imm, pred:$p,
1135 cc_out:$s)>,
1136 Requires<[IsARM]>;
1137 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1138 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1139 GPR:$Rm, pred:$p,
1140 cc_out:$s)>,
1141 Requires<[IsARM]>;
1142 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001143 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1144 so_reg_imm:$shift, pred:$p,
1145 cc_out:$s)>,
1146 Requires<[IsARM]>;
1147 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1148 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1149 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001150 cc_out:$s)>,
1151 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001152}
1153
Jim Grosbache5165492009-11-09 00:11:35 +00001154// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001155// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1156let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001157multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001158 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001159 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001160 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001161 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001162 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001163 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1164 let isCommutable = Commutable;
1165 }
Owen Anderson92a20222011-07-21 18:54:16 +00001166 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001167 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001168 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1169 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1170 4, IIC_iALUsr,
1171 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001172}
Evan Chengc85e8322007-07-05 07:13:32 +00001173}
1174
Jim Grosbach3e556122010-10-26 22:37:02 +00001175let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001176multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001177 InstrItinClass iir, PatFrag opnode> {
1178 // Note: We use the complex addrmode_imm12 rather than just an input
1179 // GPR and a constrained immediate so that we can use this to match
1180 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001181 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001182 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1183 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001184 bits<4> Rt;
1185 bits<17> addr;
1186 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1187 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001188 let Inst{15-12} = Rt;
1189 let Inst{11-0} = addr{11-0}; // imm12
1190 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001191 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001192 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1193 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001194 bits<4> Rt;
1195 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001196 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001197 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1198 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001199 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001200 let Inst{11-0} = shift{11-0};
1201 }
1202}
1203}
1204
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001205multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001206 InstrItinClass iir, PatFrag opnode> {
1207 // Note: We use the complex addrmode_imm12 rather than just an input
1208 // GPR and a constrained immediate so that we can use this to match
1209 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001210 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001211 (ins GPR:$Rt, addrmode_imm12:$addr),
1212 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1213 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1214 bits<4> Rt;
1215 bits<17> addr;
1216 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1217 let Inst{19-16} = addr{16-13}; // Rn
1218 let Inst{15-12} = Rt;
1219 let Inst{11-0} = addr{11-0}; // imm12
1220 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001221 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001222 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1223 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1224 bits<4> Rt;
1225 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001226 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001227 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1228 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001229 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001230 let Inst{11-0} = shift{11-0};
1231 }
1232}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001233//===----------------------------------------------------------------------===//
1234// Instructions
1235//===----------------------------------------------------------------------===//
1236
Evan Chenga8e29892007-01-19 07:51:42 +00001237//===----------------------------------------------------------------------===//
1238// Miscellaneous Instructions.
1239//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001240
Evan Chenga8e29892007-01-19 07:51:42 +00001241/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1242/// the function. The first operand is the ID# for this instruction, the second
1243/// is the index into the MachineConstantPool that this is, the third is the
1244/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001245let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001246def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001247PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001248 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001249
Jim Grosbach4642ad32010-02-22 23:10:38 +00001250// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1251// from removing one half of the matched pairs. That breaks PEI, which assumes
1252// these will always be in pairs, and asserts if it finds otherwise. Better way?
1253let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001254def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001255PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001256 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001257
Jim Grosbach64171712010-02-16 21:07:46 +00001258def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001259PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001260 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001261}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001262
Johnny Chenf4d81052010-02-12 22:53:19 +00001263def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001264 [/* For disassembly only; pattern left blank */]>,
1265 Requires<[IsARM, HasV6T2]> {
1266 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001267 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001268 let Inst{7-0} = 0b00000000;
1269}
1270
Johnny Chenf4d81052010-02-12 22:53:19 +00001271def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1272 [/* For disassembly only; pattern left blank */]>,
1273 Requires<[IsARM, HasV6T2]> {
1274 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001275 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001276 let Inst{7-0} = 0b00000001;
1277}
1278
1279def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1280 [/* For disassembly only; pattern left blank */]>,
1281 Requires<[IsARM, HasV6T2]> {
1282 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001283 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001284 let Inst{7-0} = 0b00000010;
1285}
1286
1287def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1288 [/* For disassembly only; pattern left blank */]>,
1289 Requires<[IsARM, HasV6T2]> {
1290 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001291 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001292 let Inst{7-0} = 0b00000011;
1293}
1294
Johnny Chen2ec5e492010-02-22 21:50:40 +00001295def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001296 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001297 bits<4> Rd;
1298 bits<4> Rn;
1299 bits<4> Rm;
1300 let Inst{3-0} = Rm;
1301 let Inst{15-12} = Rd;
1302 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001303 let Inst{27-20} = 0b01101000;
1304 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001305 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001306}
1307
Johnny Chenf4d81052010-02-12 22:53:19 +00001308def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001309 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001310 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001311 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001312 let Inst{7-0} = 0b00000100;
1313}
1314
Johnny Chenc6f7b272010-02-11 18:12:29 +00001315// The i32imm operand $val can be used by a debugger to store more information
1316// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001317def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1318 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001319 bits<16> val;
1320 let Inst{3-0} = val{3-0};
1321 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001322 let Inst{27-20} = 0b00010010;
1323 let Inst{7-4} = 0b0111;
1324}
1325
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001326// Change Processor State is a system instruction -- for disassembly and
1327// parsing only.
1328// FIXME: Since the asm parser has currently no clean way to handle optional
1329// operands, create 3 versions of the same instruction. Once there's a clean
1330// framework to represent optional operands, change this behavior.
1331class CPS<dag iops, string asm_ops>
1332 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1333 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1334 bits<2> imod;
1335 bits<3> iflags;
1336 bits<5> mode;
1337 bit M;
1338
Johnny Chenb98e1602010-02-12 18:55:33 +00001339 let Inst{31-28} = 0b1111;
1340 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001341 let Inst{19-18} = imod;
1342 let Inst{17} = M; // Enabled if mode is set;
1343 let Inst{16} = 0;
1344 let Inst{8-6} = iflags;
1345 let Inst{5} = 0;
1346 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001347}
1348
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001349let M = 1 in
1350 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1351 "$imod\t$iflags, $mode">;
1352let mode = 0, M = 0 in
1353 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1354
1355let imod = 0, iflags = 0, M = 1 in
1356 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1357
Johnny Chenb92a23f2010-02-21 04:42:01 +00001358// Preload signals the memory system of possible future data/instruction access.
1359// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001360multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001361
Evan Chengdfed19f2010-11-03 06:34:55 +00001362 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001363 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001364 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001365 bits<4> Rt;
1366 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001367 let Inst{31-26} = 0b111101;
1368 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001369 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001370 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001371 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001372 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001373 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001374 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001375 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001376 }
1377
Evan Chengdfed19f2010-11-03 06:34:55 +00001378 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001379 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001380 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001381 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001382 let Inst{31-26} = 0b111101;
1383 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001384 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001385 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001386 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001387 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001388 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001389 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001390 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001391 }
1392}
1393
Evan Cheng416941d2010-11-04 05:19:35 +00001394defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1395defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1396defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001397
Jim Grosbach53a89d62011-07-22 17:46:13 +00001398def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001399 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001400 bits<1> end;
1401 let Inst{31-10} = 0b1111000100000001000000;
1402 let Inst{9} = end;
1403 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001404}
1405
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001406def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1407 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001408 bits<4> opt;
1409 let Inst{27-4} = 0b001100100000111100001111;
1410 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001411}
1412
Johnny Chenba6e0332010-02-11 17:14:31 +00001413// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001414let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001415def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001416 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001417 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001418 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001419}
1420
Evan Cheng12c3a532008-11-06 17:48:05 +00001421// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001422let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001423def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001424 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001425 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001426
Evan Cheng325474e2008-01-07 23:56:57 +00001427let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001428def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001429 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001430 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001431
Jim Grosbach53694262010-11-18 01:15:56 +00001432def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001433 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001434 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001435
Jim Grosbach53694262010-11-18 01:15:56 +00001436def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001437 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001438 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001439
Jim Grosbach53694262010-11-18 01:15:56 +00001440def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001441 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001442 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001443
Jim Grosbach53694262010-11-18 01:15:56 +00001444def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001445 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001446 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001447}
Chris Lattner13c63102008-01-06 05:55:01 +00001448let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001449def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001450 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001451
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001452def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001454 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001455
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001456def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001458}
Evan Cheng12c3a532008-11-06 17:48:05 +00001459} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001460
Evan Chenge07715c2009-06-23 05:25:29 +00001461
1462// LEApcrel - Load a pc-relative address into a register without offending the
1463// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001464let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001465// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001466// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1467// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001468def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001469 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001470 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001471 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001472 let Inst{27-25} = 0b001;
1473 let Inst{20} = 0;
1474 let Inst{19-16} = 0b1111;
1475 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001476 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001477}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001478def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001479 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001480
1481def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1482 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001483 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001484
Evan Chenga8e29892007-01-19 07:51:42 +00001485//===----------------------------------------------------------------------===//
1486// Control Flow Instructions.
1487//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001488
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001489let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1490 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001491 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001492 "bx", "\tlr", [(ARMretflag)]>,
1493 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001494 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001495 }
1496
1497 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001498 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001499 "mov", "\tpc, lr", [(ARMretflag)]>,
1500 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001501 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001502 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001503}
Rafael Espindola27185192006-09-29 21:20:16 +00001504
Bob Wilson04ea6e52009-10-28 00:37:03 +00001505// Indirect branches
1506let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001507 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001508 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001509 [(brind GPR:$dst)]>,
1510 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001511 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001512 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001513 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001514 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001515
Jim Grosbachd447ac62011-07-13 20:21:31 +00001516 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1517 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001518 Requires<[IsARM, HasV4T]> {
1519 bits<4> dst;
1520 let Inst{27-4} = 0b000100101111111111110001;
1521 let Inst{3-0} = dst;
1522 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001523}
1524
Evan Cheng1e0eab12010-11-29 22:43:27 +00001525// All calls clobber the non-callee saved registers. SP is marked as
1526// a use to prevent stack-pointer assignments that appear immediately
1527// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001528let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001529 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001530 // FIXME: Do we really need a non-predicated version? If so, it should
1531 // at least be a pseudo instruction expanding to the predicated version
1532 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001533 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001534 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001535 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001536 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001537 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001538 Requires<[IsARM, IsNotDarwin]> {
1539 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001540 bits<24> func;
1541 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001542 }
Evan Cheng277f0742007-06-19 21:05:09 +00001543
Jason W Kim685c3502011-02-04 19:47:15 +00001544 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001545 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001546 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001547 Requires<[IsARM, IsNotDarwin]> {
1548 bits<24> func;
1549 let Inst{23-0} = func;
1550 }
Evan Cheng277f0742007-06-19 21:05:09 +00001551
Evan Chenga8e29892007-01-19 07:51:42 +00001552 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001553 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001554 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001555 [(ARMcall GPR:$func)]>,
1556 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001557 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001558 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001559 let Inst{3-0} = func;
1560 }
1561
1562 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1563 IIC_Br, "blx", "\t$func",
1564 [(ARMcall_pred GPR:$func)]>,
1565 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1566 bits<4> func;
1567 let Inst{27-4} = 0b000100101111111111110011;
1568 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001569 }
1570
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001571 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001572 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001573 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001574 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001575 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001576
1577 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001578 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001579 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001580 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001581}
1582
David Goodwin1a8f36e2009-08-12 18:31:53 +00001583let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001584 // On Darwin R9 is call-clobbered.
1585 // R7 is marked as a use to prevent frame-pointer assignments from being
1586 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001587 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001588 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001589 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001590 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001591 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1592 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001593
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001594 def BLr9_pred : ARMPseudoExpand<(outs),
1595 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001596 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001597 [(ARMcall_pred tglobaladdr:$func)],
1598 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001599 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001600
1601 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001602 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001603 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001604 [(ARMcall GPR:$func)],
1605 (BLX GPR:$func)>,
1606 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001607
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001608 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001609 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001610 [(ARMcall_pred GPR:$func)],
1611 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001612 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001613
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001614 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001615 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001616 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001617 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001618 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001619
1620 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001621 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001622 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001623 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001624}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001625
David Goodwin1a8f36e2009-08-12 18:31:53 +00001626let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001627 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1628 // a two-value operand where a dag node expects two operands. :(
1629 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1630 IIC_Br, "b", "\t$target",
1631 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1632 bits<24> target;
1633 let Inst{23-0} = target;
1634 }
1635
Evan Chengaeafca02007-05-16 07:45:54 +00001636 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001637 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001638 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001639 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1640 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001641 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001642 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001643 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001644
Jim Grosbach2dc77682010-11-29 18:37:44 +00001645 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1646 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001647 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001648 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001649 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001650 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1651 // into i12 and rs suffixed versions.
1652 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001653 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001654 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001655 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001656 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001657 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001658 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001659 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001660 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001661 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001662 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001663 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001664
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001665}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001666
Johnny Chen8901e6f2011-03-31 17:53:50 +00001667// BLX (immediate) -- for disassembly only
1668def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1669 "blx\t$target", [/* pattern left blank */]>,
1670 Requires<[IsARM, HasV5T]> {
1671 let Inst{31-25} = 0b1111101;
1672 bits<25> target;
1673 let Inst{23-0} = target{24-1};
1674 let Inst{24} = target{0};
1675}
1676
Jim Grosbach898e7e22011-07-13 20:25:01 +00001677// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001678def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001679 [/* pattern left blank */]> {
1680 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001681 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001682 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001683 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001684 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001685}
1686
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001687// Tail calls.
1688
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001689let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1690 // Darwin versions.
1691 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1692 Uses = [SP] in {
1693 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1694 IIC_Br, []>, Requires<[IsDarwin]>;
1695
1696 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1697 IIC_Br, []>, Requires<[IsDarwin]>;
1698
Jim Grosbach245f5e82011-07-08 18:50:22 +00001699 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001700 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001701 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1702 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001703
Jim Grosbach245f5e82011-07-08 18:50:22 +00001704 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001705 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001706 (BX GPR:$dst)>,
1707 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001708
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001709 }
1710
1711 // Non-Darwin versions (the difference is R9).
1712 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1713 Uses = [SP] in {
1714 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1715 IIC_Br, []>, Requires<[IsNotDarwin]>;
1716
1717 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1718 IIC_Br, []>, Requires<[IsNotDarwin]>;
1719
Jim Grosbach245f5e82011-07-08 18:50:22 +00001720 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001722 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1723 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001724
Jim Grosbach245f5e82011-07-08 18:50:22 +00001725 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001726 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001727 (BX GPR:$dst)>,
1728 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001729 }
1730}
1731
1732
1733
1734
1735
Johnny Chen0296f3e2010-02-16 21:59:54 +00001736// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001737def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1738 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001739 bits<4> opt;
1740 let Inst{23-4} = 0b01100000000000000111;
1741 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001742}
1743
Jim Grosbached838482011-07-26 16:24:27 +00001744// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001745let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001746def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001747 bits<24> svc;
1748 let Inst{23-0} = svc;
1749}
Johnny Chen85d5a892010-02-10 18:02:25 +00001750}
1751
Johnny Chenfb566792010-02-17 21:39:10 +00001752// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001753let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001754def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1755 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001756 [/* For disassembly only; pattern left blank */]> {
1757 let Inst{31-28} = 0b1111;
1758 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001759 let Inst{19-8} = 0xd05;
1760 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001761}
1762
Jim Grosbache6913602010-11-03 01:01:43 +00001763def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1764 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001765 [/* For disassembly only; pattern left blank */]> {
1766 let Inst{31-28} = 0b1111;
1767 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001768 let Inst{19-8} = 0xd05;
1769 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001770}
1771
Johnny Chenfb566792010-02-17 21:39:10 +00001772// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001773def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1774 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001775 [/* For disassembly only; pattern left blank */]> {
1776 let Inst{31-28} = 0b1111;
1777 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001778 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001779}
1780
Jim Grosbache6913602010-11-03 01:01:43 +00001781def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1782 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001783 [/* For disassembly only; pattern left blank */]> {
1784 let Inst{31-28} = 0b1111;
1785 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001786 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001787}
Chris Lattner39ee0362010-10-31 19:10:56 +00001788} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001789
Evan Chenga8e29892007-01-19 07:51:42 +00001790//===----------------------------------------------------------------------===//
1791// Load / store Instructions.
1792//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001793
Evan Chenga8e29892007-01-19 07:51:42 +00001794// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001795
1796
Evan Cheng7e2fe912010-10-28 06:47:08 +00001797defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001798 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001799defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001800 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001801defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001802 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001803defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001804 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001805
Evan Chengfa775d02007-03-19 07:20:03 +00001806// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001807let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1808 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001809def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001810 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1811 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001812 bits<4> Rt;
1813 bits<17> addr;
1814 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1815 let Inst{19-16} = 0b1111;
1816 let Inst{15-12} = Rt;
1817 let Inst{11-0} = addr{11-0}; // imm12
1818}
Evan Chengfa775d02007-03-19 07:20:03 +00001819
Evan Chenga8e29892007-01-19 07:51:42 +00001820// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001821def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001822 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1823 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001824
Evan Chenga8e29892007-01-19 07:51:42 +00001825// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001826def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001827 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1828 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001829
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001830def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001831 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1832 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001833
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001834let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001835// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001836def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1837 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001838 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001839 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001840}
Rafael Espindolac391d162006-10-23 20:34:27 +00001841
Evan Chenga8e29892007-01-19 07:51:42 +00001842// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001843multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001844 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1845 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001846 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1847 // {17-14} Rn
1848 // {13} 1 == Rm, 0 == imm12
1849 // {12} isAdd
1850 // {11-0} imm12/Rm
1851 bits<18> addr;
1852 let Inst{25} = addr{13};
1853 let Inst{23} = addr{12};
1854 let Inst{19-16} = addr{17-14};
1855 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001856 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001857 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001858 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001859 (ins GPR:$Rn, am2offset:$offset),
1860 IndexModePost, LdFrm, itin,
1861 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001862 // {13} 1 == Rm, 0 == imm12
1863 // {12} isAdd
1864 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001865 bits<14> offset;
1866 bits<4> Rn;
1867 let Inst{25} = offset{13};
1868 let Inst{23} = offset{12};
1869 let Inst{19-16} = Rn;
1870 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001871 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001872}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001873
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001874let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001875defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1876defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001877}
Rafael Espindola450856d2006-12-12 00:37:38 +00001878
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001879multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1880 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1881 (ins addrmode3:$addr), IndexModePre,
1882 LdMiscFrm, itin,
1883 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1884 bits<14> addr;
1885 let Inst{23} = addr{8}; // U bit
1886 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1887 let Inst{19-16} = addr{12-9}; // Rn
1888 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1889 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1890 }
1891 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1892 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1893 LdMiscFrm, itin,
1894 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001895 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001896 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001897 let Inst{23} = offset{8}; // U bit
1898 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001899 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001900 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1901 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001902 }
1903}
Rafael Espindola4e307642006-09-08 16:59:47 +00001904
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001905let mayLoad = 1, neverHasSideEffects = 1 in {
1906defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1907defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1908defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001909let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001910def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1911 (ins addrmode3:$addr), IndexModePre,
1912 LdMiscFrm, IIC_iLoad_d_ru,
1913 "ldrd", "\t$Rt, $Rt2, $addr!",
1914 "$addr.base = $Rn_wb", []> {
1915 bits<14> addr;
1916 let Inst{23} = addr{8}; // U bit
1917 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1918 let Inst{19-16} = addr{12-9}; // Rn
1919 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1920 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1921}
1922def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1923 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1924 LdMiscFrm, IIC_iLoad_d_ru,
1925 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1926 "$Rn = $Rn_wb", []> {
1927 bits<10> offset;
1928 bits<4> Rn;
1929 let Inst{23} = offset{8}; // U bit
1930 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1931 let Inst{19-16} = Rn;
1932 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1933 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1934}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001935} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001936} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001937
Johnny Chenadb561d2010-02-18 03:27:42 +00001938// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001939let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001940def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1941 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1942 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1943 // {17-14} Rn
1944 // {13} 1 == Rm, 0 == imm12
1945 // {12} isAdd
1946 // {11-0} imm12/Rm
1947 bits<18> addr;
1948 let Inst{25} = addr{13};
1949 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001950 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001951 let Inst{19-16} = addr{17-14};
1952 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001953 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001954}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001955def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1956 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1957 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1958 // {17-14} Rn
1959 // {13} 1 == Rm, 0 == imm12
1960 // {12} isAdd
1961 // {11-0} imm12/Rm
1962 bits<18> addr;
1963 let Inst{25} = addr{13};
1964 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001965 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001966 let Inst{19-16} = addr{17-14};
1967 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001968 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001969}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001970def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1971 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1972 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001973 let Inst{21} = 1; // overwrite
1974}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001975def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1976 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1977 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001978 let Inst{21} = 1; // overwrite
1979}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001980def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1981 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1982 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001983 let Inst{21} = 1; // overwrite
1984}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001985}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001986
Evan Chenga8e29892007-01-19 07:51:42 +00001987// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001988
1989// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001990def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001991 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1992 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001993
Evan Chenga8e29892007-01-19 07:51:42 +00001994// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001995let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1996def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001997 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001998 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001999
2000// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00002001def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002002 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002003 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002004 "str", "\t$Rt, [$Rn, $offset]!",
2005 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002006 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002007 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002008
Jim Grosbach953557f42010-11-19 21:35:06 +00002009def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00002010 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002011 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002012 "str", "\t$Rt, [$Rn], $offset",
2013 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002014 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00002015 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002016
Jim Grosbacha1b41752010-11-19 22:06:57 +00002017def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
2018 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2019 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002020 "strb", "\t$Rt, [$Rn, $offset]!",
2021 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002022 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2023 GPR:$Rn, am2offset:$offset))]>;
2024def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
2025 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
2026 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002027 "strb", "\t$Rt, [$Rn], $offset",
2028 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002029 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2030 GPR:$Rn, am2offset:$offset))]>;
2031
Jim Grosbach2dc77682010-11-29 18:37:44 +00002032def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2033 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2034 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002035 "strh", "\t$Rt, [$Rn, $offset]!",
2036 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002037 [(set GPR:$Rn_wb,
2038 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002039
Jim Grosbach2dc77682010-11-29 18:37:44 +00002040def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2041 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2042 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002043 "strh", "\t$Rt, [$Rn], $offset",
2044 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002045 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2046 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002047
Johnny Chen39a4bb32010-02-18 22:31:18 +00002048// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002049let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002050def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2051 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002052 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002053 "strd", "\t$src1, $src2, [$base, $offset]!",
2054 "$base = $base_wb", []>;
2055
2056// For disassembly only
2057def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2058 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002059 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002060 "strd", "\t$src1, $src2, [$base], $offset",
2061 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002062} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002063
Johnny Chenad4df4c2010-03-01 19:22:00 +00002064// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002065
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002066def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2067 IndexModePost, StFrm, IIC_iStore_ru,
2068 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002069 [/* For disassembly only; pattern left blank */]> {
2070 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002071 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002072}
2073
2074def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2075 IndexModePost, StFrm, IIC_iStore_bh_ru,
2076 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2077 [/* For disassembly only; pattern left blank */]> {
2078 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002079 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002080}
2081
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002082def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002083 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002084 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002085 [/* For disassembly only; pattern left blank */]> {
2086 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002087 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002088}
2089
Evan Chenga8e29892007-01-19 07:51:42 +00002090//===----------------------------------------------------------------------===//
2091// Load / store multiple Instructions.
2092//
2093
Bill Wendling6c470b82010-11-13 09:09:38 +00002094multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2095 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002096 // IA is the default, so no need for an explicit suffix on the
2097 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002098 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002099 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2100 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002101 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002102 let Inst{24-23} = 0b01; // Increment After
2103 let Inst{21} = 0; // No writeback
2104 let Inst{20} = L_bit;
2105 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002106 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002107 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2108 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002109 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002110 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002111 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002112 let Inst{20} = L_bit;
2113 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002114 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002115 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2116 IndexModeNone, f, itin,
2117 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2118 let Inst{24-23} = 0b00; // Decrement After
2119 let Inst{21} = 0; // No writeback
2120 let Inst{20} = L_bit;
2121 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002122 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002123 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2124 IndexModeUpd, f, itin_upd,
2125 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2126 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002127 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002128 let Inst{20} = L_bit;
2129 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002130 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002131 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2132 IndexModeNone, f, itin,
2133 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2134 let Inst{24-23} = 0b10; // Decrement Before
2135 let Inst{21} = 0; // No writeback
2136 let Inst{20} = L_bit;
2137 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002138 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002139 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2140 IndexModeUpd, f, itin_upd,
2141 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2142 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002143 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002144 let Inst{20} = L_bit;
2145 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002146 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002147 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2148 IndexModeNone, f, itin,
2149 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2150 let Inst{24-23} = 0b11; // Increment Before
2151 let Inst{21} = 0; // No writeback
2152 let Inst{20} = L_bit;
2153 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002154 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002155 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2156 IndexModeUpd, f, itin_upd,
2157 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2158 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002159 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002160 let Inst{20} = L_bit;
2161 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002162}
Bill Wendling6c470b82010-11-13 09:09:38 +00002163
Bill Wendlingc93989a2010-11-13 11:20:05 +00002164let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002165
2166let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2167defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2168
2169let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2170defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2171
2172} // neverHasSideEffects
2173
Bill Wendling73fe34a2010-11-16 01:16:36 +00002174// FIXME: remove when we have a way to marking a MI with these properties.
2175// FIXME: Should pc be an implicit operand like PICADD, etc?
2176let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2177 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002178def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2179 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002180 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002181 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002182 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002183
Evan Chenga8e29892007-01-19 07:51:42 +00002184//===----------------------------------------------------------------------===//
2185// Move Instructions.
2186//
2187
Evan Chengcd799b92009-06-12 20:46:18 +00002188let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002189def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2190 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2191 bits<4> Rd;
2192 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002193
Johnny Chen103bf952011-04-01 23:30:25 +00002194 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002195 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002196 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002197 let Inst{3-0} = Rm;
2198 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002199}
2200
Dale Johannesen38d5f042010-06-15 22:24:08 +00002201// A version for the smaller set of tail call registers.
2202let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002203def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002204 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2205 bits<4> Rd;
2206 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002207
Dale Johannesen38d5f042010-06-15 22:24:08 +00002208 let Inst{11-4} = 0b00000000;
2209 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002210 let Inst{3-0} = Rm;
2211 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002212}
2213
Owen Anderson152d4a42011-07-21 23:38:37 +00002214def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2215 DPSoRegRegFrm, IIC_iMOVsr,
2216 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002217 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002218 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002219 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002220 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002221 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002222 let Inst{11-8} = src{11-8};
2223 let Inst{7} = 0;
2224 let Inst{6-5} = src{6-5};
2225 let Inst{4} = 1;
2226 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002227 let Inst{25} = 0;
2228}
Evan Chenga2515702007-03-19 07:09:02 +00002229
Owen Anderson152d4a42011-07-21 23:38:37 +00002230def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2231 DPSoRegImmFrm, IIC_iMOVsr,
2232 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2233 UnaryDP {
2234 bits<4> Rd;
2235 bits<12> src;
2236 let Inst{15-12} = Rd;
2237 let Inst{19-16} = 0b0000;
2238 let Inst{11-5} = src{11-5};
2239 let Inst{4} = 0;
2240 let Inst{3-0} = src{3-0};
2241 let Inst{25} = 0;
2242}
2243
2244
2245
Evan Chengc4af4632010-11-17 20:13:28 +00002246let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002247def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2248 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002249 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002250 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002251 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002252 let Inst{15-12} = Rd;
2253 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002254 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002255}
2256
Evan Chengc4af4632010-11-17 20:13:28 +00002257let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002258def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002259 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002260 "movw", "\t$Rd, $imm",
2261 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002262 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002263 bits<4> Rd;
2264 bits<16> imm;
2265 let Inst{15-12} = Rd;
2266 let Inst{11-0} = imm{11-0};
2267 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002268 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002269 let Inst{25} = 1;
2270}
2271
Jim Grosbachffa32252011-07-19 19:13:28 +00002272def : InstAlias<"mov${p} $Rd, $imm",
2273 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2274 Requires<[IsARM]>;
2275
Evan Cheng53519f02011-01-21 18:55:51 +00002276def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2277 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002278
2279let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002280def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002281 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002282 "movt", "\t$Rd, $imm",
2283 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002284 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002285 lo16AllZero:$imm))]>, UnaryDP,
2286 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002287 bits<4> Rd;
2288 bits<16> imm;
2289 let Inst{15-12} = Rd;
2290 let Inst{11-0} = imm{11-0};
2291 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002292 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002293 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002294}
Evan Cheng13ab0202007-07-10 18:08:01 +00002295
Evan Cheng53519f02011-01-21 18:55:51 +00002296def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2297 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002298
2299} // Constraints
2300
Evan Cheng20956592009-10-21 08:15:52 +00002301def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2302 Requires<[IsARM, HasV6T2]>;
2303
David Goodwinca01a8d2009-09-01 18:32:09 +00002304let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002305def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002306 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2307 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002308
2309// These aren't really mov instructions, but we have to define them this way
2310// due to flag operands.
2311
Evan Cheng071a2792007-09-11 19:55:27 +00002312let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002313def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002314 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2315 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002316def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002317 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2318 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002319}
Evan Chenga8e29892007-01-19 07:51:42 +00002320
Evan Chenga8e29892007-01-19 07:51:42 +00002321//===----------------------------------------------------------------------===//
2322// Extend Instructions.
2323//
2324
2325// Sign extenders
2326
Evan Cheng576a3962010-09-25 00:49:35 +00002327defm SXTB : AI_ext_rrot<0b01101010,
2328 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2329defm SXTH : AI_ext_rrot<0b01101011,
2330 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002331
Evan Cheng576a3962010-09-25 00:49:35 +00002332defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002333 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002334defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002335 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002336
Johnny Chen2ec5e492010-02-22 21:50:40 +00002337// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002338defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002339
2340// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002341defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002342
2343// Zero extenders
2344
2345let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002346defm UXTB : AI_ext_rrot<0b01101110,
2347 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2348defm UXTH : AI_ext_rrot<0b01101111,
2349 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2350defm UXTB16 : AI_ext_rrot<0b01101100,
2351 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002352
Jim Grosbach542f6422010-07-28 23:25:44 +00002353// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2354// The transformation should probably be done as a combiner action
2355// instead so we can include a check for masking back in the upper
2356// eight bits of the source into the lower eight bits of the result.
2357//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2358// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002359def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002360 (UXTB16r_rot GPR:$Src, 8)>;
2361
Evan Cheng576a3962010-09-25 00:49:35 +00002362defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002363 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002364defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002365 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002366}
2367
Evan Chenga8e29892007-01-19 07:51:42 +00002368// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002369// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002370defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002371
Evan Chenga8e29892007-01-19 07:51:42 +00002372
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002373def SBFX : I<(outs GPR:$Rd),
2374 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002375 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002376 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002377 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002378 bits<4> Rd;
2379 bits<4> Rn;
2380 bits<5> lsb;
2381 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002382 let Inst{27-21} = 0b0111101;
2383 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002384 let Inst{20-16} = width;
2385 let Inst{15-12} = Rd;
2386 let Inst{11-7} = lsb;
2387 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002388}
2389
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002390def UBFX : I<(outs GPR:$Rd),
2391 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002392 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002393 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002394 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002395 bits<4> Rd;
2396 bits<4> Rn;
2397 bits<5> lsb;
2398 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002399 let Inst{27-21} = 0b0111111;
2400 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002401 let Inst{20-16} = width;
2402 let Inst{15-12} = Rd;
2403 let Inst{11-7} = lsb;
2404 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002405}
2406
Evan Chenga8e29892007-01-19 07:51:42 +00002407//===----------------------------------------------------------------------===//
2408// Arithmetic Instructions.
2409//
2410
Jim Grosbach26421962008-10-14 20:36:24 +00002411defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002412 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002413 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002414defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002415 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002416 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Evan Chengc85e8322007-07-05 07:13:32 +00002418// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002419defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002420 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002421 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2422defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002423 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002424 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002425
Evan Cheng62674222009-06-25 23:34:10 +00002426defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002427 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2428 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002429defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002430 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2431 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002432
2433// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002434let usesCustomInserter = 1 in {
2435defm ADCS : AI1_adde_sube_s_irs<
2436 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2437defm SBCS : AI1_adde_sube_s_irs<
2438 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2439}
Evan Chenga8e29892007-01-19 07:51:42 +00002440
Jim Grosbach84760882010-10-15 18:42:41 +00002441def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2442 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2443 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2444 bits<4> Rd;
2445 bits<4> Rn;
2446 bits<12> imm;
2447 let Inst{25} = 1;
2448 let Inst{15-12} = Rd;
2449 let Inst{19-16} = Rn;
2450 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002451}
Evan Cheng13ab0202007-07-10 18:08:01 +00002452
Bob Wilsoncff71782010-08-05 18:23:43 +00002453// The reg/reg form is only defined for the disassembler; for codegen it is
2454// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002455def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2456 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002457 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002458 bits<4> Rd;
2459 bits<4> Rn;
2460 bits<4> Rm;
2461 let Inst{11-4} = 0b00000000;
2462 let Inst{25} = 0;
2463 let Inst{3-0} = Rm;
2464 let Inst{15-12} = Rd;
2465 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002466}
2467
Owen Anderson92a20222011-07-21 18:54:16 +00002468def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002469 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002470 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002471 bits<4> Rd;
2472 bits<4> Rn;
2473 bits<12> shift;
2474 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002475 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002476 let Inst{15-12} = Rd;
2477 let Inst{11-5} = shift{11-5};
2478 let Inst{4} = 0;
2479 let Inst{3-0} = shift{3-0};
2480}
2481
2482def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002483 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002484 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2485 bits<4> Rd;
2486 bits<4> Rn;
2487 bits<12> shift;
2488 let Inst{25} = 0;
2489 let Inst{19-16} = Rn;
2490 let Inst{15-12} = Rd;
2491 let Inst{11-8} = shift{11-8};
2492 let Inst{7} = 0;
2493 let Inst{6-5} = shift{6-5};
2494 let Inst{4} = 1;
2495 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002496}
Evan Chengc85e8322007-07-05 07:13:32 +00002497
2498// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002499// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2500let usesCustomInserter = 1 in {
2501def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002502 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002503 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2504def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002505 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002506 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002507def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002508 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002509 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2510def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2511 4, IIC_iALUsr,
2512 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002513}
Evan Chengc85e8322007-07-05 07:13:32 +00002514
Evan Cheng62674222009-06-25 23:34:10 +00002515let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002516def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2517 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2518 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002519 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002520 bits<4> Rd;
2521 bits<4> Rn;
2522 bits<12> imm;
2523 let Inst{25} = 1;
2524 let Inst{15-12} = Rd;
2525 let Inst{19-16} = Rn;
2526 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002527}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002528// The reg/reg form is only defined for the disassembler; for codegen it is
2529// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002530def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2531 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002532 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002533 bits<4> Rd;
2534 bits<4> Rn;
2535 bits<4> Rm;
2536 let Inst{11-4} = 0b00000000;
2537 let Inst{25} = 0;
2538 let Inst{3-0} = Rm;
2539 let Inst{15-12} = Rd;
2540 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002541}
Owen Anderson92a20222011-07-21 18:54:16 +00002542def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002543 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002544 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002545 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002546 bits<4> Rd;
2547 bits<4> Rn;
2548 bits<12> shift;
2549 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002550 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002551 let Inst{15-12} = Rd;
2552 let Inst{11-5} = shift{11-5};
2553 let Inst{4} = 0;
2554 let Inst{3-0} = shift{3-0};
2555}
2556def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002557 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002558 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2559 Requires<[IsARM]> {
2560 bits<4> Rd;
2561 bits<4> Rn;
2562 bits<12> shift;
2563 let Inst{25} = 0;
2564 let Inst{19-16} = Rn;
2565 let Inst{15-12} = Rd;
2566 let Inst{11-8} = shift{11-8};
2567 let Inst{7} = 0;
2568 let Inst{6-5} = shift{6-5};
2569 let Inst{4} = 1;
2570 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002571}
Evan Cheng62674222009-06-25 23:34:10 +00002572}
2573
Owen Anderson92a20222011-07-21 18:54:16 +00002574
Owen Andersonb48c7912011-04-05 23:55:28 +00002575// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2576let usesCustomInserter = 1, Uses = [CPSR] in {
2577def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002578 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002579 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002580def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002581 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002582 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2583def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2584 4, IIC_iALUsr,
2585 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002586}
Evan Cheng2c614c52007-06-06 10:17:05 +00002587
Evan Chenga8e29892007-01-19 07:51:42 +00002588// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002589// The assume-no-carry-in form uses the negation of the input since add/sub
2590// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2591// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2592// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002593def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2594 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002595def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2596 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2597// The with-carry-in form matches bitwise not instead of the negation.
2598// Effectively, the inverse interpretation of the carry flag already accounts
2599// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002600def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002601 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002602def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2603 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002604
2605// Note: These are implemented in C++ code, because they have to generate
2606// ADD/SUBrs instructions, which use a complex pattern that a xform function
2607// cannot produce.
2608// (mul X, 2^n+1) -> (add (X << n), X)
2609// (mul X, 2^n-1) -> (rsb X, (X << n))
2610
Jim Grosbach7931df32011-07-22 18:06:01 +00002611// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002612// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002613class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002614 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002615 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2616 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002617 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002618 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002619 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002620 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002621 let Inst{11-4} = op11_4;
2622 let Inst{19-16} = Rn;
2623 let Inst{15-12} = Rd;
2624 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002625}
2626
Jim Grosbach7931df32011-07-22 18:06:01 +00002627// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002628
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002629def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002630 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2631 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002632def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002633 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2634 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2635def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2636 "\t$Rd, $Rm, $Rn">;
2637def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2638 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002639
2640def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2641def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2642def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2643def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2644def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2645def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2646def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2647def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2648def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2649def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2650def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2651def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002652
Jim Grosbach7931df32011-07-22 18:06:01 +00002653// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002654
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002655def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2656def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2657def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2658def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2659def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2660def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2661def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2662def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2663def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2664def USAX : AAI<0b01100101, 0b11110101, "usax">;
2665def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2666def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002667
Jim Grosbach7931df32011-07-22 18:06:01 +00002668// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002669
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002670def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2671def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2672def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2673def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2674def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2675def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2676def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2677def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2678def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2679def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2680def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2681def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002682
Johnny Chenadc77332010-02-26 22:04:29 +00002683// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002684
Jim Grosbach70987fb2010-10-18 23:35:38 +00002685def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002686 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002687 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002688 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002689 bits<4> Rd;
2690 bits<4> Rn;
2691 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002692 let Inst{27-20} = 0b01111000;
2693 let Inst{15-12} = 0b1111;
2694 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002695 let Inst{19-16} = Rd;
2696 let Inst{11-8} = Rm;
2697 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002698}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002699def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002700 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002701 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002702 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002703 bits<4> Rd;
2704 bits<4> Rn;
2705 bits<4> Rm;
2706 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002707 let Inst{27-20} = 0b01111000;
2708 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002709 let Inst{19-16} = Rd;
2710 let Inst{15-12} = Ra;
2711 let Inst{11-8} = Rm;
2712 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002713}
2714
2715// Signed/Unsigned saturate -- for disassembly only
2716
Jim Grosbach580f4a92011-07-25 22:20:28 +00002717def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2718 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002719 bits<4> Rd;
2720 bits<5> sat_imm;
2721 bits<4> Rn;
2722 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002723 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002724 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002725 let Inst{20-16} = sat_imm;
2726 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002727 let Inst{11-7} = sh{4-0};
2728 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002729 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002730}
2731
Jim Grosbachf4943352011-07-25 23:09:14 +00002732def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002733 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002734 bits<4> Rd;
2735 bits<4> sat_imm;
2736 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002737 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002738 let Inst{11-4} = 0b11110011;
2739 let Inst{15-12} = Rd;
2740 let Inst{19-16} = sat_imm;
2741 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002742}
2743
Jim Grosbach580f4a92011-07-25 22:20:28 +00002744def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2745 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002746 bits<4> Rd;
2747 bits<5> sat_imm;
2748 bits<4> Rn;
2749 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002750 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002751 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002752 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002753 let Inst{11-7} = sh{4-0};
2754 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002755 let Inst{20-16} = sat_imm;
2756 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002757}
2758
Jim Grosbach70987fb2010-10-18 23:35:38 +00002759def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2760 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002761 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002762 bits<4> Rd;
2763 bits<4> sat_imm;
2764 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002765 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002766 let Inst{11-4} = 0b11110011;
2767 let Inst{15-12} = Rd;
2768 let Inst{19-16} = sat_imm;
2769 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002770}
Evan Chenga8e29892007-01-19 07:51:42 +00002771
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002772def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2773def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002774
Evan Chenga8e29892007-01-19 07:51:42 +00002775//===----------------------------------------------------------------------===//
2776// Bitwise Instructions.
2777//
2778
Jim Grosbach26421962008-10-14 20:36:24 +00002779defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002780 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002781 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002782defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002783 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002784 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002785defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002786 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002787 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002788defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002789 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002790 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002791
Jim Grosbach3fea191052010-10-21 22:03:21 +00002792def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002793 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002794 "bfc", "\t$Rd, $imm", "$src = $Rd",
2795 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002796 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002797 bits<4> Rd;
2798 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002799 let Inst{27-21} = 0b0111110;
2800 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002801 let Inst{15-12} = Rd;
2802 let Inst{11-7} = imm{4-0}; // lsb
2803 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002804}
2805
Johnny Chenb2503c02010-02-17 06:31:48 +00002806// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002807def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002808 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002809 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2810 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002811 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002812 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002813 bits<4> Rd;
2814 bits<4> Rn;
2815 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002816 let Inst{27-21} = 0b0111110;
2817 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002818 let Inst{15-12} = Rd;
2819 let Inst{11-7} = imm{4-0}; // lsb
2820 let Inst{20-16} = imm{9-5}; // width
2821 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002822}
2823
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002824// GNU as only supports this form of bfi (w/ 4 arguments)
2825let isAsmParserOnly = 1 in
2826def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2827 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002828 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002829 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2830 []>, Requires<[IsARM, HasV6T2]> {
2831 bits<4> Rd;
2832 bits<4> Rn;
2833 bits<5> lsb;
2834 bits<5> width;
2835 let Inst{27-21} = 0b0111110;
2836 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2837 let Inst{15-12} = Rd;
2838 let Inst{11-7} = lsb;
2839 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2840 let Inst{3-0} = Rn;
2841}
2842
Jim Grosbach36860462010-10-21 22:19:32 +00002843def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2844 "mvn", "\t$Rd, $Rm",
2845 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2846 bits<4> Rd;
2847 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002848 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002849 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002850 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002851 let Inst{15-12} = Rd;
2852 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002853}
Owen Anderson152d4a42011-07-21 23:38:37 +00002854def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002855 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002856 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002857 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002858 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002859 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002860 let Inst{19-16} = 0b0000;
2861 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002862 let Inst{11-5} = shift{11-5};
2863 let Inst{4} = 0;
2864 let Inst{3-0} = shift{3-0};
2865}
Owen Anderson152d4a42011-07-21 23:38:37 +00002866def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002867 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2868 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2869 bits<4> Rd;
2870 bits<12> shift;
2871 let Inst{25} = 0;
2872 let Inst{19-16} = 0b0000;
2873 let Inst{15-12} = Rd;
2874 let Inst{11-8} = shift{11-8};
2875 let Inst{7} = 0;
2876 let Inst{6-5} = shift{6-5};
2877 let Inst{4} = 1;
2878 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002879}
Evan Chengc4af4632010-11-17 20:13:28 +00002880let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002881def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2882 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2883 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2884 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002885 bits<12> imm;
2886 let Inst{25} = 1;
2887 let Inst{19-16} = 0b0000;
2888 let Inst{15-12} = Rd;
2889 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002890}
Evan Chenga8e29892007-01-19 07:51:42 +00002891
2892def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2893 (BICri GPR:$src, so_imm_not:$imm)>;
2894
2895//===----------------------------------------------------------------------===//
2896// Multiply Instructions.
2897//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002898class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2899 string opc, string asm, list<dag> pattern>
2900 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2901 bits<4> Rd;
2902 bits<4> Rm;
2903 bits<4> Rn;
2904 let Inst{19-16} = Rd;
2905 let Inst{11-8} = Rm;
2906 let Inst{3-0} = Rn;
2907}
2908class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2909 string opc, string asm, list<dag> pattern>
2910 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2911 bits<4> RdLo;
2912 bits<4> RdHi;
2913 bits<4> Rm;
2914 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002915 let Inst{19-16} = RdHi;
2916 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002917 let Inst{11-8} = Rm;
2918 let Inst{3-0} = Rn;
2919}
Evan Chenga8e29892007-01-19 07:51:42 +00002920
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002921// FIXME: The v5 pseudos are only necessary for the additional Constraint
2922// property. Remove them when it's possible to add those properties
2923// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002924let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002925def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2926 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002927 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002928 Requires<[IsARM, HasV6]> {
2929 let Inst{15-12} = 0b0000;
2930}
Evan Chenga8e29892007-01-19 07:51:42 +00002931
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002932let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002933def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2934 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002935 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002936 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2937 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002938 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002939}
2940
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002941def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2942 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002943 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2944 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002945 bits<4> Ra;
2946 let Inst{15-12} = Ra;
2947}
Evan Chenga8e29892007-01-19 07:51:42 +00002948
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002949let Constraints = "@earlyclobber $Rd" in
2950def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2951 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002952 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002953 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2954 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2955 Requires<[IsARM, NoV6]>;
2956
Jim Grosbach65711012010-11-19 22:22:37 +00002957def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2958 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2959 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002960 Requires<[IsARM, HasV6T2]> {
2961 bits<4> Rd;
2962 bits<4> Rm;
2963 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002964 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002965 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002966 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002967 let Inst{11-8} = Rm;
2968 let Inst{3-0} = Rn;
2969}
Evan Chengedcbada2009-07-06 22:05:45 +00002970
Evan Chenga8e29892007-01-19 07:51:42 +00002971// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002972let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002973let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002974def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002975 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002976 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2977 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002978
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002979def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002980 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002981 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2982 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002983
2984let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2985def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2986 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002987 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002988 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2989 Requires<[IsARM, NoV6]>;
2990
2991def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
2992 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002993 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002994 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
2995 Requires<[IsARM, NoV6]>;
2996}
Evan Cheng8de898a2009-06-26 00:19:44 +00002997}
Evan Chenga8e29892007-01-19 07:51:42 +00002998
2999// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003000def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3001 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003002 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3003 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003004def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3005 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003006 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3007 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003008
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003009def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3010 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3011 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3012 Requires<[IsARM, HasV6]> {
3013 bits<4> RdLo;
3014 bits<4> RdHi;
3015 bits<4> Rm;
3016 bits<4> Rn;
3017 let Inst{19-16} = RdLo;
3018 let Inst{15-12} = RdHi;
3019 let Inst{11-8} = Rm;
3020 let Inst{3-0} = Rn;
3021}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003022
3023let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3024def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3025 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003026 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003027 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3028 Requires<[IsARM, NoV6]>;
3029def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3030 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003031 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003032 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3033 Requires<[IsARM, NoV6]>;
3034def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3035 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003036 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003037 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3038 Requires<[IsARM, NoV6]>;
3039}
3040
Evan Chengcd799b92009-06-12 20:46:18 +00003041} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003042
3043// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003044def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3045 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3046 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003047 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003048 let Inst{15-12} = 0b1111;
3049}
Evan Cheng13ab0202007-07-10 18:08:01 +00003050
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003051def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3052 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003053 [/* For disassembly only; pattern left blank */]>,
3054 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003055 let Inst{15-12} = 0b1111;
3056}
3057
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003058def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3059 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3060 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3061 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3062 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003063
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003064def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3065 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3066 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003067 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003068 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003069
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003070def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3071 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3072 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3073 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3074 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003075
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003076def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3077 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3078 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003079 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003080 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003081
Raul Herbster37fb5b12007-08-30 23:25:47 +00003082multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003083 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3084 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3085 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3086 (sext_inreg GPR:$Rm, i16)))]>,
3087 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003088
Jim Grosbach3870b752010-10-22 18:35:16 +00003089 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3090 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3091 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3092 (sra GPR:$Rm, (i32 16))))]>,
3093 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003094
Jim Grosbach3870b752010-10-22 18:35:16 +00003095 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3096 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3097 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3098 (sext_inreg GPR:$Rm, i16)))]>,
3099 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003100
Jim Grosbach3870b752010-10-22 18:35:16 +00003101 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3102 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3103 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3104 (sra GPR:$Rm, (i32 16))))]>,
3105 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003106
Jim Grosbach3870b752010-10-22 18:35:16 +00003107 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3108 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3109 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3110 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3111 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003112
Jim Grosbach3870b752010-10-22 18:35:16 +00003113 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3114 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3115 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3116 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3117 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003118}
3119
Raul Herbster37fb5b12007-08-30 23:25:47 +00003120
3121multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003122 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003123 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3124 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3125 [(set GPR:$Rd, (add GPR:$Ra,
3126 (opnode (sext_inreg GPR:$Rn, i16),
3127 (sext_inreg GPR:$Rm, i16))))]>,
3128 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003129
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003130 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003131 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3132 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3133 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3134 (sra GPR:$Rm, (i32 16)))))]>,
3135 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003136
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003137 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003138 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3139 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3140 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3141 (sext_inreg GPR:$Rm, i16))))]>,
3142 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003143
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003144 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003145 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3146 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3147 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3148 (sra GPR:$Rm, (i32 16)))))]>,
3149 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003150
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003151 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003152 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3153 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3154 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3155 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3156 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003157
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003158 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003159 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3160 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3161 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3162 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3163 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003164}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003165
Raul Herbster37fb5b12007-08-30 23:25:47 +00003166defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3167defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003168
Johnny Chen83498e52010-02-12 21:59:23 +00003169// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003170def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3171 (ins GPR:$Rn, GPR:$Rm),
3172 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003173 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003174 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003175
Jim Grosbach3870b752010-10-22 18:35:16 +00003176def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3177 (ins GPR:$Rn, GPR:$Rm),
3178 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003179 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003180 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003181
Jim Grosbach3870b752010-10-22 18:35:16 +00003182def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3183 (ins GPR:$Rn, GPR:$Rm),
3184 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003185 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003186 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003187
Jim Grosbach3870b752010-10-22 18:35:16 +00003188def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3189 (ins GPR:$Rn, GPR:$Rm),
3190 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003191 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003192 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003193
Johnny Chen667d1272010-02-22 18:50:54 +00003194// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003195class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3196 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003197 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003198 bits<4> Rn;
3199 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003200 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003201 let Inst{22} = long;
3202 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003203 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003204 let Inst{7} = 0;
3205 let Inst{6} = sub;
3206 let Inst{5} = swap;
3207 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003208 let Inst{3-0} = Rn;
3209}
3210class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3211 InstrItinClass itin, string opc, string asm>
3212 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3213 bits<4> Rd;
3214 let Inst{15-12} = 0b1111;
3215 let Inst{19-16} = Rd;
3216}
3217class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3218 InstrItinClass itin, string opc, string asm>
3219 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3220 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003221 bits<4> Rd;
3222 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003223 let Inst{15-12} = Ra;
3224}
3225class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3226 InstrItinClass itin, string opc, string asm>
3227 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3228 bits<4> RdLo;
3229 bits<4> RdHi;
3230 let Inst{19-16} = RdHi;
3231 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003232}
3233
3234multiclass AI_smld<bit sub, string opc> {
3235
Jim Grosbach385e1362010-10-22 19:15:30 +00003236 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3237 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003238
Jim Grosbach385e1362010-10-22 19:15:30 +00003239 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3240 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003241
Jim Grosbach385e1362010-10-22 19:15:30 +00003242 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3243 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3244 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003245
Jim Grosbach385e1362010-10-22 19:15:30 +00003246 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3247 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3248 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003249
3250}
3251
3252defm SMLA : AI_smld<0, "smla">;
3253defm SMLS : AI_smld<1, "smls">;
3254
Johnny Chen2ec5e492010-02-22 21:50:40 +00003255multiclass AI_sdml<bit sub, string opc> {
3256
Jim Grosbach385e1362010-10-22 19:15:30 +00003257 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3258 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3259 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3260 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003261}
3262
3263defm SMUA : AI_sdml<0, "smua">;
3264defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003265
Evan Chenga8e29892007-01-19 07:51:42 +00003266//===----------------------------------------------------------------------===//
3267// Misc. Arithmetic Instructions.
3268//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003269
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003270def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3271 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3272 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003273
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003274def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3275 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3276 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3277 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003278
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003279def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3280 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3281 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003282
Evan Cheng9568e5c2011-06-21 06:01:08 +00003283let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003284def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3285 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003286 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003287 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003288
Evan Cheng9568e5c2011-06-21 06:01:08 +00003289let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003290def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3291 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003292 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003293 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003294
Evan Chengf60ceac2011-06-15 17:17:48 +00003295def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3296 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3297 (REVSH GPR:$Rm)>;
3298
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003299def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003300 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3301 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003302 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003303 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003304 0xFFFF0000)))]>,
3305 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003306
Evan Chenga8e29892007-01-19 07:51:42 +00003307// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003308def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3309 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3310def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003311 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003312
Bob Wilsondc66eda2010-08-16 22:26:55 +00003313// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3314// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003315def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003316 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3317 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003318 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003319 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003320 0xFFFF)))]>,
3321 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003322
Evan Chenga8e29892007-01-19 07:51:42 +00003323// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3324// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003325def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003326 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003327def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003328 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003329 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003330
Evan Chenga8e29892007-01-19 07:51:42 +00003331//===----------------------------------------------------------------------===//
3332// Comparison Instructions...
3333//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003334
Jim Grosbach26421962008-10-14 20:36:24 +00003335defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003336 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003337 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003338
Jim Grosbach97a884d2010-12-07 20:41:06 +00003339// ARMcmpZ can re-use the above instruction definitions.
3340def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3341 (CMPri GPR:$src, so_imm:$imm)>;
3342def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3343 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003344def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3345 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3346def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3347 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003348
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003349// FIXME: We have to be careful when using the CMN instruction and comparison
3350// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003351// results:
3352//
3353// rsbs r1, r1, 0
3354// cmp r0, r1
3355// mov r0, #0
3356// it ls
3357// mov r0, #1
3358//
3359// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003360//
Bill Wendling6165e872010-08-26 18:33:51 +00003361// cmn r0, r1
3362// mov r0, #0
3363// it ls
3364// mov r0, #1
3365//
3366// However, the CMN gives the *opposite* result when r1 is 0. This is because
3367// the carry flag is set in the CMP case but not in the CMN case. In short, the
3368// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3369// value of r0 and the carry bit (because the "carry bit" parameter to
3370// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3371// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3372// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3373// parameter to AddWithCarry is defined as 0).
3374//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003375// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003376//
3377// x = 0
3378// ~x = 0xFFFF FFFF
3379// ~x + 1 = 0x1 0000 0000
3380// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3381//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003382// Therefore, we should disable CMN when comparing against zero, until we can
3383// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3384// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003385//
3386// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3387//
3388// This is related to <rdar://problem/7569620>.
3389//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003390//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3391// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003392
Evan Chenga8e29892007-01-19 07:51:42 +00003393// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003394defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003395 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003396 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003397defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003398 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003399 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003400
David Goodwinc0309b42009-06-29 15:33:01 +00003401defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003402 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003403 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003404
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003405//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3406// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003407
David Goodwinc0309b42009-06-29 15:33:01 +00003408def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003409 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003410
Evan Cheng218977b2010-07-13 19:27:42 +00003411// Pseudo i64 compares for some floating point compares.
3412let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3413 Defs = [CPSR] in {
3414def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003415 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003416 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003417 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3418
3419def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003420 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003421 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3422} // usesCustomInserter
3423
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003424
Evan Chenga8e29892007-01-19 07:51:42 +00003425// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003426// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003427// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003428let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003429def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003430 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003431 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3432 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003433def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3434 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003435 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003436 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003437 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003438def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3439 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3440 4, IIC_iCMOVsr,
3441 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3442 RegConstraint<"$false = $Rd">;
3443
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003444
Evan Chengc4af4632010-11-17 20:13:28 +00003445let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003446def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003447 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003448 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003449 []>,
3450 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003451
Evan Chengc4af4632010-11-17 20:13:28 +00003452let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003453def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3454 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003455 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003456 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003457 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003458
Evan Cheng63f35442010-11-13 02:25:14 +00003459// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003460let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003461def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3462 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003463 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003464
Evan Chengc4af4632010-11-17 20:13:28 +00003465let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003466def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3467 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003468 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003469 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003470 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003471} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003472
Jim Grosbach3728e962009-12-10 00:11:09 +00003473//===----------------------------------------------------------------------===//
3474// Atomic operations intrinsics
3475//
3476
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003477def MemBarrierOptOperand : AsmOperandClass {
3478 let Name = "MemBarrierOpt";
3479 let ParserMethod = "parseMemBarrierOptOperand";
3480}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003481def memb_opt : Operand<i32> {
3482 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003483 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003484}
Jim Grosbach3728e962009-12-10 00:11:09 +00003485
Bob Wilsonf74a4292010-10-30 00:54:37 +00003486// memory barriers protect the atomic sequences
3487let hasSideEffects = 1 in {
3488def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3489 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3490 Requires<[IsARM, HasDB]> {
3491 bits<4> opt;
3492 let Inst{31-4} = 0xf57ff05;
3493 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003494}
Jim Grosbach3728e962009-12-10 00:11:09 +00003495}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003496
Bob Wilsonf74a4292010-10-30 00:54:37 +00003497def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003498 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003499 Requires<[IsARM, HasDB]> {
3500 bits<4> opt;
3501 let Inst{31-4} = 0xf57ff04;
3502 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003503}
3504
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003505// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003506def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3507 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003508 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003509 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003510 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003511 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003512}
3513
Jim Grosbach66869102009-12-11 18:52:41 +00003514let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003515 let Uses = [CPSR] in {
3516 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003517 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003518 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3519 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003520 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003521 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3522 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003523 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003524 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3525 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003526 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003527 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3528 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003529 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003530 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3531 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003532 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003533 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003534 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3535 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3536 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3537 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3538 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3539 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3540 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3541 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3542 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3543 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3544 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3545 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003546 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003547 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003548 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3549 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003550 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003551 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3552 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003553 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003554 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3555 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003556 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003557 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3558 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003559 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003560 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3561 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003562 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003563 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003564 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3565 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3566 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3567 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3568 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3569 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3570 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3571 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3572 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3573 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3574 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3575 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003576 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003577 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003578 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3579 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003580 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003581 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3582 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003584 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3585 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003587 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3588 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003589 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003590 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3591 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003593 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003594 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3595 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3596 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3597 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3598 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3599 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3600 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3602 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3603 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3605 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003606
3607 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003608 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003609 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3610 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003611 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003612 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3613 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003615 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3616
Jim Grosbache801dc42009-12-12 01:40:06 +00003617 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003618 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003619 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3620 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003621 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003622 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3623 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003624 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003625 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3626}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003627}
3628
3629let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003630def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3631 "ldrexb", "\t$Rt, $addr", []>;
3632def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3633 "ldrexh", "\t$Rt, $addr", []>;
3634def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3635 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003636let hasExtraDefRegAllocReq = 1 in
3637 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3638 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003639}
3640
Jim Grosbach86875a22010-10-29 19:58:57 +00003641let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003642def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3643 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3644def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3645 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3646def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3647 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003648}
3649
3650let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003651def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003652 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3653 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003654
Johnny Chenb9436272010-02-17 22:37:58 +00003655// Clear-Exclusive is for disassembly only.
3656def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3657 [/* For disassembly only; pattern left blank */]>,
3658 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003659 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003660}
3661
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003662// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003663let mayLoad = 1, mayStore = 1 in {
3664def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp", []>;
3665def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003666}
3667
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003668//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003669// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003670//
3671
Jim Grosbach83ab0702011-07-13 22:01:08 +00003672def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3673 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003674 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003675 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3676 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003677 bits<4> opc1;
3678 bits<4> CRn;
3679 bits<4> CRd;
3680 bits<4> cop;
3681 bits<3> opc2;
3682 bits<4> CRm;
3683
3684 let Inst{3-0} = CRm;
3685 let Inst{4} = 0;
3686 let Inst{7-5} = opc2;
3687 let Inst{11-8} = cop;
3688 let Inst{15-12} = CRd;
3689 let Inst{19-16} = CRn;
3690 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003691}
3692
Jim Grosbach83ab0702011-07-13 22:01:08 +00003693def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3694 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003695 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003696 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3697 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003698 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003699 bits<4> opc1;
3700 bits<4> CRn;
3701 bits<4> CRd;
3702 bits<4> cop;
3703 bits<3> opc2;
3704 bits<4> CRm;
3705
3706 let Inst{3-0} = CRm;
3707 let Inst{4} = 0;
3708 let Inst{7-5} = opc2;
3709 let Inst{11-8} = cop;
3710 let Inst{15-12} = CRd;
3711 let Inst{19-16} = CRn;
3712 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003713}
3714
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003715class ACI<dag oops, dag iops, string opc, string asm,
3716 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003717 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003718 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003719 let Inst{27-25} = 0b110;
3720}
3721
Johnny Chen670a4562011-04-04 23:39:08 +00003722multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003723
3724 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003725 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3726 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003727 let Inst{31-28} = op31_28;
3728 let Inst{24} = 1; // P = 1
3729 let Inst{21} = 0; // W = 0
3730 let Inst{22} = 0; // D = 0
3731 let Inst{20} = load;
3732 }
3733
3734 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003735 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3736 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003737 let Inst{31-28} = op31_28;
3738 let Inst{24} = 1; // P = 1
3739 let Inst{21} = 1; // W = 1
3740 let Inst{22} = 0; // D = 0
3741 let Inst{20} = load;
3742 }
3743
3744 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003745 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3746 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003747 let Inst{31-28} = op31_28;
3748 let Inst{24} = 0; // P = 0
3749 let Inst{21} = 1; // W = 1
3750 let Inst{22} = 0; // D = 0
3751 let Inst{20} = load;
3752 }
3753
3754 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003755 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3756 ops),
3757 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003758 let Inst{31-28} = op31_28;
3759 let Inst{24} = 0; // P = 0
3760 let Inst{23} = 1; // U = 1
3761 let Inst{21} = 0; // W = 0
3762 let Inst{22} = 0; // D = 0
3763 let Inst{20} = load;
3764 }
3765
3766 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003767 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3768 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003769 let Inst{31-28} = op31_28;
3770 let Inst{24} = 1; // P = 1
3771 let Inst{21} = 0; // W = 0
3772 let Inst{22} = 1; // D = 1
3773 let Inst{20} = load;
3774 }
3775
3776 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003777 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3778 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3779 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003780 let Inst{31-28} = op31_28;
3781 let Inst{24} = 1; // P = 1
3782 let Inst{21} = 1; // W = 1
3783 let Inst{22} = 1; // D = 1
3784 let Inst{20} = load;
3785 }
3786
3787 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003788 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3789 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3790 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003791 let Inst{31-28} = op31_28;
3792 let Inst{24} = 0; // P = 0
3793 let Inst{21} = 1; // W = 1
3794 let Inst{22} = 1; // D = 1
3795 let Inst{20} = load;
3796 }
3797
3798 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003799 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3800 ops),
3801 !strconcat(!strconcat(opc, "l"), cond),
3802 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003803 let Inst{31-28} = op31_28;
3804 let Inst{24} = 0; // P = 0
3805 let Inst{23} = 1; // U = 1
3806 let Inst{21} = 0; // W = 0
3807 let Inst{22} = 1; // D = 1
3808 let Inst{20} = load;
3809 }
3810}
3811
Johnny Chen670a4562011-04-04 23:39:08 +00003812defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3813defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3814defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3815defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003816
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003817//===----------------------------------------------------------------------===//
3818// Move between coprocessor and ARM core register -- for disassembly only
3819//
3820
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003821class MovRCopro<string opc, bit direction, dag oops, dag iops,
3822 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003823 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003824 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003825 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003826 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003827
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003828 bits<4> Rt;
3829 bits<4> cop;
3830 bits<3> opc1;
3831 bits<3> opc2;
3832 bits<4> CRm;
3833 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003834
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003835 let Inst{15-12} = Rt;
3836 let Inst{11-8} = cop;
3837 let Inst{23-21} = opc1;
3838 let Inst{7-5} = opc2;
3839 let Inst{3-0} = CRm;
3840 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003841}
3842
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003843def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003844 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003845 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3846 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003847 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3848 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003849def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003850 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003851 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3852 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003853
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003854def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3855 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3856
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003857class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3858 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003859 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003860 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003861 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003862 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003863 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003864
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003865 bits<4> Rt;
3866 bits<4> cop;
3867 bits<3> opc1;
3868 bits<3> opc2;
3869 bits<4> CRm;
3870 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003871
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003872 let Inst{15-12} = Rt;
3873 let Inst{11-8} = cop;
3874 let Inst{23-21} = opc1;
3875 let Inst{7-5} = opc2;
3876 let Inst{3-0} = CRm;
3877 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003878}
3879
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003880def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003881 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003882 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3883 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003884 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3885 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003886def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003887 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003888 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3889 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003890
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003891def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3892 imm:$CRm, imm:$opc2),
3893 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3894
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003895class MovRRCopro<string opc, bit direction,
3896 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003897 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003898 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003899 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003900 let Inst{23-21} = 0b010;
3901 let Inst{20} = direction;
3902
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003903 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003904 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003905 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003906 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003907 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003908
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003909 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003910 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003911 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003912 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003913 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003914}
3915
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003916def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3917 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3918 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003919def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3920
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003921class MovRRCopro2<string opc, bit direction,
3922 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003923 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003924 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3925 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003926 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003927 let Inst{23-21} = 0b010;
3928 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003929
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003930 bits<4> Rt;
3931 bits<4> Rt2;
3932 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003933 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003934 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003935
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003936 let Inst{15-12} = Rt;
3937 let Inst{19-16} = Rt2;
3938 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003939 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003940 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003941}
3942
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003943def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3944 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3945 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003946def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003947
Johnny Chenb98e1602010-02-12 18:55:33 +00003948//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003949// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003950//
3951
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003952// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003953def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3954 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003955 bits<4> Rd;
3956 let Inst{23-16} = 0b00001111;
3957 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003958 let Inst{7-4} = 0b0000;
3959}
3960
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003961def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3962
3963def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3964 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003965 bits<4> Rd;
3966 let Inst{23-16} = 0b01001111;
3967 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003968 let Inst{7-4} = 0b0000;
3969}
3970
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003971// Move from ARM core register to Special Register
3972//
3973// No need to have both system and application versions, the encodings are the
3974// same and the assembly parser has no way to distinguish between them. The mask
3975// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3976// the mask with the fields to be accessed in the special register.
3977def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003978 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003979 bits<5> mask;
3980 bits<4> Rn;
3981
3982 let Inst{23} = 0;
3983 let Inst{22} = mask{4}; // R bit
3984 let Inst{21-20} = 0b10;
3985 let Inst{19-16} = mask{3-0};
3986 let Inst{15-12} = 0b1111;
3987 let Inst{11-4} = 0b00000000;
3988 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00003989}
3990
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003991def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003992 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003993 bits<5> mask;
3994 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00003995
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003996 let Inst{23} = 0;
3997 let Inst{22} = mask{4}; // R bit
3998 let Inst{21-20} = 0b10;
3999 let Inst{19-16} = mask{3-0};
4000 let Inst{15-12} = 0b1111;
4001 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004002}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004003
4004//===----------------------------------------------------------------------===//
4005// TLS Instructions
4006//
4007
4008// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004009// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004010// complete with fixup for the aeabi_read_tp function.
4011let isCall = 1,
4012 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4013 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4014 [(set R0, ARMthread_pointer)]>;
4015}
4016
4017//===----------------------------------------------------------------------===//
4018// SJLJ Exception handling intrinsics
4019// eh_sjlj_setjmp() is an instruction sequence to store the return
4020// address and save #0 in R0 for the non-longjmp case.
4021// Since by its nature we may be coming from some other function to get
4022// here, and we're using the stack frame for the containing function to
4023// save/restore registers, we can't keep anything live in regs across
4024// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004025// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004026// except for our own input by listing the relevant registers in Defs. By
4027// doing so, we also cause the prologue/epilogue code to actively preserve
4028// all of the callee-saved resgisters, which is exactly what we want.
4029// A constant value is passed in $val, and we use the location as a scratch.
4030//
4031// These are pseudo-instructions and are lowered to individual MC-insts, so
4032// no encoding information is necessary.
4033let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004034 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004035 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004036 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4037 NoItinerary,
4038 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4039 Requires<[IsARM, HasVFP2]>;
4040}
4041
4042let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004043 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004044 hasSideEffects = 1, isBarrier = 1 in {
4045 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4046 NoItinerary,
4047 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4048 Requires<[IsARM, NoVFP]>;
4049}
4050
4051// FIXME: Non-Darwin version(s)
4052let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4053 Defs = [ R7, LR, SP ] in {
4054def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4055 NoItinerary,
4056 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4057 Requires<[IsARM, IsDarwin]>;
4058}
4059
4060// eh.sjlj.dispatchsetup pseudo-instruction.
4061// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4062// handled when the pseudo is expanded (which happens before any passes
4063// that need the instruction size).
4064let isBarrier = 1, hasSideEffects = 1 in
4065def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004066 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4067 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004068 Requires<[IsDarwin]>;
4069
4070//===----------------------------------------------------------------------===//
4071// Non-Instruction Patterns
4072//
4073
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004074// ARMv4 indirect branch using (MOVr PC, dst)
4075let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4076 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004077 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004078 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4079 Requires<[IsARM, NoV4T]>;
4080
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004081// Large immediate handling.
4082
4083// 32-bit immediate using two piece so_imms or movw + movt.
4084// This is a single pseudo instruction, the benefit is that it can be remat'd
4085// as a single unit instead of having to handle reg inputs.
4086// FIXME: Remove this when we can do generalized remat.
4087let isReMaterializable = 1, isMoveImm = 1 in
4088def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4089 [(set GPR:$dst, (arm_i32imm:$src))]>,
4090 Requires<[IsARM]>;
4091
4092// Pseudo instruction that combines movw + movt + add pc (if PIC).
4093// It also makes it possible to rematerialize the instructions.
4094// FIXME: Remove this when we can do generalized remat and when machine licm
4095// can properly the instructions.
4096let isReMaterializable = 1 in {
4097def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4098 IIC_iMOVix2addpc,
4099 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4100 Requires<[IsARM, UseMovt]>;
4101
4102def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4103 IIC_iMOVix2,
4104 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4105 Requires<[IsARM, UseMovt]>;
4106
4107let AddedComplexity = 10 in
4108def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4109 IIC_iMOVix2ld,
4110 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4111 Requires<[IsARM, UseMovt]>;
4112} // isReMaterializable
4113
4114// ConstantPool, GlobalAddress, and JumpTable
4115def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4116 Requires<[IsARM, DontUseMovt]>;
4117def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4118def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4119 Requires<[IsARM, UseMovt]>;
4120def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4121 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4122
4123// TODO: add,sub,and, 3-instr forms?
4124
4125// Tail calls
4126def : ARMPat<(ARMtcret tcGPR:$dst),
4127 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4128
4129def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4130 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4131
4132def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4133 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4134
4135def : ARMPat<(ARMtcret tcGPR:$dst),
4136 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4137
4138def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4139 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4140
4141def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4142 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4143
4144// Direct calls
4145def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4146 Requires<[IsARM, IsNotDarwin]>;
4147def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4148 Requires<[IsARM, IsDarwin]>;
4149
4150// zextload i1 -> zextload i8
4151def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4152def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4153
4154// extload -> zextload
4155def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4156def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4157def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4158def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4159
4160def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4161
4162def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4163def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4164
4165// smul* and smla*
4166def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4167 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4168 (SMULBB GPR:$a, GPR:$b)>;
4169def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4170 (SMULBB GPR:$a, GPR:$b)>;
4171def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4172 (sra GPR:$b, (i32 16))),
4173 (SMULBT GPR:$a, GPR:$b)>;
4174def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4175 (SMULBT GPR:$a, GPR:$b)>;
4176def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4177 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4178 (SMULTB GPR:$a, GPR:$b)>;
4179def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4180 (SMULTB GPR:$a, GPR:$b)>;
4181def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4182 (i32 16)),
4183 (SMULWB GPR:$a, GPR:$b)>;
4184def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4185 (SMULWB GPR:$a, GPR:$b)>;
4186
4187def : ARMV5TEPat<(add GPR:$acc,
4188 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4189 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4190 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4191def : ARMV5TEPat<(add GPR:$acc,
4192 (mul sext_16_node:$a, sext_16_node:$b)),
4193 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4194def : ARMV5TEPat<(add GPR:$acc,
4195 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4196 (sra GPR:$b, (i32 16)))),
4197 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4198def : ARMV5TEPat<(add GPR:$acc,
4199 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4200 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4201def : ARMV5TEPat<(add GPR:$acc,
4202 (mul (sra GPR:$a, (i32 16)),
4203 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4204 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4205def : ARMV5TEPat<(add GPR:$acc,
4206 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4207 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4208def : ARMV5TEPat<(add GPR:$acc,
4209 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4210 (i32 16))),
4211 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4212def : ARMV5TEPat<(add GPR:$acc,
4213 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4214 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4215
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004216
4217// Pre-v7 uses MCR for synchronization barriers.
4218def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4219 Requires<[IsARM, HasV6]>;
4220
4221
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004222//===----------------------------------------------------------------------===//
4223// Thumb Support
4224//
4225
4226include "ARMInstrThumb.td"
4227
4228//===----------------------------------------------------------------------===//
4229// Thumb2 Support
4230//
4231
4232include "ARMInstrThumb2.td"
4233
4234//===----------------------------------------------------------------------===//
4235// Floating Point Support
4236//
4237
4238include "ARMInstrVFP.td"
4239
4240//===----------------------------------------------------------------------===//
4241// Advanced SIMD (NEON) Support
4242//
4243
4244include "ARMInstrNEON.td"
4245
Jim Grosbachc83d5042011-07-14 19:47:47 +00004246//===----------------------------------------------------------------------===//
4247// Assembler aliases
4248//
4249
4250// Memory barriers
4251def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4252def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4253def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4254
4255// System instructions
4256def : MnemonicAlias<"swi", "svc">;
4257
4258// Load / Store Multiple
4259def : MnemonicAlias<"ldmfd", "ldm">;
4260def : MnemonicAlias<"ldmia", "ldm">;
4261def : MnemonicAlias<"stmfd", "stmdb">;
4262def : MnemonicAlias<"stmia", "stm">;
4263def : MnemonicAlias<"stmea", "stm">;
4264
Jim Grosbachf6c05252011-07-21 17:23:04 +00004265// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4266// shift amount is zero (i.e., unspecified).
4267def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4268 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4269def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4270 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004271
4272// PUSH/POP aliases for STM/LDM
4273def : InstAlias<"push${p} $regs",
4274 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4275def : InstAlias<"pop${p} $regs",
4276 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004277
4278// RSB two-operand forms (optional explicit destination operand)
4279def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4280 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4281 Requires<[IsARM]>;
4282def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4283 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4284 Requires<[IsARM]>;
4285def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4286 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4287 cc_out:$s)>, Requires<[IsARM]>;
4288def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4289 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4290 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004291// RSC two-operand forms (optional explicit destination operand)
4292def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4293 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4294 Requires<[IsARM]>;
4295def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4296 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4297 Requires<[IsARM]>;
4298def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4299 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4300 cc_out:$s)>, Requires<[IsARM]>;
4301def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4302 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4303 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004304
4305// SSAT optional shift operand.
4306def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4307 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;