blob: aa1f07d769166fd965d272e5bf6223dc106eddfd [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
400def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
401 int32_t v = N->getZExtValue();
402 return v == 8 || v == 16 || v == 24; }],
403 rot_imm_XFORM> {
404 let PrintMethod = "printRotImmOperand";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000408// (asr or lsl). The 6-bit immediate encodes as:
409// {5} 0 ==> lsl
410// 1 asr
411// {4-0} imm5 shift amount.
412// asr #32 encoded as imm5 == 0.
413def ShifterImmAsmOperand : AsmOperandClass {
414 let Name = "ShifterImm";
415 let ParserMethod = "parseShifterImm";
416}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Owen Anderson92a20222011-07-21 18:54:16 +0000422// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000423def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000424def so_reg_reg : Operand<i32>, // reg reg imm
425 ComplexPattern<i32, 3, "SelectRegShifterOperand",
426 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000427 let EncoderMethod = "getSORegRegOpValue";
428 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000429 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000430 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000431}
Owen Anderson92a20222011-07-21 18:54:16 +0000432
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000433def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000434def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000435 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000436 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000437 let EncoderMethod = "getSORegImmOpValue";
438 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000439 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000440 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000441}
442
443// FIXME: Does this need to be distinct from so_reg?
444def shift_so_reg_reg : Operand<i32>, // reg reg imm
445 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
446 [shl,srl,sra,rotr]> {
447 let EncoderMethod = "getSORegRegOpValue";
448 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000449 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000450}
451
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000453def shift_so_reg_imm : Operand<i32>, // reg reg imm
454 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000455 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000456 let EncoderMethod = "getSORegImmOpValue";
457 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000458 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000459}
Evan Chenga8e29892007-01-19 07:51:42 +0000460
Owen Anderson152d4a42011-07-21 23:38:37 +0000461
Evan Chenga8e29892007-01-19 07:51:42 +0000462// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000463// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000464def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000465def so_imm : Operand<i32>, ImmLeaf<i32, [{
466 return ARM_AM::getSOImmVal(Imm) != -1;
467 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000468 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
Evan Chengc70d1842007-03-20 08:11:30 +0000472// Break so_imm's up into two pieces. This handles immediates with up to 16
473// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
474// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000475def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000476 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000477}]>;
478
479/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
480///
481def arm_i32imm : PatLeaf<(imm), [{
482 if (Subtarget->hasV6T2Ops())
483 return true;
484 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
485}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000486
Jim Grosbach83ab0702011-07-13 22:01:08 +0000487/// imm0_7 predicate - Immediate in the range [0,31].
488def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
489def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
490 return Imm >= 0 && Imm < 8;
491}]> {
492 let ParserMatchClass = Imm0_7AsmOperand;
493}
494
495/// imm0_15 predicate - Immediate in the range [0,31].
496def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
497def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
498 return Imm >= 0 && Imm < 16;
499}]> {
500 let ParserMatchClass = Imm0_15AsmOperand;
501}
502
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000503/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000505def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000507}]> {
508 let ParserMatchClass = Imm0_31AsmOperand;
509}
Evan Chenga8e29892007-01-19 07:51:42 +0000510
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000511/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000512def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
513 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000514}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000515 let EncoderMethod = "getImmMinusOneOpValue";
Owen Anderson793e7962011-07-26 20:54:26 +0000516 let DecoderMethod = "DecodeImmMinusOneOperand";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000517}
518
Jim Grosbachffa32252011-07-19 19:13:28 +0000519// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
520// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000521//
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// FIXME: This really needs a Thumb version separate from the ARM version.
523// While the range is the same, and can thus use the same match class,
524// the encoding is different so it should have a different encoder method.
525def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
526def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000527 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000528 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000529}
530
Jim Grosbached838482011-07-26 16:24:27 +0000531/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
532def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
533def imm24b : Operand<i32>, ImmLeaf<i32, [{
534 return Imm >= 0 && Imm <= 0xffffff;
535}]> {
536 let ParserMatchClass = Imm24bitAsmOperand;
537}
538
539
Evan Chenga9688c42010-12-11 04:11:38 +0000540/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
541/// e.g., 0xf000ffff
542def bf_inv_mask_imm : Operand<i32>,
543 PatLeaf<(imm), [{
544 return ARM::isBitFieldInvertedMask(N->getZExtValue());
545}] > {
546 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
547 let PrintMethod = "printBitfieldInvMaskImmOperand";
548}
549
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000550/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000551def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
552 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000553}]>;
554
555/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000556def width_imm : Operand<i32>, ImmLeaf<i32, [{
557 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558}] > {
559 let EncoderMethod = "getMsbOpValue";
560}
561
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000562def imm1_32_XFORM: SDNodeXForm<imm, [{
563 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
564}]>;
565def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
566def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
567 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000568 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000569 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000570}
571
Jim Grosbachf4943352011-07-25 23:09:14 +0000572def imm1_16_XFORM: SDNodeXForm<imm, [{
573 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
574}]>;
575def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
576def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
577 imm1_16_XFORM> {
578 let PrintMethod = "printImmPlusOneOperand";
579 let ParserMatchClass = Imm1_16AsmOperand;
580}
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000583// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000584//
Jim Grosbach3e556122010-10-26 22:37:02 +0000585def addrmode_imm12 : Operand<i32>,
586 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000587 // 12-bit immediate operand. Note that instructions using this encode
588 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
589 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000590
Chris Lattner2ac19022010-11-15 05:19:05 +0000591 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000592 let PrintMethod = "printAddrModeImm12Operand";
593 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000594}
Jim Grosbach3e556122010-10-26 22:37:02 +0000595// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000596//
Jim Grosbach3e556122010-10-26 22:37:02 +0000597def ldst_so_reg : Operand<i32>,
598 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000601 let PrintMethod = "printAddrMode2Operand";
602 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
603}
604
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// addrmode2 := reg +/- imm12
606// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000607//
Jim Grosbach1610a702011-07-25 20:06:30 +0000608def MemMode2AsmOperand : AsmOperandClass {
609 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000610 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000611}
Evan Chenga8e29892007-01-19 07:51:42 +0000612def addrmode2 : Operand<i32>,
613 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000614 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000615 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000616 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
618}
619
Owen Anderson793e7962011-07-26 20:54:26 +0000620def am2offset_reg : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000622 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000623 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000624 let PrintMethod = "printAddrMode2OffsetOperand";
625 let MIOperandInfo = (ops GPR, i32imm);
626}
627
Owen Anderson793e7962011-07-26 20:54:26 +0000628def am2offset_imm : Operand<i32>,
629 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
630 [], [SDNPWantRoot]> {
631 let EncoderMethod = "getAddrMode2OffsetOpValue";
632 let PrintMethod = "printAddrMode2OffsetOperand";
633 let MIOperandInfo = (ops GPR, i32imm);
634}
635
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637// addrmode3 := reg +/- reg
638// addrmode3 := reg +/- imm8
639//
Jim Grosbach1610a702011-07-25 20:06:30 +0000640def MemMode3AsmOperand : AsmOperandClass {
641 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000642 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000643}
Evan Chenga8e29892007-01-19 07:51:42 +0000644def addrmode3 : Operand<i32>,
645 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000646 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000647 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000648 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000649 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
650}
651
652def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000653 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
654 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000655 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000656 let PrintMethod = "printAddrMode3OffsetOperand";
657 let MIOperandInfo = (ops GPR, i32imm);
658}
659
Jim Grosbache6913602010-11-03 01:01:43 +0000660// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000661//
Jim Grosbache6913602010-11-03 01:01:43 +0000662def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000663 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000664 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
667// addrmode5 := reg +/- imm8*4
668//
Jim Grosbach1610a702011-07-25 20:06:30 +0000669def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000670def addrmode5 : Operand<i32>,
671 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
672 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000673 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000674 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000675 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000676}
677
Bob Wilsond3a07652011-02-07 17:43:09 +0000678// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000679//
680def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000681 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000682 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000683 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000684 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000685}
686
Bob Wilsonda525062011-02-25 06:42:42 +0000687def am6offset : Operand<i32>,
688 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
689 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000690 let PrintMethod = "printAddrMode6OffsetOperand";
691 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000692 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000693}
694
Mon P Wang183c6272011-05-09 17:47:27 +0000695// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
696// (single element from one lane) for size 32.
697def addrmode6oneL32 : Operand<i32>,
698 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
699 let PrintMethod = "printAddrMode6Operand";
700 let MIOperandInfo = (ops GPR:$addr, i32imm);
701 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
702}
703
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000704// Special version of addrmode6 to handle alignment encoding for VLD-dup
705// instructions, specifically VLD4-dup.
706def addrmode6dup : Operand<i32>,
707 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
708 let PrintMethod = "printAddrMode6Operand";
709 let MIOperandInfo = (ops GPR:$addr, i32imm);
710 let EncoderMethod = "getAddrMode6DupAddressOpValue";
711}
712
Evan Chenga8e29892007-01-19 07:51:42 +0000713// addrmodepc := pc + reg
714//
715def addrmodepc : Operand<i32>,
716 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
717 let PrintMethod = "printAddrModePCOperand";
718 let MIOperandInfo = (ops GPR, i32imm);
719}
720
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000721// addrmode7 := reg
722// Used by load/store exclusive instructions. Useful to enable right assembly
723// parsing and printing. Not used for any codegen matching.
724//
Jim Grosbach1610a702011-07-25 20:06:30 +0000725def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000726def addrmode7 : Operand<i32> {
727 let PrintMethod = "printAddrMode7Operand";
728 let MIOperandInfo = (ops GPR);
729 let ParserMatchClass = MemMode7AsmOperand;
730}
731
Bob Wilson4f38b382009-08-21 21:58:55 +0000732def nohash_imm : Operand<i32> {
733 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000734}
735
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000736def CoprocNumAsmOperand : AsmOperandClass {
737 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000738 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000739}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000740def p_imm : Operand<i32> {
741 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000742 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000743}
744
Jim Grosbach1610a702011-07-25 20:06:30 +0000745def CoprocRegAsmOperand : AsmOperandClass {
746 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000747 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000748}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000749def c_imm : Operand<i32> {
750 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000751 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000752}
753
Evan Chenga8e29892007-01-19 07:51:42 +0000754//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000755
Evan Cheng37f25d92008-08-28 23:39:26 +0000756include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000757
758//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000759// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000760//
761
Evan Cheng3924f782008-08-29 07:36:24 +0000762/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000763/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000764multiclass AsI1_bin_irs<bits<4> opcod, string opc,
765 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000766 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000767 // The register-immediate version is re-materializable. This is useful
768 // in particular for taking the address of a local.
769 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000770 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
771 iii, opc, "\t$Rd, $Rn, $imm",
772 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
773 bits<4> Rd;
774 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000775 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000777 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000778 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000779 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000781 }
Jim Grosbach62547262010-10-11 18:51:51 +0000782 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
783 iir, opc, "\t$Rd, $Rn, $Rm",
784 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000785 bits<4> Rd;
786 bits<4> Rn;
787 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000788 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000789 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000790 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{15-12} = Rd;
792 let Inst{11-4} = 0b00000000;
793 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000794 }
Owen Anderson92a20222011-07-21 18:54:16 +0000795
796 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000797 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000798 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000799 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000800 bits<4> Rd;
801 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000802 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000803 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000804 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000805 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000806 let Inst{11-5} = shift{11-5};
807 let Inst{4} = 0;
808 let Inst{3-0} = shift{3-0};
809 }
810
811 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000812 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000813 iis, opc, "\t$Rd, $Rn, $shift",
814 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
815 bits<4> Rd;
816 bits<4> Rn;
817 bits<12> shift;
818 let Inst{25} = 0;
819 let Inst{19-16} = Rn;
820 let Inst{15-12} = Rd;
821 let Inst{11-8} = shift{11-8};
822 let Inst{7} = 0;
823 let Inst{6-5} = shift{6-5};
824 let Inst{4} = 1;
825 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000827
828 // Assembly aliases for optional destination operand when it's the same
829 // as the source operand.
830 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
831 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
832 so_imm:$imm, pred:$p,
833 cc_out:$s)>,
834 Requires<[IsARM]>;
835 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
836 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
837 GPR:$Rm, pred:$p,
838 cc_out:$s)>,
839 Requires<[IsARM]>;
840 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000841 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
842 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000843 cc_out:$s)>,
844 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000845 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
846 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
847 so_reg_reg:$shift, pred:$p,
848 cc_out:$s)>,
849 Requires<[IsARM]>;
850
Evan Chenga8e29892007-01-19 07:51:42 +0000851}
852
Evan Cheng1e249e32009-06-25 20:59:23 +0000853/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000854/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000855let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000856multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
857 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
858 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000859 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
860 iii, opc, "\t$Rd, $Rn, $imm",
861 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000866 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000867 let Inst{19-16} = Rn;
868 let Inst{15-12} = Rd;
869 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000871 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
872 iir, opc, "\t$Rd, $Rn, $Rm",
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
874 bits<4> Rd;
875 bits<4> Rn;
876 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000877 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000878 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{19-16} = Rn;
881 let Inst{15-12} = Rd;
882 let Inst{11-4} = 0b00000000;
883 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000884 }
Owen Anderson92a20222011-07-21 18:54:16 +0000885 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000886 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000887 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000893 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{19-16} = Rn;
895 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000896 let Inst{11-5} = shift{11-5};
897 let Inst{4} = 0;
898 let Inst{3-0} = shift{3-0};
899 }
900
901 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000902 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000903 iis, opc, "\t$Rd, $Rn, $shift",
904 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
905 bits<4> Rd;
906 bits<4> Rn;
907 bits<12> shift;
908 let Inst{25} = 0;
909 let Inst{20} = 1;
910 let Inst{19-16} = Rn;
911 let Inst{15-12} = Rd;
912 let Inst{11-8} = shift{11-8};
913 let Inst{7} = 0;
914 let Inst{6-5} = shift{6-5};
915 let Inst{4} = 1;
916 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000917 }
Evan Cheng071a2792007-09-11 19:55:27 +0000918}
Evan Chengc85e8322007-07-05 07:13:32 +0000919}
920
921/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000922/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000923/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000924let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000925multiclass AI1_cmp_irs<bits<4> opcod, string opc,
926 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
927 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
929 opc, "\t$Rn, $imm",
930 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000931 bits<4> Rn;
932 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000934 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000935 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000936 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000938 }
939 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
940 opc, "\t$Rn, $Rm",
941 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 bits<4> Rn;
943 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000944 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000945 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000946 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{19-16} = Rn;
948 let Inst{15-12} = 0b0000;
949 let Inst{11-4} = 0b00000000;
950 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 }
Owen Anderson92a20222011-07-21 18:54:16 +0000952 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000953 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000954 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000955 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 bits<4> Rn;
957 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{19-16} = Rn;
961 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000962 let Inst{11-5} = shift{11-5};
963 let Inst{4} = 0;
964 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000965 }
Owen Anderson92a20222011-07-21 18:54:16 +0000966 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000967 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000968 opc, "\t$Rn, $shift",
969 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
970 bits<4> Rn;
971 bits<12> shift;
972 let Inst{25} = 0;
973 let Inst{20} = 1;
974 let Inst{19-16} = Rn;
975 let Inst{15-12} = 0b0000;
976 let Inst{11-8} = shift{11-8};
977 let Inst{7} = 0;
978 let Inst{6-5} = shift{6-5};
979 let Inst{4} = 1;
980 let Inst{3-0} = shift{3-0};
981 }
982
Evan Cheng071a2792007-09-11 19:55:27 +0000983}
Evan Chenga8e29892007-01-19 07:51:42 +0000984}
985
Evan Cheng576a3962010-09-25 00:49:35 +0000986/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000987/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000988/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000989class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
990 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
991 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
992 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
993 Requires<[IsARM, HasV6]> {
994 bits<4> Rd;
995 bits<4> Rm;
996 bits<2> rot;
997 let Inst{19-16} = 0b1111;
998 let Inst{15-12} = Rd;
999 let Inst{11-10} = rot;
1000 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001001}
1002
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001003class AI_ext_rrot_np<bits<8> opcod, string opc>
1004 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1005 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1006 Requires<[IsARM, HasV6]> {
1007 bits<2> rot;
1008 let Inst{19-16} = 0b1111;
1009 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001010}
1011
Evan Cheng576a3962010-09-25 00:49:35 +00001012/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001013/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001014class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1015 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1016 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1017 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1018 Requires<[IsARM, HasV6]> {
1019 bits<4> Rd;
1020 bits<4> Rm;
1021 bits<4> Rn;
1022 bits<2> rot;
1023 let Inst{19-16} = Rn;
1024 let Inst{15-12} = Rd;
1025 let Inst{11-10} = rot;
1026 let Inst{9-4} = 0b000111;
1027 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001028}
1029
Jim Grosbach70327412011-07-27 17:48:13 +00001030class AI_exta_rrot_np<bits<8> opcod, string opc>
1031 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1032 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1033 Requires<[IsARM, HasV6]> {
1034 bits<4> Rn;
1035 bits<2> rot;
1036 let Inst{19-16} = Rn;
1037 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001038}
1039
Evan Cheng62674222009-06-25 23:34:10 +00001040/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001041multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001042 string baseOpc, bit Commutable = 0> {
1043 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001044 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1045 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1046 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001047 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001048 bits<4> Rd;
1049 bits<4> Rn;
1050 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001051 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001052 let Inst{15-12} = Rd;
1053 let Inst{19-16} = Rn;
1054 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001055 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001056 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1057 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1058 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001059 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001060 bits<4> Rd;
1061 bits<4> Rn;
1062 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001063 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001064 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001065 let isCommutable = Commutable;
1066 let Inst{3-0} = Rm;
1067 let Inst{15-12} = Rd;
1068 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001069 }
Owen Anderson92a20222011-07-21 18:54:16 +00001070 def rsi : AsI1<opcod, (outs GPR:$Rd),
1071 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001072 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001073 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001074 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001075 bits<4> Rd;
1076 bits<4> Rn;
1077 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001078 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001079 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001080 let Inst{15-12} = Rd;
1081 let Inst{11-5} = shift{11-5};
1082 let Inst{4} = 0;
1083 let Inst{3-0} = shift{3-0};
1084 }
1085 def rsr : AsI1<opcod, (outs GPR:$Rd),
1086 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001087 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001088 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1089 Requires<[IsARM]> {
1090 bits<4> Rd;
1091 bits<4> Rn;
1092 bits<12> shift;
1093 let Inst{25} = 0;
1094 let Inst{19-16} = Rn;
1095 let Inst{15-12} = Rd;
1096 let Inst{11-8} = shift{11-8};
1097 let Inst{7} = 0;
1098 let Inst{6-5} = shift{6-5};
1099 let Inst{4} = 1;
1100 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001101 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001102 }
1103 // Assembly aliases for optional destination operand when it's the same
1104 // as the source operand.
1105 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1106 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1107 so_imm:$imm, pred:$p,
1108 cc_out:$s)>,
1109 Requires<[IsARM]>;
1110 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1111 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1112 GPR:$Rm, pred:$p,
1113 cc_out:$s)>,
1114 Requires<[IsARM]>;
1115 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001116 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1117 so_reg_imm:$shift, pred:$p,
1118 cc_out:$s)>,
1119 Requires<[IsARM]>;
1120 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1121 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1122 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001123 cc_out:$s)>,
1124 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001125}
1126
Jim Grosbache5165492009-11-09 00:11:35 +00001127// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001128// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1129let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001130multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001131 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001132 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001133 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001134 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001135 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001136 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1137 let isCommutable = Commutable;
1138 }
Owen Anderson92a20222011-07-21 18:54:16 +00001139 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001140 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001141 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1142 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1143 4, IIC_iALUsr,
1144 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001145}
Evan Chengc85e8322007-07-05 07:13:32 +00001146}
1147
Jim Grosbach3e556122010-10-26 22:37:02 +00001148let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001149multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001150 InstrItinClass iir, PatFrag opnode> {
1151 // Note: We use the complex addrmode_imm12 rather than just an input
1152 // GPR and a constrained immediate so that we can use this to match
1153 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001154 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001155 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1156 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001157 bits<4> Rt;
1158 bits<17> addr;
1159 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1160 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001161 let Inst{15-12} = Rt;
1162 let Inst{11-0} = addr{11-0}; // imm12
1163 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001164 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001165 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1166 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001167 bits<4> Rt;
1168 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001169 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001170 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1171 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001172 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001173 let Inst{11-0} = shift{11-0};
1174 }
1175}
1176}
1177
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001178multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001179 InstrItinClass iir, PatFrag opnode> {
1180 // Note: We use the complex addrmode_imm12 rather than just an input
1181 // GPR and a constrained immediate so that we can use this to match
1182 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001183 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001184 (ins GPR:$Rt, addrmode_imm12:$addr),
1185 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1186 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1187 bits<4> Rt;
1188 bits<17> addr;
1189 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1190 let Inst{19-16} = addr{16-13}; // Rn
1191 let Inst{15-12} = Rt;
1192 let Inst{11-0} = addr{11-0}; // imm12
1193 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001194 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001195 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1196 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1197 bits<4> Rt;
1198 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001199 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001200 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1201 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001202 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001203 let Inst{11-0} = shift{11-0};
1204 }
1205}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001206//===----------------------------------------------------------------------===//
1207// Instructions
1208//===----------------------------------------------------------------------===//
1209
Evan Chenga8e29892007-01-19 07:51:42 +00001210//===----------------------------------------------------------------------===//
1211// Miscellaneous Instructions.
1212//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001213
Evan Chenga8e29892007-01-19 07:51:42 +00001214/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1215/// the function. The first operand is the ID# for this instruction, the second
1216/// is the index into the MachineConstantPool that this is, the third is the
1217/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001218let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001219def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001220PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001221 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001222
Jim Grosbach4642ad32010-02-22 23:10:38 +00001223// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1224// from removing one half of the matched pairs. That breaks PEI, which assumes
1225// these will always be in pairs, and asserts if it finds otherwise. Better way?
1226let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001227def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001228PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001229 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001230
Jim Grosbach64171712010-02-16 21:07:46 +00001231def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001232PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001233 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001234}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001235
Johnny Chenf4d81052010-02-12 22:53:19 +00001236def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001237 [/* For disassembly only; pattern left blank */]>,
1238 Requires<[IsARM, HasV6T2]> {
1239 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001240 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001241 let Inst{7-0} = 0b00000000;
1242}
1243
Johnny Chenf4d81052010-02-12 22:53:19 +00001244def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1245 [/* For disassembly only; pattern left blank */]>,
1246 Requires<[IsARM, HasV6T2]> {
1247 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001248 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001249 let Inst{7-0} = 0b00000001;
1250}
1251
1252def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1253 [/* For disassembly only; pattern left blank */]>,
1254 Requires<[IsARM, HasV6T2]> {
1255 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001256 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001257 let Inst{7-0} = 0b00000010;
1258}
1259
1260def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1261 [/* For disassembly only; pattern left blank */]>,
1262 Requires<[IsARM, HasV6T2]> {
1263 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001264 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001265 let Inst{7-0} = 0b00000011;
1266}
1267
Johnny Chen2ec5e492010-02-22 21:50:40 +00001268def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001269 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001270 bits<4> Rd;
1271 bits<4> Rn;
1272 bits<4> Rm;
1273 let Inst{3-0} = Rm;
1274 let Inst{15-12} = Rd;
1275 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001276 let Inst{27-20} = 0b01101000;
1277 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001278 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001279}
1280
Johnny Chenf4d81052010-02-12 22:53:19 +00001281def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001282 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001283 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001284 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001285 let Inst{7-0} = 0b00000100;
1286}
1287
Johnny Chenc6f7b272010-02-11 18:12:29 +00001288// The i32imm operand $val can be used by a debugger to store more information
1289// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001290def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1291 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001292 bits<16> val;
1293 let Inst{3-0} = val{3-0};
1294 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001295 let Inst{27-20} = 0b00010010;
1296 let Inst{7-4} = 0b0111;
1297}
1298
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001299// Change Processor State is a system instruction -- for disassembly and
1300// parsing only.
1301// FIXME: Since the asm parser has currently no clean way to handle optional
1302// operands, create 3 versions of the same instruction. Once there's a clean
1303// framework to represent optional operands, change this behavior.
1304class CPS<dag iops, string asm_ops>
1305 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1306 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1307 bits<2> imod;
1308 bits<3> iflags;
1309 bits<5> mode;
1310 bit M;
1311
Johnny Chenb98e1602010-02-12 18:55:33 +00001312 let Inst{31-28} = 0b1111;
1313 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001314 let Inst{19-18} = imod;
1315 let Inst{17} = M; // Enabled if mode is set;
1316 let Inst{16} = 0;
1317 let Inst{8-6} = iflags;
1318 let Inst{5} = 0;
1319 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001320}
1321
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001322let M = 1 in
1323 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1324 "$imod\t$iflags, $mode">;
1325let mode = 0, M = 0 in
1326 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1327
1328let imod = 0, iflags = 0, M = 1 in
1329 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1330
Johnny Chenb92a23f2010-02-21 04:42:01 +00001331// Preload signals the memory system of possible future data/instruction access.
1332// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001333multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001334
Evan Chengdfed19f2010-11-03 06:34:55 +00001335 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001336 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001337 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001338 bits<4> Rt;
1339 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001340 let Inst{31-26} = 0b111101;
1341 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001342 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001343 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001344 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001345 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001346 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001347 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001348 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001349 }
1350
Evan Chengdfed19f2010-11-03 06:34:55 +00001351 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001352 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001353 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001354 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001355 let Inst{31-26} = 0b111101;
1356 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001357 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001358 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001359 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001360 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001361 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001362 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001363 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001364 }
1365}
1366
Evan Cheng416941d2010-11-04 05:19:35 +00001367defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1368defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1369defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001370
Jim Grosbach53a89d62011-07-22 17:46:13 +00001371def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001372 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001373 bits<1> end;
1374 let Inst{31-10} = 0b1111000100000001000000;
1375 let Inst{9} = end;
1376 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001377}
1378
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001379def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1380 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001381 bits<4> opt;
1382 let Inst{27-4} = 0b001100100000111100001111;
1383 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001384}
1385
Johnny Chenba6e0332010-02-11 17:14:31 +00001386// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001387let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001388def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001389 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001390 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001391 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001392}
1393
Evan Cheng12c3a532008-11-06 17:48:05 +00001394// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001395let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001396def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001397 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001398 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001399
Evan Cheng325474e2008-01-07 23:56:57 +00001400let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001401def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001402 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001403 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001404
Jim Grosbach53694262010-11-18 01:15:56 +00001405def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001406 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001407 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001408
Jim Grosbach53694262010-11-18 01:15:56 +00001409def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001410 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001411 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001412
Jim Grosbach53694262010-11-18 01:15:56 +00001413def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001414 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001415 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001416
Jim Grosbach53694262010-11-18 01:15:56 +00001417def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001418 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001419 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001420}
Chris Lattner13c63102008-01-06 05:55:01 +00001421let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001422def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001423 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001424
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001425def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001426 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001427 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001428
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001429def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001430 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001431}
Evan Cheng12c3a532008-11-06 17:48:05 +00001432} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001433
Evan Chenge07715c2009-06-23 05:25:29 +00001434
1435// LEApcrel - Load a pc-relative address into a register without offending the
1436// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001437let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001438// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001439// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1440// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001441def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001442 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001443 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001444 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001445 let Inst{27-25} = 0b001;
1446 let Inst{20} = 0;
1447 let Inst{19-16} = 0b1111;
1448 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001449 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001450}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001451def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001452 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001453
1454def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1455 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001456 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001457
Evan Chenga8e29892007-01-19 07:51:42 +00001458//===----------------------------------------------------------------------===//
1459// Control Flow Instructions.
1460//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001461
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001462let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1463 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001464 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001465 "bx", "\tlr", [(ARMretflag)]>,
1466 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001467 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001468 }
1469
1470 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001471 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001472 "mov", "\tpc, lr", [(ARMretflag)]>,
1473 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001474 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001475 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001476}
Rafael Espindola27185192006-09-29 21:20:16 +00001477
Bob Wilson04ea6e52009-10-28 00:37:03 +00001478// Indirect branches
1479let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001480 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001481 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001482 [(brind GPR:$dst)]>,
1483 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001484 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001485 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001486 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001487 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001488
Jim Grosbachd447ac62011-07-13 20:21:31 +00001489 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1490 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001491 Requires<[IsARM, HasV4T]> {
1492 bits<4> dst;
1493 let Inst{27-4} = 0b000100101111111111110001;
1494 let Inst{3-0} = dst;
1495 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001496}
1497
Evan Cheng1e0eab12010-11-29 22:43:27 +00001498// All calls clobber the non-callee saved registers. SP is marked as
1499// a use to prevent stack-pointer assignments that appear immediately
1500// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001501let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001502 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001503 // FIXME: Do we really need a non-predicated version? If so, it should
1504 // at least be a pseudo instruction expanding to the predicated version
1505 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001506 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001507 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001508 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001509 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001510 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001511 Requires<[IsARM, IsNotDarwin]> {
1512 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001513 bits<24> func;
1514 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001515 }
Evan Cheng277f0742007-06-19 21:05:09 +00001516
Jason W Kim685c3502011-02-04 19:47:15 +00001517 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001518 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001519 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001520 Requires<[IsARM, IsNotDarwin]> {
1521 bits<24> func;
1522 let Inst{23-0} = func;
1523 }
Evan Cheng277f0742007-06-19 21:05:09 +00001524
Evan Chenga8e29892007-01-19 07:51:42 +00001525 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001526 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001527 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001528 [(ARMcall GPR:$func)]>,
1529 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001530 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001531 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001532 let Inst{3-0} = func;
1533 }
1534
1535 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1536 IIC_Br, "blx", "\t$func",
1537 [(ARMcall_pred GPR:$func)]>,
1538 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1539 bits<4> func;
1540 let Inst{27-4} = 0b000100101111111111110011;
1541 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001542 }
1543
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001544 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001545 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001546 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001547 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001548 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001549
1550 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001551 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001552 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001553 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001554}
1555
David Goodwin1a8f36e2009-08-12 18:31:53 +00001556let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001557 // On Darwin R9 is call-clobbered.
1558 // R7 is marked as a use to prevent frame-pointer assignments from being
1559 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001560 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001561 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001562 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001563 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001564 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1565 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001566
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001567 def BLr9_pred : ARMPseudoExpand<(outs),
1568 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001569 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001570 [(ARMcall_pred tglobaladdr:$func)],
1571 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001572 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001573
1574 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001575 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001576 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001577 [(ARMcall GPR:$func)],
1578 (BLX GPR:$func)>,
1579 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001580
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001581 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001582 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001583 [(ARMcall_pred GPR:$func)],
1584 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001585 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001586
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001587 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001588 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001589 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001590 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001591 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001592
1593 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001594 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001595 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001597}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001598
David Goodwin1a8f36e2009-08-12 18:31:53 +00001599let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001600 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1601 // a two-value operand where a dag node expects two operands. :(
1602 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1603 IIC_Br, "b", "\t$target",
1604 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1605 bits<24> target;
1606 let Inst{23-0} = target;
1607 }
1608
Evan Chengaeafca02007-05-16 07:45:54 +00001609 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001610 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001611 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001612 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1613 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001614 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001615 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001616 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001617
Jim Grosbach2dc77682010-11-29 18:37:44 +00001618 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1619 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001620 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001621 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001622 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001623 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1624 // into i12 and rs suffixed versions.
1625 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001626 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001627 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001628 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001629 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001630 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001631 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001632 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001633 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001634 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001635 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001636 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001637
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001638}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001639
Johnny Chen8901e6f2011-03-31 17:53:50 +00001640// BLX (immediate) -- for disassembly only
1641def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1642 "blx\t$target", [/* pattern left blank */]>,
1643 Requires<[IsARM, HasV5T]> {
1644 let Inst{31-25} = 0b1111101;
1645 bits<25> target;
1646 let Inst{23-0} = target{24-1};
1647 let Inst{24} = target{0};
1648}
1649
Jim Grosbach898e7e22011-07-13 20:25:01 +00001650// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001651def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001652 [/* pattern left blank */]> {
1653 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001654 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001655 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001656 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001657 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001658}
1659
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001660// Tail calls.
1661
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001662let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1663 // Darwin versions.
1664 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1665 Uses = [SP] in {
1666 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1667 IIC_Br, []>, Requires<[IsDarwin]>;
1668
1669 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1670 IIC_Br, []>, Requires<[IsDarwin]>;
1671
Jim Grosbach245f5e82011-07-08 18:50:22 +00001672 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001673 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001674 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1675 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001676
Jim Grosbach245f5e82011-07-08 18:50:22 +00001677 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001678 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001679 (BX GPR:$dst)>,
1680 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001681
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001682 }
1683
1684 // Non-Darwin versions (the difference is R9).
1685 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1686 Uses = [SP] in {
1687 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1688 IIC_Br, []>, Requires<[IsNotDarwin]>;
1689
1690 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1691 IIC_Br, []>, Requires<[IsNotDarwin]>;
1692
Jim Grosbach245f5e82011-07-08 18:50:22 +00001693 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001694 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001695 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1696 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001697
Jim Grosbach245f5e82011-07-08 18:50:22 +00001698 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001699 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001700 (BX GPR:$dst)>,
1701 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001702 }
1703}
1704
1705
1706
1707
1708
Johnny Chen0296f3e2010-02-16 21:59:54 +00001709// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001710def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1711 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001712 bits<4> opt;
1713 let Inst{23-4} = 0b01100000000000000111;
1714 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001715}
1716
Jim Grosbached838482011-07-26 16:24:27 +00001717// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001718let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001719def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001720 bits<24> svc;
1721 let Inst{23-0} = svc;
1722}
Johnny Chen85d5a892010-02-10 18:02:25 +00001723}
1724
Johnny Chenfb566792010-02-17 21:39:10 +00001725// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001726let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001727def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1728 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001729 [/* For disassembly only; pattern left blank */]> {
1730 let Inst{31-28} = 0b1111;
1731 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001732 let Inst{19-8} = 0xd05;
1733 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001734}
1735
Jim Grosbache6913602010-11-03 01:01:43 +00001736def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1737 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001738 [/* For disassembly only; pattern left blank */]> {
1739 let Inst{31-28} = 0b1111;
1740 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001741 let Inst{19-8} = 0xd05;
1742 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001743}
1744
Johnny Chenfb566792010-02-17 21:39:10 +00001745// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001746def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1747 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001748 [/* For disassembly only; pattern left blank */]> {
1749 let Inst{31-28} = 0b1111;
1750 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001751 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001752}
1753
Jim Grosbache6913602010-11-03 01:01:43 +00001754def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1755 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001756 [/* For disassembly only; pattern left blank */]> {
1757 let Inst{31-28} = 0b1111;
1758 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001759 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001760}
Chris Lattner39ee0362010-10-31 19:10:56 +00001761} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001762
Evan Chenga8e29892007-01-19 07:51:42 +00001763//===----------------------------------------------------------------------===//
1764// Load / store Instructions.
1765//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001766
Evan Chenga8e29892007-01-19 07:51:42 +00001767// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001768
1769
Evan Cheng7e2fe912010-10-28 06:47:08 +00001770defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001771 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001772defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001773 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001774defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001775 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001776defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001777 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001778
Evan Chengfa775d02007-03-19 07:20:03 +00001779// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001780let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1781 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001782def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001783 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1784 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001785 bits<4> Rt;
1786 bits<17> addr;
1787 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1788 let Inst{19-16} = 0b1111;
1789 let Inst{15-12} = Rt;
1790 let Inst{11-0} = addr{11-0}; // imm12
1791}
Evan Chengfa775d02007-03-19 07:20:03 +00001792
Evan Chenga8e29892007-01-19 07:51:42 +00001793// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001794def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001795 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1796 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001797
Evan Chenga8e29892007-01-19 07:51:42 +00001798// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001799def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001800 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1801 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001802
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001803def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001804 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1805 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001806
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001807let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001808// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001809def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1810 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001811 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001812 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001813}
Rafael Espindolac391d162006-10-23 20:34:27 +00001814
Evan Chenga8e29892007-01-19 07:51:42 +00001815// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001816multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001817 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1818 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001819 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1820 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001821 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001822 // {12} isAdd
1823 // {11-0} imm12/Rm
1824 bits<18> addr;
1825 let Inst{25} = addr{13};
1826 let Inst{23} = addr{12};
1827 let Inst{19-16} = addr{17-14};
1828 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001829 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001830 }
Owen Anderson793e7962011-07-26 20:54:26 +00001831
1832 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1833 (ins GPR:$Rn, am2offset_reg:$offset),
1834 IndexModePost, LdFrm, itin,
1835 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1836 // {12} isAdd
1837 // {11-0} imm12/Rm
1838 bits<14> offset;
1839 bits<4> Rn;
1840 let Inst{25} = 1;
1841 let Inst{23} = offset{12};
1842 let Inst{19-16} = Rn;
1843 let Inst{11-0} = offset{11-0};
1844 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1845 }
1846
1847 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1848 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001849 IndexModePost, LdFrm, itin,
1850 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001851 // {12} isAdd
1852 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001853 bits<14> offset;
1854 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001855 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001856 let Inst{23} = offset{12};
1857 let Inst{19-16} = Rn;
1858 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001859 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001860 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001861}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001862
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001863let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001864defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1865defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001866}
Rafael Espindola450856d2006-12-12 00:37:38 +00001867
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001868multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1869 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1870 (ins addrmode3:$addr), IndexModePre,
1871 LdMiscFrm, itin,
1872 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1873 bits<14> addr;
1874 let Inst{23} = addr{8}; // U bit
1875 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1876 let Inst{19-16} = addr{12-9}; // Rn
1877 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1878 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1879 }
1880 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1881 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1882 LdMiscFrm, itin,
1883 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001884 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001885 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001886 let Inst{23} = offset{8}; // U bit
1887 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001888 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001889 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1890 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001891 }
1892}
Rafael Espindola4e307642006-09-08 16:59:47 +00001893
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001894let mayLoad = 1, neverHasSideEffects = 1 in {
1895defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1896defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1897defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001898let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001899def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1900 (ins addrmode3:$addr), IndexModePre,
1901 LdMiscFrm, IIC_iLoad_d_ru,
1902 "ldrd", "\t$Rt, $Rt2, $addr!",
1903 "$addr.base = $Rn_wb", []> {
1904 bits<14> addr;
1905 let Inst{23} = addr{8}; // U bit
1906 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1907 let Inst{19-16} = addr{12-9}; // Rn
1908 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1909 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1910}
1911def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1912 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1913 LdMiscFrm, IIC_iLoad_d_ru,
1914 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1915 "$Rn = $Rn_wb", []> {
1916 bits<10> offset;
1917 bits<4> Rn;
1918 let Inst{23} = offset{8}; // U bit
1919 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1920 let Inst{19-16} = Rn;
1921 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1922 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1923}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001924} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001925} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001926
Johnny Chenadb561d2010-02-18 03:27:42 +00001927// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001928let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001929def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1930 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1931 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1932 // {17-14} Rn
1933 // {13} 1 == Rm, 0 == imm12
1934 // {12} isAdd
1935 // {11-0} imm12/Rm
1936 bits<18> addr;
1937 let Inst{25} = addr{13};
1938 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001939 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001940 let Inst{19-16} = addr{17-14};
1941 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001942 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001943}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001944def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1945 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1946 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1947 // {17-14} Rn
1948 // {13} 1 == Rm, 0 == imm12
1949 // {12} isAdd
1950 // {11-0} imm12/Rm
1951 bits<18> addr;
1952 let Inst{25} = addr{13};
1953 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001954 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001955 let Inst{19-16} = addr{17-14};
1956 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001957 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001958}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001959def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1960 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1961 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001962 let Inst{21} = 1; // overwrite
1963}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001964def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1965 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1966 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001967 let Inst{21} = 1; // overwrite
1968}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001969def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1970 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1971 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001972 let Inst{21} = 1; // overwrite
1973}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001974}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001975
Evan Chenga8e29892007-01-19 07:51:42 +00001976// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001977
1978// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001979def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001980 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1981 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001982
Evan Chenga8e29892007-01-19 07:51:42 +00001983// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001984let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1985def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001986 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001987 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001988
1989// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00001990def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
1991 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001992 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001993 "str", "\t$Rt, [$Rn, $offset]!",
1994 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00001995 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00001996 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
1997def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
1998 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
1999 IndexModePre, StFrm, IIC_iStore_ru,
2000 "str", "\t$Rt, [$Rn, $offset]!",
2001 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2002 [(set GPR:$Rn_wb,
2003 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002004
Owen Anderson793e7962011-07-26 20:54:26 +00002005
2006
2007def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2008 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002009 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002010 "str", "\t$Rt, [$Rn], $offset",
2011 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002012 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002013 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2014def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2015 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2016 IndexModePost, StFrm, IIC_iStore_ru,
2017 "str", "\t$Rt, [$Rn], $offset",
2018 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2019 [(set GPR:$Rn_wb,
2020 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002021
Owen Anderson793e7962011-07-26 20:54:26 +00002022
2023def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2024 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002025 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002026 "strb", "\t$Rt, [$Rn, $offset]!",
2027 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002028 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002029 GPR:$Rn, am2offset_reg:$offset))]>;
2030def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2031 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2032 IndexModePre, StFrm, IIC_iStore_bh_ru,
2033 "strb", "\t$Rt, [$Rn, $offset]!",
2034 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2035 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2036 GPR:$Rn, am2offset_imm:$offset))]>;
2037
2038def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2039 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002040 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002041 "strb", "\t$Rt, [$Rn], $offset",
2042 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002043 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002044 GPR:$Rn, am2offset_reg:$offset))]>;
2045def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2046 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2047 IndexModePost, StFrm, IIC_iStore_bh_ru,
2048 "strb", "\t$Rt, [$Rn], $offset",
2049 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2050 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2051 GPR:$Rn, am2offset_imm:$offset))]>;
2052
Jim Grosbacha1b41752010-11-19 22:06:57 +00002053
Jim Grosbach2dc77682010-11-29 18:37:44 +00002054def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2055 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2056 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002057 "strh", "\t$Rt, [$Rn, $offset]!",
2058 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002059 [(set GPR:$Rn_wb,
2060 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002061
Jim Grosbach2dc77682010-11-29 18:37:44 +00002062def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2063 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2064 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002065 "strh", "\t$Rt, [$Rn], $offset",
2066 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002067 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2068 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002069
Johnny Chen39a4bb32010-02-18 22:31:18 +00002070// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002071let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002072def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2073 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002074 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002075 "strd", "\t$src1, $src2, [$base, $offset]!",
2076 "$base = $base_wb", []>;
2077
2078// For disassembly only
2079def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2080 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002081 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002082 "strd", "\t$src1, $src2, [$base], $offset",
2083 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002084} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002085
Johnny Chenad4df4c2010-03-01 19:22:00 +00002086// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002087
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002088def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2089 IndexModePost, StFrm, IIC_iStore_ru,
2090 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002091 [/* For disassembly only; pattern left blank */]> {
2092 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002093 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002094}
2095
2096def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2097 IndexModePost, StFrm, IIC_iStore_bh_ru,
2098 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2099 [/* For disassembly only; pattern left blank */]> {
2100 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002101 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002102}
2103
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002104def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002105 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002106 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002107 [/* For disassembly only; pattern left blank */]> {
2108 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002109 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002110}
2111
Evan Chenga8e29892007-01-19 07:51:42 +00002112//===----------------------------------------------------------------------===//
2113// Load / store multiple Instructions.
2114//
2115
Bill Wendling6c470b82010-11-13 09:09:38 +00002116multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2117 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002118 // IA is the default, so no need for an explicit suffix on the
2119 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002120 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002121 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2122 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002123 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002124 let Inst{24-23} = 0b01; // Increment After
2125 let Inst{21} = 0; // No writeback
2126 let Inst{20} = L_bit;
2127 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002128 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002129 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2130 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002131 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002132 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002133 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002134 let Inst{20} = L_bit;
2135 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002136 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002137 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2138 IndexModeNone, f, itin,
2139 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2140 let Inst{24-23} = 0b00; // Decrement After
2141 let Inst{21} = 0; // No writeback
2142 let Inst{20} = L_bit;
2143 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002144 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002145 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2146 IndexModeUpd, f, itin_upd,
2147 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2148 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002149 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002150 let Inst{20} = L_bit;
2151 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002152 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002153 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2154 IndexModeNone, f, itin,
2155 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2156 let Inst{24-23} = 0b10; // Decrement Before
2157 let Inst{21} = 0; // No writeback
2158 let Inst{20} = L_bit;
2159 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002160 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002161 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2162 IndexModeUpd, f, itin_upd,
2163 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2164 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002165 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002166 let Inst{20} = L_bit;
2167 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002168 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002169 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2170 IndexModeNone, f, itin,
2171 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2172 let Inst{24-23} = 0b11; // Increment Before
2173 let Inst{21} = 0; // No writeback
2174 let Inst{20} = L_bit;
2175 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002176 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002177 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2178 IndexModeUpd, f, itin_upd,
2179 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2180 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002181 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002182 let Inst{20} = L_bit;
2183 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002184}
Bill Wendling6c470b82010-11-13 09:09:38 +00002185
Bill Wendlingc93989a2010-11-13 11:20:05 +00002186let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002187
2188let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2189defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2190
2191let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2192defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2193
2194} // neverHasSideEffects
2195
Bill Wendling73fe34a2010-11-16 01:16:36 +00002196// FIXME: remove when we have a way to marking a MI with these properties.
2197// FIXME: Should pc be an implicit operand like PICADD, etc?
2198let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2199 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002200def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2201 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002202 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002203 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002204 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002205
Evan Chenga8e29892007-01-19 07:51:42 +00002206//===----------------------------------------------------------------------===//
2207// Move Instructions.
2208//
2209
Evan Chengcd799b92009-06-12 20:46:18 +00002210let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002211def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2212 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2213 bits<4> Rd;
2214 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002215
Johnny Chen103bf952011-04-01 23:30:25 +00002216 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002217 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002218 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002219 let Inst{3-0} = Rm;
2220 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002221}
2222
Dale Johannesen38d5f042010-06-15 22:24:08 +00002223// A version for the smaller set of tail call registers.
2224let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002225def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002226 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2227 bits<4> Rd;
2228 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002229
Dale Johannesen38d5f042010-06-15 22:24:08 +00002230 let Inst{11-4} = 0b00000000;
2231 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002232 let Inst{3-0} = Rm;
2233 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002234}
2235
Owen Anderson152d4a42011-07-21 23:38:37 +00002236def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2237 DPSoRegRegFrm, IIC_iMOVsr,
2238 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002239 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002240 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002241 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002242 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002243 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002244 let Inst{11-8} = src{11-8};
2245 let Inst{7} = 0;
2246 let Inst{6-5} = src{6-5};
2247 let Inst{4} = 1;
2248 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002249 let Inst{25} = 0;
2250}
Evan Chenga2515702007-03-19 07:09:02 +00002251
Owen Anderson152d4a42011-07-21 23:38:37 +00002252def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2253 DPSoRegImmFrm, IIC_iMOVsr,
2254 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2255 UnaryDP {
2256 bits<4> Rd;
2257 bits<12> src;
2258 let Inst{15-12} = Rd;
2259 let Inst{19-16} = 0b0000;
2260 let Inst{11-5} = src{11-5};
2261 let Inst{4} = 0;
2262 let Inst{3-0} = src{3-0};
2263 let Inst{25} = 0;
2264}
2265
2266
2267
Evan Chengc4af4632010-11-17 20:13:28 +00002268let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002269def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2270 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002271 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002272 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002273 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002274 let Inst{15-12} = Rd;
2275 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002276 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002277}
2278
Evan Chengc4af4632010-11-17 20:13:28 +00002279let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002280def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002281 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002282 "movw", "\t$Rd, $imm",
2283 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002284 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002285 bits<4> Rd;
2286 bits<16> imm;
2287 let Inst{15-12} = Rd;
2288 let Inst{11-0} = imm{11-0};
2289 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002290 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002291 let Inst{25} = 1;
2292}
2293
Jim Grosbachffa32252011-07-19 19:13:28 +00002294def : InstAlias<"mov${p} $Rd, $imm",
2295 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2296 Requires<[IsARM]>;
2297
Evan Cheng53519f02011-01-21 18:55:51 +00002298def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2299 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002300
2301let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002302def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002303 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002304 "movt", "\t$Rd, $imm",
2305 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002306 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002307 lo16AllZero:$imm))]>, UnaryDP,
2308 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002309 bits<4> Rd;
2310 bits<16> imm;
2311 let Inst{15-12} = Rd;
2312 let Inst{11-0} = imm{11-0};
2313 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002314 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002315 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002316}
Evan Cheng13ab0202007-07-10 18:08:01 +00002317
Evan Cheng53519f02011-01-21 18:55:51 +00002318def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2319 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002320
2321} // Constraints
2322
Evan Cheng20956592009-10-21 08:15:52 +00002323def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2324 Requires<[IsARM, HasV6T2]>;
2325
David Goodwinca01a8d2009-09-01 18:32:09 +00002326let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002327def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002328 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2329 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002330
2331// These aren't really mov instructions, but we have to define them this way
2332// due to flag operands.
2333
Evan Cheng071a2792007-09-11 19:55:27 +00002334let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002335def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002336 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2337 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002338def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002339 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2340 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002341}
Evan Chenga8e29892007-01-19 07:51:42 +00002342
Evan Chenga8e29892007-01-19 07:51:42 +00002343//===----------------------------------------------------------------------===//
2344// Extend Instructions.
2345//
2346
2347// Sign extenders
2348
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002349def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002350 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002351def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002352 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002353
Jim Grosbach70327412011-07-27 17:48:13 +00002354def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002355 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002356def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002357 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002358
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002359def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002360
Jim Grosbach70327412011-07-27 17:48:13 +00002361def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002362
2363// Zero extenders
2364
2365let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002366def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002367 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002368def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002369 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002370def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002371 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002372
Jim Grosbach542f6422010-07-28 23:25:44 +00002373// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2374// The transformation should probably be done as a combiner action
2375// instead so we can include a check for masking back in the upper
2376// eight bits of the source into the lower eight bits of the result.
2377//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002378// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002379def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002380 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002381
Jim Grosbach70327412011-07-27 17:48:13 +00002382def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002383 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002384def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002385 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002386}
2387
Evan Chenga8e29892007-01-19 07:51:42 +00002388// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002389def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002390
Evan Chenga8e29892007-01-19 07:51:42 +00002391
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002392def SBFX : I<(outs GPR:$Rd),
2393 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002394 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002395 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002396 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002397 bits<4> Rd;
2398 bits<4> Rn;
2399 bits<5> lsb;
2400 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002401 let Inst{27-21} = 0b0111101;
2402 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002403 let Inst{20-16} = width;
2404 let Inst{15-12} = Rd;
2405 let Inst{11-7} = lsb;
2406 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002407}
2408
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002409def UBFX : I<(outs GPR:$Rd),
2410 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002411 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002412 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002413 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002414 bits<4> Rd;
2415 bits<4> Rn;
2416 bits<5> lsb;
2417 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002418 let Inst{27-21} = 0b0111111;
2419 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002420 let Inst{20-16} = width;
2421 let Inst{15-12} = Rd;
2422 let Inst{11-7} = lsb;
2423 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002424}
2425
Evan Chenga8e29892007-01-19 07:51:42 +00002426//===----------------------------------------------------------------------===//
2427// Arithmetic Instructions.
2428//
2429
Jim Grosbach26421962008-10-14 20:36:24 +00002430defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002431 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002432 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002433defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002434 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002435 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002436
Evan Chengc85e8322007-07-05 07:13:32 +00002437// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002438defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002439 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002440 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2441defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002442 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002443 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002444
Evan Cheng62674222009-06-25 23:34:10 +00002445defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002446 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2447 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002448defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002449 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2450 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002451
2452// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002453let usesCustomInserter = 1 in {
2454defm ADCS : AI1_adde_sube_s_irs<
2455 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2456defm SBCS : AI1_adde_sube_s_irs<
2457 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2458}
Evan Chenga8e29892007-01-19 07:51:42 +00002459
Jim Grosbach84760882010-10-15 18:42:41 +00002460def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2461 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2462 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2463 bits<4> Rd;
2464 bits<4> Rn;
2465 bits<12> imm;
2466 let Inst{25} = 1;
2467 let Inst{15-12} = Rd;
2468 let Inst{19-16} = Rn;
2469 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002470}
Evan Cheng13ab0202007-07-10 18:08:01 +00002471
Bob Wilsoncff71782010-08-05 18:23:43 +00002472// The reg/reg form is only defined for the disassembler; for codegen it is
2473// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002474def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2475 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002476 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002477 bits<4> Rd;
2478 bits<4> Rn;
2479 bits<4> Rm;
2480 let Inst{11-4} = 0b00000000;
2481 let Inst{25} = 0;
2482 let Inst{3-0} = Rm;
2483 let Inst{15-12} = Rd;
2484 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002485}
2486
Owen Anderson92a20222011-07-21 18:54:16 +00002487def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002488 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002489 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002490 bits<4> Rd;
2491 bits<4> Rn;
2492 bits<12> shift;
2493 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002494 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002495 let Inst{15-12} = Rd;
2496 let Inst{11-5} = shift{11-5};
2497 let Inst{4} = 0;
2498 let Inst{3-0} = shift{3-0};
2499}
2500
2501def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002502 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002503 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2504 bits<4> Rd;
2505 bits<4> Rn;
2506 bits<12> shift;
2507 let Inst{25} = 0;
2508 let Inst{19-16} = Rn;
2509 let Inst{15-12} = Rd;
2510 let Inst{11-8} = shift{11-8};
2511 let Inst{7} = 0;
2512 let Inst{6-5} = shift{6-5};
2513 let Inst{4} = 1;
2514 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002515}
Evan Chengc85e8322007-07-05 07:13:32 +00002516
2517// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002518// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2519let usesCustomInserter = 1 in {
2520def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002521 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002522 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2523def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002524 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002525 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002526def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002527 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002528 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2529def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2530 4, IIC_iALUsr,
2531 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002532}
Evan Chengc85e8322007-07-05 07:13:32 +00002533
Evan Cheng62674222009-06-25 23:34:10 +00002534let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002535def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2536 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2537 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002538 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002539 bits<4> Rd;
2540 bits<4> Rn;
2541 bits<12> imm;
2542 let Inst{25} = 1;
2543 let Inst{15-12} = Rd;
2544 let Inst{19-16} = Rn;
2545 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002546}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002547// The reg/reg form is only defined for the disassembler; for codegen it is
2548// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002549def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2550 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002551 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002552 bits<4> Rd;
2553 bits<4> Rn;
2554 bits<4> Rm;
2555 let Inst{11-4} = 0b00000000;
2556 let Inst{25} = 0;
2557 let Inst{3-0} = Rm;
2558 let Inst{15-12} = Rd;
2559 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002560}
Owen Anderson92a20222011-07-21 18:54:16 +00002561def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002562 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002563 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002564 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002565 bits<4> Rd;
2566 bits<4> Rn;
2567 bits<12> shift;
2568 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002569 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002570 let Inst{15-12} = Rd;
2571 let Inst{11-5} = shift{11-5};
2572 let Inst{4} = 0;
2573 let Inst{3-0} = shift{3-0};
2574}
2575def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002576 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002577 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2578 Requires<[IsARM]> {
2579 bits<4> Rd;
2580 bits<4> Rn;
2581 bits<12> shift;
2582 let Inst{25} = 0;
2583 let Inst{19-16} = Rn;
2584 let Inst{15-12} = Rd;
2585 let Inst{11-8} = shift{11-8};
2586 let Inst{7} = 0;
2587 let Inst{6-5} = shift{6-5};
2588 let Inst{4} = 1;
2589 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002590}
Evan Cheng62674222009-06-25 23:34:10 +00002591}
2592
Owen Anderson92a20222011-07-21 18:54:16 +00002593
Owen Andersonb48c7912011-04-05 23:55:28 +00002594// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2595let usesCustomInserter = 1, Uses = [CPSR] in {
2596def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002597 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002598 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002599def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002600 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002601 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2602def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2603 4, IIC_iALUsr,
2604 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002605}
Evan Cheng2c614c52007-06-06 10:17:05 +00002606
Evan Chenga8e29892007-01-19 07:51:42 +00002607// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002608// The assume-no-carry-in form uses the negation of the input since add/sub
2609// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2610// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2611// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002612def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2613 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002614def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2615 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2616// The with-carry-in form matches bitwise not instead of the negation.
2617// Effectively, the inverse interpretation of the carry flag already accounts
2618// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002619def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002620 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002621def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2622 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002623
2624// Note: These are implemented in C++ code, because they have to generate
2625// ADD/SUBrs instructions, which use a complex pattern that a xform function
2626// cannot produce.
2627// (mul X, 2^n+1) -> (add (X << n), X)
2628// (mul X, 2^n-1) -> (rsb X, (X << n))
2629
Jim Grosbach7931df32011-07-22 18:06:01 +00002630// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002631// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002632class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002633 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002634 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2635 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002636 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002637 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002638 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002639 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002640 let Inst{11-4} = op11_4;
2641 let Inst{19-16} = Rn;
2642 let Inst{15-12} = Rd;
2643 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002644}
2645
Jim Grosbach7931df32011-07-22 18:06:01 +00002646// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002647
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002648def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002649 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2650 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002651def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002652 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2653 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2654def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2655 "\t$Rd, $Rm, $Rn">;
2656def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2657 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002658
2659def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2660def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2661def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2662def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2663def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2664def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2665def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2666def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2667def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2668def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2669def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2670def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002671
Jim Grosbach7931df32011-07-22 18:06:01 +00002672// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002673
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002674def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2675def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2676def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2677def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2678def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2679def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2680def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2681def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2682def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2683def USAX : AAI<0b01100101, 0b11110101, "usax">;
2684def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2685def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002686
Jim Grosbach7931df32011-07-22 18:06:01 +00002687// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002688
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002689def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2690def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2691def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2692def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2693def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2694def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2695def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2696def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2697def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2698def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2699def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2700def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002701
Johnny Chenadc77332010-02-26 22:04:29 +00002702// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002703
Jim Grosbach70987fb2010-10-18 23:35:38 +00002704def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002705 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002706 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002707 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002708 bits<4> Rd;
2709 bits<4> Rn;
2710 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002711 let Inst{27-20} = 0b01111000;
2712 let Inst{15-12} = 0b1111;
2713 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002714 let Inst{19-16} = Rd;
2715 let Inst{11-8} = Rm;
2716 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002717}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002718def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002719 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002720 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002721 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002722 bits<4> Rd;
2723 bits<4> Rn;
2724 bits<4> Rm;
2725 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002726 let Inst{27-20} = 0b01111000;
2727 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002728 let Inst{19-16} = Rd;
2729 let Inst{15-12} = Ra;
2730 let Inst{11-8} = Rm;
2731 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002732}
2733
2734// Signed/Unsigned saturate -- for disassembly only
2735
Jim Grosbach580f4a92011-07-25 22:20:28 +00002736def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2737 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002738 bits<4> Rd;
2739 bits<5> sat_imm;
2740 bits<4> Rn;
2741 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002742 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002743 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002744 let Inst{20-16} = sat_imm;
2745 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002746 let Inst{11-7} = sh{4-0};
2747 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002748 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002749}
2750
Jim Grosbachf4943352011-07-25 23:09:14 +00002751def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002752 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002753 bits<4> Rd;
2754 bits<4> sat_imm;
2755 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002756 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002757 let Inst{11-4} = 0b11110011;
2758 let Inst{15-12} = Rd;
2759 let Inst{19-16} = sat_imm;
2760 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002761}
2762
Jim Grosbach580f4a92011-07-25 22:20:28 +00002763def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2764 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002765 bits<4> Rd;
2766 bits<5> sat_imm;
2767 bits<4> Rn;
2768 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002769 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002770 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002771 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002772 let Inst{11-7} = sh{4-0};
2773 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002774 let Inst{20-16} = sat_imm;
2775 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002776}
2777
Jim Grosbach70987fb2010-10-18 23:35:38 +00002778def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2779 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002780 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002781 bits<4> Rd;
2782 bits<4> sat_imm;
2783 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002784 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002785 let Inst{11-4} = 0b11110011;
2786 let Inst{15-12} = Rd;
2787 let Inst{19-16} = sat_imm;
2788 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002789}
Evan Chenga8e29892007-01-19 07:51:42 +00002790
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002791def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2792def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002793
Evan Chenga8e29892007-01-19 07:51:42 +00002794//===----------------------------------------------------------------------===//
2795// Bitwise Instructions.
2796//
2797
Jim Grosbach26421962008-10-14 20:36:24 +00002798defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002799 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002800 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002801defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002802 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002803 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002804defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002805 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002806 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002807defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002808 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002809 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002810
Jim Grosbach3fea191052010-10-21 22:03:21 +00002811def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002812 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002813 "bfc", "\t$Rd, $imm", "$src = $Rd",
2814 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002815 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002816 bits<4> Rd;
2817 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002818 let Inst{27-21} = 0b0111110;
2819 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002820 let Inst{15-12} = Rd;
2821 let Inst{11-7} = imm{4-0}; // lsb
2822 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002823}
2824
Johnny Chenb2503c02010-02-17 06:31:48 +00002825// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002826def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002827 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002828 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2829 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002830 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002831 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002832 bits<4> Rd;
2833 bits<4> Rn;
2834 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002835 let Inst{27-21} = 0b0111110;
2836 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002837 let Inst{15-12} = Rd;
2838 let Inst{11-7} = imm{4-0}; // lsb
2839 let Inst{20-16} = imm{9-5}; // width
2840 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002841}
2842
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002843// GNU as only supports this form of bfi (w/ 4 arguments)
2844let isAsmParserOnly = 1 in
2845def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2846 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002847 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002848 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2849 []>, Requires<[IsARM, HasV6T2]> {
2850 bits<4> Rd;
2851 bits<4> Rn;
2852 bits<5> lsb;
2853 bits<5> width;
2854 let Inst{27-21} = 0b0111110;
2855 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2856 let Inst{15-12} = Rd;
2857 let Inst{11-7} = lsb;
2858 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2859 let Inst{3-0} = Rn;
2860}
2861
Jim Grosbach36860462010-10-21 22:19:32 +00002862def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2863 "mvn", "\t$Rd, $Rm",
2864 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2865 bits<4> Rd;
2866 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002867 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002868 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002869 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002870 let Inst{15-12} = Rd;
2871 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002872}
Owen Anderson152d4a42011-07-21 23:38:37 +00002873def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002874 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002875 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002876 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002877 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002878 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002879 let Inst{19-16} = 0b0000;
2880 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002881 let Inst{11-5} = shift{11-5};
2882 let Inst{4} = 0;
2883 let Inst{3-0} = shift{3-0};
2884}
Owen Anderson152d4a42011-07-21 23:38:37 +00002885def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002886 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2887 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2888 bits<4> Rd;
2889 bits<12> shift;
2890 let Inst{25} = 0;
2891 let Inst{19-16} = 0b0000;
2892 let Inst{15-12} = Rd;
2893 let Inst{11-8} = shift{11-8};
2894 let Inst{7} = 0;
2895 let Inst{6-5} = shift{6-5};
2896 let Inst{4} = 1;
2897 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002898}
Evan Chengc4af4632010-11-17 20:13:28 +00002899let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002900def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2901 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2902 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2903 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002904 bits<12> imm;
2905 let Inst{25} = 1;
2906 let Inst{19-16} = 0b0000;
2907 let Inst{15-12} = Rd;
2908 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002909}
Evan Chenga8e29892007-01-19 07:51:42 +00002910
2911def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2912 (BICri GPR:$src, so_imm_not:$imm)>;
2913
2914//===----------------------------------------------------------------------===//
2915// Multiply Instructions.
2916//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002917class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2918 string opc, string asm, list<dag> pattern>
2919 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2920 bits<4> Rd;
2921 bits<4> Rm;
2922 bits<4> Rn;
2923 let Inst{19-16} = Rd;
2924 let Inst{11-8} = Rm;
2925 let Inst{3-0} = Rn;
2926}
2927class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2928 string opc, string asm, list<dag> pattern>
2929 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2930 bits<4> RdLo;
2931 bits<4> RdHi;
2932 bits<4> Rm;
2933 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002934 let Inst{19-16} = RdHi;
2935 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002936 let Inst{11-8} = Rm;
2937 let Inst{3-0} = Rn;
2938}
Evan Chenga8e29892007-01-19 07:51:42 +00002939
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002940// FIXME: The v5 pseudos are only necessary for the additional Constraint
2941// property. Remove them when it's possible to add those properties
2942// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002943let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002944def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2945 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002946 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002947 Requires<[IsARM, HasV6]> {
2948 let Inst{15-12} = 0b0000;
2949}
Evan Chenga8e29892007-01-19 07:51:42 +00002950
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002951let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002952def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2953 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002954 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002955 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2956 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002957 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002958}
2959
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002960def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2961 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002962 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2963 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002964 bits<4> Ra;
2965 let Inst{15-12} = Ra;
2966}
Evan Chenga8e29892007-01-19 07:51:42 +00002967
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002968let Constraints = "@earlyclobber $Rd" in
2969def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2970 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002971 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002972 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2973 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2974 Requires<[IsARM, NoV6]>;
2975
Jim Grosbach65711012010-11-19 22:22:37 +00002976def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2977 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2978 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002979 Requires<[IsARM, HasV6T2]> {
2980 bits<4> Rd;
2981 bits<4> Rm;
2982 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002983 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002984 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002985 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002986 let Inst{11-8} = Rm;
2987 let Inst{3-0} = Rn;
2988}
Evan Chengedcbada2009-07-06 22:05:45 +00002989
Evan Chenga8e29892007-01-19 07:51:42 +00002990// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002991let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002992let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002993def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002994 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002995 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2996 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002997
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002998def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002999 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003000 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3001 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003002
3003let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3004def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3005 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003006 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003007 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3008 Requires<[IsARM, NoV6]>;
3009
3010def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3011 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003012 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003013 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3014 Requires<[IsARM, NoV6]>;
3015}
Evan Cheng8de898a2009-06-26 00:19:44 +00003016}
Evan Chenga8e29892007-01-19 07:51:42 +00003017
3018// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003019def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3020 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003021 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3022 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003023def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3024 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003025 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3026 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003027
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003028def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3029 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3030 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3031 Requires<[IsARM, HasV6]> {
3032 bits<4> RdLo;
3033 bits<4> RdHi;
3034 bits<4> Rm;
3035 bits<4> Rn;
3036 let Inst{19-16} = RdLo;
3037 let Inst{15-12} = RdHi;
3038 let Inst{11-8} = Rm;
3039 let Inst{3-0} = Rn;
3040}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003041
3042let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3043def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3044 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003045 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003046 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3047 Requires<[IsARM, NoV6]>;
3048def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3049 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003050 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003051 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3052 Requires<[IsARM, NoV6]>;
3053def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3054 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003055 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003056 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3057 Requires<[IsARM, NoV6]>;
3058}
3059
Evan Chengcd799b92009-06-12 20:46:18 +00003060} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003061
3062// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003063def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3064 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3065 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003066 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003067 let Inst{15-12} = 0b1111;
3068}
Evan Cheng13ab0202007-07-10 18:08:01 +00003069
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003070def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3071 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003072 [/* For disassembly only; pattern left blank */]>,
3073 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003074 let Inst{15-12} = 0b1111;
3075}
3076
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003077def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3078 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3079 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3080 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3081 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003082
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003083def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3084 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3085 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003086 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003087 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003088
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003089def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3090 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3091 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3092 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3093 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003094
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003095def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3096 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3097 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003098 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003099 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003100
Raul Herbster37fb5b12007-08-30 23:25:47 +00003101multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003102 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3103 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3104 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3105 (sext_inreg GPR:$Rm, i16)))]>,
3106 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003107
Jim Grosbach3870b752010-10-22 18:35:16 +00003108 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3109 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3110 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3111 (sra GPR:$Rm, (i32 16))))]>,
3112 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003113
Jim Grosbach3870b752010-10-22 18:35:16 +00003114 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3115 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3116 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3117 (sext_inreg GPR:$Rm, i16)))]>,
3118 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003119
Jim Grosbach3870b752010-10-22 18:35:16 +00003120 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3121 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3122 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3123 (sra GPR:$Rm, (i32 16))))]>,
3124 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003125
Jim Grosbach3870b752010-10-22 18:35:16 +00003126 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3127 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3128 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3129 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3130 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003131
Jim Grosbach3870b752010-10-22 18:35:16 +00003132 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3133 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3134 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3135 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3136 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003137}
3138
Raul Herbster37fb5b12007-08-30 23:25:47 +00003139
3140multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003141 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003142 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3143 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3144 [(set GPR:$Rd, (add GPR:$Ra,
3145 (opnode (sext_inreg GPR:$Rn, i16),
3146 (sext_inreg GPR:$Rm, i16))))]>,
3147 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003148
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003149 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003150 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3151 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3152 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3153 (sra GPR:$Rm, (i32 16)))))]>,
3154 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003155
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003156 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003157 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3158 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3159 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3160 (sext_inreg GPR:$Rm, i16))))]>,
3161 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003162
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003163 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003164 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3165 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3166 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3167 (sra GPR:$Rm, (i32 16)))))]>,
3168 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003169
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003170 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003171 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3172 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3173 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3174 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3175 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003176
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003177 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003178 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3179 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3180 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3181 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3182 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003183}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003184
Raul Herbster37fb5b12007-08-30 23:25:47 +00003185defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3186defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003187
Johnny Chen83498e52010-02-12 21:59:23 +00003188// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003189def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3190 (ins GPR:$Rn, GPR:$Rm),
3191 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003192 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003193 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003194
Jim Grosbach3870b752010-10-22 18:35:16 +00003195def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3196 (ins GPR:$Rn, GPR:$Rm),
3197 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003198 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003199 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003200
Jim Grosbach3870b752010-10-22 18:35:16 +00003201def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3202 (ins GPR:$Rn, GPR:$Rm),
3203 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003204 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003205 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003206
Jim Grosbach3870b752010-10-22 18:35:16 +00003207def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3208 (ins GPR:$Rn, GPR:$Rm),
3209 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003210 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003211 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003212
Johnny Chen667d1272010-02-22 18:50:54 +00003213// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003214class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3215 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003216 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003217 bits<4> Rn;
3218 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003219 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003220 let Inst{22} = long;
3221 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003222 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003223 let Inst{7} = 0;
3224 let Inst{6} = sub;
3225 let Inst{5} = swap;
3226 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003227 let Inst{3-0} = Rn;
3228}
3229class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3230 InstrItinClass itin, string opc, string asm>
3231 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3232 bits<4> Rd;
3233 let Inst{15-12} = 0b1111;
3234 let Inst{19-16} = Rd;
3235}
3236class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3237 InstrItinClass itin, string opc, string asm>
3238 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3239 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003240 bits<4> Rd;
3241 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003242 let Inst{15-12} = Ra;
3243}
3244class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3245 InstrItinClass itin, string opc, string asm>
3246 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3247 bits<4> RdLo;
3248 bits<4> RdHi;
3249 let Inst{19-16} = RdHi;
3250 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003251}
3252
3253multiclass AI_smld<bit sub, string opc> {
3254
Jim Grosbach385e1362010-10-22 19:15:30 +00003255 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3256 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003257
Jim Grosbach385e1362010-10-22 19:15:30 +00003258 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3259 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003260
Jim Grosbach385e1362010-10-22 19:15:30 +00003261 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3262 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3263 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003264
Jim Grosbach385e1362010-10-22 19:15:30 +00003265 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3266 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3267 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003268
3269}
3270
3271defm SMLA : AI_smld<0, "smla">;
3272defm SMLS : AI_smld<1, "smls">;
3273
Johnny Chen2ec5e492010-02-22 21:50:40 +00003274multiclass AI_sdml<bit sub, string opc> {
3275
Jim Grosbach385e1362010-10-22 19:15:30 +00003276 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3277 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3278 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3279 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003280}
3281
3282defm SMUA : AI_sdml<0, "smua">;
3283defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003284
Evan Chenga8e29892007-01-19 07:51:42 +00003285//===----------------------------------------------------------------------===//
3286// Misc. Arithmetic Instructions.
3287//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003288
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003289def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3290 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3291 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003292
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003293def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3294 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3295 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3296 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003297
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003298def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3299 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3300 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003301
Evan Cheng9568e5c2011-06-21 06:01:08 +00003302let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003303def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3304 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003305 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003306 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003307
Evan Cheng9568e5c2011-06-21 06:01:08 +00003308let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003309def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3310 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003311 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003312 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003313
Evan Chengf60ceac2011-06-15 17:17:48 +00003314def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3315 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3316 (REVSH GPR:$Rm)>;
3317
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003318def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003319 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3320 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003321 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003322 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003323 0xFFFF0000)))]>,
3324 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003325
Evan Chenga8e29892007-01-19 07:51:42 +00003326// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003327def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3328 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3329def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003330 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003331
Bob Wilsondc66eda2010-08-16 22:26:55 +00003332// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3333// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003334def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003335 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3336 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003337 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003338 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003339 0xFFFF)))]>,
3340 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003341
Evan Chenga8e29892007-01-19 07:51:42 +00003342// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3343// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003344def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003345 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003346def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003347 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003348 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003349
Evan Chenga8e29892007-01-19 07:51:42 +00003350//===----------------------------------------------------------------------===//
3351// Comparison Instructions...
3352//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003353
Jim Grosbach26421962008-10-14 20:36:24 +00003354defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003355 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003356 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003357
Jim Grosbach97a884d2010-12-07 20:41:06 +00003358// ARMcmpZ can re-use the above instruction definitions.
3359def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3360 (CMPri GPR:$src, so_imm:$imm)>;
3361def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3362 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003363def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3364 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3365def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3366 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003367
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003368// FIXME: We have to be careful when using the CMN instruction and comparison
3369// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003370// results:
3371//
3372// rsbs r1, r1, 0
3373// cmp r0, r1
3374// mov r0, #0
3375// it ls
3376// mov r0, #1
3377//
3378// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003379//
Bill Wendling6165e872010-08-26 18:33:51 +00003380// cmn r0, r1
3381// mov r0, #0
3382// it ls
3383// mov r0, #1
3384//
3385// However, the CMN gives the *opposite* result when r1 is 0. This is because
3386// the carry flag is set in the CMP case but not in the CMN case. In short, the
3387// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3388// value of r0 and the carry bit (because the "carry bit" parameter to
3389// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3390// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3391// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3392// parameter to AddWithCarry is defined as 0).
3393//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003394// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003395//
3396// x = 0
3397// ~x = 0xFFFF FFFF
3398// ~x + 1 = 0x1 0000 0000
3399// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3400//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003401// Therefore, we should disable CMN when comparing against zero, until we can
3402// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3403// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003404//
3405// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3406//
3407// This is related to <rdar://problem/7569620>.
3408//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003409//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3410// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003411
Evan Chenga8e29892007-01-19 07:51:42 +00003412// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003413defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003414 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003415 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003416defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003417 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003418 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003419
David Goodwinc0309b42009-06-29 15:33:01 +00003420defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003421 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003422 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003423
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003424//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3425// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003426
David Goodwinc0309b42009-06-29 15:33:01 +00003427def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003428 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003429
Evan Cheng218977b2010-07-13 19:27:42 +00003430// Pseudo i64 compares for some floating point compares.
3431let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3432 Defs = [CPSR] in {
3433def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003434 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003435 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003436 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3437
3438def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003439 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003440 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3441} // usesCustomInserter
3442
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003443
Evan Chenga8e29892007-01-19 07:51:42 +00003444// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003445// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003446// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003447let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003448def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003449 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003450 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3451 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003452def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3453 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003454 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003455 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003456 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003457def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3458 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3459 4, IIC_iCMOVsr,
3460 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3461 RegConstraint<"$false = $Rd">;
3462
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003463
Evan Chengc4af4632010-11-17 20:13:28 +00003464let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003465def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003466 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003467 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003468 []>,
3469 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003470
Evan Chengc4af4632010-11-17 20:13:28 +00003471let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003472def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3473 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003474 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003475 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003476 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003477
Evan Cheng63f35442010-11-13 02:25:14 +00003478// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003479let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003480def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3481 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003482 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003483
Evan Chengc4af4632010-11-17 20:13:28 +00003484let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003485def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3486 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003487 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003488 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003489 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003490} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003491
Jim Grosbach3728e962009-12-10 00:11:09 +00003492//===----------------------------------------------------------------------===//
3493// Atomic operations intrinsics
3494//
3495
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003496def MemBarrierOptOperand : AsmOperandClass {
3497 let Name = "MemBarrierOpt";
3498 let ParserMethod = "parseMemBarrierOptOperand";
3499}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003500def memb_opt : Operand<i32> {
3501 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003502 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003503}
Jim Grosbach3728e962009-12-10 00:11:09 +00003504
Bob Wilsonf74a4292010-10-30 00:54:37 +00003505// memory barriers protect the atomic sequences
3506let hasSideEffects = 1 in {
3507def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3508 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3509 Requires<[IsARM, HasDB]> {
3510 bits<4> opt;
3511 let Inst{31-4} = 0xf57ff05;
3512 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003513}
Jim Grosbach3728e962009-12-10 00:11:09 +00003514}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003515
Bob Wilsonf74a4292010-10-30 00:54:37 +00003516def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003517 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003518 Requires<[IsARM, HasDB]> {
3519 bits<4> opt;
3520 let Inst{31-4} = 0xf57ff04;
3521 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003522}
3523
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003524// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003525def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3526 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003527 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003528 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003529 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003530 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003531}
3532
Jim Grosbach66869102009-12-11 18:52:41 +00003533let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003534 let Uses = [CPSR] in {
3535 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003536 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003537 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3538 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003539 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003540 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3541 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003542 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003543 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3544 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003545 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003546 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3547 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003548 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003549 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3550 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003551 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003552 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003553 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3554 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3555 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3556 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3557 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3558 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3559 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3560 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3561 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3562 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3563 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3564 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003565 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003566 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003567 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3568 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003569 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003570 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3571 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003572 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003573 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3574 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003575 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003576 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3577 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003578 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003579 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3580 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003581 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003582 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003583 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3584 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3585 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3586 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3587 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3588 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3589 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3590 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3591 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3592 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3593 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3594 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003595 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3598 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003599 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3601 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003602 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003603 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3604 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003606 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3607 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003608 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003609 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3610 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003611 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003612 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003613 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3615 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3616 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3617 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3618 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3619 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3621 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3622 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3623 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3624 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003625
3626 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003627 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003628 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3629 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003630 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003631 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3632 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003633 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003634 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3635
Jim Grosbache801dc42009-12-12 01:40:06 +00003636 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003637 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003638 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3639 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003640 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003641 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3642 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003643 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003644 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3645}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003646}
3647
3648let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003649def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3650 "ldrexb", "\t$Rt, $addr", []>;
3651def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3652 "ldrexh", "\t$Rt, $addr", []>;
3653def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3654 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003655let hasExtraDefRegAllocReq = 1 in
3656 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3657 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003658}
3659
Jim Grosbach86875a22010-10-29 19:58:57 +00003660let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003661def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3662 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3663def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3664 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3665def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3666 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003667}
3668
3669let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003670def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003671 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3672 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003673
Johnny Chenb9436272010-02-17 22:37:58 +00003674// Clear-Exclusive is for disassembly only.
3675def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3676 [/* For disassembly only; pattern left blank */]>,
3677 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003678 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003679}
3680
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003681// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003682let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003683def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3684def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003685}
3686
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003687//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003688// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003689//
3690
Jim Grosbach83ab0702011-07-13 22:01:08 +00003691def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3692 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003693 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003694 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3695 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003696 bits<4> opc1;
3697 bits<4> CRn;
3698 bits<4> CRd;
3699 bits<4> cop;
3700 bits<3> opc2;
3701 bits<4> CRm;
3702
3703 let Inst{3-0} = CRm;
3704 let Inst{4} = 0;
3705 let Inst{7-5} = opc2;
3706 let Inst{11-8} = cop;
3707 let Inst{15-12} = CRd;
3708 let Inst{19-16} = CRn;
3709 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003710}
3711
Jim Grosbach83ab0702011-07-13 22:01:08 +00003712def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3713 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003714 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003715 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3716 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003717 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003718 bits<4> opc1;
3719 bits<4> CRn;
3720 bits<4> CRd;
3721 bits<4> cop;
3722 bits<3> opc2;
3723 bits<4> CRm;
3724
3725 let Inst{3-0} = CRm;
3726 let Inst{4} = 0;
3727 let Inst{7-5} = opc2;
3728 let Inst{11-8} = cop;
3729 let Inst{15-12} = CRd;
3730 let Inst{19-16} = CRn;
3731 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003732}
3733
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003734class ACI<dag oops, dag iops, string opc, string asm,
3735 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003736 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003737 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003738 let Inst{27-25} = 0b110;
3739}
3740
Johnny Chen670a4562011-04-04 23:39:08 +00003741multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003742
3743 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003744 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3745 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003746 let Inst{31-28} = op31_28;
3747 let Inst{24} = 1; // P = 1
3748 let Inst{21} = 0; // W = 0
3749 let Inst{22} = 0; // D = 0
3750 let Inst{20} = load;
3751 }
3752
3753 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003754 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3755 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003756 let Inst{31-28} = op31_28;
3757 let Inst{24} = 1; // P = 1
3758 let Inst{21} = 1; // W = 1
3759 let Inst{22} = 0; // D = 0
3760 let Inst{20} = load;
3761 }
3762
3763 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003764 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3765 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003766 let Inst{31-28} = op31_28;
3767 let Inst{24} = 0; // P = 0
3768 let Inst{21} = 1; // W = 1
3769 let Inst{22} = 0; // D = 0
3770 let Inst{20} = load;
3771 }
3772
3773 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003774 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3775 ops),
3776 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003777 let Inst{31-28} = op31_28;
3778 let Inst{24} = 0; // P = 0
3779 let Inst{23} = 1; // U = 1
3780 let Inst{21} = 0; // W = 0
3781 let Inst{22} = 0; // D = 0
3782 let Inst{20} = load;
3783 }
3784
3785 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003786 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3787 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003788 let Inst{31-28} = op31_28;
3789 let Inst{24} = 1; // P = 1
3790 let Inst{21} = 0; // W = 0
3791 let Inst{22} = 1; // D = 1
3792 let Inst{20} = load;
3793 }
3794
3795 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003796 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3797 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3798 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003799 let Inst{31-28} = op31_28;
3800 let Inst{24} = 1; // P = 1
3801 let Inst{21} = 1; // W = 1
3802 let Inst{22} = 1; // D = 1
3803 let Inst{20} = load;
3804 }
3805
3806 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003807 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3808 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3809 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003810 let Inst{31-28} = op31_28;
3811 let Inst{24} = 0; // P = 0
3812 let Inst{21} = 1; // W = 1
3813 let Inst{22} = 1; // D = 1
3814 let Inst{20} = load;
3815 }
3816
3817 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003818 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3819 ops),
3820 !strconcat(!strconcat(opc, "l"), cond),
3821 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003822 let Inst{31-28} = op31_28;
3823 let Inst{24} = 0; // P = 0
3824 let Inst{23} = 1; // U = 1
3825 let Inst{21} = 0; // W = 0
3826 let Inst{22} = 1; // D = 1
3827 let Inst{20} = load;
3828 }
3829}
3830
Johnny Chen670a4562011-04-04 23:39:08 +00003831defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3832defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3833defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3834defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003835
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003836//===----------------------------------------------------------------------===//
3837// Move between coprocessor and ARM core register -- for disassembly only
3838//
3839
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003840class MovRCopro<string opc, bit direction, dag oops, dag iops,
3841 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003842 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003843 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003844 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003845 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003846
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003847 bits<4> Rt;
3848 bits<4> cop;
3849 bits<3> opc1;
3850 bits<3> opc2;
3851 bits<4> CRm;
3852 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003853
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003854 let Inst{15-12} = Rt;
3855 let Inst{11-8} = cop;
3856 let Inst{23-21} = opc1;
3857 let Inst{7-5} = opc2;
3858 let Inst{3-0} = CRm;
3859 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003860}
3861
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003862def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003863 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003864 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3865 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003866 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3867 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003868def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003869 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003870 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3871 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003872
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003873def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3874 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3875
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003876class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3877 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003878 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003879 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003880 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003881 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003882 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003883
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003884 bits<4> Rt;
3885 bits<4> cop;
3886 bits<3> opc1;
3887 bits<3> opc2;
3888 bits<4> CRm;
3889 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003890
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003891 let Inst{15-12} = Rt;
3892 let Inst{11-8} = cop;
3893 let Inst{23-21} = opc1;
3894 let Inst{7-5} = opc2;
3895 let Inst{3-0} = CRm;
3896 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003897}
3898
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003899def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003900 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003901 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3902 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003903 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3904 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003905def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003906 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003907 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3908 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003909
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003910def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3911 imm:$CRm, imm:$opc2),
3912 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3913
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003914class MovRRCopro<string opc, bit direction,
3915 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003916 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003917 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003918 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003919 let Inst{23-21} = 0b010;
3920 let Inst{20} = direction;
3921
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003922 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003923 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003924 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003925 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003926 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003927
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003928 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003929 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003930 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003931 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003932 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003933}
3934
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003935def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3936 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3937 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003938def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3939
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003940class MovRRCopro2<string opc, bit direction,
3941 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003942 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003943 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3944 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003945 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003946 let Inst{23-21} = 0b010;
3947 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003948
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003949 bits<4> Rt;
3950 bits<4> Rt2;
3951 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003952 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003953 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003954
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003955 let Inst{15-12} = Rt;
3956 let Inst{19-16} = Rt2;
3957 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003958 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003959 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003960}
3961
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003962def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3963 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3964 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003965def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003966
Johnny Chenb98e1602010-02-12 18:55:33 +00003967//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003968// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003969//
3970
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003971// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003972def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3973 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003974 bits<4> Rd;
3975 let Inst{23-16} = 0b00001111;
3976 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003977 let Inst{7-4} = 0b0000;
3978}
3979
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003980def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3981
3982def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3983 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003984 bits<4> Rd;
3985 let Inst{23-16} = 0b01001111;
3986 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003987 let Inst{7-4} = 0b0000;
3988}
3989
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003990// Move from ARM core register to Special Register
3991//
3992// No need to have both system and application versions, the encodings are the
3993// same and the assembly parser has no way to distinguish between them. The mask
3994// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3995// the mask with the fields to be accessed in the special register.
3996def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00003997 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003998 bits<5> mask;
3999 bits<4> Rn;
4000
4001 let Inst{23} = 0;
4002 let Inst{22} = mask{4}; // R bit
4003 let Inst{21-20} = 0b10;
4004 let Inst{19-16} = mask{3-0};
4005 let Inst{15-12} = 0b1111;
4006 let Inst{11-4} = 0b00000000;
4007 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004008}
4009
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004010def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004011 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004012 bits<5> mask;
4013 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004014
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004015 let Inst{23} = 0;
4016 let Inst{22} = mask{4}; // R bit
4017 let Inst{21-20} = 0b10;
4018 let Inst{19-16} = mask{3-0};
4019 let Inst{15-12} = 0b1111;
4020 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004021}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004022
4023//===----------------------------------------------------------------------===//
4024// TLS Instructions
4025//
4026
4027// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004028// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004029// complete with fixup for the aeabi_read_tp function.
4030let isCall = 1,
4031 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4032 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4033 [(set R0, ARMthread_pointer)]>;
4034}
4035
4036//===----------------------------------------------------------------------===//
4037// SJLJ Exception handling intrinsics
4038// eh_sjlj_setjmp() is an instruction sequence to store the return
4039// address and save #0 in R0 for the non-longjmp case.
4040// Since by its nature we may be coming from some other function to get
4041// here, and we're using the stack frame for the containing function to
4042// save/restore registers, we can't keep anything live in regs across
4043// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004044// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004045// except for our own input by listing the relevant registers in Defs. By
4046// doing so, we also cause the prologue/epilogue code to actively preserve
4047// all of the callee-saved resgisters, which is exactly what we want.
4048// A constant value is passed in $val, and we use the location as a scratch.
4049//
4050// These are pseudo-instructions and are lowered to individual MC-insts, so
4051// no encoding information is necessary.
4052let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004053 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004054 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004055 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4056 NoItinerary,
4057 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4058 Requires<[IsARM, HasVFP2]>;
4059}
4060
4061let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004062 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004063 hasSideEffects = 1, isBarrier = 1 in {
4064 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4065 NoItinerary,
4066 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4067 Requires<[IsARM, NoVFP]>;
4068}
4069
4070// FIXME: Non-Darwin version(s)
4071let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4072 Defs = [ R7, LR, SP ] in {
4073def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4074 NoItinerary,
4075 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4076 Requires<[IsARM, IsDarwin]>;
4077}
4078
4079// eh.sjlj.dispatchsetup pseudo-instruction.
4080// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4081// handled when the pseudo is expanded (which happens before any passes
4082// that need the instruction size).
4083let isBarrier = 1, hasSideEffects = 1 in
4084def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004085 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4086 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004087 Requires<[IsDarwin]>;
4088
4089//===----------------------------------------------------------------------===//
4090// Non-Instruction Patterns
4091//
4092
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004093// ARMv4 indirect branch using (MOVr PC, dst)
4094let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4095 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004096 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004097 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4098 Requires<[IsARM, NoV4T]>;
4099
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004100// Large immediate handling.
4101
4102// 32-bit immediate using two piece so_imms or movw + movt.
4103// This is a single pseudo instruction, the benefit is that it can be remat'd
4104// as a single unit instead of having to handle reg inputs.
4105// FIXME: Remove this when we can do generalized remat.
4106let isReMaterializable = 1, isMoveImm = 1 in
4107def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4108 [(set GPR:$dst, (arm_i32imm:$src))]>,
4109 Requires<[IsARM]>;
4110
4111// Pseudo instruction that combines movw + movt + add pc (if PIC).
4112// It also makes it possible to rematerialize the instructions.
4113// FIXME: Remove this when we can do generalized remat and when machine licm
4114// can properly the instructions.
4115let isReMaterializable = 1 in {
4116def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4117 IIC_iMOVix2addpc,
4118 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4119 Requires<[IsARM, UseMovt]>;
4120
4121def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4122 IIC_iMOVix2,
4123 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4124 Requires<[IsARM, UseMovt]>;
4125
4126let AddedComplexity = 10 in
4127def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4128 IIC_iMOVix2ld,
4129 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4130 Requires<[IsARM, UseMovt]>;
4131} // isReMaterializable
4132
4133// ConstantPool, GlobalAddress, and JumpTable
4134def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4135 Requires<[IsARM, DontUseMovt]>;
4136def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4137def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4138 Requires<[IsARM, UseMovt]>;
4139def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4140 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4141
4142// TODO: add,sub,and, 3-instr forms?
4143
4144// Tail calls
4145def : ARMPat<(ARMtcret tcGPR:$dst),
4146 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4147
4148def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4149 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4150
4151def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4152 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4153
4154def : ARMPat<(ARMtcret tcGPR:$dst),
4155 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4156
4157def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4158 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4159
4160def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4161 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4162
4163// Direct calls
4164def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4165 Requires<[IsARM, IsNotDarwin]>;
4166def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4167 Requires<[IsARM, IsDarwin]>;
4168
4169// zextload i1 -> zextload i8
4170def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4171def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4172
4173// extload -> zextload
4174def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4175def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4176def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4177def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4178
4179def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4180
4181def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4182def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4183
4184// smul* and smla*
4185def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4186 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4187 (SMULBB GPR:$a, GPR:$b)>;
4188def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4189 (SMULBB GPR:$a, GPR:$b)>;
4190def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4191 (sra GPR:$b, (i32 16))),
4192 (SMULBT GPR:$a, GPR:$b)>;
4193def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4194 (SMULBT GPR:$a, GPR:$b)>;
4195def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4196 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4197 (SMULTB GPR:$a, GPR:$b)>;
4198def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4199 (SMULTB GPR:$a, GPR:$b)>;
4200def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4201 (i32 16)),
4202 (SMULWB GPR:$a, GPR:$b)>;
4203def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4204 (SMULWB GPR:$a, GPR:$b)>;
4205
4206def : ARMV5TEPat<(add GPR:$acc,
4207 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4208 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4209 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4210def : ARMV5TEPat<(add GPR:$acc,
4211 (mul sext_16_node:$a, sext_16_node:$b)),
4212 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4213def : ARMV5TEPat<(add GPR:$acc,
4214 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4215 (sra GPR:$b, (i32 16)))),
4216 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4217def : ARMV5TEPat<(add GPR:$acc,
4218 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4219 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4220def : ARMV5TEPat<(add GPR:$acc,
4221 (mul (sra GPR:$a, (i32 16)),
4222 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4223 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4224def : ARMV5TEPat<(add GPR:$acc,
4225 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4226 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4227def : ARMV5TEPat<(add GPR:$acc,
4228 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4229 (i32 16))),
4230 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4231def : ARMV5TEPat<(add GPR:$acc,
4232 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4233 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4234
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004235
4236// Pre-v7 uses MCR for synchronization barriers.
4237def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4238 Requires<[IsARM, HasV6]>;
4239
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004240// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004241let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004242def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4243def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004244def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004245def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4246 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4247def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4248 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4249}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004250
4251def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4252def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004253
Jim Grosbach70327412011-07-27 17:48:13 +00004254def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4255 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4256def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4257 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4258
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004259//===----------------------------------------------------------------------===//
4260// Thumb Support
4261//
4262
4263include "ARMInstrThumb.td"
4264
4265//===----------------------------------------------------------------------===//
4266// Thumb2 Support
4267//
4268
4269include "ARMInstrThumb2.td"
4270
4271//===----------------------------------------------------------------------===//
4272// Floating Point Support
4273//
4274
4275include "ARMInstrVFP.td"
4276
4277//===----------------------------------------------------------------------===//
4278// Advanced SIMD (NEON) Support
4279//
4280
4281include "ARMInstrNEON.td"
4282
Jim Grosbachc83d5042011-07-14 19:47:47 +00004283//===----------------------------------------------------------------------===//
4284// Assembler aliases
4285//
4286
4287// Memory barriers
4288def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4289def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4290def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4291
4292// System instructions
4293def : MnemonicAlias<"swi", "svc">;
4294
4295// Load / Store Multiple
4296def : MnemonicAlias<"ldmfd", "ldm">;
4297def : MnemonicAlias<"ldmia", "ldm">;
4298def : MnemonicAlias<"stmfd", "stmdb">;
4299def : MnemonicAlias<"stmia", "stm">;
4300def : MnemonicAlias<"stmea", "stm">;
4301
Jim Grosbachf6c05252011-07-21 17:23:04 +00004302// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4303// shift amount is zero (i.e., unspecified).
4304def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4305 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4306def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4307 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004308
4309// PUSH/POP aliases for STM/LDM
4310def : InstAlias<"push${p} $regs",
4311 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4312def : InstAlias<"pop${p} $regs",
4313 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004314
4315// RSB two-operand forms (optional explicit destination operand)
4316def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4317 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4318 Requires<[IsARM]>;
4319def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4320 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4321 Requires<[IsARM]>;
4322def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4323 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4324 cc_out:$s)>, Requires<[IsARM]>;
4325def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4326 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4327 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004328// RSC two-operand forms (optional explicit destination operand)
4329def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4330 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4331 Requires<[IsARM]>;
4332def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4333 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4334 Requires<[IsARM]>;
4335def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4336 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4337 cc_out:$s)>, Requires<[IsARM]>;
4338def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4339 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4340 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004341
4342// SSAT optional shift operand.
4343def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4344 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;