blob: 31f1a1e887118d391ad067cebd0e188a312f57d4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
400def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
401 int32_t v = N->getZExtValue();
402 return v == 8 || v == 16 || v == 24; }],
403 rot_imm_XFORM> {
404 let PrintMethod = "printRotImmOperand";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000408// (asr or lsl). The 6-bit immediate encodes as:
409// {5} 0 ==> lsl
410// 1 asr
411// {4-0} imm5 shift amount.
412// asr #32 encoded as imm5 == 0.
413def ShifterImmAsmOperand : AsmOperandClass {
414 let Name = "ShifterImm";
415 let ParserMethod = "parseShifterImm";
416}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Owen Anderson92a20222011-07-21 18:54:16 +0000422// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000423def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000424def so_reg_reg : Operand<i32>, // reg reg imm
425 ComplexPattern<i32, 3, "SelectRegShifterOperand",
426 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000427 let EncoderMethod = "getSORegRegOpValue";
428 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000429 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000430 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000431}
Owen Anderson92a20222011-07-21 18:54:16 +0000432
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000433def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000434def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000435 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000436 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000437 let EncoderMethod = "getSORegImmOpValue";
438 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000439 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000440 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000441}
442
443// FIXME: Does this need to be distinct from so_reg?
444def shift_so_reg_reg : Operand<i32>, // reg reg imm
445 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
446 [shl,srl,sra,rotr]> {
447 let EncoderMethod = "getSORegRegOpValue";
448 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000449 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000450}
451
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000453def shift_so_reg_imm : Operand<i32>, // reg reg imm
454 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000455 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000456 let EncoderMethod = "getSORegImmOpValue";
457 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000458 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000459}
Evan Chenga8e29892007-01-19 07:51:42 +0000460
Owen Anderson152d4a42011-07-21 23:38:37 +0000461
Evan Chenga8e29892007-01-19 07:51:42 +0000462// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000463// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000464def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000465def so_imm : Operand<i32>, ImmLeaf<i32, [{
466 return ARM_AM::getSOImmVal(Imm) != -1;
467 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000468 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
Evan Chengc70d1842007-03-20 08:11:30 +0000472// Break so_imm's up into two pieces. This handles immediates with up to 16
473// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
474// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000475def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000476 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000477}]>;
478
479/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
480///
481def arm_i32imm : PatLeaf<(imm), [{
482 if (Subtarget->hasV6T2Ops())
483 return true;
484 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
485}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000486
Jim Grosbach83ab0702011-07-13 22:01:08 +0000487/// imm0_7 predicate - Immediate in the range [0,31].
488def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
489def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
490 return Imm >= 0 && Imm < 8;
491}]> {
492 let ParserMatchClass = Imm0_7AsmOperand;
493}
494
495/// imm0_15 predicate - Immediate in the range [0,31].
496def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
497def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
498 return Imm >= 0 && Imm < 16;
499}]> {
500 let ParserMatchClass = Imm0_15AsmOperand;
501}
502
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000503/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000505def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000507}]> {
508 let ParserMatchClass = Imm0_31AsmOperand;
509}
Evan Chenga8e29892007-01-19 07:51:42 +0000510
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000511/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000512def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
513 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000514}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000515 let EncoderMethod = "getImmMinusOneOpValue";
Owen Anderson793e7962011-07-26 20:54:26 +0000516 let DecoderMethod = "DecodeImmMinusOneOperand";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000517}
518
Jim Grosbachffa32252011-07-19 19:13:28 +0000519// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
520// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000521//
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// FIXME: This really needs a Thumb version separate from the ARM version.
523// While the range is the same, and can thus use the same match class,
524// the encoding is different so it should have a different encoder method.
525def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
526def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000527 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000528 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000529}
530
Jim Grosbached838482011-07-26 16:24:27 +0000531/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
532def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
533def imm24b : Operand<i32>, ImmLeaf<i32, [{
534 return Imm >= 0 && Imm <= 0xffffff;
535}]> {
536 let ParserMatchClass = Imm24bitAsmOperand;
537}
538
539
Evan Chenga9688c42010-12-11 04:11:38 +0000540/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
541/// e.g., 0xf000ffff
542def bf_inv_mask_imm : Operand<i32>,
543 PatLeaf<(imm), [{
544 return ARM::isBitFieldInvertedMask(N->getZExtValue());
545}] > {
546 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
547 let PrintMethod = "printBitfieldInvMaskImmOperand";
548}
549
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000550/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000551def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
552 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000553}]>;
554
555/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000556def width_imm : Operand<i32>, ImmLeaf<i32, [{
557 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558}] > {
559 let EncoderMethod = "getMsbOpValue";
560}
561
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000562def imm1_32_XFORM: SDNodeXForm<imm, [{
563 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
564}]>;
565def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
566def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
567 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000568 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000569 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000570}
571
Jim Grosbachf4943352011-07-25 23:09:14 +0000572def imm1_16_XFORM: SDNodeXForm<imm, [{
573 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
574}]>;
575def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
576def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
577 imm1_16_XFORM> {
578 let PrintMethod = "printImmPlusOneOperand";
579 let ParserMatchClass = Imm1_16AsmOperand;
580}
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000583// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000584//
Jim Grosbach3e556122010-10-26 22:37:02 +0000585def addrmode_imm12 : Operand<i32>,
586 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000587 // 12-bit immediate operand. Note that instructions using this encode
588 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
589 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000590
Chris Lattner2ac19022010-11-15 05:19:05 +0000591 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000592 let PrintMethod = "printAddrModeImm12Operand";
593 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000594}
Jim Grosbach3e556122010-10-26 22:37:02 +0000595// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000596//
Jim Grosbach3e556122010-10-26 22:37:02 +0000597def ldst_so_reg : Operand<i32>,
598 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000601 let PrintMethod = "printAddrMode2Operand";
602 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
603}
604
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// addrmode2 := reg +/- imm12
606// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000607//
Jim Grosbach1610a702011-07-25 20:06:30 +0000608def MemMode2AsmOperand : AsmOperandClass {
609 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000610 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000611}
Evan Chenga8e29892007-01-19 07:51:42 +0000612def addrmode2 : Operand<i32>,
613 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000614 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000615 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000616 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
618}
619
Owen Anderson793e7962011-07-26 20:54:26 +0000620def am2offset_reg : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000622 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000623 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000624 let PrintMethod = "printAddrMode2OffsetOperand";
625 let MIOperandInfo = (ops GPR, i32imm);
626}
627
Owen Anderson793e7962011-07-26 20:54:26 +0000628def am2offset_imm : Operand<i32>,
629 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
630 [], [SDNPWantRoot]> {
631 let EncoderMethod = "getAddrMode2OffsetOpValue";
632 let PrintMethod = "printAddrMode2OffsetOperand";
633 let MIOperandInfo = (ops GPR, i32imm);
634}
635
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637// addrmode3 := reg +/- reg
638// addrmode3 := reg +/- imm8
639//
Jim Grosbach1610a702011-07-25 20:06:30 +0000640def MemMode3AsmOperand : AsmOperandClass {
641 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000642 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000643}
Evan Chenga8e29892007-01-19 07:51:42 +0000644def addrmode3 : Operand<i32>,
645 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000646 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000647 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000648 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000649 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
650}
651
652def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000653 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
654 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000655 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000656 let PrintMethod = "printAddrMode3OffsetOperand";
657 let MIOperandInfo = (ops GPR, i32imm);
658}
659
Jim Grosbache6913602010-11-03 01:01:43 +0000660// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000661//
Jim Grosbache6913602010-11-03 01:01:43 +0000662def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000663 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000664 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
667// addrmode5 := reg +/- imm8*4
668//
Jim Grosbach1610a702011-07-25 20:06:30 +0000669def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000670def addrmode5 : Operand<i32>,
671 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
672 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000673 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000674 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000675 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000676}
677
Bob Wilsond3a07652011-02-07 17:43:09 +0000678// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000679//
680def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000681 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000682 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000683 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000684 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000685}
686
Bob Wilsonda525062011-02-25 06:42:42 +0000687def am6offset : Operand<i32>,
688 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
689 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000690 let PrintMethod = "printAddrMode6OffsetOperand";
691 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000692 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000693}
694
Mon P Wang183c6272011-05-09 17:47:27 +0000695// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
696// (single element from one lane) for size 32.
697def addrmode6oneL32 : Operand<i32>,
698 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
699 let PrintMethod = "printAddrMode6Operand";
700 let MIOperandInfo = (ops GPR:$addr, i32imm);
701 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
702}
703
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000704// Special version of addrmode6 to handle alignment encoding for VLD-dup
705// instructions, specifically VLD4-dup.
706def addrmode6dup : Operand<i32>,
707 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
708 let PrintMethod = "printAddrMode6Operand";
709 let MIOperandInfo = (ops GPR:$addr, i32imm);
710 let EncoderMethod = "getAddrMode6DupAddressOpValue";
711}
712
Evan Chenga8e29892007-01-19 07:51:42 +0000713// addrmodepc := pc + reg
714//
715def addrmodepc : Operand<i32>,
716 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
717 let PrintMethod = "printAddrModePCOperand";
718 let MIOperandInfo = (ops GPR, i32imm);
719}
720
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000721// addrmode7 := reg
722// Used by load/store exclusive instructions. Useful to enable right assembly
723// parsing and printing. Not used for any codegen matching.
724//
Jim Grosbach1610a702011-07-25 20:06:30 +0000725def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000726def addrmode7 : Operand<i32> {
727 let PrintMethod = "printAddrMode7Operand";
728 let MIOperandInfo = (ops GPR);
729 let ParserMatchClass = MemMode7AsmOperand;
730}
731
Bob Wilson4f38b382009-08-21 21:58:55 +0000732def nohash_imm : Operand<i32> {
733 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000734}
735
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000736def CoprocNumAsmOperand : AsmOperandClass {
737 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000738 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000739}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000740def p_imm : Operand<i32> {
741 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000742 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000743}
744
Jim Grosbach1610a702011-07-25 20:06:30 +0000745def CoprocRegAsmOperand : AsmOperandClass {
746 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000747 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000748}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000749def c_imm : Operand<i32> {
750 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000751 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000752}
753
Evan Chenga8e29892007-01-19 07:51:42 +0000754//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000755
Evan Cheng37f25d92008-08-28 23:39:26 +0000756include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000757
758//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000759// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000760//
761
Evan Cheng3924f782008-08-29 07:36:24 +0000762/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000763/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000764multiclass AsI1_bin_irs<bits<4> opcod, string opc,
765 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000766 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000767 // The register-immediate version is re-materializable. This is useful
768 // in particular for taking the address of a local.
769 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000770 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
771 iii, opc, "\t$Rd, $Rn, $imm",
772 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
773 bits<4> Rd;
774 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000775 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000777 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000778 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000779 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000781 }
Jim Grosbach62547262010-10-11 18:51:51 +0000782 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
783 iir, opc, "\t$Rd, $Rn, $Rm",
784 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000785 bits<4> Rd;
786 bits<4> Rn;
787 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000788 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000789 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000790 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{15-12} = Rd;
792 let Inst{11-4} = 0b00000000;
793 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000794 }
Owen Anderson92a20222011-07-21 18:54:16 +0000795
796 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000797 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000798 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000799 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000800 bits<4> Rd;
801 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000802 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000803 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000804 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000805 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000806 let Inst{11-5} = shift{11-5};
807 let Inst{4} = 0;
808 let Inst{3-0} = shift{3-0};
809 }
810
811 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000812 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000813 iis, opc, "\t$Rd, $Rn, $shift",
814 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
815 bits<4> Rd;
816 bits<4> Rn;
817 bits<12> shift;
818 let Inst{25} = 0;
819 let Inst{19-16} = Rn;
820 let Inst{15-12} = Rd;
821 let Inst{11-8} = shift{11-8};
822 let Inst{7} = 0;
823 let Inst{6-5} = shift{6-5};
824 let Inst{4} = 1;
825 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000827
828 // Assembly aliases for optional destination operand when it's the same
829 // as the source operand.
830 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
831 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
832 so_imm:$imm, pred:$p,
833 cc_out:$s)>,
834 Requires<[IsARM]>;
835 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
836 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
837 GPR:$Rm, pred:$p,
838 cc_out:$s)>,
839 Requires<[IsARM]>;
840 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000841 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
842 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000843 cc_out:$s)>,
844 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000845 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
846 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
847 so_reg_reg:$shift, pred:$p,
848 cc_out:$s)>,
849 Requires<[IsARM]>;
850
Evan Chenga8e29892007-01-19 07:51:42 +0000851}
852
Evan Cheng1e249e32009-06-25 20:59:23 +0000853/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000854/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000855let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000856multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
857 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
858 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000859 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
860 iii, opc, "\t$Rd, $Rn, $imm",
861 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000866 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000867 let Inst{19-16} = Rn;
868 let Inst{15-12} = Rd;
869 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000871 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
872 iir, opc, "\t$Rd, $Rn, $Rm",
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
874 bits<4> Rd;
875 bits<4> Rn;
876 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000877 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000878 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{19-16} = Rn;
881 let Inst{15-12} = Rd;
882 let Inst{11-4} = 0b00000000;
883 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000884 }
Owen Anderson92a20222011-07-21 18:54:16 +0000885 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000886 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000887 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000893 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{19-16} = Rn;
895 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000896 let Inst{11-5} = shift{11-5};
897 let Inst{4} = 0;
898 let Inst{3-0} = shift{3-0};
899 }
900
901 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000902 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000903 iis, opc, "\t$Rd, $Rn, $shift",
904 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
905 bits<4> Rd;
906 bits<4> Rn;
907 bits<12> shift;
908 let Inst{25} = 0;
909 let Inst{20} = 1;
910 let Inst{19-16} = Rn;
911 let Inst{15-12} = Rd;
912 let Inst{11-8} = shift{11-8};
913 let Inst{7} = 0;
914 let Inst{6-5} = shift{6-5};
915 let Inst{4} = 1;
916 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000917 }
Evan Cheng071a2792007-09-11 19:55:27 +0000918}
Evan Chengc85e8322007-07-05 07:13:32 +0000919}
920
921/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000922/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000923/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000924let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000925multiclass AI1_cmp_irs<bits<4> opcod, string opc,
926 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
927 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
929 opc, "\t$Rn, $imm",
930 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000931 bits<4> Rn;
932 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000934 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000935 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000936 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000938 }
939 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
940 opc, "\t$Rn, $Rm",
941 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 bits<4> Rn;
943 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000944 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000945 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000946 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{19-16} = Rn;
948 let Inst{15-12} = 0b0000;
949 let Inst{11-4} = 0b00000000;
950 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 }
Owen Anderson92a20222011-07-21 18:54:16 +0000952 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000953 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000954 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000955 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 bits<4> Rn;
957 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{19-16} = Rn;
961 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000962 let Inst{11-5} = shift{11-5};
963 let Inst{4} = 0;
964 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000965 }
Owen Anderson92a20222011-07-21 18:54:16 +0000966 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000967 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000968 opc, "\t$Rn, $shift",
969 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
970 bits<4> Rn;
971 bits<12> shift;
972 let Inst{25} = 0;
973 let Inst{20} = 1;
974 let Inst{19-16} = Rn;
975 let Inst{15-12} = 0b0000;
976 let Inst{11-8} = shift{11-8};
977 let Inst{7} = 0;
978 let Inst{6-5} = shift{6-5};
979 let Inst{4} = 1;
980 let Inst{3-0} = shift{3-0};
981 }
982
Evan Cheng071a2792007-09-11 19:55:27 +0000983}
Evan Chenga8e29892007-01-19 07:51:42 +0000984}
985
Evan Cheng576a3962010-09-25 00:49:35 +0000986/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000987/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000988/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000989class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
990 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
991 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
992 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
993 Requires<[IsARM, HasV6]> {
994 bits<4> Rd;
995 bits<4> Rm;
996 bits<2> rot;
997 let Inst{19-16} = 0b1111;
998 let Inst{15-12} = Rd;
999 let Inst{11-10} = rot;
1000 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001001}
1002
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001003class AI_ext_rrot_np<bits<8> opcod, string opc>
1004 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1005 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1006 Requires<[IsARM, HasV6]> {
1007 bits<2> rot;
1008 let Inst{19-16} = 0b1111;
1009 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001010}
1011
Evan Cheng576a3962010-09-25 00:49:35 +00001012/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001013/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001014multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001015 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1016 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1017 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001018 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001019 bits<4> Rd;
1020 bits<4> Rm;
1021 bits<4> Rn;
1022 let Inst{19-16} = Rn;
1023 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001024 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001025 let Inst{9-4} = 0b000111;
1026 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001027 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001028 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1029 rot_imm:$rot),
Jim Grosbach45f39292011-07-26 21:44:37 +00001030 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Jim Grosbachb35ad412010-10-13 19:56:10 +00001031 [(set GPR:$Rd, (opnode GPR:$Rn,
1032 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1033 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001034 bits<4> Rd;
1035 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001036 bits<4> Rn;
1037 bits<2> rot;
1038 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001039 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001040 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001041 let Inst{9-4} = 0b000111;
1042 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001043 }
Evan Chenga8e29892007-01-19 07:51:42 +00001044}
1045
Johnny Chen2ec5e492010-02-22 21:50:40 +00001046// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001047multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001048 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1049 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001050 [/* For disassembly only; pattern left blank */]>,
1051 Requires<[IsARM, HasV6]> {
1052 let Inst{11-10} = 0b00;
1053 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001054 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1055 rot_imm:$rot),
Jim Grosbach45f39292011-07-26 21:44:37 +00001056 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001057 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001058 Requires<[IsARM, HasV6]> {
1059 bits<4> Rn;
1060 bits<2> rot;
1061 let Inst{19-16} = Rn;
1062 let Inst{11-10} = rot;
1063 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001064}
1065
Evan Cheng62674222009-06-25 23:34:10 +00001066/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001067multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001068 string baseOpc, bit Commutable = 0> {
1069 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001070 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1071 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1072 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001073 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001074 bits<4> Rd;
1075 bits<4> Rn;
1076 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001077 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001078 let Inst{15-12} = Rd;
1079 let Inst{19-16} = Rn;
1080 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001081 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001082 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1083 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1084 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001085 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001086 bits<4> Rd;
1087 bits<4> Rn;
1088 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001089 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001090 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001091 let isCommutable = Commutable;
1092 let Inst{3-0} = Rm;
1093 let Inst{15-12} = Rd;
1094 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001095 }
Owen Anderson92a20222011-07-21 18:54:16 +00001096 def rsi : AsI1<opcod, (outs GPR:$Rd),
1097 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001098 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001099 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001100 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001101 bits<4> Rd;
1102 bits<4> Rn;
1103 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001104 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001105 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001106 let Inst{15-12} = Rd;
1107 let Inst{11-5} = shift{11-5};
1108 let Inst{4} = 0;
1109 let Inst{3-0} = shift{3-0};
1110 }
1111 def rsr : AsI1<opcod, (outs GPR:$Rd),
1112 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001113 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001114 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1115 Requires<[IsARM]> {
1116 bits<4> Rd;
1117 bits<4> Rn;
1118 bits<12> shift;
1119 let Inst{25} = 0;
1120 let Inst{19-16} = Rn;
1121 let Inst{15-12} = Rd;
1122 let Inst{11-8} = shift{11-8};
1123 let Inst{7} = 0;
1124 let Inst{6-5} = shift{6-5};
1125 let Inst{4} = 1;
1126 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001127 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001128 }
1129 // Assembly aliases for optional destination operand when it's the same
1130 // as the source operand.
1131 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1132 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1133 so_imm:$imm, pred:$p,
1134 cc_out:$s)>,
1135 Requires<[IsARM]>;
1136 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1137 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1138 GPR:$Rm, pred:$p,
1139 cc_out:$s)>,
1140 Requires<[IsARM]>;
1141 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001142 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1143 so_reg_imm:$shift, pred:$p,
1144 cc_out:$s)>,
1145 Requires<[IsARM]>;
1146 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1147 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1148 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001149 cc_out:$s)>,
1150 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001151}
1152
Jim Grosbache5165492009-11-09 00:11:35 +00001153// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001154// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1155let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001156multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001157 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001158 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001159 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001160 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001161 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001162 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1163 let isCommutable = Commutable;
1164 }
Owen Anderson92a20222011-07-21 18:54:16 +00001165 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001166 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001167 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1168 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1169 4, IIC_iALUsr,
1170 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001171}
Evan Chengc85e8322007-07-05 07:13:32 +00001172}
1173
Jim Grosbach3e556122010-10-26 22:37:02 +00001174let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001175multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001176 InstrItinClass iir, PatFrag opnode> {
1177 // Note: We use the complex addrmode_imm12 rather than just an input
1178 // GPR and a constrained immediate so that we can use this to match
1179 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001180 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001181 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1182 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001183 bits<4> Rt;
1184 bits<17> addr;
1185 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1186 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001187 let Inst{15-12} = Rt;
1188 let Inst{11-0} = addr{11-0}; // imm12
1189 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001190 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001191 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1192 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001193 bits<4> Rt;
1194 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001195 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001196 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1197 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001198 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001199 let Inst{11-0} = shift{11-0};
1200 }
1201}
1202}
1203
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001204multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001205 InstrItinClass iir, PatFrag opnode> {
1206 // Note: We use the complex addrmode_imm12 rather than just an input
1207 // GPR and a constrained immediate so that we can use this to match
1208 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001209 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001210 (ins GPR:$Rt, addrmode_imm12:$addr),
1211 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1212 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1213 bits<4> Rt;
1214 bits<17> addr;
1215 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1216 let Inst{19-16} = addr{16-13}; // Rn
1217 let Inst{15-12} = Rt;
1218 let Inst{11-0} = addr{11-0}; // imm12
1219 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001220 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001221 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1222 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1223 bits<4> Rt;
1224 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001225 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001226 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1227 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001228 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001229 let Inst{11-0} = shift{11-0};
1230 }
1231}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001232//===----------------------------------------------------------------------===//
1233// Instructions
1234//===----------------------------------------------------------------------===//
1235
Evan Chenga8e29892007-01-19 07:51:42 +00001236//===----------------------------------------------------------------------===//
1237// Miscellaneous Instructions.
1238//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001239
Evan Chenga8e29892007-01-19 07:51:42 +00001240/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1241/// the function. The first operand is the ID# for this instruction, the second
1242/// is the index into the MachineConstantPool that this is, the third is the
1243/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001244let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001245def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001246PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001247 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001248
Jim Grosbach4642ad32010-02-22 23:10:38 +00001249// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1250// from removing one half of the matched pairs. That breaks PEI, which assumes
1251// these will always be in pairs, and asserts if it finds otherwise. Better way?
1252let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001253def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001254PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001255 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001256
Jim Grosbach64171712010-02-16 21:07:46 +00001257def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001258PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001259 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001260}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001261
Johnny Chenf4d81052010-02-12 22:53:19 +00001262def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001263 [/* For disassembly only; pattern left blank */]>,
1264 Requires<[IsARM, HasV6T2]> {
1265 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001266 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001267 let Inst{7-0} = 0b00000000;
1268}
1269
Johnny Chenf4d81052010-02-12 22:53:19 +00001270def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1271 [/* For disassembly only; pattern left blank */]>,
1272 Requires<[IsARM, HasV6T2]> {
1273 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001274 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001275 let Inst{7-0} = 0b00000001;
1276}
1277
1278def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1279 [/* For disassembly only; pattern left blank */]>,
1280 Requires<[IsARM, HasV6T2]> {
1281 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001282 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001283 let Inst{7-0} = 0b00000010;
1284}
1285
1286def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1287 [/* For disassembly only; pattern left blank */]>,
1288 Requires<[IsARM, HasV6T2]> {
1289 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001290 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001291 let Inst{7-0} = 0b00000011;
1292}
1293
Johnny Chen2ec5e492010-02-22 21:50:40 +00001294def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001295 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001296 bits<4> Rd;
1297 bits<4> Rn;
1298 bits<4> Rm;
1299 let Inst{3-0} = Rm;
1300 let Inst{15-12} = Rd;
1301 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001302 let Inst{27-20} = 0b01101000;
1303 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001304 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001305}
1306
Johnny Chenf4d81052010-02-12 22:53:19 +00001307def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001308 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001309 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001310 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001311 let Inst{7-0} = 0b00000100;
1312}
1313
Johnny Chenc6f7b272010-02-11 18:12:29 +00001314// The i32imm operand $val can be used by a debugger to store more information
1315// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001316def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1317 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001318 bits<16> val;
1319 let Inst{3-0} = val{3-0};
1320 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001321 let Inst{27-20} = 0b00010010;
1322 let Inst{7-4} = 0b0111;
1323}
1324
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001325// Change Processor State is a system instruction -- for disassembly and
1326// parsing only.
1327// FIXME: Since the asm parser has currently no clean way to handle optional
1328// operands, create 3 versions of the same instruction. Once there's a clean
1329// framework to represent optional operands, change this behavior.
1330class CPS<dag iops, string asm_ops>
1331 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1332 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1333 bits<2> imod;
1334 bits<3> iflags;
1335 bits<5> mode;
1336 bit M;
1337
Johnny Chenb98e1602010-02-12 18:55:33 +00001338 let Inst{31-28} = 0b1111;
1339 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001340 let Inst{19-18} = imod;
1341 let Inst{17} = M; // Enabled if mode is set;
1342 let Inst{16} = 0;
1343 let Inst{8-6} = iflags;
1344 let Inst{5} = 0;
1345 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001346}
1347
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001348let M = 1 in
1349 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1350 "$imod\t$iflags, $mode">;
1351let mode = 0, M = 0 in
1352 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1353
1354let imod = 0, iflags = 0, M = 1 in
1355 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1356
Johnny Chenb92a23f2010-02-21 04:42:01 +00001357// Preload signals the memory system of possible future data/instruction access.
1358// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001359multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001360
Evan Chengdfed19f2010-11-03 06:34:55 +00001361 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001362 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001363 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001364 bits<4> Rt;
1365 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001366 let Inst{31-26} = 0b111101;
1367 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001368 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001369 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001370 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001371 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001372 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001373 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001374 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001375 }
1376
Evan Chengdfed19f2010-11-03 06:34:55 +00001377 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001378 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001379 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001380 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001381 let Inst{31-26} = 0b111101;
1382 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001383 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001384 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001385 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001386 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001387 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001388 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001389 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001390 }
1391}
1392
Evan Cheng416941d2010-11-04 05:19:35 +00001393defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1394defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1395defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001396
Jim Grosbach53a89d62011-07-22 17:46:13 +00001397def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001398 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001399 bits<1> end;
1400 let Inst{31-10} = 0b1111000100000001000000;
1401 let Inst{9} = end;
1402 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001403}
1404
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001405def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1406 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001407 bits<4> opt;
1408 let Inst{27-4} = 0b001100100000111100001111;
1409 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001410}
1411
Johnny Chenba6e0332010-02-11 17:14:31 +00001412// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001413let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001414def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001415 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001416 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001417 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001418}
1419
Evan Cheng12c3a532008-11-06 17:48:05 +00001420// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001421let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001422def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001423 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001424 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001425
Evan Cheng325474e2008-01-07 23:56:57 +00001426let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001427def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001428 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001429 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001430
Jim Grosbach53694262010-11-18 01:15:56 +00001431def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001432 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001433 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001434
Jim Grosbach53694262010-11-18 01:15:56 +00001435def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001436 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001437 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001438
Jim Grosbach53694262010-11-18 01:15:56 +00001439def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001440 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001441 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001442
Jim Grosbach53694262010-11-18 01:15:56 +00001443def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001444 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001445 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001446}
Chris Lattner13c63102008-01-06 05:55:01 +00001447let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001448def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001449 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001450
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001451def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001452 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001453 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001454
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001455def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001456 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001457}
Evan Cheng12c3a532008-11-06 17:48:05 +00001458} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001459
Evan Chenge07715c2009-06-23 05:25:29 +00001460
1461// LEApcrel - Load a pc-relative address into a register without offending the
1462// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001463let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001464// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001465// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1466// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001467def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001468 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001469 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001470 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001471 let Inst{27-25} = 0b001;
1472 let Inst{20} = 0;
1473 let Inst{19-16} = 0b1111;
1474 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001475 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001476}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001477def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001478 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001479
1480def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1481 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001482 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001483
Evan Chenga8e29892007-01-19 07:51:42 +00001484//===----------------------------------------------------------------------===//
1485// Control Flow Instructions.
1486//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001487
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001488let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1489 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001490 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001491 "bx", "\tlr", [(ARMretflag)]>,
1492 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001493 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001494 }
1495
1496 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001497 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001498 "mov", "\tpc, lr", [(ARMretflag)]>,
1499 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001500 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001501 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001502}
Rafael Espindola27185192006-09-29 21:20:16 +00001503
Bob Wilson04ea6e52009-10-28 00:37:03 +00001504// Indirect branches
1505let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001506 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001507 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001508 [(brind GPR:$dst)]>,
1509 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001510 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001511 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001512 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001513 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001514
Jim Grosbachd447ac62011-07-13 20:21:31 +00001515 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1516 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001517 Requires<[IsARM, HasV4T]> {
1518 bits<4> dst;
1519 let Inst{27-4} = 0b000100101111111111110001;
1520 let Inst{3-0} = dst;
1521 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001522}
1523
Evan Cheng1e0eab12010-11-29 22:43:27 +00001524// All calls clobber the non-callee saved registers. SP is marked as
1525// a use to prevent stack-pointer assignments that appear immediately
1526// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001527let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001528 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001529 // FIXME: Do we really need a non-predicated version? If so, it should
1530 // at least be a pseudo instruction expanding to the predicated version
1531 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001532 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001533 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001534 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001535 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001536 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001537 Requires<[IsARM, IsNotDarwin]> {
1538 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001539 bits<24> func;
1540 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001541 }
Evan Cheng277f0742007-06-19 21:05:09 +00001542
Jason W Kim685c3502011-02-04 19:47:15 +00001543 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001544 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001545 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001546 Requires<[IsARM, IsNotDarwin]> {
1547 bits<24> func;
1548 let Inst{23-0} = func;
1549 }
Evan Cheng277f0742007-06-19 21:05:09 +00001550
Evan Chenga8e29892007-01-19 07:51:42 +00001551 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001552 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001553 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001554 [(ARMcall GPR:$func)]>,
1555 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001556 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001557 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001558 let Inst{3-0} = func;
1559 }
1560
1561 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1562 IIC_Br, "blx", "\t$func",
1563 [(ARMcall_pred GPR:$func)]>,
1564 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1565 bits<4> func;
1566 let Inst{27-4} = 0b000100101111111111110011;
1567 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001568 }
1569
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001570 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001571 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001572 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001573 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001574 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001575
1576 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001577 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001578 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001579 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001580}
1581
David Goodwin1a8f36e2009-08-12 18:31:53 +00001582let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001583 // On Darwin R9 is call-clobbered.
1584 // R7 is marked as a use to prevent frame-pointer assignments from being
1585 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001586 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001587 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001588 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001589 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001590 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1591 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001592
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001593 def BLr9_pred : ARMPseudoExpand<(outs),
1594 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001595 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001596 [(ARMcall_pred tglobaladdr:$func)],
1597 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001598 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001599
1600 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001601 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001602 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001603 [(ARMcall GPR:$func)],
1604 (BLX GPR:$func)>,
1605 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001606
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001607 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001608 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001609 [(ARMcall_pred GPR:$func)],
1610 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001611 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001612
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001613 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001614 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001615 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001616 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001617 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001618
1619 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001620 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001621 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001622 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001623}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001624
David Goodwin1a8f36e2009-08-12 18:31:53 +00001625let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001626 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1627 // a two-value operand where a dag node expects two operands. :(
1628 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1629 IIC_Br, "b", "\t$target",
1630 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1631 bits<24> target;
1632 let Inst{23-0} = target;
1633 }
1634
Evan Chengaeafca02007-05-16 07:45:54 +00001635 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001636 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001637 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001638 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1639 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001640 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001641 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001642 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001643
Jim Grosbach2dc77682010-11-29 18:37:44 +00001644 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1645 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001646 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001647 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001648 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001649 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1650 // into i12 and rs suffixed versions.
1651 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001652 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001653 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001654 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001655 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001656 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001657 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001658 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001659 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001660 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001661 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001662 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001663
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001664}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001665
Johnny Chen8901e6f2011-03-31 17:53:50 +00001666// BLX (immediate) -- for disassembly only
1667def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1668 "blx\t$target", [/* pattern left blank */]>,
1669 Requires<[IsARM, HasV5T]> {
1670 let Inst{31-25} = 0b1111101;
1671 bits<25> target;
1672 let Inst{23-0} = target{24-1};
1673 let Inst{24} = target{0};
1674}
1675
Jim Grosbach898e7e22011-07-13 20:25:01 +00001676// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001677def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001678 [/* pattern left blank */]> {
1679 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001680 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001681 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001682 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001683 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001684}
1685
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001686// Tail calls.
1687
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001688let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1689 // Darwin versions.
1690 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1691 Uses = [SP] in {
1692 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1693 IIC_Br, []>, Requires<[IsDarwin]>;
1694
1695 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1696 IIC_Br, []>, Requires<[IsDarwin]>;
1697
Jim Grosbach245f5e82011-07-08 18:50:22 +00001698 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001699 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001700 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1701 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001702
Jim Grosbach245f5e82011-07-08 18:50:22 +00001703 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001704 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001705 (BX GPR:$dst)>,
1706 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001707
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001708 }
1709
1710 // Non-Darwin versions (the difference is R9).
1711 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1712 Uses = [SP] in {
1713 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1714 IIC_Br, []>, Requires<[IsNotDarwin]>;
1715
1716 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1717 IIC_Br, []>, Requires<[IsNotDarwin]>;
1718
Jim Grosbach245f5e82011-07-08 18:50:22 +00001719 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001720 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001721 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1722 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001723
Jim Grosbach245f5e82011-07-08 18:50:22 +00001724 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001725 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001726 (BX GPR:$dst)>,
1727 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001728 }
1729}
1730
1731
1732
1733
1734
Johnny Chen0296f3e2010-02-16 21:59:54 +00001735// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001736def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1737 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001738 bits<4> opt;
1739 let Inst{23-4} = 0b01100000000000000111;
1740 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001741}
1742
Jim Grosbached838482011-07-26 16:24:27 +00001743// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001744let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001745def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001746 bits<24> svc;
1747 let Inst{23-0} = svc;
1748}
Johnny Chen85d5a892010-02-10 18:02:25 +00001749}
1750
Johnny Chenfb566792010-02-17 21:39:10 +00001751// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001752let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001753def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1754 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001755 [/* For disassembly only; pattern left blank */]> {
1756 let Inst{31-28} = 0b1111;
1757 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001758 let Inst{19-8} = 0xd05;
1759 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001760}
1761
Jim Grosbache6913602010-11-03 01:01:43 +00001762def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1763 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001764 [/* For disassembly only; pattern left blank */]> {
1765 let Inst{31-28} = 0b1111;
1766 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001767 let Inst{19-8} = 0xd05;
1768 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001769}
1770
Johnny Chenfb566792010-02-17 21:39:10 +00001771// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001772def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1773 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001774 [/* For disassembly only; pattern left blank */]> {
1775 let Inst{31-28} = 0b1111;
1776 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001777 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001778}
1779
Jim Grosbache6913602010-11-03 01:01:43 +00001780def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1781 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001782 [/* For disassembly only; pattern left blank */]> {
1783 let Inst{31-28} = 0b1111;
1784 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001785 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001786}
Chris Lattner39ee0362010-10-31 19:10:56 +00001787} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001788
Evan Chenga8e29892007-01-19 07:51:42 +00001789//===----------------------------------------------------------------------===//
1790// Load / store Instructions.
1791//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001792
Evan Chenga8e29892007-01-19 07:51:42 +00001793// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001794
1795
Evan Cheng7e2fe912010-10-28 06:47:08 +00001796defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001797 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001798defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001799 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001800defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001801 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001802defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001803 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001804
Evan Chengfa775d02007-03-19 07:20:03 +00001805// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001806let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1807 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001808def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001809 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1810 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001811 bits<4> Rt;
1812 bits<17> addr;
1813 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1814 let Inst{19-16} = 0b1111;
1815 let Inst{15-12} = Rt;
1816 let Inst{11-0} = addr{11-0}; // imm12
1817}
Evan Chengfa775d02007-03-19 07:20:03 +00001818
Evan Chenga8e29892007-01-19 07:51:42 +00001819// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001820def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001821 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1822 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001823
Evan Chenga8e29892007-01-19 07:51:42 +00001824// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001825def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001826 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1827 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001828
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001829def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001830 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1831 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001832
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001833let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001834// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001835def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1836 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001837 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001838 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001839}
Rafael Espindolac391d162006-10-23 20:34:27 +00001840
Evan Chenga8e29892007-01-19 07:51:42 +00001841// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001842multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001843 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1844 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001845 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1846 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001847 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001848 // {12} isAdd
1849 // {11-0} imm12/Rm
1850 bits<18> addr;
1851 let Inst{25} = addr{13};
1852 let Inst{23} = addr{12};
1853 let Inst{19-16} = addr{17-14};
1854 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001855 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001856 }
Owen Anderson793e7962011-07-26 20:54:26 +00001857
1858 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1859 (ins GPR:$Rn, am2offset_reg:$offset),
1860 IndexModePost, LdFrm, itin,
1861 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1862 // {12} isAdd
1863 // {11-0} imm12/Rm
1864 bits<14> offset;
1865 bits<4> Rn;
1866 let Inst{25} = 1;
1867 let Inst{23} = offset{12};
1868 let Inst{19-16} = Rn;
1869 let Inst{11-0} = offset{11-0};
1870 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1871 }
1872
1873 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1874 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001875 IndexModePost, LdFrm, itin,
1876 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001877 // {12} isAdd
1878 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001879 bits<14> offset;
1880 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001881 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001882 let Inst{23} = offset{12};
1883 let Inst{19-16} = Rn;
1884 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001885 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001886 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001887}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001888
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001889let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001890defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1891defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001892}
Rafael Espindola450856d2006-12-12 00:37:38 +00001893
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001894multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1895 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1896 (ins addrmode3:$addr), IndexModePre,
1897 LdMiscFrm, itin,
1898 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1899 bits<14> addr;
1900 let Inst{23} = addr{8}; // U bit
1901 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1902 let Inst{19-16} = addr{12-9}; // Rn
1903 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1904 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1905 }
1906 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1907 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1908 LdMiscFrm, itin,
1909 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001910 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001911 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001912 let Inst{23} = offset{8}; // U bit
1913 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001914 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001915 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1916 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001917 }
1918}
Rafael Espindola4e307642006-09-08 16:59:47 +00001919
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001920let mayLoad = 1, neverHasSideEffects = 1 in {
1921defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1922defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1923defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001924let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001925def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1926 (ins addrmode3:$addr), IndexModePre,
1927 LdMiscFrm, IIC_iLoad_d_ru,
1928 "ldrd", "\t$Rt, $Rt2, $addr!",
1929 "$addr.base = $Rn_wb", []> {
1930 bits<14> addr;
1931 let Inst{23} = addr{8}; // U bit
1932 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1933 let Inst{19-16} = addr{12-9}; // Rn
1934 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1935 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1936}
1937def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1938 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1939 LdMiscFrm, IIC_iLoad_d_ru,
1940 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1941 "$Rn = $Rn_wb", []> {
1942 bits<10> offset;
1943 bits<4> Rn;
1944 let Inst{23} = offset{8}; // U bit
1945 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1946 let Inst{19-16} = Rn;
1947 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1948 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1949}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001950} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001951} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001952
Johnny Chenadb561d2010-02-18 03:27:42 +00001953// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001954let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001955def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1956 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1957 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1958 // {17-14} Rn
1959 // {13} 1 == Rm, 0 == imm12
1960 // {12} isAdd
1961 // {11-0} imm12/Rm
1962 bits<18> addr;
1963 let Inst{25} = addr{13};
1964 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001965 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001966 let Inst{19-16} = addr{17-14};
1967 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001968 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001969}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001970def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1971 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1972 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1973 // {17-14} Rn
1974 // {13} 1 == Rm, 0 == imm12
1975 // {12} isAdd
1976 // {11-0} imm12/Rm
1977 bits<18> addr;
1978 let Inst{25} = addr{13};
1979 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001980 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001981 let Inst{19-16} = addr{17-14};
1982 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001983 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001984}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001985def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1986 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1987 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001988 let Inst{21} = 1; // overwrite
1989}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001990def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1991 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1992 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001993 let Inst{21} = 1; // overwrite
1994}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001995def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1996 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1997 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001998 let Inst{21} = 1; // overwrite
1999}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002000}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002001
Evan Chenga8e29892007-01-19 07:51:42 +00002002// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002003
2004// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002005def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002006 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2007 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002008
Evan Chenga8e29892007-01-19 07:51:42 +00002009// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002010let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2011def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002012 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002013 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002014
2015// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002016def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2017 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002018 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002019 "str", "\t$Rt, [$Rn, $offset]!",
2020 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002021 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002022 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2023def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2024 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2025 IndexModePre, StFrm, IIC_iStore_ru,
2026 "str", "\t$Rt, [$Rn, $offset]!",
2027 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2028 [(set GPR:$Rn_wb,
2029 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002030
Owen Anderson793e7962011-07-26 20:54:26 +00002031
2032
2033def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2034 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002035 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002036 "str", "\t$Rt, [$Rn], $offset",
2037 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002038 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002039 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2040def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2041 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2042 IndexModePost, StFrm, IIC_iStore_ru,
2043 "str", "\t$Rt, [$Rn], $offset",
2044 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2045 [(set GPR:$Rn_wb,
2046 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002047
Owen Anderson793e7962011-07-26 20:54:26 +00002048
2049def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2050 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002051 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002052 "strb", "\t$Rt, [$Rn, $offset]!",
2053 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002054 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002055 GPR:$Rn, am2offset_reg:$offset))]>;
2056def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2057 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2058 IndexModePre, StFrm, IIC_iStore_bh_ru,
2059 "strb", "\t$Rt, [$Rn, $offset]!",
2060 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2061 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2062 GPR:$Rn, am2offset_imm:$offset))]>;
2063
2064def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2065 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002066 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002067 "strb", "\t$Rt, [$Rn], $offset",
2068 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002069 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002070 GPR:$Rn, am2offset_reg:$offset))]>;
2071def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2072 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2073 IndexModePost, StFrm, IIC_iStore_bh_ru,
2074 "strb", "\t$Rt, [$Rn], $offset",
2075 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2076 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2077 GPR:$Rn, am2offset_imm:$offset))]>;
2078
Jim Grosbacha1b41752010-11-19 22:06:57 +00002079
Jim Grosbach2dc77682010-11-29 18:37:44 +00002080def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2081 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2082 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002083 "strh", "\t$Rt, [$Rn, $offset]!",
2084 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002085 [(set GPR:$Rn_wb,
2086 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002087
Jim Grosbach2dc77682010-11-29 18:37:44 +00002088def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2089 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2090 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002091 "strh", "\t$Rt, [$Rn], $offset",
2092 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002093 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2094 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002095
Johnny Chen39a4bb32010-02-18 22:31:18 +00002096// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002097let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002098def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2099 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002100 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002101 "strd", "\t$src1, $src2, [$base, $offset]!",
2102 "$base = $base_wb", []>;
2103
2104// For disassembly only
2105def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2106 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002107 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002108 "strd", "\t$src1, $src2, [$base], $offset",
2109 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002110} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002111
Johnny Chenad4df4c2010-03-01 19:22:00 +00002112// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002113
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002114def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2115 IndexModePost, StFrm, IIC_iStore_ru,
2116 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002117 [/* For disassembly only; pattern left blank */]> {
2118 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002119 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002120}
2121
2122def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2123 IndexModePost, StFrm, IIC_iStore_bh_ru,
2124 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2125 [/* For disassembly only; pattern left blank */]> {
2126 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002127 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002128}
2129
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002130def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002131 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002132 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002133 [/* For disassembly only; pattern left blank */]> {
2134 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002135 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002136}
2137
Evan Chenga8e29892007-01-19 07:51:42 +00002138//===----------------------------------------------------------------------===//
2139// Load / store multiple Instructions.
2140//
2141
Bill Wendling6c470b82010-11-13 09:09:38 +00002142multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2143 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002144 // IA is the default, so no need for an explicit suffix on the
2145 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002146 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002147 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2148 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002149 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002150 let Inst{24-23} = 0b01; // Increment After
2151 let Inst{21} = 0; // No writeback
2152 let Inst{20} = L_bit;
2153 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002154 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002155 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2156 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002157 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002158 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002159 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002160 let Inst{20} = L_bit;
2161 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002162 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002163 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2164 IndexModeNone, f, itin,
2165 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2166 let Inst{24-23} = 0b00; // Decrement After
2167 let Inst{21} = 0; // No writeback
2168 let Inst{20} = L_bit;
2169 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002170 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002171 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2172 IndexModeUpd, f, itin_upd,
2173 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2174 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002175 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002176 let Inst{20} = L_bit;
2177 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002178 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002179 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2180 IndexModeNone, f, itin,
2181 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2182 let Inst{24-23} = 0b10; // Decrement Before
2183 let Inst{21} = 0; // No writeback
2184 let Inst{20} = L_bit;
2185 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002186 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002187 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2188 IndexModeUpd, f, itin_upd,
2189 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2190 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002191 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002192 let Inst{20} = L_bit;
2193 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002194 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002195 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2196 IndexModeNone, f, itin,
2197 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2198 let Inst{24-23} = 0b11; // Increment Before
2199 let Inst{21} = 0; // No writeback
2200 let Inst{20} = L_bit;
2201 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002202 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002203 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2204 IndexModeUpd, f, itin_upd,
2205 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2206 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002207 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002208 let Inst{20} = L_bit;
2209 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002210}
Bill Wendling6c470b82010-11-13 09:09:38 +00002211
Bill Wendlingc93989a2010-11-13 11:20:05 +00002212let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002213
2214let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2215defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2216
2217let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2218defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2219
2220} // neverHasSideEffects
2221
Bill Wendling73fe34a2010-11-16 01:16:36 +00002222// FIXME: remove when we have a way to marking a MI with these properties.
2223// FIXME: Should pc be an implicit operand like PICADD, etc?
2224let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2225 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002226def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2227 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002228 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002229 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002230 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002231
Evan Chenga8e29892007-01-19 07:51:42 +00002232//===----------------------------------------------------------------------===//
2233// Move Instructions.
2234//
2235
Evan Chengcd799b92009-06-12 20:46:18 +00002236let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002237def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2238 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2239 bits<4> Rd;
2240 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002241
Johnny Chen103bf952011-04-01 23:30:25 +00002242 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002243 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002244 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002245 let Inst{3-0} = Rm;
2246 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002247}
2248
Dale Johannesen38d5f042010-06-15 22:24:08 +00002249// A version for the smaller set of tail call registers.
2250let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002251def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002252 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2253 bits<4> Rd;
2254 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002255
Dale Johannesen38d5f042010-06-15 22:24:08 +00002256 let Inst{11-4} = 0b00000000;
2257 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002258 let Inst{3-0} = Rm;
2259 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002260}
2261
Owen Anderson152d4a42011-07-21 23:38:37 +00002262def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2263 DPSoRegRegFrm, IIC_iMOVsr,
2264 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002265 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002266 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002267 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002268 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002269 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002270 let Inst{11-8} = src{11-8};
2271 let Inst{7} = 0;
2272 let Inst{6-5} = src{6-5};
2273 let Inst{4} = 1;
2274 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002275 let Inst{25} = 0;
2276}
Evan Chenga2515702007-03-19 07:09:02 +00002277
Owen Anderson152d4a42011-07-21 23:38:37 +00002278def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2279 DPSoRegImmFrm, IIC_iMOVsr,
2280 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2281 UnaryDP {
2282 bits<4> Rd;
2283 bits<12> src;
2284 let Inst{15-12} = Rd;
2285 let Inst{19-16} = 0b0000;
2286 let Inst{11-5} = src{11-5};
2287 let Inst{4} = 0;
2288 let Inst{3-0} = src{3-0};
2289 let Inst{25} = 0;
2290}
2291
2292
2293
Evan Chengc4af4632010-11-17 20:13:28 +00002294let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002295def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2296 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002297 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002298 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002299 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002300 let Inst{15-12} = Rd;
2301 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002302 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002303}
2304
Evan Chengc4af4632010-11-17 20:13:28 +00002305let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002306def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002307 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002308 "movw", "\t$Rd, $imm",
2309 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002310 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002311 bits<4> Rd;
2312 bits<16> imm;
2313 let Inst{15-12} = Rd;
2314 let Inst{11-0} = imm{11-0};
2315 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002316 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002317 let Inst{25} = 1;
2318}
2319
Jim Grosbachffa32252011-07-19 19:13:28 +00002320def : InstAlias<"mov${p} $Rd, $imm",
2321 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2322 Requires<[IsARM]>;
2323
Evan Cheng53519f02011-01-21 18:55:51 +00002324def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2325 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002326
2327let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002328def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002329 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002330 "movt", "\t$Rd, $imm",
2331 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002332 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002333 lo16AllZero:$imm))]>, UnaryDP,
2334 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002335 bits<4> Rd;
2336 bits<16> imm;
2337 let Inst{15-12} = Rd;
2338 let Inst{11-0} = imm{11-0};
2339 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002340 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002341 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002342}
Evan Cheng13ab0202007-07-10 18:08:01 +00002343
Evan Cheng53519f02011-01-21 18:55:51 +00002344def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2345 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002346
2347} // Constraints
2348
Evan Cheng20956592009-10-21 08:15:52 +00002349def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2350 Requires<[IsARM, HasV6T2]>;
2351
David Goodwinca01a8d2009-09-01 18:32:09 +00002352let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002353def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002354 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2355 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002356
2357// These aren't really mov instructions, but we have to define them this way
2358// due to flag operands.
2359
Evan Cheng071a2792007-09-11 19:55:27 +00002360let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002361def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002362 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2363 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002364def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002365 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2366 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002367}
Evan Chenga8e29892007-01-19 07:51:42 +00002368
Evan Chenga8e29892007-01-19 07:51:42 +00002369//===----------------------------------------------------------------------===//
2370// Extend Instructions.
2371//
2372
2373// Sign extenders
2374
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002375def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002376 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002377def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002378 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Evan Cheng576a3962010-09-25 00:49:35 +00002380defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002381 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002382defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002383 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002384
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002385def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002386
Evan Cheng576a3962010-09-25 00:49:35 +00002387defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002388
2389// Zero extenders
2390
2391let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002392def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002393 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002394def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002395 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002396def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002397 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002398
Jim Grosbach542f6422010-07-28 23:25:44 +00002399// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2400// The transformation should probably be done as a combiner action
2401// instead so we can include a check for masking back in the upper
2402// eight bits of the source into the lower eight bits of the result.
2403//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002404// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002405def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002406 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002407
Evan Cheng576a3962010-09-25 00:49:35 +00002408defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002409 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002410defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002411 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002412}
2413
Evan Chenga8e29892007-01-19 07:51:42 +00002414// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002415// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002416defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002417
Evan Chenga8e29892007-01-19 07:51:42 +00002418
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002419def SBFX : I<(outs GPR:$Rd),
2420 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002421 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002422 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002423 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002424 bits<4> Rd;
2425 bits<4> Rn;
2426 bits<5> lsb;
2427 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002428 let Inst{27-21} = 0b0111101;
2429 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002430 let Inst{20-16} = width;
2431 let Inst{15-12} = Rd;
2432 let Inst{11-7} = lsb;
2433 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002434}
2435
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002436def UBFX : I<(outs GPR:$Rd),
2437 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002438 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002439 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002440 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002441 bits<4> Rd;
2442 bits<4> Rn;
2443 bits<5> lsb;
2444 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002445 let Inst{27-21} = 0b0111111;
2446 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002447 let Inst{20-16} = width;
2448 let Inst{15-12} = Rd;
2449 let Inst{11-7} = lsb;
2450 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002451}
2452
Evan Chenga8e29892007-01-19 07:51:42 +00002453//===----------------------------------------------------------------------===//
2454// Arithmetic Instructions.
2455//
2456
Jim Grosbach26421962008-10-14 20:36:24 +00002457defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002458 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002459 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002460defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002461 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002462 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002463
Evan Chengc85e8322007-07-05 07:13:32 +00002464// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002465defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002466 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002467 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2468defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002469 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002470 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002471
Evan Cheng62674222009-06-25 23:34:10 +00002472defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002473 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2474 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002475defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002476 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2477 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002478
2479// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002480let usesCustomInserter = 1 in {
2481defm ADCS : AI1_adde_sube_s_irs<
2482 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2483defm SBCS : AI1_adde_sube_s_irs<
2484 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2485}
Evan Chenga8e29892007-01-19 07:51:42 +00002486
Jim Grosbach84760882010-10-15 18:42:41 +00002487def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2488 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2489 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2490 bits<4> Rd;
2491 bits<4> Rn;
2492 bits<12> imm;
2493 let Inst{25} = 1;
2494 let Inst{15-12} = Rd;
2495 let Inst{19-16} = Rn;
2496 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002497}
Evan Cheng13ab0202007-07-10 18:08:01 +00002498
Bob Wilsoncff71782010-08-05 18:23:43 +00002499// The reg/reg form is only defined for the disassembler; for codegen it is
2500// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002501def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2502 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002503 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002504 bits<4> Rd;
2505 bits<4> Rn;
2506 bits<4> Rm;
2507 let Inst{11-4} = 0b00000000;
2508 let Inst{25} = 0;
2509 let Inst{3-0} = Rm;
2510 let Inst{15-12} = Rd;
2511 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002512}
2513
Owen Anderson92a20222011-07-21 18:54:16 +00002514def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002515 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002516 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002517 bits<4> Rd;
2518 bits<4> Rn;
2519 bits<12> shift;
2520 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002521 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002522 let Inst{15-12} = Rd;
2523 let Inst{11-5} = shift{11-5};
2524 let Inst{4} = 0;
2525 let Inst{3-0} = shift{3-0};
2526}
2527
2528def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002529 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002530 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2531 bits<4> Rd;
2532 bits<4> Rn;
2533 bits<12> shift;
2534 let Inst{25} = 0;
2535 let Inst{19-16} = Rn;
2536 let Inst{15-12} = Rd;
2537 let Inst{11-8} = shift{11-8};
2538 let Inst{7} = 0;
2539 let Inst{6-5} = shift{6-5};
2540 let Inst{4} = 1;
2541 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002542}
Evan Chengc85e8322007-07-05 07:13:32 +00002543
2544// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002545// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2546let usesCustomInserter = 1 in {
2547def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002548 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002549 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2550def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002551 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002552 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002553def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002554 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002555 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2556def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2557 4, IIC_iALUsr,
2558 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002559}
Evan Chengc85e8322007-07-05 07:13:32 +00002560
Evan Cheng62674222009-06-25 23:34:10 +00002561let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002562def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2563 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2564 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002565 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002566 bits<4> Rd;
2567 bits<4> Rn;
2568 bits<12> imm;
2569 let Inst{25} = 1;
2570 let Inst{15-12} = Rd;
2571 let Inst{19-16} = Rn;
2572 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002573}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002574// The reg/reg form is only defined for the disassembler; for codegen it is
2575// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002576def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2577 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002578 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002579 bits<4> Rd;
2580 bits<4> Rn;
2581 bits<4> Rm;
2582 let Inst{11-4} = 0b00000000;
2583 let Inst{25} = 0;
2584 let Inst{3-0} = Rm;
2585 let Inst{15-12} = Rd;
2586 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002587}
Owen Anderson92a20222011-07-21 18:54:16 +00002588def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002589 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002590 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002591 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002592 bits<4> Rd;
2593 bits<4> Rn;
2594 bits<12> shift;
2595 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002596 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002597 let Inst{15-12} = Rd;
2598 let Inst{11-5} = shift{11-5};
2599 let Inst{4} = 0;
2600 let Inst{3-0} = shift{3-0};
2601}
2602def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002603 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002604 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2605 Requires<[IsARM]> {
2606 bits<4> Rd;
2607 bits<4> Rn;
2608 bits<12> shift;
2609 let Inst{25} = 0;
2610 let Inst{19-16} = Rn;
2611 let Inst{15-12} = Rd;
2612 let Inst{11-8} = shift{11-8};
2613 let Inst{7} = 0;
2614 let Inst{6-5} = shift{6-5};
2615 let Inst{4} = 1;
2616 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002617}
Evan Cheng62674222009-06-25 23:34:10 +00002618}
2619
Owen Anderson92a20222011-07-21 18:54:16 +00002620
Owen Andersonb48c7912011-04-05 23:55:28 +00002621// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2622let usesCustomInserter = 1, Uses = [CPSR] in {
2623def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002624 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002625 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002626def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002627 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002628 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2629def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2630 4, IIC_iALUsr,
2631 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002632}
Evan Cheng2c614c52007-06-06 10:17:05 +00002633
Evan Chenga8e29892007-01-19 07:51:42 +00002634// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002635// The assume-no-carry-in form uses the negation of the input since add/sub
2636// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2637// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2638// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002639def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2640 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002641def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2642 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2643// The with-carry-in form matches bitwise not instead of the negation.
2644// Effectively, the inverse interpretation of the carry flag already accounts
2645// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002646def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002647 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002648def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2649 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002650
2651// Note: These are implemented in C++ code, because they have to generate
2652// ADD/SUBrs instructions, which use a complex pattern that a xform function
2653// cannot produce.
2654// (mul X, 2^n+1) -> (add (X << n), X)
2655// (mul X, 2^n-1) -> (rsb X, (X << n))
2656
Jim Grosbach7931df32011-07-22 18:06:01 +00002657// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002658// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002659class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002660 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002661 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2662 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002663 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002664 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002665 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002666 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002667 let Inst{11-4} = op11_4;
2668 let Inst{19-16} = Rn;
2669 let Inst{15-12} = Rd;
2670 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002671}
2672
Jim Grosbach7931df32011-07-22 18:06:01 +00002673// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002674
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002675def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002676 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2677 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002678def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002679 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2680 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2681def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2682 "\t$Rd, $Rm, $Rn">;
2683def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2684 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002685
2686def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2687def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2688def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2689def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2690def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2691def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2692def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2693def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2694def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2695def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2696def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2697def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002698
Jim Grosbach7931df32011-07-22 18:06:01 +00002699// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002700
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002701def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2702def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2703def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2704def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2705def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2706def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2707def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2708def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2709def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2710def USAX : AAI<0b01100101, 0b11110101, "usax">;
2711def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2712def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002713
Jim Grosbach7931df32011-07-22 18:06:01 +00002714// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002715
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002716def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2717def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2718def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2719def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2720def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2721def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2722def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2723def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2724def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2725def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2726def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2727def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002728
Johnny Chenadc77332010-02-26 22:04:29 +00002729// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002730
Jim Grosbach70987fb2010-10-18 23:35:38 +00002731def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002732 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002733 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002734 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002735 bits<4> Rd;
2736 bits<4> Rn;
2737 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002738 let Inst{27-20} = 0b01111000;
2739 let Inst{15-12} = 0b1111;
2740 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002741 let Inst{19-16} = Rd;
2742 let Inst{11-8} = Rm;
2743 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002744}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002745def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002746 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002747 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002748 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002749 bits<4> Rd;
2750 bits<4> Rn;
2751 bits<4> Rm;
2752 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002753 let Inst{27-20} = 0b01111000;
2754 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002755 let Inst{19-16} = Rd;
2756 let Inst{15-12} = Ra;
2757 let Inst{11-8} = Rm;
2758 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002759}
2760
2761// Signed/Unsigned saturate -- for disassembly only
2762
Jim Grosbach580f4a92011-07-25 22:20:28 +00002763def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2764 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002765 bits<4> Rd;
2766 bits<5> sat_imm;
2767 bits<4> Rn;
2768 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002769 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002770 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002771 let Inst{20-16} = sat_imm;
2772 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002773 let Inst{11-7} = sh{4-0};
2774 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002775 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002776}
2777
Jim Grosbachf4943352011-07-25 23:09:14 +00002778def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002779 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002780 bits<4> Rd;
2781 bits<4> sat_imm;
2782 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002783 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002784 let Inst{11-4} = 0b11110011;
2785 let Inst{15-12} = Rd;
2786 let Inst{19-16} = sat_imm;
2787 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002788}
2789
Jim Grosbach580f4a92011-07-25 22:20:28 +00002790def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2791 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002792 bits<4> Rd;
2793 bits<5> sat_imm;
2794 bits<4> Rn;
2795 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002796 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002797 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002798 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002799 let Inst{11-7} = sh{4-0};
2800 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002801 let Inst{20-16} = sat_imm;
2802 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002803}
2804
Jim Grosbach70987fb2010-10-18 23:35:38 +00002805def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2806 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002807 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002808 bits<4> Rd;
2809 bits<4> sat_imm;
2810 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002811 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002812 let Inst{11-4} = 0b11110011;
2813 let Inst{15-12} = Rd;
2814 let Inst{19-16} = sat_imm;
2815 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002816}
Evan Chenga8e29892007-01-19 07:51:42 +00002817
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002818def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2819def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002820
Evan Chenga8e29892007-01-19 07:51:42 +00002821//===----------------------------------------------------------------------===//
2822// Bitwise Instructions.
2823//
2824
Jim Grosbach26421962008-10-14 20:36:24 +00002825defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002826 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002827 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002828defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002829 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002830 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002831defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002832 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002833 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002834defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002835 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002836 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002837
Jim Grosbach3fea191052010-10-21 22:03:21 +00002838def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002839 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002840 "bfc", "\t$Rd, $imm", "$src = $Rd",
2841 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002842 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002843 bits<4> Rd;
2844 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002845 let Inst{27-21} = 0b0111110;
2846 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002847 let Inst{15-12} = Rd;
2848 let Inst{11-7} = imm{4-0}; // lsb
2849 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002850}
2851
Johnny Chenb2503c02010-02-17 06:31:48 +00002852// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002853def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002854 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002855 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2856 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002857 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002858 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002859 bits<4> Rd;
2860 bits<4> Rn;
2861 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002862 let Inst{27-21} = 0b0111110;
2863 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002864 let Inst{15-12} = Rd;
2865 let Inst{11-7} = imm{4-0}; // lsb
2866 let Inst{20-16} = imm{9-5}; // width
2867 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002868}
2869
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002870// GNU as only supports this form of bfi (w/ 4 arguments)
2871let isAsmParserOnly = 1 in
2872def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2873 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002874 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002875 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2876 []>, Requires<[IsARM, HasV6T2]> {
2877 bits<4> Rd;
2878 bits<4> Rn;
2879 bits<5> lsb;
2880 bits<5> width;
2881 let Inst{27-21} = 0b0111110;
2882 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2883 let Inst{15-12} = Rd;
2884 let Inst{11-7} = lsb;
2885 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2886 let Inst{3-0} = Rn;
2887}
2888
Jim Grosbach36860462010-10-21 22:19:32 +00002889def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2890 "mvn", "\t$Rd, $Rm",
2891 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2892 bits<4> Rd;
2893 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002894 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002895 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002896 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002897 let Inst{15-12} = Rd;
2898 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002899}
Owen Anderson152d4a42011-07-21 23:38:37 +00002900def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002901 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002902 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002903 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002904 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002905 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002906 let Inst{19-16} = 0b0000;
2907 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002908 let Inst{11-5} = shift{11-5};
2909 let Inst{4} = 0;
2910 let Inst{3-0} = shift{3-0};
2911}
Owen Anderson152d4a42011-07-21 23:38:37 +00002912def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002913 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2914 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2915 bits<4> Rd;
2916 bits<12> shift;
2917 let Inst{25} = 0;
2918 let Inst{19-16} = 0b0000;
2919 let Inst{15-12} = Rd;
2920 let Inst{11-8} = shift{11-8};
2921 let Inst{7} = 0;
2922 let Inst{6-5} = shift{6-5};
2923 let Inst{4} = 1;
2924 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002925}
Evan Chengc4af4632010-11-17 20:13:28 +00002926let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002927def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2928 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2929 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2930 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002931 bits<12> imm;
2932 let Inst{25} = 1;
2933 let Inst{19-16} = 0b0000;
2934 let Inst{15-12} = Rd;
2935 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002936}
Evan Chenga8e29892007-01-19 07:51:42 +00002937
2938def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2939 (BICri GPR:$src, so_imm_not:$imm)>;
2940
2941//===----------------------------------------------------------------------===//
2942// Multiply Instructions.
2943//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002944class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2945 string opc, string asm, list<dag> pattern>
2946 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2947 bits<4> Rd;
2948 bits<4> Rm;
2949 bits<4> Rn;
2950 let Inst{19-16} = Rd;
2951 let Inst{11-8} = Rm;
2952 let Inst{3-0} = Rn;
2953}
2954class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2955 string opc, string asm, list<dag> pattern>
2956 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2957 bits<4> RdLo;
2958 bits<4> RdHi;
2959 bits<4> Rm;
2960 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002961 let Inst{19-16} = RdHi;
2962 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002963 let Inst{11-8} = Rm;
2964 let Inst{3-0} = Rn;
2965}
Evan Chenga8e29892007-01-19 07:51:42 +00002966
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002967// FIXME: The v5 pseudos are only necessary for the additional Constraint
2968// property. Remove them when it's possible to add those properties
2969// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002970let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002971def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2972 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002973 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002974 Requires<[IsARM, HasV6]> {
2975 let Inst{15-12} = 0b0000;
2976}
Evan Chenga8e29892007-01-19 07:51:42 +00002977
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002978let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002979def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2980 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002981 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002982 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2983 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002984 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002985}
2986
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002987def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2988 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002989 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2990 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002991 bits<4> Ra;
2992 let Inst{15-12} = Ra;
2993}
Evan Chenga8e29892007-01-19 07:51:42 +00002994
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002995let Constraints = "@earlyclobber $Rd" in
2996def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2997 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002998 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002999 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3000 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3001 Requires<[IsARM, NoV6]>;
3002
Jim Grosbach65711012010-11-19 22:22:37 +00003003def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3004 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3005 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003006 Requires<[IsARM, HasV6T2]> {
3007 bits<4> Rd;
3008 bits<4> Rm;
3009 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003010 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003011 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003012 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003013 let Inst{11-8} = Rm;
3014 let Inst{3-0} = Rn;
3015}
Evan Chengedcbada2009-07-06 22:05:45 +00003016
Evan Chenga8e29892007-01-19 07:51:42 +00003017// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003018let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003019let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003020def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003021 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003022 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3023 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003024
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003025def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003026 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003027 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3028 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003029
3030let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3031def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3032 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003033 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003034 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3035 Requires<[IsARM, NoV6]>;
3036
3037def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3038 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003039 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003040 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3041 Requires<[IsARM, NoV6]>;
3042}
Evan Cheng8de898a2009-06-26 00:19:44 +00003043}
Evan Chenga8e29892007-01-19 07:51:42 +00003044
3045// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003046def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3047 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003048 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3049 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003050def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3051 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003052 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3053 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003054
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003055def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3056 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3057 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3058 Requires<[IsARM, HasV6]> {
3059 bits<4> RdLo;
3060 bits<4> RdHi;
3061 bits<4> Rm;
3062 bits<4> Rn;
3063 let Inst{19-16} = RdLo;
3064 let Inst{15-12} = RdHi;
3065 let Inst{11-8} = Rm;
3066 let Inst{3-0} = Rn;
3067}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003068
3069let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3070def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3071 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003072 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003073 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3074 Requires<[IsARM, NoV6]>;
3075def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3076 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003077 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003078 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3079 Requires<[IsARM, NoV6]>;
3080def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3081 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003082 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003083 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3084 Requires<[IsARM, NoV6]>;
3085}
3086
Evan Chengcd799b92009-06-12 20:46:18 +00003087} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003088
3089// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003090def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3091 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3092 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003093 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003094 let Inst{15-12} = 0b1111;
3095}
Evan Cheng13ab0202007-07-10 18:08:01 +00003096
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003097def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3098 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003099 [/* For disassembly only; pattern left blank */]>,
3100 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003101 let Inst{15-12} = 0b1111;
3102}
3103
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003104def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3105 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3106 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3107 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3108 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003109
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003110def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3111 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3112 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003113 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003114 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003115
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003116def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3117 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3118 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3119 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3120 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003121
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003122def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3123 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3124 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003125 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003126 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003127
Raul Herbster37fb5b12007-08-30 23:25:47 +00003128multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003129 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3130 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3131 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3132 (sext_inreg GPR:$Rm, i16)))]>,
3133 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003134
Jim Grosbach3870b752010-10-22 18:35:16 +00003135 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3136 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3137 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3138 (sra GPR:$Rm, (i32 16))))]>,
3139 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003140
Jim Grosbach3870b752010-10-22 18:35:16 +00003141 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3142 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3143 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3144 (sext_inreg GPR:$Rm, i16)))]>,
3145 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003146
Jim Grosbach3870b752010-10-22 18:35:16 +00003147 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3148 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3149 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3150 (sra GPR:$Rm, (i32 16))))]>,
3151 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003152
Jim Grosbach3870b752010-10-22 18:35:16 +00003153 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3154 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3155 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3156 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3157 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003158
Jim Grosbach3870b752010-10-22 18:35:16 +00003159 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3160 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3161 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3162 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3163 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003164}
3165
Raul Herbster37fb5b12007-08-30 23:25:47 +00003166
3167multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003168 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003169 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3170 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3171 [(set GPR:$Rd, (add GPR:$Ra,
3172 (opnode (sext_inreg GPR:$Rn, i16),
3173 (sext_inreg GPR:$Rm, i16))))]>,
3174 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003175
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003176 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003177 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3178 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3179 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3180 (sra GPR:$Rm, (i32 16)))))]>,
3181 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003182
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003183 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003184 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3185 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3186 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3187 (sext_inreg GPR:$Rm, i16))))]>,
3188 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003189
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003190 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003191 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3192 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3193 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3194 (sra GPR:$Rm, (i32 16)))))]>,
3195 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003196
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003197 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003198 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3199 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3200 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3201 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3202 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003203
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003204 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003205 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3206 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3207 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3208 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3209 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003210}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003211
Raul Herbster37fb5b12007-08-30 23:25:47 +00003212defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3213defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003214
Johnny Chen83498e52010-02-12 21:59:23 +00003215// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003216def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3217 (ins GPR:$Rn, GPR:$Rm),
3218 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003219 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003220 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003221
Jim Grosbach3870b752010-10-22 18:35:16 +00003222def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3223 (ins GPR:$Rn, GPR:$Rm),
3224 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003225 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003226 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003227
Jim Grosbach3870b752010-10-22 18:35:16 +00003228def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3229 (ins GPR:$Rn, GPR:$Rm),
3230 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003231 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003232 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003233
Jim Grosbach3870b752010-10-22 18:35:16 +00003234def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3235 (ins GPR:$Rn, GPR:$Rm),
3236 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003237 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003238 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003239
Johnny Chen667d1272010-02-22 18:50:54 +00003240// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003241class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3242 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003243 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003244 bits<4> Rn;
3245 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003246 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003247 let Inst{22} = long;
3248 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003249 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003250 let Inst{7} = 0;
3251 let Inst{6} = sub;
3252 let Inst{5} = swap;
3253 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003254 let Inst{3-0} = Rn;
3255}
3256class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3257 InstrItinClass itin, string opc, string asm>
3258 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3259 bits<4> Rd;
3260 let Inst{15-12} = 0b1111;
3261 let Inst{19-16} = Rd;
3262}
3263class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3264 InstrItinClass itin, string opc, string asm>
3265 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3266 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003267 bits<4> Rd;
3268 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003269 let Inst{15-12} = Ra;
3270}
3271class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3272 InstrItinClass itin, string opc, string asm>
3273 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3274 bits<4> RdLo;
3275 bits<4> RdHi;
3276 let Inst{19-16} = RdHi;
3277 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003278}
3279
3280multiclass AI_smld<bit sub, string opc> {
3281
Jim Grosbach385e1362010-10-22 19:15:30 +00003282 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3283 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003284
Jim Grosbach385e1362010-10-22 19:15:30 +00003285 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3286 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003287
Jim Grosbach385e1362010-10-22 19:15:30 +00003288 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3289 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3290 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003291
Jim Grosbach385e1362010-10-22 19:15:30 +00003292 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3293 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3294 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003295
3296}
3297
3298defm SMLA : AI_smld<0, "smla">;
3299defm SMLS : AI_smld<1, "smls">;
3300
Johnny Chen2ec5e492010-02-22 21:50:40 +00003301multiclass AI_sdml<bit sub, string opc> {
3302
Jim Grosbach385e1362010-10-22 19:15:30 +00003303 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3304 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3305 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3306 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003307}
3308
3309defm SMUA : AI_sdml<0, "smua">;
3310defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003311
Evan Chenga8e29892007-01-19 07:51:42 +00003312//===----------------------------------------------------------------------===//
3313// Misc. Arithmetic Instructions.
3314//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003315
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003316def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3317 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3318 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003319
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003320def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3321 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3322 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3323 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003324
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003325def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3326 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3327 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003328
Evan Cheng9568e5c2011-06-21 06:01:08 +00003329let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003330def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3331 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003332 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003333 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003334
Evan Cheng9568e5c2011-06-21 06:01:08 +00003335let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003336def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3337 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003338 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003339 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003340
Evan Chengf60ceac2011-06-15 17:17:48 +00003341def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3342 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3343 (REVSH GPR:$Rm)>;
3344
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003345def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003346 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3347 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003348 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003349 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003350 0xFFFF0000)))]>,
3351 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003352
Evan Chenga8e29892007-01-19 07:51:42 +00003353// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003354def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3355 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3356def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003357 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003358
Bob Wilsondc66eda2010-08-16 22:26:55 +00003359// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3360// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003361def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003362 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3363 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003364 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003365 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003366 0xFFFF)))]>,
3367 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003368
Evan Chenga8e29892007-01-19 07:51:42 +00003369// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3370// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003371def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003372 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003373def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003374 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003375 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003376
Evan Chenga8e29892007-01-19 07:51:42 +00003377//===----------------------------------------------------------------------===//
3378// Comparison Instructions...
3379//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003380
Jim Grosbach26421962008-10-14 20:36:24 +00003381defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003382 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003383 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003384
Jim Grosbach97a884d2010-12-07 20:41:06 +00003385// ARMcmpZ can re-use the above instruction definitions.
3386def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3387 (CMPri GPR:$src, so_imm:$imm)>;
3388def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3389 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003390def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3391 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3392def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3393 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003394
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003395// FIXME: We have to be careful when using the CMN instruction and comparison
3396// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003397// results:
3398//
3399// rsbs r1, r1, 0
3400// cmp r0, r1
3401// mov r0, #0
3402// it ls
3403// mov r0, #1
3404//
3405// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003406//
Bill Wendling6165e872010-08-26 18:33:51 +00003407// cmn r0, r1
3408// mov r0, #0
3409// it ls
3410// mov r0, #1
3411//
3412// However, the CMN gives the *opposite* result when r1 is 0. This is because
3413// the carry flag is set in the CMP case but not in the CMN case. In short, the
3414// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3415// value of r0 and the carry bit (because the "carry bit" parameter to
3416// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3417// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3418// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3419// parameter to AddWithCarry is defined as 0).
3420//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003421// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003422//
3423// x = 0
3424// ~x = 0xFFFF FFFF
3425// ~x + 1 = 0x1 0000 0000
3426// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3427//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003428// Therefore, we should disable CMN when comparing against zero, until we can
3429// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3430// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003431//
3432// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3433//
3434// This is related to <rdar://problem/7569620>.
3435//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003436//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3437// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003438
Evan Chenga8e29892007-01-19 07:51:42 +00003439// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003440defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003441 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003442 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003443defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003444 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003445 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003446
David Goodwinc0309b42009-06-29 15:33:01 +00003447defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003448 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003449 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003450
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003451//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3452// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003453
David Goodwinc0309b42009-06-29 15:33:01 +00003454def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003455 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003456
Evan Cheng218977b2010-07-13 19:27:42 +00003457// Pseudo i64 compares for some floating point compares.
3458let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3459 Defs = [CPSR] in {
3460def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003461 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003462 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003463 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3464
3465def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003466 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003467 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3468} // usesCustomInserter
3469
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003470
Evan Chenga8e29892007-01-19 07:51:42 +00003471// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003472// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003473// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003474let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003475def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003476 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003477 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3478 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003479def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3480 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003481 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003482 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003483 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003484def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3485 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3486 4, IIC_iCMOVsr,
3487 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3488 RegConstraint<"$false = $Rd">;
3489
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003490
Evan Chengc4af4632010-11-17 20:13:28 +00003491let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003492def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003493 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003494 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003495 []>,
3496 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003497
Evan Chengc4af4632010-11-17 20:13:28 +00003498let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003499def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3500 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003501 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003502 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003503 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003504
Evan Cheng63f35442010-11-13 02:25:14 +00003505// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003506let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003507def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3508 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003509 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003510
Evan Chengc4af4632010-11-17 20:13:28 +00003511let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003512def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3513 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003514 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003515 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003516 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003517} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003518
Jim Grosbach3728e962009-12-10 00:11:09 +00003519//===----------------------------------------------------------------------===//
3520// Atomic operations intrinsics
3521//
3522
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003523def MemBarrierOptOperand : AsmOperandClass {
3524 let Name = "MemBarrierOpt";
3525 let ParserMethod = "parseMemBarrierOptOperand";
3526}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003527def memb_opt : Operand<i32> {
3528 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003529 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003530}
Jim Grosbach3728e962009-12-10 00:11:09 +00003531
Bob Wilsonf74a4292010-10-30 00:54:37 +00003532// memory barriers protect the atomic sequences
3533let hasSideEffects = 1 in {
3534def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3535 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3536 Requires<[IsARM, HasDB]> {
3537 bits<4> opt;
3538 let Inst{31-4} = 0xf57ff05;
3539 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003540}
Jim Grosbach3728e962009-12-10 00:11:09 +00003541}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003542
Bob Wilsonf74a4292010-10-30 00:54:37 +00003543def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003544 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003545 Requires<[IsARM, HasDB]> {
3546 bits<4> opt;
3547 let Inst{31-4} = 0xf57ff04;
3548 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003549}
3550
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003551// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003552def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3553 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003554 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003555 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003556 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003557 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003558}
3559
Jim Grosbach66869102009-12-11 18:52:41 +00003560let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003561 let Uses = [CPSR] in {
3562 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003563 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003564 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3565 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003566 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003567 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3568 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003569 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003570 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3571 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003572 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003573 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3574 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003575 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003576 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3577 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003578 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003579 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003580 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3581 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3582 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3583 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3584 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3585 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3586 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3587 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3588 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3589 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3590 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3591 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003592 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003593 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003594 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3595 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003596 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3598 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003599 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3601 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003602 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003603 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3604 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003606 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3607 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003608 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003609 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003610 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3611 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3612 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3613 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3615 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3616 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3617 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3618 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3619 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3621 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003622 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003623 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003624 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3625 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003626 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003627 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3628 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003629 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003630 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3631 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003632 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003633 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3634 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003635 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003636 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3637 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003638 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003639 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003640 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3641 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3642 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3643 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3644 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3645 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3646 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3647 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3648 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3649 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3650 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3651 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003652
3653 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003654 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003655 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3656 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003657 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003658 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3659 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003660 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003661 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3662
Jim Grosbache801dc42009-12-12 01:40:06 +00003663 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003664 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003665 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3666 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003668 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3669 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003671 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3672}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003673}
3674
3675let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003676def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3677 "ldrexb", "\t$Rt, $addr", []>;
3678def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3679 "ldrexh", "\t$Rt, $addr", []>;
3680def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3681 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003682let hasExtraDefRegAllocReq = 1 in
3683 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3684 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003685}
3686
Jim Grosbach86875a22010-10-29 19:58:57 +00003687let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003688def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3689 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3690def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3691 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3692def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3693 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003694}
3695
3696let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003697def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003698 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3699 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003700
Johnny Chenb9436272010-02-17 22:37:58 +00003701// Clear-Exclusive is for disassembly only.
3702def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3703 [/* For disassembly only; pattern left blank */]>,
3704 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003705 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003706}
3707
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003708// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003709let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003710def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3711def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003712}
3713
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003714//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003715// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003716//
3717
Jim Grosbach83ab0702011-07-13 22:01:08 +00003718def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3719 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003720 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003721 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3722 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003723 bits<4> opc1;
3724 bits<4> CRn;
3725 bits<4> CRd;
3726 bits<4> cop;
3727 bits<3> opc2;
3728 bits<4> CRm;
3729
3730 let Inst{3-0} = CRm;
3731 let Inst{4} = 0;
3732 let Inst{7-5} = opc2;
3733 let Inst{11-8} = cop;
3734 let Inst{15-12} = CRd;
3735 let Inst{19-16} = CRn;
3736 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003737}
3738
Jim Grosbach83ab0702011-07-13 22:01:08 +00003739def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3740 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003741 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003742 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3743 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003744 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003745 bits<4> opc1;
3746 bits<4> CRn;
3747 bits<4> CRd;
3748 bits<4> cop;
3749 bits<3> opc2;
3750 bits<4> CRm;
3751
3752 let Inst{3-0} = CRm;
3753 let Inst{4} = 0;
3754 let Inst{7-5} = opc2;
3755 let Inst{11-8} = cop;
3756 let Inst{15-12} = CRd;
3757 let Inst{19-16} = CRn;
3758 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003759}
3760
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003761class ACI<dag oops, dag iops, string opc, string asm,
3762 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003763 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003764 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003765 let Inst{27-25} = 0b110;
3766}
3767
Johnny Chen670a4562011-04-04 23:39:08 +00003768multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003769
3770 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003771 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3772 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003773 let Inst{31-28} = op31_28;
3774 let Inst{24} = 1; // P = 1
3775 let Inst{21} = 0; // W = 0
3776 let Inst{22} = 0; // D = 0
3777 let Inst{20} = load;
3778 }
3779
3780 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003781 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3782 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003783 let Inst{31-28} = op31_28;
3784 let Inst{24} = 1; // P = 1
3785 let Inst{21} = 1; // W = 1
3786 let Inst{22} = 0; // D = 0
3787 let Inst{20} = load;
3788 }
3789
3790 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003791 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3792 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003793 let Inst{31-28} = op31_28;
3794 let Inst{24} = 0; // P = 0
3795 let Inst{21} = 1; // W = 1
3796 let Inst{22} = 0; // D = 0
3797 let Inst{20} = load;
3798 }
3799
3800 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003801 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3802 ops),
3803 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003804 let Inst{31-28} = op31_28;
3805 let Inst{24} = 0; // P = 0
3806 let Inst{23} = 1; // U = 1
3807 let Inst{21} = 0; // W = 0
3808 let Inst{22} = 0; // D = 0
3809 let Inst{20} = load;
3810 }
3811
3812 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003813 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3814 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003815 let Inst{31-28} = op31_28;
3816 let Inst{24} = 1; // P = 1
3817 let Inst{21} = 0; // W = 0
3818 let Inst{22} = 1; // D = 1
3819 let Inst{20} = load;
3820 }
3821
3822 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003823 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3824 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3825 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003826 let Inst{31-28} = op31_28;
3827 let Inst{24} = 1; // P = 1
3828 let Inst{21} = 1; // W = 1
3829 let Inst{22} = 1; // D = 1
3830 let Inst{20} = load;
3831 }
3832
3833 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003834 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3835 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3836 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003837 let Inst{31-28} = op31_28;
3838 let Inst{24} = 0; // P = 0
3839 let Inst{21} = 1; // W = 1
3840 let Inst{22} = 1; // D = 1
3841 let Inst{20} = load;
3842 }
3843
3844 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003845 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3846 ops),
3847 !strconcat(!strconcat(opc, "l"), cond),
3848 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003849 let Inst{31-28} = op31_28;
3850 let Inst{24} = 0; // P = 0
3851 let Inst{23} = 1; // U = 1
3852 let Inst{21} = 0; // W = 0
3853 let Inst{22} = 1; // D = 1
3854 let Inst{20} = load;
3855 }
3856}
3857
Johnny Chen670a4562011-04-04 23:39:08 +00003858defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3859defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3860defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3861defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003862
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003863//===----------------------------------------------------------------------===//
3864// Move between coprocessor and ARM core register -- for disassembly only
3865//
3866
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003867class MovRCopro<string opc, bit direction, dag oops, dag iops,
3868 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003869 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003870 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003871 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003872 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003873
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003874 bits<4> Rt;
3875 bits<4> cop;
3876 bits<3> opc1;
3877 bits<3> opc2;
3878 bits<4> CRm;
3879 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003880
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003881 let Inst{15-12} = Rt;
3882 let Inst{11-8} = cop;
3883 let Inst{23-21} = opc1;
3884 let Inst{7-5} = opc2;
3885 let Inst{3-0} = CRm;
3886 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003887}
3888
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003889def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003890 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003891 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3892 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003893 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3894 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003895def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003896 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003897 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3898 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003899
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003900def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3901 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3902
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003903class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3904 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003905 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003906 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003907 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003908 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003909 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003910
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003911 bits<4> Rt;
3912 bits<4> cop;
3913 bits<3> opc1;
3914 bits<3> opc2;
3915 bits<4> CRm;
3916 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003917
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003918 let Inst{15-12} = Rt;
3919 let Inst{11-8} = cop;
3920 let Inst{23-21} = opc1;
3921 let Inst{7-5} = opc2;
3922 let Inst{3-0} = CRm;
3923 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003924}
3925
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003926def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003927 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003928 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3929 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003930 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3931 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003932def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003933 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003934 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3935 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003936
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003937def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3938 imm:$CRm, imm:$opc2),
3939 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3940
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003941class MovRRCopro<string opc, bit direction,
3942 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003943 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003944 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003945 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003946 let Inst{23-21} = 0b010;
3947 let Inst{20} = direction;
3948
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003949 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003950 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003951 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003952 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003953 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003954
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003955 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003956 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003957 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003958 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003959 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003960}
3961
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003962def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3963 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3964 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003965def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3966
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003967class MovRRCopro2<string opc, bit direction,
3968 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003969 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003970 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3971 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003972 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003973 let Inst{23-21} = 0b010;
3974 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003975
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003976 bits<4> Rt;
3977 bits<4> Rt2;
3978 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003979 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003980 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003981
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003982 let Inst{15-12} = Rt;
3983 let Inst{19-16} = Rt2;
3984 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003985 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003986 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003987}
3988
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003989def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3990 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3991 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003992def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003993
Johnny Chenb98e1602010-02-12 18:55:33 +00003994//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003995// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003996//
3997
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003998// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003999def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4000 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004001 bits<4> Rd;
4002 let Inst{23-16} = 0b00001111;
4003 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004004 let Inst{7-4} = 0b0000;
4005}
4006
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004007def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4008
4009def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4010 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004011 bits<4> Rd;
4012 let Inst{23-16} = 0b01001111;
4013 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004014 let Inst{7-4} = 0b0000;
4015}
4016
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004017// Move from ARM core register to Special Register
4018//
4019// No need to have both system and application versions, the encodings are the
4020// same and the assembly parser has no way to distinguish between them. The mask
4021// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4022// the mask with the fields to be accessed in the special register.
4023def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004024 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004025 bits<5> mask;
4026 bits<4> Rn;
4027
4028 let Inst{23} = 0;
4029 let Inst{22} = mask{4}; // R bit
4030 let Inst{21-20} = 0b10;
4031 let Inst{19-16} = mask{3-0};
4032 let Inst{15-12} = 0b1111;
4033 let Inst{11-4} = 0b00000000;
4034 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004035}
4036
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004037def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004038 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004039 bits<5> mask;
4040 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004041
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004042 let Inst{23} = 0;
4043 let Inst{22} = mask{4}; // R bit
4044 let Inst{21-20} = 0b10;
4045 let Inst{19-16} = mask{3-0};
4046 let Inst{15-12} = 0b1111;
4047 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004048}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004049
4050//===----------------------------------------------------------------------===//
4051// TLS Instructions
4052//
4053
4054// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004055// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004056// complete with fixup for the aeabi_read_tp function.
4057let isCall = 1,
4058 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4059 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4060 [(set R0, ARMthread_pointer)]>;
4061}
4062
4063//===----------------------------------------------------------------------===//
4064// SJLJ Exception handling intrinsics
4065// eh_sjlj_setjmp() is an instruction sequence to store the return
4066// address and save #0 in R0 for the non-longjmp case.
4067// Since by its nature we may be coming from some other function to get
4068// here, and we're using the stack frame for the containing function to
4069// save/restore registers, we can't keep anything live in regs across
4070// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004071// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004072// except for our own input by listing the relevant registers in Defs. By
4073// doing so, we also cause the prologue/epilogue code to actively preserve
4074// all of the callee-saved resgisters, which is exactly what we want.
4075// A constant value is passed in $val, and we use the location as a scratch.
4076//
4077// These are pseudo-instructions and are lowered to individual MC-insts, so
4078// no encoding information is necessary.
4079let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004080 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004081 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004082 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4083 NoItinerary,
4084 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4085 Requires<[IsARM, HasVFP2]>;
4086}
4087
4088let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004089 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004090 hasSideEffects = 1, isBarrier = 1 in {
4091 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4092 NoItinerary,
4093 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4094 Requires<[IsARM, NoVFP]>;
4095}
4096
4097// FIXME: Non-Darwin version(s)
4098let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4099 Defs = [ R7, LR, SP ] in {
4100def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4101 NoItinerary,
4102 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4103 Requires<[IsARM, IsDarwin]>;
4104}
4105
4106// eh.sjlj.dispatchsetup pseudo-instruction.
4107// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4108// handled when the pseudo is expanded (which happens before any passes
4109// that need the instruction size).
4110let isBarrier = 1, hasSideEffects = 1 in
4111def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004112 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4113 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004114 Requires<[IsDarwin]>;
4115
4116//===----------------------------------------------------------------------===//
4117// Non-Instruction Patterns
4118//
4119
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004120// ARMv4 indirect branch using (MOVr PC, dst)
4121let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4122 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004123 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004124 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4125 Requires<[IsARM, NoV4T]>;
4126
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004127// Large immediate handling.
4128
4129// 32-bit immediate using two piece so_imms or movw + movt.
4130// This is a single pseudo instruction, the benefit is that it can be remat'd
4131// as a single unit instead of having to handle reg inputs.
4132// FIXME: Remove this when we can do generalized remat.
4133let isReMaterializable = 1, isMoveImm = 1 in
4134def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4135 [(set GPR:$dst, (arm_i32imm:$src))]>,
4136 Requires<[IsARM]>;
4137
4138// Pseudo instruction that combines movw + movt + add pc (if PIC).
4139// It also makes it possible to rematerialize the instructions.
4140// FIXME: Remove this when we can do generalized remat and when machine licm
4141// can properly the instructions.
4142let isReMaterializable = 1 in {
4143def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4144 IIC_iMOVix2addpc,
4145 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4146 Requires<[IsARM, UseMovt]>;
4147
4148def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4149 IIC_iMOVix2,
4150 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4151 Requires<[IsARM, UseMovt]>;
4152
4153let AddedComplexity = 10 in
4154def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4155 IIC_iMOVix2ld,
4156 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4157 Requires<[IsARM, UseMovt]>;
4158} // isReMaterializable
4159
4160// ConstantPool, GlobalAddress, and JumpTable
4161def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4162 Requires<[IsARM, DontUseMovt]>;
4163def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4164def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4165 Requires<[IsARM, UseMovt]>;
4166def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4167 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4168
4169// TODO: add,sub,and, 3-instr forms?
4170
4171// Tail calls
4172def : ARMPat<(ARMtcret tcGPR:$dst),
4173 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4174
4175def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4176 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4177
4178def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4179 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4180
4181def : ARMPat<(ARMtcret tcGPR:$dst),
4182 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4183
4184def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4185 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4186
4187def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4188 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4189
4190// Direct calls
4191def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4192 Requires<[IsARM, IsNotDarwin]>;
4193def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4194 Requires<[IsARM, IsDarwin]>;
4195
4196// zextload i1 -> zextload i8
4197def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4198def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4199
4200// extload -> zextload
4201def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4202def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4203def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4204def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4205
4206def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4207
4208def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4209def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4210
4211// smul* and smla*
4212def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4213 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4214 (SMULBB GPR:$a, GPR:$b)>;
4215def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4216 (SMULBB GPR:$a, GPR:$b)>;
4217def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4218 (sra GPR:$b, (i32 16))),
4219 (SMULBT GPR:$a, GPR:$b)>;
4220def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4221 (SMULBT GPR:$a, GPR:$b)>;
4222def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4223 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4224 (SMULTB GPR:$a, GPR:$b)>;
4225def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4226 (SMULTB GPR:$a, GPR:$b)>;
4227def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4228 (i32 16)),
4229 (SMULWB GPR:$a, GPR:$b)>;
4230def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4231 (SMULWB GPR:$a, GPR:$b)>;
4232
4233def : ARMV5TEPat<(add GPR:$acc,
4234 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4235 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4236 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4237def : ARMV5TEPat<(add GPR:$acc,
4238 (mul sext_16_node:$a, sext_16_node:$b)),
4239 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4240def : ARMV5TEPat<(add GPR:$acc,
4241 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4242 (sra GPR:$b, (i32 16)))),
4243 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4244def : ARMV5TEPat<(add GPR:$acc,
4245 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4246 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4247def : ARMV5TEPat<(add GPR:$acc,
4248 (mul (sra GPR:$a, (i32 16)),
4249 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4250 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4251def : ARMV5TEPat<(add GPR:$acc,
4252 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4253 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4254def : ARMV5TEPat<(add GPR:$acc,
4255 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4256 (i32 16))),
4257 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4258def : ARMV5TEPat<(add GPR:$acc,
4259 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4260 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4261
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004262
4263// Pre-v7 uses MCR for synchronization barriers.
4264def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4265 Requires<[IsARM, HasV6]>;
4266
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004267// SXT/UXT with no rotate
4268def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4269def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
4270let AddedComplexity = 10 in
4271def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
4272
4273def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4274def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004275
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004276//===----------------------------------------------------------------------===//
4277// Thumb Support
4278//
4279
4280include "ARMInstrThumb.td"
4281
4282//===----------------------------------------------------------------------===//
4283// Thumb2 Support
4284//
4285
4286include "ARMInstrThumb2.td"
4287
4288//===----------------------------------------------------------------------===//
4289// Floating Point Support
4290//
4291
4292include "ARMInstrVFP.td"
4293
4294//===----------------------------------------------------------------------===//
4295// Advanced SIMD (NEON) Support
4296//
4297
4298include "ARMInstrNEON.td"
4299
Jim Grosbachc83d5042011-07-14 19:47:47 +00004300//===----------------------------------------------------------------------===//
4301// Assembler aliases
4302//
4303
4304// Memory barriers
4305def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4306def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4307def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4308
4309// System instructions
4310def : MnemonicAlias<"swi", "svc">;
4311
4312// Load / Store Multiple
4313def : MnemonicAlias<"ldmfd", "ldm">;
4314def : MnemonicAlias<"ldmia", "ldm">;
4315def : MnemonicAlias<"stmfd", "stmdb">;
4316def : MnemonicAlias<"stmia", "stm">;
4317def : MnemonicAlias<"stmea", "stm">;
4318
Jim Grosbachf6c05252011-07-21 17:23:04 +00004319// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4320// shift amount is zero (i.e., unspecified).
4321def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4322 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4323def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4324 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004325
4326// PUSH/POP aliases for STM/LDM
4327def : InstAlias<"push${p} $regs",
4328 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4329def : InstAlias<"pop${p} $regs",
4330 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004331
4332// RSB two-operand forms (optional explicit destination operand)
4333def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4334 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4335 Requires<[IsARM]>;
4336def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4337 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4338 Requires<[IsARM]>;
4339def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4340 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4341 cc_out:$s)>, Requires<[IsARM]>;
4342def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4343 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4344 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004345// RSC two-operand forms (optional explicit destination operand)
4346def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4347 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4348 Requires<[IsARM]>;
4349def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4350 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4351 Requires<[IsARM]>;
4352def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4353 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4354 cc_out:$s)>, Requires<[IsARM]>;
4355def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4356 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4357 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004358
4359// SSAT optional shift operand.
4360def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4361 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;