blob: 3b755933b3a7e4f27aecc621eb8b8d9309bba6fe [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
400def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
401 int32_t v = N->getZExtValue();
402 return v == 8 || v == 16 || v == 24; }],
403 rot_imm_XFORM> {
404 let PrintMethod = "printRotImmOperand";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000405}
406
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000408// (asr or lsl). The 6-bit immediate encodes as:
409// {5} 0 ==> lsl
410// 1 asr
411// {4-0} imm5 shift amount.
412// asr #32 encoded as imm5 == 0.
413def ShifterImmAsmOperand : AsmOperandClass {
414 let Name = "ShifterImm";
415 let ParserMethod = "parseShifterImm";
416}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000417def shift_imm : Operand<i32> {
418 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000420}
421
Owen Anderson92a20222011-07-21 18:54:16 +0000422// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000423def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000424def so_reg_reg : Operand<i32>, // reg reg imm
425 ComplexPattern<i32, 3, "SelectRegShifterOperand",
426 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000427 let EncoderMethod = "getSORegRegOpValue";
428 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000429 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000430 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000431}
Owen Anderson92a20222011-07-21 18:54:16 +0000432
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000433def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000434def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000435 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000436 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000437 let EncoderMethod = "getSORegImmOpValue";
438 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000439 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000440 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000441}
442
443// FIXME: Does this need to be distinct from so_reg?
444def shift_so_reg_reg : Operand<i32>, // reg reg imm
445 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
446 [shl,srl,sra,rotr]> {
447 let EncoderMethod = "getSORegRegOpValue";
448 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000449 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000450}
451
Jim Grosbache8606dc2011-07-13 17:50:29 +0000452// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000453def shift_so_reg_imm : Operand<i32>, // reg reg imm
454 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000455 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000456 let EncoderMethod = "getSORegImmOpValue";
457 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000458 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000459}
Evan Chenga8e29892007-01-19 07:51:42 +0000460
Owen Anderson152d4a42011-07-21 23:38:37 +0000461
Evan Chenga8e29892007-01-19 07:51:42 +0000462// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000463// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000464def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000465def so_imm : Operand<i32>, ImmLeaf<i32, [{
466 return ARM_AM::getSOImmVal(Imm) != -1;
467 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000468 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000470}
471
Evan Chengc70d1842007-03-20 08:11:30 +0000472// Break so_imm's up into two pieces. This handles immediates with up to 16
473// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
474// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000475def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000476 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000477}]>;
478
479/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
480///
481def arm_i32imm : PatLeaf<(imm), [{
482 if (Subtarget->hasV6T2Ops())
483 return true;
484 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
485}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000486
Jim Grosbach83ab0702011-07-13 22:01:08 +0000487/// imm0_7 predicate - Immediate in the range [0,31].
488def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
489def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
490 return Imm >= 0 && Imm < 8;
491}]> {
492 let ParserMatchClass = Imm0_7AsmOperand;
493}
494
495/// imm0_15 predicate - Immediate in the range [0,31].
496def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
497def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
498 return Imm >= 0 && Imm < 16;
499}]> {
500 let ParserMatchClass = Imm0_15AsmOperand;
501}
502
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000503/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000504def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000505def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000507}]> {
508 let ParserMatchClass = Imm0_31AsmOperand;
509}
Evan Chenga8e29892007-01-19 07:51:42 +0000510
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000511/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000512def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
513 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000514}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000515 let EncoderMethod = "getImmMinusOneOpValue";
Owen Anderson793e7962011-07-26 20:54:26 +0000516 let DecoderMethod = "DecodeImmMinusOneOperand";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000517}
518
Jim Grosbachffa32252011-07-19 19:13:28 +0000519// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
520// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000521//
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// FIXME: This really needs a Thumb version separate from the ARM version.
523// While the range is the same, and can thus use the same match class,
524// the encoding is different so it should have a different encoder method.
525def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
526def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000527 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000528 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000529}
530
Jim Grosbached838482011-07-26 16:24:27 +0000531/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
532def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
533def imm24b : Operand<i32>, ImmLeaf<i32, [{
534 return Imm >= 0 && Imm <= 0xffffff;
535}]> {
536 let ParserMatchClass = Imm24bitAsmOperand;
537}
538
539
Evan Chenga9688c42010-12-11 04:11:38 +0000540/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
541/// e.g., 0xf000ffff
542def bf_inv_mask_imm : Operand<i32>,
543 PatLeaf<(imm), [{
544 return ARM::isBitFieldInvertedMask(N->getZExtValue());
545}] > {
546 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
547 let PrintMethod = "printBitfieldInvMaskImmOperand";
548}
549
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000550/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000551def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
552 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000553}]>;
554
555/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000556def width_imm : Operand<i32>, ImmLeaf<i32, [{
557 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558}] > {
559 let EncoderMethod = "getMsbOpValue";
560}
561
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000562def imm1_32_XFORM: SDNodeXForm<imm, [{
563 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
564}]>;
565def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
566def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
567 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000568 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000569 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000570}
571
Jim Grosbachf4943352011-07-25 23:09:14 +0000572def imm1_16_XFORM: SDNodeXForm<imm, [{
573 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
574}]>;
575def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
576def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
577 imm1_16_XFORM> {
578 let PrintMethod = "printImmPlusOneOperand";
579 let ParserMatchClass = Imm1_16AsmOperand;
580}
581
Evan Chenga8e29892007-01-19 07:51:42 +0000582// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000583// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000584//
Jim Grosbach3e556122010-10-26 22:37:02 +0000585def addrmode_imm12 : Operand<i32>,
586 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000587 // 12-bit immediate operand. Note that instructions using this encode
588 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
589 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000590
Chris Lattner2ac19022010-11-15 05:19:05 +0000591 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000592 let PrintMethod = "printAddrModeImm12Operand";
593 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000594}
Jim Grosbach3e556122010-10-26 22:37:02 +0000595// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000596//
Jim Grosbach3e556122010-10-26 22:37:02 +0000597def ldst_so_reg : Operand<i32>,
598 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000599 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000600 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000601 let PrintMethod = "printAddrMode2Operand";
602 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
603}
604
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// addrmode2 := reg +/- imm12
606// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000607//
Jim Grosbach1610a702011-07-25 20:06:30 +0000608def MemMode2AsmOperand : AsmOperandClass {
609 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000610 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000611}
Evan Chenga8e29892007-01-19 07:51:42 +0000612def addrmode2 : Operand<i32>,
613 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000614 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000615 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000616 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000617 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
618}
619
Owen Anderson793e7962011-07-26 20:54:26 +0000620def am2offset_reg : Operand<i32>,
621 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000622 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000623 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000624 let PrintMethod = "printAddrMode2OffsetOperand";
625 let MIOperandInfo = (ops GPR, i32imm);
626}
627
Owen Anderson793e7962011-07-26 20:54:26 +0000628def am2offset_imm : Operand<i32>,
629 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
630 [], [SDNPWantRoot]> {
631 let EncoderMethod = "getAddrMode2OffsetOpValue";
632 let PrintMethod = "printAddrMode2OffsetOperand";
633 let MIOperandInfo = (ops GPR, i32imm);
634}
635
636
Evan Chenga8e29892007-01-19 07:51:42 +0000637// addrmode3 := reg +/- reg
638// addrmode3 := reg +/- imm8
639//
Jim Grosbach1610a702011-07-25 20:06:30 +0000640def MemMode3AsmOperand : AsmOperandClass {
641 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000642 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000643}
Evan Chenga8e29892007-01-19 07:51:42 +0000644def addrmode3 : Operand<i32>,
645 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000646 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000647 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000648 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000649 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
650}
651
652def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000653 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
654 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000655 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000656 let PrintMethod = "printAddrMode3OffsetOperand";
657 let MIOperandInfo = (ops GPR, i32imm);
658}
659
Jim Grosbache6913602010-11-03 01:01:43 +0000660// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000661//
Jim Grosbache6913602010-11-03 01:01:43 +0000662def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000663 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000664 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000665}
666
667// addrmode5 := reg +/- imm8*4
668//
Jim Grosbach1610a702011-07-25 20:06:30 +0000669def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000670def addrmode5 : Operand<i32>,
671 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
672 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000673 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000674 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000675 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000676}
677
Bob Wilsond3a07652011-02-07 17:43:09 +0000678// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000679//
680def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000681 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000682 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000683 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000684 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000685}
686
Bob Wilsonda525062011-02-25 06:42:42 +0000687def am6offset : Operand<i32>,
688 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
689 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000690 let PrintMethod = "printAddrMode6OffsetOperand";
691 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000692 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000693}
694
Mon P Wang183c6272011-05-09 17:47:27 +0000695// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
696// (single element from one lane) for size 32.
697def addrmode6oneL32 : Operand<i32>,
698 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
699 let PrintMethod = "printAddrMode6Operand";
700 let MIOperandInfo = (ops GPR:$addr, i32imm);
701 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
702}
703
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000704// Special version of addrmode6 to handle alignment encoding for VLD-dup
705// instructions, specifically VLD4-dup.
706def addrmode6dup : Operand<i32>,
707 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
708 let PrintMethod = "printAddrMode6Operand";
709 let MIOperandInfo = (ops GPR:$addr, i32imm);
710 let EncoderMethod = "getAddrMode6DupAddressOpValue";
711}
712
Evan Chenga8e29892007-01-19 07:51:42 +0000713// addrmodepc := pc + reg
714//
715def addrmodepc : Operand<i32>,
716 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
717 let PrintMethod = "printAddrModePCOperand";
718 let MIOperandInfo = (ops GPR, i32imm);
719}
720
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000721// addrmode7 := reg
722// Used by load/store exclusive instructions. Useful to enable right assembly
723// parsing and printing. Not used for any codegen matching.
724//
Jim Grosbach1610a702011-07-25 20:06:30 +0000725def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000726def addrmode7 : Operand<i32> {
727 let PrintMethod = "printAddrMode7Operand";
728 let MIOperandInfo = (ops GPR);
729 let ParserMatchClass = MemMode7AsmOperand;
730}
731
Bob Wilson4f38b382009-08-21 21:58:55 +0000732def nohash_imm : Operand<i32> {
733 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000734}
735
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000736def CoprocNumAsmOperand : AsmOperandClass {
737 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000738 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000739}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000740def p_imm : Operand<i32> {
741 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000742 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000743}
744
Jim Grosbach1610a702011-07-25 20:06:30 +0000745def CoprocRegAsmOperand : AsmOperandClass {
746 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000747 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000748}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000749def c_imm : Operand<i32> {
750 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000751 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000752}
753
Evan Chenga8e29892007-01-19 07:51:42 +0000754//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000755
Evan Cheng37f25d92008-08-28 23:39:26 +0000756include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000757
758//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000759// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000760//
761
Evan Cheng3924f782008-08-29 07:36:24 +0000762/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000763/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000764multiclass AsI1_bin_irs<bits<4> opcod, string opc,
765 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000766 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000767 // The register-immediate version is re-materializable. This is useful
768 // in particular for taking the address of a local.
769 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000770 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
771 iii, opc, "\t$Rd, $Rn, $imm",
772 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
773 bits<4> Rd;
774 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000775 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000776 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000777 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000778 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000779 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000780 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000781 }
Jim Grosbach62547262010-10-11 18:51:51 +0000782 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
783 iir, opc, "\t$Rd, $Rn, $Rm",
784 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000785 bits<4> Rd;
786 bits<4> Rn;
787 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000788 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000789 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000790 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000791 let Inst{15-12} = Rd;
792 let Inst{11-4} = 0b00000000;
793 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000794 }
Owen Anderson92a20222011-07-21 18:54:16 +0000795
796 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000797 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000798 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000799 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000800 bits<4> Rd;
801 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000802 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000803 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000804 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000805 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000806 let Inst{11-5} = shift{11-5};
807 let Inst{4} = 0;
808 let Inst{3-0} = shift{3-0};
809 }
810
811 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000812 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000813 iis, opc, "\t$Rd, $Rn, $shift",
814 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
815 bits<4> Rd;
816 bits<4> Rn;
817 bits<12> shift;
818 let Inst{25} = 0;
819 let Inst{19-16} = Rn;
820 let Inst{15-12} = Rd;
821 let Inst{11-8} = shift{11-8};
822 let Inst{7} = 0;
823 let Inst{6-5} = shift{6-5};
824 let Inst{4} = 1;
825 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000827
828 // Assembly aliases for optional destination operand when it's the same
829 // as the source operand.
830 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
831 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
832 so_imm:$imm, pred:$p,
833 cc_out:$s)>,
834 Requires<[IsARM]>;
835 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
836 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
837 GPR:$Rm, pred:$p,
838 cc_out:$s)>,
839 Requires<[IsARM]>;
840 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000841 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
842 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000843 cc_out:$s)>,
844 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000845 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
846 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
847 so_reg_reg:$shift, pred:$p,
848 cc_out:$s)>,
849 Requires<[IsARM]>;
850
Evan Chenga8e29892007-01-19 07:51:42 +0000851}
852
Evan Cheng1e249e32009-06-25 20:59:23 +0000853/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000854/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000855let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000856multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
857 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
858 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000859 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
860 iii, opc, "\t$Rd, $Rn, $imm",
861 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000865 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000866 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000867 let Inst{19-16} = Rn;
868 let Inst{15-12} = Rd;
869 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000871 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
872 iir, opc, "\t$Rd, $Rn, $Rm",
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
874 bits<4> Rd;
875 bits<4> Rn;
876 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000877 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000878 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{19-16} = Rn;
881 let Inst{15-12} = Rd;
882 let Inst{11-4} = 0b00000000;
883 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000884 }
Owen Anderson92a20222011-07-21 18:54:16 +0000885 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000886 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000887 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000892 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000893 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000894 let Inst{19-16} = Rn;
895 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000896 let Inst{11-5} = shift{11-5};
897 let Inst{4} = 0;
898 let Inst{3-0} = shift{3-0};
899 }
900
901 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000902 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000903 iis, opc, "\t$Rd, $Rn, $shift",
904 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
905 bits<4> Rd;
906 bits<4> Rn;
907 bits<12> shift;
908 let Inst{25} = 0;
909 let Inst{20} = 1;
910 let Inst{19-16} = Rn;
911 let Inst{15-12} = Rd;
912 let Inst{11-8} = shift{11-8};
913 let Inst{7} = 0;
914 let Inst{6-5} = shift{6-5};
915 let Inst{4} = 1;
916 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000917 }
Evan Cheng071a2792007-09-11 19:55:27 +0000918}
Evan Chengc85e8322007-07-05 07:13:32 +0000919}
920
921/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000922/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000923/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000924let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000925multiclass AI1_cmp_irs<bits<4> opcod, string opc,
926 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
927 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
929 opc, "\t$Rn, $imm",
930 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000931 bits<4> Rn;
932 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000933 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000934 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000935 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000936 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000938 }
939 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
940 opc, "\t$Rn, $Rm",
941 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 bits<4> Rn;
943 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000944 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000945 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000946 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{19-16} = Rn;
948 let Inst{15-12} = 0b0000;
949 let Inst{11-4} = 0b00000000;
950 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 }
Owen Anderson92a20222011-07-21 18:54:16 +0000952 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000953 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000954 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000955 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 bits<4> Rn;
957 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000958 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{19-16} = Rn;
961 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000962 let Inst{11-5} = shift{11-5};
963 let Inst{4} = 0;
964 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000965 }
Owen Anderson92a20222011-07-21 18:54:16 +0000966 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000967 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000968 opc, "\t$Rn, $shift",
969 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
970 bits<4> Rn;
971 bits<12> shift;
972 let Inst{25} = 0;
973 let Inst{20} = 1;
974 let Inst{19-16} = Rn;
975 let Inst{15-12} = 0b0000;
976 let Inst{11-8} = shift{11-8};
977 let Inst{7} = 0;
978 let Inst{6-5} = shift{6-5};
979 let Inst{4} = 1;
980 let Inst{3-0} = shift{3-0};
981 }
982
Evan Cheng071a2792007-09-11 19:55:27 +0000983}
Evan Chenga8e29892007-01-19 07:51:42 +0000984}
985
Evan Cheng576a3962010-09-25 00:49:35 +0000986/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000987/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000988/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000989multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000990 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
991 IIC_iEXTr, opc, "\t$Rd, $Rm",
992 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000993 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000994 bits<4> Rd;
995 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000996 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000997 let Inst{15-12} = Rd;
998 let Inst{11-10} = 0b00;
999 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001000 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001001 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00001002 IIC_iEXTr, opc, "\t$Rd, $Rm, $rot",
Jim Grosbachb35ad412010-10-13 19:56:10 +00001003 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +00001004 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +00001005 bits<4> Rd;
1006 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001007 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +00001008 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +00001009 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001010 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +00001011 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001012 }
Evan Chenga8e29892007-01-19 07:51:42 +00001013}
1014
Evan Cheng576a3962010-09-25 00:49:35 +00001015multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001016 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
1017 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001018 [/* For disassembly only; pattern left blank */]>,
1019 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00001020 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001021 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001022 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001023 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00001024 IIC_iEXTr, opc, "\t$Rd, $Rm, $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001025 [/* For disassembly only; pattern left blank */]>,
1026 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001027 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001028 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001029 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001030 }
1031}
1032
Evan Cheng576a3962010-09-25 00:49:35 +00001033/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001034/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001035multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001036 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1037 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1038 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001039 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001040 bits<4> Rd;
1041 bits<4> Rm;
1042 bits<4> Rn;
1043 let Inst{19-16} = Rn;
1044 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001045 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001046 let Inst{9-4} = 0b000111;
1047 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001048 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001049 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1050 rot_imm:$rot),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00001051 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, $rot",
Jim Grosbachb35ad412010-10-13 19:56:10 +00001052 [(set GPR:$Rd, (opnode GPR:$Rn,
1053 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1054 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001055 bits<4> Rd;
1056 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001057 bits<4> Rn;
1058 bits<2> rot;
1059 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001060 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001061 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001062 let Inst{9-4} = 0b000111;
1063 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001064 }
Evan Chenga8e29892007-01-19 07:51:42 +00001065}
1066
Johnny Chen2ec5e492010-02-22 21:50:40 +00001067// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001068multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001069 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1070 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001071 [/* For disassembly only; pattern left blank */]>,
1072 Requires<[IsARM, HasV6]> {
1073 let Inst{11-10} = 0b00;
1074 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001075 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1076 rot_imm:$rot),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00001077 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001078 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001079 Requires<[IsARM, HasV6]> {
1080 bits<4> Rn;
1081 bits<2> rot;
1082 let Inst{19-16} = Rn;
1083 let Inst{11-10} = rot;
1084 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001085}
1086
Evan Cheng62674222009-06-25 23:34:10 +00001087/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001088multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001089 string baseOpc, bit Commutable = 0> {
1090 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001091 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1092 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1093 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001094 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001095 bits<4> Rd;
1096 bits<4> Rn;
1097 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001098 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001099 let Inst{15-12} = Rd;
1100 let Inst{19-16} = Rn;
1101 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001102 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001103 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1104 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1105 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001106 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001107 bits<4> Rd;
1108 bits<4> Rn;
1109 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001110 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001111 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001112 let isCommutable = Commutable;
1113 let Inst{3-0} = Rm;
1114 let Inst{15-12} = Rd;
1115 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001116 }
Owen Anderson92a20222011-07-21 18:54:16 +00001117 def rsi : AsI1<opcod, (outs GPR:$Rd),
1118 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001119 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001120 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001121 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001122 bits<4> Rd;
1123 bits<4> Rn;
1124 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001125 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001126 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001127 let Inst{15-12} = Rd;
1128 let Inst{11-5} = shift{11-5};
1129 let Inst{4} = 0;
1130 let Inst{3-0} = shift{3-0};
1131 }
1132 def rsr : AsI1<opcod, (outs GPR:$Rd),
1133 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001134 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001135 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1136 Requires<[IsARM]> {
1137 bits<4> Rd;
1138 bits<4> Rn;
1139 bits<12> shift;
1140 let Inst{25} = 0;
1141 let Inst{19-16} = Rn;
1142 let Inst{15-12} = Rd;
1143 let Inst{11-8} = shift{11-8};
1144 let Inst{7} = 0;
1145 let Inst{6-5} = shift{6-5};
1146 let Inst{4} = 1;
1147 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001148 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001149 }
1150 // Assembly aliases for optional destination operand when it's the same
1151 // as the source operand.
1152 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1153 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1154 so_imm:$imm, pred:$p,
1155 cc_out:$s)>,
1156 Requires<[IsARM]>;
1157 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1158 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1159 GPR:$Rm, pred:$p,
1160 cc_out:$s)>,
1161 Requires<[IsARM]>;
1162 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001163 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1164 so_reg_imm:$shift, pred:$p,
1165 cc_out:$s)>,
1166 Requires<[IsARM]>;
1167 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1168 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1169 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001170 cc_out:$s)>,
1171 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001172}
1173
Jim Grosbache5165492009-11-09 00:11:35 +00001174// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001175// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1176let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001177multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001178 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001179 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001180 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001181 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001182 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001183 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1184 let isCommutable = Commutable;
1185 }
Owen Anderson92a20222011-07-21 18:54:16 +00001186 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001187 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001188 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1189 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1190 4, IIC_iALUsr,
1191 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001192}
Evan Chengc85e8322007-07-05 07:13:32 +00001193}
1194
Jim Grosbach3e556122010-10-26 22:37:02 +00001195let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001196multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001197 InstrItinClass iir, PatFrag opnode> {
1198 // Note: We use the complex addrmode_imm12 rather than just an input
1199 // GPR and a constrained immediate so that we can use this to match
1200 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001201 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001202 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1203 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001204 bits<4> Rt;
1205 bits<17> addr;
1206 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1207 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001208 let Inst{15-12} = Rt;
1209 let Inst{11-0} = addr{11-0}; // imm12
1210 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001211 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001212 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1213 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001214 bits<4> Rt;
1215 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001216 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001217 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1218 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001219 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001220 let Inst{11-0} = shift{11-0};
1221 }
1222}
1223}
1224
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001225multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001226 InstrItinClass iir, PatFrag opnode> {
1227 // Note: We use the complex addrmode_imm12 rather than just an input
1228 // GPR and a constrained immediate so that we can use this to match
1229 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001230 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001231 (ins GPR:$Rt, addrmode_imm12:$addr),
1232 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1233 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1234 bits<4> Rt;
1235 bits<17> addr;
1236 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1237 let Inst{19-16} = addr{16-13}; // Rn
1238 let Inst{15-12} = Rt;
1239 let Inst{11-0} = addr{11-0}; // imm12
1240 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001241 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001242 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1243 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1244 bits<4> Rt;
1245 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001246 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001247 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1248 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001249 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001250 let Inst{11-0} = shift{11-0};
1251 }
1252}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001253//===----------------------------------------------------------------------===//
1254// Instructions
1255//===----------------------------------------------------------------------===//
1256
Evan Chenga8e29892007-01-19 07:51:42 +00001257//===----------------------------------------------------------------------===//
1258// Miscellaneous Instructions.
1259//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001260
Evan Chenga8e29892007-01-19 07:51:42 +00001261/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1262/// the function. The first operand is the ID# for this instruction, the second
1263/// is the index into the MachineConstantPool that this is, the third is the
1264/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001265let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001266def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001267PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001268 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001269
Jim Grosbach4642ad32010-02-22 23:10:38 +00001270// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1271// from removing one half of the matched pairs. That breaks PEI, which assumes
1272// these will always be in pairs, and asserts if it finds otherwise. Better way?
1273let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001274def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001275PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001276 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001277
Jim Grosbach64171712010-02-16 21:07:46 +00001278def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001279PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001280 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001281}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001282
Johnny Chenf4d81052010-02-12 22:53:19 +00001283def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001284 [/* For disassembly only; pattern left blank */]>,
1285 Requires<[IsARM, HasV6T2]> {
1286 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001287 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001288 let Inst{7-0} = 0b00000000;
1289}
1290
Johnny Chenf4d81052010-02-12 22:53:19 +00001291def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1292 [/* For disassembly only; pattern left blank */]>,
1293 Requires<[IsARM, HasV6T2]> {
1294 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001295 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001296 let Inst{7-0} = 0b00000001;
1297}
1298
1299def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1300 [/* For disassembly only; pattern left blank */]>,
1301 Requires<[IsARM, HasV6T2]> {
1302 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001303 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001304 let Inst{7-0} = 0b00000010;
1305}
1306
1307def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1308 [/* For disassembly only; pattern left blank */]>,
1309 Requires<[IsARM, HasV6T2]> {
1310 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001311 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001312 let Inst{7-0} = 0b00000011;
1313}
1314
Johnny Chen2ec5e492010-02-22 21:50:40 +00001315def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001316 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001317 bits<4> Rd;
1318 bits<4> Rn;
1319 bits<4> Rm;
1320 let Inst{3-0} = Rm;
1321 let Inst{15-12} = Rd;
1322 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001323 let Inst{27-20} = 0b01101000;
1324 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001325 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001326}
1327
Johnny Chenf4d81052010-02-12 22:53:19 +00001328def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001329 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001330 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001331 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001332 let Inst{7-0} = 0b00000100;
1333}
1334
Johnny Chenc6f7b272010-02-11 18:12:29 +00001335// The i32imm operand $val can be used by a debugger to store more information
1336// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001337def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1338 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001339 bits<16> val;
1340 let Inst{3-0} = val{3-0};
1341 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001342 let Inst{27-20} = 0b00010010;
1343 let Inst{7-4} = 0b0111;
1344}
1345
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001346// Change Processor State is a system instruction -- for disassembly and
1347// parsing only.
1348// FIXME: Since the asm parser has currently no clean way to handle optional
1349// operands, create 3 versions of the same instruction. Once there's a clean
1350// framework to represent optional operands, change this behavior.
1351class CPS<dag iops, string asm_ops>
1352 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1353 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1354 bits<2> imod;
1355 bits<3> iflags;
1356 bits<5> mode;
1357 bit M;
1358
Johnny Chenb98e1602010-02-12 18:55:33 +00001359 let Inst{31-28} = 0b1111;
1360 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001361 let Inst{19-18} = imod;
1362 let Inst{17} = M; // Enabled if mode is set;
1363 let Inst{16} = 0;
1364 let Inst{8-6} = iflags;
1365 let Inst{5} = 0;
1366 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001367}
1368
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001369let M = 1 in
1370 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1371 "$imod\t$iflags, $mode">;
1372let mode = 0, M = 0 in
1373 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1374
1375let imod = 0, iflags = 0, M = 1 in
1376 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1377
Johnny Chenb92a23f2010-02-21 04:42:01 +00001378// Preload signals the memory system of possible future data/instruction access.
1379// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001380multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001381
Evan Chengdfed19f2010-11-03 06:34:55 +00001382 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001383 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001384 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001385 bits<4> Rt;
1386 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001387 let Inst{31-26} = 0b111101;
1388 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001389 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001390 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001391 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001392 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001393 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001394 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001395 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001396 }
1397
Evan Chengdfed19f2010-11-03 06:34:55 +00001398 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001399 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001400 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001401 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001402 let Inst{31-26} = 0b111101;
1403 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001404 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001405 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001406 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001407 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001408 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001409 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001410 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001411 }
1412}
1413
Evan Cheng416941d2010-11-04 05:19:35 +00001414defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1415defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1416defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001417
Jim Grosbach53a89d62011-07-22 17:46:13 +00001418def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001419 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001420 bits<1> end;
1421 let Inst{31-10} = 0b1111000100000001000000;
1422 let Inst{9} = end;
1423 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001424}
1425
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001426def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1427 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001428 bits<4> opt;
1429 let Inst{27-4} = 0b001100100000111100001111;
1430 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001431}
1432
Johnny Chenba6e0332010-02-11 17:14:31 +00001433// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001434let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001435def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001436 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001437 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001438 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001439}
1440
Evan Cheng12c3a532008-11-06 17:48:05 +00001441// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001442let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001443def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001444 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001445 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001446
Evan Cheng325474e2008-01-07 23:56:57 +00001447let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001448def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001449 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001450 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001451
Jim Grosbach53694262010-11-18 01:15:56 +00001452def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001454 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001455
Jim Grosbach53694262010-11-18 01:15:56 +00001456def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001458 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001459
Jim Grosbach53694262010-11-18 01:15:56 +00001460def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001461 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001462 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001463
Jim Grosbach53694262010-11-18 01:15:56 +00001464def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001465 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001466 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001467}
Chris Lattner13c63102008-01-06 05:55:01 +00001468let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001469def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001470 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001471
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001472def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001473 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001474 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001475
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001476def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001477 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001478}
Evan Cheng12c3a532008-11-06 17:48:05 +00001479} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001480
Evan Chenge07715c2009-06-23 05:25:29 +00001481
1482// LEApcrel - Load a pc-relative address into a register without offending the
1483// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001484let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001485// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001486// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1487// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001488def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001489 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001490 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001491 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001492 let Inst{27-25} = 0b001;
1493 let Inst{20} = 0;
1494 let Inst{19-16} = 0b1111;
1495 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001496 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001497}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001498def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001499 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001500
1501def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1502 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001503 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001504
Evan Chenga8e29892007-01-19 07:51:42 +00001505//===----------------------------------------------------------------------===//
1506// Control Flow Instructions.
1507//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001508
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001509let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1510 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001511 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001512 "bx", "\tlr", [(ARMretflag)]>,
1513 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001514 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001515 }
1516
1517 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001518 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001519 "mov", "\tpc, lr", [(ARMretflag)]>,
1520 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001521 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001522 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001523}
Rafael Espindola27185192006-09-29 21:20:16 +00001524
Bob Wilson04ea6e52009-10-28 00:37:03 +00001525// Indirect branches
1526let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001527 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001528 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001529 [(brind GPR:$dst)]>,
1530 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001531 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001532 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001533 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001534 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001535
Jim Grosbachd447ac62011-07-13 20:21:31 +00001536 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1537 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001538 Requires<[IsARM, HasV4T]> {
1539 bits<4> dst;
1540 let Inst{27-4} = 0b000100101111111111110001;
1541 let Inst{3-0} = dst;
1542 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001543}
1544
Evan Cheng1e0eab12010-11-29 22:43:27 +00001545// All calls clobber the non-callee saved registers. SP is marked as
1546// a use to prevent stack-pointer assignments that appear immediately
1547// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001548let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001549 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001550 // FIXME: Do we really need a non-predicated version? If so, it should
1551 // at least be a pseudo instruction expanding to the predicated version
1552 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001553 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001554 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001555 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001556 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001557 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001558 Requires<[IsARM, IsNotDarwin]> {
1559 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001560 bits<24> func;
1561 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001562 }
Evan Cheng277f0742007-06-19 21:05:09 +00001563
Jason W Kim685c3502011-02-04 19:47:15 +00001564 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001565 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001566 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001567 Requires<[IsARM, IsNotDarwin]> {
1568 bits<24> func;
1569 let Inst{23-0} = func;
1570 }
Evan Cheng277f0742007-06-19 21:05:09 +00001571
Evan Chenga8e29892007-01-19 07:51:42 +00001572 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001573 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001574 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001575 [(ARMcall GPR:$func)]>,
1576 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001577 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001578 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001579 let Inst{3-0} = func;
1580 }
1581
1582 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1583 IIC_Br, "blx", "\t$func",
1584 [(ARMcall_pred GPR:$func)]>,
1585 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1586 bits<4> func;
1587 let Inst{27-4} = 0b000100101111111111110011;
1588 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001589 }
1590
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001591 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001592 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001593 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001594 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001595 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001596
1597 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001598 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001599 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001600 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001601}
1602
David Goodwin1a8f36e2009-08-12 18:31:53 +00001603let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001604 // On Darwin R9 is call-clobbered.
1605 // R7 is marked as a use to prevent frame-pointer assignments from being
1606 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001607 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001608 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001609 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001610 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001611 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1612 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001613
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001614 def BLr9_pred : ARMPseudoExpand<(outs),
1615 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001616 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001617 [(ARMcall_pred tglobaladdr:$func)],
1618 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001619 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001620
1621 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001622 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001623 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001624 [(ARMcall GPR:$func)],
1625 (BLX GPR:$func)>,
1626 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001627
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001628 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001629 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001630 [(ARMcall_pred GPR:$func)],
1631 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001632 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001633
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001634 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001635 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001636 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001637 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001638 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001639
1640 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001641 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001642 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001643 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001644}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001645
David Goodwin1a8f36e2009-08-12 18:31:53 +00001646let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001647 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1648 // a two-value operand where a dag node expects two operands. :(
1649 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1650 IIC_Br, "b", "\t$target",
1651 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1652 bits<24> target;
1653 let Inst{23-0} = target;
1654 }
1655
Evan Chengaeafca02007-05-16 07:45:54 +00001656 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001657 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001658 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001659 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1660 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001661 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001662 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001663 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001664
Jim Grosbach2dc77682010-11-29 18:37:44 +00001665 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1666 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001667 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001668 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001669 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001670 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1671 // into i12 and rs suffixed versions.
1672 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001673 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001674 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001675 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001676 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001677 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001678 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001679 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001680 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001681 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001682 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001683 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001684
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001685}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001686
Johnny Chen8901e6f2011-03-31 17:53:50 +00001687// BLX (immediate) -- for disassembly only
1688def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1689 "blx\t$target", [/* pattern left blank */]>,
1690 Requires<[IsARM, HasV5T]> {
1691 let Inst{31-25} = 0b1111101;
1692 bits<25> target;
1693 let Inst{23-0} = target{24-1};
1694 let Inst{24} = target{0};
1695}
1696
Jim Grosbach898e7e22011-07-13 20:25:01 +00001697// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001698def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001699 [/* pattern left blank */]> {
1700 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001701 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001702 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001703 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001704 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001705}
1706
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001707// Tail calls.
1708
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001709let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1710 // Darwin versions.
1711 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1712 Uses = [SP] in {
1713 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1714 IIC_Br, []>, Requires<[IsDarwin]>;
1715
1716 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1717 IIC_Br, []>, Requires<[IsDarwin]>;
1718
Jim Grosbach245f5e82011-07-08 18:50:22 +00001719 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001720 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001721 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1722 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001723
Jim Grosbach245f5e82011-07-08 18:50:22 +00001724 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001725 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001726 (BX GPR:$dst)>,
1727 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001728
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001729 }
1730
1731 // Non-Darwin versions (the difference is R9).
1732 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1733 Uses = [SP] in {
1734 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1735 IIC_Br, []>, Requires<[IsNotDarwin]>;
1736
1737 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1738 IIC_Br, []>, Requires<[IsNotDarwin]>;
1739
Jim Grosbach245f5e82011-07-08 18:50:22 +00001740 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001741 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001742 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1743 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001744
Jim Grosbach245f5e82011-07-08 18:50:22 +00001745 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001746 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001747 (BX GPR:$dst)>,
1748 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001749 }
1750}
1751
1752
1753
1754
1755
Johnny Chen0296f3e2010-02-16 21:59:54 +00001756// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001757def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1758 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001759 bits<4> opt;
1760 let Inst{23-4} = 0b01100000000000000111;
1761 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001762}
1763
Jim Grosbached838482011-07-26 16:24:27 +00001764// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001765let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001766def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001767 bits<24> svc;
1768 let Inst{23-0} = svc;
1769}
Johnny Chen85d5a892010-02-10 18:02:25 +00001770}
1771
Johnny Chenfb566792010-02-17 21:39:10 +00001772// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001773let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001774def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1775 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001776 [/* For disassembly only; pattern left blank */]> {
1777 let Inst{31-28} = 0b1111;
1778 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001779 let Inst{19-8} = 0xd05;
1780 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001781}
1782
Jim Grosbache6913602010-11-03 01:01:43 +00001783def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1784 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001785 [/* For disassembly only; pattern left blank */]> {
1786 let Inst{31-28} = 0b1111;
1787 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001788 let Inst{19-8} = 0xd05;
1789 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001790}
1791
Johnny Chenfb566792010-02-17 21:39:10 +00001792// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001793def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1794 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001795 [/* For disassembly only; pattern left blank */]> {
1796 let Inst{31-28} = 0b1111;
1797 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001798 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001799}
1800
Jim Grosbache6913602010-11-03 01:01:43 +00001801def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1802 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001803 [/* For disassembly only; pattern left blank */]> {
1804 let Inst{31-28} = 0b1111;
1805 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001806 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001807}
Chris Lattner39ee0362010-10-31 19:10:56 +00001808} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001809
Evan Chenga8e29892007-01-19 07:51:42 +00001810//===----------------------------------------------------------------------===//
1811// Load / store Instructions.
1812//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001813
Evan Chenga8e29892007-01-19 07:51:42 +00001814// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001815
1816
Evan Cheng7e2fe912010-10-28 06:47:08 +00001817defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001818 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001819defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001820 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001821defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001822 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001823defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001824 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001825
Evan Chengfa775d02007-03-19 07:20:03 +00001826// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001827let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1828 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001829def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001830 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1831 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001832 bits<4> Rt;
1833 bits<17> addr;
1834 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1835 let Inst{19-16} = 0b1111;
1836 let Inst{15-12} = Rt;
1837 let Inst{11-0} = addr{11-0}; // imm12
1838}
Evan Chengfa775d02007-03-19 07:20:03 +00001839
Evan Chenga8e29892007-01-19 07:51:42 +00001840// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001841def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001842 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1843 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001844
Evan Chenga8e29892007-01-19 07:51:42 +00001845// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001846def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001847 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1848 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001849
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001850def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001851 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1852 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001853
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001854let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001855// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001856def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1857 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001858 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001859 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001860}
Rafael Espindolac391d162006-10-23 20:34:27 +00001861
Evan Chenga8e29892007-01-19 07:51:42 +00001862// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001863multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001864 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1865 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001866 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1867 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001868 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001869 // {12} isAdd
1870 // {11-0} imm12/Rm
1871 bits<18> addr;
1872 let Inst{25} = addr{13};
1873 let Inst{23} = addr{12};
1874 let Inst{19-16} = addr{17-14};
1875 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001876 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001877 }
Owen Anderson793e7962011-07-26 20:54:26 +00001878
1879 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1880 (ins GPR:$Rn, am2offset_reg:$offset),
1881 IndexModePost, LdFrm, itin,
1882 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1883 // {12} isAdd
1884 // {11-0} imm12/Rm
1885 bits<14> offset;
1886 bits<4> Rn;
1887 let Inst{25} = 1;
1888 let Inst{23} = offset{12};
1889 let Inst{19-16} = Rn;
1890 let Inst{11-0} = offset{11-0};
1891 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1892 }
1893
1894 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1895 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001896 IndexModePost, LdFrm, itin,
1897 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001898 // {12} isAdd
1899 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001900 bits<14> offset;
1901 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001902 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001903 let Inst{23} = offset{12};
1904 let Inst{19-16} = Rn;
1905 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001906 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001907 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001908}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001909
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001910let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001911defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1912defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001913}
Rafael Espindola450856d2006-12-12 00:37:38 +00001914
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001915multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1916 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1917 (ins addrmode3:$addr), IndexModePre,
1918 LdMiscFrm, itin,
1919 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1920 bits<14> addr;
1921 let Inst{23} = addr{8}; // U bit
1922 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1923 let Inst{19-16} = addr{12-9}; // Rn
1924 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1925 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1926 }
1927 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1928 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1929 LdMiscFrm, itin,
1930 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001931 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001932 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001933 let Inst{23} = offset{8}; // U bit
1934 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001935 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001936 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1937 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001938 }
1939}
Rafael Espindola4e307642006-09-08 16:59:47 +00001940
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001941let mayLoad = 1, neverHasSideEffects = 1 in {
1942defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1943defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1944defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001945let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001946def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1947 (ins addrmode3:$addr), IndexModePre,
1948 LdMiscFrm, IIC_iLoad_d_ru,
1949 "ldrd", "\t$Rt, $Rt2, $addr!",
1950 "$addr.base = $Rn_wb", []> {
1951 bits<14> addr;
1952 let Inst{23} = addr{8}; // U bit
1953 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1954 let Inst{19-16} = addr{12-9}; // Rn
1955 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1956 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1957}
1958def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1959 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1960 LdMiscFrm, IIC_iLoad_d_ru,
1961 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1962 "$Rn = $Rn_wb", []> {
1963 bits<10> offset;
1964 bits<4> Rn;
1965 let Inst{23} = offset{8}; // U bit
1966 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1967 let Inst{19-16} = Rn;
1968 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1969 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1970}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001971} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001972} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001973
Johnny Chenadb561d2010-02-18 03:27:42 +00001974// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001975let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001976def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1977 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1978 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1979 // {17-14} Rn
1980 // {13} 1 == Rm, 0 == imm12
1981 // {12} isAdd
1982 // {11-0} imm12/Rm
1983 bits<18> addr;
1984 let Inst{25} = addr{13};
1985 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001986 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001987 let Inst{19-16} = addr{17-14};
1988 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001989 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001990}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001991def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1992 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1993 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1994 // {17-14} Rn
1995 // {13} 1 == Rm, 0 == imm12
1996 // {12} isAdd
1997 // {11-0} imm12/Rm
1998 bits<18> addr;
1999 let Inst{25} = addr{13};
2000 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002001 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002002 let Inst{19-16} = addr{17-14};
2003 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002004 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002005}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002006def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2007 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2008 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002009 let Inst{21} = 1; // overwrite
2010}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002011def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2012 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2013 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002014 let Inst{21} = 1; // overwrite
2015}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002016def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2017 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2018 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002019 let Inst{21} = 1; // overwrite
2020}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002021}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002022
Evan Chenga8e29892007-01-19 07:51:42 +00002023// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002024
2025// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002026def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002027 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2028 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002029
Evan Chenga8e29892007-01-19 07:51:42 +00002030// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002031let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2032def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002033 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002034 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002035
2036// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002037def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2038 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002039 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002040 "str", "\t$Rt, [$Rn, $offset]!",
2041 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002042 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002043 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2044def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2045 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2046 IndexModePre, StFrm, IIC_iStore_ru,
2047 "str", "\t$Rt, [$Rn, $offset]!",
2048 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2049 [(set GPR:$Rn_wb,
2050 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002051
Owen Anderson793e7962011-07-26 20:54:26 +00002052
2053
2054def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2055 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002056 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002057 "str", "\t$Rt, [$Rn], $offset",
2058 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002059 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002060 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2061def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2062 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2063 IndexModePost, StFrm, IIC_iStore_ru,
2064 "str", "\t$Rt, [$Rn], $offset",
2065 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2066 [(set GPR:$Rn_wb,
2067 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002068
Owen Anderson793e7962011-07-26 20:54:26 +00002069
2070def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2071 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002072 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002073 "strb", "\t$Rt, [$Rn, $offset]!",
2074 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002075 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002076 GPR:$Rn, am2offset_reg:$offset))]>;
2077def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2078 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2079 IndexModePre, StFrm, IIC_iStore_bh_ru,
2080 "strb", "\t$Rt, [$Rn, $offset]!",
2081 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2082 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2083 GPR:$Rn, am2offset_imm:$offset))]>;
2084
2085def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2086 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002087 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002088 "strb", "\t$Rt, [$Rn], $offset",
2089 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002090 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002091 GPR:$Rn, am2offset_reg:$offset))]>;
2092def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2093 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2094 IndexModePost, StFrm, IIC_iStore_bh_ru,
2095 "strb", "\t$Rt, [$Rn], $offset",
2096 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2097 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2098 GPR:$Rn, am2offset_imm:$offset))]>;
2099
Jim Grosbacha1b41752010-11-19 22:06:57 +00002100
Jim Grosbach2dc77682010-11-29 18:37:44 +00002101def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2102 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2103 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002104 "strh", "\t$Rt, [$Rn, $offset]!",
2105 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002106 [(set GPR:$Rn_wb,
2107 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002108
Jim Grosbach2dc77682010-11-29 18:37:44 +00002109def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2110 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2111 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002112 "strh", "\t$Rt, [$Rn], $offset",
2113 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002114 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2115 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002116
Johnny Chen39a4bb32010-02-18 22:31:18 +00002117// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002118let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002119def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2120 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002121 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002122 "strd", "\t$src1, $src2, [$base, $offset]!",
2123 "$base = $base_wb", []>;
2124
2125// For disassembly only
2126def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2127 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002128 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002129 "strd", "\t$src1, $src2, [$base], $offset",
2130 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002131} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002132
Johnny Chenad4df4c2010-03-01 19:22:00 +00002133// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002134
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002135def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2136 IndexModePost, StFrm, IIC_iStore_ru,
2137 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002138 [/* For disassembly only; pattern left blank */]> {
2139 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002140 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002141}
2142
2143def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2144 IndexModePost, StFrm, IIC_iStore_bh_ru,
2145 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2146 [/* For disassembly only; pattern left blank */]> {
2147 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002148 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002149}
2150
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002151def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002152 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002153 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002154 [/* For disassembly only; pattern left blank */]> {
2155 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002156 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002157}
2158
Evan Chenga8e29892007-01-19 07:51:42 +00002159//===----------------------------------------------------------------------===//
2160// Load / store multiple Instructions.
2161//
2162
Bill Wendling6c470b82010-11-13 09:09:38 +00002163multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2164 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002165 // IA is the default, so no need for an explicit suffix on the
2166 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002167 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002168 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2169 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002170 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002171 let Inst{24-23} = 0b01; // Increment After
2172 let Inst{21} = 0; // No writeback
2173 let Inst{20} = L_bit;
2174 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002175 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002176 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2177 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002178 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002179 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002180 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002181 let Inst{20} = L_bit;
2182 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002183 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002184 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2185 IndexModeNone, f, itin,
2186 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2187 let Inst{24-23} = 0b00; // Decrement After
2188 let Inst{21} = 0; // No writeback
2189 let Inst{20} = L_bit;
2190 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002191 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002192 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2193 IndexModeUpd, f, itin_upd,
2194 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2195 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002196 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002197 let Inst{20} = L_bit;
2198 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002199 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002200 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2201 IndexModeNone, f, itin,
2202 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2203 let Inst{24-23} = 0b10; // Decrement Before
2204 let Inst{21} = 0; // No writeback
2205 let Inst{20} = L_bit;
2206 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002207 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002208 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2209 IndexModeUpd, f, itin_upd,
2210 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2211 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002212 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002213 let Inst{20} = L_bit;
2214 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002215 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002216 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2217 IndexModeNone, f, itin,
2218 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2219 let Inst{24-23} = 0b11; // Increment Before
2220 let Inst{21} = 0; // No writeback
2221 let Inst{20} = L_bit;
2222 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002223 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002224 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2225 IndexModeUpd, f, itin_upd,
2226 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2227 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002228 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002229 let Inst{20} = L_bit;
2230 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002231}
Bill Wendling6c470b82010-11-13 09:09:38 +00002232
Bill Wendlingc93989a2010-11-13 11:20:05 +00002233let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002234
2235let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2236defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2237
2238let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2239defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2240
2241} // neverHasSideEffects
2242
Bill Wendling73fe34a2010-11-16 01:16:36 +00002243// FIXME: remove when we have a way to marking a MI with these properties.
2244// FIXME: Should pc be an implicit operand like PICADD, etc?
2245let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2246 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002247def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2248 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002249 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002250 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002251 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002252
Evan Chenga8e29892007-01-19 07:51:42 +00002253//===----------------------------------------------------------------------===//
2254// Move Instructions.
2255//
2256
Evan Chengcd799b92009-06-12 20:46:18 +00002257let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002258def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2259 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2260 bits<4> Rd;
2261 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002262
Johnny Chen103bf952011-04-01 23:30:25 +00002263 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002264 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002265 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002266 let Inst{3-0} = Rm;
2267 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002268}
2269
Dale Johannesen38d5f042010-06-15 22:24:08 +00002270// A version for the smaller set of tail call registers.
2271let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002272def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002273 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2274 bits<4> Rd;
2275 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002276
Dale Johannesen38d5f042010-06-15 22:24:08 +00002277 let Inst{11-4} = 0b00000000;
2278 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002279 let Inst{3-0} = Rm;
2280 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002281}
2282
Owen Anderson152d4a42011-07-21 23:38:37 +00002283def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2284 DPSoRegRegFrm, IIC_iMOVsr,
2285 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002286 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002287 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002288 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002289 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002290 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002291 let Inst{11-8} = src{11-8};
2292 let Inst{7} = 0;
2293 let Inst{6-5} = src{6-5};
2294 let Inst{4} = 1;
2295 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002296 let Inst{25} = 0;
2297}
Evan Chenga2515702007-03-19 07:09:02 +00002298
Owen Anderson152d4a42011-07-21 23:38:37 +00002299def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2300 DPSoRegImmFrm, IIC_iMOVsr,
2301 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2302 UnaryDP {
2303 bits<4> Rd;
2304 bits<12> src;
2305 let Inst{15-12} = Rd;
2306 let Inst{19-16} = 0b0000;
2307 let Inst{11-5} = src{11-5};
2308 let Inst{4} = 0;
2309 let Inst{3-0} = src{3-0};
2310 let Inst{25} = 0;
2311}
2312
2313
2314
Evan Chengc4af4632010-11-17 20:13:28 +00002315let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002316def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2317 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002318 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002319 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002320 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002321 let Inst{15-12} = Rd;
2322 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002323 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002324}
2325
Evan Chengc4af4632010-11-17 20:13:28 +00002326let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002327def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002328 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002329 "movw", "\t$Rd, $imm",
2330 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002331 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002332 bits<4> Rd;
2333 bits<16> imm;
2334 let Inst{15-12} = Rd;
2335 let Inst{11-0} = imm{11-0};
2336 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002337 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002338 let Inst{25} = 1;
2339}
2340
Jim Grosbachffa32252011-07-19 19:13:28 +00002341def : InstAlias<"mov${p} $Rd, $imm",
2342 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2343 Requires<[IsARM]>;
2344
Evan Cheng53519f02011-01-21 18:55:51 +00002345def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2346 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002347
2348let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002349def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002350 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002351 "movt", "\t$Rd, $imm",
2352 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002353 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002354 lo16AllZero:$imm))]>, UnaryDP,
2355 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002356 bits<4> Rd;
2357 bits<16> imm;
2358 let Inst{15-12} = Rd;
2359 let Inst{11-0} = imm{11-0};
2360 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002361 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002362 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002363}
Evan Cheng13ab0202007-07-10 18:08:01 +00002364
Evan Cheng53519f02011-01-21 18:55:51 +00002365def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2366 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002367
2368} // Constraints
2369
Evan Cheng20956592009-10-21 08:15:52 +00002370def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2371 Requires<[IsARM, HasV6T2]>;
2372
David Goodwinca01a8d2009-09-01 18:32:09 +00002373let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002374def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002375 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2376 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002377
2378// These aren't really mov instructions, but we have to define them this way
2379// due to flag operands.
2380
Evan Cheng071a2792007-09-11 19:55:27 +00002381let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002382def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002383 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2384 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002385def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002386 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2387 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002388}
Evan Chenga8e29892007-01-19 07:51:42 +00002389
Evan Chenga8e29892007-01-19 07:51:42 +00002390//===----------------------------------------------------------------------===//
2391// Extend Instructions.
2392//
2393
2394// Sign extenders
2395
Evan Cheng576a3962010-09-25 00:49:35 +00002396defm SXTB : AI_ext_rrot<0b01101010,
2397 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2398defm SXTH : AI_ext_rrot<0b01101011,
2399 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002400
Evan Cheng576a3962010-09-25 00:49:35 +00002401defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002402 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002403defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002404 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002405
Johnny Chen2ec5e492010-02-22 21:50:40 +00002406// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002407defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002408
2409// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002410defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002411
2412// Zero extenders
2413
2414let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002415defm UXTB : AI_ext_rrot<0b01101110,
2416 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2417defm UXTH : AI_ext_rrot<0b01101111,
2418 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2419defm UXTB16 : AI_ext_rrot<0b01101100,
2420 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002421
Jim Grosbach542f6422010-07-28 23:25:44 +00002422// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2423// The transformation should probably be done as a combiner action
2424// instead so we can include a check for masking back in the upper
2425// eight bits of the source into the lower eight bits of the result.
2426//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002427// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002428def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002429 (UXTB16r_rot GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002430
Evan Cheng576a3962010-09-25 00:49:35 +00002431defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002432 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002433defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002434 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002435}
2436
Evan Chenga8e29892007-01-19 07:51:42 +00002437// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002438// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002439defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002440
Evan Chenga8e29892007-01-19 07:51:42 +00002441
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002442def SBFX : I<(outs GPR:$Rd),
2443 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002444 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002445 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002446 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002447 bits<4> Rd;
2448 bits<4> Rn;
2449 bits<5> lsb;
2450 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002451 let Inst{27-21} = 0b0111101;
2452 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002453 let Inst{20-16} = width;
2454 let Inst{15-12} = Rd;
2455 let Inst{11-7} = lsb;
2456 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002457}
2458
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002459def UBFX : I<(outs GPR:$Rd),
2460 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002461 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002462 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002463 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002464 bits<4> Rd;
2465 bits<4> Rn;
2466 bits<5> lsb;
2467 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002468 let Inst{27-21} = 0b0111111;
2469 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002470 let Inst{20-16} = width;
2471 let Inst{15-12} = Rd;
2472 let Inst{11-7} = lsb;
2473 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002474}
2475
Evan Chenga8e29892007-01-19 07:51:42 +00002476//===----------------------------------------------------------------------===//
2477// Arithmetic Instructions.
2478//
2479
Jim Grosbach26421962008-10-14 20:36:24 +00002480defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002481 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002482 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002483defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002484 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002485 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002486
Evan Chengc85e8322007-07-05 07:13:32 +00002487// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002488defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002489 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002490 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2491defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002492 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002493 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002494
Evan Cheng62674222009-06-25 23:34:10 +00002495defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002496 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2497 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002498defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002499 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2500 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002501
2502// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002503let usesCustomInserter = 1 in {
2504defm ADCS : AI1_adde_sube_s_irs<
2505 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2506defm SBCS : AI1_adde_sube_s_irs<
2507 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2508}
Evan Chenga8e29892007-01-19 07:51:42 +00002509
Jim Grosbach84760882010-10-15 18:42:41 +00002510def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2511 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2512 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2513 bits<4> Rd;
2514 bits<4> Rn;
2515 bits<12> imm;
2516 let Inst{25} = 1;
2517 let Inst{15-12} = Rd;
2518 let Inst{19-16} = Rn;
2519 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002520}
Evan Cheng13ab0202007-07-10 18:08:01 +00002521
Bob Wilsoncff71782010-08-05 18:23:43 +00002522// The reg/reg form is only defined for the disassembler; for codegen it is
2523// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002524def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2525 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002526 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002527 bits<4> Rd;
2528 bits<4> Rn;
2529 bits<4> Rm;
2530 let Inst{11-4} = 0b00000000;
2531 let Inst{25} = 0;
2532 let Inst{3-0} = Rm;
2533 let Inst{15-12} = Rd;
2534 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002535}
2536
Owen Anderson92a20222011-07-21 18:54:16 +00002537def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002538 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002539 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002540 bits<4> Rd;
2541 bits<4> Rn;
2542 bits<12> shift;
2543 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002544 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002545 let Inst{15-12} = Rd;
2546 let Inst{11-5} = shift{11-5};
2547 let Inst{4} = 0;
2548 let Inst{3-0} = shift{3-0};
2549}
2550
2551def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002552 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002553 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2554 bits<4> Rd;
2555 bits<4> Rn;
2556 bits<12> shift;
2557 let Inst{25} = 0;
2558 let Inst{19-16} = Rn;
2559 let Inst{15-12} = Rd;
2560 let Inst{11-8} = shift{11-8};
2561 let Inst{7} = 0;
2562 let Inst{6-5} = shift{6-5};
2563 let Inst{4} = 1;
2564 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002565}
Evan Chengc85e8322007-07-05 07:13:32 +00002566
2567// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002568// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2569let usesCustomInserter = 1 in {
2570def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002571 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002572 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2573def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002574 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002575 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002576def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002577 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002578 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2579def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2580 4, IIC_iALUsr,
2581 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002582}
Evan Chengc85e8322007-07-05 07:13:32 +00002583
Evan Cheng62674222009-06-25 23:34:10 +00002584let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002585def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2586 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2587 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002588 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002589 bits<4> Rd;
2590 bits<4> Rn;
2591 bits<12> imm;
2592 let Inst{25} = 1;
2593 let Inst{15-12} = Rd;
2594 let Inst{19-16} = Rn;
2595 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002596}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002597// The reg/reg form is only defined for the disassembler; for codegen it is
2598// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002599def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2600 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002601 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002602 bits<4> Rd;
2603 bits<4> Rn;
2604 bits<4> Rm;
2605 let Inst{11-4} = 0b00000000;
2606 let Inst{25} = 0;
2607 let Inst{3-0} = Rm;
2608 let Inst{15-12} = Rd;
2609 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002610}
Owen Anderson92a20222011-07-21 18:54:16 +00002611def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002612 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002613 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002614 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002615 bits<4> Rd;
2616 bits<4> Rn;
2617 bits<12> shift;
2618 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002619 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002620 let Inst{15-12} = Rd;
2621 let Inst{11-5} = shift{11-5};
2622 let Inst{4} = 0;
2623 let Inst{3-0} = shift{3-0};
2624}
2625def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002626 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002627 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2628 Requires<[IsARM]> {
2629 bits<4> Rd;
2630 bits<4> Rn;
2631 bits<12> shift;
2632 let Inst{25} = 0;
2633 let Inst{19-16} = Rn;
2634 let Inst{15-12} = Rd;
2635 let Inst{11-8} = shift{11-8};
2636 let Inst{7} = 0;
2637 let Inst{6-5} = shift{6-5};
2638 let Inst{4} = 1;
2639 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002640}
Evan Cheng62674222009-06-25 23:34:10 +00002641}
2642
Owen Anderson92a20222011-07-21 18:54:16 +00002643
Owen Andersonb48c7912011-04-05 23:55:28 +00002644// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2645let usesCustomInserter = 1, Uses = [CPSR] in {
2646def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002647 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002648 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002649def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002650 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002651 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2652def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2653 4, IIC_iALUsr,
2654 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002655}
Evan Cheng2c614c52007-06-06 10:17:05 +00002656
Evan Chenga8e29892007-01-19 07:51:42 +00002657// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002658// The assume-no-carry-in form uses the negation of the input since add/sub
2659// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2660// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2661// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002662def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2663 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002664def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2665 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2666// The with-carry-in form matches bitwise not instead of the negation.
2667// Effectively, the inverse interpretation of the carry flag already accounts
2668// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002669def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002670 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002671def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2672 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002673
2674// Note: These are implemented in C++ code, because they have to generate
2675// ADD/SUBrs instructions, which use a complex pattern that a xform function
2676// cannot produce.
2677// (mul X, 2^n+1) -> (add (X << n), X)
2678// (mul X, 2^n-1) -> (rsb X, (X << n))
2679
Jim Grosbach7931df32011-07-22 18:06:01 +00002680// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002681// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002682class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002683 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002684 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2685 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002686 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002687 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002688 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002689 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002690 let Inst{11-4} = op11_4;
2691 let Inst{19-16} = Rn;
2692 let Inst{15-12} = Rd;
2693 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002694}
2695
Jim Grosbach7931df32011-07-22 18:06:01 +00002696// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002697
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002698def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002699 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2700 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002701def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002702 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2703 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2704def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2705 "\t$Rd, $Rm, $Rn">;
2706def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2707 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002708
2709def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2710def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2711def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2712def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2713def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2714def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2715def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2716def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2717def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2718def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2719def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2720def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002721
Jim Grosbach7931df32011-07-22 18:06:01 +00002722// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002723
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002724def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2725def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2726def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2727def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2728def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2729def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2730def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2731def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2732def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2733def USAX : AAI<0b01100101, 0b11110101, "usax">;
2734def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2735def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002736
Jim Grosbach7931df32011-07-22 18:06:01 +00002737// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002738
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002739def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2740def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2741def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2742def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2743def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2744def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2745def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2746def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2747def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2748def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2749def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2750def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002751
Johnny Chenadc77332010-02-26 22:04:29 +00002752// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002753
Jim Grosbach70987fb2010-10-18 23:35:38 +00002754def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002755 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002756 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002757 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002758 bits<4> Rd;
2759 bits<4> Rn;
2760 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002761 let Inst{27-20} = 0b01111000;
2762 let Inst{15-12} = 0b1111;
2763 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002764 let Inst{19-16} = Rd;
2765 let Inst{11-8} = Rm;
2766 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002767}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002768def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002769 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002770 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002771 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002772 bits<4> Rd;
2773 bits<4> Rn;
2774 bits<4> Rm;
2775 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002776 let Inst{27-20} = 0b01111000;
2777 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002778 let Inst{19-16} = Rd;
2779 let Inst{15-12} = Ra;
2780 let Inst{11-8} = Rm;
2781 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002782}
2783
2784// Signed/Unsigned saturate -- for disassembly only
2785
Jim Grosbach580f4a92011-07-25 22:20:28 +00002786def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2787 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002788 bits<4> Rd;
2789 bits<5> sat_imm;
2790 bits<4> Rn;
2791 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002792 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002793 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002794 let Inst{20-16} = sat_imm;
2795 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002796 let Inst{11-7} = sh{4-0};
2797 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002798 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002799}
2800
Jim Grosbachf4943352011-07-25 23:09:14 +00002801def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002802 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002803 bits<4> Rd;
2804 bits<4> sat_imm;
2805 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002806 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002807 let Inst{11-4} = 0b11110011;
2808 let Inst{15-12} = Rd;
2809 let Inst{19-16} = sat_imm;
2810 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002811}
2812
Jim Grosbach580f4a92011-07-25 22:20:28 +00002813def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2814 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002815 bits<4> Rd;
2816 bits<5> sat_imm;
2817 bits<4> Rn;
2818 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002819 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002820 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002821 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002822 let Inst{11-7} = sh{4-0};
2823 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002824 let Inst{20-16} = sat_imm;
2825 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002826}
2827
Jim Grosbach70987fb2010-10-18 23:35:38 +00002828def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2829 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002830 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002831 bits<4> Rd;
2832 bits<4> sat_imm;
2833 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002834 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002835 let Inst{11-4} = 0b11110011;
2836 let Inst{15-12} = Rd;
2837 let Inst{19-16} = sat_imm;
2838 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002839}
Evan Chenga8e29892007-01-19 07:51:42 +00002840
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002841def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2842def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002843
Evan Chenga8e29892007-01-19 07:51:42 +00002844//===----------------------------------------------------------------------===//
2845// Bitwise Instructions.
2846//
2847
Jim Grosbach26421962008-10-14 20:36:24 +00002848defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002849 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002850 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002851defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002852 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002853 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002854defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002855 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002856 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002857defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002858 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002859 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002860
Jim Grosbach3fea191052010-10-21 22:03:21 +00002861def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002862 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002863 "bfc", "\t$Rd, $imm", "$src = $Rd",
2864 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002865 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002866 bits<4> Rd;
2867 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002868 let Inst{27-21} = 0b0111110;
2869 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002870 let Inst{15-12} = Rd;
2871 let Inst{11-7} = imm{4-0}; // lsb
2872 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002873}
2874
Johnny Chenb2503c02010-02-17 06:31:48 +00002875// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002876def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002877 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002878 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2879 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002880 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002881 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002882 bits<4> Rd;
2883 bits<4> Rn;
2884 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002885 let Inst{27-21} = 0b0111110;
2886 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002887 let Inst{15-12} = Rd;
2888 let Inst{11-7} = imm{4-0}; // lsb
2889 let Inst{20-16} = imm{9-5}; // width
2890 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002891}
2892
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002893// GNU as only supports this form of bfi (w/ 4 arguments)
2894let isAsmParserOnly = 1 in
2895def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2896 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002897 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002898 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2899 []>, Requires<[IsARM, HasV6T2]> {
2900 bits<4> Rd;
2901 bits<4> Rn;
2902 bits<5> lsb;
2903 bits<5> width;
2904 let Inst{27-21} = 0b0111110;
2905 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2906 let Inst{15-12} = Rd;
2907 let Inst{11-7} = lsb;
2908 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2909 let Inst{3-0} = Rn;
2910}
2911
Jim Grosbach36860462010-10-21 22:19:32 +00002912def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2913 "mvn", "\t$Rd, $Rm",
2914 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2915 bits<4> Rd;
2916 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002917 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002918 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002919 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002920 let Inst{15-12} = Rd;
2921 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002922}
Owen Anderson152d4a42011-07-21 23:38:37 +00002923def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002924 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002925 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002926 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002927 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002928 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002929 let Inst{19-16} = 0b0000;
2930 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002931 let Inst{11-5} = shift{11-5};
2932 let Inst{4} = 0;
2933 let Inst{3-0} = shift{3-0};
2934}
Owen Anderson152d4a42011-07-21 23:38:37 +00002935def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002936 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2937 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2938 bits<4> Rd;
2939 bits<12> shift;
2940 let Inst{25} = 0;
2941 let Inst{19-16} = 0b0000;
2942 let Inst{15-12} = Rd;
2943 let Inst{11-8} = shift{11-8};
2944 let Inst{7} = 0;
2945 let Inst{6-5} = shift{6-5};
2946 let Inst{4} = 1;
2947 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002948}
Evan Chengc4af4632010-11-17 20:13:28 +00002949let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002950def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2951 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2952 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2953 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002954 bits<12> imm;
2955 let Inst{25} = 1;
2956 let Inst{19-16} = 0b0000;
2957 let Inst{15-12} = Rd;
2958 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002959}
Evan Chenga8e29892007-01-19 07:51:42 +00002960
2961def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2962 (BICri GPR:$src, so_imm_not:$imm)>;
2963
2964//===----------------------------------------------------------------------===//
2965// Multiply Instructions.
2966//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002967class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2968 string opc, string asm, list<dag> pattern>
2969 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2970 bits<4> Rd;
2971 bits<4> Rm;
2972 bits<4> Rn;
2973 let Inst{19-16} = Rd;
2974 let Inst{11-8} = Rm;
2975 let Inst{3-0} = Rn;
2976}
2977class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2978 string opc, string asm, list<dag> pattern>
2979 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2980 bits<4> RdLo;
2981 bits<4> RdHi;
2982 bits<4> Rm;
2983 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002984 let Inst{19-16} = RdHi;
2985 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002986 let Inst{11-8} = Rm;
2987 let Inst{3-0} = Rn;
2988}
Evan Chenga8e29892007-01-19 07:51:42 +00002989
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002990// FIXME: The v5 pseudos are only necessary for the additional Constraint
2991// property. Remove them when it's possible to add those properties
2992// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002993let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002994def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2995 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002996 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002997 Requires<[IsARM, HasV6]> {
2998 let Inst{15-12} = 0b0000;
2999}
Evan Chenga8e29892007-01-19 07:51:42 +00003000
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003001let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003002def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3003 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003004 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003005 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3006 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003007 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003008}
3009
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003010def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3011 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003012 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3013 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003014 bits<4> Ra;
3015 let Inst{15-12} = Ra;
3016}
Evan Chenga8e29892007-01-19 07:51:42 +00003017
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003018let Constraints = "@earlyclobber $Rd" in
3019def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3020 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003021 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003022 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3023 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3024 Requires<[IsARM, NoV6]>;
3025
Jim Grosbach65711012010-11-19 22:22:37 +00003026def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3027 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3028 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003029 Requires<[IsARM, HasV6T2]> {
3030 bits<4> Rd;
3031 bits<4> Rm;
3032 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003033 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003034 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003035 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003036 let Inst{11-8} = Rm;
3037 let Inst{3-0} = Rn;
3038}
Evan Chengedcbada2009-07-06 22:05:45 +00003039
Evan Chenga8e29892007-01-19 07:51:42 +00003040// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003041let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003042let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003043def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003044 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003045 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3046 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003047
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003048def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003049 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003050 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3051 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003052
3053let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3054def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3055 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003056 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003057 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3058 Requires<[IsARM, NoV6]>;
3059
3060def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3061 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003062 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003063 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3064 Requires<[IsARM, NoV6]>;
3065}
Evan Cheng8de898a2009-06-26 00:19:44 +00003066}
Evan Chenga8e29892007-01-19 07:51:42 +00003067
3068// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003069def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3070 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003071 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3072 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003073def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3074 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003075 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3076 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003077
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003078def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3079 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3080 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3081 Requires<[IsARM, HasV6]> {
3082 bits<4> RdLo;
3083 bits<4> RdHi;
3084 bits<4> Rm;
3085 bits<4> Rn;
3086 let Inst{19-16} = RdLo;
3087 let Inst{15-12} = RdHi;
3088 let Inst{11-8} = Rm;
3089 let Inst{3-0} = Rn;
3090}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003091
3092let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3093def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3094 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003095 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003096 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3097 Requires<[IsARM, NoV6]>;
3098def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3099 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003100 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003101 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3102 Requires<[IsARM, NoV6]>;
3103def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3104 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003105 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003106 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3107 Requires<[IsARM, NoV6]>;
3108}
3109
Evan Chengcd799b92009-06-12 20:46:18 +00003110} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003111
3112// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003113def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3114 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3115 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003116 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003117 let Inst{15-12} = 0b1111;
3118}
Evan Cheng13ab0202007-07-10 18:08:01 +00003119
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003120def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3121 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003122 [/* For disassembly only; pattern left blank */]>,
3123 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003124 let Inst{15-12} = 0b1111;
3125}
3126
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003127def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3128 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3129 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3130 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3131 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003132
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003133def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3134 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3135 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003136 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003137 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003138
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003139def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3140 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3141 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3142 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3143 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003144
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003145def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3146 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3147 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003148 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003149 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003150
Raul Herbster37fb5b12007-08-30 23:25:47 +00003151multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003152 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3153 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3154 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3155 (sext_inreg GPR:$Rm, i16)))]>,
3156 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003157
Jim Grosbach3870b752010-10-22 18:35:16 +00003158 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3159 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3160 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3161 (sra GPR:$Rm, (i32 16))))]>,
3162 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003163
Jim Grosbach3870b752010-10-22 18:35:16 +00003164 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3165 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3166 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3167 (sext_inreg GPR:$Rm, i16)))]>,
3168 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003169
Jim Grosbach3870b752010-10-22 18:35:16 +00003170 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3171 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3172 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3173 (sra GPR:$Rm, (i32 16))))]>,
3174 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003175
Jim Grosbach3870b752010-10-22 18:35:16 +00003176 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3177 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3178 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3179 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3180 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003181
Jim Grosbach3870b752010-10-22 18:35:16 +00003182 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3183 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3184 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3185 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3186 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003187}
3188
Raul Herbster37fb5b12007-08-30 23:25:47 +00003189
3190multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003191 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003192 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3193 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3194 [(set GPR:$Rd, (add GPR:$Ra,
3195 (opnode (sext_inreg GPR:$Rn, i16),
3196 (sext_inreg GPR:$Rm, i16))))]>,
3197 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003198
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003199 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003200 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3201 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3202 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3203 (sra GPR:$Rm, (i32 16)))))]>,
3204 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003205
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003206 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003207 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3208 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3209 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3210 (sext_inreg GPR:$Rm, i16))))]>,
3211 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003212
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003213 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003214 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3215 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3216 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3217 (sra GPR:$Rm, (i32 16)))))]>,
3218 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003219
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003220 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003221 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3222 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3223 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3224 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3225 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003226
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003227 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003228 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3229 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3230 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3231 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3232 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003233}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003234
Raul Herbster37fb5b12007-08-30 23:25:47 +00003235defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3236defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003237
Johnny Chen83498e52010-02-12 21:59:23 +00003238// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003239def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3240 (ins GPR:$Rn, GPR:$Rm),
3241 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003242 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003243 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003244
Jim Grosbach3870b752010-10-22 18:35:16 +00003245def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3246 (ins GPR:$Rn, GPR:$Rm),
3247 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003248 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003249 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003250
Jim Grosbach3870b752010-10-22 18:35:16 +00003251def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3252 (ins GPR:$Rn, GPR:$Rm),
3253 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003254 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003255 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003256
Jim Grosbach3870b752010-10-22 18:35:16 +00003257def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3258 (ins GPR:$Rn, GPR:$Rm),
3259 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003260 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003261 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003262
Johnny Chen667d1272010-02-22 18:50:54 +00003263// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003264class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3265 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003266 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003267 bits<4> Rn;
3268 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003269 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003270 let Inst{22} = long;
3271 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003272 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003273 let Inst{7} = 0;
3274 let Inst{6} = sub;
3275 let Inst{5} = swap;
3276 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003277 let Inst{3-0} = Rn;
3278}
3279class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3280 InstrItinClass itin, string opc, string asm>
3281 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3282 bits<4> Rd;
3283 let Inst{15-12} = 0b1111;
3284 let Inst{19-16} = Rd;
3285}
3286class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3287 InstrItinClass itin, string opc, string asm>
3288 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3289 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003290 bits<4> Rd;
3291 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003292 let Inst{15-12} = Ra;
3293}
3294class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3295 InstrItinClass itin, string opc, string asm>
3296 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3297 bits<4> RdLo;
3298 bits<4> RdHi;
3299 let Inst{19-16} = RdHi;
3300 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003301}
3302
3303multiclass AI_smld<bit sub, string opc> {
3304
Jim Grosbach385e1362010-10-22 19:15:30 +00003305 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3306 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003307
Jim Grosbach385e1362010-10-22 19:15:30 +00003308 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3309 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003310
Jim Grosbach385e1362010-10-22 19:15:30 +00003311 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3312 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3313 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003314
Jim Grosbach385e1362010-10-22 19:15:30 +00003315 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3316 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3317 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003318
3319}
3320
3321defm SMLA : AI_smld<0, "smla">;
3322defm SMLS : AI_smld<1, "smls">;
3323
Johnny Chen2ec5e492010-02-22 21:50:40 +00003324multiclass AI_sdml<bit sub, string opc> {
3325
Jim Grosbach385e1362010-10-22 19:15:30 +00003326 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3327 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3328 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3329 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003330}
3331
3332defm SMUA : AI_sdml<0, "smua">;
3333defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003334
Evan Chenga8e29892007-01-19 07:51:42 +00003335//===----------------------------------------------------------------------===//
3336// Misc. Arithmetic Instructions.
3337//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003338
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003339def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3340 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3341 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003342
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003343def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3344 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3345 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3346 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003347
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003348def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3349 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3350 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003351
Evan Cheng9568e5c2011-06-21 06:01:08 +00003352let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003353def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3354 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003355 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003356 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003357
Evan Cheng9568e5c2011-06-21 06:01:08 +00003358let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003359def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3360 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003361 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003362 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003363
Evan Chengf60ceac2011-06-15 17:17:48 +00003364def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3365 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3366 (REVSH GPR:$Rm)>;
3367
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003368def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003369 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3370 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003371 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003372 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003373 0xFFFF0000)))]>,
3374 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003375
Evan Chenga8e29892007-01-19 07:51:42 +00003376// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003377def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3378 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3379def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003380 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003381
Bob Wilsondc66eda2010-08-16 22:26:55 +00003382// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3383// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003384def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003385 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3386 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003387 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003388 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003389 0xFFFF)))]>,
3390 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003391
Evan Chenga8e29892007-01-19 07:51:42 +00003392// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3393// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003394def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003395 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003396def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003397 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003398 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400//===----------------------------------------------------------------------===//
3401// Comparison Instructions...
3402//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003403
Jim Grosbach26421962008-10-14 20:36:24 +00003404defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003405 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003406 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003407
Jim Grosbach97a884d2010-12-07 20:41:06 +00003408// ARMcmpZ can re-use the above instruction definitions.
3409def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3410 (CMPri GPR:$src, so_imm:$imm)>;
3411def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3412 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003413def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3414 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3415def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3416 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003417
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003418// FIXME: We have to be careful when using the CMN instruction and comparison
3419// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003420// results:
3421//
3422// rsbs r1, r1, 0
3423// cmp r0, r1
3424// mov r0, #0
3425// it ls
3426// mov r0, #1
3427//
3428// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003429//
Bill Wendling6165e872010-08-26 18:33:51 +00003430// cmn r0, r1
3431// mov r0, #0
3432// it ls
3433// mov r0, #1
3434//
3435// However, the CMN gives the *opposite* result when r1 is 0. This is because
3436// the carry flag is set in the CMP case but not in the CMN case. In short, the
3437// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3438// value of r0 and the carry bit (because the "carry bit" parameter to
3439// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3440// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3441// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3442// parameter to AddWithCarry is defined as 0).
3443//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003444// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003445//
3446// x = 0
3447// ~x = 0xFFFF FFFF
3448// ~x + 1 = 0x1 0000 0000
3449// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3450//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003451// Therefore, we should disable CMN when comparing against zero, until we can
3452// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3453// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003454//
3455// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3456//
3457// This is related to <rdar://problem/7569620>.
3458//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003459//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3460// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003461
Evan Chenga8e29892007-01-19 07:51:42 +00003462// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003463defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003464 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003465 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003466defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003467 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003468 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003469
David Goodwinc0309b42009-06-29 15:33:01 +00003470defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003471 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003472 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003473
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003474//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3475// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003476
David Goodwinc0309b42009-06-29 15:33:01 +00003477def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003478 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003479
Evan Cheng218977b2010-07-13 19:27:42 +00003480// Pseudo i64 compares for some floating point compares.
3481let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3482 Defs = [CPSR] in {
3483def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003484 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003485 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003486 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3487
3488def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003489 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003490 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3491} // usesCustomInserter
3492
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003493
Evan Chenga8e29892007-01-19 07:51:42 +00003494// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003495// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003496// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003497let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003498def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003499 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003500 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3501 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003502def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3503 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003504 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003505 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003506 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003507def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3508 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3509 4, IIC_iCMOVsr,
3510 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3511 RegConstraint<"$false = $Rd">;
3512
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003513
Evan Chengc4af4632010-11-17 20:13:28 +00003514let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003515def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003516 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003517 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003518 []>,
3519 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003520
Evan Chengc4af4632010-11-17 20:13:28 +00003521let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003522def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3523 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003524 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003525 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003526 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003527
Evan Cheng63f35442010-11-13 02:25:14 +00003528// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003529let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003530def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3531 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003532 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003533
Evan Chengc4af4632010-11-17 20:13:28 +00003534let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003535def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3536 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003537 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003538 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003539 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003540} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003541
Jim Grosbach3728e962009-12-10 00:11:09 +00003542//===----------------------------------------------------------------------===//
3543// Atomic operations intrinsics
3544//
3545
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003546def MemBarrierOptOperand : AsmOperandClass {
3547 let Name = "MemBarrierOpt";
3548 let ParserMethod = "parseMemBarrierOptOperand";
3549}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003550def memb_opt : Operand<i32> {
3551 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003552 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003553}
Jim Grosbach3728e962009-12-10 00:11:09 +00003554
Bob Wilsonf74a4292010-10-30 00:54:37 +00003555// memory barriers protect the atomic sequences
3556let hasSideEffects = 1 in {
3557def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3558 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3559 Requires<[IsARM, HasDB]> {
3560 bits<4> opt;
3561 let Inst{31-4} = 0xf57ff05;
3562 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003563}
Jim Grosbach3728e962009-12-10 00:11:09 +00003564}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003565
Bob Wilsonf74a4292010-10-30 00:54:37 +00003566def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003567 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003568 Requires<[IsARM, HasDB]> {
3569 bits<4> opt;
3570 let Inst{31-4} = 0xf57ff04;
3571 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003572}
3573
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003574// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003575def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3576 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003577 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003578 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003579 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003580 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003581}
3582
Jim Grosbach66869102009-12-11 18:52:41 +00003583let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003584 let Uses = [CPSR] in {
3585 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003587 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3588 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003589 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003590 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3591 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003593 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3594 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003595 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003596 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3597 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003598 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003599 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3600 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003602 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003603 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3605 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3606 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3607 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3608 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3609 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3610 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3611 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3612 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3613 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3614 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003615 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003616 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003617 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3618 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003619 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003620 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3621 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003622 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003623 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3624 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003625 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003626 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3627 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003628 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003629 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3630 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003631 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003632 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003633 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3634 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3635 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3636 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3637 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3638 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3639 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3640 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3641 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3642 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3643 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3644 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003645 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003646 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003647 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3648 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003649 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003650 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3651 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003652 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003653 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3654 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003655 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003656 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3657 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003658 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003659 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3660 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003661 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003662 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003663 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3664 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3665 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3666 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3668 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3669 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3671 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3672 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3673 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3674 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003675
3676 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003678 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3679 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003680 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003681 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3682 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003684 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3685
Jim Grosbache801dc42009-12-12 01:40:06 +00003686 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003687 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003688 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3689 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003690 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003691 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3692 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003693 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003694 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3695}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003696}
3697
3698let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003699def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3700 "ldrexb", "\t$Rt, $addr", []>;
3701def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3702 "ldrexh", "\t$Rt, $addr", []>;
3703def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3704 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003705let hasExtraDefRegAllocReq = 1 in
3706 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3707 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003708}
3709
Jim Grosbach86875a22010-10-29 19:58:57 +00003710let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003711def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3712 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3713def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3714 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3715def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3716 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003717}
3718
3719let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003720def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003721 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3722 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003723
Johnny Chenb9436272010-02-17 22:37:58 +00003724// Clear-Exclusive is for disassembly only.
3725def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3726 [/* For disassembly only; pattern left blank */]>,
3727 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003728 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003729}
3730
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003731// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003732let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003733def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3734def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003735}
3736
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003737//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003738// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003739//
3740
Jim Grosbach83ab0702011-07-13 22:01:08 +00003741def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3742 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003743 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003744 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3745 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003746 bits<4> opc1;
3747 bits<4> CRn;
3748 bits<4> CRd;
3749 bits<4> cop;
3750 bits<3> opc2;
3751 bits<4> CRm;
3752
3753 let Inst{3-0} = CRm;
3754 let Inst{4} = 0;
3755 let Inst{7-5} = opc2;
3756 let Inst{11-8} = cop;
3757 let Inst{15-12} = CRd;
3758 let Inst{19-16} = CRn;
3759 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003760}
3761
Jim Grosbach83ab0702011-07-13 22:01:08 +00003762def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3763 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003764 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003765 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3766 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003767 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003768 bits<4> opc1;
3769 bits<4> CRn;
3770 bits<4> CRd;
3771 bits<4> cop;
3772 bits<3> opc2;
3773 bits<4> CRm;
3774
3775 let Inst{3-0} = CRm;
3776 let Inst{4} = 0;
3777 let Inst{7-5} = opc2;
3778 let Inst{11-8} = cop;
3779 let Inst{15-12} = CRd;
3780 let Inst{19-16} = CRn;
3781 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003782}
3783
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003784class ACI<dag oops, dag iops, string opc, string asm,
3785 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003786 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003787 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003788 let Inst{27-25} = 0b110;
3789}
3790
Johnny Chen670a4562011-04-04 23:39:08 +00003791multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003792
3793 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003794 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3795 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003796 let Inst{31-28} = op31_28;
3797 let Inst{24} = 1; // P = 1
3798 let Inst{21} = 0; // W = 0
3799 let Inst{22} = 0; // D = 0
3800 let Inst{20} = load;
3801 }
3802
3803 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003804 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3805 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003806 let Inst{31-28} = op31_28;
3807 let Inst{24} = 1; // P = 1
3808 let Inst{21} = 1; // W = 1
3809 let Inst{22} = 0; // D = 0
3810 let Inst{20} = load;
3811 }
3812
3813 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003814 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3815 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003816 let Inst{31-28} = op31_28;
3817 let Inst{24} = 0; // P = 0
3818 let Inst{21} = 1; // W = 1
3819 let Inst{22} = 0; // D = 0
3820 let Inst{20} = load;
3821 }
3822
3823 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003824 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3825 ops),
3826 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003827 let Inst{31-28} = op31_28;
3828 let Inst{24} = 0; // P = 0
3829 let Inst{23} = 1; // U = 1
3830 let Inst{21} = 0; // W = 0
3831 let Inst{22} = 0; // D = 0
3832 let Inst{20} = load;
3833 }
3834
3835 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003836 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3837 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003838 let Inst{31-28} = op31_28;
3839 let Inst{24} = 1; // P = 1
3840 let Inst{21} = 0; // W = 0
3841 let Inst{22} = 1; // D = 1
3842 let Inst{20} = load;
3843 }
3844
3845 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003846 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3847 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3848 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003849 let Inst{31-28} = op31_28;
3850 let Inst{24} = 1; // P = 1
3851 let Inst{21} = 1; // W = 1
3852 let Inst{22} = 1; // D = 1
3853 let Inst{20} = load;
3854 }
3855
3856 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003857 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3858 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3859 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003860 let Inst{31-28} = op31_28;
3861 let Inst{24} = 0; // P = 0
3862 let Inst{21} = 1; // W = 1
3863 let Inst{22} = 1; // D = 1
3864 let Inst{20} = load;
3865 }
3866
3867 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003868 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3869 ops),
3870 !strconcat(!strconcat(opc, "l"), cond),
3871 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003872 let Inst{31-28} = op31_28;
3873 let Inst{24} = 0; // P = 0
3874 let Inst{23} = 1; // U = 1
3875 let Inst{21} = 0; // W = 0
3876 let Inst{22} = 1; // D = 1
3877 let Inst{20} = load;
3878 }
3879}
3880
Johnny Chen670a4562011-04-04 23:39:08 +00003881defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3882defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3883defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3884defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003885
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003886//===----------------------------------------------------------------------===//
3887// Move between coprocessor and ARM core register -- for disassembly only
3888//
3889
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003890class MovRCopro<string opc, bit direction, dag oops, dag iops,
3891 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003892 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003893 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003894 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003895 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003896
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003897 bits<4> Rt;
3898 bits<4> cop;
3899 bits<3> opc1;
3900 bits<3> opc2;
3901 bits<4> CRm;
3902 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003903
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003904 let Inst{15-12} = Rt;
3905 let Inst{11-8} = cop;
3906 let Inst{23-21} = opc1;
3907 let Inst{7-5} = opc2;
3908 let Inst{3-0} = CRm;
3909 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003910}
3911
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003912def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003913 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003914 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3915 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003916 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3917 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003918def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003919 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003920 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3921 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003922
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003923def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3924 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3925
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003926class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3927 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003928 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003929 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003930 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003931 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003932 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003933
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003934 bits<4> Rt;
3935 bits<4> cop;
3936 bits<3> opc1;
3937 bits<3> opc2;
3938 bits<4> CRm;
3939 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003940
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003941 let Inst{15-12} = Rt;
3942 let Inst{11-8} = cop;
3943 let Inst{23-21} = opc1;
3944 let Inst{7-5} = opc2;
3945 let Inst{3-0} = CRm;
3946 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003947}
3948
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003949def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003950 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003951 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3952 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003953 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3954 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003955def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003956 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003957 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3958 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003959
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003960def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3961 imm:$CRm, imm:$opc2),
3962 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3963
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003964class MovRRCopro<string opc, bit direction,
3965 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003966 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003967 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003968 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003969 let Inst{23-21} = 0b010;
3970 let Inst{20} = direction;
3971
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003972 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003973 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003974 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003975 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003976 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003977
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003978 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003979 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003980 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003981 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003982 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003983}
3984
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003985def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3986 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3987 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003988def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3989
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003990class MovRRCopro2<string opc, bit direction,
3991 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003992 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003993 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3994 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003995 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003996 let Inst{23-21} = 0b010;
3997 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003998
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003999 bits<4> Rt;
4000 bits<4> Rt2;
4001 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004002 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004003 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004004
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004005 let Inst{15-12} = Rt;
4006 let Inst{19-16} = Rt2;
4007 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004008 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004009 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004010}
4011
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004012def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4013 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4014 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004015def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004016
Johnny Chenb98e1602010-02-12 18:55:33 +00004017//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004018// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004019//
4020
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004021// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004022def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4023 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004024 bits<4> Rd;
4025 let Inst{23-16} = 0b00001111;
4026 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004027 let Inst{7-4} = 0b0000;
4028}
4029
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004030def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4031
4032def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4033 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004034 bits<4> Rd;
4035 let Inst{23-16} = 0b01001111;
4036 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004037 let Inst{7-4} = 0b0000;
4038}
4039
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004040// Move from ARM core register to Special Register
4041//
4042// No need to have both system and application versions, the encodings are the
4043// same and the assembly parser has no way to distinguish between them. The mask
4044// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4045// the mask with the fields to be accessed in the special register.
4046def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004047 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004048 bits<5> mask;
4049 bits<4> Rn;
4050
4051 let Inst{23} = 0;
4052 let Inst{22} = mask{4}; // R bit
4053 let Inst{21-20} = 0b10;
4054 let Inst{19-16} = mask{3-0};
4055 let Inst{15-12} = 0b1111;
4056 let Inst{11-4} = 0b00000000;
4057 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004058}
4059
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004060def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004061 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004062 bits<5> mask;
4063 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004064
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004065 let Inst{23} = 0;
4066 let Inst{22} = mask{4}; // R bit
4067 let Inst{21-20} = 0b10;
4068 let Inst{19-16} = mask{3-0};
4069 let Inst{15-12} = 0b1111;
4070 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004071}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004072
4073//===----------------------------------------------------------------------===//
4074// TLS Instructions
4075//
4076
4077// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004078// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004079// complete with fixup for the aeabi_read_tp function.
4080let isCall = 1,
4081 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4082 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4083 [(set R0, ARMthread_pointer)]>;
4084}
4085
4086//===----------------------------------------------------------------------===//
4087// SJLJ Exception handling intrinsics
4088// eh_sjlj_setjmp() is an instruction sequence to store the return
4089// address and save #0 in R0 for the non-longjmp case.
4090// Since by its nature we may be coming from some other function to get
4091// here, and we're using the stack frame for the containing function to
4092// save/restore registers, we can't keep anything live in regs across
4093// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004094// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004095// except for our own input by listing the relevant registers in Defs. By
4096// doing so, we also cause the prologue/epilogue code to actively preserve
4097// all of the callee-saved resgisters, which is exactly what we want.
4098// A constant value is passed in $val, and we use the location as a scratch.
4099//
4100// These are pseudo-instructions and are lowered to individual MC-insts, so
4101// no encoding information is necessary.
4102let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004103 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004104 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004105 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4106 NoItinerary,
4107 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4108 Requires<[IsARM, HasVFP2]>;
4109}
4110
4111let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004112 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004113 hasSideEffects = 1, isBarrier = 1 in {
4114 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4115 NoItinerary,
4116 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4117 Requires<[IsARM, NoVFP]>;
4118}
4119
4120// FIXME: Non-Darwin version(s)
4121let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4122 Defs = [ R7, LR, SP ] in {
4123def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4124 NoItinerary,
4125 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4126 Requires<[IsARM, IsDarwin]>;
4127}
4128
4129// eh.sjlj.dispatchsetup pseudo-instruction.
4130// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4131// handled when the pseudo is expanded (which happens before any passes
4132// that need the instruction size).
4133let isBarrier = 1, hasSideEffects = 1 in
4134def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004135 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4136 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004137 Requires<[IsDarwin]>;
4138
4139//===----------------------------------------------------------------------===//
4140// Non-Instruction Patterns
4141//
4142
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004143// ARMv4 indirect branch using (MOVr PC, dst)
4144let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4145 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004146 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004147 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4148 Requires<[IsARM, NoV4T]>;
4149
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004150// Large immediate handling.
4151
4152// 32-bit immediate using two piece so_imms or movw + movt.
4153// This is a single pseudo instruction, the benefit is that it can be remat'd
4154// as a single unit instead of having to handle reg inputs.
4155// FIXME: Remove this when we can do generalized remat.
4156let isReMaterializable = 1, isMoveImm = 1 in
4157def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4158 [(set GPR:$dst, (arm_i32imm:$src))]>,
4159 Requires<[IsARM]>;
4160
4161// Pseudo instruction that combines movw + movt + add pc (if PIC).
4162// It also makes it possible to rematerialize the instructions.
4163// FIXME: Remove this when we can do generalized remat and when machine licm
4164// can properly the instructions.
4165let isReMaterializable = 1 in {
4166def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4167 IIC_iMOVix2addpc,
4168 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4169 Requires<[IsARM, UseMovt]>;
4170
4171def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4172 IIC_iMOVix2,
4173 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4174 Requires<[IsARM, UseMovt]>;
4175
4176let AddedComplexity = 10 in
4177def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4178 IIC_iMOVix2ld,
4179 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4180 Requires<[IsARM, UseMovt]>;
4181} // isReMaterializable
4182
4183// ConstantPool, GlobalAddress, and JumpTable
4184def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4185 Requires<[IsARM, DontUseMovt]>;
4186def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4187def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4188 Requires<[IsARM, UseMovt]>;
4189def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4190 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4191
4192// TODO: add,sub,and, 3-instr forms?
4193
4194// Tail calls
4195def : ARMPat<(ARMtcret tcGPR:$dst),
4196 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4197
4198def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4199 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4200
4201def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4202 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4203
4204def : ARMPat<(ARMtcret tcGPR:$dst),
4205 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4206
4207def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4208 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4209
4210def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4211 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4212
4213// Direct calls
4214def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4215 Requires<[IsARM, IsNotDarwin]>;
4216def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4217 Requires<[IsARM, IsDarwin]>;
4218
4219// zextload i1 -> zextload i8
4220def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4221def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4222
4223// extload -> zextload
4224def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4225def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4226def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4227def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4228
4229def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4230
4231def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4232def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4233
4234// smul* and smla*
4235def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4236 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4237 (SMULBB GPR:$a, GPR:$b)>;
4238def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4239 (SMULBB GPR:$a, GPR:$b)>;
4240def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4241 (sra GPR:$b, (i32 16))),
4242 (SMULBT GPR:$a, GPR:$b)>;
4243def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4244 (SMULBT GPR:$a, GPR:$b)>;
4245def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4246 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4247 (SMULTB GPR:$a, GPR:$b)>;
4248def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4249 (SMULTB GPR:$a, GPR:$b)>;
4250def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4251 (i32 16)),
4252 (SMULWB GPR:$a, GPR:$b)>;
4253def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4254 (SMULWB GPR:$a, GPR:$b)>;
4255
4256def : ARMV5TEPat<(add GPR:$acc,
4257 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4258 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4259 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4260def : ARMV5TEPat<(add GPR:$acc,
4261 (mul sext_16_node:$a, sext_16_node:$b)),
4262 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4263def : ARMV5TEPat<(add GPR:$acc,
4264 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4265 (sra GPR:$b, (i32 16)))),
4266 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4267def : ARMV5TEPat<(add GPR:$acc,
4268 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4269 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4270def : ARMV5TEPat<(add GPR:$acc,
4271 (mul (sra GPR:$a, (i32 16)),
4272 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4273 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4274def : ARMV5TEPat<(add GPR:$acc,
4275 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4276 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4277def : ARMV5TEPat<(add GPR:$acc,
4278 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4279 (i32 16))),
4280 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4281def : ARMV5TEPat<(add GPR:$acc,
4282 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4283 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4284
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004285
4286// Pre-v7 uses MCR for synchronization barriers.
4287def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4288 Requires<[IsARM, HasV6]>;
4289
4290
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004291//===----------------------------------------------------------------------===//
4292// Thumb Support
4293//
4294
4295include "ARMInstrThumb.td"
4296
4297//===----------------------------------------------------------------------===//
4298// Thumb2 Support
4299//
4300
4301include "ARMInstrThumb2.td"
4302
4303//===----------------------------------------------------------------------===//
4304// Floating Point Support
4305//
4306
4307include "ARMInstrVFP.td"
4308
4309//===----------------------------------------------------------------------===//
4310// Advanced SIMD (NEON) Support
4311//
4312
4313include "ARMInstrNEON.td"
4314
Jim Grosbachc83d5042011-07-14 19:47:47 +00004315//===----------------------------------------------------------------------===//
4316// Assembler aliases
4317//
4318
4319// Memory barriers
4320def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4321def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4322def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4323
4324// System instructions
4325def : MnemonicAlias<"swi", "svc">;
4326
4327// Load / Store Multiple
4328def : MnemonicAlias<"ldmfd", "ldm">;
4329def : MnemonicAlias<"ldmia", "ldm">;
4330def : MnemonicAlias<"stmfd", "stmdb">;
4331def : MnemonicAlias<"stmia", "stm">;
4332def : MnemonicAlias<"stmea", "stm">;
4333
Jim Grosbachf6c05252011-07-21 17:23:04 +00004334// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4335// shift amount is zero (i.e., unspecified).
4336def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4337 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4338def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4339 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004340
4341// PUSH/POP aliases for STM/LDM
4342def : InstAlias<"push${p} $regs",
4343 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4344def : InstAlias<"pop${p} $regs",
4345 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004346
4347// RSB two-operand forms (optional explicit destination operand)
4348def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4349 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4350 Requires<[IsARM]>;
4351def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4352 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4353 Requires<[IsARM]>;
4354def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4355 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4356 cc_out:$s)>, Requires<[IsARM]>;
4357def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4358 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4359 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004360// RSC two-operand forms (optional explicit destination operand)
4361def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4362 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4363 Requires<[IsARM]>;
4364def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4365 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4366 Requires<[IsARM]>;
4367def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4368 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4369 cc_out:$s)>, Requires<[IsARM]>;
4370def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4371 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4372 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004373
4374// SSAT optional shift operand.
4375def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4376 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;