blob: 55735802a341ae71611e96ea9f2fa5b3ddac4787 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Eric Christopher8f232d32011-04-28 05:49:04 +0000391def rot_imm : Operand<i32>, ImmLeaf<i32, [{
392 int32_t v = (int32_t)Imm;
Chris Lattner2ac19022010-11-15 05:19:05 +0000393 return v == 8 || v == 16 || v == 24; }]> {
394 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000395}
396
Bob Wilson22f5dc72010-08-16 18:27:34 +0000397// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000398// (asr or lsl). The 6-bit immediate encodes as:
399// {5} 0 ==> lsl
400// 1 asr
401// {4-0} imm5 shift amount.
402// asr #32 encoded as imm5 == 0.
403def ShifterImmAsmOperand : AsmOperandClass {
404 let Name = "ShifterImm";
405 let ParserMethod = "parseShifterImm";
406}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000407def shift_imm : Operand<i32> {
408 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000409 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000410}
411
Owen Anderson92a20222011-07-21 18:54:16 +0000412// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000413def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000414def so_reg_reg : Operand<i32>, // reg reg imm
415 ComplexPattern<i32, 3, "SelectRegShifterOperand",
416 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000417 let EncoderMethod = "getSORegRegOpValue";
418 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000419 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000420 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000421}
Owen Anderson92a20222011-07-21 18:54:16 +0000422
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000423def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000424def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000425 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000426 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000427 let EncoderMethod = "getSORegImmOpValue";
428 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000429 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000430 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000431}
432
433// FIXME: Does this need to be distinct from so_reg?
434def shift_so_reg_reg : Operand<i32>, // reg reg imm
435 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
436 [shl,srl,sra,rotr]> {
437 let EncoderMethod = "getSORegRegOpValue";
438 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000439 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000440}
441
Jim Grosbache8606dc2011-07-13 17:50:29 +0000442// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000443def shift_so_reg_imm : Operand<i32>, // reg reg imm
444 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000445 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000446 let EncoderMethod = "getSORegImmOpValue";
447 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000448 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000449}
Evan Chenga8e29892007-01-19 07:51:42 +0000450
Owen Anderson152d4a42011-07-21 23:38:37 +0000451
Evan Chenga8e29892007-01-19 07:51:42 +0000452// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000453// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000454def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000455def so_imm : Operand<i32>, ImmLeaf<i32, [{
456 return ARM_AM::getSOImmVal(Imm) != -1;
457 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000458 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000459 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000460}
461
Evan Chengc70d1842007-03-20 08:11:30 +0000462// Break so_imm's up into two pieces. This handles immediates with up to 16
463// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
464// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000465def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000466 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000467}]>;
468
469/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
470///
471def arm_i32imm : PatLeaf<(imm), [{
472 if (Subtarget->hasV6T2Ops())
473 return true;
474 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
475}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000476
Jim Grosbach83ab0702011-07-13 22:01:08 +0000477/// imm0_7 predicate - Immediate in the range [0,31].
478def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
479def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
480 return Imm >= 0 && Imm < 8;
481}]> {
482 let ParserMatchClass = Imm0_7AsmOperand;
483}
484
485/// imm0_15 predicate - Immediate in the range [0,31].
486def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
487def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
488 return Imm >= 0 && Imm < 16;
489}]> {
490 let ParserMatchClass = Imm0_15AsmOperand;
491}
492
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000493/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000494def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000495def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
496 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000497}]> {
498 let ParserMatchClass = Imm0_31AsmOperand;
499}
Evan Chenga8e29892007-01-19 07:51:42 +0000500
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000501/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000502def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000504}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000505 let EncoderMethod = "getImmMinusOneOpValue";
Owen Anderson793e7962011-07-26 20:54:26 +0000506 let DecoderMethod = "DecodeImmMinusOneOperand";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000507}
508
Jim Grosbachffa32252011-07-19 19:13:28 +0000509// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
510// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000511//
Jim Grosbachffa32252011-07-19 19:13:28 +0000512// FIXME: This really needs a Thumb version separate from the ARM version.
513// While the range is the same, and can thus use the same match class,
514// the encoding is different so it should have a different encoder method.
515def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
516def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000517 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000518 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000519}
520
Jim Grosbached838482011-07-26 16:24:27 +0000521/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
522def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
523def imm24b : Operand<i32>, ImmLeaf<i32, [{
524 return Imm >= 0 && Imm <= 0xffffff;
525}]> {
526 let ParserMatchClass = Imm24bitAsmOperand;
527}
528
529
Evan Chenga9688c42010-12-11 04:11:38 +0000530/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
531/// e.g., 0xf000ffff
532def bf_inv_mask_imm : Operand<i32>,
533 PatLeaf<(imm), [{
534 return ARM::isBitFieldInvertedMask(N->getZExtValue());
535}] > {
536 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
537 let PrintMethod = "printBitfieldInvMaskImmOperand";
538}
539
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000540/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000541def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
542 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000543}]>;
544
545/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000546def width_imm : Operand<i32>, ImmLeaf<i32, [{
547 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000548}] > {
549 let EncoderMethod = "getMsbOpValue";
550}
551
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000552def imm1_32_XFORM: SDNodeXForm<imm, [{
553 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
554}]>;
555def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
556def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
557 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000558 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000559 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000560}
561
Jim Grosbachf4943352011-07-25 23:09:14 +0000562def imm1_16_XFORM: SDNodeXForm<imm, [{
563 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
564}]>;
565def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
566def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
567 imm1_16_XFORM> {
568 let PrintMethod = "printImmPlusOneOperand";
569 let ParserMatchClass = Imm1_16AsmOperand;
570}
571
Evan Chenga8e29892007-01-19 07:51:42 +0000572// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000573// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000574//
Jim Grosbach3e556122010-10-26 22:37:02 +0000575def addrmode_imm12 : Operand<i32>,
576 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000577 // 12-bit immediate operand. Note that instructions using this encode
578 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
579 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000580
Chris Lattner2ac19022010-11-15 05:19:05 +0000581 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000582 let PrintMethod = "printAddrModeImm12Operand";
583 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000584}
Jim Grosbach3e556122010-10-26 22:37:02 +0000585// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000586//
Jim Grosbach3e556122010-10-26 22:37:02 +0000587def ldst_so_reg : Operand<i32>,
588 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000589 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000590 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000591 let PrintMethod = "printAddrMode2Operand";
592 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
593}
594
Jim Grosbach3e556122010-10-26 22:37:02 +0000595// addrmode2 := reg +/- imm12
596// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000597//
Jim Grosbach1610a702011-07-25 20:06:30 +0000598def MemMode2AsmOperand : AsmOperandClass {
599 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000600 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000601}
Evan Chenga8e29892007-01-19 07:51:42 +0000602def addrmode2 : Operand<i32>,
603 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000604 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000605 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000606 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000607 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
608}
609
Owen Anderson793e7962011-07-26 20:54:26 +0000610def am2offset_reg : Operand<i32>,
611 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000612 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000613 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000614 let PrintMethod = "printAddrMode2OffsetOperand";
615 let MIOperandInfo = (ops GPR, i32imm);
616}
617
Owen Anderson793e7962011-07-26 20:54:26 +0000618def am2offset_imm : Operand<i32>,
619 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
620 [], [SDNPWantRoot]> {
621 let EncoderMethod = "getAddrMode2OffsetOpValue";
622 let PrintMethod = "printAddrMode2OffsetOperand";
623 let MIOperandInfo = (ops GPR, i32imm);
624}
625
626
Evan Chenga8e29892007-01-19 07:51:42 +0000627// addrmode3 := reg +/- reg
628// addrmode3 := reg +/- imm8
629//
Jim Grosbach1610a702011-07-25 20:06:30 +0000630def MemMode3AsmOperand : AsmOperandClass {
631 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000632 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000633}
Evan Chenga8e29892007-01-19 07:51:42 +0000634def addrmode3 : Operand<i32>,
635 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000636 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000637 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000638 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000639 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
640}
641
642def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000643 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
644 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000645 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000646 let PrintMethod = "printAddrMode3OffsetOperand";
647 let MIOperandInfo = (ops GPR, i32imm);
648}
649
Jim Grosbache6913602010-11-03 01:01:43 +0000650// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000651//
Jim Grosbache6913602010-11-03 01:01:43 +0000652def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000653 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000654 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000655}
656
657// addrmode5 := reg +/- imm8*4
658//
Jim Grosbach1610a702011-07-25 20:06:30 +0000659def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000660def addrmode5 : Operand<i32>,
661 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
662 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000663 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000664 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000665 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000666}
667
Bob Wilsond3a07652011-02-07 17:43:09 +0000668// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000669//
670def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000671 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000672 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000673 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000674 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000675}
676
Bob Wilsonda525062011-02-25 06:42:42 +0000677def am6offset : Operand<i32>,
678 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
679 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000680 let PrintMethod = "printAddrMode6OffsetOperand";
681 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000682 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000683}
684
Mon P Wang183c6272011-05-09 17:47:27 +0000685// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
686// (single element from one lane) for size 32.
687def addrmode6oneL32 : Operand<i32>,
688 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
689 let PrintMethod = "printAddrMode6Operand";
690 let MIOperandInfo = (ops GPR:$addr, i32imm);
691 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
692}
693
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000694// Special version of addrmode6 to handle alignment encoding for VLD-dup
695// instructions, specifically VLD4-dup.
696def addrmode6dup : Operand<i32>,
697 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
698 let PrintMethod = "printAddrMode6Operand";
699 let MIOperandInfo = (ops GPR:$addr, i32imm);
700 let EncoderMethod = "getAddrMode6DupAddressOpValue";
701}
702
Evan Chenga8e29892007-01-19 07:51:42 +0000703// addrmodepc := pc + reg
704//
705def addrmodepc : Operand<i32>,
706 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
707 let PrintMethod = "printAddrModePCOperand";
708 let MIOperandInfo = (ops GPR, i32imm);
709}
710
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000711// addrmode7 := reg
712// Used by load/store exclusive instructions. Useful to enable right assembly
713// parsing and printing. Not used for any codegen matching.
714//
Jim Grosbach1610a702011-07-25 20:06:30 +0000715def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000716def addrmode7 : Operand<i32> {
717 let PrintMethod = "printAddrMode7Operand";
718 let MIOperandInfo = (ops GPR);
719 let ParserMatchClass = MemMode7AsmOperand;
720}
721
Bob Wilson4f38b382009-08-21 21:58:55 +0000722def nohash_imm : Operand<i32> {
723 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000724}
725
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000726def CoprocNumAsmOperand : AsmOperandClass {
727 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000728 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000729}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000730def p_imm : Operand<i32> {
731 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000732 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000733}
734
Jim Grosbach1610a702011-07-25 20:06:30 +0000735def CoprocRegAsmOperand : AsmOperandClass {
736 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000737 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000738}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000739def c_imm : Operand<i32> {
740 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000741 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000742}
743
Evan Chenga8e29892007-01-19 07:51:42 +0000744//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000745
Evan Cheng37f25d92008-08-28 23:39:26 +0000746include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000747
748//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000749// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000750//
751
Evan Cheng3924f782008-08-29 07:36:24 +0000752/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000753/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000754multiclass AsI1_bin_irs<bits<4> opcod, string opc,
755 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000756 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000757 // The register-immediate version is re-materializable. This is useful
758 // in particular for taking the address of a local.
759 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000760 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
761 iii, opc, "\t$Rd, $Rn, $imm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
763 bits<4> Rd;
764 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000765 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000766 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000767 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000768 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000769 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000770 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000771 }
Jim Grosbach62547262010-10-11 18:51:51 +0000772 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
773 iir, opc, "\t$Rd, $Rn, $Rm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000775 bits<4> Rd;
776 bits<4> Rn;
777 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000779 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000780 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000781 let Inst{15-12} = Rd;
782 let Inst{11-4} = 0b00000000;
783 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000784 }
Owen Anderson92a20222011-07-21 18:54:16 +0000785
786 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000787 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000788 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000789 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000790 bits<4> Rd;
791 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000792 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000793 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000794 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000795 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000796 let Inst{11-5} = shift{11-5};
797 let Inst{4} = 0;
798 let Inst{3-0} = shift{3-0};
799 }
800
801 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000802 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000803 iis, opc, "\t$Rd, $Rn, $shift",
804 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
805 bits<4> Rd;
806 bits<4> Rn;
807 bits<12> shift;
808 let Inst{25} = 0;
809 let Inst{19-16} = Rn;
810 let Inst{15-12} = Rd;
811 let Inst{11-8} = shift{11-8};
812 let Inst{7} = 0;
813 let Inst{6-5} = shift{6-5};
814 let Inst{4} = 1;
815 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000816 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000817
818 // Assembly aliases for optional destination operand when it's the same
819 // as the source operand.
820 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
821 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
822 so_imm:$imm, pred:$p,
823 cc_out:$s)>,
824 Requires<[IsARM]>;
825 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
826 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
827 GPR:$Rm, pred:$p,
828 cc_out:$s)>,
829 Requires<[IsARM]>;
830 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000831 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
832 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000833 cc_out:$s)>,
834 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000835 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
836 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
837 so_reg_reg:$shift, pred:$p,
838 cc_out:$s)>,
839 Requires<[IsARM]>;
840
Evan Chenga8e29892007-01-19 07:51:42 +0000841}
842
Evan Cheng1e249e32009-06-25 20:59:23 +0000843/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000844/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000845let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000846multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
847 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
848 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000849 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
850 iii, opc, "\t$Rd, $Rn, $imm",
851 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
852 bits<4> Rd;
853 bits<4> Rn;
854 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000855 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000856 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000857 let Inst{19-16} = Rn;
858 let Inst{15-12} = Rd;
859 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000861 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
862 iir, opc, "\t$Rd, $Rn, $Rm",
863 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
864 bits<4> Rd;
865 bits<4> Rn;
866 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000867 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000868 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000869 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000870 let Inst{19-16} = Rn;
871 let Inst{15-12} = Rd;
872 let Inst{11-4} = 0b00000000;
873 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000874 }
Owen Anderson92a20222011-07-21 18:54:16 +0000875 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000876 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000877 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000878 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 bits<4> Rd;
880 bits<4> Rn;
881 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000882 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000883 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000884 let Inst{19-16} = Rn;
885 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000886 let Inst{11-5} = shift{11-5};
887 let Inst{4} = 0;
888 let Inst{3-0} = shift{3-0};
889 }
890
891 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000892 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000893 iis, opc, "\t$Rd, $Rn, $shift",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
895 bits<4> Rd;
896 bits<4> Rn;
897 bits<12> shift;
898 let Inst{25} = 0;
899 let Inst{20} = 1;
900 let Inst{19-16} = Rn;
901 let Inst{15-12} = Rd;
902 let Inst{11-8} = shift{11-8};
903 let Inst{7} = 0;
904 let Inst{6-5} = shift{6-5};
905 let Inst{4} = 1;
906 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000907 }
Evan Cheng071a2792007-09-11 19:55:27 +0000908}
Evan Chengc85e8322007-07-05 07:13:32 +0000909}
910
911/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000912/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000913/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000914let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000915multiclass AI1_cmp_irs<bits<4> opcod, string opc,
916 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
917 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000918 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
919 opc, "\t$Rn, $imm",
920 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000921 bits<4> Rn;
922 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000923 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000924 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000925 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000926 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000927 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000928 }
929 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
930 opc, "\t$Rn, $Rm",
931 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000932 bits<4> Rn;
933 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000934 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000935 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000936 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000937 let Inst{19-16} = Rn;
938 let Inst{15-12} = 0b0000;
939 let Inst{11-4} = 0b00000000;
940 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000941 }
Owen Anderson92a20222011-07-21 18:54:16 +0000942 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000943 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000945 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000946 bits<4> Rn;
947 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000948 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000949 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000950 let Inst{19-16} = Rn;
951 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000952 let Inst{11-5} = shift{11-5};
953 let Inst{4} = 0;
954 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000955 }
Owen Anderson92a20222011-07-21 18:54:16 +0000956 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000957 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000958 opc, "\t$Rn, $shift",
959 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
960 bits<4> Rn;
961 bits<12> shift;
962 let Inst{25} = 0;
963 let Inst{20} = 1;
964 let Inst{19-16} = Rn;
965 let Inst{15-12} = 0b0000;
966 let Inst{11-8} = shift{11-8};
967 let Inst{7} = 0;
968 let Inst{6-5} = shift{6-5};
969 let Inst{4} = 1;
970 let Inst{3-0} = shift{3-0};
971 }
972
Evan Cheng071a2792007-09-11 19:55:27 +0000973}
Evan Chenga8e29892007-01-19 07:51:42 +0000974}
975
Evan Cheng576a3962010-09-25 00:49:35 +0000976/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000977/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000978/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000979multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000980 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
981 IIC_iEXTr, opc, "\t$Rd, $Rm",
982 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000983 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000984 bits<4> Rd;
985 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000986 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000987 let Inst{15-12} = Rd;
988 let Inst{11-10} = 0b00;
989 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000990 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000991 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
992 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
993 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000994 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000995 bits<4> Rd;
996 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000997 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000998 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000999 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001000 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +00001001 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001002 }
Evan Chenga8e29892007-01-19 07:51:42 +00001003}
1004
Evan Cheng576a3962010-09-25 00:49:35 +00001005multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001006 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
1007 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001008 [/* For disassembly only; pattern left blank */]>,
1009 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00001010 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001011 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001012 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001013 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1014 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001015 [/* For disassembly only; pattern left blank */]>,
1016 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001017 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001018 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001020 }
1021}
1022
Evan Cheng576a3962010-09-25 00:49:35 +00001023/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001024/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +00001025multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001026 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1027 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
1028 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +00001029 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001030 bits<4> Rd;
1031 bits<4> Rm;
1032 bits<4> Rn;
1033 let Inst{19-16} = Rn;
1034 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +00001035 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001036 let Inst{9-4} = 0b000111;
1037 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +00001038 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001039 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1040 rot_imm:$rot),
1041 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
1042 [(set GPR:$Rd, (opnode GPR:$Rn,
1043 (rotr GPR:$Rm, rot_imm:$rot)))]>,
1044 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +00001045 bits<4> Rd;
1046 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001047 bits<4> Rn;
1048 bits<2> rot;
1049 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001050 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001051 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +00001052 let Inst{9-4} = 0b000111;
1053 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +00001054 }
Evan Chenga8e29892007-01-19 07:51:42 +00001055}
1056
Johnny Chen2ec5e492010-02-22 21:50:40 +00001057// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +00001058multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +00001059 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1060 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001061 [/* For disassembly only; pattern left blank */]>,
1062 Requires<[IsARM, HasV6]> {
1063 let Inst{11-10} = 0b00;
1064 }
Jim Grosbachb35ad412010-10-13 19:56:10 +00001065 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
1066 rot_imm:$rot),
1067 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +00001068 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +00001069 Requires<[IsARM, HasV6]> {
1070 bits<4> Rn;
1071 bits<2> rot;
1072 let Inst{19-16} = Rn;
1073 let Inst{11-10} = rot;
1074 }
Johnny Chen2ec5e492010-02-22 21:50:40 +00001075}
1076
Evan Cheng62674222009-06-25 23:34:10 +00001077/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001078multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001079 string baseOpc, bit Commutable = 0> {
1080 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001081 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1082 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1083 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001084 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001085 bits<4> Rd;
1086 bits<4> Rn;
1087 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001088 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001089 let Inst{15-12} = Rd;
1090 let Inst{19-16} = Rn;
1091 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001092 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001093 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1094 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1095 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001096 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001097 bits<4> Rd;
1098 bits<4> Rn;
1099 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001100 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001101 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001102 let isCommutable = Commutable;
1103 let Inst{3-0} = Rm;
1104 let Inst{15-12} = Rd;
1105 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001106 }
Owen Anderson92a20222011-07-21 18:54:16 +00001107 def rsi : AsI1<opcod, (outs GPR:$Rd),
1108 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001109 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001110 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001111 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001112 bits<4> Rd;
1113 bits<4> Rn;
1114 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001115 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001116 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001117 let Inst{15-12} = Rd;
1118 let Inst{11-5} = shift{11-5};
1119 let Inst{4} = 0;
1120 let Inst{3-0} = shift{3-0};
1121 }
1122 def rsr : AsI1<opcod, (outs GPR:$Rd),
1123 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001124 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001125 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1126 Requires<[IsARM]> {
1127 bits<4> Rd;
1128 bits<4> Rn;
1129 bits<12> shift;
1130 let Inst{25} = 0;
1131 let Inst{19-16} = Rn;
1132 let Inst{15-12} = Rd;
1133 let Inst{11-8} = shift{11-8};
1134 let Inst{7} = 0;
1135 let Inst{6-5} = shift{6-5};
1136 let Inst{4} = 1;
1137 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001138 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001139 }
1140 // Assembly aliases for optional destination operand when it's the same
1141 // as the source operand.
1142 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1143 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1144 so_imm:$imm, pred:$p,
1145 cc_out:$s)>,
1146 Requires<[IsARM]>;
1147 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1148 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1149 GPR:$Rm, pred:$p,
1150 cc_out:$s)>,
1151 Requires<[IsARM]>;
1152 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001153 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1154 so_reg_imm:$shift, pred:$p,
1155 cc_out:$s)>,
1156 Requires<[IsARM]>;
1157 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1158 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1159 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001160 cc_out:$s)>,
1161 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001162}
1163
Jim Grosbache5165492009-11-09 00:11:35 +00001164// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001165// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1166let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001167multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001168 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001169 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001170 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001171 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001172 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001173 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1174 let isCommutable = Commutable;
1175 }
Owen Anderson92a20222011-07-21 18:54:16 +00001176 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001177 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001178 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1179 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1180 4, IIC_iALUsr,
1181 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001182}
Evan Chengc85e8322007-07-05 07:13:32 +00001183}
1184
Jim Grosbach3e556122010-10-26 22:37:02 +00001185let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001186multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001187 InstrItinClass iir, PatFrag opnode> {
1188 // Note: We use the complex addrmode_imm12 rather than just an input
1189 // GPR and a constrained immediate so that we can use this to match
1190 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001191 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001192 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1193 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001194 bits<4> Rt;
1195 bits<17> addr;
1196 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1197 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001198 let Inst{15-12} = Rt;
1199 let Inst{11-0} = addr{11-0}; // imm12
1200 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001201 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001202 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1203 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001204 bits<4> Rt;
1205 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001206 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001207 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1208 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001209 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001210 let Inst{11-0} = shift{11-0};
1211 }
1212}
1213}
1214
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001215multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001216 InstrItinClass iir, PatFrag opnode> {
1217 // Note: We use the complex addrmode_imm12 rather than just an input
1218 // GPR and a constrained immediate so that we can use this to match
1219 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001220 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001221 (ins GPR:$Rt, addrmode_imm12:$addr),
1222 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1223 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1224 bits<4> Rt;
1225 bits<17> addr;
1226 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1227 let Inst{19-16} = addr{16-13}; // Rn
1228 let Inst{15-12} = Rt;
1229 let Inst{11-0} = addr{11-0}; // imm12
1230 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001231 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001232 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1233 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1234 bits<4> Rt;
1235 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001236 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001237 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1238 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001239 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001240 let Inst{11-0} = shift{11-0};
1241 }
1242}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001243//===----------------------------------------------------------------------===//
1244// Instructions
1245//===----------------------------------------------------------------------===//
1246
Evan Chenga8e29892007-01-19 07:51:42 +00001247//===----------------------------------------------------------------------===//
1248// Miscellaneous Instructions.
1249//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001250
Evan Chenga8e29892007-01-19 07:51:42 +00001251/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1252/// the function. The first operand is the ID# for this instruction, the second
1253/// is the index into the MachineConstantPool that this is, the third is the
1254/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001255let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001256def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001257PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001258 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001259
Jim Grosbach4642ad32010-02-22 23:10:38 +00001260// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1261// from removing one half of the matched pairs. That breaks PEI, which assumes
1262// these will always be in pairs, and asserts if it finds otherwise. Better way?
1263let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001264def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001265PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001266 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001267
Jim Grosbach64171712010-02-16 21:07:46 +00001268def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001269PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001270 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001271}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001272
Johnny Chenf4d81052010-02-12 22:53:19 +00001273def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001274 [/* For disassembly only; pattern left blank */]>,
1275 Requires<[IsARM, HasV6T2]> {
1276 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001277 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001278 let Inst{7-0} = 0b00000000;
1279}
1280
Johnny Chenf4d81052010-02-12 22:53:19 +00001281def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1282 [/* For disassembly only; pattern left blank */]>,
1283 Requires<[IsARM, HasV6T2]> {
1284 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001285 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001286 let Inst{7-0} = 0b00000001;
1287}
1288
1289def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1290 [/* For disassembly only; pattern left blank */]>,
1291 Requires<[IsARM, HasV6T2]> {
1292 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001293 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001294 let Inst{7-0} = 0b00000010;
1295}
1296
1297def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1298 [/* For disassembly only; pattern left blank */]>,
1299 Requires<[IsARM, HasV6T2]> {
1300 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001301 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001302 let Inst{7-0} = 0b00000011;
1303}
1304
Johnny Chen2ec5e492010-02-22 21:50:40 +00001305def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001306 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001307 bits<4> Rd;
1308 bits<4> Rn;
1309 bits<4> Rm;
1310 let Inst{3-0} = Rm;
1311 let Inst{15-12} = Rd;
1312 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001313 let Inst{27-20} = 0b01101000;
1314 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001315 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001316}
1317
Johnny Chenf4d81052010-02-12 22:53:19 +00001318def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001319 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001320 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001321 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001322 let Inst{7-0} = 0b00000100;
1323}
1324
Johnny Chenc6f7b272010-02-11 18:12:29 +00001325// The i32imm operand $val can be used by a debugger to store more information
1326// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001327def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1328 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001329 bits<16> val;
1330 let Inst{3-0} = val{3-0};
1331 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001332 let Inst{27-20} = 0b00010010;
1333 let Inst{7-4} = 0b0111;
1334}
1335
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001336// Change Processor State is a system instruction -- for disassembly and
1337// parsing only.
1338// FIXME: Since the asm parser has currently no clean way to handle optional
1339// operands, create 3 versions of the same instruction. Once there's a clean
1340// framework to represent optional operands, change this behavior.
1341class CPS<dag iops, string asm_ops>
1342 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1343 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1344 bits<2> imod;
1345 bits<3> iflags;
1346 bits<5> mode;
1347 bit M;
1348
Johnny Chenb98e1602010-02-12 18:55:33 +00001349 let Inst{31-28} = 0b1111;
1350 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001351 let Inst{19-18} = imod;
1352 let Inst{17} = M; // Enabled if mode is set;
1353 let Inst{16} = 0;
1354 let Inst{8-6} = iflags;
1355 let Inst{5} = 0;
1356 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001357}
1358
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001359let M = 1 in
1360 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1361 "$imod\t$iflags, $mode">;
1362let mode = 0, M = 0 in
1363 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1364
1365let imod = 0, iflags = 0, M = 1 in
1366 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1367
Johnny Chenb92a23f2010-02-21 04:42:01 +00001368// Preload signals the memory system of possible future data/instruction access.
1369// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001370multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001371
Evan Chengdfed19f2010-11-03 06:34:55 +00001372 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001373 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001374 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001375 bits<4> Rt;
1376 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001377 let Inst{31-26} = 0b111101;
1378 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001379 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001380 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001381 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001382 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001383 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001384 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001385 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001386 }
1387
Evan Chengdfed19f2010-11-03 06:34:55 +00001388 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001389 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001390 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001391 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001392 let Inst{31-26} = 0b111101;
1393 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001394 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001395 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001396 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001397 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001398 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001399 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001400 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001401 }
1402}
1403
Evan Cheng416941d2010-11-04 05:19:35 +00001404defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1405defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1406defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001407
Jim Grosbach53a89d62011-07-22 17:46:13 +00001408def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001409 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001410 bits<1> end;
1411 let Inst{31-10} = 0b1111000100000001000000;
1412 let Inst{9} = end;
1413 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001414}
1415
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001416def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1417 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001418 bits<4> opt;
1419 let Inst{27-4} = 0b001100100000111100001111;
1420 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001421}
1422
Johnny Chenba6e0332010-02-11 17:14:31 +00001423// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001424let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001425def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001426 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001427 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001428 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001429}
1430
Evan Cheng12c3a532008-11-06 17:48:05 +00001431// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001432let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001433def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001434 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001435 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001436
Evan Cheng325474e2008-01-07 23:56:57 +00001437let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001438def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001439 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001440 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001441
Jim Grosbach53694262010-11-18 01:15:56 +00001442def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001443 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001444 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001445
Jim Grosbach53694262010-11-18 01:15:56 +00001446def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001447 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001448 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001449
Jim Grosbach53694262010-11-18 01:15:56 +00001450def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001451 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001452 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001453
Jim Grosbach53694262010-11-18 01:15:56 +00001454def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001455 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001456 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001457}
Chris Lattner13c63102008-01-06 05:55:01 +00001458let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001459def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001460 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001461
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001462def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001463 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001464 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001465
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001466def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001467 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001468}
Evan Cheng12c3a532008-11-06 17:48:05 +00001469} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001470
Evan Chenge07715c2009-06-23 05:25:29 +00001471
1472// LEApcrel - Load a pc-relative address into a register without offending the
1473// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001474let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001475// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001476// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1477// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001478def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001479 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001480 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001481 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001482 let Inst{27-25} = 0b001;
1483 let Inst{20} = 0;
1484 let Inst{19-16} = 0b1111;
1485 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001486 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001487}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001488def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001489 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001490
1491def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1492 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001493 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001494
Evan Chenga8e29892007-01-19 07:51:42 +00001495//===----------------------------------------------------------------------===//
1496// Control Flow Instructions.
1497//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001498
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001499let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1500 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001501 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001502 "bx", "\tlr", [(ARMretflag)]>,
1503 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001504 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001505 }
1506
1507 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001508 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001509 "mov", "\tpc, lr", [(ARMretflag)]>,
1510 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001511 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001512 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001513}
Rafael Espindola27185192006-09-29 21:20:16 +00001514
Bob Wilson04ea6e52009-10-28 00:37:03 +00001515// Indirect branches
1516let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001517 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001518 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001519 [(brind GPR:$dst)]>,
1520 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001521 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001522 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001523 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001524 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001525
Jim Grosbachd447ac62011-07-13 20:21:31 +00001526 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1527 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001528 Requires<[IsARM, HasV4T]> {
1529 bits<4> dst;
1530 let Inst{27-4} = 0b000100101111111111110001;
1531 let Inst{3-0} = dst;
1532 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001533}
1534
Evan Cheng1e0eab12010-11-29 22:43:27 +00001535// All calls clobber the non-callee saved registers. SP is marked as
1536// a use to prevent stack-pointer assignments that appear immediately
1537// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001538let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001539 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001540 // FIXME: Do we really need a non-predicated version? If so, it should
1541 // at least be a pseudo instruction expanding to the predicated version
1542 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001543 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001544 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001545 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001546 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001547 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001548 Requires<[IsARM, IsNotDarwin]> {
1549 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001550 bits<24> func;
1551 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001552 }
Evan Cheng277f0742007-06-19 21:05:09 +00001553
Jason W Kim685c3502011-02-04 19:47:15 +00001554 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001555 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001556 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001557 Requires<[IsARM, IsNotDarwin]> {
1558 bits<24> func;
1559 let Inst{23-0} = func;
1560 }
Evan Cheng277f0742007-06-19 21:05:09 +00001561
Evan Chenga8e29892007-01-19 07:51:42 +00001562 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001563 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001564 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001565 [(ARMcall GPR:$func)]>,
1566 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001567 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001568 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001569 let Inst{3-0} = func;
1570 }
1571
1572 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1573 IIC_Br, "blx", "\t$func",
1574 [(ARMcall_pred GPR:$func)]>,
1575 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1576 bits<4> func;
1577 let Inst{27-4} = 0b000100101111111111110011;
1578 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001579 }
1580
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001581 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001582 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001583 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001584 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001585 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001586
1587 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001588 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001589 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001590 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001591}
1592
David Goodwin1a8f36e2009-08-12 18:31:53 +00001593let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001594 // On Darwin R9 is call-clobbered.
1595 // R7 is marked as a use to prevent frame-pointer assignments from being
1596 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001597 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001598 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001599 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001600 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001601 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1602 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001603
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001604 def BLr9_pred : ARMPseudoExpand<(outs),
1605 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001606 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001607 [(ARMcall_pred tglobaladdr:$func)],
1608 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001609 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001610
1611 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001612 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001613 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001614 [(ARMcall GPR:$func)],
1615 (BLX GPR:$func)>,
1616 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001617
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001618 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001619 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001620 [(ARMcall_pred GPR:$func)],
1621 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001622 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001623
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001624 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001625 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001626 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001627 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001628 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001629
1630 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001631 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001632 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001633 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001634}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001635
David Goodwin1a8f36e2009-08-12 18:31:53 +00001636let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001637 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1638 // a two-value operand where a dag node expects two operands. :(
1639 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1640 IIC_Br, "b", "\t$target",
1641 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1642 bits<24> target;
1643 let Inst{23-0} = target;
1644 }
1645
Evan Chengaeafca02007-05-16 07:45:54 +00001646 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001647 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001648 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001649 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1650 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001651 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001652 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001653 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001654
Jim Grosbach2dc77682010-11-29 18:37:44 +00001655 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1656 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001657 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001658 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001659 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001660 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1661 // into i12 and rs suffixed versions.
1662 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001663 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001664 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001665 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001666 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001667 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001668 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001669 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001670 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001671 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001672 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001673 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001674
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001675}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001676
Johnny Chen8901e6f2011-03-31 17:53:50 +00001677// BLX (immediate) -- for disassembly only
1678def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1679 "blx\t$target", [/* pattern left blank */]>,
1680 Requires<[IsARM, HasV5T]> {
1681 let Inst{31-25} = 0b1111101;
1682 bits<25> target;
1683 let Inst{23-0} = target{24-1};
1684 let Inst{24} = target{0};
1685}
1686
Jim Grosbach898e7e22011-07-13 20:25:01 +00001687// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001688def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001689 [/* pattern left blank */]> {
1690 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001691 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001692 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001693 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001694 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001695}
1696
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001697// Tail calls.
1698
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001699let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1700 // Darwin versions.
1701 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1702 Uses = [SP] in {
1703 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1704 IIC_Br, []>, Requires<[IsDarwin]>;
1705
1706 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1707 IIC_Br, []>, Requires<[IsDarwin]>;
1708
Jim Grosbach245f5e82011-07-08 18:50:22 +00001709 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001710 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001711 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1712 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001713
Jim Grosbach245f5e82011-07-08 18:50:22 +00001714 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001715 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001716 (BX GPR:$dst)>,
1717 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001718
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001719 }
1720
1721 // Non-Darwin versions (the difference is R9).
1722 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1723 Uses = [SP] in {
1724 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1725 IIC_Br, []>, Requires<[IsNotDarwin]>;
1726
1727 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1728 IIC_Br, []>, Requires<[IsNotDarwin]>;
1729
Jim Grosbach245f5e82011-07-08 18:50:22 +00001730 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001731 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001732 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1733 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001734
Jim Grosbach245f5e82011-07-08 18:50:22 +00001735 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001736 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001737 (BX GPR:$dst)>,
1738 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001739 }
1740}
1741
1742
1743
1744
1745
Johnny Chen0296f3e2010-02-16 21:59:54 +00001746// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001747def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1748 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001749 bits<4> opt;
1750 let Inst{23-4} = 0b01100000000000000111;
1751 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001752}
1753
Jim Grosbached838482011-07-26 16:24:27 +00001754// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001755let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001756def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001757 bits<24> svc;
1758 let Inst{23-0} = svc;
1759}
Johnny Chen85d5a892010-02-10 18:02:25 +00001760}
1761
Johnny Chenfb566792010-02-17 21:39:10 +00001762// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001763let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001764def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1765 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001766 [/* For disassembly only; pattern left blank */]> {
1767 let Inst{31-28} = 0b1111;
1768 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001769 let Inst{19-8} = 0xd05;
1770 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001771}
1772
Jim Grosbache6913602010-11-03 01:01:43 +00001773def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1774 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001775 [/* For disassembly only; pattern left blank */]> {
1776 let Inst{31-28} = 0b1111;
1777 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001778 let Inst{19-8} = 0xd05;
1779 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001780}
1781
Johnny Chenfb566792010-02-17 21:39:10 +00001782// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001783def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1784 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001785 [/* For disassembly only; pattern left blank */]> {
1786 let Inst{31-28} = 0b1111;
1787 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001788 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001789}
1790
Jim Grosbache6913602010-11-03 01:01:43 +00001791def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1792 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001793 [/* For disassembly only; pattern left blank */]> {
1794 let Inst{31-28} = 0b1111;
1795 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001796 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001797}
Chris Lattner39ee0362010-10-31 19:10:56 +00001798} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001799
Evan Chenga8e29892007-01-19 07:51:42 +00001800//===----------------------------------------------------------------------===//
1801// Load / store Instructions.
1802//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001803
Evan Chenga8e29892007-01-19 07:51:42 +00001804// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001805
1806
Evan Cheng7e2fe912010-10-28 06:47:08 +00001807defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001808 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001809defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001810 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001811defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001812 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001813defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001814 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001815
Evan Chengfa775d02007-03-19 07:20:03 +00001816// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001817let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1818 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001819def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001820 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1821 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001822 bits<4> Rt;
1823 bits<17> addr;
1824 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1825 let Inst{19-16} = 0b1111;
1826 let Inst{15-12} = Rt;
1827 let Inst{11-0} = addr{11-0}; // imm12
1828}
Evan Chengfa775d02007-03-19 07:20:03 +00001829
Evan Chenga8e29892007-01-19 07:51:42 +00001830// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001831def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001832 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1833 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001834
Evan Chenga8e29892007-01-19 07:51:42 +00001835// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001836def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001837 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1838 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001839
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001840def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001841 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1842 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001843
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001844let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001845// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001846def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1847 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001848 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001849 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001850}
Rafael Espindolac391d162006-10-23 20:34:27 +00001851
Evan Chenga8e29892007-01-19 07:51:42 +00001852// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001853multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001854 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1855 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001856 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1857 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001858 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001859 // {12} isAdd
1860 // {11-0} imm12/Rm
1861 bits<18> addr;
1862 let Inst{25} = addr{13};
1863 let Inst{23} = addr{12};
1864 let Inst{19-16} = addr{17-14};
1865 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001866 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001867 }
Owen Anderson793e7962011-07-26 20:54:26 +00001868
1869 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1870 (ins GPR:$Rn, am2offset_reg:$offset),
1871 IndexModePost, LdFrm, itin,
1872 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1873 // {12} isAdd
1874 // {11-0} imm12/Rm
1875 bits<14> offset;
1876 bits<4> Rn;
1877 let Inst{25} = 1;
1878 let Inst{23} = offset{12};
1879 let Inst{19-16} = Rn;
1880 let Inst{11-0} = offset{11-0};
1881 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1882 }
1883
1884 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1885 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001886 IndexModePost, LdFrm, itin,
1887 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001888 // {12} isAdd
1889 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001890 bits<14> offset;
1891 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001892 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001893 let Inst{23} = offset{12};
1894 let Inst{19-16} = Rn;
1895 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001896 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001897 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001898}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001899
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001900let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001901defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1902defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001903}
Rafael Espindola450856d2006-12-12 00:37:38 +00001904
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001905multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1906 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1907 (ins addrmode3:$addr), IndexModePre,
1908 LdMiscFrm, itin,
1909 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1910 bits<14> addr;
1911 let Inst{23} = addr{8}; // U bit
1912 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1913 let Inst{19-16} = addr{12-9}; // Rn
1914 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1915 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1916 }
1917 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1918 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1919 LdMiscFrm, itin,
1920 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001921 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001922 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001923 let Inst{23} = offset{8}; // U bit
1924 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001925 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001926 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1927 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001928 }
1929}
Rafael Espindola4e307642006-09-08 16:59:47 +00001930
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001931let mayLoad = 1, neverHasSideEffects = 1 in {
1932defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1933defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1934defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001935let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001936def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1937 (ins addrmode3:$addr), IndexModePre,
1938 LdMiscFrm, IIC_iLoad_d_ru,
1939 "ldrd", "\t$Rt, $Rt2, $addr!",
1940 "$addr.base = $Rn_wb", []> {
1941 bits<14> addr;
1942 let Inst{23} = addr{8}; // U bit
1943 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1944 let Inst{19-16} = addr{12-9}; // Rn
1945 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1946 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1947}
1948def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1949 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1950 LdMiscFrm, IIC_iLoad_d_ru,
1951 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1952 "$Rn = $Rn_wb", []> {
1953 bits<10> offset;
1954 bits<4> Rn;
1955 let Inst{23} = offset{8}; // U bit
1956 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1957 let Inst{19-16} = Rn;
1958 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1959 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1960}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001961} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001962} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001963
Johnny Chenadb561d2010-02-18 03:27:42 +00001964// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001965let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001966def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1967 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1968 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1969 // {17-14} Rn
1970 // {13} 1 == Rm, 0 == imm12
1971 // {12} isAdd
1972 // {11-0} imm12/Rm
1973 bits<18> addr;
1974 let Inst{25} = addr{13};
1975 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001976 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001977 let Inst{19-16} = addr{17-14};
1978 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001979 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001980}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001981def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1982 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1983 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1984 // {17-14} Rn
1985 // {13} 1 == Rm, 0 == imm12
1986 // {12} isAdd
1987 // {11-0} imm12/Rm
1988 bits<18> addr;
1989 let Inst{25} = addr{13};
1990 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001991 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001992 let Inst{19-16} = addr{17-14};
1993 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001994 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001995}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001996def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1997 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1998 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001999 let Inst{21} = 1; // overwrite
2000}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002001def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2002 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2003 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002004 let Inst{21} = 1; // overwrite
2005}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002006def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2007 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2008 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002009 let Inst{21} = 1; // overwrite
2010}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002011}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002012
Evan Chenga8e29892007-01-19 07:51:42 +00002013// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002014
2015// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002016def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002017 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2018 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002019
Evan Chenga8e29892007-01-19 07:51:42 +00002020// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002021let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2022def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002023 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002024 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002025
2026// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002027def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2028 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002029 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002030 "str", "\t$Rt, [$Rn, $offset]!",
2031 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002032 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002033 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2034def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2035 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2036 IndexModePre, StFrm, IIC_iStore_ru,
2037 "str", "\t$Rt, [$Rn, $offset]!",
2038 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2039 [(set GPR:$Rn_wb,
2040 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002041
Owen Anderson793e7962011-07-26 20:54:26 +00002042
2043
2044def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2045 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002046 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002047 "str", "\t$Rt, [$Rn], $offset",
2048 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002049 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002050 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2051def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2052 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2053 IndexModePost, StFrm, IIC_iStore_ru,
2054 "str", "\t$Rt, [$Rn], $offset",
2055 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2056 [(set GPR:$Rn_wb,
2057 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002058
Owen Anderson793e7962011-07-26 20:54:26 +00002059
2060def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2061 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002062 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002063 "strb", "\t$Rt, [$Rn, $offset]!",
2064 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002065 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002066 GPR:$Rn, am2offset_reg:$offset))]>;
2067def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2068 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2069 IndexModePre, StFrm, IIC_iStore_bh_ru,
2070 "strb", "\t$Rt, [$Rn, $offset]!",
2071 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2072 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2073 GPR:$Rn, am2offset_imm:$offset))]>;
2074
2075def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2076 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002077 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002078 "strb", "\t$Rt, [$Rn], $offset",
2079 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002080 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002081 GPR:$Rn, am2offset_reg:$offset))]>;
2082def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2083 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2084 IndexModePost, StFrm, IIC_iStore_bh_ru,
2085 "strb", "\t$Rt, [$Rn], $offset",
2086 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2087 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2088 GPR:$Rn, am2offset_imm:$offset))]>;
2089
Jim Grosbacha1b41752010-11-19 22:06:57 +00002090
Jim Grosbach2dc77682010-11-29 18:37:44 +00002091def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2092 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2093 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002094 "strh", "\t$Rt, [$Rn, $offset]!",
2095 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002096 [(set GPR:$Rn_wb,
2097 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002098
Jim Grosbach2dc77682010-11-29 18:37:44 +00002099def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2100 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2101 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002102 "strh", "\t$Rt, [$Rn], $offset",
2103 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002104 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2105 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002106
Johnny Chen39a4bb32010-02-18 22:31:18 +00002107// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002108let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002109def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2110 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002111 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002112 "strd", "\t$src1, $src2, [$base, $offset]!",
2113 "$base = $base_wb", []>;
2114
2115// For disassembly only
2116def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2117 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002118 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002119 "strd", "\t$src1, $src2, [$base], $offset",
2120 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002121} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002122
Johnny Chenad4df4c2010-03-01 19:22:00 +00002123// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002124
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002125def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2126 IndexModePost, StFrm, IIC_iStore_ru,
2127 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002128 [/* For disassembly only; pattern left blank */]> {
2129 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002130 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002131}
2132
2133def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2134 IndexModePost, StFrm, IIC_iStore_bh_ru,
2135 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2136 [/* For disassembly only; pattern left blank */]> {
2137 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002138 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002139}
2140
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002141def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002142 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002143 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002144 [/* For disassembly only; pattern left blank */]> {
2145 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002146 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002147}
2148
Evan Chenga8e29892007-01-19 07:51:42 +00002149//===----------------------------------------------------------------------===//
2150// Load / store multiple Instructions.
2151//
2152
Bill Wendling6c470b82010-11-13 09:09:38 +00002153multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2154 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002155 // IA is the default, so no need for an explicit suffix on the
2156 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002157 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002158 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2159 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002160 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002161 let Inst{24-23} = 0b01; // Increment After
2162 let Inst{21} = 0; // No writeback
2163 let Inst{20} = L_bit;
2164 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002165 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002166 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2167 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002168 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002169 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002170 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002171 let Inst{20} = L_bit;
2172 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002173 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002174 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2175 IndexModeNone, f, itin,
2176 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2177 let Inst{24-23} = 0b00; // Decrement After
2178 let Inst{21} = 0; // No writeback
2179 let Inst{20} = L_bit;
2180 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002181 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002182 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2183 IndexModeUpd, f, itin_upd,
2184 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2185 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002186 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002187 let Inst{20} = L_bit;
2188 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002189 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002190 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2191 IndexModeNone, f, itin,
2192 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2193 let Inst{24-23} = 0b10; // Decrement Before
2194 let Inst{21} = 0; // No writeback
2195 let Inst{20} = L_bit;
2196 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002197 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002198 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2199 IndexModeUpd, f, itin_upd,
2200 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2201 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002202 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002203 let Inst{20} = L_bit;
2204 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002205 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002206 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2207 IndexModeNone, f, itin,
2208 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2209 let Inst{24-23} = 0b11; // Increment Before
2210 let Inst{21} = 0; // No writeback
2211 let Inst{20} = L_bit;
2212 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002213 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002214 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2215 IndexModeUpd, f, itin_upd,
2216 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2217 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002218 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002219 let Inst{20} = L_bit;
2220 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002221}
Bill Wendling6c470b82010-11-13 09:09:38 +00002222
Bill Wendlingc93989a2010-11-13 11:20:05 +00002223let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002224
2225let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2226defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2227
2228let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2229defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2230
2231} // neverHasSideEffects
2232
Bill Wendling73fe34a2010-11-16 01:16:36 +00002233// FIXME: remove when we have a way to marking a MI with these properties.
2234// FIXME: Should pc be an implicit operand like PICADD, etc?
2235let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2236 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002237def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2238 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002239 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002240 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002241 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002242
Evan Chenga8e29892007-01-19 07:51:42 +00002243//===----------------------------------------------------------------------===//
2244// Move Instructions.
2245//
2246
Evan Chengcd799b92009-06-12 20:46:18 +00002247let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002248def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2249 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2250 bits<4> Rd;
2251 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002252
Johnny Chen103bf952011-04-01 23:30:25 +00002253 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002254 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002255 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002256 let Inst{3-0} = Rm;
2257 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002258}
2259
Dale Johannesen38d5f042010-06-15 22:24:08 +00002260// A version for the smaller set of tail call registers.
2261let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002262def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002263 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2264 bits<4> Rd;
2265 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002266
Dale Johannesen38d5f042010-06-15 22:24:08 +00002267 let Inst{11-4} = 0b00000000;
2268 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002269 let Inst{3-0} = Rm;
2270 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002271}
2272
Owen Anderson152d4a42011-07-21 23:38:37 +00002273def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2274 DPSoRegRegFrm, IIC_iMOVsr,
2275 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002276 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002277 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002278 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002279 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002280 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002281 let Inst{11-8} = src{11-8};
2282 let Inst{7} = 0;
2283 let Inst{6-5} = src{6-5};
2284 let Inst{4} = 1;
2285 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002286 let Inst{25} = 0;
2287}
Evan Chenga2515702007-03-19 07:09:02 +00002288
Owen Anderson152d4a42011-07-21 23:38:37 +00002289def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2290 DPSoRegImmFrm, IIC_iMOVsr,
2291 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2292 UnaryDP {
2293 bits<4> Rd;
2294 bits<12> src;
2295 let Inst{15-12} = Rd;
2296 let Inst{19-16} = 0b0000;
2297 let Inst{11-5} = src{11-5};
2298 let Inst{4} = 0;
2299 let Inst{3-0} = src{3-0};
2300 let Inst{25} = 0;
2301}
2302
2303
2304
Evan Chengc4af4632010-11-17 20:13:28 +00002305let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002306def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2307 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002308 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002309 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002310 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002311 let Inst{15-12} = Rd;
2312 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002313 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002314}
2315
Evan Chengc4af4632010-11-17 20:13:28 +00002316let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002317def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002318 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002319 "movw", "\t$Rd, $imm",
2320 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002321 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002322 bits<4> Rd;
2323 bits<16> imm;
2324 let Inst{15-12} = Rd;
2325 let Inst{11-0} = imm{11-0};
2326 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002327 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002328 let Inst{25} = 1;
2329}
2330
Jim Grosbachffa32252011-07-19 19:13:28 +00002331def : InstAlias<"mov${p} $Rd, $imm",
2332 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2333 Requires<[IsARM]>;
2334
Evan Cheng53519f02011-01-21 18:55:51 +00002335def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2336 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002337
2338let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002339def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002340 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002341 "movt", "\t$Rd, $imm",
2342 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002343 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002344 lo16AllZero:$imm))]>, UnaryDP,
2345 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002346 bits<4> Rd;
2347 bits<16> imm;
2348 let Inst{15-12} = Rd;
2349 let Inst{11-0} = imm{11-0};
2350 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002351 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002352 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002353}
Evan Cheng13ab0202007-07-10 18:08:01 +00002354
Evan Cheng53519f02011-01-21 18:55:51 +00002355def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2356 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002357
2358} // Constraints
2359
Evan Cheng20956592009-10-21 08:15:52 +00002360def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2361 Requires<[IsARM, HasV6T2]>;
2362
David Goodwinca01a8d2009-09-01 18:32:09 +00002363let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002364def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002365 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2366 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002367
2368// These aren't really mov instructions, but we have to define them this way
2369// due to flag operands.
2370
Evan Cheng071a2792007-09-11 19:55:27 +00002371let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002372def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002373 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2374 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002375def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002376 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2377 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002378}
Evan Chenga8e29892007-01-19 07:51:42 +00002379
Evan Chenga8e29892007-01-19 07:51:42 +00002380//===----------------------------------------------------------------------===//
2381// Extend Instructions.
2382//
2383
2384// Sign extenders
2385
Evan Cheng576a3962010-09-25 00:49:35 +00002386defm SXTB : AI_ext_rrot<0b01101010,
2387 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
2388defm SXTH : AI_ext_rrot<0b01101011,
2389 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002390
Evan Cheng576a3962010-09-25 00:49:35 +00002391defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002392 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002393defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002394 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Johnny Chen2ec5e492010-02-22 21:50:40 +00002396// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002397defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002398
2399// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002400defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002401
2402// Zero extenders
2403
2404let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00002405defm UXTB : AI_ext_rrot<0b01101110,
2406 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
2407defm UXTH : AI_ext_rrot<0b01101111,
2408 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
2409defm UXTB16 : AI_ext_rrot<0b01101100,
2410 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002411
Jim Grosbach542f6422010-07-28 23:25:44 +00002412// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2413// The transformation should probably be done as a combiner action
2414// instead so we can include a check for masking back in the upper
2415// eight bits of the source into the lower eight bits of the result.
2416//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
2417// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002418def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002419 (UXTB16r_rot GPR:$Src, 8)>;
2420
Evan Cheng576a3962010-09-25 00:49:35 +00002421defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002422 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002423defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002424 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002425}
2426
Evan Chenga8e29892007-01-19 07:51:42 +00002427// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002428// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002429defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002430
Evan Chenga8e29892007-01-19 07:51:42 +00002431
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002432def SBFX : I<(outs GPR:$Rd),
2433 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002434 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002435 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002436 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002437 bits<4> Rd;
2438 bits<4> Rn;
2439 bits<5> lsb;
2440 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002441 let Inst{27-21} = 0b0111101;
2442 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002443 let Inst{20-16} = width;
2444 let Inst{15-12} = Rd;
2445 let Inst{11-7} = lsb;
2446 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002447}
2448
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002449def UBFX : I<(outs GPR:$Rd),
2450 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002451 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002452 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002453 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002454 bits<4> Rd;
2455 bits<4> Rn;
2456 bits<5> lsb;
2457 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002458 let Inst{27-21} = 0b0111111;
2459 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002460 let Inst{20-16} = width;
2461 let Inst{15-12} = Rd;
2462 let Inst{11-7} = lsb;
2463 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002464}
2465
Evan Chenga8e29892007-01-19 07:51:42 +00002466//===----------------------------------------------------------------------===//
2467// Arithmetic Instructions.
2468//
2469
Jim Grosbach26421962008-10-14 20:36:24 +00002470defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002471 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002472 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002473defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002474 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002475 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002476
Evan Chengc85e8322007-07-05 07:13:32 +00002477// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002478defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002479 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002480 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2481defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002482 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002483 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002484
Evan Cheng62674222009-06-25 23:34:10 +00002485defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002486 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2487 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002488defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002489 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2490 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002491
2492// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002493let usesCustomInserter = 1 in {
2494defm ADCS : AI1_adde_sube_s_irs<
2495 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2496defm SBCS : AI1_adde_sube_s_irs<
2497 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2498}
Evan Chenga8e29892007-01-19 07:51:42 +00002499
Jim Grosbach84760882010-10-15 18:42:41 +00002500def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2501 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2502 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2503 bits<4> Rd;
2504 bits<4> Rn;
2505 bits<12> imm;
2506 let Inst{25} = 1;
2507 let Inst{15-12} = Rd;
2508 let Inst{19-16} = Rn;
2509 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002510}
Evan Cheng13ab0202007-07-10 18:08:01 +00002511
Bob Wilsoncff71782010-08-05 18:23:43 +00002512// The reg/reg form is only defined for the disassembler; for codegen it is
2513// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002514def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2515 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002516 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002517 bits<4> Rd;
2518 bits<4> Rn;
2519 bits<4> Rm;
2520 let Inst{11-4} = 0b00000000;
2521 let Inst{25} = 0;
2522 let Inst{3-0} = Rm;
2523 let Inst{15-12} = Rd;
2524 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002525}
2526
Owen Anderson92a20222011-07-21 18:54:16 +00002527def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002528 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002529 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002530 bits<4> Rd;
2531 bits<4> Rn;
2532 bits<12> shift;
2533 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002534 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002535 let Inst{15-12} = Rd;
2536 let Inst{11-5} = shift{11-5};
2537 let Inst{4} = 0;
2538 let Inst{3-0} = shift{3-0};
2539}
2540
2541def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002542 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002543 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2544 bits<4> Rd;
2545 bits<4> Rn;
2546 bits<12> shift;
2547 let Inst{25} = 0;
2548 let Inst{19-16} = Rn;
2549 let Inst{15-12} = Rd;
2550 let Inst{11-8} = shift{11-8};
2551 let Inst{7} = 0;
2552 let Inst{6-5} = shift{6-5};
2553 let Inst{4} = 1;
2554 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002555}
Evan Chengc85e8322007-07-05 07:13:32 +00002556
2557// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002558// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2559let usesCustomInserter = 1 in {
2560def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002561 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002562 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2563def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002564 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002565 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002566def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002567 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002568 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2569def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2570 4, IIC_iALUsr,
2571 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002572}
Evan Chengc85e8322007-07-05 07:13:32 +00002573
Evan Cheng62674222009-06-25 23:34:10 +00002574let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002575def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2576 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2577 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002578 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002579 bits<4> Rd;
2580 bits<4> Rn;
2581 bits<12> imm;
2582 let Inst{25} = 1;
2583 let Inst{15-12} = Rd;
2584 let Inst{19-16} = Rn;
2585 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002586}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002587// The reg/reg form is only defined for the disassembler; for codegen it is
2588// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002589def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2590 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002591 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002592 bits<4> Rd;
2593 bits<4> Rn;
2594 bits<4> Rm;
2595 let Inst{11-4} = 0b00000000;
2596 let Inst{25} = 0;
2597 let Inst{3-0} = Rm;
2598 let Inst{15-12} = Rd;
2599 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002600}
Owen Anderson92a20222011-07-21 18:54:16 +00002601def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002602 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002603 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002604 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002605 bits<4> Rd;
2606 bits<4> Rn;
2607 bits<12> shift;
2608 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002609 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002610 let Inst{15-12} = Rd;
2611 let Inst{11-5} = shift{11-5};
2612 let Inst{4} = 0;
2613 let Inst{3-0} = shift{3-0};
2614}
2615def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002616 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002617 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2618 Requires<[IsARM]> {
2619 bits<4> Rd;
2620 bits<4> Rn;
2621 bits<12> shift;
2622 let Inst{25} = 0;
2623 let Inst{19-16} = Rn;
2624 let Inst{15-12} = Rd;
2625 let Inst{11-8} = shift{11-8};
2626 let Inst{7} = 0;
2627 let Inst{6-5} = shift{6-5};
2628 let Inst{4} = 1;
2629 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002630}
Evan Cheng62674222009-06-25 23:34:10 +00002631}
2632
Owen Anderson92a20222011-07-21 18:54:16 +00002633
Owen Andersonb48c7912011-04-05 23:55:28 +00002634// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2635let usesCustomInserter = 1, Uses = [CPSR] in {
2636def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002637 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002638 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002639def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002640 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002641 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2642def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2643 4, IIC_iALUsr,
2644 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002645}
Evan Cheng2c614c52007-06-06 10:17:05 +00002646
Evan Chenga8e29892007-01-19 07:51:42 +00002647// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002648// The assume-no-carry-in form uses the negation of the input since add/sub
2649// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2650// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2651// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002652def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2653 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002654def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2655 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2656// The with-carry-in form matches bitwise not instead of the negation.
2657// Effectively, the inverse interpretation of the carry flag already accounts
2658// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002659def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002660 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002661def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2662 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002663
2664// Note: These are implemented in C++ code, because they have to generate
2665// ADD/SUBrs instructions, which use a complex pattern that a xform function
2666// cannot produce.
2667// (mul X, 2^n+1) -> (add (X << n), X)
2668// (mul X, 2^n-1) -> (rsb X, (X << n))
2669
Jim Grosbach7931df32011-07-22 18:06:01 +00002670// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002671// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002672class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002673 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002674 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2675 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002676 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002677 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002678 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002679 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002680 let Inst{11-4} = op11_4;
2681 let Inst{19-16} = Rn;
2682 let Inst{15-12} = Rd;
2683 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002684}
2685
Jim Grosbach7931df32011-07-22 18:06:01 +00002686// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002687
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002688def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002689 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2690 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002691def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002692 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2693 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2694def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2695 "\t$Rd, $Rm, $Rn">;
2696def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2697 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002698
2699def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2700def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2701def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2702def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2703def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2704def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2705def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2706def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2707def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2708def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2709def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2710def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002711
Jim Grosbach7931df32011-07-22 18:06:01 +00002712// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002713
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002714def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2715def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2716def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2717def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2718def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2719def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2720def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2721def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2722def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2723def USAX : AAI<0b01100101, 0b11110101, "usax">;
2724def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2725def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002726
Jim Grosbach7931df32011-07-22 18:06:01 +00002727// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002728
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002729def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2730def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2731def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2732def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2733def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2734def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2735def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2736def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2737def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2738def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2739def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2740def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002741
Johnny Chenadc77332010-02-26 22:04:29 +00002742// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002743
Jim Grosbach70987fb2010-10-18 23:35:38 +00002744def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002745 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002746 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002747 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002748 bits<4> Rd;
2749 bits<4> Rn;
2750 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002751 let Inst{27-20} = 0b01111000;
2752 let Inst{15-12} = 0b1111;
2753 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002754 let Inst{19-16} = Rd;
2755 let Inst{11-8} = Rm;
2756 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002757}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002758def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002759 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002760 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002761 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002762 bits<4> Rd;
2763 bits<4> Rn;
2764 bits<4> Rm;
2765 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002766 let Inst{27-20} = 0b01111000;
2767 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002768 let Inst{19-16} = Rd;
2769 let Inst{15-12} = Ra;
2770 let Inst{11-8} = Rm;
2771 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002772}
2773
2774// Signed/Unsigned saturate -- for disassembly only
2775
Jim Grosbach580f4a92011-07-25 22:20:28 +00002776def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2777 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002778 bits<4> Rd;
2779 bits<5> sat_imm;
2780 bits<4> Rn;
2781 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002782 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002783 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002784 let Inst{20-16} = sat_imm;
2785 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002786 let Inst{11-7} = sh{4-0};
2787 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002788 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002789}
2790
Jim Grosbachf4943352011-07-25 23:09:14 +00002791def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002792 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002793 bits<4> Rd;
2794 bits<4> sat_imm;
2795 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002796 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002797 let Inst{11-4} = 0b11110011;
2798 let Inst{15-12} = Rd;
2799 let Inst{19-16} = sat_imm;
2800 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002801}
2802
Jim Grosbach580f4a92011-07-25 22:20:28 +00002803def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2804 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002805 bits<4> Rd;
2806 bits<5> sat_imm;
2807 bits<4> Rn;
2808 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002809 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002810 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002811 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002812 let Inst{11-7} = sh{4-0};
2813 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002814 let Inst{20-16} = sat_imm;
2815 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002816}
2817
Jim Grosbach70987fb2010-10-18 23:35:38 +00002818def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2819 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002820 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002821 bits<4> Rd;
2822 bits<4> sat_imm;
2823 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002824 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002825 let Inst{11-4} = 0b11110011;
2826 let Inst{15-12} = Rd;
2827 let Inst{19-16} = sat_imm;
2828 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002829}
Evan Chenga8e29892007-01-19 07:51:42 +00002830
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002831def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2832def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002833
Evan Chenga8e29892007-01-19 07:51:42 +00002834//===----------------------------------------------------------------------===//
2835// Bitwise Instructions.
2836//
2837
Jim Grosbach26421962008-10-14 20:36:24 +00002838defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002839 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002840 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002841defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002842 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002843 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002844defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002845 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002846 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002847defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002848 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002849 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002850
Jim Grosbach3fea191052010-10-21 22:03:21 +00002851def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002852 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002853 "bfc", "\t$Rd, $imm", "$src = $Rd",
2854 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002855 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002856 bits<4> Rd;
2857 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002858 let Inst{27-21} = 0b0111110;
2859 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002860 let Inst{15-12} = Rd;
2861 let Inst{11-7} = imm{4-0}; // lsb
2862 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002863}
2864
Johnny Chenb2503c02010-02-17 06:31:48 +00002865// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002866def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002867 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002868 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2869 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002870 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002871 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002872 bits<4> Rd;
2873 bits<4> Rn;
2874 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002875 let Inst{27-21} = 0b0111110;
2876 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002877 let Inst{15-12} = Rd;
2878 let Inst{11-7} = imm{4-0}; // lsb
2879 let Inst{20-16} = imm{9-5}; // width
2880 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002881}
2882
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002883// GNU as only supports this form of bfi (w/ 4 arguments)
2884let isAsmParserOnly = 1 in
2885def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2886 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002887 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002888 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2889 []>, Requires<[IsARM, HasV6T2]> {
2890 bits<4> Rd;
2891 bits<4> Rn;
2892 bits<5> lsb;
2893 bits<5> width;
2894 let Inst{27-21} = 0b0111110;
2895 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2896 let Inst{15-12} = Rd;
2897 let Inst{11-7} = lsb;
2898 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2899 let Inst{3-0} = Rn;
2900}
2901
Jim Grosbach36860462010-10-21 22:19:32 +00002902def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2903 "mvn", "\t$Rd, $Rm",
2904 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2905 bits<4> Rd;
2906 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002907 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002908 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002909 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002910 let Inst{15-12} = Rd;
2911 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002912}
Owen Anderson152d4a42011-07-21 23:38:37 +00002913def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002914 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002915 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002916 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002917 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002918 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002919 let Inst{19-16} = 0b0000;
2920 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002921 let Inst{11-5} = shift{11-5};
2922 let Inst{4} = 0;
2923 let Inst{3-0} = shift{3-0};
2924}
Owen Anderson152d4a42011-07-21 23:38:37 +00002925def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002926 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2927 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2928 bits<4> Rd;
2929 bits<12> shift;
2930 let Inst{25} = 0;
2931 let Inst{19-16} = 0b0000;
2932 let Inst{15-12} = Rd;
2933 let Inst{11-8} = shift{11-8};
2934 let Inst{7} = 0;
2935 let Inst{6-5} = shift{6-5};
2936 let Inst{4} = 1;
2937 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002938}
Evan Chengc4af4632010-11-17 20:13:28 +00002939let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002940def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2941 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2942 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2943 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002944 bits<12> imm;
2945 let Inst{25} = 1;
2946 let Inst{19-16} = 0b0000;
2947 let Inst{15-12} = Rd;
2948 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002949}
Evan Chenga8e29892007-01-19 07:51:42 +00002950
2951def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2952 (BICri GPR:$src, so_imm_not:$imm)>;
2953
2954//===----------------------------------------------------------------------===//
2955// Multiply Instructions.
2956//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002957class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2958 string opc, string asm, list<dag> pattern>
2959 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2960 bits<4> Rd;
2961 bits<4> Rm;
2962 bits<4> Rn;
2963 let Inst{19-16} = Rd;
2964 let Inst{11-8} = Rm;
2965 let Inst{3-0} = Rn;
2966}
2967class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2968 string opc, string asm, list<dag> pattern>
2969 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2970 bits<4> RdLo;
2971 bits<4> RdHi;
2972 bits<4> Rm;
2973 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002974 let Inst{19-16} = RdHi;
2975 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002976 let Inst{11-8} = Rm;
2977 let Inst{3-0} = Rn;
2978}
Evan Chenga8e29892007-01-19 07:51:42 +00002979
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002980// FIXME: The v5 pseudos are only necessary for the additional Constraint
2981// property. Remove them when it's possible to add those properties
2982// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002983let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002984def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2985 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002986 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002987 Requires<[IsARM, HasV6]> {
2988 let Inst{15-12} = 0b0000;
2989}
Evan Chenga8e29892007-01-19 07:51:42 +00002990
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002991let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002992def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2993 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002994 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002995 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2996 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002997 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002998}
2999
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003000def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3001 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003002 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3003 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003004 bits<4> Ra;
3005 let Inst{15-12} = Ra;
3006}
Evan Chenga8e29892007-01-19 07:51:42 +00003007
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003008let Constraints = "@earlyclobber $Rd" in
3009def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3010 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003011 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003012 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3013 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3014 Requires<[IsARM, NoV6]>;
3015
Jim Grosbach65711012010-11-19 22:22:37 +00003016def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3017 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3018 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003019 Requires<[IsARM, HasV6T2]> {
3020 bits<4> Rd;
3021 bits<4> Rm;
3022 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003023 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003024 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003025 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003026 let Inst{11-8} = Rm;
3027 let Inst{3-0} = Rn;
3028}
Evan Chengedcbada2009-07-06 22:05:45 +00003029
Evan Chenga8e29892007-01-19 07:51:42 +00003030// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003031let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003032let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003033def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003034 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003035 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3036 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003037
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003038def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003039 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003040 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3041 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003042
3043let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3044def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3045 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003046 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003047 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3048 Requires<[IsARM, NoV6]>;
3049
3050def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3051 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003052 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003053 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3054 Requires<[IsARM, NoV6]>;
3055}
Evan Cheng8de898a2009-06-26 00:19:44 +00003056}
Evan Chenga8e29892007-01-19 07:51:42 +00003057
3058// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003059def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3060 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003061 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3062 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003063def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3064 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003065 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3066 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003067
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003068def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3069 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3070 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3071 Requires<[IsARM, HasV6]> {
3072 bits<4> RdLo;
3073 bits<4> RdHi;
3074 bits<4> Rm;
3075 bits<4> Rn;
3076 let Inst{19-16} = RdLo;
3077 let Inst{15-12} = RdHi;
3078 let Inst{11-8} = Rm;
3079 let Inst{3-0} = Rn;
3080}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003081
3082let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3083def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3084 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003085 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003086 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3087 Requires<[IsARM, NoV6]>;
3088def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3089 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003090 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003091 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3092 Requires<[IsARM, NoV6]>;
3093def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3094 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003095 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003096 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3097 Requires<[IsARM, NoV6]>;
3098}
3099
Evan Chengcd799b92009-06-12 20:46:18 +00003100} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003101
3102// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003103def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3104 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3105 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003106 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003107 let Inst{15-12} = 0b1111;
3108}
Evan Cheng13ab0202007-07-10 18:08:01 +00003109
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003110def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3111 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003112 [/* For disassembly only; pattern left blank */]>,
3113 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003114 let Inst{15-12} = 0b1111;
3115}
3116
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003117def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3118 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3119 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3120 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3121 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003122
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003123def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3124 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3125 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003126 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003127 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003128
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003129def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3130 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3131 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3132 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3133 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003134
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003135def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3136 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3137 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003138 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003139 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003140
Raul Herbster37fb5b12007-08-30 23:25:47 +00003141multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003142 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3143 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3144 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3145 (sext_inreg GPR:$Rm, i16)))]>,
3146 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003147
Jim Grosbach3870b752010-10-22 18:35:16 +00003148 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3149 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3150 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3151 (sra GPR:$Rm, (i32 16))))]>,
3152 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003153
Jim Grosbach3870b752010-10-22 18:35:16 +00003154 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3155 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3156 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3157 (sext_inreg GPR:$Rm, i16)))]>,
3158 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003159
Jim Grosbach3870b752010-10-22 18:35:16 +00003160 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3161 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3162 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3163 (sra GPR:$Rm, (i32 16))))]>,
3164 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003165
Jim Grosbach3870b752010-10-22 18:35:16 +00003166 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3167 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3168 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3169 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3170 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003171
Jim Grosbach3870b752010-10-22 18:35:16 +00003172 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3173 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3174 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3175 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3176 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003177}
3178
Raul Herbster37fb5b12007-08-30 23:25:47 +00003179
3180multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003181 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003182 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3183 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3184 [(set GPR:$Rd, (add GPR:$Ra,
3185 (opnode (sext_inreg GPR:$Rn, i16),
3186 (sext_inreg GPR:$Rm, i16))))]>,
3187 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003188
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003189 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003190 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3191 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3192 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3193 (sra GPR:$Rm, (i32 16)))))]>,
3194 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003195
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003196 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003197 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3198 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3199 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3200 (sext_inreg GPR:$Rm, i16))))]>,
3201 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003202
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003203 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003204 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3205 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3206 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3207 (sra GPR:$Rm, (i32 16)))))]>,
3208 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003209
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003210 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003211 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3212 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3213 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3214 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3215 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003216
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003217 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003218 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3219 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3220 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3221 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3222 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003223}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003224
Raul Herbster37fb5b12007-08-30 23:25:47 +00003225defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3226defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003227
Johnny Chen83498e52010-02-12 21:59:23 +00003228// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003229def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3230 (ins GPR:$Rn, GPR:$Rm),
3231 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003232 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003233 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003234
Jim Grosbach3870b752010-10-22 18:35:16 +00003235def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3236 (ins GPR:$Rn, GPR:$Rm),
3237 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003238 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003239 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003240
Jim Grosbach3870b752010-10-22 18:35:16 +00003241def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3242 (ins GPR:$Rn, GPR:$Rm),
3243 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003244 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003245 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003246
Jim Grosbach3870b752010-10-22 18:35:16 +00003247def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3248 (ins GPR:$Rn, GPR:$Rm),
3249 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003250 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003251 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003252
Johnny Chen667d1272010-02-22 18:50:54 +00003253// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003254class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3255 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003256 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003257 bits<4> Rn;
3258 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003259 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003260 let Inst{22} = long;
3261 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003262 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003263 let Inst{7} = 0;
3264 let Inst{6} = sub;
3265 let Inst{5} = swap;
3266 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003267 let Inst{3-0} = Rn;
3268}
3269class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3270 InstrItinClass itin, string opc, string asm>
3271 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3272 bits<4> Rd;
3273 let Inst{15-12} = 0b1111;
3274 let Inst{19-16} = Rd;
3275}
3276class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3277 InstrItinClass itin, string opc, string asm>
3278 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3279 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003280 bits<4> Rd;
3281 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003282 let Inst{15-12} = Ra;
3283}
3284class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3285 InstrItinClass itin, string opc, string asm>
3286 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3287 bits<4> RdLo;
3288 bits<4> RdHi;
3289 let Inst{19-16} = RdHi;
3290 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003291}
3292
3293multiclass AI_smld<bit sub, string opc> {
3294
Jim Grosbach385e1362010-10-22 19:15:30 +00003295 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3296 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003297
Jim Grosbach385e1362010-10-22 19:15:30 +00003298 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3299 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003300
Jim Grosbach385e1362010-10-22 19:15:30 +00003301 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3302 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3303 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003304
Jim Grosbach385e1362010-10-22 19:15:30 +00003305 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3306 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3307 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003308
3309}
3310
3311defm SMLA : AI_smld<0, "smla">;
3312defm SMLS : AI_smld<1, "smls">;
3313
Johnny Chen2ec5e492010-02-22 21:50:40 +00003314multiclass AI_sdml<bit sub, string opc> {
3315
Jim Grosbach385e1362010-10-22 19:15:30 +00003316 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3317 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3318 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3319 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003320}
3321
3322defm SMUA : AI_sdml<0, "smua">;
3323defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003324
Evan Chenga8e29892007-01-19 07:51:42 +00003325//===----------------------------------------------------------------------===//
3326// Misc. Arithmetic Instructions.
3327//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003328
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003329def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3330 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3331 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003332
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003333def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3334 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3335 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3336 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003337
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003338def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3339 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3340 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003341
Evan Cheng9568e5c2011-06-21 06:01:08 +00003342let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003343def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3344 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003345 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003346 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003347
Evan Cheng9568e5c2011-06-21 06:01:08 +00003348let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003349def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3350 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003351 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003352 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003353
Evan Chengf60ceac2011-06-15 17:17:48 +00003354def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3355 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3356 (REVSH GPR:$Rm)>;
3357
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003358def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003359 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3360 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003361 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003362 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003363 0xFFFF0000)))]>,
3364 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003365
Evan Chenga8e29892007-01-19 07:51:42 +00003366// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003367def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3368 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3369def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003370 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003371
Bob Wilsondc66eda2010-08-16 22:26:55 +00003372// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3373// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003374def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003375 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3376 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003377 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003378 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003379 0xFFFF)))]>,
3380 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003381
Evan Chenga8e29892007-01-19 07:51:42 +00003382// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3383// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003384def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003385 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003386def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003387 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003388 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003389
Evan Chenga8e29892007-01-19 07:51:42 +00003390//===----------------------------------------------------------------------===//
3391// Comparison Instructions...
3392//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003393
Jim Grosbach26421962008-10-14 20:36:24 +00003394defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003395 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003396 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003397
Jim Grosbach97a884d2010-12-07 20:41:06 +00003398// ARMcmpZ can re-use the above instruction definitions.
3399def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3400 (CMPri GPR:$src, so_imm:$imm)>;
3401def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3402 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003403def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3404 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3405def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3406 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003407
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003408// FIXME: We have to be careful when using the CMN instruction and comparison
3409// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003410// results:
3411//
3412// rsbs r1, r1, 0
3413// cmp r0, r1
3414// mov r0, #0
3415// it ls
3416// mov r0, #1
3417//
3418// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003419//
Bill Wendling6165e872010-08-26 18:33:51 +00003420// cmn r0, r1
3421// mov r0, #0
3422// it ls
3423// mov r0, #1
3424//
3425// However, the CMN gives the *opposite* result when r1 is 0. This is because
3426// the carry flag is set in the CMP case but not in the CMN case. In short, the
3427// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3428// value of r0 and the carry bit (because the "carry bit" parameter to
3429// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3430// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3431// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3432// parameter to AddWithCarry is defined as 0).
3433//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003434// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003435//
3436// x = 0
3437// ~x = 0xFFFF FFFF
3438// ~x + 1 = 0x1 0000 0000
3439// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3440//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003441// Therefore, we should disable CMN when comparing against zero, until we can
3442// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3443// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003444//
3445// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3446//
3447// This is related to <rdar://problem/7569620>.
3448//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003449//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3450// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003451
Evan Chenga8e29892007-01-19 07:51:42 +00003452// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003453defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003454 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003455 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003456defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003457 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003458 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003459
David Goodwinc0309b42009-06-29 15:33:01 +00003460defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003461 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003462 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003463
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003464//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3465// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003466
David Goodwinc0309b42009-06-29 15:33:01 +00003467def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003468 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003469
Evan Cheng218977b2010-07-13 19:27:42 +00003470// Pseudo i64 compares for some floating point compares.
3471let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3472 Defs = [CPSR] in {
3473def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003474 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003475 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003476 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3477
3478def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003479 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003480 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3481} // usesCustomInserter
3482
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003483
Evan Chenga8e29892007-01-19 07:51:42 +00003484// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003485// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003486// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003487let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003488def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003489 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003490 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3491 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003492def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3493 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003494 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003495 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003496 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003497def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3498 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3499 4, IIC_iCMOVsr,
3500 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3501 RegConstraint<"$false = $Rd">;
3502
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003503
Evan Chengc4af4632010-11-17 20:13:28 +00003504let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003505def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003506 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003507 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003508 []>,
3509 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003510
Evan Chengc4af4632010-11-17 20:13:28 +00003511let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003512def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3513 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003514 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003515 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003516 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003517
Evan Cheng63f35442010-11-13 02:25:14 +00003518// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003519let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003520def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3521 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003522 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003523
Evan Chengc4af4632010-11-17 20:13:28 +00003524let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003525def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3526 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003527 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003528 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003529 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003530} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003531
Jim Grosbach3728e962009-12-10 00:11:09 +00003532//===----------------------------------------------------------------------===//
3533// Atomic operations intrinsics
3534//
3535
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003536def MemBarrierOptOperand : AsmOperandClass {
3537 let Name = "MemBarrierOpt";
3538 let ParserMethod = "parseMemBarrierOptOperand";
3539}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003540def memb_opt : Operand<i32> {
3541 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003542 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003543}
Jim Grosbach3728e962009-12-10 00:11:09 +00003544
Bob Wilsonf74a4292010-10-30 00:54:37 +00003545// memory barriers protect the atomic sequences
3546let hasSideEffects = 1 in {
3547def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3548 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3549 Requires<[IsARM, HasDB]> {
3550 bits<4> opt;
3551 let Inst{31-4} = 0xf57ff05;
3552 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003553}
Jim Grosbach3728e962009-12-10 00:11:09 +00003554}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003555
Bob Wilsonf74a4292010-10-30 00:54:37 +00003556def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003557 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003558 Requires<[IsARM, HasDB]> {
3559 bits<4> opt;
3560 let Inst{31-4} = 0xf57ff04;
3561 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003562}
3563
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003564// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003565def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3566 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003567 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003568 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003569 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003570 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003571}
3572
Jim Grosbach66869102009-12-11 18:52:41 +00003573let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003574 let Uses = [CPSR] in {
3575 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003576 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003577 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3578 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003579 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003580 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3581 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003582 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003583 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3584 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003585 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003586 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3587 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003588 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003589 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3590 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003591 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003592 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003593 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3594 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3595 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3596 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3597 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3598 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3599 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3600 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3601 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3602 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3603 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3604 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003605 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003606 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003607 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3608 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003609 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003610 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3611 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003612 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003613 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3614 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003615 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003616 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3617 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003618 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003619 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3620 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003621 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003622 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003623 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3624 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3625 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3626 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3627 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3628 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3629 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3630 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3631 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3632 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3633 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3634 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003635 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003636 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003637 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3638 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003639 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003640 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3641 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003642 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003643 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3644 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003645 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003646 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3647 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003648 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003649 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3650 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003651 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003652 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003653 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3654 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3655 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3656 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3657 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3658 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3659 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3660 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3661 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3662 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3663 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3664 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003665
3666 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003668 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3669 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003671 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3672 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003673 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003674 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3675
Jim Grosbache801dc42009-12-12 01:40:06 +00003676 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003678 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3679 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003680 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003681 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3682 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003684 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3685}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003686}
3687
3688let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003689def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3690 "ldrexb", "\t$Rt, $addr", []>;
3691def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3692 "ldrexh", "\t$Rt, $addr", []>;
3693def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3694 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003695let hasExtraDefRegAllocReq = 1 in
3696 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3697 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003698}
3699
Jim Grosbach86875a22010-10-29 19:58:57 +00003700let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003701def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3702 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3703def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3704 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3705def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3706 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003707}
3708
3709let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003710def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003711 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3712 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003713
Johnny Chenb9436272010-02-17 22:37:58 +00003714// Clear-Exclusive is for disassembly only.
3715def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3716 [/* For disassembly only; pattern left blank */]>,
3717 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003718 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003719}
3720
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003721// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003722let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003723def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3724def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003725}
3726
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003727//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003728// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003729//
3730
Jim Grosbach83ab0702011-07-13 22:01:08 +00003731def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3732 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003733 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003734 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3735 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003736 bits<4> opc1;
3737 bits<4> CRn;
3738 bits<4> CRd;
3739 bits<4> cop;
3740 bits<3> opc2;
3741 bits<4> CRm;
3742
3743 let Inst{3-0} = CRm;
3744 let Inst{4} = 0;
3745 let Inst{7-5} = opc2;
3746 let Inst{11-8} = cop;
3747 let Inst{15-12} = CRd;
3748 let Inst{19-16} = CRn;
3749 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003750}
3751
Jim Grosbach83ab0702011-07-13 22:01:08 +00003752def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3753 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003754 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003755 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3756 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003757 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003758 bits<4> opc1;
3759 bits<4> CRn;
3760 bits<4> CRd;
3761 bits<4> cop;
3762 bits<3> opc2;
3763 bits<4> CRm;
3764
3765 let Inst{3-0} = CRm;
3766 let Inst{4} = 0;
3767 let Inst{7-5} = opc2;
3768 let Inst{11-8} = cop;
3769 let Inst{15-12} = CRd;
3770 let Inst{19-16} = CRn;
3771 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003772}
3773
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003774class ACI<dag oops, dag iops, string opc, string asm,
3775 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003776 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003777 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003778 let Inst{27-25} = 0b110;
3779}
3780
Johnny Chen670a4562011-04-04 23:39:08 +00003781multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003782
3783 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003784 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3785 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003786 let Inst{31-28} = op31_28;
3787 let Inst{24} = 1; // P = 1
3788 let Inst{21} = 0; // W = 0
3789 let Inst{22} = 0; // D = 0
3790 let Inst{20} = load;
3791 }
3792
3793 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003794 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3795 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003796 let Inst{31-28} = op31_28;
3797 let Inst{24} = 1; // P = 1
3798 let Inst{21} = 1; // W = 1
3799 let Inst{22} = 0; // D = 0
3800 let Inst{20} = load;
3801 }
3802
3803 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003804 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3805 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003806 let Inst{31-28} = op31_28;
3807 let Inst{24} = 0; // P = 0
3808 let Inst{21} = 1; // W = 1
3809 let Inst{22} = 0; // D = 0
3810 let Inst{20} = load;
3811 }
3812
3813 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003814 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3815 ops),
3816 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003817 let Inst{31-28} = op31_28;
3818 let Inst{24} = 0; // P = 0
3819 let Inst{23} = 1; // U = 1
3820 let Inst{21} = 0; // W = 0
3821 let Inst{22} = 0; // D = 0
3822 let Inst{20} = load;
3823 }
3824
3825 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003826 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3827 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003828 let Inst{31-28} = op31_28;
3829 let Inst{24} = 1; // P = 1
3830 let Inst{21} = 0; // W = 0
3831 let Inst{22} = 1; // D = 1
3832 let Inst{20} = load;
3833 }
3834
3835 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003836 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3837 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3838 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003839 let Inst{31-28} = op31_28;
3840 let Inst{24} = 1; // P = 1
3841 let Inst{21} = 1; // W = 1
3842 let Inst{22} = 1; // D = 1
3843 let Inst{20} = load;
3844 }
3845
3846 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003847 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3848 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3849 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003850 let Inst{31-28} = op31_28;
3851 let Inst{24} = 0; // P = 0
3852 let Inst{21} = 1; // W = 1
3853 let Inst{22} = 1; // D = 1
3854 let Inst{20} = load;
3855 }
3856
3857 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003858 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3859 ops),
3860 !strconcat(!strconcat(opc, "l"), cond),
3861 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003862 let Inst{31-28} = op31_28;
3863 let Inst{24} = 0; // P = 0
3864 let Inst{23} = 1; // U = 1
3865 let Inst{21} = 0; // W = 0
3866 let Inst{22} = 1; // D = 1
3867 let Inst{20} = load;
3868 }
3869}
3870
Johnny Chen670a4562011-04-04 23:39:08 +00003871defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3872defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3873defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3874defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003875
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003876//===----------------------------------------------------------------------===//
3877// Move between coprocessor and ARM core register -- for disassembly only
3878//
3879
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003880class MovRCopro<string opc, bit direction, dag oops, dag iops,
3881 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003882 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003883 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003884 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003885 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003886
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003887 bits<4> Rt;
3888 bits<4> cop;
3889 bits<3> opc1;
3890 bits<3> opc2;
3891 bits<4> CRm;
3892 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003893
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003894 let Inst{15-12} = Rt;
3895 let Inst{11-8} = cop;
3896 let Inst{23-21} = opc1;
3897 let Inst{7-5} = opc2;
3898 let Inst{3-0} = CRm;
3899 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003900}
3901
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003902def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003903 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003904 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3905 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003906 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3907 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003908def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003909 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003910 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3911 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003912
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003913def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3914 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3915
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003916class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3917 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003918 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003919 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003920 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003921 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003922 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003923
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003924 bits<4> Rt;
3925 bits<4> cop;
3926 bits<3> opc1;
3927 bits<3> opc2;
3928 bits<4> CRm;
3929 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003930
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003931 let Inst{15-12} = Rt;
3932 let Inst{11-8} = cop;
3933 let Inst{23-21} = opc1;
3934 let Inst{7-5} = opc2;
3935 let Inst{3-0} = CRm;
3936 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003937}
3938
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003939def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003940 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003941 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3942 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003943 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3944 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003945def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003946 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003947 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3948 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003949
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003950def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3951 imm:$CRm, imm:$opc2),
3952 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3953
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003954class MovRRCopro<string opc, bit direction,
3955 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003956 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003957 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003958 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003959 let Inst{23-21} = 0b010;
3960 let Inst{20} = direction;
3961
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003962 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003963 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003964 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003965 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003966 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003967
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003968 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003969 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003970 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003971 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003972 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003973}
3974
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003975def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3976 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3977 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003978def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3979
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003980class MovRRCopro2<string opc, bit direction,
3981 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003982 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003983 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3984 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003985 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003986 let Inst{23-21} = 0b010;
3987 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003988
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003989 bits<4> Rt;
3990 bits<4> Rt2;
3991 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003992 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003993 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003994
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003995 let Inst{15-12} = Rt;
3996 let Inst{19-16} = Rt2;
3997 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003998 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003999 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004000}
4001
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004002def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4003 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4004 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004005def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004006
Johnny Chenb98e1602010-02-12 18:55:33 +00004007//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004008// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004009//
4010
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004011// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004012def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4013 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004014 bits<4> Rd;
4015 let Inst{23-16} = 0b00001111;
4016 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004017 let Inst{7-4} = 0b0000;
4018}
4019
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004020def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4021
4022def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4023 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004024 bits<4> Rd;
4025 let Inst{23-16} = 0b01001111;
4026 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004027 let Inst{7-4} = 0b0000;
4028}
4029
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004030// Move from ARM core register to Special Register
4031//
4032// No need to have both system and application versions, the encodings are the
4033// same and the assembly parser has no way to distinguish between them. The mask
4034// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4035// the mask with the fields to be accessed in the special register.
4036def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004037 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004038 bits<5> mask;
4039 bits<4> Rn;
4040
4041 let Inst{23} = 0;
4042 let Inst{22} = mask{4}; // R bit
4043 let Inst{21-20} = 0b10;
4044 let Inst{19-16} = mask{3-0};
4045 let Inst{15-12} = 0b1111;
4046 let Inst{11-4} = 0b00000000;
4047 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004048}
4049
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004050def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004051 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004052 bits<5> mask;
4053 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004054
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004055 let Inst{23} = 0;
4056 let Inst{22} = mask{4}; // R bit
4057 let Inst{21-20} = 0b10;
4058 let Inst{19-16} = mask{3-0};
4059 let Inst{15-12} = 0b1111;
4060 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004061}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004062
4063//===----------------------------------------------------------------------===//
4064// TLS Instructions
4065//
4066
4067// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004068// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004069// complete with fixup for the aeabi_read_tp function.
4070let isCall = 1,
4071 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4072 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4073 [(set R0, ARMthread_pointer)]>;
4074}
4075
4076//===----------------------------------------------------------------------===//
4077// SJLJ Exception handling intrinsics
4078// eh_sjlj_setjmp() is an instruction sequence to store the return
4079// address and save #0 in R0 for the non-longjmp case.
4080// Since by its nature we may be coming from some other function to get
4081// here, and we're using the stack frame for the containing function to
4082// save/restore registers, we can't keep anything live in regs across
4083// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004084// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004085// except for our own input by listing the relevant registers in Defs. By
4086// doing so, we also cause the prologue/epilogue code to actively preserve
4087// all of the callee-saved resgisters, which is exactly what we want.
4088// A constant value is passed in $val, and we use the location as a scratch.
4089//
4090// These are pseudo-instructions and are lowered to individual MC-insts, so
4091// no encoding information is necessary.
4092let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004093 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004094 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004095 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4096 NoItinerary,
4097 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4098 Requires<[IsARM, HasVFP2]>;
4099}
4100
4101let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004102 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004103 hasSideEffects = 1, isBarrier = 1 in {
4104 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4105 NoItinerary,
4106 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4107 Requires<[IsARM, NoVFP]>;
4108}
4109
4110// FIXME: Non-Darwin version(s)
4111let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4112 Defs = [ R7, LR, SP ] in {
4113def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4114 NoItinerary,
4115 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4116 Requires<[IsARM, IsDarwin]>;
4117}
4118
4119// eh.sjlj.dispatchsetup pseudo-instruction.
4120// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4121// handled when the pseudo is expanded (which happens before any passes
4122// that need the instruction size).
4123let isBarrier = 1, hasSideEffects = 1 in
4124def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004125 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4126 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004127 Requires<[IsDarwin]>;
4128
4129//===----------------------------------------------------------------------===//
4130// Non-Instruction Patterns
4131//
4132
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004133// ARMv4 indirect branch using (MOVr PC, dst)
4134let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4135 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004136 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004137 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4138 Requires<[IsARM, NoV4T]>;
4139
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004140// Large immediate handling.
4141
4142// 32-bit immediate using two piece so_imms or movw + movt.
4143// This is a single pseudo instruction, the benefit is that it can be remat'd
4144// as a single unit instead of having to handle reg inputs.
4145// FIXME: Remove this when we can do generalized remat.
4146let isReMaterializable = 1, isMoveImm = 1 in
4147def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4148 [(set GPR:$dst, (arm_i32imm:$src))]>,
4149 Requires<[IsARM]>;
4150
4151// Pseudo instruction that combines movw + movt + add pc (if PIC).
4152// It also makes it possible to rematerialize the instructions.
4153// FIXME: Remove this when we can do generalized remat and when machine licm
4154// can properly the instructions.
4155let isReMaterializable = 1 in {
4156def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4157 IIC_iMOVix2addpc,
4158 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4159 Requires<[IsARM, UseMovt]>;
4160
4161def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4162 IIC_iMOVix2,
4163 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4164 Requires<[IsARM, UseMovt]>;
4165
4166let AddedComplexity = 10 in
4167def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4168 IIC_iMOVix2ld,
4169 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4170 Requires<[IsARM, UseMovt]>;
4171} // isReMaterializable
4172
4173// ConstantPool, GlobalAddress, and JumpTable
4174def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4175 Requires<[IsARM, DontUseMovt]>;
4176def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4177def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4178 Requires<[IsARM, UseMovt]>;
4179def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4180 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4181
4182// TODO: add,sub,and, 3-instr forms?
4183
4184// Tail calls
4185def : ARMPat<(ARMtcret tcGPR:$dst),
4186 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4187
4188def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4189 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4190
4191def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4192 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4193
4194def : ARMPat<(ARMtcret tcGPR:$dst),
4195 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4196
4197def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4198 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4199
4200def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4201 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4202
4203// Direct calls
4204def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4205 Requires<[IsARM, IsNotDarwin]>;
4206def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4207 Requires<[IsARM, IsDarwin]>;
4208
4209// zextload i1 -> zextload i8
4210def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4211def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4212
4213// extload -> zextload
4214def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4215def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4216def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4217def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4218
4219def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4220
4221def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4222def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4223
4224// smul* and smla*
4225def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4226 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4227 (SMULBB GPR:$a, GPR:$b)>;
4228def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4229 (SMULBB GPR:$a, GPR:$b)>;
4230def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4231 (sra GPR:$b, (i32 16))),
4232 (SMULBT GPR:$a, GPR:$b)>;
4233def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4234 (SMULBT GPR:$a, GPR:$b)>;
4235def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4236 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4237 (SMULTB GPR:$a, GPR:$b)>;
4238def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4239 (SMULTB GPR:$a, GPR:$b)>;
4240def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4241 (i32 16)),
4242 (SMULWB GPR:$a, GPR:$b)>;
4243def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4244 (SMULWB GPR:$a, GPR:$b)>;
4245
4246def : ARMV5TEPat<(add GPR:$acc,
4247 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4248 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4249 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4250def : ARMV5TEPat<(add GPR:$acc,
4251 (mul sext_16_node:$a, sext_16_node:$b)),
4252 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4253def : ARMV5TEPat<(add GPR:$acc,
4254 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4255 (sra GPR:$b, (i32 16)))),
4256 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4257def : ARMV5TEPat<(add GPR:$acc,
4258 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4259 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4260def : ARMV5TEPat<(add GPR:$acc,
4261 (mul (sra GPR:$a, (i32 16)),
4262 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4263 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4264def : ARMV5TEPat<(add GPR:$acc,
4265 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4266 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4267def : ARMV5TEPat<(add GPR:$acc,
4268 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4269 (i32 16))),
4270 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4271def : ARMV5TEPat<(add GPR:$acc,
4272 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4273 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4274
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004275
4276// Pre-v7 uses MCR for synchronization barriers.
4277def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4278 Requires<[IsARM, HasV6]>;
4279
4280
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004281//===----------------------------------------------------------------------===//
4282// Thumb Support
4283//
4284
4285include "ARMInstrThumb.td"
4286
4287//===----------------------------------------------------------------------===//
4288// Thumb2 Support
4289//
4290
4291include "ARMInstrThumb2.td"
4292
4293//===----------------------------------------------------------------------===//
4294// Floating Point Support
4295//
4296
4297include "ARMInstrVFP.td"
4298
4299//===----------------------------------------------------------------------===//
4300// Advanced SIMD (NEON) Support
4301//
4302
4303include "ARMInstrNEON.td"
4304
Jim Grosbachc83d5042011-07-14 19:47:47 +00004305//===----------------------------------------------------------------------===//
4306// Assembler aliases
4307//
4308
4309// Memory barriers
4310def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4311def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4312def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4313
4314// System instructions
4315def : MnemonicAlias<"swi", "svc">;
4316
4317// Load / Store Multiple
4318def : MnemonicAlias<"ldmfd", "ldm">;
4319def : MnemonicAlias<"ldmia", "ldm">;
4320def : MnemonicAlias<"stmfd", "stmdb">;
4321def : MnemonicAlias<"stmia", "stm">;
4322def : MnemonicAlias<"stmea", "stm">;
4323
Jim Grosbachf6c05252011-07-21 17:23:04 +00004324// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4325// shift amount is zero (i.e., unspecified).
4326def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4327 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4328def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4329 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004330
4331// PUSH/POP aliases for STM/LDM
4332def : InstAlias<"push${p} $regs",
4333 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4334def : InstAlias<"pop${p} $regs",
4335 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004336
4337// RSB two-operand forms (optional explicit destination operand)
4338def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4339 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4340 Requires<[IsARM]>;
4341def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4342 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4343 Requires<[IsARM]>;
4344def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4345 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4346 cc_out:$s)>, Requires<[IsARM]>;
4347def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4348 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4349 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004350// RSC two-operand forms (optional explicit destination operand)
4351def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4352 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4353 Requires<[IsARM]>;
4354def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4355 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4356 Requires<[IsARM]>;
4357def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4358 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4359 cc_out:$s)>, Requires<[IsARM]>;
4360def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4361 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4362 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004363
4364// SSAT optional shift operand.
4365def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4366 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;