Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===// |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 6 | // License. See LICENSE.TXT for details. |
| 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the ARM instructions in TableGen format. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 14 | //===----------------------------------------------------------------------===// |
| 15 | // ARM specific DAG Nodes. |
| 16 | // |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 17 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 18 | // Type profiles. |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 19 | def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>; |
| 20 | def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 21 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 22 | def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 23 | |
Chris Lattner | d10a53d | 2010-03-08 18:51:21 +0000 | [diff] [blame] | 24 | def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>; |
Rafael Espindola | 7cca7c5 | 2006-09-11 17:25:40 +0000 | [diff] [blame] | 25 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | def SDT_ARMCMov : SDTypeProfile<1, 3, |
| 27 | [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>, |
| 28 | SDTCisVT<3, i32>]>; |
Rafael Espindola | 6e8c649 | 2006-11-08 17:07:32 +0000 | [diff] [blame] | 29 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 30 | def SDT_ARMBrcond : SDTypeProfile<0, 2, |
| 31 | [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>; |
| 32 | |
| 33 | def SDT_ARMBrJT : SDTypeProfile<0, 3, |
| 34 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 35 | SDTCisVT<2, i32>]>; |
| 36 | |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 37 | def SDT_ARMBr2JT : SDTypeProfile<0, 4, |
| 38 | [SDTCisPtrTy<0>, SDTCisVT<1, i32>, |
| 39 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 40 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 41 | def SDT_ARMBCC_i64 : SDTypeProfile<0, 6, |
| 42 | [SDTCisVT<0, i32>, |
| 43 | SDTCisVT<1, i32>, SDTCisVT<2, i32>, |
| 44 | SDTCisVT<3, i32>, SDTCisVT<4, i32>, |
| 45 | SDTCisVT<5, OtherVT>]>; |
| 46 | |
Bill Wendling | ac3b935 | 2010-08-29 03:02:28 +0000 | [diff] [blame] | 47 | def SDT_ARMAnd : SDTypeProfile<1, 2, |
| 48 | [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 49 | SDTCisVT<2, i32>]>; |
| 50 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 51 | def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>; |
| 52 | |
| 53 | def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, |
| 54 | SDTCisPtrTy<1>, SDTCisVT<2, i32>]>; |
| 55 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 56 | def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>; |
Jim Grosbach | a87ded2 | 2010-02-08 23:22:00 +0000 | [diff] [blame] | 57 | def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>, |
| 58 | SDTCisInt<2>]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 59 | def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>; |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 60 | |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 61 | def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 62 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 63 | def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 64 | |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 65 | def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>, |
| 66 | SDTCisInt<1>]>; |
| 67 | |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 68 | def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>; |
| 69 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 70 | def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, |
| 71 | SDTCisVT<2, i32>, SDTCisVT<3, i32>]>; |
| 72 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 73 | // Node definitions. |
| 74 | def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 75 | def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>; |
Evan Cheng | 9fe2009 | 2011-01-20 08:34:58 +0000 | [diff] [blame] | 76 | def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>; |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 77 | def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 78 | |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 79 | def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 80 | [SDNPHasChain, SDNPOutGlue]>; |
Bill Wendling | c69107c | 2007-11-13 09:19:02 +0000 | [diff] [blame] | 81 | def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 82 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 83 | |
| 84 | def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 85 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 86 | SDNPVariadic]>; |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 87 | def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 88 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 89 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 90 | def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 91 | [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, |
Chris Lattner | 60e9eac | 2010-03-19 05:33:51 +0000 | [diff] [blame] | 92 | SDNPVariadic]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 93 | |
Chris Lattner | 48be23c | 2008-01-15 22:02:54 +0000 | [diff] [blame] | 94 | def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 95 | [SDNPHasChain, SDNPOptInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 96 | |
| 97 | def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 98 | [SDNPInGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 99 | |
| 100 | def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 101 | [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 102 | |
| 103 | def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT, |
| 104 | [SDNPHasChain]>; |
Evan Cheng | 5657c01 | 2009-07-29 02:18:14 +0000 | [diff] [blame] | 105 | def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT, |
| 106 | [SDNPHasChain]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 107 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 108 | def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64, |
| 109 | [SDNPHasChain]>; |
| 110 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 111 | def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 112 | [SDNPOutGlue]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 113 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 114 | def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 115 | [SDNPOutGlue, SDNPCommutative]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 116 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 117 | def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>; |
| 118 | |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 119 | def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 120 | def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>; |
| 121 | def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>; |
Rafael Espindola | 32bd5f4 | 2006-10-17 18:04:53 +0000 | [diff] [blame] | 122 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 123 | def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>; |
Jim Grosbach | 23ff7cf | 2010-05-26 20:22:18 +0000 | [diff] [blame] | 124 | def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", |
| 125 | SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>; |
Jim Grosbach | 5eb1951 | 2010-05-22 01:06:18 +0000 | [diff] [blame] | 126 | def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP", |
Jim Grosbach | e4ad387 | 2010-10-19 23:27:08 +0000 | [diff] [blame] | 127 | SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>; |
| 128 | def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP", |
| 129 | SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>; |
| 130 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 131 | |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 132 | def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER, |
| 133 | [SDNPHasChain]>; |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 134 | def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER, |
Evan Cheng | 11db068 | 2010-08-11 06:22:01 +0000 | [diff] [blame] | 135 | [SDNPHasChain]>; |
Bruno Cardoso Lopes | 9a76733 | 2011-06-14 04:58:37 +0000 | [diff] [blame] | 136 | def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH, |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 137 | [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>; |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 138 | |
Evan Cheng | f609bb8 | 2010-01-19 00:44:15 +0000 | [diff] [blame] | 139 | def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>; |
| 140 | |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 141 | def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET, |
Chris Lattner | 036609b | 2010-12-23 18:28:41 +0000 | [diff] [blame] | 142 | [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>; |
Dale Johannesen | 51e28e6 | 2010-06-03 21:09:53 +0000 | [diff] [blame] | 143 | |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 144 | |
| 145 | def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>; |
| 146 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 147 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 148 | // ARM Instruction Predicate Definitions. |
| 149 | // |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 150 | def HasV4T : Predicate<"Subtarget->hasV4TOps()">, |
| 151 | AssemblerPredicate<"HasV4TOps">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 152 | def NoV4T : Predicate<"!Subtarget->hasV4TOps()">; |
| 153 | def HasV5T : Predicate<"Subtarget->hasV5TOps()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 154 | def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, |
| 155 | AssemblerPredicate<"HasV5TEOps">; |
| 156 | def HasV6 : Predicate<"Subtarget->hasV6Ops()">, |
| 157 | AssemblerPredicate<"HasV6Ops">; |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 158 | def NoV6 : Predicate<"!Subtarget->hasV6Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 159 | def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, |
| 160 | AssemblerPredicate<"HasV6T2Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 161 | def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 162 | def HasV7 : Predicate<"Subtarget->hasV7Ops()">, |
| 163 | AssemblerPredicate<"HasV7Ops">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 164 | def NoVFP : Predicate<"!Subtarget->hasVFP2()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 165 | def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, |
| 166 | AssemblerPredicate<"FeatureVFP2">; |
| 167 | def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, |
| 168 | AssemblerPredicate<"FeatureVFP3">; |
| 169 | def HasNEON : Predicate<"Subtarget->hasNEON()">, |
| 170 | AssemblerPredicate<"FeatureNEON">; |
| 171 | def HasFP16 : Predicate<"Subtarget->hasFP16()">, |
| 172 | AssemblerPredicate<"FeatureFP16">; |
| 173 | def HasDivide : Predicate<"Subtarget->hasDivide()">, |
| 174 | AssemblerPredicate<"FeatureHWDiv">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 175 | def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 176 | AssemblerPredicate<"FeatureT2XtPk">; |
Jim Grosbach | a760398 | 2011-07-01 21:12:19 +0000 | [diff] [blame] | 177 | def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 178 | AssemblerPredicate<"FeatureDSPThumb2">; |
Jim Grosbach | 833c93c | 2010-11-01 16:59:54 +0000 | [diff] [blame] | 179 | def HasDB : Predicate<"Subtarget->hasDataBarrier()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 180 | AssemblerPredicate<"FeatureDB">; |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 181 | def HasMP : Predicate<"Subtarget->hasMPExtension()">, |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 182 | AssemblerPredicate<"FeatureMP">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 183 | def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">; |
David Goodwin | 42a83f2 | 2009-08-04 17:53:06 +0000 | [diff] [blame] | 184 | def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 185 | def IsThumb : Predicate<"Subtarget->isThumb()">, |
| 186 | AssemblerPredicate<"ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 187 | def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">; |
Evan Cheng | ebdeeab | 2011-07-08 01:53:10 +0000 | [diff] [blame] | 188 | def IsThumb2 : Predicate<"Subtarget->isThumb2()">, |
| 189 | AssemblerPredicate<"ModeThumb,FeatureThumb2">; |
| 190 | def IsARM : Predicate<"!Subtarget->isThumb()">, |
| 191 | AssemblerPredicate<"!ModeThumb">; |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 192 | def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">; |
| 193 | def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 194 | |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 195 | // FIXME: Eventually this will be just "hasV6T2Ops". |
Bill Wendling | 10ce7f3 | 2010-08-29 11:31:07 +0000 | [diff] [blame] | 196 | def UseMovt : Predicate<"Subtarget->useMovt()">; |
| 197 | def DontUseMovt : Predicate<"!Subtarget->useMovt()">; |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 198 | def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">; |
Jim Grosbach | 2676737 | 2010-03-24 22:31:46 +0000 | [diff] [blame] | 199 | |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 200 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 201 | // ARM Flag Definitions. |
| 202 | |
| 203 | class RegConstraint<string C> { |
| 204 | string Constraints = C; |
| 205 | } |
| 206 | |
| 207 | //===----------------------------------------------------------------------===// |
| 208 | // ARM specific transformation functions and pattern fragments. |
| 209 | // |
| 210 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 211 | // so_imm_neg_XFORM - Return a so_imm value packed into the format described for |
| 212 | // so_imm_neg def below. |
| 213 | def so_imm_neg_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 214 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 215 | }]>; |
| 216 | |
| 217 | // so_imm_not_XFORM - Return a so_imm value packed into the format described for |
| 218 | // so_imm_not def below. |
| 219 | def so_imm_not_XFORM : SDNodeXForm<imm, [{ |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 220 | return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 221 | }]>; |
| 222 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | /// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 224 | def imm1_15 : ImmLeaf<i32, [{ |
| 225 | return (int32_t)Imm >= 1 && (int32_t)Imm < 16; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 226 | }]>; |
| 227 | |
| 228 | /// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31]. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 229 | def imm16_31 : ImmLeaf<i32, [{ |
| 230 | return (int32_t)Imm >= 16 && (int32_t)Imm < 32; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 231 | }]>; |
| 232 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 233 | def so_imm_neg : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 234 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 235 | return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 236 | }], so_imm_neg_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 237 | |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 238 | def so_imm_not : |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 239 | PatLeaf<(imm), [{ |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 240 | return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1; |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 241 | }], so_imm_not_XFORM>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 242 | |
| 243 | // sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits. |
| 244 | def sext_16_node : PatLeaf<(i32 GPR:$a), [{ |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 245 | return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 246 | }]>; |
| 247 | |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 248 | /// Split a 32-bit immediate into two 16 bit parts. |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 249 | def hi16 : SDNodeXForm<imm, [{ |
| 250 | return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32); |
| 251 | }]>; |
| 252 | |
| 253 | def lo16AllZero : PatLeaf<(i32 imm), [{ |
| 254 | // Returns true if all low 16-bits are 0. |
| 255 | return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0; |
Anton Korobeynikov | 5cdc3a9 | 2009-11-24 00:44:37 +0000 | [diff] [blame] | 256 | }], hi16>; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 257 | |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 258 | /// imm0_65535 - An immediate is in the range [0.65535]. |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 259 | def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; } |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 260 | def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{ |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 261 | return Imm >= 0 && Imm < 65536; |
Jim Grosbach | fff76ee | 2011-07-13 20:10:10 +0000 | [diff] [blame] | 262 | }]> { |
| 263 | let ParserMatchClass = Imm0_65535AsmOperand; |
| 264 | } |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 265 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 266 | class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>; |
| 267 | class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 268 | |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 269 | /// adde and sube predicates - True based on whether the carry flag output |
| 270 | /// will be needed or not. |
| 271 | def adde_dead_carry : |
| 272 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 273 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 274 | def sube_dead_carry : |
| 275 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 276 | [{return !N->hasAnyUseOfValue(1);}]>; |
| 277 | def adde_live_carry : |
| 278 | PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS), |
| 279 | [{return N->hasAnyUseOfValue(1);}]>; |
| 280 | def sube_live_carry : |
| 281 | PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS), |
| 282 | [{return N->hasAnyUseOfValue(1);}]>; |
| 283 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 284 | // An 'and' node with a single use. |
| 285 | def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{ |
| 286 | return N->hasOneUse(); |
| 287 | }]>; |
| 288 | |
| 289 | // An 'xor' node with a single use. |
| 290 | def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{ |
| 291 | return N->hasOneUse(); |
| 292 | }]>; |
| 293 | |
Evan Cheng | 48575f6 | 2010-12-05 22:04:16 +0000 | [diff] [blame] | 294 | // An 'fmul' node with a single use. |
| 295 | def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{ |
| 296 | return N->hasOneUse(); |
| 297 | }]>; |
| 298 | |
| 299 | // An 'fadd' node which checks for single non-hazardous use. |
| 300 | def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{ |
| 301 | return hasNoVMLxHazardUse(N); |
| 302 | }]>; |
| 303 | |
| 304 | // An 'fsub' node which checks for single non-hazardous use. |
| 305 | def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{ |
| 306 | return hasNoVMLxHazardUse(N); |
| 307 | }]>; |
| 308 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 309 | //===----------------------------------------------------------------------===// |
| 310 | // Operand Definitions. |
| 311 | // |
| 312 | |
| 313 | // Branch target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 314 | // FIXME: rename brtarget to t2_brtarget |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 315 | def brtarget : Operand<OtherVT> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 316 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 317 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | c466b93 | 2010-11-11 18:04:49 +0000 | [diff] [blame] | 318 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 319 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 320 | // FIXME: get rid of this one? |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 321 | def uncondbrtarget : Operand<OtherVT> { |
| 322 | let EncoderMethod = "getUnconditionalBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 323 | let OperandType = "OPERAND_PCREL"; |
Owen Anderson | c266600 | 2010-12-13 19:31:11 +0000 | [diff] [blame] | 324 | } |
| 325 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 326 | // Branch target for ARM. Handles conditional/unconditional |
| 327 | def br_target : Operand<OtherVT> { |
| 328 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 329 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 330 | } |
| 331 | |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 332 | // Call target. |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 333 | // FIXME: rename bltarget to t2_bl_target? |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 334 | def bltarget : Operand<i32> { |
| 335 | // Encoded the same as branch targets. |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 336 | let EncoderMethod = "getBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 337 | let OperandType = "OPERAND_PCREL"; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 338 | } |
| 339 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 340 | // Call target for ARM. Handles conditional/unconditional |
| 341 | // FIXME: rename bl_target to t2_bltarget? |
| 342 | def bl_target : Operand<i32> { |
| 343 | // Encoded the same as branch targets. |
| 344 | let EncoderMethod = "getARMBranchTargetOpValue"; |
Benjamin Kramer | 3be41b7 | 2011-07-14 21:47:22 +0000 | [diff] [blame] | 345 | let OperandType = "OPERAND_PCREL"; |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 346 | } |
| 347 | |
| 348 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 349 | // A list of registers separated by comma. Used by load/store multiple. |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 350 | def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; } |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 351 | def reglist : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 352 | let EncoderMethod = "getRegisterListOpValue"; |
Bill Wendling | 04863d0 | 2010-11-13 10:40:19 +0000 | [diff] [blame] | 353 | let ParserMatchClass = RegListAsmOperand; |
| 354 | let PrintMethod = "printRegisterList"; |
| 355 | } |
| 356 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 357 | def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 358 | def dpr_reglist : Operand<i32> { |
| 359 | let EncoderMethod = "getRegisterListOpValue"; |
| 360 | let ParserMatchClass = DPRRegListAsmOperand; |
| 361 | let PrintMethod = "printRegisterList"; |
| 362 | } |
| 363 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 364 | def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; } |
Bill Wendling | 0f63075 | 2010-11-17 04:32:08 +0000 | [diff] [blame] | 365 | def spr_reglist : Operand<i32> { |
| 366 | let EncoderMethod = "getRegisterListOpValue"; |
| 367 | let ParserMatchClass = SPRRegListAsmOperand; |
| 368 | let PrintMethod = "printRegisterList"; |
| 369 | } |
| 370 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 371 | // An operand for the CONSTPOOL_ENTRY pseudo-instruction. |
| 372 | def cpinst_operand : Operand<i32> { |
| 373 | let PrintMethod = "printCPInstOperand"; |
| 374 | } |
| 375 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 376 | // Local PC labels. |
| 377 | def pclabel : Operand<i32> { |
| 378 | let PrintMethod = "printPCLabel"; |
| 379 | } |
| 380 | |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 381 | // ADR instruction labels. |
| 382 | def adrlabel : Operand<i32> { |
| 383 | let EncoderMethod = "getAdrLabelOpValue"; |
| 384 | } |
| 385 | |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 386 | def neon_vcvt_imm32 : Operand<i32> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 387 | let EncoderMethod = "getNEONVcvtImm32OpValue"; |
Owen Anderson | 498ec20 | 2010-10-27 22:49:00 +0000 | [diff] [blame] | 388 | } |
| 389 | |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 390 | // rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24. |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 391 | def rot_imm_XFORM: SDNodeXForm<imm, [{ |
| 392 | switch (N->getZExtValue()){ |
| 393 | default: assert(0); |
| 394 | case 0: return CurDAG->getTargetConstant(0, MVT::i32); |
| 395 | case 8: return CurDAG->getTargetConstant(1, MVT::i32); |
| 396 | case 16: return CurDAG->getTargetConstant(2, MVT::i32); |
| 397 | case 24: return CurDAG->getTargetConstant(3, MVT::i32); |
| 398 | } |
| 399 | }]>; |
| 400 | def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{ |
| 401 | int32_t v = N->getZExtValue(); |
| 402 | return v == 8 || v == 16 || v == 24; }], |
| 403 | rot_imm_XFORM> { |
| 404 | let PrintMethod = "printRotImmOperand"; |
Jim Grosbach | b35ad41 | 2010-10-13 19:56:10 +0000 | [diff] [blame] | 405 | } |
| 406 | |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 407 | // shift_imm: An integer that encodes a shift amount and the type of shift |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 408 | // (asr or lsl). The 6-bit immediate encodes as: |
| 409 | // {5} 0 ==> lsl |
| 410 | // 1 asr |
| 411 | // {4-0} imm5 shift amount. |
| 412 | // asr #32 encoded as imm5 == 0. |
| 413 | def ShifterImmAsmOperand : AsmOperandClass { |
| 414 | let Name = "ShifterImm"; |
| 415 | let ParserMethod = "parseShifterImm"; |
| 416 | } |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 417 | def shift_imm : Operand<i32> { |
| 418 | let PrintMethod = "printShiftImmOperand"; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 419 | let ParserMatchClass = ShifterImmAsmOperand; |
Bob Wilson | 22f5dc7 | 2010-08-16 18:27:34 +0000 | [diff] [blame] | 420 | } |
| 421 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 422 | // shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm. |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 423 | def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 424 | def so_reg_reg : Operand<i32>, // reg reg imm |
| 425 | ComplexPattern<i32, 3, "SelectRegShifterOperand", |
| 426 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 427 | let EncoderMethod = "getSORegRegOpValue"; |
| 428 | let PrintMethod = "printSORegRegOperand"; |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 429 | let ParserMatchClass = ShiftedRegAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 430 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 431 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 432 | |
Jim Grosbach | af6981f | 2011-07-25 20:49:51 +0000 | [diff] [blame] | 433 | def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 434 | def so_reg_imm : Operand<i32>, // reg imm |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 435 | ComplexPattern<i32, 2, "SelectImmShifterOperand", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 436 | [shl, srl, sra, rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 437 | let EncoderMethod = "getSORegImmOpValue"; |
| 438 | let PrintMethod = "printSORegImmOperand"; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 439 | let ParserMatchClass = ShiftedImmAsmOperand; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 440 | let MIOperandInfo = (ops GPR, i32imm); |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 441 | } |
| 442 | |
| 443 | // FIXME: Does this need to be distinct from so_reg? |
| 444 | def shift_so_reg_reg : Operand<i32>, // reg reg imm |
| 445 | ComplexPattern<i32, 3, "SelectShiftRegShifterOperand", |
| 446 | [shl,srl,sra,rotr]> { |
| 447 | let EncoderMethod = "getSORegRegOpValue"; |
| 448 | let PrintMethod = "printSORegRegOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 449 | let MIOperandInfo = (ops GPR, GPR, i32imm); |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 450 | } |
| 451 | |
Jim Grosbach | e8606dc | 2011-07-13 17:50:29 +0000 | [diff] [blame] | 452 | // FIXME: Does this need to be distinct from so_reg? |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 453 | def shift_so_reg_imm : Operand<i32>, // reg reg imm |
| 454 | ComplexPattern<i32, 2, "SelectShiftImmShifterOperand", |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 455 | [shl,srl,sra,rotr]> { |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 456 | let EncoderMethod = "getSORegImmOpValue"; |
| 457 | let PrintMethod = "printSORegImmOperand"; |
Jim Grosbach | e4616ac | 2011-07-25 21:04:58 +0000 | [diff] [blame] | 458 | let MIOperandInfo = (ops GPR, i32imm); |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 459 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 460 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 461 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 462 | // so_imm - Match a 32-bit shifter_operand immediate operand, which is an |
Bob Wilson | 0998994 | 2011-02-07 17:43:06 +0000 | [diff] [blame] | 463 | // 8-bit immediate rotated by an arbitrary number of bits. |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 464 | def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; } |
Eli Friedman | c573e2c | 2011-04-29 22:48:03 +0000 | [diff] [blame] | 465 | def so_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 466 | return ARM_AM::getSOImmVal(Imm) != -1; |
| 467 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 468 | let EncoderMethod = "getSOImmOpValue"; |
Jim Grosbach | 6bc1dbc | 2011-07-19 16:50:30 +0000 | [diff] [blame] | 469 | let ParserMatchClass = SOImmAsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 470 | } |
| 471 | |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 472 | // Break so_imm's up into two pieces. This handles immediates with up to 16 |
| 473 | // bits set in them. This uses so_imm2part to match and so_imm2part_[12] to |
| 474 | // get the first/second pieces. |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 475 | def so_imm2part : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 476 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
Evan Cheng | 11c11f8 | 2010-11-12 23:46:13 +0000 | [diff] [blame] | 477 | }]>; |
| 478 | |
| 479 | /// arm_i32imm - True for +V6T2, or true only if so_imm2part is true. |
| 480 | /// |
| 481 | def arm_i32imm : PatLeaf<(imm), [{ |
| 482 | if (Subtarget->hasV6T2Ops()) |
| 483 | return true; |
| 484 | return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue()); |
| 485 | }]>; |
Evan Cheng | c70d184 | 2007-03-20 08:11:30 +0000 | [diff] [blame] | 486 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 487 | /// imm0_7 predicate - Immediate in the range [0,31]. |
| 488 | def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; } |
| 489 | def imm0_7 : Operand<i32>, ImmLeaf<i32, [{ |
| 490 | return Imm >= 0 && Imm < 8; |
| 491 | }]> { |
| 492 | let ParserMatchClass = Imm0_7AsmOperand; |
| 493 | } |
| 494 | |
| 495 | /// imm0_15 predicate - Immediate in the range [0,31]. |
| 496 | def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; } |
| 497 | def imm0_15 : Operand<i32>, ImmLeaf<i32, [{ |
| 498 | return Imm >= 0 && Imm < 16; |
| 499 | }]> { |
| 500 | let ParserMatchClass = Imm0_15AsmOperand; |
| 501 | } |
| 502 | |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 503 | /// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31]. |
Jim Grosbach | 7c6e42e | 2011-07-21 23:26:25 +0000 | [diff] [blame] | 504 | def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; } |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 505 | def imm0_31 : Operand<i32>, ImmLeaf<i32, [{ |
| 506 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 3d5ab36 | 2011-07-26 16:44:05 +0000 | [diff] [blame] | 507 | }]> { |
| 508 | let ParserMatchClass = Imm0_31AsmOperand; |
| 509 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 510 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 511 | /// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'. |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 512 | def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{ |
| 513 | return Imm >= 0 && Imm < 32; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 514 | }]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 515 | let EncoderMethod = "getImmMinusOneOpValue"; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 516 | let DecoderMethod = "DecodeImmMinusOneOperand"; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 517 | } |
| 518 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 519 | // imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference |
| 520 | // a relocatable expression. |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 521 | // |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 522 | // FIXME: This really needs a Thumb version separate from the ARM version. |
| 523 | // While the range is the same, and can thus use the same match class, |
| 524 | // the encoding is different so it should have a different encoder method. |
| 525 | def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; } |
| 526 | def imm0_65535_expr : Operand<i32> { |
Evan Cheng | 7597212 | 2011-01-13 07:58:56 +0000 | [diff] [blame] | 527 | let EncoderMethod = "getHiLo16ImmOpValue"; |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 528 | let ParserMatchClass = Imm0_65535ExprAsmOperand; |
Jason W Kim | 837caa9 | 2010-11-18 23:37:15 +0000 | [diff] [blame] | 529 | } |
| 530 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 531 | /// imm24b - True if the 32-bit immediate is encodable in 24 bits. |
| 532 | def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; } |
| 533 | def imm24b : Operand<i32>, ImmLeaf<i32, [{ |
| 534 | return Imm >= 0 && Imm <= 0xffffff; |
| 535 | }]> { |
| 536 | let ParserMatchClass = Imm24bitAsmOperand; |
| 537 | } |
| 538 | |
| 539 | |
Evan Cheng | a9688c4 | 2010-12-11 04:11:38 +0000 | [diff] [blame] | 540 | /// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield |
| 541 | /// e.g., 0xf000ffff |
| 542 | def bf_inv_mask_imm : Operand<i32>, |
| 543 | PatLeaf<(imm), [{ |
| 544 | return ARM::isBitFieldInvertedMask(N->getZExtValue()); |
| 545 | }] > { |
| 546 | let EncoderMethod = "getBitfieldInvertedMaskOpValue"; |
| 547 | let PrintMethod = "printBitfieldInvMaskImmOperand"; |
| 548 | } |
| 549 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 550 | /// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 551 | def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 552 | return isInt<5>(Imm); |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 553 | }]>; |
| 554 | |
| 555 | /// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p |
Eric Christopher | 8f232d3 | 2011-04-28 05:49:04 +0000 | [diff] [blame] | 556 | def width_imm : Operand<i32>, ImmLeaf<i32, [{ |
| 557 | return Imm > 0 && Imm <= 32; |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 558 | }] > { |
| 559 | let EncoderMethod = "getMsbOpValue"; |
| 560 | } |
| 561 | |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 562 | def imm1_32_XFORM: SDNodeXForm<imm, [{ |
| 563 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 564 | }]>; |
| 565 | def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; } |
| 566 | def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }], |
| 567 | imm1_32_XFORM> { |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 568 | let PrintMethod = "printImmPlusOneOperand"; |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 569 | let ParserMatchClass = Imm1_32AsmOperand; |
Bruno Cardoso Lopes | 895c1e2 | 2011-05-31 03:33:27 +0000 | [diff] [blame] | 570 | } |
| 571 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 572 | def imm1_16_XFORM: SDNodeXForm<imm, [{ |
| 573 | return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32); |
| 574 | }]>; |
| 575 | def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; } |
| 576 | def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }], |
| 577 | imm1_16_XFORM> { |
| 578 | let PrintMethod = "printImmPlusOneOperand"; |
| 579 | let ParserMatchClass = Imm1_16AsmOperand; |
| 580 | } |
| 581 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 582 | // Define ARM specific addressing modes. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 583 | // addrmode_imm12 := reg +/- imm12 |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 584 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 585 | def addrmode_imm12 : Operand<i32>, |
| 586 | ComplexPattern<i32, 2, "SelectAddrModeImm12", []> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 587 | // 12-bit immediate operand. Note that instructions using this encode |
| 588 | // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other |
| 589 | // immediate values are as normal. |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 590 | |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 591 | let EncoderMethod = "getAddrModeImm12OpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 592 | let PrintMethod = "printAddrModeImm12Operand"; |
| 593 | let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm); |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 594 | } |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 595 | // ldst_so_reg := reg +/- reg shop imm |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 596 | // |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 597 | def ldst_so_reg : Operand<i32>, |
| 598 | ComplexPattern<i32, 3, "SelectLdStSOReg", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 599 | let EncoderMethod = "getLdStSORegOpValue"; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 600 | // FIXME: Simplify the printer |
Jim Grosbach | 8289162 | 2010-09-29 19:03:54 +0000 | [diff] [blame] | 601 | let PrintMethod = "printAddrMode2Operand"; |
| 602 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 603 | } |
| 604 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 605 | // addrmode2 := reg +/- imm12 |
| 606 | // := reg +/- reg shop imm |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 607 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 608 | def MemMode2AsmOperand : AsmOperandClass { |
| 609 | let Name = "MemMode2"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 610 | let ParserMethod = "parseMemMode2Operand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 611 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 612 | def addrmode2 : Operand<i32>, |
| 613 | ComplexPattern<i32, 3, "SelectAddrMode2", []> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 614 | let EncoderMethod = "getAddrMode2OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 615 | let PrintMethod = "printAddrMode2Operand"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 616 | let ParserMatchClass = MemMode2AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 617 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 618 | } |
| 619 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 620 | def am2offset_reg : Operand<i32>, |
| 621 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg", |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 622 | [], [SDNPWantRoot]> { |
Jim Grosbach | 683fc3e | 2010-12-10 20:53:44 +0000 | [diff] [blame] | 623 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 624 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 625 | let MIOperandInfo = (ops GPR, i32imm); |
| 626 | } |
| 627 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 628 | def am2offset_imm : Operand<i32>, |
| 629 | ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm", |
| 630 | [], [SDNPWantRoot]> { |
| 631 | let EncoderMethod = "getAddrMode2OffsetOpValue"; |
| 632 | let PrintMethod = "printAddrMode2OffsetOperand"; |
| 633 | let MIOperandInfo = (ops GPR, i32imm); |
| 634 | } |
| 635 | |
| 636 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 637 | // addrmode3 := reg +/- reg |
| 638 | // addrmode3 := reg +/- imm8 |
| 639 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 640 | def MemMode3AsmOperand : AsmOperandClass { |
| 641 | let Name = "MemMode3"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 642 | let ParserMethod = "parseMemMode3Operand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 643 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 644 | def addrmode3 : Operand<i32>, |
| 645 | ComplexPattern<i32, 3, "SelectAddrMode3", []> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 646 | let EncoderMethod = "getAddrMode3OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 647 | let PrintMethod = "printAddrMode3Operand"; |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 648 | let ParserMatchClass = MemMode3AsmOperand; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 649 | let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm); |
| 650 | } |
| 651 | |
| 652 | def am3offset : Operand<i32>, |
Chris Lattner | 52a261b | 2010-09-21 20:31:19 +0000 | [diff] [blame] | 653 | ComplexPattern<i32, 2, "SelectAddrMode3Offset", |
| 654 | [], [SDNPWantRoot]> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 655 | let EncoderMethod = "getAddrMode3OffsetOpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 656 | let PrintMethod = "printAddrMode3OffsetOperand"; |
| 657 | let MIOperandInfo = (ops GPR, i32imm); |
| 658 | } |
| 659 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 660 | // ldstm_mode := {ia, ib, da, db} |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 661 | // |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 662 | def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> { |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 663 | let EncoderMethod = "getLdStmModeOpValue"; |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 664 | let PrintMethod = "printLdStmModeOperand"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 665 | } |
| 666 | |
| 667 | // addrmode5 := reg +/- imm8*4 |
| 668 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 669 | def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 670 | def addrmode5 : Operand<i32>, |
| 671 | ComplexPattern<i32, 2, "SelectAddrMode5", []> { |
| 672 | let PrintMethod = "printAddrMode5Operand"; |
Bob Wilson | 815baeb | 2010-03-13 01:08:20 +0000 | [diff] [blame] | 673 | let MIOperandInfo = (ops GPR:$base, i32imm); |
Bill Wendling | 5991487 | 2010-11-08 00:39:58 +0000 | [diff] [blame] | 674 | let ParserMatchClass = MemMode5AsmOperand; |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 675 | let EncoderMethod = "getAddrMode5OpValue"; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 676 | } |
| 677 | |
Bob Wilson | d3a0765 | 2011-02-07 17:43:09 +0000 | [diff] [blame] | 678 | // addrmode6 := reg with optional alignment |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 679 | // |
| 680 | def addrmode6 : Operand<i32>, |
Bob Wilson | 665814b | 2010-11-01 23:40:51 +0000 | [diff] [blame] | 681 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 682 | let PrintMethod = "printAddrMode6Operand"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 683 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 684 | let EncoderMethod = "getAddrMode6AddressOpValue"; |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 685 | } |
| 686 | |
Bob Wilson | da52506 | 2011-02-25 06:42:42 +0000 | [diff] [blame] | 687 | def am6offset : Operand<i32>, |
| 688 | ComplexPattern<i32, 1, "SelectAddrMode6Offset", |
| 689 | [], [SDNPWantRoot]> { |
Bob Wilson | 226036e | 2010-03-20 22:13:40 +0000 | [diff] [blame] | 690 | let PrintMethod = "printAddrMode6OffsetOperand"; |
| 691 | let MIOperandInfo = (ops GPR); |
Chris Lattner | 2ac1902 | 2010-11-15 05:19:05 +0000 | [diff] [blame] | 692 | let EncoderMethod = "getAddrMode6OffsetOpValue"; |
Bob Wilson | 8b024a5 | 2009-07-01 23:16:05 +0000 | [diff] [blame] | 693 | } |
| 694 | |
Mon P Wang | 183c627 | 2011-05-09 17:47:27 +0000 | [diff] [blame] | 695 | // Special version of addrmode6 to handle alignment encoding for VST1/VLD1 |
| 696 | // (single element from one lane) for size 32. |
| 697 | def addrmode6oneL32 : Operand<i32>, |
| 698 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 699 | let PrintMethod = "printAddrMode6Operand"; |
| 700 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 701 | let EncoderMethod = "getAddrMode6OneLane32AddressOpValue"; |
| 702 | } |
| 703 | |
Bob Wilson | 8e0c7b5 | 2010-11-30 00:00:42 +0000 | [diff] [blame] | 704 | // Special version of addrmode6 to handle alignment encoding for VLD-dup |
| 705 | // instructions, specifically VLD4-dup. |
| 706 | def addrmode6dup : Operand<i32>, |
| 707 | ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{ |
| 708 | let PrintMethod = "printAddrMode6Operand"; |
| 709 | let MIOperandInfo = (ops GPR:$addr, i32imm); |
| 710 | let EncoderMethod = "getAddrMode6DupAddressOpValue"; |
| 711 | } |
| 712 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 713 | // addrmodepc := pc + reg |
| 714 | // |
| 715 | def addrmodepc : Operand<i32>, |
| 716 | ComplexPattern<i32, 2, "SelectAddrModePC", []> { |
| 717 | let PrintMethod = "printAddrModePCOperand"; |
| 718 | let MIOperandInfo = (ops GPR, i32imm); |
| 719 | } |
| 720 | |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 721 | // addrmode7 := reg |
| 722 | // Used by load/store exclusive instructions. Useful to enable right assembly |
| 723 | // parsing and printing. Not used for any codegen matching. |
| 724 | // |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 725 | def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; } |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 726 | def addrmode7 : Operand<i32> { |
| 727 | let PrintMethod = "printAddrMode7Operand"; |
| 728 | let MIOperandInfo = (ops GPR); |
| 729 | let ParserMatchClass = MemMode7AsmOperand; |
| 730 | } |
| 731 | |
Bob Wilson | 4f38b38 | 2009-08-21 21:58:55 +0000 | [diff] [blame] | 732 | def nohash_imm : Operand<i32> { |
| 733 | let PrintMethod = "printNoHashImmediate"; |
Anton Korobeynikov | 8e9ece7 | 2009-08-08 23:10:41 +0000 | [diff] [blame] | 734 | } |
| 735 | |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 736 | def CoprocNumAsmOperand : AsmOperandClass { |
| 737 | let Name = "CoprocNum"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 738 | let ParserMethod = "parseCoprocNumOperand"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 739 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 740 | def p_imm : Operand<i32> { |
| 741 | let PrintMethod = "printPImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 742 | let ParserMatchClass = CoprocNumAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 743 | } |
| 744 | |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 745 | def CoprocRegAsmOperand : AsmOperandClass { |
| 746 | let Name = "CoprocReg"; |
Jim Grosbach | 4390429 | 2011-07-25 20:14:50 +0000 | [diff] [blame] | 747 | let ParserMethod = "parseCoprocRegOperand"; |
Jim Grosbach | 1610a70 | 2011-07-25 20:06:30 +0000 | [diff] [blame] | 748 | } |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 749 | def c_imm : Operand<i32> { |
| 750 | let PrintMethod = "printCImmediate"; |
Bruno Cardoso Lopes | fafde7f | 2011-02-07 21:41:25 +0000 | [diff] [blame] | 751 | let ParserMatchClass = CoprocRegAsmOperand; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 752 | } |
| 753 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 754 | //===----------------------------------------------------------------------===// |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 755 | |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 756 | include "ARMInstrFormats.td" |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 757 | |
| 758 | //===----------------------------------------------------------------------===// |
Evan Cheng | 37f25d9 | 2008-08-28 23:39:26 +0000 | [diff] [blame] | 759 | // Multiclass helpers... |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 760 | // |
| 761 | |
Evan Cheng | 3924f78 | 2008-08-29 07:36:24 +0000 | [diff] [blame] | 762 | /// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 763 | /// binop that produces a value. |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 764 | multiclass AsI1_bin_irs<bits<4> opcod, string opc, |
| 765 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 766 | PatFrag opnode, string baseOpc, bit Commutable = 0> { |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 767 | // The register-immediate version is re-materializable. This is useful |
| 768 | // in particular for taking the address of a local. |
| 769 | let isReMaterializable = 1 in { |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 770 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 771 | iii, opc, "\t$Rd, $Rn, $imm", |
| 772 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 773 | bits<4> Rd; |
| 774 | bits<4> Rn; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 775 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 776 | let Inst{25} = 1; |
Jim Grosbach | 0de6ab3 | 2010-10-12 17:11:26 +0000 | [diff] [blame] | 777 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 778 | let Inst{15-12} = Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 779 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 780 | } |
Jim Grosbach | 663e339 | 2010-08-30 19:49:58 +0000 | [diff] [blame] | 781 | } |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 782 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 783 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 784 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 785 | bits<4> Rd; |
| 786 | bits<4> Rn; |
| 787 | bits<4> Rm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 788 | let Inst{25} = 0; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 789 | let isCommutable = Commutable; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 790 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 791 | let Inst{15-12} = Rd; |
| 792 | let Inst{11-4} = 0b00000000; |
| 793 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 794 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 795 | |
| 796 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 797 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 798 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 799 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 800 | bits<4> Rd; |
| 801 | bits<4> Rn; |
Jim Grosbach | ef324d7 | 2010-10-12 23:53:58 +0000 | [diff] [blame] | 802 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 803 | let Inst{25} = 0; |
Jim Grosbach | 42fac8e | 2010-10-11 23:16:21 +0000 | [diff] [blame] | 804 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 805 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 806 | let Inst{11-5} = shift{11-5}; |
| 807 | let Inst{4} = 0; |
| 808 | let Inst{3-0} = shift{3-0}; |
| 809 | } |
| 810 | |
| 811 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 812 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 813 | iis, opc, "\t$Rd, $Rn, $shift", |
| 814 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 815 | bits<4> Rd; |
| 816 | bits<4> Rn; |
| 817 | bits<12> shift; |
| 818 | let Inst{25} = 0; |
| 819 | let Inst{19-16} = Rn; |
| 820 | let Inst{15-12} = Rd; |
| 821 | let Inst{11-8} = shift{11-8}; |
| 822 | let Inst{7} = 0; |
| 823 | let Inst{6-5} = shift{6-5}; |
| 824 | let Inst{4} = 1; |
| 825 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 826 | } |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 827 | |
| 828 | // Assembly aliases for optional destination operand when it's the same |
| 829 | // as the source operand. |
| 830 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 831 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 832 | so_imm:$imm, pred:$p, |
| 833 | cc_out:$s)>, |
| 834 | Requires<[IsARM]>; |
| 835 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 836 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 837 | GPR:$Rm, pred:$p, |
| 838 | cc_out:$s)>, |
| 839 | Requires<[IsARM]>; |
| 840 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 841 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 842 | so_reg_imm:$shift, pred:$p, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 843 | cc_out:$s)>, |
| 844 | Requires<[IsARM]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 845 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 846 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 847 | so_reg_reg:$shift, pred:$p, |
| 848 | cc_out:$s)>, |
| 849 | Requires<[IsARM]>; |
| 850 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 851 | } |
| 852 | |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 853 | /// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the |
Bob Wilson | a3e8bf8 | 2009-10-06 20:18:46 +0000 | [diff] [blame] | 854 | /// instruction modifies the CPSR register. |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 855 | let isCodeGenOnly = 1, Defs = [CPSR] in { |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 856 | multiclass AI1_bin_s_irs<bits<4> opcod, string opc, |
| 857 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 858 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 859 | def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 860 | iii, opc, "\t$Rd, $Rn, $imm", |
| 861 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> { |
| 862 | bits<4> Rd; |
| 863 | bits<4> Rn; |
| 864 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 865 | let Inst{25} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 866 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 867 | let Inst{19-16} = Rn; |
| 868 | let Inst{15-12} = Rd; |
| 869 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 870 | } |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 871 | def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 872 | iir, opc, "\t$Rd, $Rn, $Rm", |
| 873 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 874 | bits<4> Rd; |
| 875 | bits<4> Rn; |
| 876 | bits<4> Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 877 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 878 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 879 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 880 | let Inst{19-16} = Rn; |
| 881 | let Inst{15-12} = Rd; |
| 882 | let Inst{11-4} = 0b00000000; |
| 883 | let Inst{3-0} = Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 884 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 885 | def rsi : AI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 886 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 887 | iis, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 888 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 889 | bits<4> Rd; |
| 890 | bits<4> Rn; |
| 891 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 892 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 893 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 894 | let Inst{19-16} = Rn; |
| 895 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 896 | let Inst{11-5} = shift{11-5}; |
| 897 | let Inst{4} = 0; |
| 898 | let Inst{3-0} = shift{3-0}; |
| 899 | } |
| 900 | |
| 901 | def rsr : AI1<opcod, (outs GPR:$Rd), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 902 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 903 | iis, opc, "\t$Rd, $Rn, $shift", |
| 904 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> { |
| 905 | bits<4> Rd; |
| 906 | bits<4> Rn; |
| 907 | bits<12> shift; |
| 908 | let Inst{25} = 0; |
| 909 | let Inst{20} = 1; |
| 910 | let Inst{19-16} = Rn; |
| 911 | let Inst{15-12} = Rd; |
| 912 | let Inst{11-8} = shift{11-8}; |
| 913 | let Inst{7} = 0; |
| 914 | let Inst{6-5} = shift{6-5}; |
| 915 | let Inst{4} = 1; |
| 916 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 917 | } |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 918 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 919 | } |
| 920 | |
| 921 | /// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 922 | /// patterns. Similar to AsI1_bin_irs except the instruction does not produce |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 923 | /// a explicit result, only implicitly set CPSR. |
Bill Wendling | 0cce3dd | 2010-08-11 00:22:27 +0000 | [diff] [blame] | 924 | let isCompare = 1, Defs = [CPSR] in { |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 925 | multiclass AI1_cmp_irs<bits<4> opcod, string opc, |
| 926 | InstrItinClass iii, InstrItinClass iir, InstrItinClass iis, |
| 927 | PatFrag opnode, bit Commutable = 0> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 928 | def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii, |
| 929 | opc, "\t$Rn, $imm", |
| 930 | [(opnode GPR:$Rn, so_imm:$imm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 931 | bits<4> Rn; |
| 932 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 933 | let Inst{25} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 934 | let Inst{20} = 1; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 935 | let Inst{19-16} = Rn; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 936 | let Inst{15-12} = 0b0000; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 937 | let Inst{11-0} = imm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 938 | } |
| 939 | def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir, |
| 940 | opc, "\t$Rn, $Rm", |
| 941 | [(opnode GPR:$Rn, GPR:$Rm)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 942 | bits<4> Rn; |
| 943 | bits<4> Rm; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 944 | let isCommutable = Commutable; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 945 | let Inst{25} = 0; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 946 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 947 | let Inst{19-16} = Rn; |
| 948 | let Inst{15-12} = 0b0000; |
| 949 | let Inst{11-4} = 0b00000000; |
| 950 | let Inst{3-0} = Rm; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 951 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 952 | def rsi : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 953 | (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis, |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 954 | opc, "\t$Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 955 | [(opnode GPR:$Rn, so_reg_imm:$shift)]> { |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 956 | bits<4> Rn; |
| 957 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 958 | let Inst{25} = 0; |
Jim Grosbach | 89c898f | 2010-10-13 00:50:27 +0000 | [diff] [blame] | 959 | let Inst{20} = 1; |
Jim Grosbach | 28b1082 | 2010-11-02 17:59:04 +0000 | [diff] [blame] | 960 | let Inst{19-16} = Rn; |
| 961 | let Inst{15-12} = 0b0000; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 962 | let Inst{11-5} = shift{11-5}; |
| 963 | let Inst{4} = 0; |
| 964 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 965 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 966 | def rsr : AI1<opcod, (outs), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 967 | (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 968 | opc, "\t$Rn, $shift", |
| 969 | [(opnode GPR:$Rn, so_reg_reg:$shift)]> { |
| 970 | bits<4> Rn; |
| 971 | bits<12> shift; |
| 972 | let Inst{25} = 0; |
| 973 | let Inst{20} = 1; |
| 974 | let Inst{19-16} = Rn; |
| 975 | let Inst{15-12} = 0b0000; |
| 976 | let Inst{11-8} = shift{11-8}; |
| 977 | let Inst{7} = 0; |
| 978 | let Inst{6-5} = shift{6-5}; |
| 979 | let Inst{4} = 1; |
| 980 | let Inst{3-0} = shift{3-0}; |
| 981 | } |
| 982 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 983 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 984 | } |
| 985 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 986 | /// AI_ext_rrot - A unary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 987 | /// register and one whose operand is a register rotated by 8/16/24. |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 988 | /// FIXME: Remove the 'r' variant. Its rot_imm is zero. |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 989 | class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> |
| 990 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 991 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", |
| 992 | [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 993 | Requires<[IsARM, HasV6]> { |
| 994 | bits<4> Rd; |
| 995 | bits<4> Rm; |
| 996 | bits<2> rot; |
| 997 | let Inst{19-16} = 0b1111; |
| 998 | let Inst{15-12} = Rd; |
| 999 | let Inst{11-10} = rot; |
| 1000 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1001 | } |
| 1002 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 1003 | class AI_ext_rrot_np<bits<8> opcod, string opc> |
| 1004 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot), |
| 1005 | IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>, |
| 1006 | Requires<[IsARM, HasV6]> { |
| 1007 | bits<2> rot; |
| 1008 | let Inst{19-16} = 0b1111; |
| 1009 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1010 | } |
| 1011 | |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 1012 | /// AI_exta_rrot - A binary operation with two forms: one whose operand is a |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1013 | /// register and one whose operand is a register rotated by 8/16/24. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1014 | class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> |
| 1015 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot), |
| 1016 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", |
| 1017 | [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>, |
| 1018 | Requires<[IsARM, HasV6]> { |
| 1019 | bits<4> Rd; |
| 1020 | bits<4> Rm; |
| 1021 | bits<4> Rn; |
| 1022 | bits<2> rot; |
| 1023 | let Inst{19-16} = Rn; |
| 1024 | let Inst{15-12} = Rd; |
| 1025 | let Inst{11-10} = rot; |
| 1026 | let Inst{9-4} = 0b000111; |
| 1027 | let Inst{3-0} = Rm; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1028 | } |
| 1029 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 1030 | class AI_exta_rrot_np<bits<8> opcod, string opc> |
| 1031 | : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot), |
| 1032 | IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>, |
| 1033 | Requires<[IsARM, HasV6]> { |
| 1034 | bits<4> Rn; |
| 1035 | bits<2> rot; |
| 1036 | let Inst{19-16} = Rn; |
| 1037 | let Inst{11-10} = rot; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1038 | } |
| 1039 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 1040 | /// AI1_adde_sube_irs - Define instructions and patterns for adde and sube. |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1041 | multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1042 | string baseOpc, bit Commutable = 0> { |
| 1043 | let Uses = [CPSR] in { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1044 | def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 1045 | DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm", |
| 1046 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1047 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1048 | bits<4> Rd; |
| 1049 | bits<4> Rn; |
| 1050 | bits<12> imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1051 | let Inst{25} = 1; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1052 | let Inst{15-12} = Rd; |
| 1053 | let Inst{19-16} = Rn; |
| 1054 | let Inst{11-0} = imm; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1055 | } |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1056 | def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 1057 | DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm", |
| 1058 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1059 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1060 | bits<4> Rd; |
| 1061 | bits<4> Rn; |
| 1062 | bits<4> Rm; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 1063 | let Inst{11-4} = 0b00000000; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1064 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1065 | let isCommutable = Commutable; |
| 1066 | let Inst{3-0} = Rm; |
| 1067 | let Inst{15-12} = Rd; |
| 1068 | let Inst{19-16} = Rn; |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 1069 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1070 | def rsi : AsI1<opcod, (outs GPR:$Rd), |
| 1071 | (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1072 | DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1073 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 1074 | Requires<[IsARM]> { |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1075 | bits<4> Rd; |
| 1076 | bits<4> Rn; |
| 1077 | bits<12> shift; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1078 | let Inst{25} = 0; |
Jim Grosbach | 24989ec | 2010-10-13 18:00:52 +0000 | [diff] [blame] | 1079 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1080 | let Inst{15-12} = Rd; |
| 1081 | let Inst{11-5} = shift{11-5}; |
| 1082 | let Inst{4} = 0; |
| 1083 | let Inst{3-0} = shift{3-0}; |
| 1084 | } |
| 1085 | def rsr : AsI1<opcod, (outs GPR:$Rd), |
| 1086 | (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 1087 | DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1088 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>, |
| 1089 | Requires<[IsARM]> { |
| 1090 | bits<4> Rd; |
| 1091 | bits<4> Rn; |
| 1092 | bits<12> shift; |
| 1093 | let Inst{25} = 0; |
| 1094 | let Inst{19-16} = Rn; |
| 1095 | let Inst{15-12} = Rd; |
| 1096 | let Inst{11-8} = shift{11-8}; |
| 1097 | let Inst{7} = 0; |
| 1098 | let Inst{6-5} = shift{6-5}; |
| 1099 | let Inst{4} = 1; |
| 1100 | let Inst{3-0} = shift{3-0}; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1101 | } |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1102 | } |
| 1103 | // Assembly aliases for optional destination operand when it's the same |
| 1104 | // as the source operand. |
| 1105 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"), |
| 1106 | (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn, |
| 1107 | so_imm:$imm, pred:$p, |
| 1108 | cc_out:$s)>, |
| 1109 | Requires<[IsARM]>; |
| 1110 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"), |
| 1111 | (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn, |
| 1112 | GPR:$Rm, pred:$p, |
| 1113 | cc_out:$s)>, |
| 1114 | Requires<[IsARM]>; |
| 1115 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1116 | (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn, |
| 1117 | so_reg_imm:$shift, pred:$p, |
| 1118 | cc_out:$s)>, |
| 1119 | Requires<[IsARM]>; |
| 1120 | def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"), |
| 1121 | (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn, |
| 1122 | so_reg_reg:$shift, pred:$p, |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 1123 | cc_out:$s)>, |
| 1124 | Requires<[IsARM]>; |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1125 | } |
| 1126 | |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 1127 | // Carry setting variants |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 1128 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 1129 | let usesCustomInserter = 1 in { |
Owen Anderson | 7670601 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 1130 | multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> { |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1131 | def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1132 | 4, IIC_iALUi, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 1133 | [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>; |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 1134 | def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1135 | 4, IIC_iALUr, |
Owen Anderson | 78a5469 | 2011-04-11 20:12:19 +0000 | [diff] [blame] | 1136 | [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> { |
| 1137 | let isCommutable = Commutable; |
| 1138 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1139 | def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1140 | 4, IIC_iALUsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 1141 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>; |
| 1142 | def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 1143 | 4, IIC_iALUsr, |
| 1144 | [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1145 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 1146 | } |
| 1147 | |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1148 | let canFoldAsLoad = 1, isReMaterializable = 1 in { |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1149 | multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1150 | InstrItinClass iir, PatFrag opnode> { |
| 1151 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1152 | // GPR and a constrained immediate so that we can use this to match |
| 1153 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1154 | def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1155 | AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr", |
| 1156 | [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1157 | bits<4> Rt; |
| 1158 | bits<17> addr; |
| 1159 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1160 | let Inst{19-16} = addr{16-13}; // Rn |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1161 | let Inst{15-12} = Rt; |
| 1162 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1163 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1164 | def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift), |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1165 | AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift", |
| 1166 | [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> { |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1167 | bits<4> Rt; |
| 1168 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1169 | let shift{4} = 0; // Inst{4} = 0 |
Bill Wendling | 92b5a2e | 2010-11-03 01:49:29 +0000 | [diff] [blame] | 1170 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1171 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1172 | let Inst{15-12} = Rt; |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1173 | let Inst{11-0} = shift{11-0}; |
| 1174 | } |
| 1175 | } |
| 1176 | } |
| 1177 | |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1178 | multiclass AI_str1<bit isByte, string opc, InstrItinClass iii, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1179 | InstrItinClass iir, PatFrag opnode> { |
| 1180 | // Note: We use the complex addrmode_imm12 rather than just an input |
| 1181 | // GPR and a constrained immediate so that we can use this to match |
| 1182 | // frame index references and avoid matching constant pool references. |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1183 | def i12 : AI2ldst<0b010, 0, isByte, (outs), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1184 | (ins GPR:$Rt, addrmode_imm12:$addr), |
| 1185 | AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr", |
| 1186 | [(opnode GPR:$Rt, addrmode_imm12:$addr)]> { |
| 1187 | bits<4> Rt; |
| 1188 | bits<17> addr; |
| 1189 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1190 | let Inst{19-16} = addr{16-13}; // Rn |
| 1191 | let Inst{15-12} = Rt; |
| 1192 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1193 | } |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1194 | def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift), |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1195 | AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift", |
| 1196 | [(opnode GPR:$Rt, ldst_so_reg:$shift)]> { |
| 1197 | bits<4> Rt; |
| 1198 | bits<17> shift; |
Johnny Chen | a52d7da | 2011-03-31 19:28:35 +0000 | [diff] [blame] | 1199 | let shift{4} = 0; // Inst{4} = 0 |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1200 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
| 1201 | let Inst{19-16} = shift{16-13}; // Rn |
Jim Grosbach | e0ee08e | 2010-11-09 18:43:54 +0000 | [diff] [blame] | 1202 | let Inst{15-12} = Rt; |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1203 | let Inst{11-0} = shift{11-0}; |
| 1204 | } |
| 1205 | } |
Rafael Espindola | 15a6c3e | 2006-10-16 17:57:20 +0000 | [diff] [blame] | 1206 | //===----------------------------------------------------------------------===// |
| 1207 | // Instructions |
| 1208 | //===----------------------------------------------------------------------===// |
| 1209 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1210 | //===----------------------------------------------------------------------===// |
| 1211 | // Miscellaneous Instructions. |
| 1212 | // |
Rafael Espindola | 6f602de | 2006-08-24 16:13:15 +0000 | [diff] [blame] | 1213 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1214 | /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in |
| 1215 | /// the function. The first operand is the ID# for this instruction, the second |
| 1216 | /// is the index into the MachineConstantPool that this is, the third is the |
| 1217 | /// size in bytes of this constant pool entry. |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 1218 | let neverHasSideEffects = 1, isNotDuplicable = 1 in |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1219 | def CONSTPOOL_ENTRY : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 1220 | PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx, |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1221 | i32imm:$size), NoItinerary, []>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1222 | |
Jim Grosbach | 4642ad3 | 2010-02-22 23:10:38 +0000 | [diff] [blame] | 1223 | // FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE |
| 1224 | // from removing one half of the matched pairs. That breaks PEI, which assumes |
| 1225 | // these will always be in pairs, and asserts if it finds otherwise. Better way? |
| 1226 | let Defs = [SP], Uses = [SP], hasSideEffects = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1227 | def ADJCALLSTACKUP : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1228 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1229 | [(ARMcallseq_end timm:$amt1, timm:$amt2)]>; |
Rafael Espindola | cdda88c | 2006-08-24 17:19:08 +0000 | [diff] [blame] | 1230 | |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1231 | def ADJCALLSTACKDOWN : |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 1232 | PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary, |
Chris Lattner | e563bbc | 2008-10-11 22:08:30 +0000 | [diff] [blame] | 1233 | [(ARMcallseq_start timm:$amt)]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 1234 | } |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 1235 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1236 | def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1237 | [/* For disassembly only; pattern left blank */]>, |
| 1238 | Requires<[IsARM, HasV6T2]> { |
| 1239 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1240 | let Inst{15-8} = 0b11110000; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1241 | let Inst{7-0} = 0b00000000; |
| 1242 | } |
| 1243 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1244 | def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", |
| 1245 | [/* For disassembly only; pattern left blank */]>, |
| 1246 | Requires<[IsARM, HasV6T2]> { |
| 1247 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1248 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1249 | let Inst{7-0} = 0b00000001; |
| 1250 | } |
| 1251 | |
| 1252 | def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", |
| 1253 | [/* For disassembly only; pattern left blank */]>, |
| 1254 | Requires<[IsARM, HasV6T2]> { |
| 1255 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1256 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1257 | let Inst{7-0} = 0b00000010; |
| 1258 | } |
| 1259 | |
| 1260 | def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", |
| 1261 | [/* For disassembly only; pattern left blank */]>, |
| 1262 | Requires<[IsARM, HasV6T2]> { |
| 1263 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1264 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1265 | let Inst{7-0} = 0b00000011; |
| 1266 | } |
| 1267 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1268 | def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel", |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1269 | "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1270 | bits<4> Rd; |
| 1271 | bits<4> Rn; |
| 1272 | bits<4> Rm; |
| 1273 | let Inst{3-0} = Rm; |
| 1274 | let Inst{15-12} = Rd; |
| 1275 | let Inst{19-16} = Rn; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1276 | let Inst{27-20} = 0b01101000; |
| 1277 | let Inst{7-4} = 0b1011; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1278 | let Inst{11-8} = 0b1111; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 1279 | } |
| 1280 | |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1281 | def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "", |
Jim Grosbach | 0fdf6cc | 2011-07-22 18:04:10 +0000 | [diff] [blame] | 1282 | []>, Requires<[IsARM, HasV6T2]> { |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1283 | let Inst{27-16} = 0b001100100000; |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1284 | let Inst{15-8} = 0b11110000; |
Johnny Chen | f4d8105 | 2010-02-12 22:53:19 +0000 | [diff] [blame] | 1285 | let Inst{7-0} = 0b00000100; |
| 1286 | } |
| 1287 | |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1288 | // The i32imm operand $val can be used by a debugger to store more information |
| 1289 | // about the breakpoint. |
Jim Grosbach | 619e0d6 | 2011-07-13 19:24:09 +0000 | [diff] [blame] | 1290 | def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary, |
| 1291 | "bkpt", "\t$val", []>, Requires<[IsARM]> { |
Jim Grosbach | fa7d2cb | 2010-10-13 20:30:55 +0000 | [diff] [blame] | 1292 | bits<16> val; |
| 1293 | let Inst{3-0} = val{3-0}; |
| 1294 | let Inst{19-8} = val{15-4}; |
Johnny Chen | c6f7b27 | 2010-02-11 18:12:29 +0000 | [diff] [blame] | 1295 | let Inst{27-20} = 0b00010010; |
| 1296 | let Inst{7-4} = 0b0111; |
| 1297 | } |
| 1298 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1299 | // Change Processor State is a system instruction -- for disassembly and |
| 1300 | // parsing only. |
| 1301 | // FIXME: Since the asm parser has currently no clean way to handle optional |
| 1302 | // operands, create 3 versions of the same instruction. Once there's a clean |
| 1303 | // framework to represent optional operands, change this behavior. |
| 1304 | class CPS<dag iops, string asm_ops> |
| 1305 | : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops), |
| 1306 | [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> { |
| 1307 | bits<2> imod; |
| 1308 | bits<3> iflags; |
| 1309 | bits<5> mode; |
| 1310 | bit M; |
| 1311 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1312 | let Inst{31-28} = 0b1111; |
| 1313 | let Inst{27-20} = 0b00010000; |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1314 | let Inst{19-18} = imod; |
| 1315 | let Inst{17} = M; // Enabled if mode is set; |
| 1316 | let Inst{16} = 0; |
| 1317 | let Inst{8-6} = iflags; |
| 1318 | let Inst{5} = 0; |
| 1319 | let Inst{4-0} = mode; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 1320 | } |
| 1321 | |
Bruno Cardoso Lopes | a2b6e41 | 2011-02-14 13:09:44 +0000 | [diff] [blame] | 1322 | let M = 1 in |
| 1323 | def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode), |
| 1324 | "$imod\t$iflags, $mode">; |
| 1325 | let mode = 0, M = 0 in |
| 1326 | def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">; |
| 1327 | |
| 1328 | let imod = 0, iflags = 0, M = 1 in |
| 1329 | def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">; |
| 1330 | |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1331 | // Preload signals the memory system of possible future data/instruction access. |
| 1332 | // These are for disassembly only. |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1333 | multiclass APreLoad<bits<1> read, bits<1> data, string opc> { |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1334 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1335 | def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1336 | !strconcat(opc, "\t$addr"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1337 | [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1338 | bits<4> Rt; |
| 1339 | bits<17> addr; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1340 | let Inst{31-26} = 0b111101; |
| 1341 | let Inst{25} = 0; // 0 for immediate form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1342 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1343 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1344 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1345 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1346 | let Inst{19-16} = addr{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1347 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1348 | let Inst{11-0} = addr{11-0}; // imm12 |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1349 | } |
| 1350 | |
Evan Cheng | dfed19f | 2010-11-03 06:34:55 +0000 | [diff] [blame] | 1351 | def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload, |
Evan Cheng | bc7deb0 | 2010-11-03 05:14:24 +0000 | [diff] [blame] | 1352 | !strconcat(opc, "\t$shift"), |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1353 | [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> { |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1354 | bits<17> shift; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1355 | let Inst{31-26} = 0b111101; |
| 1356 | let Inst{25} = 1; // 1 for register form |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1357 | let Inst{24} = data; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1358 | let Inst{23} = shift{12}; // U (add = ('U' == 1)) |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1359 | let Inst{22} = read; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1360 | let Inst{21-20} = 0b01; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1361 | let Inst{19-16} = shift{16-13}; // Rn |
Evan Cheng | c3a20ba | 2011-01-27 23:48:34 +0000 | [diff] [blame] | 1362 | let Inst{15-12} = 0b1111; |
Jim Grosbach | ab682a2 | 2010-10-28 18:34:10 +0000 | [diff] [blame] | 1363 | let Inst{11-0} = shift{11-0}; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1364 | } |
| 1365 | } |
| 1366 | |
Evan Cheng | 416941d | 2010-11-04 05:19:35 +0000 | [diff] [blame] | 1367 | defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>; |
| 1368 | defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>; |
| 1369 | defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>; |
Johnny Chen | b92a23f | 2010-02-21 04:42:01 +0000 | [diff] [blame] | 1370 | |
Jim Grosbach | 53a89d6 | 2011-07-22 17:46:13 +0000 | [diff] [blame] | 1371 | def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary, |
Jim Grosbach | 6c1bb77 | 2011-07-22 16:59:04 +0000 | [diff] [blame] | 1372 | "setend\t$end", []>, Requires<[IsARM]> { |
Jim Grosbach | b3af5de | 2010-10-13 21:00:04 +0000 | [diff] [blame] | 1373 | bits<1> end; |
| 1374 | let Inst{31-10} = 0b1111000100000001000000; |
| 1375 | let Inst{9} = end; |
| 1376 | let Inst{8-0} = 0; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1377 | } |
| 1378 | |
Jim Grosbach | 6f9f884 | 2011-07-13 22:59:38 +0000 | [diff] [blame] | 1379 | def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt", |
| 1380 | []>, Requires<[IsARM, HasV7]> { |
Jim Grosbach | 6c354fd | 2010-10-13 21:32:30 +0000 | [diff] [blame] | 1381 | bits<4> opt; |
| 1382 | let Inst{27-4} = 0b001100100000111100001111; |
| 1383 | let Inst{3-0} = opt; |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1384 | } |
| 1385 | |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1386 | // A5.4 Permanently UNDEFINED instructions. |
Evan Cheng | fb3611d | 2010-05-11 07:26:32 +0000 | [diff] [blame] | 1387 | let isBarrier = 1, isTerminator = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1388 | def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary, |
Jim Grosbach | 2e6ae13 | 2010-09-23 18:05:37 +0000 | [diff] [blame] | 1389 | "trap", [(trap)]>, |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1390 | Requires<[IsARM]> { |
Bill Wendling | af2b573 | 2010-11-21 11:05:29 +0000 | [diff] [blame] | 1391 | let Inst = 0xe7ffdefe; |
Johnny Chen | ba6e033 | 2010-02-11 17:14:31 +0000 | [diff] [blame] | 1392 | } |
| 1393 | |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1394 | // Address computation and loads and stores in PIC mode. |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 1395 | let isNotDuplicable = 1 in { |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1396 | def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1397 | 4, IIC_iALUr, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1398 | [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1399 | |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 1400 | let AddedComplexity = 10 in { |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1401 | def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1402 | 4, IIC_iLoad_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1403 | [(set GPR:$dst, (load addrmodepc:$addr))]>; |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1404 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1405 | def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1406 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1407 | [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>; |
Jim Grosbach | 160f8f0 | 2010-11-18 00:46:58 +0000 | [diff] [blame] | 1408 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1409 | def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1410 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1411 | [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1412 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1413 | def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1414 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1415 | [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1416 | |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1417 | def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1418 | 4, IIC_iLoad_bh_r, |
Jim Grosbach | 5369426 | 2010-11-18 01:15:56 +0000 | [diff] [blame] | 1419 | [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1420 | } |
Chris Lattner | 13c6310 | 2008-01-06 05:55:01 +0000 | [diff] [blame] | 1421 | let AddedComplexity = 10 in { |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1422 | def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1423 | 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1424 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1425 | def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1426 | 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, |
Eric Christopher | a0f720f | 2011-01-15 00:25:09 +0000 | [diff] [blame] | 1427 | addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1428 | |
Jim Grosbach | 9ef65cb | 2010-11-19 21:14:02 +0000 | [diff] [blame] | 1429 | def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1430 | 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>; |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1431 | } |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1432 | } // isNotDuplicable = 1 |
Dale Johannesen | 86d4069 | 2007-05-21 22:14:33 +0000 | [diff] [blame] | 1433 | |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1434 | |
| 1435 | // LEApcrel - Load a pc-relative address into a register without offending the |
| 1436 | // assembler. |
Bill Wendling | 8ca2fd6 | 2010-11-30 00:08:20 +0000 | [diff] [blame] | 1437 | let neverHasSideEffects = 1, isReMaterializable = 1 in |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1438 | // The 'adr' mnemonic encodes differently if the label is before or after |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1439 | // the instruction. The {24-21} opcode bits are set by the fixup, as we don't |
| 1440 | // know until then which form of the instruction will be used. |
Johnny Chen | e6d69e7 | 2011-03-24 20:42:48 +0000 | [diff] [blame] | 1441 | def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label), |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1442 | MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> { |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1443 | bits<4> Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1444 | bits<12> label; |
Jim Grosbach | 85eb54c | 2010-11-17 23:33:14 +0000 | [diff] [blame] | 1445 | let Inst{27-25} = 0b001; |
| 1446 | let Inst{20} = 0; |
| 1447 | let Inst{19-16} = 0b1111; |
| 1448 | let Inst{15-12} = Rd; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1449 | let Inst{11-0} = label; |
Evan Cheng | bc8a945 | 2009-07-07 23:40:25 +0000 | [diff] [blame] | 1450 | } |
Jim Grosbach | dff84b0 | 2010-12-02 00:28:45 +0000 | [diff] [blame] | 1451 | def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1452 | 4, IIC_iALUi, []>; |
Jim Grosbach | 5d14f9b | 2010-12-01 19:47:31 +0000 | [diff] [blame] | 1453 | |
| 1454 | def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd), |
| 1455 | (ins i32imm:$label, nohash_imm:$id, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1456 | 4, IIC_iALUi, []>; |
Evan Cheng | e07715c | 2009-06-23 05:25:29 +0000 | [diff] [blame] | 1457 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1458 | //===----------------------------------------------------------------------===// |
| 1459 | // Control Flow Instructions. |
| 1460 | // |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 1461 | |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1462 | let isReturn = 1, isTerminator = 1, isBarrier = 1 in { |
| 1463 | // ARMV4T and above |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 1464 | def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1465 | "bx", "\tlr", [(ARMretflag)]>, |
| 1466 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1467 | let Inst{27-0} = 0b0001001011111111111100011110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1468 | } |
| 1469 | |
| 1470 | // ARMV4 only |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 1471 | def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br, |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1472 | "mov", "\tpc, lr", [(ARMretflag)]>, |
| 1473 | Requires<[IsARM, NoV4T]> { |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1474 | let Inst{27-0} = 0b0001101000001111000000001110; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1475 | } |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1476 | } |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 1477 | |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1478 | // Indirect branches |
| 1479 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in { |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1480 | // ARMV4T and above |
Jim Grosbach | 532c2f1 | 2010-11-30 00:24:05 +0000 | [diff] [blame] | 1481 | def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst", |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1482 | [(brind GPR:$dst)]>, |
| 1483 | Requires<[IsARM, HasV4T]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1484 | bits<4> dst; |
Jim Grosbach | a7dbc1e | 2010-10-13 21:48:54 +0000 | [diff] [blame] | 1485 | let Inst{31-4} = 0b1110000100101111111111110001; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 1486 | let Inst{3-0} = dst; |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1487 | } |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1488 | |
Jim Grosbach | d447ac6 | 2011-07-13 20:21:31 +0000 | [diff] [blame] | 1489 | def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, |
| 1490 | "bx", "\t$dst", [/* pattern left blank */]>, |
Johnny Chen | 75f4296 | 2011-05-22 17:51:04 +0000 | [diff] [blame] | 1491 | Requires<[IsARM, HasV4T]> { |
| 1492 | bits<4> dst; |
| 1493 | let Inst{27-4} = 0b000100101111111111110001; |
| 1494 | let Inst{3-0} = dst; |
| 1495 | } |
Bob Wilson | 04ea6e5 | 2009-10-28 00:37:03 +0000 | [diff] [blame] | 1496 | } |
| 1497 | |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1498 | // All calls clobber the non-callee saved registers. SP is marked as |
| 1499 | // a use to prevent stack-pointer assignments that appear immediately |
| 1500 | // before calls from potentially appearing dead. |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1501 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1502 | // On non-Darwin platforms R9 is callee-saved. |
Jim Grosbach | 34e98e9 | 2011-03-12 00:51:00 +0000 | [diff] [blame] | 1503 | // FIXME: Do we really need a non-predicated version? If so, it should |
| 1504 | // at least be a pseudo instruction expanding to the predicated version |
| 1505 | // at MC lowering time. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1506 | Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1507 | Uses = [SP] in { |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1508 | def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1509 | IIC_Br, "bl\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1510 | [(ARMcall tglobaladdr:$func)]>, |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1511 | Requires<[IsARM, IsNotDarwin]> { |
| 1512 | let Inst{31-28} = 0b1110; |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1513 | bits<24> func; |
| 1514 | let Inst{23-0} = func; |
Johnny Chen | eadeffb | 2009-10-27 20:45:15 +0000 | [diff] [blame] | 1515 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1516 | |
Jason W Kim | 685c350 | 2011-02-04 19:47:15 +0000 | [diff] [blame] | 1517 | def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops), |
Jim Grosbach | 1d6111c | 2010-10-06 21:36:43 +0000 | [diff] [blame] | 1518 | IIC_Br, "bl", "\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1519 | [(ARMcall_pred tglobaladdr:$func)]>, |
Jim Grosbach | d1d5a39 | 2010-11-11 20:05:40 +0000 | [diff] [blame] | 1520 | Requires<[IsARM, IsNotDarwin]> { |
| 1521 | bits<24> func; |
| 1522 | let Inst{23-0} = func; |
| 1523 | } |
Evan Cheng | 277f074 | 2007-06-19 21:05:09 +0000 | [diff] [blame] | 1524 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1525 | // ARMv5T and above |
Evan Cheng | 12c3a53 | 2008-11-06 17:48:05 +0000 | [diff] [blame] | 1526 | def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
Evan Cheng | 162e309 | 2009-10-26 23:45:59 +0000 | [diff] [blame] | 1527 | IIC_Br, "blx\t$func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame] | 1528 | [(ARMcall GPR:$func)]>, |
| 1529 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
Jim Grosbach | 6254726 | 2010-10-11 18:51:51 +0000 | [diff] [blame] | 1530 | bits<4> func; |
Jim Grosbach | 817c1a6 | 2010-11-19 00:27:09 +0000 | [diff] [blame] | 1531 | let Inst{31-4} = 0b1110000100101111111111110011; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1532 | let Inst{3-0} = func; |
| 1533 | } |
| 1534 | |
| 1535 | def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm, |
| 1536 | IIC_Br, "blx", "\t$func", |
| 1537 | [(ARMcall_pred GPR:$func)]>, |
| 1538 | Requires<[IsARM, HasV5T, IsNotDarwin]> { |
| 1539 | bits<4> func; |
| 1540 | let Inst{27-4} = 0b000100101111111111110011; |
| 1541 | let Inst{3-0} = func; |
Evan Cheng | 7fd7ca4 | 2008-09-17 07:53:38 +0000 | [diff] [blame] | 1542 | } |
| 1543 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1544 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1545 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1546 | def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1547 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1548 | Requires<[IsARM, HasV4T, IsNotDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1549 | |
| 1550 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1551 | def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1552 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1553 | Requires<[IsARM, NoV4T, IsNotDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1554 | } |
| 1555 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1556 | let isCall = 1, |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1557 | // On Darwin R9 is call-clobbered. |
| 1558 | // R7 is marked as a use to prevent frame-pointer assignments from being |
| 1559 | // moved above / below calls. |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 1560 | Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR], |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1561 | Uses = [R7, SP] in { |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1562 | def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1563 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1564 | [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>, |
| 1565 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1566 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1567 | def BLr9_pred : ARMPseudoExpand<(outs), |
| 1568 | (ins bl_target:$func, pred:$p, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1569 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1570 | [(ARMcall_pred tglobaladdr:$func)], |
| 1571 | (BL_pred bl_target:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1572 | Requires<[IsARM, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1573 | |
| 1574 | // ARMv5T and above |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1575 | def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1576 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1577 | [(ARMcall GPR:$func)], |
| 1578 | (BLX GPR:$func)>, |
| 1579 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 54fc124 | 2009-06-22 21:01:46 +0000 | [diff] [blame] | 1580 | |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1581 | def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1582 | 4, IIC_Br, |
Jim Grosbach | 4559a7b | 2011-07-08 18:15:12 +0000 | [diff] [blame] | 1583 | [(ARMcall_pred GPR:$func)], |
| 1584 | (BLX_pred GPR:$func, pred:$p)>, |
Jim Grosbach | f859a54 | 2011-03-12 00:45:26 +0000 | [diff] [blame] | 1585 | Requires<[IsARM, HasV5T, IsDarwin]>; |
Bob Wilson | 181d3fe | 2011-03-03 01:41:01 +0000 | [diff] [blame] | 1586 | |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 1587 | // ARMv4T |
Bob Wilson | 1665b0a | 2010-02-16 17:24:15 +0000 | [diff] [blame] | 1588 | // Note: Restrict $func to the tGPR regclass to prevent it being in LR. |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1589 | def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1590 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1591 | Requires<[IsARM, HasV4T, IsDarwin]>; |
Anton Korobeynikov | ce7bf1c | 2010-03-06 19:39:36 +0000 | [diff] [blame] | 1592 | |
| 1593 | // ARMv4 |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1594 | def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1595 | 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>, |
Jim Grosbach | a0d2c8a | 2010-11-30 18:30:19 +0000 | [diff] [blame] | 1596 | Requires<[IsARM, NoV4T, IsDarwin]>; |
Rafael Espindola | 3557463 | 2006-07-18 17:00:30 +0000 | [diff] [blame] | 1597 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1598 | |
David Goodwin | 1a8f36e | 2009-08-12 18:31:53 +0000 | [diff] [blame] | 1599 | let isBranch = 1, isTerminator = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1600 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
| 1601 | // a two-value operand where a dag node expects two operands. :( |
| 1602 | def Bcc : ABI<0b1010, (outs), (ins br_target:$target), |
| 1603 | IIC_Br, "b", "\t$target", |
| 1604 | [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> { |
| 1605 | bits<24> target; |
| 1606 | let Inst{23-0} = target; |
| 1607 | } |
| 1608 | |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1609 | let isBarrier = 1 in { |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1610 | // B is "predicable" since it's just a Bcc with an 'always' condition. |
Evan Cheng | 5ada199 | 2007-05-16 20:50:01 +0000 | [diff] [blame] | 1611 | let isPredicable = 1 in |
Jim Grosbach | cea5afc | 2011-03-11 23:25:21 +0000 | [diff] [blame] | 1612 | // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly |
| 1613 | // should be sufficient. |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1614 | // FIXME: Is B really a Barrier? That doesn't seem right. |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1615 | def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 1616 | [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 1617 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1618 | let isNotDuplicable = 1, isIndirectBranch = 1 in { |
| 1619 | def BR_JTr : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1620 | (ins GPR:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1621 | 0, IIC_Br, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1622 | [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>; |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 1623 | // FIXME: This shouldn't use the generic "addrmode2," but rather be split |
| 1624 | // into i12 and rs suffixed versions. |
| 1625 | def BR_JTm : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1626 | (ins addrmode2:$target, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1627 | 0, IIC_Br, |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1628 | [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1629 | imm:$id)]>; |
Jim Grosbach | 0eb49c5 | 2010-11-21 01:26:01 +0000 | [diff] [blame] | 1630 | def BR_JTadd : ARMPseudoInst<(outs), |
Jim Grosbach | 11fbff8 | 2010-11-29 18:53:24 +0000 | [diff] [blame] | 1631 | (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1632 | 0, IIC_Br, |
Jim Grosbach | f8dabac | 2010-11-17 21:05:55 +0000 | [diff] [blame] | 1633 | [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt, |
Jim Grosbach | 6e42211 | 2010-11-29 23:48:41 +0000 | [diff] [blame] | 1634 | imm:$id)]>; |
Chris Lattner | a1ca91a | 2010-11-02 23:40:41 +0000 | [diff] [blame] | 1635 | } // isNotDuplicable = 1, isIndirectBranch = 1 |
Evan Cheng | 4df60f5 | 2008-11-07 09:06:08 +0000 | [diff] [blame] | 1636 | } // isBarrier = 1 |
Evan Cheng | aeafca0 | 2007-05-16 07:45:54 +0000 | [diff] [blame] | 1637 | |
Rafael Espindola | 1ed3af1 | 2006-08-01 18:53:10 +0000 | [diff] [blame] | 1638 | } |
Rafael Espindola | 84b19be | 2006-07-16 01:02:57 +0000 | [diff] [blame] | 1639 | |
Johnny Chen | 8901e6f | 2011-03-31 17:53:50 +0000 | [diff] [blame] | 1640 | // BLX (immediate) -- for disassembly only |
| 1641 | def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary, |
| 1642 | "blx\t$target", [/* pattern left blank */]>, |
| 1643 | Requires<[IsARM, HasV5T]> { |
| 1644 | let Inst{31-25} = 0b1111101; |
| 1645 | bits<25> target; |
| 1646 | let Inst{23-0} = target{24-1}; |
| 1647 | let Inst{24} = target{0}; |
| 1648 | } |
| 1649 | |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1650 | // Branch and Exchange Jazelle |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1651 | def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func", |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1652 | [/* pattern left blank */]> { |
| 1653 | bits<4> func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1654 | let Inst{23-20} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1655 | let Inst{19-8} = 0xfff; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1656 | let Inst{7-4} = 0b0010; |
Jim Grosbach | 898e7e2 | 2011-07-13 20:25:01 +0000 | [diff] [blame] | 1657 | let Inst{3-0} = func; |
Johnny Chen | a1e7621 | 2010-02-13 02:51:09 +0000 | [diff] [blame] | 1658 | } |
| 1659 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1660 | // Tail calls. |
| 1661 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1662 | let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in { |
| 1663 | // Darwin versions. |
| 1664 | let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 1665 | Uses = [SP] in { |
| 1666 | def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1667 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 1668 | |
| 1669 | def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1670 | IIC_Br, []>, Requires<[IsDarwin]>; |
| 1671 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1672 | def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1673 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1674 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 1675 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1676 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1677 | def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1678 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1679 | (BX GPR:$dst)>, |
| 1680 | Requires<[IsARM, IsDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1681 | |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1682 | } |
| 1683 | |
| 1684 | // Non-Darwin versions (the difference is R9). |
| 1685 | let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC], |
| 1686 | Uses = [SP] in { |
| 1687 | def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops), |
| 1688 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 1689 | |
| 1690 | def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops), |
| 1691 | IIC_Br, []>, Requires<[IsNotDarwin]>; |
| 1692 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1693 | def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1694 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1695 | (Bcc br_target:$dst, (ops 14, zero_reg))>, |
| 1696 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1697 | |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1698 | def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 1699 | 4, IIC_Br, [], |
Jim Grosbach | 245f5e8 | 2011-07-08 18:50:22 +0000 | [diff] [blame] | 1700 | (BX GPR:$dst)>, |
| 1701 | Requires<[IsARM, IsNotDarwin]>; |
Jim Grosbach | 9ca2a77 | 2011-07-08 18:26:27 +0000 | [diff] [blame] | 1702 | } |
| 1703 | } |
| 1704 | |
| 1705 | |
| 1706 | |
| 1707 | |
| 1708 | |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1709 | // Secure Monitor Call is a system instruction -- for disassembly only |
Jim Grosbach | 7c9fbc0 | 2011-07-22 18:13:31 +0000 | [diff] [blame] | 1710 | def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", |
| 1711 | []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1712 | bits<4> opt; |
| 1713 | let Inst{23-4} = 0b01100000000000000111; |
| 1714 | let Inst{3-0} = opt; |
Johnny Chen | 0296f3e | 2010-02-16 21:59:54 +0000 | [diff] [blame] | 1715 | } |
| 1716 | |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1717 | // Supervisor Call (Software Interrupt) |
Evan Cheng | 1e0eab1 | 2010-11-29 22:43:27 +0000 | [diff] [blame] | 1718 | let isCall = 1, Uses = [SP] in { |
Jim Grosbach | ed83848 | 2011-07-26 16:24:27 +0000 | [diff] [blame] | 1719 | def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> { |
Jim Grosbach | 06ef444 | 2010-10-13 22:38:23 +0000 | [diff] [blame] | 1720 | bits<24> svc; |
| 1721 | let Inst{23-0} = svc; |
| 1722 | } |
Johnny Chen | 85d5a89 | 2010-02-10 18:02:25 +0000 | [diff] [blame] | 1723 | } |
| 1724 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1725 | // Store Return State is a system instruction -- for disassembly only |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1726 | let isCodeGenOnly = 1 in { // FIXME: This should not use submode! |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1727 | def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1728 | NoItinerary, "srs${amode}\tsp!, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1729 | [/* For disassembly only; pattern left blank */]> { |
| 1730 | let Inst{31-28} = 0b1111; |
| 1731 | let Inst{22-20} = 0b110; // W = 1 |
Johnny Chen | 157536b | 2011-04-05 00:16:18 +0000 | [diff] [blame] | 1732 | let Inst{19-8} = 0xd05; |
| 1733 | let Inst{7-5} = 0b000; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1734 | } |
| 1735 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1736 | def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode), |
| 1737 | NoItinerary, "srs${amode}\tsp, $mode", |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1738 | [/* For disassembly only; pattern left blank */]> { |
| 1739 | let Inst{31-28} = 0b1111; |
| 1740 | let Inst{22-20} = 0b100; // W = 0 |
Johnny Chen | 157536b | 2011-04-05 00:16:18 +0000 | [diff] [blame] | 1741 | let Inst{19-8} = 0xd05; |
| 1742 | let Inst{7-5} = 0b000; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 1743 | } |
| 1744 | |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1745 | // Return From Exception is a system instruction -- for disassembly only |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1746 | def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1747 | NoItinerary, "rfe${amode}\t$base!", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1748 | [/* For disassembly only; pattern left blank */]> { |
| 1749 | let Inst{31-28} = 0b1111; |
| 1750 | let Inst{22-20} = 0b011; // W = 1 |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 1751 | let Inst{15-0} = 0x0a00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1752 | } |
| 1753 | |
Jim Grosbach | e691360 | 2010-11-03 01:01:43 +0000 | [diff] [blame] | 1754 | def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base), |
| 1755 | NoItinerary, "rfe${amode}\t$base", |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1756 | [/* For disassembly only; pattern left blank */]> { |
| 1757 | let Inst{31-28} = 0b1111; |
| 1758 | let Inst{22-20} = 0b001; // W = 0 |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 1759 | let Inst{15-0} = 0x0a00; |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1760 | } |
Chris Lattner | 39ee036 | 2010-10-31 19:10:56 +0000 | [diff] [blame] | 1761 | } // isCodeGenOnly = 1 |
Johnny Chen | fb56679 | 2010-02-17 21:39:10 +0000 | [diff] [blame] | 1762 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1763 | //===----------------------------------------------------------------------===// |
| 1764 | // Load / store Instructions. |
| 1765 | // |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1766 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1767 | // Load |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1768 | |
| 1769 | |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1770 | defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1771 | UnOpFrag<(load node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1772 | defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si, |
Jim Grosbach | c1d3021 | 2010-10-27 00:19:44 +0000 | [diff] [blame] | 1773 | UnOpFrag<(zextloadi8 node:$Src)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1774 | defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1775 | BinOpFrag<(store node:$LHS, node:$RHS)>>; |
Evan Cheng | 7e2fe91 | 2010-10-28 06:47:08 +0000 | [diff] [blame] | 1776 | defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si, |
Jim Grosbach | 7e3383c | 2010-10-27 23:12:14 +0000 | [diff] [blame] | 1777 | BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1778 | |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1779 | // Special LDR for loads from non-pc-relative constpools. |
Evan Cheng | 5fd1c9b | 2010-05-19 06:07:03 +0000 | [diff] [blame] | 1780 | let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1, |
| 1781 | isReMaterializable = 1 in |
Jim Grosbach | 9558b4c | 2010-11-19 21:07:51 +0000 | [diff] [blame] | 1782 | def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1783 | AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr", |
| 1784 | []> { |
Jim Grosbach | 3e55612 | 2010-10-26 22:37:02 +0000 | [diff] [blame] | 1785 | bits<4> Rt; |
| 1786 | bits<17> addr; |
| 1787 | let Inst{23} = addr{12}; // U (add = ('U' == 1)) |
| 1788 | let Inst{19-16} = 0b1111; |
| 1789 | let Inst{15-12} = Rt; |
| 1790 | let Inst{11-0} = addr{11-0}; // imm12 |
| 1791 | } |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 1792 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1793 | // Loads with zero extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1794 | def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1795 | IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr", |
| 1796 | [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 82c678b | 2006-10-16 17:17:22 +0000 | [diff] [blame] | 1797 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1798 | // Loads with sign extension |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1799 | def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1800 | IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr", |
| 1801 | [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>; |
Rafael Espindola | 7bc59bc | 2006-05-14 22:18:28 +0000 | [diff] [blame] | 1802 | |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1803 | def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 89e14c7 | 2010-11-17 18:11:11 +0000 | [diff] [blame] | 1804 | IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr", |
| 1805 | [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>; |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1806 | |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1807 | let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in { |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1808 | // Load doubleword |
Jim Grosbach | f1ce7cc | 2010-11-19 18:16:46 +0000 | [diff] [blame] | 1809 | def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2), |
| 1810 | (ins addrmode3:$addr), LdMiscFrm, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1811 | IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr", |
Misha Brukman | bf16f1d | 2009-08-27 14:14:21 +0000 | [diff] [blame] | 1812 | []>, Requires<[IsARM, HasV5TE]>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1813 | } |
Rafael Espindola | c391d16 | 2006-10-23 20:34:27 +0000 | [diff] [blame] | 1814 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1815 | // Indexed loads |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1816 | multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> { |
Jim Grosbach | 0f6e33b | 2010-11-13 01:07:20 +0000 | [diff] [blame] | 1817 | def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1818 | (ins addrmode2:$addr), IndexModePre, LdFrm, itin, |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1819 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1820 | // {17-14} Rn |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1821 | // {13} reg vs. imm |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1822 | // {12} isAdd |
| 1823 | // {11-0} imm12/Rm |
| 1824 | bits<18> addr; |
| 1825 | let Inst{25} = addr{13}; |
| 1826 | let Inst{23} = addr{12}; |
| 1827 | let Inst{19-16} = addr{17-14}; |
| 1828 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1829 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1830 | } |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1831 | |
| 1832 | def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1833 | (ins GPR:$Rn, am2offset_reg:$offset), |
| 1834 | IndexModePost, LdFrm, itin, |
| 1835 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
| 1836 | // {12} isAdd |
| 1837 | // {11-0} imm12/Rm |
| 1838 | bits<14> offset; |
| 1839 | bits<4> Rn; |
| 1840 | let Inst{25} = 1; |
| 1841 | let Inst{23} = offset{12}; |
| 1842 | let Inst{19-16} = Rn; |
| 1843 | let Inst{11-0} = offset{11-0}; |
| 1844 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
| 1845 | } |
| 1846 | |
| 1847 | def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1848 | (ins GPR:$Rn, am2offset_imm:$offset), |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1849 | IndexModePost, LdFrm, itin, |
| 1850 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1851 | // {12} isAdd |
| 1852 | // {11-0} imm12/Rm |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1853 | bits<14> offset; |
| 1854 | bits<4> Rn; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1855 | let Inst{25} = 0; |
Bruno Cardoso Lopes | b41aaab | 2011-03-31 15:54:36 +0000 | [diff] [blame] | 1856 | let Inst{23} = offset{12}; |
| 1857 | let Inst{19-16} = Rn; |
| 1858 | let Inst{11-0} = offset{11-0}; |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1859 | let DecoderMethod = "DecodeAddrMode2IdxInstruction"; |
Jim Grosbach | 99f53d1 | 2010-11-15 20:47:07 +0000 | [diff] [blame] | 1860 | } |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1861 | } |
Rafael Espindola | dc124a2 | 2006-05-18 21:45:49 +0000 | [diff] [blame] | 1862 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1863 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Jim Grosbach | df7e0f8 | 2010-11-13 01:28:30 +0000 | [diff] [blame] | 1864 | defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>; |
| 1865 | defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1866 | } |
Rafael Espindola | 450856d | 2006-12-12 00:37:38 +0000 | [diff] [blame] | 1867 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1868 | multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> { |
| 1869 | def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1870 | (ins addrmode3:$addr), IndexModePre, |
| 1871 | LdMiscFrm, itin, |
| 1872 | opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> { |
| 1873 | bits<14> addr; |
| 1874 | let Inst{23} = addr{8}; // U bit |
| 1875 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1876 | let Inst{19-16} = addr{12-9}; // Rn |
| 1877 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1878 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1879 | } |
| 1880 | def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb), |
| 1881 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1882 | LdMiscFrm, itin, |
| 1883 | opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> { |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1884 | bits<10> offset; |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1885 | bits<4> Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1886 | let Inst{23} = offset{8}; // U bit |
| 1887 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1888 | let Inst{19-16} = Rn; |
Jim Grosbach | 078e239 | 2010-11-19 23:14:43 +0000 | [diff] [blame] | 1889 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1890 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1891 | } |
| 1892 | } |
Rafael Espindola | 4e30764 | 2006-09-08 16:59:47 +0000 | [diff] [blame] | 1893 | |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1894 | let mayLoad = 1, neverHasSideEffects = 1 in { |
| 1895 | defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>; |
| 1896 | defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>; |
| 1897 | defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1898 | let hasExtraDefRegAllocReq = 1 in { |
Jim Grosbach | 215e4fd | 2011-04-05 18:40:13 +0000 | [diff] [blame] | 1899 | def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
| 1900 | (ins addrmode3:$addr), IndexModePre, |
| 1901 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1902 | "ldrd", "\t$Rt, $Rt2, $addr!", |
| 1903 | "$addr.base = $Rn_wb", []> { |
| 1904 | bits<14> addr; |
| 1905 | let Inst{23} = addr{8}; // U bit |
| 1906 | let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm |
| 1907 | let Inst{19-16} = addr{12-9}; // Rn |
| 1908 | let Inst{11-8} = addr{7-4}; // imm7_4/zero |
| 1909 | let Inst{3-0} = addr{3-0}; // imm3_0/Rm |
| 1910 | } |
| 1911 | def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb), |
| 1912 | (ins GPR:$Rn, am3offset:$offset), IndexModePost, |
| 1913 | LdMiscFrm, IIC_iLoad_d_ru, |
| 1914 | "ldrd", "\t$Rt, $Rt2, [$Rn], $offset", |
| 1915 | "$Rn = $Rn_wb", []> { |
| 1916 | bits<10> offset; |
| 1917 | bits<4> Rn; |
| 1918 | let Inst{23} = offset{8}; // U bit |
| 1919 | let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm |
| 1920 | let Inst{19-16} = Rn; |
| 1921 | let Inst{11-8} = offset{7-4}; // imm7_4/zero |
| 1922 | let Inst{3-0} = offset{3-0}; // imm3_0/Rm |
| 1923 | } |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 1924 | } // hasExtraDefRegAllocReq = 1 |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1925 | } // mayLoad = 1, neverHasSideEffects = 1 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1926 | |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1927 | // LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only. |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1928 | let mayLoad = 1, neverHasSideEffects = 1 in { |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1929 | def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1930 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru, |
| 1931 | "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 1932 | // {17-14} Rn |
| 1933 | // {13} 1 == Rm, 0 == imm12 |
| 1934 | // {12} isAdd |
| 1935 | // {11-0} imm12/Rm |
| 1936 | bits<18> addr; |
| 1937 | let Inst{25} = addr{13}; |
| 1938 | let Inst{23} = addr{12}; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1939 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1940 | let Inst{19-16} = addr{17-14}; |
| 1941 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1942 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1943 | } |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1944 | def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1945 | (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru, |
| 1946 | "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
| 1947 | // {17-14} Rn |
| 1948 | // {13} 1 == Rm, 0 == imm12 |
| 1949 | // {12} isAdd |
| 1950 | // {11-0} imm12/Rm |
| 1951 | bits<18> addr; |
| 1952 | let Inst{25} = addr{13}; |
| 1953 | let Inst{23} = addr{12}; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1954 | let Inst{21} = 1; // overwrite |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 1955 | let Inst{19-16} = addr{17-14}; |
| 1956 | let Inst{11-0} = addr{11-0}; |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 1957 | let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2"; |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1958 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1959 | def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1960 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 1961 | "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1962 | let Inst{21} = 1; // overwrite |
| 1963 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1964 | def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1965 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 1966 | "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | adb561d | 2010-02-18 03:27:42 +0000 | [diff] [blame] | 1967 | let Inst{21} = 1; // overwrite |
| 1968 | } |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 1969 | def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb), |
| 1970 | (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, |
| 1971 | "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> { |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1972 | let Inst{21} = 1; // overwrite |
| 1973 | } |
Jim Grosbach | 9cb15b5 | 2010-11-19 19:41:26 +0000 | [diff] [blame] | 1974 | } |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 1975 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1976 | // Store |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1977 | |
| 1978 | // Stores with truncate |
Jim Grosbach | 2aeb612 | 2010-11-19 22:14:31 +0000 | [diff] [blame] | 1979 | def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm, |
Jim Grosbach | 570a922 | 2010-11-11 01:09:40 +0000 | [diff] [blame] | 1980 | IIC_iStore_bh_r, "strh", "\t$Rt, $addr", |
| 1981 | [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1982 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1983 | // Store doubleword |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1984 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in |
| 1985 | def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 1986 | StMiscFrm, IIC_iStore_d_r, |
Jim Grosbach | 9a3507f | 2011-04-01 20:26:57 +0000 | [diff] [blame] | 1987 | "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1988 | |
| 1989 | // Indexed stores |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1990 | def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb), |
| 1991 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 1992 | IndexModePre, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 1993 | "str", "\t$Rt, [$Rn, $offset]!", |
| 1994 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 1995 | [(set GPR:$Rn_wb, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 1996 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 1997 | def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb), |
| 1998 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 1999 | IndexModePre, StFrm, IIC_iStore_ru, |
| 2000 | "str", "\t$Rt, [$Rn, $offset]!", |
| 2001 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2002 | [(set GPR:$Rn_wb, |
| 2003 | (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2004 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2005 | |
| 2006 | |
| 2007 | def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb), |
| 2008 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | 9e0bfb5 | 2010-11-13 00:35:48 +0000 | [diff] [blame] | 2009 | IndexModePost, StFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2010 | "str", "\t$Rt, [$Rn], $offset", |
| 2011 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2012 | [(set GPR:$Rn_wb, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2013 | (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>; |
| 2014 | def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb), |
| 2015 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2016 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2017 | "str", "\t$Rt, [$Rn], $offset", |
| 2018 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2019 | [(set GPR:$Rn_wb, |
| 2020 | (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2021 | |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2022 | |
| 2023 | def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb), |
| 2024 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2025 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2026 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 2027 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2028 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2029 | GPR:$Rn, am2offset_reg:$offset))]>; |
| 2030 | def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb), |
| 2031 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2032 | IndexModePre, StFrm, IIC_iStore_bh_ru, |
| 2033 | "strb", "\t$Rt, [$Rn, $offset]!", |
| 2034 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2035 | [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt, |
| 2036 | GPR:$Rn, am2offset_imm:$offset))]>; |
| 2037 | |
| 2038 | def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb), |
| 2039 | (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset), |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2040 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2041 | "strb", "\t$Rt, [$Rn], $offset", |
| 2042 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2043 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
Owen Anderson | 793e796 | 2011-07-26 20:54:26 +0000 | [diff] [blame] | 2044 | GPR:$Rn, am2offset_reg:$offset))]>; |
| 2045 | def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb), |
| 2046 | (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset), |
| 2047 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2048 | "strb", "\t$Rt, [$Rn], $offset", |
| 2049 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
| 2050 | [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt, |
| 2051 | GPR:$Rn, am2offset_imm:$offset))]>; |
| 2052 | |
Jim Grosbach | a1b4175 | 2010-11-19 22:06:57 +0000 | [diff] [blame] | 2053 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2054 | def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb), |
| 2055 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 2056 | IndexModePre, StMiscFrm, IIC_iStore_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2057 | "strh", "\t$Rt, [$Rn, $offset]!", |
| 2058 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2059 | [(set GPR:$Rn_wb, |
| 2060 | (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2061 | |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2062 | def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb), |
| 2063 | (ins GPR:$Rt, GPR:$Rn, am3offset:$offset), |
| 2064 | IndexModePost, StMiscFrm, IIC_iStore_bh_ru, |
Jakob Stoklund Olesen | 836a7de | 2011-04-12 23:27:48 +0000 | [diff] [blame] | 2065 | "strh", "\t$Rt, [$Rn], $offset", |
| 2066 | "$Rn = $Rn_wb,@earlyclobber $Rn_wb", |
Jim Grosbach | 2dc7768 | 2010-11-29 18:37:44 +0000 | [diff] [blame] | 2067 | [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt, |
| 2068 | GPR:$Rn, am3offset:$offset))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2069 | |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2070 | // For disassembly only |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2071 | let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in { |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2072 | def STRD_PRE : AI3stdpr<(outs GPR:$base_wb), |
| 2073 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2074 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2075 | "strd", "\t$src1, $src2, [$base, $offset]!", |
| 2076 | "$base = $base_wb", []>; |
| 2077 | |
| 2078 | // For disassembly only |
| 2079 | def STRD_POST: AI3stdpo<(outs GPR:$base_wb), |
| 2080 | (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2081 | StMiscFrm, IIC_iStore_d_ru, |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2082 | "strd", "\t$src1, $src2, [$base], $offset", |
| 2083 | "$base = $base_wb", []>; |
Jim Grosbach | 5b03a3a | 2011-04-08 18:47:05 +0000 | [diff] [blame] | 2084 | } // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 |
Johnny Chen | 39a4bb3 | 2010-02-18 22:31:18 +0000 | [diff] [blame] | 2085 | |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2086 | // STRT, STRBT, and STRHT are for disassembly only. |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2087 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2088 | def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr), |
| 2089 | IndexModePost, StFrm, IIC_iStore_ru, |
| 2090 | "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2091 | [/* For disassembly only; pattern left blank */]> { |
| 2092 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2093 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 2094 | } |
| 2095 | |
| 2096 | def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr), |
| 2097 | IndexModePost, StFrm, IIC_iStore_bh_ru, |
| 2098 | "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb", |
| 2099 | [/* For disassembly only; pattern left blank */]> { |
| 2100 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2101 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode2"; |
Johnny Chen | e4c7f0f | 2010-02-11 20:31:08 +0000 | [diff] [blame] | 2102 | } |
| 2103 | |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2104 | def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr), |
Evan Cheng | 0e55fd6 | 2010-09-30 01:08:25 +0000 | [diff] [blame] | 2105 | StMiscFrm, IIC_iStore_bh_ru, |
Bruno Cardoso Lopes | ac79e4c | 2011-04-04 17:18:19 +0000 | [diff] [blame] | 2106 | "strht", "\t$Rt, $addr", "$addr.base = $base_wb", |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2107 | [/* For disassembly only; pattern left blank */]> { |
| 2108 | let Inst{21} = 1; // overwrite |
Jim Grosbach | 1355cf1 | 2011-07-26 17:10:22 +0000 | [diff] [blame] | 2109 | let AsmMatchConverter = "cvtStWriteBackRegAddrMode3"; |
Johnny Chen | ad4df4c | 2010-03-01 19:22:00 +0000 | [diff] [blame] | 2110 | } |
| 2111 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2112 | //===----------------------------------------------------------------------===// |
| 2113 | // Load / store multiple Instructions. |
| 2114 | // |
| 2115 | |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2116 | multiclass arm_ldst_mult<string asm, bit L_bit, Format f, |
| 2117 | InstrItinClass itin, InstrItinClass itin_upd> { |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2118 | // IA is the default, so no need for an explicit suffix on the |
| 2119 | // mnemonic here. Without it is the cannonical spelling. |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2120 | def IA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2121 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2122 | IndexModeNone, f, itin, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2123 | !strconcat(asm, "${p}\t$Rn, $regs"), "", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2124 | let Inst{24-23} = 0b01; // Increment After |
| 2125 | let Inst{21} = 0; // No writeback |
| 2126 | let Inst{20} = L_bit; |
| 2127 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2128 | def IA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2129 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2130 | IndexModeUpd, f, itin_upd, |
Jim Grosbach | 3b14a5c | 2011-07-14 18:35:38 +0000 | [diff] [blame] | 2131 | !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2132 | let Inst{24-23} = 0b01; // Increment After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2133 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2134 | let Inst{20} = L_bit; |
| 2135 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2136 | def DA : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2137 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2138 | IndexModeNone, f, itin, |
| 2139 | !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> { |
| 2140 | let Inst{24-23} = 0b00; // Decrement After |
| 2141 | let Inst{21} = 0; // No writeback |
| 2142 | let Inst{20} = L_bit; |
| 2143 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2144 | def DA_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2145 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2146 | IndexModeUpd, f, itin_upd, |
| 2147 | !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2148 | let Inst{24-23} = 0b00; // Decrement After |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2149 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2150 | let Inst{20} = L_bit; |
| 2151 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2152 | def DB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2153 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2154 | IndexModeNone, f, itin, |
| 2155 | !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> { |
| 2156 | let Inst{24-23} = 0b10; // Decrement Before |
| 2157 | let Inst{21} = 0; // No writeback |
| 2158 | let Inst{20} = L_bit; |
| 2159 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2160 | def DB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2161 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2162 | IndexModeUpd, f, itin_upd, |
| 2163 | !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2164 | let Inst{24-23} = 0b10; // Decrement Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2165 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2166 | let Inst{20} = L_bit; |
| 2167 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2168 | def IB : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2169 | AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2170 | IndexModeNone, f, itin, |
| 2171 | !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> { |
| 2172 | let Inst{24-23} = 0b11; // Increment Before |
| 2173 | let Inst{21} = 0; // No writeback |
| 2174 | let Inst{20} = L_bit; |
| 2175 | } |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2176 | def IB_UPD : |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2177 | AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops), |
| 2178 | IndexModeUpd, f, itin_upd, |
| 2179 | !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> { |
| 2180 | let Inst{24-23} = 0b11; // Increment Before |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2181 | let Inst{21} = 1; // Writeback |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2182 | let Inst{20} = L_bit; |
| 2183 | } |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 2184 | } |
Bill Wendling | 6c470b8 | 2010-11-13 09:09:38 +0000 | [diff] [blame] | 2185 | |
Bill Wendling | c93989a | 2010-11-13 11:20:05 +0000 | [diff] [blame] | 2186 | let neverHasSideEffects = 1 in { |
Bill Wendling | ddc918b | 2010-11-13 10:57:02 +0000 | [diff] [blame] | 2187 | |
| 2188 | let mayLoad = 1, hasExtraDefRegAllocReq = 1 in |
| 2189 | defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>; |
| 2190 | |
| 2191 | let mayStore = 1, hasExtraSrcRegAllocReq = 1 in |
| 2192 | defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>; |
| 2193 | |
| 2194 | } // neverHasSideEffects |
| 2195 | |
Bill Wendling | 73fe34a | 2010-11-16 01:16:36 +0000 | [diff] [blame] | 2196 | // FIXME: remove when we have a way to marking a MI with these properties. |
| 2197 | // FIXME: Should pc be an implicit operand like PICADD, etc? |
| 2198 | let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1, |
| 2199 | hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2200 | def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, |
| 2201 | reglist:$regs, variable_ops), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2202 | 4, IIC_iLoad_mBr, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2203 | (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>, |
Jim Grosbach | dd11988 | 2011-03-11 22:51:41 +0000 | [diff] [blame] | 2204 | RegConstraint<"$Rn = $wb">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2205 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2206 | //===----------------------------------------------------------------------===// |
| 2207 | // Move Instructions. |
| 2208 | // |
| 2209 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2210 | let neverHasSideEffects = 1 in |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2211 | def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr, |
| 2212 | "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2213 | bits<4> Rd; |
| 2214 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2215 | |
Johnny Chen | 103bf95 | 2011-04-01 23:30:25 +0000 | [diff] [blame] | 2216 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2217 | let Inst{11-4} = 0b00000000; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2218 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2219 | let Inst{3-0} = Rm; |
| 2220 | let Inst{15-12} = Rd; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2221 | } |
| 2222 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2223 | // A version for the smaller set of tail call registers. |
| 2224 | let neverHasSideEffects = 1 in |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 2225 | def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm, |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2226 | IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP { |
| 2227 | bits<4> Rd; |
| 2228 | bits<4> Rm; |
Jim Grosbach | 56ac907 | 2010-10-08 21:45:55 +0000 | [diff] [blame] | 2229 | |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2230 | let Inst{11-4} = 0b00000000; |
| 2231 | let Inst{25} = 0; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2232 | let Inst{3-0} = Rm; |
| 2233 | let Inst{15-12} = Rd; |
Dale Johannesen | 38d5f04 | 2010-06-15 22:24:08 +0000 | [diff] [blame] | 2234 | } |
| 2235 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2236 | def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src), |
| 2237 | DPSoRegRegFrm, IIC_iMOVsr, |
| 2238 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>, |
Evan Cheng | f40deed | 2010-10-27 23:41:30 +0000 | [diff] [blame] | 2239 | UnaryDP { |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2240 | bits<4> Rd; |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2241 | bits<12> src; |
Jim Grosbach | 58456c0 | 2010-10-14 23:28:31 +0000 | [diff] [blame] | 2242 | let Inst{15-12} = Rd; |
Johnny Chen | 6da3fe6 | 2011-04-01 23:15:50 +0000 | [diff] [blame] | 2243 | let Inst{19-16} = 0b0000; |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2244 | let Inst{11-8} = src{11-8}; |
| 2245 | let Inst{7} = 0; |
| 2246 | let Inst{6-5} = src{6-5}; |
| 2247 | let Inst{4} = 1; |
| 2248 | let Inst{3-0} = src{3-0}; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2249 | let Inst{25} = 0; |
| 2250 | } |
Evan Cheng | a251570 | 2007-03-19 07:09:02 +0000 | [diff] [blame] | 2251 | |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2252 | def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src), |
| 2253 | DPSoRegImmFrm, IIC_iMOVsr, |
| 2254 | "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>, |
| 2255 | UnaryDP { |
| 2256 | bits<4> Rd; |
| 2257 | bits<12> src; |
| 2258 | let Inst{15-12} = Rd; |
| 2259 | let Inst{19-16} = 0b0000; |
| 2260 | let Inst{11-5} = src{11-5}; |
| 2261 | let Inst{4} = 0; |
| 2262 | let Inst{3-0} = src{3-0}; |
| 2263 | let Inst{25} = 0; |
| 2264 | } |
| 2265 | |
| 2266 | |
| 2267 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2268 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2269 | def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi, |
| 2270 | "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP { |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2271 | bits<4> Rd; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2272 | bits<12> imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2273 | let Inst{25} = 1; |
Jim Grosbach | f59818b | 2010-10-12 18:09:12 +0000 | [diff] [blame] | 2274 | let Inst{15-12} = Rd; |
| 2275 | let Inst{19-16} = 0b0000; |
Jim Grosbach | 2a6a93d | 2010-10-12 23:18:08 +0000 | [diff] [blame] | 2276 | let Inst{11-0} = imm; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2277 | } |
| 2278 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2279 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2280 | def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2281 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2282 | "movw", "\t$Rd, $imm", |
| 2283 | [(set GPR:$Rd, imm0_65535:$imm)]>, |
Johnny Chen | 92e63d8 | 2010-02-01 23:06:04 +0000 | [diff] [blame] | 2284 | Requires<[IsARM, HasV6T2]>, UnaryDP { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2285 | bits<4> Rd; |
| 2286 | bits<16> imm; |
| 2287 | let Inst{15-12} = Rd; |
| 2288 | let Inst{11-0} = imm{11-0}; |
| 2289 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2290 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2291 | let Inst{25} = 1; |
| 2292 | } |
| 2293 | |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2294 | def : InstAlias<"mov${p} $Rd, $imm", |
| 2295 | (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>, |
| 2296 | Requires<[IsARM]>; |
| 2297 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2298 | def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2299 | (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2300 | |
| 2301 | let Constraints = "$src = $Rd" in { |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 2302 | def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2303 | DPFrm, IIC_iMOVi, |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2304 | "movt", "\t$Rd, $imm", |
| 2305 | [(set GPR:$Rd, |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 2306 | (or (and GPR:$src, 0xffff), |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2307 | lo16AllZero:$imm))]>, UnaryDP, |
| 2308 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 1de588d | 2010-10-14 18:54:27 +0000 | [diff] [blame] | 2309 | bits<4> Rd; |
| 2310 | bits<16> imm; |
| 2311 | let Inst{15-12} = Rd; |
| 2312 | let Inst{11-0} = imm{11-0}; |
| 2313 | let Inst{19-16} = imm{15-12}; |
Bob Wilson | 5361cd2 | 2009-10-13 17:35:30 +0000 | [diff] [blame] | 2314 | let Inst{20} = 0; |
Anton Korobeynikov | 6a2fa32 | 2009-09-27 23:52:58 +0000 | [diff] [blame] | 2315 | let Inst{25} = 1; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2316 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2317 | |
Evan Cheng | 53519f0 | 2011-01-21 18:55:51 +0000 | [diff] [blame] | 2318 | def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd), |
| 2319 | (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>; |
Evan Cheng | 5de5d4b | 2011-01-17 08:03:18 +0000 | [diff] [blame] | 2320 | |
| 2321 | } // Constraints |
| 2322 | |
Evan Cheng | 2095659 | 2009-10-21 08:15:52 +0000 | [diff] [blame] | 2323 | def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>, |
| 2324 | Requires<[IsARM, HasV6T2]>; |
| 2325 | |
David Goodwin | ca01a8d | 2009-09-01 18:32:09 +0000 | [diff] [blame] | 2326 | let Uses = [CPSR] in |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2327 | def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2328 | [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP, |
| 2329 | Requires<[IsARM]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2330 | |
| 2331 | // These aren't really mov instructions, but we have to define them this way |
| 2332 | // due to flag operands. |
| 2333 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2334 | let Defs = [CPSR] in { |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2335 | def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2336 | [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP, |
| 2337 | Requires<[IsARM]>; |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 2338 | def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi, |
Jim Grosbach | 7032f92 | 2010-10-14 22:57:13 +0000 | [diff] [blame] | 2339 | [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP, |
| 2340 | Requires<[IsARM]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2341 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2342 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2343 | //===----------------------------------------------------------------------===// |
| 2344 | // Extend Instructions. |
| 2345 | // |
| 2346 | |
| 2347 | // Sign extenders |
| 2348 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2349 | def SXTB : AI_ext_rrot<0b01101010, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2350 | "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2351 | def SXTH : AI_ext_rrot<0b01101011, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2352 | "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2353 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2354 | def SXTAB : AI_exta_rrot<0b01101010, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2355 | "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2356 | def SXTAH : AI_exta_rrot<0b01101011, |
Evan Cheng | 97f48c3 | 2008-11-06 22:15:19 +0000 | [diff] [blame] | 2357 | "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2358 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2359 | def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 2360 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2361 | def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2362 | |
| 2363 | // Zero extenders |
| 2364 | |
| 2365 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2366 | def UXTB : AI_ext_rrot<0b01101110, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2367 | "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2368 | def UXTH : AI_ext_rrot<0b01101111, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2369 | "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2370 | def UXTB16 : AI_ext_rrot<0b01101100, |
Evan Cheng | 576a396 | 2010-09-25 00:49:35 +0000 | [diff] [blame] | 2371 | "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2372 | |
Jim Grosbach | 542f642 | 2010-07-28 23:25:44 +0000 | [diff] [blame] | 2373 | // FIXME: This pattern incorrectly assumes the shl operator is a rotate. |
| 2374 | // The transformation should probably be done as a combiner action |
| 2375 | // instead so we can include a check for masking back in the upper |
| 2376 | // eight bits of the source into the lower eight bits of the result. |
| 2377 | //def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | 85bfd3b | 2011-07-26 21:28:43 +0000 | [diff] [blame] | 2378 | // (UXTB16r_rot GPR:$Src, 3)>; |
Bob Wilson | 1c76d0e | 2009-06-22 22:08:29 +0000 | [diff] [blame] | 2379 | def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF), |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 2380 | (UXTB16 GPR:$Src, 1)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2381 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2382 | def UXTAB : AI_exta_rrot<0b01101110, "uxtab", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2383 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2384 | def UXTAH : AI_exta_rrot<0b01101111, "uxtah", |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2385 | BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>; |
Rafael Espindola | 3c000bf | 2006-08-21 22:00:32 +0000 | [diff] [blame] | 2386 | } |
| 2387 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2388 | // This isn't safe in general, the add is two 16-bit units, not a 32-bit add. |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 2389 | def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">; |
Rafael Espindola | 817e7fd | 2006-09-11 19:24:19 +0000 | [diff] [blame] | 2390 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2391 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2392 | def SBFX : I<(outs GPR:$Rd), |
| 2393 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2394 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2395 | "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2396 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2397 | bits<4> Rd; |
| 2398 | bits<4> Rn; |
| 2399 | bits<5> lsb; |
| 2400 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2401 | let Inst{27-21} = 0b0111101; |
| 2402 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2403 | let Inst{20-16} = width; |
| 2404 | let Inst{15-12} = Rd; |
| 2405 | let Inst{11-7} = lsb; |
| 2406 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2407 | } |
| 2408 | |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2409 | def UBFX : I<(outs GPR:$Rd), |
| 2410 | (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2411 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2412 | "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>, |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2413 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2414 | bits<4> Rd; |
| 2415 | bits<4> Rn; |
| 2416 | bits<5> lsb; |
| 2417 | bits<5> width; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2418 | let Inst{27-21} = 0b0111111; |
| 2419 | let Inst{6-4} = 0b101; |
Jim Grosbach | 8abe32a | 2010-10-15 17:15:16 +0000 | [diff] [blame] | 2420 | let Inst{20-16} = width; |
| 2421 | let Inst{15-12} = Rd; |
| 2422 | let Inst{11-7} = lsb; |
| 2423 | let Inst{3-0} = Rn; |
Sandeep Patel | 47eedaa | 2009-10-13 18:59:48 +0000 | [diff] [blame] | 2424 | } |
| 2425 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2426 | //===----------------------------------------------------------------------===// |
| 2427 | // Arithmetic Instructions. |
| 2428 | // |
| 2429 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2430 | defm ADD : AsI1_bin_irs<0b0100, "add", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2431 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2432 | BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2433 | defm SUB : AsI1_bin_irs<0b0010, "sub", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2434 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2435 | BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2436 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2437 | // ADD and SUB with 's' bit set. |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2438 | defm ADDS : AI1_bin_s_irs<0b0100, "adds", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2439 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Jim Grosbach | e516549 | 2009-11-09 00:11:35 +0000 | [diff] [blame] | 2440 | BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>; |
| 2441 | defm SUBS : AI1_bin_s_irs<0b0010, "subs", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2442 | IIC_iALUi, IIC_iALUr, IIC_iALUsr, |
Evan Cheng | 1e249e3 | 2009-06-25 20:59:23 +0000 | [diff] [blame] | 2443 | BinOpFrag<(subc node:$LHS, node:$RHS)>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2444 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2445 | defm ADC : AI1_adde_sube_irs<0b0101, "adc", |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2446 | BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, |
| 2447 | "ADC", 1>; |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2448 | defm SBC : AI1_adde_sube_irs<0b0110, "sbc", |
Jim Grosbach | 37ee464 | 2011-07-13 17:57:17 +0000 | [diff] [blame] | 2449 | BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>, |
| 2450 | "SBC">; |
Daniel Dunbar | 238100a | 2011-01-10 15:26:35 +0000 | [diff] [blame] | 2451 | |
| 2452 | // ADC and SUBC with 's' bit set. |
Owen Anderson | 7670601 | 2011-04-05 21:48:57 +0000 | [diff] [blame] | 2453 | let usesCustomInserter = 1 in { |
| 2454 | defm ADCS : AI1_adde_sube_s_irs< |
| 2455 | BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>; |
| 2456 | defm SBCS : AI1_adde_sube_s_irs< |
| 2457 | BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>; |
| 2458 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2459 | |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2460 | def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm, |
| 2461 | IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm", |
| 2462 | [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> { |
| 2463 | bits<4> Rd; |
| 2464 | bits<4> Rn; |
| 2465 | bits<12> imm; |
| 2466 | let Inst{25} = 1; |
| 2467 | let Inst{15-12} = Rd; |
| 2468 | let Inst{19-16} = Rn; |
| 2469 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2470 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 2471 | |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2472 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2473 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2474 | def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, |
| 2475 | IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", |
Bob Wilson | 751aaf8 | 2010-08-05 19:00:21 +0000 | [diff] [blame] | 2476 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2477 | bits<4> Rd; |
| 2478 | bits<4> Rn; |
| 2479 | bits<4> Rm; |
| 2480 | let Inst{11-4} = 0b00000000; |
| 2481 | let Inst{25} = 0; |
| 2482 | let Inst{3-0} = Rm; |
| 2483 | let Inst{15-12} = Rd; |
| 2484 | let Inst{19-16} = Rn; |
Bob Wilson | cff7178 | 2010-08-05 18:23:43 +0000 | [diff] [blame] | 2485 | } |
| 2486 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2487 | def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2488 | DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2489 | [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2490 | bits<4> Rd; |
| 2491 | bits<4> Rn; |
| 2492 | bits<12> shift; |
| 2493 | let Inst{25} = 0; |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2494 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2495 | let Inst{15-12} = Rd; |
| 2496 | let Inst{11-5} = shift{11-5}; |
| 2497 | let Inst{4} = 0; |
| 2498 | let Inst{3-0} = shift{3-0}; |
| 2499 | } |
| 2500 | |
| 2501 | def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2502 | DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2503 | [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> { |
| 2504 | bits<4> Rd; |
| 2505 | bits<4> Rn; |
| 2506 | bits<12> shift; |
| 2507 | let Inst{25} = 0; |
| 2508 | let Inst{19-16} = Rn; |
| 2509 | let Inst{15-12} = Rd; |
| 2510 | let Inst{11-8} = shift{11-8}; |
| 2511 | let Inst{7} = 0; |
| 2512 | let Inst{6-5} = shift{6-5}; |
| 2513 | let Inst{4} = 1; |
| 2514 | let Inst{3-0} = shift{3-0}; |
Bob Wilson | 7e053bb | 2009-10-26 22:34:44 +0000 | [diff] [blame] | 2515 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2516 | |
| 2517 | // RSB with 's' bit set. |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2518 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2519 | let usesCustomInserter = 1 in { |
| 2520 | def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2521 | 4, IIC_iALUi, |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2522 | [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>; |
| 2523 | def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2524 | 4, IIC_iALUr, |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2525 | [/* For disassembly only; pattern left blank */]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2526 | def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2527 | 4, IIC_iALUsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2528 | [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>; |
| 2529 | def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 2530 | 4, IIC_iALUsr, |
| 2531 | [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2532 | } |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 2533 | |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2534 | let Uses = [CPSR] in { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2535 | def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
| 2536 | DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm", |
| 2537 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2538 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2539 | bits<4> Rd; |
| 2540 | bits<4> Rn; |
| 2541 | bits<12> imm; |
| 2542 | let Inst{25} = 1; |
| 2543 | let Inst{15-12} = Rd; |
| 2544 | let Inst{19-16} = Rn; |
| 2545 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2546 | } |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2547 | // The reg/reg form is only defined for the disassembler; for codegen it is |
| 2548 | // equivalent to SUBrr. |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2549 | def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2550 | DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2551 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2552 | bits<4> Rd; |
| 2553 | bits<4> Rn; |
| 2554 | bits<4> Rm; |
| 2555 | let Inst{11-4} = 0b00000000; |
| 2556 | let Inst{25} = 0; |
| 2557 | let Inst{3-0} = Rm; |
| 2558 | let Inst{15-12} = Rd; |
| 2559 | let Inst{19-16} = Rn; |
Bob Wilson | a1d410d | 2010-08-05 18:59:36 +0000 | [diff] [blame] | 2560 | } |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2561 | def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2562 | DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2563 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>, |
Jim Grosbach | 0a145f3 | 2010-02-16 20:17:57 +0000 | [diff] [blame] | 2564 | Requires<[IsARM]> { |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2565 | bits<4> Rd; |
| 2566 | bits<4> Rn; |
| 2567 | bits<12> shift; |
| 2568 | let Inst{25} = 0; |
Jim Grosbach | 8476088 | 2010-10-15 18:42:41 +0000 | [diff] [blame] | 2569 | let Inst{19-16} = Rn; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2570 | let Inst{15-12} = Rd; |
| 2571 | let Inst{11-5} = shift{11-5}; |
| 2572 | let Inst{4} = 0; |
| 2573 | let Inst{3-0} = shift{3-0}; |
| 2574 | } |
| 2575 | def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2576 | DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2577 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>, |
| 2578 | Requires<[IsARM]> { |
| 2579 | bits<4> Rd; |
| 2580 | bits<4> Rn; |
| 2581 | bits<12> shift; |
| 2582 | let Inst{25} = 0; |
| 2583 | let Inst{19-16} = Rn; |
| 2584 | let Inst{15-12} = Rd; |
| 2585 | let Inst{11-8} = shift{11-8}; |
| 2586 | let Inst{7} = 0; |
| 2587 | let Inst{6-5} = shift{6-5}; |
| 2588 | let Inst{4} = 1; |
| 2589 | let Inst{3-0} = shift{3-0}; |
Bob Wilson | dda9583 | 2009-10-26 22:59:12 +0000 | [diff] [blame] | 2590 | } |
Evan Cheng | 6267422 | 2009-06-25 23:34:10 +0000 | [diff] [blame] | 2591 | } |
| 2592 | |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2593 | |
Owen Anderson | b48c791 | 2011-04-05 23:55:28 +0000 | [diff] [blame] | 2594 | // NOTE: CPSR def omitted because it will be handled by the custom inserter. |
| 2595 | let usesCustomInserter = 1, Uses = [CPSR] in { |
| 2596 | def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2597 | 4, IIC_iALUi, |
Owen Anderson | ef7fb17 | 2011-04-06 22:45:55 +0000 | [diff] [blame] | 2598 | [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2599 | def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2600 | 4, IIC_iALUsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2601 | [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>; |
| 2602 | def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift), |
| 2603 | 4, IIC_iALUsr, |
| 2604 | [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 2605 | } |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 2606 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2607 | // (sub X, imm) gets canonicalized to (add X, -imm). Match this form. |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2608 | // The assume-no-carry-in form uses the negation of the input since add/sub |
| 2609 | // assume opposite meanings of the carry flag (i.e., carry == !borrow). |
| 2610 | // See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory |
| 2611 | // details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2612 | def : ARMPat<(add GPR:$src, so_imm_neg:$imm), |
| 2613 | (SUBri GPR:$src, so_imm_neg:$imm)>; |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2614 | def : ARMPat<(addc GPR:$src, so_imm_neg:$imm), |
| 2615 | (SUBSri GPR:$src, so_imm_neg:$imm)>; |
| 2616 | // The with-carry-in form matches bitwise not instead of the negation. |
| 2617 | // Effectively, the inverse interpretation of the carry flag already accounts |
| 2618 | // for part of the negation. |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2619 | def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm), |
Jim Grosbach | 502e0aa | 2010-07-14 17:45:16 +0000 | [diff] [blame] | 2620 | (SBCri GPR:$src, so_imm_not:$imm)>; |
Andrew Trick | 1c3af77 | 2011-04-23 03:55:32 +0000 | [diff] [blame] | 2621 | def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm), |
| 2622 | (SBCSri GPR:$src, so_imm_not:$imm)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2623 | |
| 2624 | // Note: These are implemented in C++ code, because they have to generate |
| 2625 | // ADD/SUBrs instructions, which use a complex pattern that a xform function |
| 2626 | // cannot produce. |
| 2627 | // (mul X, 2^n+1) -> (add (X << n), X) |
| 2628 | // (mul X, 2^n-1) -> (rsb X, (X << n)) |
| 2629 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2630 | // ARM Arithmetic Instruction |
Johnny Chen | 2faf391 | 2010-02-14 06:32:20 +0000 | [diff] [blame] | 2631 | // GPR:$dst = GPR:$a op GPR:$b |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2632 | class AAI<bits<8> op27_20, bits<8> op11_4, string opc, |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2633 | list<dag> pattern = [], |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2634 | dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm"> |
| 2635 | : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> { |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2636 | bits<4> Rn; |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2637 | bits<4> Rd; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2638 | bits<4> Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2639 | let Inst{27-20} = op27_20; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2640 | let Inst{11-4} = op11_4; |
| 2641 | let Inst{19-16} = Rn; |
| 2642 | let Inst{15-12} = Rd; |
| 2643 | let Inst{3-0} = Rm; |
Johnny Chen | 08b85f3 | 2010-02-13 01:21:01 +0000 | [diff] [blame] | 2644 | } |
| 2645 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2646 | // Saturating add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2647 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2648 | def QADD : AAI<0b00010000, 0b00000101, "qadd", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2649 | [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))], |
| 2650 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2651 | def QSUB : AAI<0b00010010, 0b00000101, "qsub", |
Bruno Cardoso Lopes | 0301600 | 2011-01-21 14:07:40 +0000 | [diff] [blame] | 2652 | [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))], |
| 2653 | (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">; |
| 2654 | def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn), |
| 2655 | "\t$Rd, $Rm, $Rn">; |
| 2656 | def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn), |
| 2657 | "\t$Rd, $Rm, $Rn">; |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2658 | |
| 2659 | def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">; |
| 2660 | def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">; |
| 2661 | def QASX : AAI<0b01100010, 0b11110011, "qasx">; |
| 2662 | def QSAX : AAI<0b01100010, 0b11110101, "qsax">; |
| 2663 | def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">; |
| 2664 | def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">; |
| 2665 | def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">; |
| 2666 | def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">; |
| 2667 | def UQASX : AAI<0b01100110, 0b11110011, "uqasx">; |
| 2668 | def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">; |
| 2669 | def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">; |
| 2670 | def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2671 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2672 | // Signed/Unsigned add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2673 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2674 | def SASX : AAI<0b01100001, 0b11110011, "sasx">; |
| 2675 | def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">; |
| 2676 | def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">; |
| 2677 | def SSAX : AAI<0b01100001, 0b11110101, "ssax">; |
| 2678 | def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">; |
| 2679 | def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">; |
| 2680 | def UASX : AAI<0b01100101, 0b11110011, "uasx">; |
| 2681 | def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">; |
| 2682 | def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">; |
| 2683 | def USAX : AAI<0b01100101, 0b11110101, "usax">; |
| 2684 | def USUB16 : AAI<0b01100101, 0b11110111, "usub16">; |
| 2685 | def USUB8 : AAI<0b01100101, 0b11111111, "usub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2686 | |
Jim Grosbach | 7931df3 | 2011-07-22 18:06:01 +0000 | [diff] [blame] | 2687 | // Signed/Unsigned halving add/subtract |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2688 | |
Jim Grosbach | 5ad01c7 | 2010-10-15 19:49:46 +0000 | [diff] [blame] | 2689 | def SHASX : AAI<0b01100011, 0b11110011, "shasx">; |
| 2690 | def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">; |
| 2691 | def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">; |
| 2692 | def SHSAX : AAI<0b01100011, 0b11110101, "shsax">; |
| 2693 | def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">; |
| 2694 | def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">; |
| 2695 | def UHASX : AAI<0b01100111, 0b11110011, "uhasx">; |
| 2696 | def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">; |
| 2697 | def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">; |
| 2698 | def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">; |
| 2699 | def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">; |
| 2700 | def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2701 | |
Johnny Chen | adc7733 | 2010-02-26 22:04:29 +0000 | [diff] [blame] | 2702 | // Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2703 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2704 | def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2705 | MulFrm /* for convenience */, NoItinerary, "usad8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2706 | "\t$Rd, $Rn, $Rm", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2707 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2708 | bits<4> Rd; |
| 2709 | bits<4> Rn; |
| 2710 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2711 | let Inst{27-20} = 0b01111000; |
| 2712 | let Inst{15-12} = 0b1111; |
| 2713 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2714 | let Inst{19-16} = Rd; |
| 2715 | let Inst{11-8} = Rm; |
| 2716 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2717 | } |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2718 | def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2719 | MulFrm /* for convenience */, NoItinerary, "usada8", |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2720 | "\t$Rd, $Rn, $Rm, $Ra", []>, |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2721 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2722 | bits<4> Rd; |
| 2723 | bits<4> Rn; |
| 2724 | bits<4> Rm; |
| 2725 | bits<4> Ra; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2726 | let Inst{27-20} = 0b01111000; |
| 2727 | let Inst{7-4} = 0b0001; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2728 | let Inst{19-16} = Rd; |
| 2729 | let Inst{15-12} = Ra; |
| 2730 | let Inst{11-8} = Rm; |
| 2731 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2732 | } |
| 2733 | |
| 2734 | // Signed/Unsigned saturate -- for disassembly only |
| 2735 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2736 | def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh), |
| 2737 | SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2738 | bits<4> Rd; |
| 2739 | bits<5> sat_imm; |
| 2740 | bits<4> Rn; |
| 2741 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2742 | let Inst{27-21} = 0b0110101; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2743 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2744 | let Inst{20-16} = sat_imm; |
| 2745 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2746 | let Inst{11-7} = sh{4-0}; |
| 2747 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2748 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2749 | } |
| 2750 | |
Jim Grosbach | f494335 | 2011-07-25 23:09:14 +0000 | [diff] [blame] | 2751 | def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm, |
Jim Grosbach | 4a5ffb3 | 2011-07-22 23:16:18 +0000 | [diff] [blame] | 2752 | NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2753 | bits<4> Rd; |
| 2754 | bits<4> sat_imm; |
| 2755 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2756 | let Inst{27-20} = 0b01101010; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2757 | let Inst{11-4} = 0b11110011; |
| 2758 | let Inst{15-12} = Rd; |
| 2759 | let Inst{19-16} = sat_imm; |
| 2760 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2761 | } |
| 2762 | |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2763 | def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh), |
| 2764 | SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2765 | bits<4> Rd; |
| 2766 | bits<5> sat_imm; |
| 2767 | bits<4> Rn; |
| 2768 | bits<8> sh; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2769 | let Inst{27-21} = 0b0110111; |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2770 | let Inst{5-4} = 0b01; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2771 | let Inst{15-12} = Rd; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 2772 | let Inst{11-7} = sh{4-0}; |
| 2773 | let Inst{6} = sh{5}; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2774 | let Inst{20-16} = sat_imm; |
| 2775 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2776 | } |
| 2777 | |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2778 | def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm, |
| 2779 | NoItinerary, "usat16", "\t$Rd, $sat_imm, $a", |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2780 | [/* For disassembly only; pattern left blank */]> { |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2781 | bits<4> Rd; |
| 2782 | bits<4> sat_imm; |
| 2783 | bits<4> Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2784 | let Inst{27-20} = 0b01101110; |
Jim Grosbach | 70987fb | 2010-10-18 23:35:38 +0000 | [diff] [blame] | 2785 | let Inst{11-4} = 0b11110011; |
| 2786 | let Inst{15-12} = Rd; |
| 2787 | let Inst{19-16} = sat_imm; |
| 2788 | let Inst{3-0} = Rn; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 2789 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2790 | |
Bob Wilson | eaf1c98 | 2010-08-11 23:10:46 +0000 | [diff] [blame] | 2791 | def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>; |
| 2792 | def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>; |
Nate Begeman | 0e0a20e | 2010-07-29 22:48:09 +0000 | [diff] [blame] | 2793 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2794 | //===----------------------------------------------------------------------===// |
| 2795 | // Bitwise Instructions. |
| 2796 | // |
| 2797 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2798 | defm AND : AsI1_bin_irs<0b0000, "and", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2799 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2800 | BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2801 | defm ORR : AsI1_bin_irs<0b1100, "orr", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2802 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2803 | BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2804 | defm EOR : AsI1_bin_irs<0b0001, "eor", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2805 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2806 | BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>; |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 2807 | defm BIC : AsI1_bin_irs<0b1110, "bic", |
Evan Cheng | 7e1bf30 | 2010-09-29 00:27:46 +0000 | [diff] [blame] | 2808 | IIC_iBITi, IIC_iBITr, IIC_iBITsr, |
Jim Grosbach | 0ff9220 | 2011-06-27 19:09:15 +0000 | [diff] [blame] | 2809 | BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2810 | |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2811 | def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2812 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2813 | "bfc", "\t$Rd, $imm", "$src = $Rd", |
| 2814 | [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>, |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2815 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2816 | bits<4> Rd; |
| 2817 | bits<10> imm; |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2818 | let Inst{27-21} = 0b0111110; |
| 2819 | let Inst{6-0} = 0b0011111; |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2820 | let Inst{15-12} = Rd; |
| 2821 | let Inst{11-7} = imm{4-0}; // lsb |
| 2822 | let Inst{20-16} = imm{9-5}; // width |
Evan Cheng | 36a0aeb | 2009-07-06 22:23:46 +0000 | [diff] [blame] | 2823 | } |
| 2824 | |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2825 | // A8.6.18 BFI - Bitfield insert (Encoding A1) |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2826 | def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2827 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2828 | "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd", |
| 2829 | [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn, |
Jim Grosbach | 469bbdb | 2010-07-16 23:05:05 +0000 | [diff] [blame] | 2830 | bf_inv_mask_imm:$imm))]>, |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2831 | Requires<[IsARM, HasV6T2]> { |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2832 | bits<4> Rd; |
| 2833 | bits<4> Rn; |
| 2834 | bits<10> imm; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2835 | let Inst{27-21} = 0b0111110; |
| 2836 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
Jim Grosbach | 3fea19105 | 2010-10-21 22:03:21 +0000 | [diff] [blame] | 2837 | let Inst{15-12} = Rd; |
| 2838 | let Inst{11-7} = imm{4-0}; // lsb |
| 2839 | let Inst{20-16} = imm{9-5}; // width |
| 2840 | let Inst{3-0} = Rn; |
Johnny Chen | b2503c0 | 2010-02-17 06:31:48 +0000 | [diff] [blame] | 2841 | } |
| 2842 | |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2843 | // GNU as only supports this form of bfi (w/ 4 arguments) |
| 2844 | let isAsmParserOnly = 1 in |
| 2845 | def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, |
| 2846 | lsb_pos_imm:$lsb, width_imm:$width), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2847 | AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi, |
Bruno Cardoso Lopes | a461d42 | 2011-01-18 20:45:56 +0000 | [diff] [blame] | 2848 | "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd", |
| 2849 | []>, Requires<[IsARM, HasV6T2]> { |
| 2850 | bits<4> Rd; |
| 2851 | bits<4> Rn; |
| 2852 | bits<5> lsb; |
| 2853 | bits<5> width; |
| 2854 | let Inst{27-21} = 0b0111110; |
| 2855 | let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15 |
| 2856 | let Inst{15-12} = Rd; |
| 2857 | let Inst{11-7} = lsb; |
| 2858 | let Inst{20-16} = width; // Custom encoder => lsb+width-1 |
| 2859 | let Inst{3-0} = Rn; |
| 2860 | } |
| 2861 | |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2862 | def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr, |
| 2863 | "mvn", "\t$Rd, $Rm", |
| 2864 | [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP { |
| 2865 | bits<4> Rd; |
| 2866 | bits<4> Rm; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2867 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2868 | let Inst{19-16} = 0b0000; |
Johnny Chen | 0430152 | 2009-11-07 00:54:36 +0000 | [diff] [blame] | 2869 | let Inst{11-4} = 0b00000000; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2870 | let Inst{15-12} = Rd; |
| 2871 | let Inst{3-0} = Rm; |
Bob Wilson | 8e86b51 | 2009-10-14 19:00:24 +0000 | [diff] [blame] | 2872 | } |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2873 | def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm, |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2874 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2875 | [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP { |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2876 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2877 | bits<12> shift; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2878 | let Inst{25} = 0; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2879 | let Inst{19-16} = 0b0000; |
| 2880 | let Inst{15-12} = Rd; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2881 | let Inst{11-5} = shift{11-5}; |
| 2882 | let Inst{4} = 0; |
| 2883 | let Inst{3-0} = shift{3-0}; |
| 2884 | } |
Owen Anderson | 152d4a4 | 2011-07-21 23:38:37 +0000 | [diff] [blame] | 2885 | def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 2886 | IIC_iMVNsr, "mvn", "\t$Rd, $shift", |
| 2887 | [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP { |
| 2888 | bits<4> Rd; |
| 2889 | bits<12> shift; |
| 2890 | let Inst{25} = 0; |
| 2891 | let Inst{19-16} = 0b0000; |
| 2892 | let Inst{15-12} = Rd; |
| 2893 | let Inst{11-8} = shift{11-8}; |
| 2894 | let Inst{7} = 0; |
| 2895 | let Inst{6-5} = shift{6-5}; |
| 2896 | let Inst{4} = 1; |
| 2897 | let Inst{3-0} = shift{3-0}; |
Johnny Chen | 48d5ccf | 2010-01-31 11:22:28 +0000 | [diff] [blame] | 2898 | } |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 2899 | let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2900 | def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, |
| 2901 | IIC_iMVNi, "mvn", "\t$Rd, $imm", |
| 2902 | [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP { |
| 2903 | bits<4> Rd; |
Jim Grosbach | 3686046 | 2010-10-21 22:19:32 +0000 | [diff] [blame] | 2904 | bits<12> imm; |
| 2905 | let Inst{25} = 1; |
| 2906 | let Inst{19-16} = 0b0000; |
| 2907 | let Inst{15-12} = Rd; |
| 2908 | let Inst{11-0} = imm; |
Evan Cheng | 7995ef3 | 2009-09-09 01:47:07 +0000 | [diff] [blame] | 2909 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2910 | |
| 2911 | def : ARMPat<(and GPR:$src, so_imm_not:$imm), |
| 2912 | (BICri GPR:$src, so_imm_not:$imm)>; |
| 2913 | |
| 2914 | //===----------------------------------------------------------------------===// |
| 2915 | // Multiply Instructions. |
| 2916 | // |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2917 | class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2918 | string opc, string asm, list<dag> pattern> |
| 2919 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2920 | bits<4> Rd; |
| 2921 | bits<4> Rm; |
| 2922 | bits<4> Rn; |
| 2923 | let Inst{19-16} = Rd; |
| 2924 | let Inst{11-8} = Rm; |
| 2925 | let Inst{3-0} = Rn; |
| 2926 | } |
| 2927 | class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin, |
| 2928 | string opc, string asm, list<dag> pattern> |
| 2929 | : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> { |
| 2930 | bits<4> RdLo; |
| 2931 | bits<4> RdHi; |
| 2932 | bits<4> Rm; |
| 2933 | bits<4> Rn; |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 2934 | let Inst{19-16} = RdHi; |
| 2935 | let Inst{15-12} = RdLo; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2936 | let Inst{11-8} = Rm; |
| 2937 | let Inst{3-0} = Rn; |
| 2938 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2939 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2940 | // FIXME: The v5 pseudos are only necessary for the additional Constraint |
| 2941 | // property. Remove them when it's possible to add those properties |
| 2942 | // on an individual MachineInstr, not just an instuction description. |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2943 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2944 | def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 2945 | IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2946 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>, |
Johnny Chen | 597028c | 2011-04-04 23:57:05 +0000 | [diff] [blame] | 2947 | Requires<[IsARM, HasV6]> { |
| 2948 | let Inst{15-12} = 0b0000; |
| 2949 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2950 | |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2951 | let Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2952 | def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, |
| 2953 | pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2954 | 4, IIC_iMUL32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2955 | [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))], |
| 2956 | (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
Jim Grosbach | d378b32 | 2011-07-06 20:57:35 +0000 | [diff] [blame] | 2957 | Requires<[IsARM, NoV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2958 | } |
| 2959 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2960 | def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2961 | IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra", |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2962 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 2963 | Requires<[IsARM, HasV6]> { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2964 | bits<4> Ra; |
| 2965 | let Inst{15-12} = Ra; |
| 2966 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2967 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2968 | let Constraints = "@earlyclobber $Rd" in |
| 2969 | def MLAv5: ARMPseudoExpand<(outs GPR:$Rd), |
| 2970 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 2971 | 4, IIC_iMAC32, |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2972 | [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))], |
| 2973 | (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>, |
| 2974 | Requires<[IsARM, NoV6]>; |
| 2975 | |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2976 | def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 2977 | IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra", |
| 2978 | [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>, |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2979 | Requires<[IsARM, HasV6T2]> { |
| 2980 | bits<4> Rd; |
| 2981 | bits<4> Rm; |
| 2982 | bits<4> Rn; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2983 | bits<4> Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2984 | let Inst{19-16} = Rd; |
Jim Grosbach | 6571101 | 2010-11-19 22:22:37 +0000 | [diff] [blame] | 2985 | let Inst{15-12} = Ra; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2986 | let Inst{11-8} = Rm; |
| 2987 | let Inst{3-0} = Rn; |
| 2988 | } |
Evan Cheng | edcbada | 2009-07-06 22:05:45 +0000 | [diff] [blame] | 2989 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2990 | // Extra precision multiplies with low / high results |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 2991 | let neverHasSideEffects = 1 in { |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 2992 | let isCommutable = 1 in { |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2993 | def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2994 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 2995 | "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 2996 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 2997 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 2998 | def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi), |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 2999 | (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3000 | "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3001 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3002 | |
| 3003 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3004 | def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3005 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3006 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3007 | (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3008 | Requires<[IsARM, NoV6]>; |
| 3009 | |
| 3010 | def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3011 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3012 | 4, IIC_iMUL64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3013 | (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3014 | Requires<[IsARM, NoV6]>; |
| 3015 | } |
Evan Cheng | 8de898a | 2009-06-26 00:19:44 +0000 | [diff] [blame] | 3016 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3017 | |
| 3018 | // Multiply + accumulate |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3019 | def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi), |
| 3020 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3021 | "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3022 | Requires<[IsARM, HasV6]>; |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3023 | def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi), |
| 3024 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
Anton Korobeynikov | 4d72860 | 2011-01-01 20:38:38 +0000 | [diff] [blame] | 3025 | "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3026 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3027 | |
Jim Grosbach | f50af8b | 2010-10-21 22:52:30 +0000 | [diff] [blame] | 3028 | def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi), |
| 3029 | (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64, |
| 3030 | "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>, |
| 3031 | Requires<[IsARM, HasV6]> { |
| 3032 | bits<4> RdLo; |
| 3033 | bits<4> RdHi; |
| 3034 | bits<4> Rm; |
| 3035 | bits<4> Rn; |
| 3036 | let Inst{19-16} = RdLo; |
| 3037 | let Inst{15-12} = RdHi; |
| 3038 | let Inst{11-8} = Rm; |
| 3039 | let Inst{3-0} = Rn; |
| 3040 | } |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3041 | |
| 3042 | let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in { |
| 3043 | def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3044 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3045 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3046 | (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3047 | Requires<[IsARM, NoV6]>; |
| 3048 | def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3049 | (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3050 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3051 | (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 3052 | Requires<[IsARM, NoV6]>; |
| 3053 | def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi), |
| 3054 | (ins GPR:$Rn, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3055 | 4, IIC_iMAC64, [], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 3056 | (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>, |
| 3057 | Requires<[IsARM, NoV6]>; |
| 3058 | } |
| 3059 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 3060 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3061 | |
| 3062 | // Most significant word multiply |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3063 | def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3064 | IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm", |
| 3065 | [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>, |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3066 | Requires<[IsARM, HasV6]> { |
Evan Cheng | fbc9d41 | 2008-11-06 01:21:28 +0000 | [diff] [blame] | 3067 | let Inst{15-12} = 0b1111; |
| 3068 | } |
Evan Cheng | 13ab020 | 2007-07-10 18:08:01 +0000 | [diff] [blame] | 3069 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3070 | def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3071 | IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3072 | [/* For disassembly only; pattern left blank */]>, |
| 3073 | Requires<[IsARM, HasV6]> { |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3074 | let Inst{15-12} = 0b1111; |
| 3075 | } |
| 3076 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3077 | def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd), |
| 3078 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3079 | IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra", |
| 3080 | [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>, |
| 3081 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3082 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3083 | def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd), |
| 3084 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3085 | IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3086 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3087 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3088 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3089 | def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd), |
| 3090 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3091 | IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra", |
| 3092 | [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>, |
| 3093 | Requires<[IsARM, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3094 | |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3095 | def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd), |
| 3096 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3097 | IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3098 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 9463d0e | 2010-10-22 17:16:17 +0000 | [diff] [blame] | 3099 | Requires<[IsARM, HasV6]>; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3100 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3101 | multiclass AI_smul<string opc, PatFrag opnode> { |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3102 | def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3103 | IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm", |
| 3104 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3105 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3106 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3107 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3108 | def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3109 | IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm", |
| 3110 | [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16), |
| 3111 | (sra GPR:$Rm, (i32 16))))]>, |
| 3112 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3113 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3114 | def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3115 | IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm", |
| 3116 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3117 | (sext_inreg GPR:$Rm, i16)))]>, |
| 3118 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3119 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3120 | def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3121 | IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm", |
| 3122 | [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)), |
| 3123 | (sra GPR:$Rm, (i32 16))))]>, |
| 3124 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3125 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3126 | def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3127 | IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm", |
| 3128 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3129 | (sext_inreg GPR:$Rm, i16)), (i32 16)))]>, |
| 3130 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3131 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3132 | def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3133 | IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm", |
| 3134 | [(set GPR:$Rd, (sra (opnode GPR:$Rn, |
| 3135 | (sra GPR:$Rm, (i32 16))), (i32 16)))]>, |
| 3136 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | bec2e38 | 2006-10-16 16:33:29 +0000 | [diff] [blame] | 3137 | } |
| 3138 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3139 | |
| 3140 | multiclass AI_smla<string opc, PatFrag opnode> { |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3141 | def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3142 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3143 | IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3144 | [(set GPR:$Rd, (add GPR:$Ra, |
| 3145 | (opnode (sext_inreg GPR:$Rn, i16), |
| 3146 | (sext_inreg GPR:$Rm, i16))))]>, |
| 3147 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3148 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3149 | def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3150 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3151 | IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3152 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16), |
| 3153 | (sra GPR:$Rm, (i32 16)))))]>, |
| 3154 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3155 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3156 | def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3157 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3158 | IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3159 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 3160 | (sext_inreg GPR:$Rm, i16))))]>, |
| 3161 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3162 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3163 | def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3164 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3165 | IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3166 | [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)), |
| 3167 | (sra GPR:$Rm, (i32 16)))))]>, |
| 3168 | Requires<[IsARM, HasV5TE]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3169 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3170 | def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3171 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3172 | IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3173 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 3174 | (sext_inreg GPR:$Rm, i16)), (i32 16))))]>, |
| 3175 | Requires<[IsARM, HasV5TE]>; |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3176 | |
Jim Grosbach | d507d1f | 2010-11-11 01:27:41 +0000 | [diff] [blame] | 3177 | def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd), |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3178 | (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3179 | IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra", |
| 3180 | [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn, |
| 3181 | (sra GPR:$Rm, (i32 16))), (i32 16))))]>, |
| 3182 | Requires<[IsARM, HasV5TE]>; |
Rafael Espindola | 70673a1 | 2006-10-18 16:20:57 +0000 | [diff] [blame] | 3183 | } |
Rafael Espindola | 5c2aa0a | 2006-09-08 12:47:03 +0000 | [diff] [blame] | 3184 | |
Raul Herbster | 37fb5b1 | 2007-08-30 23:25:47 +0000 | [diff] [blame] | 3185 | defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
| 3186 | defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3187 | |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3188 | // Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3189 | def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi), |
| 3190 | (ins GPR:$Rn, GPR:$Rm), |
| 3191 | IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3192 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3193 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3194 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3195 | def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi), |
| 3196 | (ins GPR:$Rn, GPR:$Rm), |
| 3197 | IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3198 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3199 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3200 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3201 | def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi), |
| 3202 | (ins GPR:$Rn, GPR:$Rm), |
| 3203 | IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3204 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3205 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3206 | |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3207 | def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi), |
| 3208 | (ins GPR:$Rn, GPR:$Rm), |
| 3209 | IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3210 | [/* For disassembly only; pattern left blank */]>, |
Jim Grosbach | 3870b75 | 2010-10-22 18:35:16 +0000 | [diff] [blame] | 3211 | Requires<[IsARM, HasV5TE]>; |
Johnny Chen | 83498e5 | 2010-02-12 21:59:23 +0000 | [diff] [blame] | 3212 | |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3213 | // Helper class for AI_smld -- for disassembly only |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3214 | class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3215 | InstrItinClass itin, string opc, string asm> |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3216 | : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> { |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3217 | bits<4> Rn; |
| 3218 | bits<4> Rm; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3219 | let Inst{27-23} = 0b01110; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3220 | let Inst{22} = long; |
| 3221 | let Inst{21-20} = 0b00; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3222 | let Inst{11-8} = Rm; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3223 | let Inst{7} = 0; |
| 3224 | let Inst{6} = sub; |
| 3225 | let Inst{5} = swap; |
| 3226 | let Inst{4} = 1; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3227 | let Inst{3-0} = Rn; |
| 3228 | } |
| 3229 | class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3230 | InstrItinClass itin, string opc, string asm> |
| 3231 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3232 | bits<4> Rd; |
| 3233 | let Inst{15-12} = 0b1111; |
| 3234 | let Inst{19-16} = Rd; |
| 3235 | } |
| 3236 | class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3237 | InstrItinClass itin, string opc, string asm> |
| 3238 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3239 | bits<4> Ra; |
Jim Grosbach | b206daa | 2011-07-22 20:11:20 +0000 | [diff] [blame] | 3240 | bits<4> Rd; |
| 3241 | let Inst{19-16} = Rd; |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3242 | let Inst{15-12} = Ra; |
| 3243 | } |
| 3244 | class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops, |
| 3245 | InstrItinClass itin, string opc, string asm> |
| 3246 | : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> { |
| 3247 | bits<4> RdLo; |
| 3248 | bits<4> RdHi; |
| 3249 | let Inst{19-16} = RdHi; |
| 3250 | let Inst{15-12} = RdLo; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3251 | } |
| 3252 | |
| 3253 | multiclass AI_smld<bit sub, string opc> { |
| 3254 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3255 | def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3256 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3257 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3258 | def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra), |
| 3259 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3260 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3261 | def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi), |
| 3262 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 3263 | !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3264 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3265 | def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi), |
| 3266 | (ins GPR:$Rn, GPR:$Rm), NoItinerary, |
| 3267 | !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">; |
Johnny Chen | 667d127 | 2010-02-22 18:50:54 +0000 | [diff] [blame] | 3268 | |
| 3269 | } |
| 3270 | |
| 3271 | defm SMLA : AI_smld<0, "smla">; |
| 3272 | defm SMLS : AI_smld<1, "smls">; |
| 3273 | |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3274 | multiclass AI_sdml<bit sub, string opc> { |
| 3275 | |
Jim Grosbach | 385e136 | 2010-10-22 19:15:30 +0000 | [diff] [blame] | 3276 | def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3277 | NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">; |
| 3278 | def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), |
| 3279 | NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">; |
Johnny Chen | 2ec5e49 | 2010-02-22 21:50:40 +0000 | [diff] [blame] | 3280 | } |
| 3281 | |
| 3282 | defm SMUA : AI_sdml<0, "smua">; |
| 3283 | defm SMUS : AI_sdml<1, "smus">; |
Rafael Espindola | 42b62f3 | 2006-10-13 13:14:59 +0000 | [diff] [blame] | 3284 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3285 | //===----------------------------------------------------------------------===// |
| 3286 | // Misc. Arithmetic Instructions. |
| 3287 | // |
Rafael Espindola | 0d9fe76 | 2006-10-10 16:33:47 +0000 | [diff] [blame] | 3288 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3289 | def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3290 | IIC_iUNAr, "clz", "\t$Rd, $Rm", |
| 3291 | [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3292 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3293 | def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3294 | IIC_iUNAr, "rbit", "\t$Rd, $Rm", |
| 3295 | [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>, |
| 3296 | Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 3482c80 | 2010-01-18 19:58:49 +0000 | [diff] [blame] | 3297 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3298 | def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3299 | IIC_iUNAr, "rev", "\t$Rd, $Rm", |
| 3300 | [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>; |
Rafael Espindola | 199dd67 | 2006-10-17 13:13:23 +0000 | [diff] [blame] | 3301 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3302 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3303 | def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3304 | IIC_iUNAr, "rev16", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3305 | [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3306 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3307 | |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3308 | let AddedComplexity = 5 in |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3309 | def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm), |
| 3310 | IIC_iUNAr, "revsh", "\t$Rd, $Rm", |
Evan Cheng | 9568e5c | 2011-06-21 06:01:08 +0000 | [diff] [blame] | 3311 | [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>, |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3312 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3313 | |
Evan Cheng | f60ceac | 2011-06-15 17:17:48 +0000 | [diff] [blame] | 3314 | def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)), |
| 3315 | (and (srl GPR:$Rm, (i32 8)), 0xFF)), |
| 3316 | (REVSH GPR:$Rm)>; |
| 3317 | |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3318 | def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3319 | (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh), |
| 3320 | IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3321 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF), |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3322 | (and (shl GPR:$Rm, pkh_lsl_amt:$sh), |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3323 | 0xFFFF0000)))]>, |
| 3324 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 2718519 | 2006-09-29 21:20:16 +0000 | [diff] [blame] | 3325 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3326 | // Alternate cases for PKHBT where identities eliminate some nodes. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3327 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)), |
| 3328 | (PKHBT GPR:$Rn, GPR:$Rm, 0)>; |
| 3329 | def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3330 | (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>; |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3331 | |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3332 | // Note: Shifts of 1-15 bits will be transformed to srl instead of sra and |
| 3333 | // will match the pattern below. |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3334 | def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd), |
Jim Grosbach | dde038a | 2011-07-20 21:40:26 +0000 | [diff] [blame] | 3335 | (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh), |
| 3336 | IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh", |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3337 | [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000), |
Jim Grosbach | 1769a3d | 2011-07-20 20:49:03 +0000 | [diff] [blame] | 3338 | (and (sra GPR:$Rm, pkh_asr_amt:$sh), |
Jim Grosbach | f8da5f5 | 2010-10-22 22:12:16 +0000 | [diff] [blame] | 3339 | 0xFFFF)))]>, |
| 3340 | Requires<[IsARM, HasV6]>; |
Rafael Espindola | 9e071f0 | 2006-10-02 19:30:56 +0000 | [diff] [blame] | 3341 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3342 | // Alternate cases for PKHTB where identities eliminate some nodes. Note that |
| 3343 | // a shift amount of 0 is *not legal* here, it is PKHBT instead. |
Bob Wilson | dc66eda | 2010-08-16 22:26:55 +0000 | [diff] [blame] | 3344 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3345 | (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3346 | def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), |
Bob Wilson | f955f29 | 2010-08-17 17:23:19 +0000 | [diff] [blame] | 3347 | (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)), |
Jim Grosbach | a0472dc | 2011-07-20 20:32:09 +0000 | [diff] [blame] | 3348 | (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>; |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3349 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3350 | //===----------------------------------------------------------------------===// |
| 3351 | // Comparison Instructions... |
| 3352 | // |
Rafael Espindola | b47e1d0 | 2006-10-10 18:55:14 +0000 | [diff] [blame] | 3353 | |
Jim Grosbach | 2642196 | 2008-10-14 20:36:24 +0000 | [diff] [blame] | 3354 | defm CMP : AI1_cmp_irs<0b1010, "cmp", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3355 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
Evan Cheng | 0ff94f7 | 2007-08-07 01:37:15 +0000 | [diff] [blame] | 3356 | BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>; |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3357 | |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3358 | // ARMcmpZ can re-use the above instruction definitions. |
| 3359 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm), |
| 3360 | (CMPri GPR:$src, so_imm:$imm)>; |
| 3361 | def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs), |
| 3362 | (CMPrr GPR:$src, GPR:$rhs)>; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3363 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs), |
| 3364 | (CMPrsi GPR:$src, so_reg_imm:$rhs)>; |
| 3365 | def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs), |
| 3366 | (CMPrsr GPR:$src, so_reg_reg:$rhs)>; |
Jim Grosbach | 97a884d | 2010-12-07 20:41:06 +0000 | [diff] [blame] | 3367 | |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3368 | // FIXME: We have to be careful when using the CMN instruction and comparison |
| 3369 | // with 0. One would expect these two pieces of code should give identical |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3370 | // results: |
| 3371 | // |
| 3372 | // rsbs r1, r1, 0 |
| 3373 | // cmp r0, r1 |
| 3374 | // mov r0, #0 |
| 3375 | // it ls |
| 3376 | // mov r0, #1 |
| 3377 | // |
| 3378 | // and: |
Jim Grosbach | a9a968d | 2010-10-22 23:48:29 +0000 | [diff] [blame] | 3379 | // |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3380 | // cmn r0, r1 |
| 3381 | // mov r0, #0 |
| 3382 | // it ls |
| 3383 | // mov r0, #1 |
| 3384 | // |
| 3385 | // However, the CMN gives the *opposite* result when r1 is 0. This is because |
| 3386 | // the carry flag is set in the CMP case but not in the CMN case. In short, the |
| 3387 | // CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the |
| 3388 | // value of r0 and the carry bit (because the "carry bit" parameter to |
| 3389 | // AddWithCarry is defined as 1 in this case, the carry flag will always be set |
| 3390 | // when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is |
| 3391 | // never a "carry" when this AddWithCarry is performed (because the "carry bit" |
| 3392 | // parameter to AddWithCarry is defined as 0). |
| 3393 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3394 | // When x is 0 and unsigned: |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3395 | // |
| 3396 | // x = 0 |
| 3397 | // ~x = 0xFFFF FFFF |
| 3398 | // ~x + 1 = 0x1 0000 0000 |
| 3399 | // (-x = 0) != (0x1 0000 0000 = ~x + 1) |
| 3400 | // |
Bill Wendling | c8714bb | 2010-09-10 10:31:11 +0000 | [diff] [blame] | 3401 | // Therefore, we should disable CMN when comparing against zero, until we can |
| 3402 | // limit when the CMN instruction is used (when we know that the RHS is not 0 or |
| 3403 | // when it's a comparison which doesn't look at the 'carry' flag). |
Bill Wendling | 6165e87 | 2010-08-26 18:33:51 +0000 | [diff] [blame] | 3404 | // |
| 3405 | // (See the ARM docs for the "AddWithCarry" pseudo-code.) |
| 3406 | // |
| 3407 | // This is related to <rdar://problem/7569620>. |
| 3408 | // |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3409 | //defm CMN : AI1_cmp_irs<0b1011, "cmn", |
| 3410 | // BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>; |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3411 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3412 | // Note that TST/TEQ don't set all the same flags that CMP does! |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3413 | defm TST : AI1_cmp_irs<0b1000, "tst", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3414 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3415 | BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>; |
Evan Cheng | d87293c | 2008-11-06 08:47:38 +0000 | [diff] [blame] | 3416 | defm TEQ : AI1_cmp_irs<0b1001, "teq", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3417 | IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr, |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3418 | BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3419 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3420 | defm CMNz : AI1_cmp_irs<0b1011, "cmn", |
Evan Cheng | 5d42c56 | 2010-09-29 00:49:25 +0000 | [diff] [blame] | 3421 | IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr, |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3422 | BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>; |
Evan Cheng | 2c614c5 | 2007-06-06 10:17:05 +0000 | [diff] [blame] | 3423 | |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3424 | //def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm), |
| 3425 | // (CMNri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3426 | |
David Goodwin | c0309b4 | 2009-06-29 15:33:01 +0000 | [diff] [blame] | 3427 | def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm), |
Jim Grosbach | d5d2bae | 2010-01-22 00:08:13 +0000 | [diff] [blame] | 3428 | (CMNzri GPR:$src, so_imm_neg:$imm)>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 3429 | |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3430 | // Pseudo i64 compares for some floating point compares. |
| 3431 | let usesCustomInserter = 1, isBranch = 1, isTerminator = 1, |
| 3432 | Defs = [CPSR] in { |
| 3433 | def BCCi64 : PseudoInst<(outs), |
Jim Grosbach | c5ed013 | 2010-08-17 18:39:16 +0000 | [diff] [blame] | 3434 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3435 | IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3436 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>; |
| 3437 | |
| 3438 | def BCCZi64 : PseudoInst<(outs), |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3439 | (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br, |
Evan Cheng | 218977b | 2010-07-13 19:27:42 +0000 | [diff] [blame] | 3440 | [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>; |
| 3441 | } // usesCustomInserter |
| 3442 | |
Rafael Espindola | e5bbd6d | 2006-10-07 14:24:52 +0000 | [diff] [blame] | 3443 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 3444 | // Conditional moves |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 3445 | // FIXME: should be able to write a pattern for ARMcmov, but can't use |
Jim Grosbach | 6417171 | 2010-02-16 21:07:46 +0000 | [diff] [blame] | 3446 | // a two-value operand where a dag node expects two operands. :( |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3447 | let neverHasSideEffects = 1 in { |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3448 | def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3449 | 4, IIC_iCMOVr, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3450 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>, |
| 3451 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3452 | def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd), |
| 3453 | (ins GPR:$false, so_reg_imm:$shift, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3454 | 4, IIC_iCMOVsr, |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3455 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | d4a16ad | 2011-03-10 23:56:09 +0000 | [diff] [blame] | 3456 | RegConstraint<"$false = $Rd">; |
Owen Anderson | 92a2022 | 2011-07-21 18:54:16 +0000 | [diff] [blame] | 3457 | def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd), |
| 3458 | (ins GPR:$false, so_reg_reg:$shift, pred:$p), |
| 3459 | 4, IIC_iCMOVsr, |
| 3460 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>, |
| 3461 | RegConstraint<"$false = $Rd">; |
| 3462 | |
Jim Grosbach | 3bbdcea | 2010-10-07 00:42:42 +0000 | [diff] [blame] | 3463 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3464 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3465 | def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd), |
Jim Grosbach | ffa3225 | 2011-07-19 19:13:28 +0000 | [diff] [blame] | 3466 | (ins GPR:$false, imm0_65535_expr:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3467 | 4, IIC_iMOVi, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3468 | []>, |
| 3469 | RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>; |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3470 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3471 | let isMoveImm = 1 in |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3472 | def MOVCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3473 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3474 | 4, IIC_iCMOVi, |
Jim Grosbach | 27e9008 | 2010-10-29 19:28:17 +0000 | [diff] [blame] | 3475 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | 3906276 | 2011-03-11 01:09:28 +0000 | [diff] [blame] | 3476 | RegConstraint<"$false = $Rd">; |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3477 | |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3478 | // Two instruction predicate mov immediate. |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3479 | let isMoveImm = 1 in |
Jim Grosbach | eb582d7 | 2011-03-11 18:00:42 +0000 | [diff] [blame] | 3480 | def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd), |
| 3481 | (ins GPR:$false, i32imm:$src, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3482 | 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">; |
Evan Cheng | 63f3544 | 2010-11-13 02:25:14 +0000 | [diff] [blame] | 3483 | |
Evan Cheng | c4af463 | 2010-11-17 20:13:28 +0000 | [diff] [blame] | 3484 | let isMoveImm = 1 in |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3485 | def MVNCCi : ARMPseudoInst<(outs GPR:$Rd), |
| 3486 | (ins GPR:$false, so_imm:$imm, pred:$p), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3487 | 4, IIC_iCMOVi, |
Evan Cheng | 875a6ac | 2010-11-12 22:42:47 +0000 | [diff] [blame] | 3488 | [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>, |
Jim Grosbach | e672ff8 | 2011-03-11 19:55:55 +0000 | [diff] [blame] | 3489 | RegConstraint<"$false = $Rd">; |
Owen Anderson | f523e47 | 2010-09-23 23:45:25 +0000 | [diff] [blame] | 3490 | } // neverHasSideEffects |
Rafael Espindola | d9ae778 | 2006-10-07 13:46:42 +0000 | [diff] [blame] | 3491 | |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3492 | //===----------------------------------------------------------------------===// |
| 3493 | // Atomic operations intrinsics |
| 3494 | // |
| 3495 | |
Jim Grosbach | 5f6c133 | 2011-07-25 20:38:18 +0000 | [diff] [blame] | 3496 | def MemBarrierOptOperand : AsmOperandClass { |
| 3497 | let Name = "MemBarrierOpt"; |
| 3498 | let ParserMethod = "parseMemBarrierOptOperand"; |
| 3499 | } |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3500 | def memb_opt : Operand<i32> { |
| 3501 | let PrintMethod = "printMemBOption"; |
Bruno Cardoso Lopes | 706d946 | 2011-02-07 22:09:15 +0000 | [diff] [blame] | 3502 | let ParserMatchClass = MemBarrierOptOperand; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3503 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3504 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3505 | // memory barriers protect the atomic sequences |
| 3506 | let hasSideEffects = 1 in { |
| 3507 | def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3508 | "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>, |
| 3509 | Requires<[IsARM, HasDB]> { |
| 3510 | bits<4> opt; |
| 3511 | let Inst{31-4} = 0xf57ff05; |
| 3512 | let Inst{3-0} = opt; |
Jim Grosbach | cbd77d2 | 2009-12-10 18:35:32 +0000 | [diff] [blame] | 3513 | } |
Jim Grosbach | 3728e96 | 2009-12-10 00:11:09 +0000 | [diff] [blame] | 3514 | } |
Rafael Espindola | 4b20fbc | 2006-10-10 12:56:00 +0000 | [diff] [blame] | 3515 | |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3516 | def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3517 | "dsb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3518 | Requires<[IsARM, HasDB]> { |
| 3519 | bits<4> opt; |
| 3520 | let Inst{31-4} = 0xf57ff04; |
| 3521 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3522 | } |
| 3523 | |
Jim Grosbach | 20fcaff | 2011-07-13 23:33:10 +0000 | [diff] [blame] | 3524 | // ISB has only full system option |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3525 | def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary, |
| 3526 | "isb", "\t$opt", []>, |
Bob Wilson | f74a429 | 2010-10-30 00:54:37 +0000 | [diff] [blame] | 3527 | Requires<[IsARM, HasDB]> { |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3528 | bits<4> opt; |
Johnny Chen | 1adc40c | 2010-08-12 20:46:17 +0000 | [diff] [blame] | 3529 | let Inst{31-4} = 0xf57ff06; |
Jim Grosbach | 9dec507 | 2011-07-14 18:00:31 +0000 | [diff] [blame] | 3530 | let Inst{3-0} = opt; |
Johnny Chen | fd6037d | 2010-02-18 00:19:08 +0000 | [diff] [blame] | 3531 | } |
| 3532 | |
Jim Grosbach | 6686910 | 2009-12-11 18:52:41 +0000 | [diff] [blame] | 3533 | let usesCustomInserter = 1 in { |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3534 | let Uses = [CPSR] in { |
| 3535 | def ATOMIC_LOAD_ADD_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3536 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3537 | [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>; |
| 3538 | def ATOMIC_LOAD_SUB_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3539 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3540 | [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>; |
| 3541 | def ATOMIC_LOAD_AND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3542 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3543 | [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>; |
| 3544 | def ATOMIC_LOAD_OR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3545 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3546 | [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>; |
| 3547 | def ATOMIC_LOAD_XOR_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3548 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3549 | [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>; |
| 3550 | def ATOMIC_LOAD_NAND_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3551 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3552 | [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3553 | def ATOMIC_LOAD_MIN_I8 : PseudoInst< |
| 3554 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3555 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3556 | def ATOMIC_LOAD_MAX_I8 : PseudoInst< |
| 3557 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3558 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
| 3559 | def ATOMIC_LOAD_UMIN_I8 : PseudoInst< |
| 3560 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3561 | [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>; |
| 3562 | def ATOMIC_LOAD_UMAX_I8 : PseudoInst< |
| 3563 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3564 | [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3565 | def ATOMIC_LOAD_ADD_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3566 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3567 | [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>; |
| 3568 | def ATOMIC_LOAD_SUB_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3569 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3570 | [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>; |
| 3571 | def ATOMIC_LOAD_AND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3572 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3573 | [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>; |
| 3574 | def ATOMIC_LOAD_OR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3575 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3576 | [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>; |
| 3577 | def ATOMIC_LOAD_XOR_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3578 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3579 | [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>; |
| 3580 | def ATOMIC_LOAD_NAND_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3581 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3582 | [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3583 | def ATOMIC_LOAD_MIN_I16 : PseudoInst< |
| 3584 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3585 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3586 | def ATOMIC_LOAD_MAX_I16 : PseudoInst< |
| 3587 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3588 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
| 3589 | def ATOMIC_LOAD_UMIN_I16 : PseudoInst< |
| 3590 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3591 | [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>; |
| 3592 | def ATOMIC_LOAD_UMAX_I16 : PseudoInst< |
| 3593 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3594 | [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3595 | def ATOMIC_LOAD_ADD_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3596 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3597 | [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>; |
| 3598 | def ATOMIC_LOAD_SUB_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3599 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3600 | [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>; |
| 3601 | def ATOMIC_LOAD_AND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3602 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3603 | [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>; |
| 3604 | def ATOMIC_LOAD_OR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3605 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3606 | [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>; |
| 3607 | def ATOMIC_LOAD_XOR_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3608 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3609 | [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>; |
| 3610 | def ATOMIC_LOAD_NAND_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3611 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3612 | [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>; |
Jim Grosbach | f7da882 | 2011-04-26 19:44:18 +0000 | [diff] [blame] | 3613 | def ATOMIC_LOAD_MIN_I32 : PseudoInst< |
| 3614 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3615 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3616 | def ATOMIC_LOAD_MAX_I32 : PseudoInst< |
| 3617 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3618 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
| 3619 | def ATOMIC_LOAD_UMIN_I32 : PseudoInst< |
| 3620 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3621 | [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>; |
| 3622 | def ATOMIC_LOAD_UMAX_I32 : PseudoInst< |
| 3623 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary, |
| 3624 | [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>; |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3625 | |
| 3626 | def ATOMIC_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3627 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3628 | [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>; |
| 3629 | def ATOMIC_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3630 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3631 | [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>; |
| 3632 | def ATOMIC_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3633 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3634 | [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>; |
| 3635 | |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3636 | def ATOMIC_CMP_SWAP_I8 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3637 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3638 | [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3639 | def ATOMIC_CMP_SWAP_I16 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3640 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3641 | [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3642 | def ATOMIC_CMP_SWAP_I32 : PseudoInst< |
Jim Grosbach | 99594eb | 2010-11-18 01:38:26 +0000 | [diff] [blame] | 3643 | (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary, |
Jim Grosbach | e801dc4 | 2009-12-12 01:40:06 +0000 | [diff] [blame] | 3644 | [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>; |
| 3645 | } |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3646 | } |
| 3647 | |
| 3648 | let mayLoad = 1 in { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3649 | def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3650 | "ldrexb", "\t$Rt, $addr", []>; |
| 3651 | def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3652 | "ldrexh", "\t$Rt, $addr", []>; |
| 3653 | def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary, |
| 3654 | "ldrex", "\t$Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3655 | let hasExtraDefRegAllocReq = 1 in |
| 3656 | def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr), |
| 3657 | NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3658 | } |
| 3659 | |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3660 | let mayStore = 1, Constraints = "@earlyclobber $Rd" in { |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3661 | def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3662 | NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>; |
| 3663 | def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3664 | NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>; |
| 3665 | def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr), |
| 3666 | NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>; |
Bruno Cardoso Lopes | a0112d0 | 2011-05-28 04:07:29 +0000 | [diff] [blame] | 3667 | } |
| 3668 | |
| 3669 | let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in |
Jim Grosbach | 86875a2 | 2010-10-29 19:58:57 +0000 | [diff] [blame] | 3670 | def STREXD : AIstrex<0b01, (outs GPR:$Rd), |
Bruno Cardoso Lopes | 505f3cd | 2011-03-24 21:04:58 +0000 | [diff] [blame] | 3671 | (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr), |
| 3672 | NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>; |
Jim Grosbach | 5278eb8 | 2009-12-11 01:42:04 +0000 | [diff] [blame] | 3673 | |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3674 | // Clear-Exclusive is for disassembly only. |
| 3675 | def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", |
| 3676 | [/* For disassembly only; pattern left blank */]>, |
| 3677 | Requires<[IsARM, HasV7]> { |
Jim Grosbach | f32ecc6 | 2010-10-29 20:21:36 +0000 | [diff] [blame] | 3678 | let Inst{31-0} = 0b11110101011111111111000000011111; |
Johnny Chen | b943627 | 2010-02-17 22:37:58 +0000 | [diff] [blame] | 3679 | } |
| 3680 | |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 3681 | // SWP/SWPB are deprecated in V6/V7. |
Jim Grosbach | 1ef9141 | 2011-07-26 17:11:05 +0000 | [diff] [blame] | 3682 | let mayLoad = 1, mayStore = 1 in { |
Jim Grosbach | 4f6f13d | 2011-07-26 17:15:11 +0000 | [diff] [blame] | 3683 | def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>; |
| 3684 | def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>; |
Johnny Chen | b3e1bf5 | 2010-02-12 20:48:24 +0000 | [diff] [blame] | 3685 | } |
| 3686 | |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 3687 | //===----------------------------------------------------------------------===// |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 3688 | // Coprocessor Instructions. |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3689 | // |
| 3690 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3691 | def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 3692 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3693 | NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3694 | [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3695 | imm:$CRm, imm:$opc2)]> { |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3696 | bits<4> opc1; |
| 3697 | bits<4> CRn; |
| 3698 | bits<4> CRd; |
| 3699 | bits<4> cop; |
| 3700 | bits<3> opc2; |
| 3701 | bits<4> CRm; |
| 3702 | |
| 3703 | let Inst{3-0} = CRm; |
| 3704 | let Inst{4} = 0; |
| 3705 | let Inst{7-5} = opc2; |
| 3706 | let Inst{11-8} = cop; |
| 3707 | let Inst{15-12} = CRd; |
| 3708 | let Inst{19-16} = CRn; |
| 3709 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3710 | } |
| 3711 | |
Jim Grosbach | 83ab070 | 2011-07-13 22:01:08 +0000 | [diff] [blame] | 3712 | def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
| 3713 | c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3714 | NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2", |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3715 | [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn, |
| 3716 | imm:$CRm, imm:$opc2)]> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3717 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | b32f7a5 | 2011-01-20 18:06:58 +0000 | [diff] [blame] | 3718 | bits<4> opc1; |
| 3719 | bits<4> CRn; |
| 3720 | bits<4> CRd; |
| 3721 | bits<4> cop; |
| 3722 | bits<3> opc2; |
| 3723 | bits<4> CRm; |
| 3724 | |
| 3725 | let Inst{3-0} = CRm; |
| 3726 | let Inst{4} = 0; |
| 3727 | let Inst{7-5} = opc2; |
| 3728 | let Inst{11-8} = cop; |
| 3729 | let Inst{15-12} = CRd; |
| 3730 | let Inst{19-16} = CRn; |
| 3731 | let Inst{23-20} = opc1; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3732 | } |
| 3733 | |
Bruno Cardoso Lopes | ae08554 | 2011-03-31 23:26:08 +0000 | [diff] [blame] | 3734 | class ACI<dag oops, dag iops, string opc, string asm, |
| 3735 | IndexMode im = IndexModeNone> |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 3736 | : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary, |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3737 | opc, asm, "", [/* For disassembly only; pattern left blank */]> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3738 | let Inst{27-25} = 0b110; |
| 3739 | } |
| 3740 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3741 | multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{ |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3742 | |
| 3743 | def _OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3744 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3745 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3746 | let Inst{31-28} = op31_28; |
| 3747 | let Inst{24} = 1; // P = 1 |
| 3748 | let Inst{21} = 0; // W = 0 |
| 3749 | let Inst{22} = 0; // D = 0 |
| 3750 | let Inst{20} = load; |
| 3751 | } |
| 3752 | |
| 3753 | def _PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3754 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3755 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3756 | let Inst{31-28} = op31_28; |
| 3757 | let Inst{24} = 1; // P = 1 |
| 3758 | let Inst{21} = 1; // W = 1 |
| 3759 | let Inst{22} = 0; // D = 0 |
| 3760 | let Inst{20} = load; |
| 3761 | } |
| 3762 | |
| 3763 | def _POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3764 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3765 | !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3766 | let Inst{31-28} = op31_28; |
| 3767 | let Inst{24} = 0; // P = 0 |
| 3768 | let Inst{21} = 1; // W = 1 |
| 3769 | let Inst{22} = 0; // D = 0 |
| 3770 | let Inst{20} = load; |
| 3771 | } |
| 3772 | |
| 3773 | def _OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3774 | !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option), |
| 3775 | ops), |
| 3776 | !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3777 | let Inst{31-28} = op31_28; |
| 3778 | let Inst{24} = 0; // P = 0 |
| 3779 | let Inst{23} = 1; // U = 1 |
| 3780 | let Inst{21} = 0; // W = 0 |
| 3781 | let Inst{22} = 0; // D = 0 |
| 3782 | let Inst{20} = load; |
| 3783 | } |
| 3784 | |
| 3785 | def L_OFFSET : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3786 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3787 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3788 | let Inst{31-28} = op31_28; |
| 3789 | let Inst{24} = 1; // P = 1 |
| 3790 | let Inst{21} = 0; // W = 0 |
| 3791 | let Inst{22} = 1; // D = 1 |
| 3792 | let Inst{20} = load; |
| 3793 | } |
| 3794 | |
| 3795 | def L_PRE : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3796 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3797 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!", |
| 3798 | IndexModePre> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3799 | let Inst{31-28} = op31_28; |
| 3800 | let Inst{24} = 1; // P = 1 |
| 3801 | let Inst{21} = 1; // W = 1 |
| 3802 | let Inst{22} = 1; // D = 1 |
| 3803 | let Inst{20} = load; |
| 3804 | } |
| 3805 | |
| 3806 | def L_POST : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3807 | !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops), |
| 3808 | !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr", |
| 3809 | IndexModePost> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3810 | let Inst{31-28} = op31_28; |
| 3811 | let Inst{24} = 0; // P = 0 |
| 3812 | let Inst{21} = 1; // W = 1 |
| 3813 | let Inst{22} = 1; // D = 1 |
| 3814 | let Inst{20} = load; |
| 3815 | } |
| 3816 | |
| 3817 | def L_OPTION : ACI<(outs), |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3818 | !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option), |
| 3819 | ops), |
| 3820 | !strconcat(!strconcat(opc, "l"), cond), |
| 3821 | "\tp$cop, cr$CRd, [$base], \\{$option\\}"> { |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3822 | let Inst{31-28} = op31_28; |
| 3823 | let Inst{24} = 0; // P = 0 |
| 3824 | let Inst{23} = 1; // U = 1 |
| 3825 | let Inst{21} = 0; // W = 0 |
| 3826 | let Inst{22} = 1; // D = 1 |
| 3827 | let Inst{20} = load; |
| 3828 | } |
| 3829 | } |
| 3830 | |
Johnny Chen | 670a456 | 2011-04-04 23:39:08 +0000 | [diff] [blame] | 3831 | defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">; |
| 3832 | defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">; |
| 3833 | defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">; |
| 3834 | defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 3835 | |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3836 | //===----------------------------------------------------------------------===// |
| 3837 | // Move between coprocessor and ARM core register -- for disassembly only |
| 3838 | // |
| 3839 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3840 | class MovRCopro<string opc, bit direction, dag oops, dag iops, |
| 3841 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3842 | : ABI<0b1110, oops, iops, NoItinerary, opc, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3843 | "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3844 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3845 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3846 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3847 | bits<4> Rt; |
| 3848 | bits<4> cop; |
| 3849 | bits<3> opc1; |
| 3850 | bits<3> opc2; |
| 3851 | bits<4> CRm; |
| 3852 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3853 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3854 | let Inst{15-12} = Rt; |
| 3855 | let Inst{11-8} = cop; |
| 3856 | let Inst{23-21} = opc1; |
| 3857 | let Inst{7-5} = opc2; |
| 3858 | let Inst{3-0} = CRm; |
| 3859 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3860 | } |
| 3861 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3862 | def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3863 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 3864 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3865 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3866 | [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3867 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3868 | def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3869 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 3870 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 3871 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3872 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 3873 | def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2), |
| 3874 | (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3875 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3876 | class MovRCopro2<string opc, bit direction, dag oops, dag iops, |
| 3877 | list<dag> pattern> |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3878 | : ABXI<0b1110, oops, iops, NoItinerary, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3879 | !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3880 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3881 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3882 | let Inst{4} = 1; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3883 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3884 | bits<4> Rt; |
| 3885 | bits<4> cop; |
| 3886 | bits<3> opc1; |
| 3887 | bits<3> opc2; |
| 3888 | bits<4> CRm; |
| 3889 | bits<4> CRn; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3890 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3891 | let Inst{15-12} = Rt; |
| 3892 | let Inst{11-8} = cop; |
| 3893 | let Inst{23-21} = opc1; |
| 3894 | let Inst{7-5} = opc2; |
| 3895 | let Inst{3-0} = CRm; |
| 3896 | let Inst{19-16} = CRn; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3897 | } |
| 3898 | |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3899 | def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3900 | (outs), |
Jim Grosbach | e540c74 | 2011-07-14 21:19:17 +0000 | [diff] [blame] | 3901 | (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn, |
| 3902 | c_imm:$CRm, imm0_7:$opc2), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3903 | [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn, |
| 3904 | imm:$CRm, imm:$opc2)]>; |
Bruno Cardoso Lopes | 026a42b | 2011-03-22 15:06:24 +0000 | [diff] [blame] | 3905 | def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3906 | (outs GPR:$Rt), |
Jim Grosbach | ccfd931 | 2011-07-19 20:35:35 +0000 | [diff] [blame] | 3907 | (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm, |
| 3908 | imm0_7:$opc2), []>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3909 | |
Bruno Cardoso Lopes | 54ad87a | 2011-05-03 17:29:22 +0000 | [diff] [blame] | 3910 | def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, |
| 3911 | imm:$CRm, imm:$opc2), |
| 3912 | (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>; |
| 3913 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3914 | class MovRRCopro<string opc, bit direction, |
| 3915 | list<dag> pattern = [/* For disassembly only */]> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 3916 | : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3917 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3918 | NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> { |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3919 | let Inst{23-21} = 0b010; |
| 3920 | let Inst{20} = direction; |
| 3921 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3922 | bits<4> Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3923 | bits<4> Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3924 | bits<4> cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3925 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3926 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3927 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3928 | let Inst{15-12} = Rt; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3929 | let Inst{19-16} = Rt2; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3930 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3931 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3932 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3933 | } |
| 3934 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3935 | def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */, |
| 3936 | [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 3937 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3938 | def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>; |
| 3939 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3940 | class MovRRCopro2<string opc, bit direction, |
| 3941 | list<dag> pattern = [/* For disassembly only */]> |
Jim Grosbach | c8ae39e | 2011-07-14 21:26:42 +0000 | [diff] [blame] | 3942 | : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1, |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3943 | GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary, |
| 3944 | !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> { |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3945 | let Inst{31-28} = 0b1111; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3946 | let Inst{23-21} = 0b010; |
| 3947 | let Inst{20} = direction; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3948 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3949 | bits<4> Rt; |
| 3950 | bits<4> Rt2; |
| 3951 | bits<4> cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 3952 | bits<4> opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3953 | bits<4> CRm; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3954 | |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3955 | let Inst{15-12} = Rt; |
| 3956 | let Inst{19-16} = Rt2; |
| 3957 | let Inst{11-8} = cop; |
Bruno Cardoso Lopes | 3abd75b | 2011-01-19 16:56:52 +0000 | [diff] [blame] | 3958 | let Inst{7-4} = opc1; |
Owen Anderson | e4e5e2a | 2011-01-13 21:46:02 +0000 | [diff] [blame] | 3959 | let Inst{3-0} = CRm; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3960 | } |
| 3961 | |
Bruno Cardoso Lopes | 0a69ba3 | 2011-05-03 17:29:29 +0000 | [diff] [blame] | 3962 | def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */, |
| 3963 | [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2, |
| 3964 | imm:$CRm)]>; |
Bruno Cardoso Lopes | 8197754 | 2011-01-20 13:17:59 +0000 | [diff] [blame] | 3965 | def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>; |
Johnny Chen | 906d57f | 2010-02-12 01:44:23 +0000 | [diff] [blame] | 3966 | |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3967 | //===----------------------------------------------------------------------===// |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 3968 | // Move between special register and ARM core register |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3969 | // |
| 3970 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3971 | // Move to ARM core register from Special Register |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 3972 | def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 3973 | "mrs", "\t$Rd, apsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3974 | bits<4> Rd; |
| 3975 | let Inst{23-16} = 0b00001111; |
| 3976 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3977 | let Inst{7-4} = 0b0000; |
| 3978 | } |
| 3979 | |
Jim Grosbach | 80d01dd | 2011-07-19 21:59:29 +0000 | [diff] [blame] | 3980 | def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>; |
| 3981 | |
| 3982 | def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary, |
| 3983 | "mrs", "\t$Rd, spsr", []> { |
Bruno Cardoso Lopes | e7255a8 | 2011-01-18 21:31:35 +0000 | [diff] [blame] | 3984 | bits<4> Rd; |
| 3985 | let Inst{23-16} = 0b01001111; |
| 3986 | let Inst{15-12} = Rd; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 3987 | let Inst{7-4} = 0b0000; |
| 3988 | } |
| 3989 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3990 | // Move from ARM core register to Special Register |
| 3991 | // |
| 3992 | // No need to have both system and application versions, the encodings are the |
| 3993 | // same and the assembly parser has no way to distinguish between them. The mask |
| 3994 | // operand contains the special register (R Bit) in bit 4 and bits 3-0 contains |
| 3995 | // the mask with the fields to be accessed in the special register. |
| 3996 | def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 3997 | "msr", "\t$mask, $Rn", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 3998 | bits<5> mask; |
| 3999 | bits<4> Rn; |
| 4000 | |
| 4001 | let Inst{23} = 0; |
| 4002 | let Inst{22} = mask{4}; // R bit |
| 4003 | let Inst{21-20} = 0b10; |
| 4004 | let Inst{19-16} = mask{3-0}; |
| 4005 | let Inst{15-12} = 0b1111; |
| 4006 | let Inst{11-4} = 0b00000000; |
| 4007 | let Inst{3-0} = Rn; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4008 | } |
| 4009 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4010 | def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary, |
Jim Grosbach | b29b4dd | 2011-07-19 22:45:10 +0000 | [diff] [blame] | 4011 | "msr", "\t$mask, $a", []> { |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4012 | bits<5> mask; |
| 4013 | bits<12> a; |
Johnny Chen | 64dfb78 | 2010-02-16 20:04:27 +0000 | [diff] [blame] | 4014 | |
Bruno Cardoso Lopes | 584bf7b | 2011-02-18 19:45:59 +0000 | [diff] [blame] | 4015 | let Inst{23} = 0; |
| 4016 | let Inst{22} = mask{4}; // R bit |
| 4017 | let Inst{21-20} = 0b10; |
| 4018 | let Inst{19-16} = mask{3-0}; |
| 4019 | let Inst{15-12} = 0b1111; |
| 4020 | let Inst{11-0} = a; |
Johnny Chen | b98e160 | 2010-02-12 18:55:33 +0000 | [diff] [blame] | 4021 | } |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4022 | |
| 4023 | //===----------------------------------------------------------------------===// |
| 4024 | // TLS Instructions |
| 4025 | // |
| 4026 | |
| 4027 | // __aeabi_read_tp preserves the registers r1-r3. |
Owen Anderson | 19f6f50 | 2011-03-18 19:47:14 +0000 | [diff] [blame] | 4028 | // This is a pseudo inst so that we can get the encoding right, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4029 | // complete with fixup for the aeabi_read_tp function. |
| 4030 | let isCall = 1, |
| 4031 | Defs = [R0, R12, LR, CPSR], Uses = [SP] in { |
| 4032 | def TPsoft : PseudoInst<(outs), (ins), IIC_Br, |
| 4033 | [(set R0, ARMthread_pointer)]>; |
| 4034 | } |
| 4035 | |
| 4036 | //===----------------------------------------------------------------------===// |
| 4037 | // SJLJ Exception handling intrinsics |
| 4038 | // eh_sjlj_setjmp() is an instruction sequence to store the return |
| 4039 | // address and save #0 in R0 for the non-longjmp case. |
| 4040 | // Since by its nature we may be coming from some other function to get |
| 4041 | // here, and we're using the stack frame for the containing function to |
| 4042 | // save/restore registers, we can't keep anything live in regs across |
| 4043 | // the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 4044 | // when we get here from a longjmp(). We force everything out of registers |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4045 | // except for our own input by listing the relevant registers in Defs. By |
| 4046 | // doing so, we also cause the prologue/epilogue code to actively preserve |
| 4047 | // all of the callee-saved resgisters, which is exactly what we want. |
| 4048 | // A constant value is passed in $val, and we use the location as a scratch. |
| 4049 | // |
| 4050 | // These are pseudo-instructions and are lowered to individual MC-insts, so |
| 4051 | // no encoding information is necessary. |
| 4052 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4053 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR, |
Jakob Stoklund Olesen | 2944b4f | 2011-05-03 22:31:24 +0000 | [diff] [blame] | 4054 | QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in { |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4055 | def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4056 | NoItinerary, |
| 4057 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4058 | Requires<[IsARM, HasVFP2]>; |
| 4059 | } |
| 4060 | |
| 4061 | let Defs = |
Andrew Trick | a1099f1 | 2011-06-07 00:08:49 +0000 | [diff] [blame] | 4062 | [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ], |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4063 | hasSideEffects = 1, isBarrier = 1 in { |
| 4064 | def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val), |
| 4065 | NoItinerary, |
| 4066 | [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>, |
| 4067 | Requires<[IsARM, NoVFP]>; |
| 4068 | } |
| 4069 | |
| 4070 | // FIXME: Non-Darwin version(s) |
| 4071 | let isBarrier = 1, hasSideEffects = 1, isTerminator = 1, |
| 4072 | Defs = [ R7, LR, SP ] in { |
| 4073 | def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch), |
| 4074 | NoItinerary, |
| 4075 | [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>, |
| 4076 | Requires<[IsARM, IsDarwin]>; |
| 4077 | } |
| 4078 | |
| 4079 | // eh.sjlj.dispatchsetup pseudo-instruction. |
| 4080 | // This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are |
| 4081 | // handled when the pseudo is expanded (which happens before any passes |
| 4082 | // that need the instruction size). |
| 4083 | let isBarrier = 1, hasSideEffects = 1 in |
| 4084 | def Int_eh_sjlj_dispatchsetup : |
Bill Wendling | 61512ba | 2011-05-11 01:11:55 +0000 | [diff] [blame] | 4085 | PseudoInst<(outs), (ins GPR:$src), NoItinerary, |
| 4086 | [(ARMeh_sjlj_dispatchsetup GPR:$src)]>, |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4087 | Requires<[IsDarwin]>; |
| 4088 | |
| 4089 | //===----------------------------------------------------------------------===// |
| 4090 | // Non-Instruction Patterns |
| 4091 | // |
| 4092 | |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4093 | // ARMv4 indirect branch using (MOVr PC, dst) |
| 4094 | let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in |
| 4095 | def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst), |
Owen Anderson | 1688441 | 2011-07-13 23:22:26 +0000 | [diff] [blame] | 4096 | 4, IIC_Br, [(brind GPR:$dst)], |
Jim Grosbach | 53e3fc4 | 2011-07-08 17:40:42 +0000 | [diff] [blame] | 4097 | (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>, |
| 4098 | Requires<[IsARM, NoV4T]>; |
| 4099 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4100 | // Large immediate handling. |
| 4101 | |
| 4102 | // 32-bit immediate using two piece so_imms or movw + movt. |
| 4103 | // This is a single pseudo instruction, the benefit is that it can be remat'd |
| 4104 | // as a single unit instead of having to handle reg inputs. |
| 4105 | // FIXME: Remove this when we can do generalized remat. |
| 4106 | let isReMaterializable = 1, isMoveImm = 1 in |
| 4107 | def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2, |
| 4108 | [(set GPR:$dst, (arm_i32imm:$src))]>, |
| 4109 | Requires<[IsARM]>; |
| 4110 | |
| 4111 | // Pseudo instruction that combines movw + movt + add pc (if PIC). |
| 4112 | // It also makes it possible to rematerialize the instructions. |
| 4113 | // FIXME: Remove this when we can do generalized remat and when machine licm |
| 4114 | // can properly the instructions. |
| 4115 | let isReMaterializable = 1 in { |
| 4116 | def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4117 | IIC_iMOVix2addpc, |
| 4118 | [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>, |
| 4119 | Requires<[IsARM, UseMovt]>; |
| 4120 | |
| 4121 | def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4122 | IIC_iMOVix2, |
| 4123 | [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>, |
| 4124 | Requires<[IsARM, UseMovt]>; |
| 4125 | |
| 4126 | let AddedComplexity = 10 in |
| 4127 | def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr), |
| 4128 | IIC_iMOVix2ld, |
| 4129 | [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>, |
| 4130 | Requires<[IsARM, UseMovt]>; |
| 4131 | } // isReMaterializable |
| 4132 | |
| 4133 | // ConstantPool, GlobalAddress, and JumpTable |
| 4134 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>, |
| 4135 | Requires<[IsARM, DontUseMovt]>; |
| 4136 | def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>; |
| 4137 | def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>, |
| 4138 | Requires<[IsARM, UseMovt]>; |
| 4139 | def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 4140 | (LEApcrelJT tjumptable:$dst, imm:$id)>; |
| 4141 | |
| 4142 | // TODO: add,sub,and, 3-instr forms? |
| 4143 | |
| 4144 | // Tail calls |
| 4145 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4146 | (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>; |
| 4147 | |
| 4148 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4149 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4150 | |
| 4151 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4152 | (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>; |
| 4153 | |
| 4154 | def : ARMPat<(ARMtcret tcGPR:$dst), |
| 4155 | (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>; |
| 4156 | |
| 4157 | def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)), |
| 4158 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4159 | |
| 4160 | def : ARMPat<(ARMtcret (i32 texternalsym:$dst)), |
| 4161 | (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>; |
| 4162 | |
| 4163 | // Direct calls |
| 4164 | def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>, |
| 4165 | Requires<[IsARM, IsNotDarwin]>; |
| 4166 | def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>, |
| 4167 | Requires<[IsARM, IsDarwin]>; |
| 4168 | |
| 4169 | // zextload i1 -> zextload i8 |
| 4170 | def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4171 | def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4172 | |
| 4173 | // extload -> zextload |
| 4174 | def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4175 | def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4176 | def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>; |
| 4177 | def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>; |
| 4178 | |
| 4179 | def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>; |
| 4180 | |
| 4181 | def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>; |
| 4182 | def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>; |
| 4183 | |
| 4184 | // smul* and smla* |
| 4185 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4186 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4187 | (SMULBB GPR:$a, GPR:$b)>; |
| 4188 | def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b), |
| 4189 | (SMULBB GPR:$a, GPR:$b)>; |
| 4190 | def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4191 | (sra GPR:$b, (i32 16))), |
| 4192 | (SMULBT GPR:$a, GPR:$b)>; |
| 4193 | def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))), |
| 4194 | (SMULBT GPR:$a, GPR:$b)>; |
| 4195 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), |
| 4196 | (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4197 | (SMULTB GPR:$a, GPR:$b)>; |
| 4198 | def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b), |
| 4199 | (SMULTB GPR:$a, GPR:$b)>; |
| 4200 | def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4201 | (i32 16)), |
| 4202 | (SMULWB GPR:$a, GPR:$b)>; |
| 4203 | def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)), |
| 4204 | (SMULWB GPR:$a, GPR:$b)>; |
| 4205 | |
| 4206 | def : ARMV5TEPat<(add GPR:$acc, |
| 4207 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4208 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4209 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4210 | def : ARMV5TEPat<(add GPR:$acc, |
| 4211 | (mul sext_16_node:$a, sext_16_node:$b)), |
| 4212 | (SMLABB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4213 | def : ARMV5TEPat<(add GPR:$acc, |
| 4214 | (mul (sra (shl GPR:$a, (i32 16)), (i32 16)), |
| 4215 | (sra GPR:$b, (i32 16)))), |
| 4216 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4217 | def : ARMV5TEPat<(add GPR:$acc, |
| 4218 | (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))), |
| 4219 | (SMLABT GPR:$a, GPR:$b, GPR:$acc)>; |
| 4220 | def : ARMV5TEPat<(add GPR:$acc, |
| 4221 | (mul (sra GPR:$a, (i32 16)), |
| 4222 | (sra (shl GPR:$b, (i32 16)), (i32 16)))), |
| 4223 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4224 | def : ARMV5TEPat<(add GPR:$acc, |
| 4225 | (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)), |
| 4226 | (SMLATB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4227 | def : ARMV5TEPat<(add GPR:$acc, |
| 4228 | (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))), |
| 4229 | (i32 16))), |
| 4230 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4231 | def : ARMV5TEPat<(add GPR:$acc, |
| 4232 | (sra (mul GPR:$a, sext_16_node:$b), (i32 16))), |
| 4233 | (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>; |
| 4234 | |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4235 | |
| 4236 | // Pre-v7 uses MCR for synchronization barriers. |
| 4237 | def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>, |
| 4238 | Requires<[IsARM, HasV6]>; |
| 4239 | |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4240 | // SXT/UXT with no rotate |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4241 | let AddedComplexity = 16 in { |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4242 | def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>; |
| 4243 | def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>; |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4244 | def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>; |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4245 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)), |
| 4246 | (UXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4247 | def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)), |
| 4248 | (UXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4249 | } |
Jim Grosbach | c5a8c86 | 2011-07-27 16:47:19 +0000 | [diff] [blame] | 4250 | |
| 4251 | def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>; |
| 4252 | def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>; |
Jim Grosbach | a4f809d | 2011-03-10 19:27:17 +0000 | [diff] [blame] | 4253 | |
Jim Grosbach | 7032741 | 2011-07-27 17:48:13 +0000 | [diff] [blame] | 4254 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)), |
| 4255 | (SXTAB GPR:$Rn, GPR:$Rm, 0)>; |
| 4256 | def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)), |
| 4257 | (SXTAH GPR:$Rn, GPR:$Rm, 0)>; |
| 4258 | |
Jim Grosbach | bc908cf | 2011-03-10 19:21:08 +0000 | [diff] [blame] | 4259 | //===----------------------------------------------------------------------===// |
| 4260 | // Thumb Support |
| 4261 | // |
| 4262 | |
| 4263 | include "ARMInstrThumb.td" |
| 4264 | |
| 4265 | //===----------------------------------------------------------------------===// |
| 4266 | // Thumb2 Support |
| 4267 | // |
| 4268 | |
| 4269 | include "ARMInstrThumb2.td" |
| 4270 | |
| 4271 | //===----------------------------------------------------------------------===// |
| 4272 | // Floating Point Support |
| 4273 | // |
| 4274 | |
| 4275 | include "ARMInstrVFP.td" |
| 4276 | |
| 4277 | //===----------------------------------------------------------------------===// |
| 4278 | // Advanced SIMD (NEON) Support |
| 4279 | // |
| 4280 | |
| 4281 | include "ARMInstrNEON.td" |
| 4282 | |
Jim Grosbach | c83d504 | 2011-07-14 19:47:47 +0000 | [diff] [blame] | 4283 | //===----------------------------------------------------------------------===// |
| 4284 | // Assembler aliases |
| 4285 | // |
| 4286 | |
| 4287 | // Memory barriers |
| 4288 | def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4289 | def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4290 | def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>; |
| 4291 | |
| 4292 | // System instructions |
| 4293 | def : MnemonicAlias<"swi", "svc">; |
| 4294 | |
| 4295 | // Load / Store Multiple |
| 4296 | def : MnemonicAlias<"ldmfd", "ldm">; |
| 4297 | def : MnemonicAlias<"ldmia", "ldm">; |
| 4298 | def : MnemonicAlias<"stmfd", "stmdb">; |
| 4299 | def : MnemonicAlias<"stmia", "stm">; |
| 4300 | def : MnemonicAlias<"stmea", "stm">; |
| 4301 | |
Jim Grosbach | f6c0525 | 2011-07-21 17:23:04 +0000 | [diff] [blame] | 4302 | // PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the |
| 4303 | // shift amount is zero (i.e., unspecified). |
| 4304 | def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm", |
| 4305 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4306 | def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm", |
| 4307 | (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
Jim Grosbach | 10c7d70 | 2011-07-21 19:57:11 +0000 | [diff] [blame] | 4308 | |
| 4309 | // PUSH/POP aliases for STM/LDM |
| 4310 | def : InstAlias<"push${p} $regs", |
| 4311 | (STMDB_UPD SP, pred:$p, reglist:$regs)>; |
| 4312 | def : InstAlias<"pop${p} $regs", |
| 4313 | (LDMIA_UPD SP, pred:$p, reglist:$regs)>; |
Jim Grosbach | 86fdff0 | 2011-07-21 22:37:43 +0000 | [diff] [blame] | 4314 | |
| 4315 | // RSB two-operand forms (optional explicit destination operand) |
| 4316 | def : InstAlias<"rsb${s}${p} $Rdn, $imm", |
| 4317 | (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4318 | Requires<[IsARM]>; |
| 4319 | def : InstAlias<"rsb${s}${p} $Rdn, $Rm", |
| 4320 | (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4321 | Requires<[IsARM]>; |
| 4322 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", |
| 4323 | (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, |
| 4324 | cc_out:$s)>, Requires<[IsARM]>; |
| 4325 | def : InstAlias<"rsb${s}${p} $Rdn, $shift", |
| 4326 | (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, |
| 4327 | cc_out:$s)>, Requires<[IsARM]>; |
Jim Grosbach | f790193 | 2011-07-21 22:56:30 +0000 | [diff] [blame] | 4328 | // RSC two-operand forms (optional explicit destination operand) |
| 4329 | def : InstAlias<"rsc${s}${p} $Rdn, $imm", |
| 4330 | (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>, |
| 4331 | Requires<[IsARM]>; |
| 4332 | def : InstAlias<"rsc${s}${p} $Rdn, $Rm", |
| 4333 | (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>, |
| 4334 | Requires<[IsARM]>; |
| 4335 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", |
| 4336 | (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p, |
| 4337 | cc_out:$s)>, Requires<[IsARM]>; |
| 4338 | def : InstAlias<"rsc${s}${p} $Rdn, $shift", |
| 4339 | (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p, |
| 4340 | cc_out:$s)>, Requires<[IsARM]>; |
Jim Grosbach | 580f4a9 | 2011-07-25 22:20:28 +0000 | [diff] [blame] | 4341 | |
| 4342 | // SSAT optional shift operand. |
| 4343 | def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn", |
| 4344 | (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>; |
Jim Grosbach | 766c63e | 2011-07-27 18:19:32 +0000 | [diff] [blame^] | 4345 | |
| 4346 | |
| 4347 | // Extend instruction optional rotate operand. |
| 4348 | def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm", |
| 4349 | (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4350 | def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm", |
| 4351 | (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4352 | def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm", |
| 4353 | (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4354 | def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4355 | def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4356 | def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4357 | |
| 4358 | def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm", |
| 4359 | (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4360 | def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm", |
| 4361 | (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4362 | def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm", |
| 4363 | (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>; |
| 4364 | def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4365 | def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |
| 4366 | def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>; |