blob: 1061fbdbb335840da872aef05a08154a36788ac1 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbach83ab0702011-07-13 22:01:08 +0000492/// imm0_7 predicate - Immediate in the range [0,31].
493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
500/// imm0_15 predicate - Immediate in the range [0,31].
501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000516/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
Eric Christopher8f232d32011-04-28 05:49:04 +0000517def imm0_31_m1 : Operand<i32>, ImmLeaf<i32, [{
518 return Imm >= 0 && Imm < 32;
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000519}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000520 let EncoderMethod = "getImmMinusOneOpValue";
Owen Anderson793e7962011-07-26 20:54:26 +0000521 let DecoderMethod = "DecodeImmMinusOneOperand";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000522}
523
Jim Grosbachffa32252011-07-19 19:13:28 +0000524// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
525// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000526//
Jim Grosbachffa32252011-07-19 19:13:28 +0000527// FIXME: This really needs a Thumb version separate from the ARM version.
528// While the range is the same, and can thus use the same match class,
529// the encoding is different so it should have a different encoder method.
530def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
531def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000532 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000533 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000534}
535
Jim Grosbached838482011-07-26 16:24:27 +0000536/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
537def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
538def imm24b : Operand<i32>, ImmLeaf<i32, [{
539 return Imm >= 0 && Imm <= 0xffffff;
540}]> {
541 let ParserMatchClass = Imm24bitAsmOperand;
542}
543
544
Evan Chenga9688c42010-12-11 04:11:38 +0000545/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
546/// e.g., 0xf000ffff
547def bf_inv_mask_imm : Operand<i32>,
548 PatLeaf<(imm), [{
549 return ARM::isBitFieldInvertedMask(N->getZExtValue());
550}] > {
551 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
552 let PrintMethod = "printBitfieldInvMaskImmOperand";
553}
554
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000555/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000556def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
557 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558}]>;
559
560/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000561def width_imm : Operand<i32>, ImmLeaf<i32, [{
562 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000563}] > {
564 let EncoderMethod = "getMsbOpValue";
565}
566
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000567def imm1_32_XFORM: SDNodeXForm<imm, [{
568 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
569}]>;
570def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
571def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
572 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000573 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000574 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000575}
576
Jim Grosbachf4943352011-07-25 23:09:14 +0000577def imm1_16_XFORM: SDNodeXForm<imm, [{
578 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
579}]>;
580def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
581def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
582 imm1_16_XFORM> {
583 let PrintMethod = "printImmPlusOneOperand";
584 let ParserMatchClass = Imm1_16AsmOperand;
585}
586
Evan Chenga8e29892007-01-19 07:51:42 +0000587// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000588// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000589//
Jim Grosbach3e556122010-10-26 22:37:02 +0000590def addrmode_imm12 : Operand<i32>,
591 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000592 // 12-bit immediate operand. Note that instructions using this encode
593 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
594 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000595
Chris Lattner2ac19022010-11-15 05:19:05 +0000596 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000597 let PrintMethod = "printAddrModeImm12Operand";
598 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000599}
Jim Grosbach3e556122010-10-26 22:37:02 +0000600// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000601//
Jim Grosbach3e556122010-10-26 22:37:02 +0000602def ldst_so_reg : Operand<i32>,
603 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000604 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000605 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000606 let PrintMethod = "printAddrMode2Operand";
607 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
608}
609
Jim Grosbach3e556122010-10-26 22:37:02 +0000610// addrmode2 := reg +/- imm12
611// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000612//
Jim Grosbach1610a702011-07-25 20:06:30 +0000613def MemMode2AsmOperand : AsmOperandClass {
614 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000615 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000616}
Evan Chenga8e29892007-01-19 07:51:42 +0000617def addrmode2 : Operand<i32>,
618 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000619 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000620 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000621 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000622 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
623}
624
Owen Anderson793e7962011-07-26 20:54:26 +0000625def am2offset_reg : Operand<i32>,
626 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000627 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000628 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000629 let PrintMethod = "printAddrMode2OffsetOperand";
630 let MIOperandInfo = (ops GPR, i32imm);
631}
632
Owen Anderson793e7962011-07-26 20:54:26 +0000633def am2offset_imm : Operand<i32>,
634 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
635 [], [SDNPWantRoot]> {
636 let EncoderMethod = "getAddrMode2OffsetOpValue";
637 let PrintMethod = "printAddrMode2OffsetOperand";
638 let MIOperandInfo = (ops GPR, i32imm);
639}
640
641
Evan Chenga8e29892007-01-19 07:51:42 +0000642// addrmode3 := reg +/- reg
643// addrmode3 := reg +/- imm8
644//
Jim Grosbach1610a702011-07-25 20:06:30 +0000645def MemMode3AsmOperand : AsmOperandClass {
646 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000647 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000648}
Evan Chenga8e29892007-01-19 07:51:42 +0000649def addrmode3 : Operand<i32>,
650 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000651 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000652 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000653 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000654 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
655}
656
657def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000658 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
659 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000660 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000661 let PrintMethod = "printAddrMode3OffsetOperand";
662 let MIOperandInfo = (ops GPR, i32imm);
663}
664
Jim Grosbache6913602010-11-03 01:01:43 +0000665// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000666//
Jim Grosbache6913602010-11-03 01:01:43 +0000667def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000668 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000669 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000670}
671
672// addrmode5 := reg +/- imm8*4
673//
Jim Grosbach1610a702011-07-25 20:06:30 +0000674def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000675def addrmode5 : Operand<i32>,
676 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
677 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000678 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000679 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000680 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000681}
682
Bob Wilsond3a07652011-02-07 17:43:09 +0000683// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000684//
685def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000686 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000687 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000688 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000689 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000690}
691
Bob Wilsonda525062011-02-25 06:42:42 +0000692def am6offset : Operand<i32>,
693 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
694 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000695 let PrintMethod = "printAddrMode6OffsetOperand";
696 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000697 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000698}
699
Mon P Wang183c6272011-05-09 17:47:27 +0000700// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
701// (single element from one lane) for size 32.
702def addrmode6oneL32 : Operand<i32>,
703 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
704 let PrintMethod = "printAddrMode6Operand";
705 let MIOperandInfo = (ops GPR:$addr, i32imm);
706 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
707}
708
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000709// Special version of addrmode6 to handle alignment encoding for VLD-dup
710// instructions, specifically VLD4-dup.
711def addrmode6dup : Operand<i32>,
712 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
713 let PrintMethod = "printAddrMode6Operand";
714 let MIOperandInfo = (ops GPR:$addr, i32imm);
715 let EncoderMethod = "getAddrMode6DupAddressOpValue";
716}
717
Evan Chenga8e29892007-01-19 07:51:42 +0000718// addrmodepc := pc + reg
719//
720def addrmodepc : Operand<i32>,
721 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
722 let PrintMethod = "printAddrModePCOperand";
723 let MIOperandInfo = (ops GPR, i32imm);
724}
725
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000726// addrmode7 := reg
727// Used by load/store exclusive instructions. Useful to enable right assembly
728// parsing and printing. Not used for any codegen matching.
729//
Jim Grosbach1610a702011-07-25 20:06:30 +0000730def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000731def addrmode7 : Operand<i32> {
732 let PrintMethod = "printAddrMode7Operand";
733 let MIOperandInfo = (ops GPR);
734 let ParserMatchClass = MemMode7AsmOperand;
735}
736
Bob Wilson4f38b382009-08-21 21:58:55 +0000737def nohash_imm : Operand<i32> {
738 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000739}
740
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000741def CoprocNumAsmOperand : AsmOperandClass {
742 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000743 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000744}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000745def p_imm : Operand<i32> {
746 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000747 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000748}
749
Jim Grosbach1610a702011-07-25 20:06:30 +0000750def CoprocRegAsmOperand : AsmOperandClass {
751 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000752 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000753}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000754def c_imm : Operand<i32> {
755 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000756 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000757}
758
Evan Chenga8e29892007-01-19 07:51:42 +0000759//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000760
Evan Cheng37f25d92008-08-28 23:39:26 +0000761include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000762
763//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000764// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000765//
766
Evan Cheng3924f782008-08-29 07:36:24 +0000767/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000768/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000769multiclass AsI1_bin_irs<bits<4> opcod, string opc,
770 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000771 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000772 // The register-immediate version is re-materializable. This is useful
773 // in particular for taking the address of a local.
774 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000775 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
776 iii, opc, "\t$Rd, $Rn, $imm",
777 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
778 bits<4> Rd;
779 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000780 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000781 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000782 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000783 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000784 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000785 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000786 }
Jim Grosbach62547262010-10-11 18:51:51 +0000787 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
788 iir, opc, "\t$Rd, $Rn, $Rm",
789 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000790 bits<4> Rd;
791 bits<4> Rn;
792 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000793 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000794 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000795 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000796 let Inst{15-12} = Rd;
797 let Inst{11-4} = 0b00000000;
798 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000799 }
Owen Anderson92a20222011-07-21 18:54:16 +0000800
801 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000802 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000803 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000804 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000805 bits<4> Rd;
806 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000807 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000808 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000809 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000810 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000811 let Inst{11-5} = shift{11-5};
812 let Inst{4} = 0;
813 let Inst{3-0} = shift{3-0};
814 }
815
816 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000817 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000818 iis, opc, "\t$Rd, $Rn, $shift",
819 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
820 bits<4> Rd;
821 bits<4> Rn;
822 bits<12> shift;
823 let Inst{25} = 0;
824 let Inst{19-16} = Rn;
825 let Inst{15-12} = Rd;
826 let Inst{11-8} = shift{11-8};
827 let Inst{7} = 0;
828 let Inst{6-5} = shift{6-5};
829 let Inst{4} = 1;
830 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000831 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000832
833 // Assembly aliases for optional destination operand when it's the same
834 // as the source operand.
835 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
836 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
837 so_imm:$imm, pred:$p,
838 cc_out:$s)>,
839 Requires<[IsARM]>;
840 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
841 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
842 GPR:$Rm, pred:$p,
843 cc_out:$s)>,
844 Requires<[IsARM]>;
845 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000846 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
847 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000848 cc_out:$s)>,
849 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000850 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
851 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
852 so_reg_reg:$shift, pred:$p,
853 cc_out:$s)>,
854 Requires<[IsARM]>;
855
Evan Chenga8e29892007-01-19 07:51:42 +0000856}
857
Evan Cheng1e249e32009-06-25 20:59:23 +0000858/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000859/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000860let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000861multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
862 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
863 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000864 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
865 iii, opc, "\t$Rd, $Rn, $imm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
867 bits<4> Rd;
868 bits<4> Rn;
869 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000871 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000872 let Inst{19-16} = Rn;
873 let Inst{15-12} = Rd;
874 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000875 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000876 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
877 iir, opc, "\t$Rd, $Rn, $Rm",
878 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
879 bits<4> Rd;
880 bits<4> Rn;
881 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000882 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000883 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000884 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000885 let Inst{19-16} = Rn;
886 let Inst{15-12} = Rd;
887 let Inst{11-4} = 0b00000000;
888 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000889 }
Owen Anderson92a20222011-07-21 18:54:16 +0000890 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000891 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000892 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000893 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000894 bits<4> Rd;
895 bits<4> Rn;
896 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000898 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000899 let Inst{19-16} = Rn;
900 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000901 let Inst{11-5} = shift{11-5};
902 let Inst{4} = 0;
903 let Inst{3-0} = shift{3-0};
904 }
905
906 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000907 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000908 iis, opc, "\t$Rd, $Rn, $shift",
909 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
910 bits<4> Rd;
911 bits<4> Rn;
912 bits<12> shift;
913 let Inst{25} = 0;
914 let Inst{20} = 1;
915 let Inst{19-16} = Rn;
916 let Inst{15-12} = Rd;
917 let Inst{11-8} = shift{11-8};
918 let Inst{7} = 0;
919 let Inst{6-5} = shift{6-5};
920 let Inst{4} = 1;
921 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000922 }
Evan Cheng071a2792007-09-11 19:55:27 +0000923}
Evan Chengc85e8322007-07-05 07:13:32 +0000924}
925
926/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000927/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000928/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000929let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000930multiclass AI1_cmp_irs<bits<4> opcod, string opc,
931 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
932 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
934 opc, "\t$Rn, $imm",
935 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000936 bits<4> Rn;
937 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000938 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000939 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000941 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000943 }
944 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
945 opc, "\t$Rn, $Rm",
946 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000947 bits<4> Rn;
948 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000949 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000950 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000951 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{19-16} = Rn;
953 let Inst{15-12} = 0b0000;
954 let Inst{11-4} = 0b00000000;
955 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 }
Owen Anderson92a20222011-07-21 18:54:16 +0000957 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000958 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000960 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000961 bits<4> Rn;
962 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000963 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000964 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000965 let Inst{19-16} = Rn;
966 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000967 let Inst{11-5} = shift{11-5};
968 let Inst{4} = 0;
969 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000970 }
Owen Anderson92a20222011-07-21 18:54:16 +0000971 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000972 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000973 opc, "\t$Rn, $shift",
974 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
975 bits<4> Rn;
976 bits<12> shift;
977 let Inst{25} = 0;
978 let Inst{20} = 1;
979 let Inst{19-16} = Rn;
980 let Inst{15-12} = 0b0000;
981 let Inst{11-8} = shift{11-8};
982 let Inst{7} = 0;
983 let Inst{6-5} = shift{6-5};
984 let Inst{4} = 1;
985 let Inst{3-0} = shift{3-0};
986 }
987
Evan Cheng071a2792007-09-11 19:55:27 +0000988}
Evan Chenga8e29892007-01-19 07:51:42 +0000989}
990
Evan Cheng576a3962010-09-25 00:49:35 +0000991/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000992/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000993/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000994class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
995 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
996 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
997 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
998 Requires<[IsARM, HasV6]> {
999 bits<4> Rd;
1000 bits<4> Rm;
1001 bits<2> rot;
1002 let Inst{19-16} = 0b1111;
1003 let Inst{15-12} = Rd;
1004 let Inst{11-10} = rot;
1005 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001006}
1007
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001008class AI_ext_rrot_np<bits<8> opcod, string opc>
1009 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1010 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1011 Requires<[IsARM, HasV6]> {
1012 bits<2> rot;
1013 let Inst{19-16} = 0b1111;
1014 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001015}
1016
Evan Cheng576a3962010-09-25 00:49:35 +00001017/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001018/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001019class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1020 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1021 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1022 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1023 Requires<[IsARM, HasV6]> {
1024 bits<4> Rd;
1025 bits<4> Rm;
1026 bits<4> Rn;
1027 bits<2> rot;
1028 let Inst{19-16} = Rn;
1029 let Inst{15-12} = Rd;
1030 let Inst{11-10} = rot;
1031 let Inst{9-4} = 0b000111;
1032 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001033}
1034
Jim Grosbach70327412011-07-27 17:48:13 +00001035class AI_exta_rrot_np<bits<8> opcod, string opc>
1036 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1037 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1038 Requires<[IsARM, HasV6]> {
1039 bits<4> Rn;
1040 bits<2> rot;
1041 let Inst{19-16} = Rn;
1042 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001043}
1044
Evan Cheng62674222009-06-25 23:34:10 +00001045/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001046multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001047 string baseOpc, bit Commutable = 0> {
1048 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001049 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1050 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1051 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001052 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001053 bits<4> Rd;
1054 bits<4> Rn;
1055 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001056 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001057 let Inst{15-12} = Rd;
1058 let Inst{19-16} = Rn;
1059 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001060 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001061 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1062 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1063 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001064 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001065 bits<4> Rd;
1066 bits<4> Rn;
1067 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001068 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001069 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001070 let isCommutable = Commutable;
1071 let Inst{3-0} = Rm;
1072 let Inst{15-12} = Rd;
1073 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001074 }
Owen Anderson92a20222011-07-21 18:54:16 +00001075 def rsi : AsI1<opcod, (outs GPR:$Rd),
1076 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001077 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001078 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001079 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001080 bits<4> Rd;
1081 bits<4> Rn;
1082 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001083 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001084 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001085 let Inst{15-12} = Rd;
1086 let Inst{11-5} = shift{11-5};
1087 let Inst{4} = 0;
1088 let Inst{3-0} = shift{3-0};
1089 }
1090 def rsr : AsI1<opcod, (outs GPR:$Rd),
1091 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001092 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001093 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1094 Requires<[IsARM]> {
1095 bits<4> Rd;
1096 bits<4> Rn;
1097 bits<12> shift;
1098 let Inst{25} = 0;
1099 let Inst{19-16} = Rn;
1100 let Inst{15-12} = Rd;
1101 let Inst{11-8} = shift{11-8};
1102 let Inst{7} = 0;
1103 let Inst{6-5} = shift{6-5};
1104 let Inst{4} = 1;
1105 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001106 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001107 }
1108 // Assembly aliases for optional destination operand when it's the same
1109 // as the source operand.
1110 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1111 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1112 so_imm:$imm, pred:$p,
1113 cc_out:$s)>,
1114 Requires<[IsARM]>;
1115 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1116 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1117 GPR:$Rm, pred:$p,
1118 cc_out:$s)>,
1119 Requires<[IsARM]>;
1120 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001121 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1122 so_reg_imm:$shift, pred:$p,
1123 cc_out:$s)>,
1124 Requires<[IsARM]>;
1125 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1126 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1127 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001128 cc_out:$s)>,
1129 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001130}
1131
Jim Grosbache5165492009-11-09 00:11:35 +00001132// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001133// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1134let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001135multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001136 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001137 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001138 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001139 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001140 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001141 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1142 let isCommutable = Commutable;
1143 }
Owen Anderson92a20222011-07-21 18:54:16 +00001144 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001145 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001146 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1147 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1148 4, IIC_iALUsr,
1149 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001150}
Evan Chengc85e8322007-07-05 07:13:32 +00001151}
1152
Jim Grosbach3e556122010-10-26 22:37:02 +00001153let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001154multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001155 InstrItinClass iir, PatFrag opnode> {
1156 // Note: We use the complex addrmode_imm12 rather than just an input
1157 // GPR and a constrained immediate so that we can use this to match
1158 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001159 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001160 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1161 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001162 bits<4> Rt;
1163 bits<17> addr;
1164 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1165 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001166 let Inst{15-12} = Rt;
1167 let Inst{11-0} = addr{11-0}; // imm12
1168 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001169 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001170 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1171 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001172 bits<4> Rt;
1173 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001174 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001175 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1176 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001177 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001178 let Inst{11-0} = shift{11-0};
1179 }
1180}
1181}
1182
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001183multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001184 InstrItinClass iir, PatFrag opnode> {
1185 // Note: We use the complex addrmode_imm12 rather than just an input
1186 // GPR and a constrained immediate so that we can use this to match
1187 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001188 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001189 (ins GPR:$Rt, addrmode_imm12:$addr),
1190 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1191 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1192 bits<4> Rt;
1193 bits<17> addr;
1194 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1195 let Inst{19-16} = addr{16-13}; // Rn
1196 let Inst{15-12} = Rt;
1197 let Inst{11-0} = addr{11-0}; // imm12
1198 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001199 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001200 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1201 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1202 bits<4> Rt;
1203 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001204 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001205 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1206 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001207 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001208 let Inst{11-0} = shift{11-0};
1209 }
1210}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001211//===----------------------------------------------------------------------===//
1212// Instructions
1213//===----------------------------------------------------------------------===//
1214
Evan Chenga8e29892007-01-19 07:51:42 +00001215//===----------------------------------------------------------------------===//
1216// Miscellaneous Instructions.
1217//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001218
Evan Chenga8e29892007-01-19 07:51:42 +00001219/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1220/// the function. The first operand is the ID# for this instruction, the second
1221/// is the index into the MachineConstantPool that this is, the third is the
1222/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001223let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001224def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001225PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001226 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001227
Jim Grosbach4642ad32010-02-22 23:10:38 +00001228// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1229// from removing one half of the matched pairs. That breaks PEI, which assumes
1230// these will always be in pairs, and asserts if it finds otherwise. Better way?
1231let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001232def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001233PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001234 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001235
Jim Grosbach64171712010-02-16 21:07:46 +00001236def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001237PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001238 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001239}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001240
Johnny Chenf4d81052010-02-12 22:53:19 +00001241def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001242 [/* For disassembly only; pattern left blank */]>,
1243 Requires<[IsARM, HasV6T2]> {
1244 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001245 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001246 let Inst{7-0} = 0b00000000;
1247}
1248
Johnny Chenf4d81052010-02-12 22:53:19 +00001249def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1250 [/* For disassembly only; pattern left blank */]>,
1251 Requires<[IsARM, HasV6T2]> {
1252 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001253 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001254 let Inst{7-0} = 0b00000001;
1255}
1256
1257def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1258 [/* For disassembly only; pattern left blank */]>,
1259 Requires<[IsARM, HasV6T2]> {
1260 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001261 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001262 let Inst{7-0} = 0b00000010;
1263}
1264
1265def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1266 [/* For disassembly only; pattern left blank */]>,
1267 Requires<[IsARM, HasV6T2]> {
1268 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001269 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001270 let Inst{7-0} = 0b00000011;
1271}
1272
Johnny Chen2ec5e492010-02-22 21:50:40 +00001273def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001274 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001275 bits<4> Rd;
1276 bits<4> Rn;
1277 bits<4> Rm;
1278 let Inst{3-0} = Rm;
1279 let Inst{15-12} = Rd;
1280 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001281 let Inst{27-20} = 0b01101000;
1282 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001283 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001284}
1285
Johnny Chenf4d81052010-02-12 22:53:19 +00001286def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001287 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001288 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001289 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001290 let Inst{7-0} = 0b00000100;
1291}
1292
Johnny Chenc6f7b272010-02-11 18:12:29 +00001293// The i32imm operand $val can be used by a debugger to store more information
1294// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001295def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1296 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001297 bits<16> val;
1298 let Inst{3-0} = val{3-0};
1299 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001300 let Inst{27-20} = 0b00010010;
1301 let Inst{7-4} = 0b0111;
1302}
1303
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001304// Change Processor State is a system instruction -- for disassembly and
1305// parsing only.
1306// FIXME: Since the asm parser has currently no clean way to handle optional
1307// operands, create 3 versions of the same instruction. Once there's a clean
1308// framework to represent optional operands, change this behavior.
1309class CPS<dag iops, string asm_ops>
1310 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1311 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1312 bits<2> imod;
1313 bits<3> iflags;
1314 bits<5> mode;
1315 bit M;
1316
Johnny Chenb98e1602010-02-12 18:55:33 +00001317 let Inst{31-28} = 0b1111;
1318 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001319 let Inst{19-18} = imod;
1320 let Inst{17} = M; // Enabled if mode is set;
1321 let Inst{16} = 0;
1322 let Inst{8-6} = iflags;
1323 let Inst{5} = 0;
1324 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001325}
1326
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001327let M = 1 in
1328 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1329 "$imod\t$iflags, $mode">;
1330let mode = 0, M = 0 in
1331 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1332
1333let imod = 0, iflags = 0, M = 1 in
1334 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1335
Johnny Chenb92a23f2010-02-21 04:42:01 +00001336// Preload signals the memory system of possible future data/instruction access.
1337// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001338multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001339
Evan Chengdfed19f2010-11-03 06:34:55 +00001340 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001341 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001342 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001343 bits<4> Rt;
1344 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001345 let Inst{31-26} = 0b111101;
1346 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001347 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001348 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001349 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001350 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001351 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001352 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001353 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001354 }
1355
Evan Chengdfed19f2010-11-03 06:34:55 +00001356 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001357 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001358 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001359 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001360 let Inst{31-26} = 0b111101;
1361 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001362 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001363 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001364 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001365 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001366 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001367 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001368 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001369 }
1370}
1371
Evan Cheng416941d2010-11-04 05:19:35 +00001372defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1373defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1374defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001375
Jim Grosbach53a89d62011-07-22 17:46:13 +00001376def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001377 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001378 bits<1> end;
1379 let Inst{31-10} = 0b1111000100000001000000;
1380 let Inst{9} = end;
1381 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001382}
1383
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001384def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1385 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001386 bits<4> opt;
1387 let Inst{27-4} = 0b001100100000111100001111;
1388 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001389}
1390
Johnny Chenba6e0332010-02-11 17:14:31 +00001391// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001392let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001393def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001394 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001395 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001396 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001397}
1398
Evan Cheng12c3a532008-11-06 17:48:05 +00001399// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001400let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001401def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001402 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001403 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001404
Evan Cheng325474e2008-01-07 23:56:57 +00001405let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001406def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001407 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001408 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001409
Jim Grosbach53694262010-11-18 01:15:56 +00001410def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001411 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001412 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001413
Jim Grosbach53694262010-11-18 01:15:56 +00001414def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001415 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001416 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001417
Jim Grosbach53694262010-11-18 01:15:56 +00001418def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001419 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001420 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001421
Jim Grosbach53694262010-11-18 01:15:56 +00001422def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001423 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001424 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001425}
Chris Lattner13c63102008-01-06 05:55:01 +00001426let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001427def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001428 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001429
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001430def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001431 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001432 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001433
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001434def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001435 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001436}
Evan Cheng12c3a532008-11-06 17:48:05 +00001437} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001438
Evan Chenge07715c2009-06-23 05:25:29 +00001439
1440// LEApcrel - Load a pc-relative address into a register without offending the
1441// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001442let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001443// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001444// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1445// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001446def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001447 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001448 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001449 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001450 let Inst{27-25} = 0b001;
1451 let Inst{20} = 0;
1452 let Inst{19-16} = 0b1111;
1453 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001454 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001455}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001456def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001458
1459def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1460 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001461 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001462
Evan Chenga8e29892007-01-19 07:51:42 +00001463//===----------------------------------------------------------------------===//
1464// Control Flow Instructions.
1465//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001466
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001467let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1468 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001469 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001470 "bx", "\tlr", [(ARMretflag)]>,
1471 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001472 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001473 }
1474
1475 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001476 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001477 "mov", "\tpc, lr", [(ARMretflag)]>,
1478 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001479 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001480 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001481}
Rafael Espindola27185192006-09-29 21:20:16 +00001482
Bob Wilson04ea6e52009-10-28 00:37:03 +00001483// Indirect branches
1484let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001485 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001486 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001487 [(brind GPR:$dst)]>,
1488 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001489 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001490 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001491 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001492 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001493
Jim Grosbachd447ac62011-07-13 20:21:31 +00001494 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1495 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001496 Requires<[IsARM, HasV4T]> {
1497 bits<4> dst;
1498 let Inst{27-4} = 0b000100101111111111110001;
1499 let Inst{3-0} = dst;
1500 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001501}
1502
Evan Cheng1e0eab12010-11-29 22:43:27 +00001503// All calls clobber the non-callee saved registers. SP is marked as
1504// a use to prevent stack-pointer assignments that appear immediately
1505// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001506let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001507 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001508 // FIXME: Do we really need a non-predicated version? If so, it should
1509 // at least be a pseudo instruction expanding to the predicated version
1510 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001511 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001512 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001513 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001514 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001515 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001516 Requires<[IsARM, IsNotDarwin]> {
1517 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001518 bits<24> func;
1519 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001520 }
Evan Cheng277f0742007-06-19 21:05:09 +00001521
Jason W Kim685c3502011-02-04 19:47:15 +00001522 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001523 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001524 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001525 Requires<[IsARM, IsNotDarwin]> {
1526 bits<24> func;
1527 let Inst{23-0} = func;
1528 }
Evan Cheng277f0742007-06-19 21:05:09 +00001529
Evan Chenga8e29892007-01-19 07:51:42 +00001530 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001531 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001532 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001533 [(ARMcall GPR:$func)]>,
1534 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001535 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001536 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001537 let Inst{3-0} = func;
1538 }
1539
1540 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1541 IIC_Br, "blx", "\t$func",
1542 [(ARMcall_pred GPR:$func)]>,
1543 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1544 bits<4> func;
1545 let Inst{27-4} = 0b000100101111111111110011;
1546 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001547 }
1548
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001549 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001550 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001551 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001552 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001553 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001554
1555 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001556 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001557 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001558 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001559}
1560
David Goodwin1a8f36e2009-08-12 18:31:53 +00001561let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001562 // On Darwin R9 is call-clobbered.
1563 // R7 is marked as a use to prevent frame-pointer assignments from being
1564 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001565 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001566 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001567 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001569 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1570 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001571
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001572 def BLr9_pred : ARMPseudoExpand<(outs),
1573 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001574 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001575 [(ARMcall_pred tglobaladdr:$func)],
1576 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001577 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001578
1579 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001580 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001581 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001582 [(ARMcall GPR:$func)],
1583 (BLX GPR:$func)>,
1584 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001585
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001586 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001587 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001588 [(ARMcall_pred GPR:$func)],
1589 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001590 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001591
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001592 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001593 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001594 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001595 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001597
1598 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001599 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001600 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001601 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001602}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001603
David Goodwin1a8f36e2009-08-12 18:31:53 +00001604let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001605 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1606 // a two-value operand where a dag node expects two operands. :(
1607 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1608 IIC_Br, "b", "\t$target",
1609 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1610 bits<24> target;
1611 let Inst{23-0} = target;
1612 }
1613
Evan Chengaeafca02007-05-16 07:45:54 +00001614 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001615 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001616 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001617 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1618 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001619 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001620 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001621 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001622
Jim Grosbach2dc77682010-11-29 18:37:44 +00001623 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1624 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001625 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001626 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001627 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001628 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1629 // into i12 and rs suffixed versions.
1630 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001631 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001632 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001633 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001634 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001635 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001636 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001637 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001638 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001639 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001640 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001641 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001642
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001643}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001644
Johnny Chen8901e6f2011-03-31 17:53:50 +00001645// BLX (immediate) -- for disassembly only
1646def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
1647 "blx\t$target", [/* pattern left blank */]>,
1648 Requires<[IsARM, HasV5T]> {
1649 let Inst{31-25} = 0b1111101;
1650 bits<25> target;
1651 let Inst{23-0} = target{24-1};
1652 let Inst{24} = target{0};
1653}
1654
Jim Grosbach898e7e22011-07-13 20:25:01 +00001655// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001656def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001657 [/* pattern left blank */]> {
1658 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001659 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001660 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001661 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001662 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001663}
1664
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001665// Tail calls.
1666
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001667let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1668 // Darwin versions.
1669 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1670 Uses = [SP] in {
1671 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1672 IIC_Br, []>, Requires<[IsDarwin]>;
1673
1674 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1675 IIC_Br, []>, Requires<[IsDarwin]>;
1676
Jim Grosbach245f5e82011-07-08 18:50:22 +00001677 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001678 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001679 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1680 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001681
Jim Grosbach245f5e82011-07-08 18:50:22 +00001682 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001683 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001684 (BX GPR:$dst)>,
1685 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001686
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001687 }
1688
1689 // Non-Darwin versions (the difference is R9).
1690 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1691 Uses = [SP] in {
1692 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1693 IIC_Br, []>, Requires<[IsNotDarwin]>;
1694
1695 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1696 IIC_Br, []>, Requires<[IsNotDarwin]>;
1697
Jim Grosbach245f5e82011-07-08 18:50:22 +00001698 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001699 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001700 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1701 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001702
Jim Grosbach245f5e82011-07-08 18:50:22 +00001703 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001704 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001705 (BX GPR:$dst)>,
1706 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001707 }
1708}
1709
1710
1711
1712
1713
Johnny Chen0296f3e2010-02-16 21:59:54 +00001714// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001715def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1716 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001717 bits<4> opt;
1718 let Inst{23-4} = 0b01100000000000000111;
1719 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001720}
1721
Jim Grosbached838482011-07-26 16:24:27 +00001722// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001723let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001724def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001725 bits<24> svc;
1726 let Inst{23-0} = svc;
1727}
Johnny Chen85d5a892010-02-10 18:02:25 +00001728}
1729
Johnny Chenfb566792010-02-17 21:39:10 +00001730// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001731let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001732def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1733 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001734 [/* For disassembly only; pattern left blank */]> {
1735 let Inst{31-28} = 0b1111;
1736 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001737 let Inst{19-8} = 0xd05;
1738 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001739}
1740
Jim Grosbache6913602010-11-03 01:01:43 +00001741def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1742 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001743 [/* For disassembly only; pattern left blank */]> {
1744 let Inst{31-28} = 0b1111;
1745 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001746 let Inst{19-8} = 0xd05;
1747 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001748}
1749
Johnny Chenfb566792010-02-17 21:39:10 +00001750// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001751def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1752 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001753 [/* For disassembly only; pattern left blank */]> {
1754 let Inst{31-28} = 0b1111;
1755 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001756 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001757}
1758
Jim Grosbache6913602010-11-03 01:01:43 +00001759def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1760 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001761 [/* For disassembly only; pattern left blank */]> {
1762 let Inst{31-28} = 0b1111;
1763 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001764 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001765}
Chris Lattner39ee0362010-10-31 19:10:56 +00001766} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001767
Evan Chenga8e29892007-01-19 07:51:42 +00001768//===----------------------------------------------------------------------===//
1769// Load / store Instructions.
1770//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001771
Evan Chenga8e29892007-01-19 07:51:42 +00001772// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001773
1774
Evan Cheng7e2fe912010-10-28 06:47:08 +00001775defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001776 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001777defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001778 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001779defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001780 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001781defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001782 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001783
Evan Chengfa775d02007-03-19 07:20:03 +00001784// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001785let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1786 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001787def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001788 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1789 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001790 bits<4> Rt;
1791 bits<17> addr;
1792 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1793 let Inst{19-16} = 0b1111;
1794 let Inst{15-12} = Rt;
1795 let Inst{11-0} = addr{11-0}; // imm12
1796}
Evan Chengfa775d02007-03-19 07:20:03 +00001797
Evan Chenga8e29892007-01-19 07:51:42 +00001798// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001799def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001800 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1801 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001802
Evan Chenga8e29892007-01-19 07:51:42 +00001803// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001804def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001805 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1806 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001807
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001808def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001809 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1810 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001811
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001812let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001813// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001814def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1815 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001816 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001817 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001818}
Rafael Espindolac391d162006-10-23 20:34:27 +00001819
Evan Chenga8e29892007-01-19 07:51:42 +00001820// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001821multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001822 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1823 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001824 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1825 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001826 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001827 // {12} isAdd
1828 // {11-0} imm12/Rm
1829 bits<18> addr;
1830 let Inst{25} = addr{13};
1831 let Inst{23} = addr{12};
1832 let Inst{19-16} = addr{17-14};
1833 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001834 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001835 }
Owen Anderson793e7962011-07-26 20:54:26 +00001836
1837 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1838 (ins GPR:$Rn, am2offset_reg:$offset),
1839 IndexModePost, LdFrm, itin,
1840 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1841 // {12} isAdd
1842 // {11-0} imm12/Rm
1843 bits<14> offset;
1844 bits<4> Rn;
1845 let Inst{25} = 1;
1846 let Inst{23} = offset{12};
1847 let Inst{19-16} = Rn;
1848 let Inst{11-0} = offset{11-0};
1849 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1850 }
1851
1852 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1853 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001854 IndexModePost, LdFrm, itin,
1855 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001856 // {12} isAdd
1857 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001858 bits<14> offset;
1859 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001860 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001861 let Inst{23} = offset{12};
1862 let Inst{19-16} = Rn;
1863 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001864 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001865 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001866}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001867
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001868let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001869defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1870defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001871}
Rafael Espindola450856d2006-12-12 00:37:38 +00001872
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001873multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1874 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1875 (ins addrmode3:$addr), IndexModePre,
1876 LdMiscFrm, itin,
1877 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1878 bits<14> addr;
1879 let Inst{23} = addr{8}; // U bit
1880 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1881 let Inst{19-16} = addr{12-9}; // Rn
1882 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1883 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1884 }
1885 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1886 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1887 LdMiscFrm, itin,
1888 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001889 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001890 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001891 let Inst{23} = offset{8}; // U bit
1892 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001893 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001894 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1895 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001896 }
1897}
Rafael Espindola4e307642006-09-08 16:59:47 +00001898
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001899let mayLoad = 1, neverHasSideEffects = 1 in {
1900defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1901defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1902defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001903let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001904def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1905 (ins addrmode3:$addr), IndexModePre,
1906 LdMiscFrm, IIC_iLoad_d_ru,
1907 "ldrd", "\t$Rt, $Rt2, $addr!",
1908 "$addr.base = $Rn_wb", []> {
1909 bits<14> addr;
1910 let Inst{23} = addr{8}; // U bit
1911 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1912 let Inst{19-16} = addr{12-9}; // Rn
1913 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1914 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1915}
1916def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
1917 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1918 LdMiscFrm, IIC_iLoad_d_ru,
1919 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1920 "$Rn = $Rn_wb", []> {
1921 bits<10> offset;
1922 bits<4> Rn;
1923 let Inst{23} = offset{8}; // U bit
1924 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1925 let Inst{19-16} = Rn;
1926 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1927 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
1928}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001929} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001930} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001931
Johnny Chenadb561d2010-02-18 03:27:42 +00001932// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001933let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001934def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1935 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1936 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1937 // {17-14} Rn
1938 // {13} 1 == Rm, 0 == imm12
1939 // {12} isAdd
1940 // {11-0} imm12/Rm
1941 bits<18> addr;
1942 let Inst{25} = addr{13};
1943 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001944 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001945 let Inst{19-16} = addr{17-14};
1946 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001947 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001948}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001949def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1950 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1951 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1952 // {17-14} Rn
1953 // {13} 1 == Rm, 0 == imm12
1954 // {12} isAdd
1955 // {11-0} imm12/Rm
1956 bits<18> addr;
1957 let Inst{25} = addr{13};
1958 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001959 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001960 let Inst{19-16} = addr{17-14};
1961 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001962 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001963}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001964def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1965 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1966 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001967 let Inst{21} = 1; // overwrite
1968}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001969def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1970 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1971 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001972 let Inst{21} = 1; // overwrite
1973}
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001974def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1975 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1976 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001977 let Inst{21} = 1; // overwrite
1978}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001979}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001980
Evan Chenga8e29892007-01-19 07:51:42 +00001981// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001982
1983// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001984def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001985 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1986 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001987
Evan Chenga8e29892007-01-19 07:51:42 +00001988// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001989let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1990def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001991 StMiscFrm, IIC_iStore_d_r,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001992 "strd", "\t$Rt, $src2, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001993
1994// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00001995def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
1996 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001997 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00001998 "str", "\t$Rt, [$Rn, $offset]!",
1999 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002000 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002001 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2002def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2003 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2004 IndexModePre, StFrm, IIC_iStore_ru,
2005 "str", "\t$Rt, [$Rn, $offset]!",
2006 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2007 [(set GPR:$Rn_wb,
2008 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002009
Owen Anderson793e7962011-07-26 20:54:26 +00002010
2011
2012def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2013 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002014 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002015 "str", "\t$Rt, [$Rn], $offset",
2016 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002017 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002018 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2019def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2020 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2021 IndexModePost, StFrm, IIC_iStore_ru,
2022 "str", "\t$Rt, [$Rn], $offset",
2023 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2024 [(set GPR:$Rn_wb,
2025 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002026
Owen Anderson793e7962011-07-26 20:54:26 +00002027
2028def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2029 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002030 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002031 "strb", "\t$Rt, [$Rn, $offset]!",
2032 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002033 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002034 GPR:$Rn, am2offset_reg:$offset))]>;
2035def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2036 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2037 IndexModePre, StFrm, IIC_iStore_bh_ru,
2038 "strb", "\t$Rt, [$Rn, $offset]!",
2039 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2040 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2041 GPR:$Rn, am2offset_imm:$offset))]>;
2042
2043def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2044 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002045 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002046 "strb", "\t$Rt, [$Rn], $offset",
2047 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002048 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002049 GPR:$Rn, am2offset_reg:$offset))]>;
2050def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2051 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2052 IndexModePost, StFrm, IIC_iStore_bh_ru,
2053 "strb", "\t$Rt, [$Rn], $offset",
2054 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2055 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2056 GPR:$Rn, am2offset_imm:$offset))]>;
2057
Jim Grosbacha1b41752010-11-19 22:06:57 +00002058
Jim Grosbach2dc77682010-11-29 18:37:44 +00002059def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2060 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2061 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002062 "strh", "\t$Rt, [$Rn, $offset]!",
2063 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002064 [(set GPR:$Rn_wb,
2065 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Jim Grosbach2dc77682010-11-29 18:37:44 +00002067def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2068 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2069 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002070 "strh", "\t$Rt, [$Rn], $offset",
2071 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002072 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2073 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002074
Johnny Chen39a4bb32010-02-18 22:31:18 +00002075// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002076let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002077def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2078 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002079 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002080 "strd", "\t$src1, $src2, [$base, $offset]!",
2081 "$base = $base_wb", []>;
2082
2083// For disassembly only
2084def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2085 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002086 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002087 "strd", "\t$src1, $src2, [$base], $offset",
2088 "$base = $base_wb", []>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002089} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002090
Johnny Chenad4df4c2010-03-01 19:22:00 +00002091// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002092
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002093def STRT : AI2stridxT<0, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2094 IndexModePost, StFrm, IIC_iStore_ru,
2095 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002096 [/* For disassembly only; pattern left blank */]> {
2097 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002098 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002099}
2100
2101def STRBT : AI2stridxT<1, 0, (outs GPR:$Rn_wb), (ins GPR:$Rt, addrmode2:$addr),
2102 IndexModePost, StFrm, IIC_iStore_bh_ru,
2103 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2104 [/* For disassembly only; pattern left blank */]> {
2105 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002106 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002107}
2108
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002109def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002110 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002111 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002112 [/* For disassembly only; pattern left blank */]> {
2113 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002114 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002115}
2116
Evan Chenga8e29892007-01-19 07:51:42 +00002117//===----------------------------------------------------------------------===//
2118// Load / store multiple Instructions.
2119//
2120
Bill Wendling6c470b82010-11-13 09:09:38 +00002121multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2122 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002123 // IA is the default, so no need for an explicit suffix on the
2124 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002125 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002126 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2127 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002128 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002129 let Inst{24-23} = 0b01; // Increment After
2130 let Inst{21} = 0; // No writeback
2131 let Inst{20} = L_bit;
2132 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002133 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002134 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2135 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002136 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002137 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002138 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002139 let Inst{20} = L_bit;
2140 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002141 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002142 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2143 IndexModeNone, f, itin,
2144 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2145 let Inst{24-23} = 0b00; // Decrement After
2146 let Inst{21} = 0; // No writeback
2147 let Inst{20} = L_bit;
2148 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002149 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002150 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2151 IndexModeUpd, f, itin_upd,
2152 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2153 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002154 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002155 let Inst{20} = L_bit;
2156 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002157 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002158 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2159 IndexModeNone, f, itin,
2160 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2161 let Inst{24-23} = 0b10; // Decrement Before
2162 let Inst{21} = 0; // No writeback
2163 let Inst{20} = L_bit;
2164 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002165 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002166 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2167 IndexModeUpd, f, itin_upd,
2168 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2169 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002170 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002171 let Inst{20} = L_bit;
2172 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002173 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002174 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2175 IndexModeNone, f, itin,
2176 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2177 let Inst{24-23} = 0b11; // Increment Before
2178 let Inst{21} = 0; // No writeback
2179 let Inst{20} = L_bit;
2180 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002181 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002182 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2183 IndexModeUpd, f, itin_upd,
2184 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2185 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002186 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002187 let Inst{20} = L_bit;
2188 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002189}
Bill Wendling6c470b82010-11-13 09:09:38 +00002190
Bill Wendlingc93989a2010-11-13 11:20:05 +00002191let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002192
2193let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2194defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2195
2196let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2197defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2198
2199} // neverHasSideEffects
2200
Bill Wendling73fe34a2010-11-16 01:16:36 +00002201// FIXME: remove when we have a way to marking a MI with these properties.
2202// FIXME: Should pc be an implicit operand like PICADD, etc?
2203let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2204 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002205def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2206 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002207 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002208 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002209 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002210
Evan Chenga8e29892007-01-19 07:51:42 +00002211//===----------------------------------------------------------------------===//
2212// Move Instructions.
2213//
2214
Evan Chengcd799b92009-06-12 20:46:18 +00002215let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002216def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2217 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2218 bits<4> Rd;
2219 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002220
Johnny Chen103bf952011-04-01 23:30:25 +00002221 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002222 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002223 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002224 let Inst{3-0} = Rm;
2225 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002226}
2227
Dale Johannesen38d5f042010-06-15 22:24:08 +00002228// A version for the smaller set of tail call registers.
2229let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002230def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002231 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2232 bits<4> Rd;
2233 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002234
Dale Johannesen38d5f042010-06-15 22:24:08 +00002235 let Inst{11-4} = 0b00000000;
2236 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002237 let Inst{3-0} = Rm;
2238 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002239}
2240
Owen Anderson152d4a42011-07-21 23:38:37 +00002241def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2242 DPSoRegRegFrm, IIC_iMOVsr,
2243 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002244 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002245 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002246 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002247 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002248 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002249 let Inst{11-8} = src{11-8};
2250 let Inst{7} = 0;
2251 let Inst{6-5} = src{6-5};
2252 let Inst{4} = 1;
2253 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002254 let Inst{25} = 0;
2255}
Evan Chenga2515702007-03-19 07:09:02 +00002256
Owen Anderson152d4a42011-07-21 23:38:37 +00002257def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2258 DPSoRegImmFrm, IIC_iMOVsr,
2259 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2260 UnaryDP {
2261 bits<4> Rd;
2262 bits<12> src;
2263 let Inst{15-12} = Rd;
2264 let Inst{19-16} = 0b0000;
2265 let Inst{11-5} = src{11-5};
2266 let Inst{4} = 0;
2267 let Inst{3-0} = src{3-0};
2268 let Inst{25} = 0;
2269}
2270
2271
2272
Evan Chengc4af4632010-11-17 20:13:28 +00002273let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002274def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2275 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002276 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002277 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002278 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002279 let Inst{15-12} = Rd;
2280 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002281 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002282}
2283
Evan Chengc4af4632010-11-17 20:13:28 +00002284let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002285def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002286 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002287 "movw", "\t$Rd, $imm",
2288 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002289 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002290 bits<4> Rd;
2291 bits<16> imm;
2292 let Inst{15-12} = Rd;
2293 let Inst{11-0} = imm{11-0};
2294 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002295 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002296 let Inst{25} = 1;
2297}
2298
Jim Grosbachffa32252011-07-19 19:13:28 +00002299def : InstAlias<"mov${p} $Rd, $imm",
2300 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2301 Requires<[IsARM]>;
2302
Evan Cheng53519f02011-01-21 18:55:51 +00002303def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2304 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002305
2306let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002307def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002308 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002309 "movt", "\t$Rd, $imm",
2310 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002311 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002312 lo16AllZero:$imm))]>, UnaryDP,
2313 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002314 bits<4> Rd;
2315 bits<16> imm;
2316 let Inst{15-12} = Rd;
2317 let Inst{11-0} = imm{11-0};
2318 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002319 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002320 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002321}
Evan Cheng13ab0202007-07-10 18:08:01 +00002322
Evan Cheng53519f02011-01-21 18:55:51 +00002323def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2324 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002325
2326} // Constraints
2327
Evan Cheng20956592009-10-21 08:15:52 +00002328def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2329 Requires<[IsARM, HasV6T2]>;
2330
David Goodwinca01a8d2009-09-01 18:32:09 +00002331let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002332def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002333 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2334 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002335
2336// These aren't really mov instructions, but we have to define them this way
2337// due to flag operands.
2338
Evan Cheng071a2792007-09-11 19:55:27 +00002339let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002340def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002341 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2342 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002343def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002344 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2345 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002346}
Evan Chenga8e29892007-01-19 07:51:42 +00002347
Evan Chenga8e29892007-01-19 07:51:42 +00002348//===----------------------------------------------------------------------===//
2349// Extend Instructions.
2350//
2351
2352// Sign extenders
2353
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002354def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002355 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002356def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002357 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002358
Jim Grosbach70327412011-07-27 17:48:13 +00002359def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002360 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002361def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002362 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002363
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002364def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002365
Jim Grosbach70327412011-07-27 17:48:13 +00002366def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002367
2368// Zero extenders
2369
2370let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002371def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002372 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002373def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002374 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002375def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002376 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002377
Jim Grosbach542f6422010-07-28 23:25:44 +00002378// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2379// The transformation should probably be done as a combiner action
2380// instead so we can include a check for masking back in the upper
2381// eight bits of the source into the lower eight bits of the result.
2382//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002383// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002384def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002385 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002386
Jim Grosbach70327412011-07-27 17:48:13 +00002387def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002388 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002389def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002390 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002391}
2392
Evan Chenga8e29892007-01-19 07:51:42 +00002393// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002394def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002395
Evan Chenga8e29892007-01-19 07:51:42 +00002396
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002397def SBFX : I<(outs GPR:$Rd),
2398 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002399 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002400 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002401 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002402 bits<4> Rd;
2403 bits<4> Rn;
2404 bits<5> lsb;
2405 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002406 let Inst{27-21} = 0b0111101;
2407 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002408 let Inst{20-16} = width;
2409 let Inst{15-12} = Rd;
2410 let Inst{11-7} = lsb;
2411 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002412}
2413
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002414def UBFX : I<(outs GPR:$Rd),
2415 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002416 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002417 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002418 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002419 bits<4> Rd;
2420 bits<4> Rn;
2421 bits<5> lsb;
2422 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002423 let Inst{27-21} = 0b0111111;
2424 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002425 let Inst{20-16} = width;
2426 let Inst{15-12} = Rd;
2427 let Inst{11-7} = lsb;
2428 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002429}
2430
Evan Chenga8e29892007-01-19 07:51:42 +00002431//===----------------------------------------------------------------------===//
2432// Arithmetic Instructions.
2433//
2434
Jim Grosbach26421962008-10-14 20:36:24 +00002435defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002436 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002437 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002438defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002439 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002440 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002441
Evan Chengc85e8322007-07-05 07:13:32 +00002442// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002443defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002444 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002445 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2446defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002447 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002448 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002449
Evan Cheng62674222009-06-25 23:34:10 +00002450defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002451 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2452 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002453defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002454 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2455 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002456
2457// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002458let usesCustomInserter = 1 in {
2459defm ADCS : AI1_adde_sube_s_irs<
2460 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2461defm SBCS : AI1_adde_sube_s_irs<
2462 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2463}
Evan Chenga8e29892007-01-19 07:51:42 +00002464
Jim Grosbach84760882010-10-15 18:42:41 +00002465def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2466 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2467 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2468 bits<4> Rd;
2469 bits<4> Rn;
2470 bits<12> imm;
2471 let Inst{25} = 1;
2472 let Inst{15-12} = Rd;
2473 let Inst{19-16} = Rn;
2474 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002475}
Evan Cheng13ab0202007-07-10 18:08:01 +00002476
Bob Wilsoncff71782010-08-05 18:23:43 +00002477// The reg/reg form is only defined for the disassembler; for codegen it is
2478// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002479def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2480 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002481 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002482 bits<4> Rd;
2483 bits<4> Rn;
2484 bits<4> Rm;
2485 let Inst{11-4} = 0b00000000;
2486 let Inst{25} = 0;
2487 let Inst{3-0} = Rm;
2488 let Inst{15-12} = Rd;
2489 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002490}
2491
Owen Anderson92a20222011-07-21 18:54:16 +00002492def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002493 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002494 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002495 bits<4> Rd;
2496 bits<4> Rn;
2497 bits<12> shift;
2498 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002499 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002500 let Inst{15-12} = Rd;
2501 let Inst{11-5} = shift{11-5};
2502 let Inst{4} = 0;
2503 let Inst{3-0} = shift{3-0};
2504}
2505
2506def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002507 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002508 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2509 bits<4> Rd;
2510 bits<4> Rn;
2511 bits<12> shift;
2512 let Inst{25} = 0;
2513 let Inst{19-16} = Rn;
2514 let Inst{15-12} = Rd;
2515 let Inst{11-8} = shift{11-8};
2516 let Inst{7} = 0;
2517 let Inst{6-5} = shift{6-5};
2518 let Inst{4} = 1;
2519 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002520}
Evan Chengc85e8322007-07-05 07:13:32 +00002521
2522// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002523// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2524let usesCustomInserter = 1 in {
2525def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002526 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002527 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2528def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002529 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002530 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002531def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002532 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002533 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2534def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2535 4, IIC_iALUsr,
2536 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002537}
Evan Chengc85e8322007-07-05 07:13:32 +00002538
Evan Cheng62674222009-06-25 23:34:10 +00002539let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002540def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2541 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2542 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002543 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002544 bits<4> Rd;
2545 bits<4> Rn;
2546 bits<12> imm;
2547 let Inst{25} = 1;
2548 let Inst{15-12} = Rd;
2549 let Inst{19-16} = Rn;
2550 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002551}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002552// The reg/reg form is only defined for the disassembler; for codegen it is
2553// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002554def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2555 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002556 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002557 bits<4> Rd;
2558 bits<4> Rn;
2559 bits<4> Rm;
2560 let Inst{11-4} = 0b00000000;
2561 let Inst{25} = 0;
2562 let Inst{3-0} = Rm;
2563 let Inst{15-12} = Rd;
2564 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002565}
Owen Anderson92a20222011-07-21 18:54:16 +00002566def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002567 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002568 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002569 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002570 bits<4> Rd;
2571 bits<4> Rn;
2572 bits<12> shift;
2573 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002574 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002575 let Inst{15-12} = Rd;
2576 let Inst{11-5} = shift{11-5};
2577 let Inst{4} = 0;
2578 let Inst{3-0} = shift{3-0};
2579}
2580def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002581 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002582 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2583 Requires<[IsARM]> {
2584 bits<4> Rd;
2585 bits<4> Rn;
2586 bits<12> shift;
2587 let Inst{25} = 0;
2588 let Inst{19-16} = Rn;
2589 let Inst{15-12} = Rd;
2590 let Inst{11-8} = shift{11-8};
2591 let Inst{7} = 0;
2592 let Inst{6-5} = shift{6-5};
2593 let Inst{4} = 1;
2594 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002595}
Evan Cheng62674222009-06-25 23:34:10 +00002596}
2597
Owen Anderson92a20222011-07-21 18:54:16 +00002598
Owen Andersonb48c7912011-04-05 23:55:28 +00002599// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2600let usesCustomInserter = 1, Uses = [CPSR] in {
2601def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002602 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002603 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002604def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002605 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002606 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2607def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2608 4, IIC_iALUsr,
2609 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002610}
Evan Cheng2c614c52007-06-06 10:17:05 +00002611
Evan Chenga8e29892007-01-19 07:51:42 +00002612// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002613// The assume-no-carry-in form uses the negation of the input since add/sub
2614// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2615// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2616// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002617def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2618 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002619def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2620 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2621// The with-carry-in form matches bitwise not instead of the negation.
2622// Effectively, the inverse interpretation of the carry flag already accounts
2623// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002624def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002625 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002626def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2627 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002628
2629// Note: These are implemented in C++ code, because they have to generate
2630// ADD/SUBrs instructions, which use a complex pattern that a xform function
2631// cannot produce.
2632// (mul X, 2^n+1) -> (add (X << n), X)
2633// (mul X, 2^n-1) -> (rsb X, (X << n))
2634
Jim Grosbach7931df32011-07-22 18:06:01 +00002635// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002636// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002637class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002638 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002639 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2640 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002641 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002642 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002643 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002644 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002645 let Inst{11-4} = op11_4;
2646 let Inst{19-16} = Rn;
2647 let Inst{15-12} = Rd;
2648 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002649}
2650
Jim Grosbach7931df32011-07-22 18:06:01 +00002651// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002652
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002653def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002654 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2655 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002656def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002657 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2658 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2659def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2660 "\t$Rd, $Rm, $Rn">;
2661def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2662 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002663
2664def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2665def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2666def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2667def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2668def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2669def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2670def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2671def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2672def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2673def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2674def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2675def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002676
Jim Grosbach7931df32011-07-22 18:06:01 +00002677// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002678
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002679def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2680def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2681def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2682def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2683def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2684def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2685def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2686def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2687def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2688def USAX : AAI<0b01100101, 0b11110101, "usax">;
2689def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2690def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002691
Jim Grosbach7931df32011-07-22 18:06:01 +00002692// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002693
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002694def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2695def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2696def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2697def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2698def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2699def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2700def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2701def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2702def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2703def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2704def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2705def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002706
Johnny Chenadc77332010-02-26 22:04:29 +00002707// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002708
Jim Grosbach70987fb2010-10-18 23:35:38 +00002709def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002710 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002711 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002712 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002713 bits<4> Rd;
2714 bits<4> Rn;
2715 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002716 let Inst{27-20} = 0b01111000;
2717 let Inst{15-12} = 0b1111;
2718 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002719 let Inst{19-16} = Rd;
2720 let Inst{11-8} = Rm;
2721 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002722}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002723def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002724 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002725 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002726 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002727 bits<4> Rd;
2728 bits<4> Rn;
2729 bits<4> Rm;
2730 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002731 let Inst{27-20} = 0b01111000;
2732 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002733 let Inst{19-16} = Rd;
2734 let Inst{15-12} = Ra;
2735 let Inst{11-8} = Rm;
2736 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002737}
2738
2739// Signed/Unsigned saturate -- for disassembly only
2740
Jim Grosbach580f4a92011-07-25 22:20:28 +00002741def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2742 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002743 bits<4> Rd;
2744 bits<5> sat_imm;
2745 bits<4> Rn;
2746 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002747 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002748 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002749 let Inst{20-16} = sat_imm;
2750 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002751 let Inst{11-7} = sh{4-0};
2752 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002753 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002754}
2755
Jim Grosbachf4943352011-07-25 23:09:14 +00002756def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002757 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002758 bits<4> Rd;
2759 bits<4> sat_imm;
2760 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002761 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002762 let Inst{11-4} = 0b11110011;
2763 let Inst{15-12} = Rd;
2764 let Inst{19-16} = sat_imm;
2765 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002766}
2767
Jim Grosbach580f4a92011-07-25 22:20:28 +00002768def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn, shift_imm:$sh),
2769 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002770 bits<4> Rd;
2771 bits<5> sat_imm;
2772 bits<4> Rn;
2773 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002774 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002775 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002776 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002777 let Inst{11-7} = sh{4-0};
2778 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002779 let Inst{20-16} = sat_imm;
2780 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002781}
2782
Jim Grosbach70987fb2010-10-18 23:35:38 +00002783def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2784 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002785 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002786 bits<4> Rd;
2787 bits<4> sat_imm;
2788 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002789 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002790 let Inst{11-4} = 0b11110011;
2791 let Inst{15-12} = Rd;
2792 let Inst{19-16} = sat_imm;
2793 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002794}
Evan Chenga8e29892007-01-19 07:51:42 +00002795
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002796def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2797def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002798
Evan Chenga8e29892007-01-19 07:51:42 +00002799//===----------------------------------------------------------------------===//
2800// Bitwise Instructions.
2801//
2802
Jim Grosbach26421962008-10-14 20:36:24 +00002803defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002804 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002805 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002806defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002807 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002808 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002809defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002810 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002811 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002812defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002813 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002814 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002815
Jim Grosbach3fea191052010-10-21 22:03:21 +00002816def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002817 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002818 "bfc", "\t$Rd, $imm", "$src = $Rd",
2819 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002820 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002821 bits<4> Rd;
2822 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002823 let Inst{27-21} = 0b0111110;
2824 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002825 let Inst{15-12} = Rd;
2826 let Inst{11-7} = imm{4-0}; // lsb
2827 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002828}
2829
Johnny Chenb2503c02010-02-17 06:31:48 +00002830// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002831def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002832 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002833 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2834 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002835 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002836 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002837 bits<4> Rd;
2838 bits<4> Rn;
2839 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002840 let Inst{27-21} = 0b0111110;
2841 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002842 let Inst{15-12} = Rd;
2843 let Inst{11-7} = imm{4-0}; // lsb
2844 let Inst{20-16} = imm{9-5}; // width
2845 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002846}
2847
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002848// GNU as only supports this form of bfi (w/ 4 arguments)
2849let isAsmParserOnly = 1 in
2850def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2851 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002852 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002853 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2854 []>, Requires<[IsARM, HasV6T2]> {
2855 bits<4> Rd;
2856 bits<4> Rn;
2857 bits<5> lsb;
2858 bits<5> width;
2859 let Inst{27-21} = 0b0111110;
2860 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2861 let Inst{15-12} = Rd;
2862 let Inst{11-7} = lsb;
2863 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2864 let Inst{3-0} = Rn;
2865}
2866
Jim Grosbach36860462010-10-21 22:19:32 +00002867def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2868 "mvn", "\t$Rd, $Rm",
2869 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2870 bits<4> Rd;
2871 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002872 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002873 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002874 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002875 let Inst{15-12} = Rd;
2876 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002877}
Owen Anderson152d4a42011-07-21 23:38:37 +00002878def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002879 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002880 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002881 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002882 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002883 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002884 let Inst{19-16} = 0b0000;
2885 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002886 let Inst{11-5} = shift{11-5};
2887 let Inst{4} = 0;
2888 let Inst{3-0} = shift{3-0};
2889}
Owen Anderson152d4a42011-07-21 23:38:37 +00002890def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002891 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2892 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2893 bits<4> Rd;
2894 bits<12> shift;
2895 let Inst{25} = 0;
2896 let Inst{19-16} = 0b0000;
2897 let Inst{15-12} = Rd;
2898 let Inst{11-8} = shift{11-8};
2899 let Inst{7} = 0;
2900 let Inst{6-5} = shift{6-5};
2901 let Inst{4} = 1;
2902 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002903}
Evan Chengc4af4632010-11-17 20:13:28 +00002904let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002905def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2906 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2907 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2908 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002909 bits<12> imm;
2910 let Inst{25} = 1;
2911 let Inst{19-16} = 0b0000;
2912 let Inst{15-12} = Rd;
2913 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002914}
Evan Chenga8e29892007-01-19 07:51:42 +00002915
2916def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2917 (BICri GPR:$src, so_imm_not:$imm)>;
2918
2919//===----------------------------------------------------------------------===//
2920// Multiply Instructions.
2921//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002922class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2923 string opc, string asm, list<dag> pattern>
2924 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2925 bits<4> Rd;
2926 bits<4> Rm;
2927 bits<4> Rn;
2928 let Inst{19-16} = Rd;
2929 let Inst{11-8} = Rm;
2930 let Inst{3-0} = Rn;
2931}
2932class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2933 string opc, string asm, list<dag> pattern>
2934 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2935 bits<4> RdLo;
2936 bits<4> RdHi;
2937 bits<4> Rm;
2938 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002939 let Inst{19-16} = RdHi;
2940 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002941 let Inst{11-8} = Rm;
2942 let Inst{3-0} = Rn;
2943}
Evan Chenga8e29892007-01-19 07:51:42 +00002944
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002945// FIXME: The v5 pseudos are only necessary for the additional Constraint
2946// property. Remove them when it's possible to add those properties
2947// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002948let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002949def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2950 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002951 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00002952 Requires<[IsARM, HasV6]> {
2953 let Inst{15-12} = 0b0000;
2954}
Evan Chenga8e29892007-01-19 07:51:42 +00002955
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002956let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002957def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
2958 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002959 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002960 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
2961 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00002962 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002963}
2964
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002965def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2966 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002967 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2968 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002969 bits<4> Ra;
2970 let Inst{15-12} = Ra;
2971}
Evan Chenga8e29892007-01-19 07:51:42 +00002972
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002973let Constraints = "@earlyclobber $Rd" in
2974def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
2975 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00002976 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002977 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
2978 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
2979 Requires<[IsARM, NoV6]>;
2980
Jim Grosbach65711012010-11-19 22:22:37 +00002981def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2982 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2983 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002984 Requires<[IsARM, HasV6T2]> {
2985 bits<4> Rd;
2986 bits<4> Rm;
2987 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002988 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002989 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002990 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002991 let Inst{11-8} = Rm;
2992 let Inst{3-0} = Rn;
2993}
Evan Chengedcbada2009-07-06 22:05:45 +00002994
Evan Chenga8e29892007-01-19 07:51:42 +00002995// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00002996let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002997let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002998def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002999 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003000 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3001 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003002
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003003def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003004 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003005 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3006 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003007
3008let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3009def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3010 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003011 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003012 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3013 Requires<[IsARM, NoV6]>;
3014
3015def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3016 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003017 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003018 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3019 Requires<[IsARM, NoV6]>;
3020}
Evan Cheng8de898a2009-06-26 00:19:44 +00003021}
Evan Chenga8e29892007-01-19 07:51:42 +00003022
3023// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003024def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3025 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003026 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3027 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003028def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3029 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003030 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3031 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003032
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003033def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3034 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3035 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3036 Requires<[IsARM, HasV6]> {
3037 bits<4> RdLo;
3038 bits<4> RdHi;
3039 bits<4> Rm;
3040 bits<4> Rn;
3041 let Inst{19-16} = RdLo;
3042 let Inst{15-12} = RdHi;
3043 let Inst{11-8} = Rm;
3044 let Inst{3-0} = Rn;
3045}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003046
3047let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3048def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3049 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003050 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003051 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3052 Requires<[IsARM, NoV6]>;
3053def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3054 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003055 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003056 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3057 Requires<[IsARM, NoV6]>;
3058def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3059 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003060 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003061 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3062 Requires<[IsARM, NoV6]>;
3063}
3064
Evan Chengcd799b92009-06-12 20:46:18 +00003065} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003066
3067// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003068def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3069 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3070 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003071 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003072 let Inst{15-12} = 0b1111;
3073}
Evan Cheng13ab0202007-07-10 18:08:01 +00003074
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003075def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3076 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003077 [/* For disassembly only; pattern left blank */]>,
3078 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003079 let Inst{15-12} = 0b1111;
3080}
3081
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003082def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3083 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3084 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3085 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3086 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003087
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003088def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3089 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3090 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003091 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003092 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003093
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003094def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3095 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3096 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3097 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3098 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003099
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003100def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3101 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3102 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003103 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003104 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003105
Raul Herbster37fb5b12007-08-30 23:25:47 +00003106multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003107 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3108 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3109 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3110 (sext_inreg GPR:$Rm, i16)))]>,
3111 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003112
Jim Grosbach3870b752010-10-22 18:35:16 +00003113 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3114 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3115 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3116 (sra GPR:$Rm, (i32 16))))]>,
3117 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003118
Jim Grosbach3870b752010-10-22 18:35:16 +00003119 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3120 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3121 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3122 (sext_inreg GPR:$Rm, i16)))]>,
3123 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003124
Jim Grosbach3870b752010-10-22 18:35:16 +00003125 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3126 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3127 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3128 (sra GPR:$Rm, (i32 16))))]>,
3129 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003130
Jim Grosbach3870b752010-10-22 18:35:16 +00003131 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3132 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3133 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3134 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3135 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003136
Jim Grosbach3870b752010-10-22 18:35:16 +00003137 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3138 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3139 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3140 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3141 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003142}
3143
Raul Herbster37fb5b12007-08-30 23:25:47 +00003144
3145multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003146 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003147 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3148 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3149 [(set GPR:$Rd, (add GPR:$Ra,
3150 (opnode (sext_inreg GPR:$Rn, i16),
3151 (sext_inreg GPR:$Rm, i16))))]>,
3152 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003153
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003154 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003155 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3156 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3157 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3158 (sra GPR:$Rm, (i32 16)))))]>,
3159 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003160
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003161 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003162 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3163 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3164 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3165 (sext_inreg GPR:$Rm, i16))))]>,
3166 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003167
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003168 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003169 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3170 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3171 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3172 (sra GPR:$Rm, (i32 16)))))]>,
3173 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003174
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003175 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003176 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3177 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3178 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3179 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3180 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003181
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003182 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003183 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3184 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3185 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3186 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3187 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003188}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003189
Raul Herbster37fb5b12007-08-30 23:25:47 +00003190defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3191defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003192
Johnny Chen83498e52010-02-12 21:59:23 +00003193// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003194def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3195 (ins GPR:$Rn, GPR:$Rm),
3196 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003197 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003198 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003199
Jim Grosbach3870b752010-10-22 18:35:16 +00003200def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3201 (ins GPR:$Rn, GPR:$Rm),
3202 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003203 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003204 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003205
Jim Grosbach3870b752010-10-22 18:35:16 +00003206def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3207 (ins GPR:$Rn, GPR:$Rm),
3208 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003209 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003210 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003211
Jim Grosbach3870b752010-10-22 18:35:16 +00003212def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3213 (ins GPR:$Rn, GPR:$Rm),
3214 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003215 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003216 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003217
Johnny Chen667d1272010-02-22 18:50:54 +00003218// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003219class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3220 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003221 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003222 bits<4> Rn;
3223 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003224 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003225 let Inst{22} = long;
3226 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003227 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003228 let Inst{7} = 0;
3229 let Inst{6} = sub;
3230 let Inst{5} = swap;
3231 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003232 let Inst{3-0} = Rn;
3233}
3234class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3235 InstrItinClass itin, string opc, string asm>
3236 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3237 bits<4> Rd;
3238 let Inst{15-12} = 0b1111;
3239 let Inst{19-16} = Rd;
3240}
3241class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3242 InstrItinClass itin, string opc, string asm>
3243 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3244 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003245 bits<4> Rd;
3246 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003247 let Inst{15-12} = Ra;
3248}
3249class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3250 InstrItinClass itin, string opc, string asm>
3251 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3252 bits<4> RdLo;
3253 bits<4> RdHi;
3254 let Inst{19-16} = RdHi;
3255 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003256}
3257
3258multiclass AI_smld<bit sub, string opc> {
3259
Jim Grosbach385e1362010-10-22 19:15:30 +00003260 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3261 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003262
Jim Grosbach385e1362010-10-22 19:15:30 +00003263 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3264 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003265
Jim Grosbach385e1362010-10-22 19:15:30 +00003266 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3267 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3268 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003269
Jim Grosbach385e1362010-10-22 19:15:30 +00003270 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3271 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3272 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003273
3274}
3275
3276defm SMLA : AI_smld<0, "smla">;
3277defm SMLS : AI_smld<1, "smls">;
3278
Johnny Chen2ec5e492010-02-22 21:50:40 +00003279multiclass AI_sdml<bit sub, string opc> {
3280
Jim Grosbach385e1362010-10-22 19:15:30 +00003281 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3282 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3283 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3284 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003285}
3286
3287defm SMUA : AI_sdml<0, "smua">;
3288defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003289
Evan Chenga8e29892007-01-19 07:51:42 +00003290//===----------------------------------------------------------------------===//
3291// Misc. Arithmetic Instructions.
3292//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003293
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003294def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3295 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3296 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003297
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003298def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3299 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3300 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3301 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003302
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003303def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3304 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3305 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003306
Evan Cheng9568e5c2011-06-21 06:01:08 +00003307let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003308def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3309 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003310 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003311 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003312
Evan Cheng9568e5c2011-06-21 06:01:08 +00003313let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003314def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3315 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003316 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003317 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003318
Evan Chengf60ceac2011-06-15 17:17:48 +00003319def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3320 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3321 (REVSH GPR:$Rm)>;
3322
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003323def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003324 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3325 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003326 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003327 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003328 0xFFFF0000)))]>,
3329 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003330
Evan Chenga8e29892007-01-19 07:51:42 +00003331// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003332def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3333 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3334def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003335 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003336
Bob Wilsondc66eda2010-08-16 22:26:55 +00003337// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3338// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003339def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003340 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3341 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003342 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003343 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003344 0xFFFF)))]>,
3345 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003346
Evan Chenga8e29892007-01-19 07:51:42 +00003347// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3348// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003349def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003350 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003351def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003352 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003353 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003354
Evan Chenga8e29892007-01-19 07:51:42 +00003355//===----------------------------------------------------------------------===//
3356// Comparison Instructions...
3357//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003358
Jim Grosbach26421962008-10-14 20:36:24 +00003359defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003360 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003361 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003362
Jim Grosbach97a884d2010-12-07 20:41:06 +00003363// ARMcmpZ can re-use the above instruction definitions.
3364def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3365 (CMPri GPR:$src, so_imm:$imm)>;
3366def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3367 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003368def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3369 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3370def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3371 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003372
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003373// FIXME: We have to be careful when using the CMN instruction and comparison
3374// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003375// results:
3376//
3377// rsbs r1, r1, 0
3378// cmp r0, r1
3379// mov r0, #0
3380// it ls
3381// mov r0, #1
3382//
3383// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003384//
Bill Wendling6165e872010-08-26 18:33:51 +00003385// cmn r0, r1
3386// mov r0, #0
3387// it ls
3388// mov r0, #1
3389//
3390// However, the CMN gives the *opposite* result when r1 is 0. This is because
3391// the carry flag is set in the CMP case but not in the CMN case. In short, the
3392// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3393// value of r0 and the carry bit (because the "carry bit" parameter to
3394// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3395// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3396// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3397// parameter to AddWithCarry is defined as 0).
3398//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003399// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003400//
3401// x = 0
3402// ~x = 0xFFFF FFFF
3403// ~x + 1 = 0x1 0000 0000
3404// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3405//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003406// Therefore, we should disable CMN when comparing against zero, until we can
3407// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3408// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003409//
3410// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3411//
3412// This is related to <rdar://problem/7569620>.
3413//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003414//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3415// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003416
Evan Chenga8e29892007-01-19 07:51:42 +00003417// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003418defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003419 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003420 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003421defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003422 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003423 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003424
David Goodwinc0309b42009-06-29 15:33:01 +00003425defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003426 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003427 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003428
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003429//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3430// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003431
David Goodwinc0309b42009-06-29 15:33:01 +00003432def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003433 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003434
Evan Cheng218977b2010-07-13 19:27:42 +00003435// Pseudo i64 compares for some floating point compares.
3436let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3437 Defs = [CPSR] in {
3438def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003439 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003440 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003441 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3442
3443def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003444 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003445 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3446} // usesCustomInserter
3447
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003448
Evan Chenga8e29892007-01-19 07:51:42 +00003449// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003450// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003451// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003452let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003453def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003454 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003455 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3456 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003457def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3458 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003459 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003460 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003461 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003462def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3463 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3464 4, IIC_iCMOVsr,
3465 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3466 RegConstraint<"$false = $Rd">;
3467
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003468
Evan Chengc4af4632010-11-17 20:13:28 +00003469let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003470def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003471 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003472 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003473 []>,
3474 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003475
Evan Chengc4af4632010-11-17 20:13:28 +00003476let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003477def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3478 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003479 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003480 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003481 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003482
Evan Cheng63f35442010-11-13 02:25:14 +00003483// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003484let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003485def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3486 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003487 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003488
Evan Chengc4af4632010-11-17 20:13:28 +00003489let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003490def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3491 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003492 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003493 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003494 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003495} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003496
Jim Grosbach3728e962009-12-10 00:11:09 +00003497//===----------------------------------------------------------------------===//
3498// Atomic operations intrinsics
3499//
3500
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003501def MemBarrierOptOperand : AsmOperandClass {
3502 let Name = "MemBarrierOpt";
3503 let ParserMethod = "parseMemBarrierOptOperand";
3504}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003505def memb_opt : Operand<i32> {
3506 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003507 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003508}
Jim Grosbach3728e962009-12-10 00:11:09 +00003509
Bob Wilsonf74a4292010-10-30 00:54:37 +00003510// memory barriers protect the atomic sequences
3511let hasSideEffects = 1 in {
3512def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3513 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3514 Requires<[IsARM, HasDB]> {
3515 bits<4> opt;
3516 let Inst{31-4} = 0xf57ff05;
3517 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003518}
Jim Grosbach3728e962009-12-10 00:11:09 +00003519}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003520
Bob Wilsonf74a4292010-10-30 00:54:37 +00003521def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003522 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003523 Requires<[IsARM, HasDB]> {
3524 bits<4> opt;
3525 let Inst{31-4} = 0xf57ff04;
3526 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003527}
3528
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003529// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003530def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3531 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003532 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003533 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003534 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003535 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003536}
3537
Jim Grosbach66869102009-12-11 18:52:41 +00003538let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003539 let Uses = [CPSR] in {
3540 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003541 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003542 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3543 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003544 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003545 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3546 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003547 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003548 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3549 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003550 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003551 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3552 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003553 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003554 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3555 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003556 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003557 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003558 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3559 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3560 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3561 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3562 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3563 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3564 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3565 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3566 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3567 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3568 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3569 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003570 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003571 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003572 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3573 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003574 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003575 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3576 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003577 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003578 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3579 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003580 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003581 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3582 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003583 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003584 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3585 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003586 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003587 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003588 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3589 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3590 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3591 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3592 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3593 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3594 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3595 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3596 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3597 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3598 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3599 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003601 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003602 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3603 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003604 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003605 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3606 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003607 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003608 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3609 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003610 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003611 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3612 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003613 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003614 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3615 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003616 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003617 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003618 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3619 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3620 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3621 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3622 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3623 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3624 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3625 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3626 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3627 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3628 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3629 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003630
3631 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003632 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003633 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3634 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003635 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003636 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3637 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003638 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003639 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3640
Jim Grosbache801dc42009-12-12 01:40:06 +00003641 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003642 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003643 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3644 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003645 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003646 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3647 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003648 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003649 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3650}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003651}
3652
3653let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003654def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3655 "ldrexb", "\t$Rt, $addr", []>;
3656def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3657 "ldrexh", "\t$Rt, $addr", []>;
3658def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3659 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003660let hasExtraDefRegAllocReq = 1 in
3661 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3662 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003663}
3664
Jim Grosbach86875a22010-10-29 19:58:57 +00003665let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003666def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3667 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3668def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3669 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3670def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3671 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003672}
3673
3674let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003675def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003676 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3677 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003678
Johnny Chenb9436272010-02-17 22:37:58 +00003679// Clear-Exclusive is for disassembly only.
3680def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3681 [/* For disassembly only; pattern left blank */]>,
3682 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003683 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003684}
3685
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003686// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003687let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003688def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3689def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003690}
3691
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003692//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003693// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003694//
3695
Jim Grosbach83ab0702011-07-13 22:01:08 +00003696def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3697 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003698 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003699 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3700 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003701 bits<4> opc1;
3702 bits<4> CRn;
3703 bits<4> CRd;
3704 bits<4> cop;
3705 bits<3> opc2;
3706 bits<4> CRm;
3707
3708 let Inst{3-0} = CRm;
3709 let Inst{4} = 0;
3710 let Inst{7-5} = opc2;
3711 let Inst{11-8} = cop;
3712 let Inst{15-12} = CRd;
3713 let Inst{19-16} = CRn;
3714 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003715}
3716
Jim Grosbach83ab0702011-07-13 22:01:08 +00003717def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3718 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003719 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003720 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3721 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003722 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003723 bits<4> opc1;
3724 bits<4> CRn;
3725 bits<4> CRd;
3726 bits<4> cop;
3727 bits<3> opc2;
3728 bits<4> CRm;
3729
3730 let Inst{3-0} = CRm;
3731 let Inst{4} = 0;
3732 let Inst{7-5} = opc2;
3733 let Inst{11-8} = cop;
3734 let Inst{15-12} = CRd;
3735 let Inst{19-16} = CRn;
3736 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003737}
3738
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003739class ACI<dag oops, dag iops, string opc, string asm,
3740 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003741 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003742 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003743 let Inst{27-25} = 0b110;
3744}
3745
Johnny Chen670a4562011-04-04 23:39:08 +00003746multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003747
3748 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003749 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3750 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003751 let Inst{31-28} = op31_28;
3752 let Inst{24} = 1; // P = 1
3753 let Inst{21} = 0; // W = 0
3754 let Inst{22} = 0; // D = 0
3755 let Inst{20} = load;
3756 }
3757
3758 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003759 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3760 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003761 let Inst{31-28} = op31_28;
3762 let Inst{24} = 1; // P = 1
3763 let Inst{21} = 1; // W = 1
3764 let Inst{22} = 0; // D = 0
3765 let Inst{20} = load;
3766 }
3767
3768 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003769 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3770 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003771 let Inst{31-28} = op31_28;
3772 let Inst{24} = 0; // P = 0
3773 let Inst{21} = 1; // W = 1
3774 let Inst{22} = 0; // D = 0
3775 let Inst{20} = load;
3776 }
3777
3778 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003779 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3780 ops),
3781 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003782 let Inst{31-28} = op31_28;
3783 let Inst{24} = 0; // P = 0
3784 let Inst{23} = 1; // U = 1
3785 let Inst{21} = 0; // W = 0
3786 let Inst{22} = 0; // D = 0
3787 let Inst{20} = load;
3788 }
3789
3790 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003791 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3792 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003793 let Inst{31-28} = op31_28;
3794 let Inst{24} = 1; // P = 1
3795 let Inst{21} = 0; // W = 0
3796 let Inst{22} = 1; // D = 1
3797 let Inst{20} = load;
3798 }
3799
3800 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003801 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3802 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3803 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003804 let Inst{31-28} = op31_28;
3805 let Inst{24} = 1; // P = 1
3806 let Inst{21} = 1; // W = 1
3807 let Inst{22} = 1; // D = 1
3808 let Inst{20} = load;
3809 }
3810
3811 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003812 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3813 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3814 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003815 let Inst{31-28} = op31_28;
3816 let Inst{24} = 0; // P = 0
3817 let Inst{21} = 1; // W = 1
3818 let Inst{22} = 1; // D = 1
3819 let Inst{20} = load;
3820 }
3821
3822 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003823 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3824 ops),
3825 !strconcat(!strconcat(opc, "l"), cond),
3826 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003827 let Inst{31-28} = op31_28;
3828 let Inst{24} = 0; // P = 0
3829 let Inst{23} = 1; // U = 1
3830 let Inst{21} = 0; // W = 0
3831 let Inst{22} = 1; // D = 1
3832 let Inst{20} = load;
3833 }
3834}
3835
Johnny Chen670a4562011-04-04 23:39:08 +00003836defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3837defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3838defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3839defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003840
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003841//===----------------------------------------------------------------------===//
3842// Move between coprocessor and ARM core register -- for disassembly only
3843//
3844
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003845class MovRCopro<string opc, bit direction, dag oops, dag iops,
3846 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003847 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003848 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003849 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003850 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003851
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003852 bits<4> Rt;
3853 bits<4> cop;
3854 bits<3> opc1;
3855 bits<3> opc2;
3856 bits<4> CRm;
3857 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003858
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003859 let Inst{15-12} = Rt;
3860 let Inst{11-8} = cop;
3861 let Inst{23-21} = opc1;
3862 let Inst{7-5} = opc2;
3863 let Inst{3-0} = CRm;
3864 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003865}
3866
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003867def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003868 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003869 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3870 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003871 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3872 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003873def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003874 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003875 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3876 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003877
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003878def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3879 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3880
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003881class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3882 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003883 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003884 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003885 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003886 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003887 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003888
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003889 bits<4> Rt;
3890 bits<4> cop;
3891 bits<3> opc1;
3892 bits<3> opc2;
3893 bits<4> CRm;
3894 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003895
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003896 let Inst{15-12} = Rt;
3897 let Inst{11-8} = cop;
3898 let Inst{23-21} = opc1;
3899 let Inst{7-5} = opc2;
3900 let Inst{3-0} = CRm;
3901 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003902}
3903
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003904def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003905 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003906 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3907 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003908 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3909 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003910def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003911 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003912 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3913 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003914
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003915def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3916 imm:$CRm, imm:$opc2),
3917 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3918
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003919class MovRRCopro<string opc, bit direction,
3920 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003921 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003922 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003923 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003924 let Inst{23-21} = 0b010;
3925 let Inst{20} = direction;
3926
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003927 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003928 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003929 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003930 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003931 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003932
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003933 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003934 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003935 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003936 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003937 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003938}
3939
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003940def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3941 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3942 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003943def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
3944
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003945class MovRRCopro2<string opc, bit direction,
3946 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003947 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003948 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
3949 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003950 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003951 let Inst{23-21} = 0b010;
3952 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003953
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003954 bits<4> Rt;
3955 bits<4> Rt2;
3956 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003957 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003958 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003959
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003960 let Inst{15-12} = Rt;
3961 let Inst{19-16} = Rt2;
3962 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00003963 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003964 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003965}
3966
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003967def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
3968 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3969 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003970def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00003971
Johnny Chenb98e1602010-02-12 18:55:33 +00003972//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003973// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00003974//
3975
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003976// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003977def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3978 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003979 bits<4> Rd;
3980 let Inst{23-16} = 0b00001111;
3981 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003982 let Inst{7-4} = 0b0000;
3983}
3984
Jim Grosbach80d01dd2011-07-19 21:59:29 +00003985def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
3986
3987def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
3988 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00003989 bits<4> Rd;
3990 let Inst{23-16} = 0b01001111;
3991 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00003992 let Inst{7-4} = 0b0000;
3993}
3994
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003995// Move from ARM core register to Special Register
3996//
3997// No need to have both system and application versions, the encodings are the
3998// same and the assembly parser has no way to distinguish between them. The mask
3999// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4000// the mask with the fields to be accessed in the special register.
4001def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004002 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004003 bits<5> mask;
4004 bits<4> Rn;
4005
4006 let Inst{23} = 0;
4007 let Inst{22} = mask{4}; // R bit
4008 let Inst{21-20} = 0b10;
4009 let Inst{19-16} = mask{3-0};
4010 let Inst{15-12} = 0b1111;
4011 let Inst{11-4} = 0b00000000;
4012 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004013}
4014
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004015def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004016 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004017 bits<5> mask;
4018 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004019
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004020 let Inst{23} = 0;
4021 let Inst{22} = mask{4}; // R bit
4022 let Inst{21-20} = 0b10;
4023 let Inst{19-16} = mask{3-0};
4024 let Inst{15-12} = 0b1111;
4025 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004026}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004027
4028//===----------------------------------------------------------------------===//
4029// TLS Instructions
4030//
4031
4032// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004033// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004034// complete with fixup for the aeabi_read_tp function.
4035let isCall = 1,
4036 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4037 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4038 [(set R0, ARMthread_pointer)]>;
4039}
4040
4041//===----------------------------------------------------------------------===//
4042// SJLJ Exception handling intrinsics
4043// eh_sjlj_setjmp() is an instruction sequence to store the return
4044// address and save #0 in R0 for the non-longjmp case.
4045// Since by its nature we may be coming from some other function to get
4046// here, and we're using the stack frame for the containing function to
4047// save/restore registers, we can't keep anything live in regs across
4048// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004049// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004050// except for our own input by listing the relevant registers in Defs. By
4051// doing so, we also cause the prologue/epilogue code to actively preserve
4052// all of the callee-saved resgisters, which is exactly what we want.
4053// A constant value is passed in $val, and we use the location as a scratch.
4054//
4055// These are pseudo-instructions and are lowered to individual MC-insts, so
4056// no encoding information is necessary.
4057let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004058 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004059 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004060 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4061 NoItinerary,
4062 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4063 Requires<[IsARM, HasVFP2]>;
4064}
4065
4066let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004067 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004068 hasSideEffects = 1, isBarrier = 1 in {
4069 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4070 NoItinerary,
4071 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4072 Requires<[IsARM, NoVFP]>;
4073}
4074
4075// FIXME: Non-Darwin version(s)
4076let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4077 Defs = [ R7, LR, SP ] in {
4078def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4079 NoItinerary,
4080 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4081 Requires<[IsARM, IsDarwin]>;
4082}
4083
4084// eh.sjlj.dispatchsetup pseudo-instruction.
4085// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4086// handled when the pseudo is expanded (which happens before any passes
4087// that need the instruction size).
4088let isBarrier = 1, hasSideEffects = 1 in
4089def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004090 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4091 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004092 Requires<[IsDarwin]>;
4093
4094//===----------------------------------------------------------------------===//
4095// Non-Instruction Patterns
4096//
4097
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004098// ARMv4 indirect branch using (MOVr PC, dst)
4099let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4100 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004101 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004102 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4103 Requires<[IsARM, NoV4T]>;
4104
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004105// Large immediate handling.
4106
4107// 32-bit immediate using two piece so_imms or movw + movt.
4108// This is a single pseudo instruction, the benefit is that it can be remat'd
4109// as a single unit instead of having to handle reg inputs.
4110// FIXME: Remove this when we can do generalized remat.
4111let isReMaterializable = 1, isMoveImm = 1 in
4112def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4113 [(set GPR:$dst, (arm_i32imm:$src))]>,
4114 Requires<[IsARM]>;
4115
4116// Pseudo instruction that combines movw + movt + add pc (if PIC).
4117// It also makes it possible to rematerialize the instructions.
4118// FIXME: Remove this when we can do generalized remat and when machine licm
4119// can properly the instructions.
4120let isReMaterializable = 1 in {
4121def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4122 IIC_iMOVix2addpc,
4123 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4124 Requires<[IsARM, UseMovt]>;
4125
4126def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4127 IIC_iMOVix2,
4128 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4129 Requires<[IsARM, UseMovt]>;
4130
4131let AddedComplexity = 10 in
4132def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4133 IIC_iMOVix2ld,
4134 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4135 Requires<[IsARM, UseMovt]>;
4136} // isReMaterializable
4137
4138// ConstantPool, GlobalAddress, and JumpTable
4139def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4140 Requires<[IsARM, DontUseMovt]>;
4141def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4142def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4143 Requires<[IsARM, UseMovt]>;
4144def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4145 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4146
4147// TODO: add,sub,and, 3-instr forms?
4148
4149// Tail calls
4150def : ARMPat<(ARMtcret tcGPR:$dst),
4151 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4152
4153def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4154 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4155
4156def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4157 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4158
4159def : ARMPat<(ARMtcret tcGPR:$dst),
4160 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4161
4162def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4163 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4164
4165def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4166 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4167
4168// Direct calls
4169def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4170 Requires<[IsARM, IsNotDarwin]>;
4171def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4172 Requires<[IsARM, IsDarwin]>;
4173
4174// zextload i1 -> zextload i8
4175def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4176def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4177
4178// extload -> zextload
4179def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4180def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4181def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4182def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4183
4184def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4185
4186def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4187def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4188
4189// smul* and smla*
4190def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4191 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4192 (SMULBB GPR:$a, GPR:$b)>;
4193def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4194 (SMULBB GPR:$a, GPR:$b)>;
4195def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4196 (sra GPR:$b, (i32 16))),
4197 (SMULBT GPR:$a, GPR:$b)>;
4198def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4199 (SMULBT GPR:$a, GPR:$b)>;
4200def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4201 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4202 (SMULTB GPR:$a, GPR:$b)>;
4203def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4204 (SMULTB GPR:$a, GPR:$b)>;
4205def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4206 (i32 16)),
4207 (SMULWB GPR:$a, GPR:$b)>;
4208def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4209 (SMULWB GPR:$a, GPR:$b)>;
4210
4211def : ARMV5TEPat<(add GPR:$acc,
4212 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4213 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4214 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4215def : ARMV5TEPat<(add GPR:$acc,
4216 (mul sext_16_node:$a, sext_16_node:$b)),
4217 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4218def : ARMV5TEPat<(add GPR:$acc,
4219 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4220 (sra GPR:$b, (i32 16)))),
4221 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4222def : ARMV5TEPat<(add GPR:$acc,
4223 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4224 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4225def : ARMV5TEPat<(add GPR:$acc,
4226 (mul (sra GPR:$a, (i32 16)),
4227 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4228 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4229def : ARMV5TEPat<(add GPR:$acc,
4230 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4231 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4232def : ARMV5TEPat<(add GPR:$acc,
4233 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4234 (i32 16))),
4235 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4236def : ARMV5TEPat<(add GPR:$acc,
4237 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4238 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4239
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004240
4241// Pre-v7 uses MCR for synchronization barriers.
4242def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4243 Requires<[IsARM, HasV6]>;
4244
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004245// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004246let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004247def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4248def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004249def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004250def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4251 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4252def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4253 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4254}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004255
4256def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4257def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004258
Jim Grosbach70327412011-07-27 17:48:13 +00004259def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4260 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4261def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4262 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4263
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004264//===----------------------------------------------------------------------===//
4265// Thumb Support
4266//
4267
4268include "ARMInstrThumb.td"
4269
4270//===----------------------------------------------------------------------===//
4271// Thumb2 Support
4272//
4273
4274include "ARMInstrThumb2.td"
4275
4276//===----------------------------------------------------------------------===//
4277// Floating Point Support
4278//
4279
4280include "ARMInstrVFP.td"
4281
4282//===----------------------------------------------------------------------===//
4283// Advanced SIMD (NEON) Support
4284//
4285
4286include "ARMInstrNEON.td"
4287
Jim Grosbachc83d5042011-07-14 19:47:47 +00004288//===----------------------------------------------------------------------===//
4289// Assembler aliases
4290//
4291
4292// Memory barriers
4293def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4294def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4295def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4296
4297// System instructions
4298def : MnemonicAlias<"swi", "svc">;
4299
4300// Load / Store Multiple
4301def : MnemonicAlias<"ldmfd", "ldm">;
4302def : MnemonicAlias<"ldmia", "ldm">;
4303def : MnemonicAlias<"stmfd", "stmdb">;
4304def : MnemonicAlias<"stmia", "stm">;
4305def : MnemonicAlias<"stmea", "stm">;
4306
Jim Grosbachf6c05252011-07-21 17:23:04 +00004307// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4308// shift amount is zero (i.e., unspecified).
4309def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4310 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4311def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4312 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004313
4314// PUSH/POP aliases for STM/LDM
4315def : InstAlias<"push${p} $regs",
4316 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4317def : InstAlias<"pop${p} $regs",
4318 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004319
4320// RSB two-operand forms (optional explicit destination operand)
4321def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4322 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4323 Requires<[IsARM]>;
4324def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4325 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4326 Requires<[IsARM]>;
4327def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4328 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4329 cc_out:$s)>, Requires<[IsARM]>;
4330def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4331 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4332 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004333// RSC two-operand forms (optional explicit destination operand)
4334def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4335 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4336 Requires<[IsARM]>;
4337def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4338 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4339 Requires<[IsARM]>;
4340def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4341 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4342 cc_out:$s)>, Requires<[IsARM]>;
4343def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4344 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4345 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004346
4347// SSAT optional shift operand.
4348def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4349 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004350
4351
4352// Extend instruction optional rotate operand.
4353def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4354 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4355def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4356 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4357def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4358 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4359def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4360def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4361def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4362
4363def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4364 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4365def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4366 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4367def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4368 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4369def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4370def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4371def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;