blob: 0e75bffc12618f404e2f1dcf6c8b35c7a6cb5840 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbachffa32252011-07-19 19:13:28 +0000516// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
517// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000518//
Jim Grosbachffa32252011-07-19 19:13:28 +0000519// FIXME: This really needs a Thumb version separate from the ARM version.
520// While the range is the same, and can thus use the same match class,
521// the encoding is different so it should have a different encoder method.
522def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
523def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000524 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000525 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000526}
527
Jim Grosbached838482011-07-26 16:24:27 +0000528/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
529def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
530def imm24b : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm <= 0xffffff;
532}]> {
533 let ParserMatchClass = Imm24bitAsmOperand;
534}
535
536
Evan Chenga9688c42010-12-11 04:11:38 +0000537/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
538/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000539def BitfieldAsmOperand : AsmOperandClass {
540 let Name = "Bitfield";
541 let ParserMethod = "parseBitfield";
542}
Evan Chenga9688c42010-12-11 04:11:38 +0000543def bf_inv_mask_imm : Operand<i32>,
544 PatLeaf<(imm), [{
545 return ARM::isBitFieldInvertedMask(N->getZExtValue());
546}] > {
547 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
548 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000549 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000550}
551
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000552/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000553def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
554 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000555}]>;
556
557/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000558def width_imm : Operand<i32>, ImmLeaf<i32, [{
559 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000560}] > {
561 let EncoderMethod = "getMsbOpValue";
562}
563
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000564def imm1_32_XFORM: SDNodeXForm<imm, [{
565 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
566}]>;
567def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
568def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
569 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000570 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000571 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000572}
573
Jim Grosbachf4943352011-07-25 23:09:14 +0000574def imm1_16_XFORM: SDNodeXForm<imm, [{
575 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
576}]>;
577def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
578def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
579 imm1_16_XFORM> {
580 let PrintMethod = "printImmPlusOneOperand";
581 let ParserMatchClass = Imm1_16AsmOperand;
582}
583
Evan Chenga8e29892007-01-19 07:51:42 +0000584// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000585// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000586//
Jim Grosbach3e556122010-10-26 22:37:02 +0000587def addrmode_imm12 : Operand<i32>,
588 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000589 // 12-bit immediate operand. Note that instructions using this encode
590 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
591 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000592
Chris Lattner2ac19022010-11-15 05:19:05 +0000593 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000594 let PrintMethod = "printAddrModeImm12Operand";
595 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000596}
Jim Grosbach3e556122010-10-26 22:37:02 +0000597// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000598//
Jim Grosbach3e556122010-10-26 22:37:02 +0000599def ldst_so_reg : Operand<i32>,
600 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000601 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000602 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000603 let PrintMethod = "printAddrMode2Operand";
604 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
605}
606
Jim Grosbach3e556122010-10-26 22:37:02 +0000607// addrmode2 := reg +/- imm12
608// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000609//
Jim Grosbach1610a702011-07-25 20:06:30 +0000610def MemMode2AsmOperand : AsmOperandClass {
611 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000612 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000613}
Evan Chenga8e29892007-01-19 07:51:42 +0000614def addrmode2 : Operand<i32>,
615 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000616 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000617 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000618 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000619 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
620}
621
Owen Anderson793e7962011-07-26 20:54:26 +0000622def am2offset_reg : Operand<i32>,
623 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000624 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000625 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000626 let PrintMethod = "printAddrMode2OffsetOperand";
627 let MIOperandInfo = (ops GPR, i32imm);
628}
629
Owen Anderson793e7962011-07-26 20:54:26 +0000630def am2offset_imm : Operand<i32>,
631 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
632 [], [SDNPWantRoot]> {
633 let EncoderMethod = "getAddrMode2OffsetOpValue";
634 let PrintMethod = "printAddrMode2OffsetOperand";
635 let MIOperandInfo = (ops GPR, i32imm);
636}
637
638
Evan Chenga8e29892007-01-19 07:51:42 +0000639// addrmode3 := reg +/- reg
640// addrmode3 := reg +/- imm8
641//
Jim Grosbach1610a702011-07-25 20:06:30 +0000642def MemMode3AsmOperand : AsmOperandClass {
643 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000644 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000645}
Evan Chenga8e29892007-01-19 07:51:42 +0000646def addrmode3 : Operand<i32>,
647 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000648 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000649 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000650 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000651 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
652}
653
654def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000655 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
656 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000657 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000658 let PrintMethod = "printAddrMode3OffsetOperand";
659 let MIOperandInfo = (ops GPR, i32imm);
660}
661
Jim Grosbache6913602010-11-03 01:01:43 +0000662// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000663//
Jim Grosbache6913602010-11-03 01:01:43 +0000664def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000665 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000666 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000667}
668
669// addrmode5 := reg +/- imm8*4
670//
Jim Grosbach1610a702011-07-25 20:06:30 +0000671def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000672def addrmode5 : Operand<i32>,
673 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
674 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000675 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000676 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000677 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678}
679
Bob Wilsond3a07652011-02-07 17:43:09 +0000680// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000681//
682def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000683 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000684 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000685 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000686 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000687}
688
Bob Wilsonda525062011-02-25 06:42:42 +0000689def am6offset : Operand<i32>,
690 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
691 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000692 let PrintMethod = "printAddrMode6OffsetOperand";
693 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000694 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000695}
696
Mon P Wang183c6272011-05-09 17:47:27 +0000697// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
698// (single element from one lane) for size 32.
699def addrmode6oneL32 : Operand<i32>,
700 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
701 let PrintMethod = "printAddrMode6Operand";
702 let MIOperandInfo = (ops GPR:$addr, i32imm);
703 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
704}
705
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000706// Special version of addrmode6 to handle alignment encoding for VLD-dup
707// instructions, specifically VLD4-dup.
708def addrmode6dup : Operand<i32>,
709 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
710 let PrintMethod = "printAddrMode6Operand";
711 let MIOperandInfo = (ops GPR:$addr, i32imm);
712 let EncoderMethod = "getAddrMode6DupAddressOpValue";
713}
714
Evan Chenga8e29892007-01-19 07:51:42 +0000715// addrmodepc := pc + reg
716//
717def addrmodepc : Operand<i32>,
718 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
719 let PrintMethod = "printAddrModePCOperand";
720 let MIOperandInfo = (ops GPR, i32imm);
721}
722
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000723// addrmode7 := reg
724// Used by load/store exclusive instructions. Useful to enable right assembly
725// parsing and printing. Not used for any codegen matching.
726//
Jim Grosbach1610a702011-07-25 20:06:30 +0000727def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000728def addrmode7 : Operand<i32> {
729 let PrintMethod = "printAddrMode7Operand";
730 let MIOperandInfo = (ops GPR);
731 let ParserMatchClass = MemMode7AsmOperand;
732}
733
Bob Wilson4f38b382009-08-21 21:58:55 +0000734def nohash_imm : Operand<i32> {
735 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000736}
737
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000738def CoprocNumAsmOperand : AsmOperandClass {
739 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000740 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000741}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000742def p_imm : Operand<i32> {
743 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000744 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000745}
746
Jim Grosbach1610a702011-07-25 20:06:30 +0000747def CoprocRegAsmOperand : AsmOperandClass {
748 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000749 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000750}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000751def c_imm : Operand<i32> {
752 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000753 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000754}
755
Evan Chenga8e29892007-01-19 07:51:42 +0000756//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000757
Evan Cheng37f25d92008-08-28 23:39:26 +0000758include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000759
760//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000761// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000762//
763
Evan Cheng3924f782008-08-29 07:36:24 +0000764/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000765/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000766multiclass AsI1_bin_irs<bits<4> opcod, string opc,
767 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000768 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000769 // The register-immediate version is re-materializable. This is useful
770 // in particular for taking the address of a local.
771 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000772 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
773 iii, opc, "\t$Rd, $Rn, $imm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
775 bits<4> Rd;
776 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000777 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000779 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000781 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000782 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000783 }
Jim Grosbach62547262010-10-11 18:51:51 +0000784 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
785 iir, opc, "\t$Rd, $Rn, $Rm",
786 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000787 bits<4> Rd;
788 bits<4> Rn;
789 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000790 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000791 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000792 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000793 let Inst{15-12} = Rd;
794 let Inst{11-4} = 0b00000000;
795 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000796 }
Owen Anderson92a20222011-07-21 18:54:16 +0000797
798 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000799 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000800 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000801 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000802 bits<4> Rd;
803 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000804 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000805 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000806 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000807 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000808 let Inst{11-5} = shift{11-5};
809 let Inst{4} = 0;
810 let Inst{3-0} = shift{3-0};
811 }
812
813 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000814 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000815 iis, opc, "\t$Rd, $Rn, $shift",
816 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
817 bits<4> Rd;
818 bits<4> Rn;
819 bits<12> shift;
820 let Inst{25} = 0;
821 let Inst{19-16} = Rn;
822 let Inst{15-12} = Rd;
823 let Inst{11-8} = shift{11-8};
824 let Inst{7} = 0;
825 let Inst{6-5} = shift{6-5};
826 let Inst{4} = 1;
827 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000828 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000829
830 // Assembly aliases for optional destination operand when it's the same
831 // as the source operand.
832 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
833 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
834 so_imm:$imm, pred:$p,
835 cc_out:$s)>,
836 Requires<[IsARM]>;
837 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
838 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
839 GPR:$Rm, pred:$p,
840 cc_out:$s)>,
841 Requires<[IsARM]>;
842 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000843 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
844 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000845 cc_out:$s)>,
846 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000847 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
848 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
849 so_reg_reg:$shift, pred:$p,
850 cc_out:$s)>,
851 Requires<[IsARM]>;
852
Evan Chenga8e29892007-01-19 07:51:42 +0000853}
854
Evan Cheng1e249e32009-06-25 20:59:23 +0000855/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000856/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000857let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000858multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
859 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
860 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000861 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
862 iii, opc, "\t$Rd, $Rn, $imm",
863 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
864 bits<4> Rd;
865 bits<4> Rn;
866 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000868 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000869 let Inst{19-16} = Rn;
870 let Inst{15-12} = Rd;
871 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000873 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
874 iir, opc, "\t$Rd, $Rn, $Rm",
875 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
876 bits<4> Rd;
877 bits<4> Rn;
878 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000881 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000882 let Inst{19-16} = Rn;
883 let Inst{15-12} = Rd;
884 let Inst{11-4} = 0b00000000;
885 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000886 }
Owen Anderson92a20222011-07-21 18:54:16 +0000887 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000888 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000889 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000890 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000891 bits<4> Rd;
892 bits<4> Rn;
893 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000894 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000895 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000896 let Inst{19-16} = Rn;
897 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000898 let Inst{11-5} = shift{11-5};
899 let Inst{4} = 0;
900 let Inst{3-0} = shift{3-0};
901 }
902
903 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000904 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000905 iis, opc, "\t$Rd, $Rn, $shift",
906 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
907 bits<4> Rd;
908 bits<4> Rn;
909 bits<12> shift;
910 let Inst{25} = 0;
911 let Inst{20} = 1;
912 let Inst{19-16} = Rn;
913 let Inst{15-12} = Rd;
914 let Inst{11-8} = shift{11-8};
915 let Inst{7} = 0;
916 let Inst{6-5} = shift{6-5};
917 let Inst{4} = 1;
918 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000919 }
Evan Cheng071a2792007-09-11 19:55:27 +0000920}
Evan Chengc85e8322007-07-05 07:13:32 +0000921}
922
923/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000924/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000925/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000926let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000927multiclass AI1_cmp_irs<bits<4> opcod, string opc,
928 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
929 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000930 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
931 opc, "\t$Rn, $imm",
932 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 bits<4> Rn;
934 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000936 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000938 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 }
941 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
942 opc, "\t$Rn, $Rm",
943 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 bits<4> Rn;
945 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000946 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000948 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000949 let Inst{19-16} = Rn;
950 let Inst{15-12} = 0b0000;
951 let Inst{11-4} = 0b00000000;
952 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000953 }
Owen Anderson92a20222011-07-21 18:54:16 +0000954 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000955 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000957 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000958 bits<4> Rn;
959 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000960 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000961 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000962 let Inst{19-16} = Rn;
963 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000964 let Inst{11-5} = shift{11-5};
965 let Inst{4} = 0;
966 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 }
Owen Anderson92a20222011-07-21 18:54:16 +0000968 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000969 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000970 opc, "\t$Rn, $shift",
971 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
972 bits<4> Rn;
973 bits<12> shift;
974 let Inst{25} = 0;
975 let Inst{20} = 1;
976 let Inst{19-16} = Rn;
977 let Inst{15-12} = 0b0000;
978 let Inst{11-8} = shift{11-8};
979 let Inst{7} = 0;
980 let Inst{6-5} = shift{6-5};
981 let Inst{4} = 1;
982 let Inst{3-0} = shift{3-0};
983 }
984
Evan Cheng071a2792007-09-11 19:55:27 +0000985}
Evan Chenga8e29892007-01-19 07:51:42 +0000986}
987
Evan Cheng576a3962010-09-25 00:49:35 +0000988/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000989/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000990/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000991class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
992 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
993 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
994 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
995 Requires<[IsARM, HasV6]> {
996 bits<4> Rd;
997 bits<4> Rm;
998 bits<2> rot;
999 let Inst{19-16} = 0b1111;
1000 let Inst{15-12} = Rd;
1001 let Inst{11-10} = rot;
1002 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001003}
1004
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001005class AI_ext_rrot_np<bits<8> opcod, string opc>
1006 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1007 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1008 Requires<[IsARM, HasV6]> {
1009 bits<2> rot;
1010 let Inst{19-16} = 0b1111;
1011 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001012}
1013
Evan Cheng576a3962010-09-25 00:49:35 +00001014/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001015/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001016class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1017 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1018 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1019 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1020 Requires<[IsARM, HasV6]> {
1021 bits<4> Rd;
1022 bits<4> Rm;
1023 bits<4> Rn;
1024 bits<2> rot;
1025 let Inst{19-16} = Rn;
1026 let Inst{15-12} = Rd;
1027 let Inst{11-10} = rot;
1028 let Inst{9-4} = 0b000111;
1029 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001030}
1031
Jim Grosbach70327412011-07-27 17:48:13 +00001032class AI_exta_rrot_np<bits<8> opcod, string opc>
1033 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1034 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1035 Requires<[IsARM, HasV6]> {
1036 bits<4> Rn;
1037 bits<2> rot;
1038 let Inst{19-16} = Rn;
1039 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001040}
1041
Evan Cheng62674222009-06-25 23:34:10 +00001042/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001043multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001044 string baseOpc, bit Commutable = 0> {
1045 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001046 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1047 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1048 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001049 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001050 bits<4> Rd;
1051 bits<4> Rn;
1052 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001053 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001054 let Inst{15-12} = Rd;
1055 let Inst{19-16} = Rn;
1056 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001057 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001058 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1059 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1060 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001061 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001062 bits<4> Rd;
1063 bits<4> Rn;
1064 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001065 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001066 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001067 let isCommutable = Commutable;
1068 let Inst{3-0} = Rm;
1069 let Inst{15-12} = Rd;
1070 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001071 }
Owen Anderson92a20222011-07-21 18:54:16 +00001072 def rsi : AsI1<opcod, (outs GPR:$Rd),
1073 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001074 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001075 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001076 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001077 bits<4> Rd;
1078 bits<4> Rn;
1079 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001080 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001081 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001082 let Inst{15-12} = Rd;
1083 let Inst{11-5} = shift{11-5};
1084 let Inst{4} = 0;
1085 let Inst{3-0} = shift{3-0};
1086 }
1087 def rsr : AsI1<opcod, (outs GPR:$Rd),
1088 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001089 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001090 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1091 Requires<[IsARM]> {
1092 bits<4> Rd;
1093 bits<4> Rn;
1094 bits<12> shift;
1095 let Inst{25} = 0;
1096 let Inst{19-16} = Rn;
1097 let Inst{15-12} = Rd;
1098 let Inst{11-8} = shift{11-8};
1099 let Inst{7} = 0;
1100 let Inst{6-5} = shift{6-5};
1101 let Inst{4} = 1;
1102 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001103 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001104 }
1105 // Assembly aliases for optional destination operand when it's the same
1106 // as the source operand.
1107 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1108 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1109 so_imm:$imm, pred:$p,
1110 cc_out:$s)>,
1111 Requires<[IsARM]>;
1112 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1113 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1114 GPR:$Rm, pred:$p,
1115 cc_out:$s)>,
1116 Requires<[IsARM]>;
1117 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001118 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1119 so_reg_imm:$shift, pred:$p,
1120 cc_out:$s)>,
1121 Requires<[IsARM]>;
1122 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1123 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1124 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001125 cc_out:$s)>,
1126 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001127}
1128
Jim Grosbache5165492009-11-09 00:11:35 +00001129// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001130// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1131let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001132multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001133 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001134 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001135 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001136 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001137 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001138 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1139 let isCommutable = Commutable;
1140 }
Owen Anderson92a20222011-07-21 18:54:16 +00001141 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001142 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001143 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1144 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1145 4, IIC_iALUsr,
1146 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001147}
Evan Chengc85e8322007-07-05 07:13:32 +00001148}
1149
Jim Grosbach3e556122010-10-26 22:37:02 +00001150let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001151multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001152 InstrItinClass iir, PatFrag opnode> {
1153 // Note: We use the complex addrmode_imm12 rather than just an input
1154 // GPR and a constrained immediate so that we can use this to match
1155 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001156 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001157 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1158 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001159 bits<4> Rt;
1160 bits<17> addr;
1161 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1162 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001163 let Inst{15-12} = Rt;
1164 let Inst{11-0} = addr{11-0}; // imm12
1165 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001166 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001167 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1168 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001169 bits<4> Rt;
1170 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001171 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001172 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1173 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001174 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001175 let Inst{11-0} = shift{11-0};
1176 }
1177}
1178}
1179
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001180multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001181 InstrItinClass iir, PatFrag opnode> {
1182 // Note: We use the complex addrmode_imm12 rather than just an input
1183 // GPR and a constrained immediate so that we can use this to match
1184 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001185 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001186 (ins GPR:$Rt, addrmode_imm12:$addr),
1187 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1188 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1189 bits<4> Rt;
1190 bits<17> addr;
1191 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1192 let Inst{19-16} = addr{16-13}; // Rn
1193 let Inst{15-12} = Rt;
1194 let Inst{11-0} = addr{11-0}; // imm12
1195 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001196 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001197 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1198 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1199 bits<4> Rt;
1200 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001201 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001202 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1203 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001204 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001205 let Inst{11-0} = shift{11-0};
1206 }
1207}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001208//===----------------------------------------------------------------------===//
1209// Instructions
1210//===----------------------------------------------------------------------===//
1211
Evan Chenga8e29892007-01-19 07:51:42 +00001212//===----------------------------------------------------------------------===//
1213// Miscellaneous Instructions.
1214//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001215
Evan Chenga8e29892007-01-19 07:51:42 +00001216/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1217/// the function. The first operand is the ID# for this instruction, the second
1218/// is the index into the MachineConstantPool that this is, the third is the
1219/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001220let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001221def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001222PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001223 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001224
Jim Grosbach4642ad32010-02-22 23:10:38 +00001225// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1226// from removing one half of the matched pairs. That breaks PEI, which assumes
1227// these will always be in pairs, and asserts if it finds otherwise. Better way?
1228let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001229def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001230PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001231 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001232
Jim Grosbach64171712010-02-16 21:07:46 +00001233def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001234PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001235 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001236}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001237
Johnny Chenf4d81052010-02-12 22:53:19 +00001238def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001239 [/* For disassembly only; pattern left blank */]>,
1240 Requires<[IsARM, HasV6T2]> {
1241 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001242 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001243 let Inst{7-0} = 0b00000000;
1244}
1245
Johnny Chenf4d81052010-02-12 22:53:19 +00001246def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1247 [/* For disassembly only; pattern left blank */]>,
1248 Requires<[IsARM, HasV6T2]> {
1249 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001250 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001251 let Inst{7-0} = 0b00000001;
1252}
1253
1254def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1255 [/* For disassembly only; pattern left blank */]>,
1256 Requires<[IsARM, HasV6T2]> {
1257 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001258 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001259 let Inst{7-0} = 0b00000010;
1260}
1261
1262def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1263 [/* For disassembly only; pattern left blank */]>,
1264 Requires<[IsARM, HasV6T2]> {
1265 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001266 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001267 let Inst{7-0} = 0b00000011;
1268}
1269
Johnny Chen2ec5e492010-02-22 21:50:40 +00001270def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001271 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001272 bits<4> Rd;
1273 bits<4> Rn;
1274 bits<4> Rm;
1275 let Inst{3-0} = Rm;
1276 let Inst{15-12} = Rd;
1277 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001278 let Inst{27-20} = 0b01101000;
1279 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001280 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001281}
1282
Johnny Chenf4d81052010-02-12 22:53:19 +00001283def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001284 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001285 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001286 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001287 let Inst{7-0} = 0b00000100;
1288}
1289
Johnny Chenc6f7b272010-02-11 18:12:29 +00001290// The i32imm operand $val can be used by a debugger to store more information
1291// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001292def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1293 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001294 bits<16> val;
1295 let Inst{3-0} = val{3-0};
1296 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001297 let Inst{27-20} = 0b00010010;
1298 let Inst{7-4} = 0b0111;
1299}
1300
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001301// Change Processor State
1302// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001303class CPS<dag iops, string asm_ops>
1304 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001305 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001306 bits<2> imod;
1307 bits<3> iflags;
1308 bits<5> mode;
1309 bit M;
1310
Johnny Chenb98e1602010-02-12 18:55:33 +00001311 let Inst{31-28} = 0b1111;
1312 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001313 let Inst{19-18} = imod;
1314 let Inst{17} = M; // Enabled if mode is set;
1315 let Inst{16} = 0;
1316 let Inst{8-6} = iflags;
1317 let Inst{5} = 0;
1318 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001319}
1320
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001321let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001322 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001323 "$imod\t$iflags, $mode">;
1324let mode = 0, M = 0 in
1325 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1326
1327let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001328 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001329
Johnny Chenb92a23f2010-02-21 04:42:01 +00001330// Preload signals the memory system of possible future data/instruction access.
1331// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001332multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001333
Evan Chengdfed19f2010-11-03 06:34:55 +00001334 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001335 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001336 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001337 bits<4> Rt;
1338 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001339 let Inst{31-26} = 0b111101;
1340 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001341 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001342 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001343 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001344 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001345 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001346 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001347 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001348 }
1349
Evan Chengdfed19f2010-11-03 06:34:55 +00001350 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001351 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001352 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001353 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001354 let Inst{31-26} = 0b111101;
1355 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001356 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001357 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001358 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001359 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001360 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001361 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001362 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001363 }
1364}
1365
Evan Cheng416941d2010-11-04 05:19:35 +00001366defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1367defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1368defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001369
Jim Grosbach53a89d62011-07-22 17:46:13 +00001370def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001371 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001372 bits<1> end;
1373 let Inst{31-10} = 0b1111000100000001000000;
1374 let Inst{9} = end;
1375 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001376}
1377
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001378def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1379 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001380 bits<4> opt;
1381 let Inst{27-4} = 0b001100100000111100001111;
1382 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001383}
1384
Johnny Chenba6e0332010-02-11 17:14:31 +00001385// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001386let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001387def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001388 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001389 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001390 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001391}
1392
Evan Cheng12c3a532008-11-06 17:48:05 +00001393// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001394let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001395def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001396 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001397 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001398
Evan Cheng325474e2008-01-07 23:56:57 +00001399let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001400def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001401 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001402 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001403
Jim Grosbach53694262010-11-18 01:15:56 +00001404def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001405 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001406 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001407
Jim Grosbach53694262010-11-18 01:15:56 +00001408def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001409 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001410 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001411
Jim Grosbach53694262010-11-18 01:15:56 +00001412def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001413 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001414 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001415
Jim Grosbach53694262010-11-18 01:15:56 +00001416def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001417 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001418 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001419}
Chris Lattner13c63102008-01-06 05:55:01 +00001420let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001421def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001422 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001423
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001424def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001425 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001426 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001427
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001428def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001429 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001430}
Evan Cheng12c3a532008-11-06 17:48:05 +00001431} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001432
Evan Chenge07715c2009-06-23 05:25:29 +00001433
1434// LEApcrel - Load a pc-relative address into a register without offending the
1435// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001436let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001437// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001438// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1439// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001440def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001441 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001442 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001443 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001444 let Inst{27-25} = 0b001;
1445 let Inst{20} = 0;
1446 let Inst{19-16} = 0b1111;
1447 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001448 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001449}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001450def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001451 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001452
1453def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1454 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001455 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001456
Evan Chenga8e29892007-01-19 07:51:42 +00001457//===----------------------------------------------------------------------===//
1458// Control Flow Instructions.
1459//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001460
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001461let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1462 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001463 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001464 "bx", "\tlr", [(ARMretflag)]>,
1465 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001466 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001467 }
1468
1469 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001470 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001471 "mov", "\tpc, lr", [(ARMretflag)]>,
1472 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001473 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001474 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001475}
Rafael Espindola27185192006-09-29 21:20:16 +00001476
Bob Wilson04ea6e52009-10-28 00:37:03 +00001477// Indirect branches
1478let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001479 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001480 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001481 [(brind GPR:$dst)]>,
1482 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001483 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001484 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001485 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001486 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001487
Jim Grosbachd447ac62011-07-13 20:21:31 +00001488 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1489 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001490 Requires<[IsARM, HasV4T]> {
1491 bits<4> dst;
1492 let Inst{27-4} = 0b000100101111111111110001;
1493 let Inst{3-0} = dst;
1494 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001495}
1496
Evan Cheng1e0eab12010-11-29 22:43:27 +00001497// All calls clobber the non-callee saved registers. SP is marked as
1498// a use to prevent stack-pointer assignments that appear immediately
1499// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001500let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001501 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001502 // FIXME: Do we really need a non-predicated version? If so, it should
1503 // at least be a pseudo instruction expanding to the predicated version
1504 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001505 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001506 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001507 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001508 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001509 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001510 Requires<[IsARM, IsNotDarwin]> {
1511 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001512 bits<24> func;
1513 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001514 }
Evan Cheng277f0742007-06-19 21:05:09 +00001515
Jason W Kim685c3502011-02-04 19:47:15 +00001516 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001517 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001518 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001519 Requires<[IsARM, IsNotDarwin]> {
1520 bits<24> func;
1521 let Inst{23-0} = func;
1522 }
Evan Cheng277f0742007-06-19 21:05:09 +00001523
Evan Chenga8e29892007-01-19 07:51:42 +00001524 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001525 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001526 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001527 [(ARMcall GPR:$func)]>,
1528 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001529 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001530 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001531 let Inst{3-0} = func;
1532 }
1533
1534 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1535 IIC_Br, "blx", "\t$func",
1536 [(ARMcall_pred GPR:$func)]>,
1537 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1538 bits<4> func;
1539 let Inst{27-4} = 0b000100101111111111110011;
1540 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001541 }
1542
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001543 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001544 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001545 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001546 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001547 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001548
1549 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001550 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001551 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001552 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001553}
1554
David Goodwin1a8f36e2009-08-12 18:31:53 +00001555let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001556 // On Darwin R9 is call-clobbered.
1557 // R7 is marked as a use to prevent frame-pointer assignments from being
1558 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001559 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001560 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001561 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001562 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001563 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1564 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001565
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001566 def BLr9_pred : ARMPseudoExpand<(outs),
1567 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001568 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001569 [(ARMcall_pred tglobaladdr:$func)],
1570 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001571 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001572
1573 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001574 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001575 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001576 [(ARMcall GPR:$func)],
1577 (BLX GPR:$func)>,
1578 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001579
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001580 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001581 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001582 [(ARMcall_pred GPR:$func)],
1583 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001584 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001585
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001586 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001587 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001588 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001589 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001590 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001591
1592 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001593 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001594 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001595 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001596}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001597
David Goodwin1a8f36e2009-08-12 18:31:53 +00001598let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001599 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1600 // a two-value operand where a dag node expects two operands. :(
1601 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1602 IIC_Br, "b", "\t$target",
1603 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1604 bits<24> target;
1605 let Inst{23-0} = target;
1606 }
1607
Evan Chengaeafca02007-05-16 07:45:54 +00001608 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001609 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001610 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001611 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1612 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001613 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001614 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001615 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001616
Jim Grosbach2dc77682010-11-29 18:37:44 +00001617 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1618 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001619 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001620 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001621 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001622 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1623 // into i12 and rs suffixed versions.
1624 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001625 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001626 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001627 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001628 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001629 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001630 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001631 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001632 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001633 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001634 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001635 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001636
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001637}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001638
Jim Grosbachcf121c32011-07-28 21:57:55 +00001639// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001640def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001641 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001642 Requires<[IsARM, HasV5T]> {
1643 let Inst{31-25} = 0b1111101;
1644 bits<25> target;
1645 let Inst{23-0} = target{24-1};
1646 let Inst{24} = target{0};
1647}
1648
Jim Grosbach898e7e22011-07-13 20:25:01 +00001649// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001650def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001651 [/* pattern left blank */]> {
1652 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001653 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001654 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001655 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001656 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001657}
1658
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001659// Tail calls.
1660
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001661let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1662 // Darwin versions.
1663 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1664 Uses = [SP] in {
1665 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1666 IIC_Br, []>, Requires<[IsDarwin]>;
1667
1668 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1669 IIC_Br, []>, Requires<[IsDarwin]>;
1670
Jim Grosbach245f5e82011-07-08 18:50:22 +00001671 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001672 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001673 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1674 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001675
Jim Grosbach245f5e82011-07-08 18:50:22 +00001676 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001677 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001678 (BX GPR:$dst)>,
1679 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001680
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001681 }
1682
1683 // Non-Darwin versions (the difference is R9).
1684 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1685 Uses = [SP] in {
1686 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1687 IIC_Br, []>, Requires<[IsNotDarwin]>;
1688
1689 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1690 IIC_Br, []>, Requires<[IsNotDarwin]>;
1691
Jim Grosbach245f5e82011-07-08 18:50:22 +00001692 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001693 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001694 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1695 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001696
Jim Grosbach245f5e82011-07-08 18:50:22 +00001697 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001698 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001699 (BX GPR:$dst)>,
1700 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001701 }
1702}
1703
1704
1705
1706
1707
Johnny Chen0296f3e2010-02-16 21:59:54 +00001708// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001709def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1710 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001711 bits<4> opt;
1712 let Inst{23-4} = 0b01100000000000000111;
1713 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001714}
1715
Jim Grosbached838482011-07-26 16:24:27 +00001716// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001717let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001718def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001719 bits<24> svc;
1720 let Inst{23-0} = svc;
1721}
Johnny Chen85d5a892010-02-10 18:02:25 +00001722}
1723
Jim Grosbach5a287482011-07-29 17:51:39 +00001724// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001725class SRSI<bit wb, string asm>
1726 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1727 NoItinerary, asm, "", []> {
1728 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001729 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001730 let Inst{27-25} = 0b100;
1731 let Inst{22} = 1;
1732 let Inst{21} = wb;
1733 let Inst{20} = 0;
1734 let Inst{19-16} = 0b1101; // SP
1735 let Inst{15-5} = 0b00000101000;
1736 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001737}
1738
Jim Grosbache1cf5902011-07-29 20:26:09 +00001739def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1740 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001741}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001742def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1743 let Inst{24-23} = 0;
1744}
1745def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1746 let Inst{24-23} = 0b10;
1747}
1748def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1749 let Inst{24-23} = 0b10;
1750}
1751def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1752 let Inst{24-23} = 0b01;
1753}
1754def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1755 let Inst{24-23} = 0b01;
1756}
1757def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1758 let Inst{24-23} = 0b11;
1759}
1760def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1761 let Inst{24-23} = 0b11;
1762}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001763
Jim Grosbach5a287482011-07-29 17:51:39 +00001764// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001765class RFEI<bit wb, string asm>
1766 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1767 NoItinerary, asm, "", []> {
1768 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001769 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001770 let Inst{27-25} = 0b100;
1771 let Inst{22} = 0;
1772 let Inst{21} = wb;
1773 let Inst{20} = 1;
1774 let Inst{19-16} = Rn;
1775 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001776}
1777
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001778def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1779 let Inst{24-23} = 0;
1780}
1781def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1782 let Inst{24-23} = 0;
1783}
1784def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1785 let Inst{24-23} = 0b10;
1786}
1787def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1788 let Inst{24-23} = 0b10;
1789}
1790def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1791 let Inst{24-23} = 0b01;
1792}
1793def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1794 let Inst{24-23} = 0b01;
1795}
1796def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1797 let Inst{24-23} = 0b11;
1798}
1799def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1800 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001801}
1802
Evan Chenga8e29892007-01-19 07:51:42 +00001803//===----------------------------------------------------------------------===//
1804// Load / store Instructions.
1805//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001806
Evan Chenga8e29892007-01-19 07:51:42 +00001807// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001808
1809
Evan Cheng7e2fe912010-10-28 06:47:08 +00001810defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001811 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001812defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001813 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001814defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001815 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001816defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001817 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001818
Evan Chengfa775d02007-03-19 07:20:03 +00001819// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001820let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1821 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001822def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001823 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1824 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001825 bits<4> Rt;
1826 bits<17> addr;
1827 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1828 let Inst{19-16} = 0b1111;
1829 let Inst{15-12} = Rt;
1830 let Inst{11-0} = addr{11-0}; // imm12
1831}
Evan Chengfa775d02007-03-19 07:20:03 +00001832
Evan Chenga8e29892007-01-19 07:51:42 +00001833// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001834def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001835 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1836 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001837
Evan Chenga8e29892007-01-19 07:51:42 +00001838// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001839def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001840 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1841 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001842
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001843def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001844 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1845 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001846
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001847let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001848// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001849def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1850 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001851 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001852 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001853}
Rafael Espindolac391d162006-10-23 20:34:27 +00001854
Evan Chenga8e29892007-01-19 07:51:42 +00001855// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001856multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001857 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1858 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001859 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1860 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001861 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001862 // {12} isAdd
1863 // {11-0} imm12/Rm
1864 bits<18> addr;
1865 let Inst{25} = addr{13};
1866 let Inst{23} = addr{12};
1867 let Inst{19-16} = addr{17-14};
1868 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001869 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001870 }
Owen Anderson793e7962011-07-26 20:54:26 +00001871
1872 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1873 (ins GPR:$Rn, am2offset_reg:$offset),
1874 IndexModePost, LdFrm, itin,
1875 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1876 // {12} isAdd
1877 // {11-0} imm12/Rm
1878 bits<14> offset;
1879 bits<4> Rn;
1880 let Inst{25} = 1;
1881 let Inst{23} = offset{12};
1882 let Inst{19-16} = Rn;
1883 let Inst{11-0} = offset{11-0};
1884 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1885 }
1886
1887 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1888 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001889 IndexModePost, LdFrm, itin,
1890 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001891 // {12} isAdd
1892 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001893 bits<14> offset;
1894 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001895 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001896 let Inst{23} = offset{12};
1897 let Inst{19-16} = Rn;
1898 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001899 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001900 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001901}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001902
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001903let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001904defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1905defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001906}
Rafael Espindola450856d2006-12-12 00:37:38 +00001907
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001908multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001909 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001910 (ins addrmode3:$addr), IndexModePre,
1911 LdMiscFrm, itin,
1912 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1913 bits<14> addr;
1914 let Inst{23} = addr{8}; // U bit
1915 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1916 let Inst{19-16} = addr{12-9}; // Rn
1917 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1918 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1919 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001920 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001921 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1922 LdMiscFrm, itin,
1923 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001924 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001925 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001926 let Inst{23} = offset{8}; // U bit
1927 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001928 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001929 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1930 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001931 }
1932}
Rafael Espindola4e307642006-09-08 16:59:47 +00001933
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001934let mayLoad = 1, neverHasSideEffects = 1 in {
1935defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1936defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1937defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001938let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001939def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001940 (ins addrmode3:$addr), IndexModePre,
1941 LdMiscFrm, IIC_iLoad_d_ru,
1942 "ldrd", "\t$Rt, $Rt2, $addr!",
1943 "$addr.base = $Rn_wb", []> {
1944 bits<14> addr;
1945 let Inst{23} = addr{8}; // U bit
1946 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1947 let Inst{19-16} = addr{12-9}; // Rn
1948 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1949 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001950 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001951}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001952def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001953 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1954 LdMiscFrm, IIC_iLoad_d_ru,
1955 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1956 "$Rn = $Rn_wb", []> {
1957 bits<10> offset;
1958 bits<4> Rn;
1959 let Inst{23} = offset{8}; // U bit
1960 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1961 let Inst{19-16} = Rn;
1962 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1963 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001964 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001965}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001966} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001967} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001968
Johnny Chenadb561d2010-02-18 03:27:42 +00001969// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001970let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001971def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1972 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1973 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1974 // {17-14} Rn
1975 // {13} 1 == Rm, 0 == imm12
1976 // {12} isAdd
1977 // {11-0} imm12/Rm
1978 bits<18> addr;
1979 let Inst{25} = addr{13};
1980 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001981 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001982 let Inst{19-16} = addr{17-14};
1983 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001984 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001985}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001986def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1987 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1988 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1989 // {17-14} Rn
1990 // {13} 1 == Rm, 0 == imm12
1991 // {12} isAdd
1992 // {11-0} imm12/Rm
1993 bits<18> addr;
1994 let Inst{25} = addr{13};
1995 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001996 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001997 let Inst{19-16} = addr{17-14};
1998 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001999 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002000}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002001def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002002 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2003 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002004 let Inst{21} = 1; // overwrite
2005}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002006def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002007 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2008 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00002009 let Inst{21} = 1; // overwrite
2010}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002011def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002012 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
2013 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002014 let Inst{21} = 1; // overwrite
2015}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002016}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002017
Evan Chenga8e29892007-01-19 07:51:42 +00002018// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002019
2020// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002021def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002022 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2023 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002024
Evan Chenga8e29892007-01-19 07:51:42 +00002025// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002026let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2027def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002028 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002029 "strd", "\t$Rt, $src2, $addr", []>,
2030 Requires<[IsARM, HasV5TE]> {
2031 let Inst{21} = 0;
2032}
Evan Chenga8e29892007-01-19 07:51:42 +00002033
2034// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002035def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2036 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002037 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002038 "str", "\t$Rt, [$Rn, $offset]!",
2039 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002040 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002041 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2042def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2043 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2044 IndexModePre, StFrm, IIC_iStore_ru,
2045 "str", "\t$Rt, [$Rn, $offset]!",
2046 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2047 [(set GPR:$Rn_wb,
2048 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002049
Owen Anderson793e7962011-07-26 20:54:26 +00002050
2051
2052def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2053 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002054 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002055 "str", "\t$Rt, [$Rn], $offset",
2056 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002057 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002058 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2059def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2060 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2061 IndexModePost, StFrm, IIC_iStore_ru,
2062 "str", "\t$Rt, [$Rn], $offset",
2063 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2064 [(set GPR:$Rn_wb,
2065 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002066
Owen Anderson793e7962011-07-26 20:54:26 +00002067
2068def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2069 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002070 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002071 "strb", "\t$Rt, [$Rn, $offset]!",
2072 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002073 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002074 GPR:$Rn, am2offset_reg:$offset))]>;
2075def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2076 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2077 IndexModePre, StFrm, IIC_iStore_bh_ru,
2078 "strb", "\t$Rt, [$Rn, $offset]!",
2079 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2080 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2081 GPR:$Rn, am2offset_imm:$offset))]>;
2082
2083def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2084 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002085 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002086 "strb", "\t$Rt, [$Rn], $offset",
2087 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002088 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002089 GPR:$Rn, am2offset_reg:$offset))]>;
2090def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2091 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2092 IndexModePost, StFrm, IIC_iStore_bh_ru,
2093 "strb", "\t$Rt, [$Rn], $offset",
2094 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2095 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2096 GPR:$Rn, am2offset_imm:$offset))]>;
2097
Jim Grosbacha1b41752010-11-19 22:06:57 +00002098
Jim Grosbach2dc77682010-11-29 18:37:44 +00002099def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2100 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2101 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002102 "strh", "\t$Rt, [$Rn, $offset]!",
2103 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002104 [(set GPR:$Rn_wb,
2105 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002106
Jim Grosbach2dc77682010-11-29 18:37:44 +00002107def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2108 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2109 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002110 "strh", "\t$Rt, [$Rn], $offset",
2111 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002112 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2113 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002114
Johnny Chen39a4bb32010-02-18 22:31:18 +00002115// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002116let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002117def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2118 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002119 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002120 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002121 "$base = $base_wb", []> {
2122 bits<4> src1;
2123 bits<4> base;
2124 bits<10> offset;
2125 let Inst{23} = offset{8}; // U bit
2126 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2127 let Inst{19-16} = base;
2128 let Inst{15-12} = src1;
2129 let Inst{11-8} = offset{7-4};
2130 let Inst{3-0} = offset{3-0};
2131
2132 let DecoderMethod = "DecodeAddrMode3Instruction";
2133}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002134
2135// For disassembly only
2136def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2137 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002138 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002139 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002140 "$base = $base_wb", []> {
2141 bits<4> src1;
2142 bits<4> base;
2143 bits<10> offset;
2144 let Inst{23} = offset{8}; // U bit
2145 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2146 let Inst{19-16} = base;
2147 let Inst{15-12} = src1;
2148 let Inst{11-8} = offset{7-4};
2149 let Inst{3-0} = offset{3-0};
2150
2151 let DecoderMethod = "DecodeAddrMode3Instruction";
2152}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002153} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002154
Johnny Chenad4df4c2010-03-01 19:22:00 +00002155// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002156
Owen Anderson06470312011-07-27 20:29:48 +00002157def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2158 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002159 IndexModePost, StFrm, IIC_iStore_ru,
2160 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002161 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002162 let Inst{25} = 1;
2163 let Inst{21} = 1; // overwrite
2164 let Inst{4} = 0;
2165 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2166}
2167
2168def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2169 (ins GPR:$Rt, addrmode_imm12:$addr),
2170 IndexModePost, StFrm, IIC_iStore_ru,
2171 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2172 [/* For disassembly only; pattern left blank */]> {
2173 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002174 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002175 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002176}
2177
Owen Anderson06470312011-07-27 20:29:48 +00002178
2179def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2180 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002181 IndexModePost, StFrm, IIC_iStore_bh_ru,
2182 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2183 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002184 let Inst{25} = 1;
2185 let Inst{21} = 1; // overwrite
2186 let Inst{4} = 0;
2187 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2188}
2189
2190def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2191 (ins GPR:$Rt, addrmode_imm12:$addr),
2192 IndexModePost, StFrm, IIC_iStore_bh_ru,
2193 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2194 [/* For disassembly only; pattern left blank */]> {
2195 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002196 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002197 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002198}
2199
Owen Anderson06470312011-07-27 20:29:48 +00002200
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002201def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002202 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002203 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002204 [/* For disassembly only; pattern left blank */]> {
2205 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002206 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002207}
2208
Evan Chenga8e29892007-01-19 07:51:42 +00002209//===----------------------------------------------------------------------===//
2210// Load / store multiple Instructions.
2211//
2212
Bill Wendling6c470b82010-11-13 09:09:38 +00002213multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2214 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002215 // IA is the default, so no need for an explicit suffix on the
2216 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002217 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002218 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2219 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002220 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002221 let Inst{24-23} = 0b01; // Increment After
2222 let Inst{21} = 0; // No writeback
2223 let Inst{20} = L_bit;
2224 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002225 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002226 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2227 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002228 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002229 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002230 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002231 let Inst{20} = L_bit;
2232 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002233 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002234 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2235 IndexModeNone, f, itin,
2236 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2237 let Inst{24-23} = 0b00; // Decrement After
2238 let Inst{21} = 0; // No writeback
2239 let Inst{20} = L_bit;
2240 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002241 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002242 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2243 IndexModeUpd, f, itin_upd,
2244 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2245 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002246 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002247 let Inst{20} = L_bit;
2248 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002249 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002250 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2251 IndexModeNone, f, itin,
2252 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2253 let Inst{24-23} = 0b10; // Decrement Before
2254 let Inst{21} = 0; // No writeback
2255 let Inst{20} = L_bit;
2256 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002257 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002258 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2259 IndexModeUpd, f, itin_upd,
2260 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2261 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002262 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002263 let Inst{20} = L_bit;
2264 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002265 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002266 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2267 IndexModeNone, f, itin,
2268 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2269 let Inst{24-23} = 0b11; // Increment Before
2270 let Inst{21} = 0; // No writeback
2271 let Inst{20} = L_bit;
2272 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002273 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002274 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2275 IndexModeUpd, f, itin_upd,
2276 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2277 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002278 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002279 let Inst{20} = L_bit;
2280 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002281}
Bill Wendling6c470b82010-11-13 09:09:38 +00002282
Bill Wendlingc93989a2010-11-13 11:20:05 +00002283let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002284
2285let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2286defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2287
2288let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2289defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2290
2291} // neverHasSideEffects
2292
Bill Wendling73fe34a2010-11-16 01:16:36 +00002293// FIXME: remove when we have a way to marking a MI with these properties.
2294// FIXME: Should pc be an implicit operand like PICADD, etc?
2295let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2296 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002297def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2298 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002299 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002300 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002301 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002302
Evan Chenga8e29892007-01-19 07:51:42 +00002303//===----------------------------------------------------------------------===//
2304// Move Instructions.
2305//
2306
Evan Chengcd799b92009-06-12 20:46:18 +00002307let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002308def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2309 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2310 bits<4> Rd;
2311 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002312
Johnny Chen103bf952011-04-01 23:30:25 +00002313 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002314 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002315 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002316 let Inst{3-0} = Rm;
2317 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002318}
2319
Dale Johannesen38d5f042010-06-15 22:24:08 +00002320// A version for the smaller set of tail call registers.
2321let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002322def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002323 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2324 bits<4> Rd;
2325 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002326
Dale Johannesen38d5f042010-06-15 22:24:08 +00002327 let Inst{11-4} = 0b00000000;
2328 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002329 let Inst{3-0} = Rm;
2330 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002331}
2332
Owen Anderson152d4a42011-07-21 23:38:37 +00002333def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2334 DPSoRegRegFrm, IIC_iMOVsr,
2335 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002336 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002337 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002338 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002339 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002340 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002341 let Inst{11-8} = src{11-8};
2342 let Inst{7} = 0;
2343 let Inst{6-5} = src{6-5};
2344 let Inst{4} = 1;
2345 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002346 let Inst{25} = 0;
2347}
Evan Chenga2515702007-03-19 07:09:02 +00002348
Owen Anderson152d4a42011-07-21 23:38:37 +00002349def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2350 DPSoRegImmFrm, IIC_iMOVsr,
2351 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2352 UnaryDP {
2353 bits<4> Rd;
2354 bits<12> src;
2355 let Inst{15-12} = Rd;
2356 let Inst{19-16} = 0b0000;
2357 let Inst{11-5} = src{11-5};
2358 let Inst{4} = 0;
2359 let Inst{3-0} = src{3-0};
2360 let Inst{25} = 0;
2361}
2362
2363
2364
Evan Chengc4af4632010-11-17 20:13:28 +00002365let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002366def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2367 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002368 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002369 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002370 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002371 let Inst{15-12} = Rd;
2372 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002373 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002374}
2375
Evan Chengc4af4632010-11-17 20:13:28 +00002376let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002377def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002378 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002379 "movw", "\t$Rd, $imm",
2380 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002381 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002382 bits<4> Rd;
2383 bits<16> imm;
2384 let Inst{15-12} = Rd;
2385 let Inst{11-0} = imm{11-0};
2386 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002387 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002388 let Inst{25} = 1;
2389}
2390
Jim Grosbachffa32252011-07-19 19:13:28 +00002391def : InstAlias<"mov${p} $Rd, $imm",
2392 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2393 Requires<[IsARM]>;
2394
Evan Cheng53519f02011-01-21 18:55:51 +00002395def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2396 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002397
2398let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002399def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002400 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002401 "movt", "\t$Rd, $imm",
2402 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002403 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002404 lo16AllZero:$imm))]>, UnaryDP,
2405 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002406 bits<4> Rd;
2407 bits<16> imm;
2408 let Inst{15-12} = Rd;
2409 let Inst{11-0} = imm{11-0};
2410 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002411 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002412 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002413}
Evan Cheng13ab0202007-07-10 18:08:01 +00002414
Evan Cheng53519f02011-01-21 18:55:51 +00002415def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2416 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002417
2418} // Constraints
2419
Evan Cheng20956592009-10-21 08:15:52 +00002420def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2421 Requires<[IsARM, HasV6T2]>;
2422
David Goodwinca01a8d2009-09-01 18:32:09 +00002423let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002424def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002425 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2426 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002427
2428// These aren't really mov instructions, but we have to define them this way
2429// due to flag operands.
2430
Evan Cheng071a2792007-09-11 19:55:27 +00002431let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002432def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002433 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2434 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002435def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002436 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2437 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002438}
Evan Chenga8e29892007-01-19 07:51:42 +00002439
Evan Chenga8e29892007-01-19 07:51:42 +00002440//===----------------------------------------------------------------------===//
2441// Extend Instructions.
2442//
2443
2444// Sign extenders
2445
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002446def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002447 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002448def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002449 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbach70327412011-07-27 17:48:13 +00002451def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002452 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002453def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002454 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002455
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002456def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002457
Jim Grosbach70327412011-07-27 17:48:13 +00002458def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002459
2460// Zero extenders
2461
2462let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002463def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002464 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002465def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002466 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002467def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002468 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002469
Jim Grosbach542f6422010-07-28 23:25:44 +00002470// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2471// The transformation should probably be done as a combiner action
2472// instead so we can include a check for masking back in the upper
2473// eight bits of the source into the lower eight bits of the result.
2474//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002475// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002476def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002477 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002478
Jim Grosbach70327412011-07-27 17:48:13 +00002479def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002480 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002481def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002482 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002483}
2484
Evan Chenga8e29892007-01-19 07:51:42 +00002485// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002486def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002487
Evan Chenga8e29892007-01-19 07:51:42 +00002488
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002489def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002490 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002491 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002492 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002493 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002494 bits<4> Rd;
2495 bits<4> Rn;
2496 bits<5> lsb;
2497 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002498 let Inst{27-21} = 0b0111101;
2499 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002500 let Inst{20-16} = width;
2501 let Inst{15-12} = Rd;
2502 let Inst{11-7} = lsb;
2503 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002504}
2505
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002506def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002507 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002508 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002509 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002510 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002511 bits<4> Rd;
2512 bits<4> Rn;
2513 bits<5> lsb;
2514 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002515 let Inst{27-21} = 0b0111111;
2516 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002517 let Inst{20-16} = width;
2518 let Inst{15-12} = Rd;
2519 let Inst{11-7} = lsb;
2520 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002521}
2522
Evan Chenga8e29892007-01-19 07:51:42 +00002523//===----------------------------------------------------------------------===//
2524// Arithmetic Instructions.
2525//
2526
Jim Grosbach26421962008-10-14 20:36:24 +00002527defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002528 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002529 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002530defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002531 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002532 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002533
Evan Chengc85e8322007-07-05 07:13:32 +00002534// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002535defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002536 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002537 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2538defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002539 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002540 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002541
Evan Cheng62674222009-06-25 23:34:10 +00002542defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002543 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2544 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002545defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002546 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2547 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002548
2549// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002550let usesCustomInserter = 1 in {
2551defm ADCS : AI1_adde_sube_s_irs<
2552 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2553defm SBCS : AI1_adde_sube_s_irs<
2554 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2555}
Evan Chenga8e29892007-01-19 07:51:42 +00002556
Jim Grosbach84760882010-10-15 18:42:41 +00002557def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2558 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2559 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2560 bits<4> Rd;
2561 bits<4> Rn;
2562 bits<12> imm;
2563 let Inst{25} = 1;
2564 let Inst{15-12} = Rd;
2565 let Inst{19-16} = Rn;
2566 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002567}
Evan Cheng13ab0202007-07-10 18:08:01 +00002568
Bob Wilsoncff71782010-08-05 18:23:43 +00002569// The reg/reg form is only defined for the disassembler; for codegen it is
2570// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002571def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2572 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002573 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002574 bits<4> Rd;
2575 bits<4> Rn;
2576 bits<4> Rm;
2577 let Inst{11-4} = 0b00000000;
2578 let Inst{25} = 0;
2579 let Inst{3-0} = Rm;
2580 let Inst{15-12} = Rd;
2581 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002582}
2583
Owen Anderson92a20222011-07-21 18:54:16 +00002584def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002585 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002586 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002587 bits<4> Rd;
2588 bits<4> Rn;
2589 bits<12> shift;
2590 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002591 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002592 let Inst{15-12} = Rd;
2593 let Inst{11-5} = shift{11-5};
2594 let Inst{4} = 0;
2595 let Inst{3-0} = shift{3-0};
2596}
2597
2598def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002599 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002600 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2601 bits<4> Rd;
2602 bits<4> Rn;
2603 bits<12> shift;
2604 let Inst{25} = 0;
2605 let Inst{19-16} = Rn;
2606 let Inst{15-12} = Rd;
2607 let Inst{11-8} = shift{11-8};
2608 let Inst{7} = 0;
2609 let Inst{6-5} = shift{6-5};
2610 let Inst{4} = 1;
2611 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002612}
Evan Chengc85e8322007-07-05 07:13:32 +00002613
2614// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002615// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2616let usesCustomInserter = 1 in {
2617def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002618 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002619 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2620def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002621 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002622 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002623def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002624 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002625 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2626def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2627 4, IIC_iALUsr,
2628 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002629}
Evan Chengc85e8322007-07-05 07:13:32 +00002630
Evan Cheng62674222009-06-25 23:34:10 +00002631let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002632def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2633 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2634 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002635 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002636 bits<4> Rd;
2637 bits<4> Rn;
2638 bits<12> imm;
2639 let Inst{25} = 1;
2640 let Inst{15-12} = Rd;
2641 let Inst{19-16} = Rn;
2642 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002643}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002644// The reg/reg form is only defined for the disassembler; for codegen it is
2645// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002646def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2647 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002648 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002649 bits<4> Rd;
2650 bits<4> Rn;
2651 bits<4> Rm;
2652 let Inst{11-4} = 0b00000000;
2653 let Inst{25} = 0;
2654 let Inst{3-0} = Rm;
2655 let Inst{15-12} = Rd;
2656 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002657}
Owen Anderson92a20222011-07-21 18:54:16 +00002658def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002659 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002660 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002661 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002662 bits<4> Rd;
2663 bits<4> Rn;
2664 bits<12> shift;
2665 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002666 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002667 let Inst{15-12} = Rd;
2668 let Inst{11-5} = shift{11-5};
2669 let Inst{4} = 0;
2670 let Inst{3-0} = shift{3-0};
2671}
2672def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002673 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002674 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2675 Requires<[IsARM]> {
2676 bits<4> Rd;
2677 bits<4> Rn;
2678 bits<12> shift;
2679 let Inst{25} = 0;
2680 let Inst{19-16} = Rn;
2681 let Inst{15-12} = Rd;
2682 let Inst{11-8} = shift{11-8};
2683 let Inst{7} = 0;
2684 let Inst{6-5} = shift{6-5};
2685 let Inst{4} = 1;
2686 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002687}
Evan Cheng62674222009-06-25 23:34:10 +00002688}
2689
Owen Anderson92a20222011-07-21 18:54:16 +00002690
Owen Andersonb48c7912011-04-05 23:55:28 +00002691// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2692let usesCustomInserter = 1, Uses = [CPSR] in {
2693def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002694 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002695 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002696def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002697 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002698 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2699def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2700 4, IIC_iALUsr,
2701 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002702}
Evan Cheng2c614c52007-06-06 10:17:05 +00002703
Evan Chenga8e29892007-01-19 07:51:42 +00002704// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002705// The assume-no-carry-in form uses the negation of the input since add/sub
2706// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2707// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2708// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002709def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2710 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002711def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2712 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2713// The with-carry-in form matches bitwise not instead of the negation.
2714// Effectively, the inverse interpretation of the carry flag already accounts
2715// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002716def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002717 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002718def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2719 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002720
2721// Note: These are implemented in C++ code, because they have to generate
2722// ADD/SUBrs instructions, which use a complex pattern that a xform function
2723// cannot produce.
2724// (mul X, 2^n+1) -> (add (X << n), X)
2725// (mul X, 2^n-1) -> (rsb X, (X << n))
2726
Jim Grosbach7931df32011-07-22 18:06:01 +00002727// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002728// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002729class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002730 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002731 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2732 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002733 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002734 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002735 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002736 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002737 let Inst{11-4} = op11_4;
2738 let Inst{19-16} = Rn;
2739 let Inst{15-12} = Rd;
2740 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002741}
2742
Jim Grosbach7931df32011-07-22 18:06:01 +00002743// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002744
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002745def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002746 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2747 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002748def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002749 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2750 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2751def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2752 "\t$Rd, $Rm, $Rn">;
2753def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2754 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002755
2756def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2757def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2758def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2759def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2760def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2761def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2762def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2763def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2764def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2765def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2766def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2767def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002768
Jim Grosbach7931df32011-07-22 18:06:01 +00002769// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002770
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002771def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2772def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2773def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2774def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2775def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2776def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2777def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2778def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2779def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2780def USAX : AAI<0b01100101, 0b11110101, "usax">;
2781def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2782def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002783
Jim Grosbach7931df32011-07-22 18:06:01 +00002784// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002785
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002786def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2787def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2788def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2789def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2790def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2791def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2792def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2793def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2794def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2795def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2796def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2797def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002798
Johnny Chenadc77332010-02-26 22:04:29 +00002799// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002800
Jim Grosbach70987fb2010-10-18 23:35:38 +00002801def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002802 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002803 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002804 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002805 bits<4> Rd;
2806 bits<4> Rn;
2807 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002808 let Inst{27-20} = 0b01111000;
2809 let Inst{15-12} = 0b1111;
2810 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002811 let Inst{19-16} = Rd;
2812 let Inst{11-8} = Rm;
2813 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002814}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002815def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002816 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002817 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002818 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002819 bits<4> Rd;
2820 bits<4> Rn;
2821 bits<4> Rm;
2822 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002823 let Inst{27-20} = 0b01111000;
2824 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002825 let Inst{19-16} = Rd;
2826 let Inst{15-12} = Ra;
2827 let Inst{11-8} = Rm;
2828 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002829}
2830
2831// Signed/Unsigned saturate -- for disassembly only
2832
Jim Grosbach580f4a92011-07-25 22:20:28 +00002833def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2834 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002835 bits<4> Rd;
2836 bits<5> sat_imm;
2837 bits<4> Rn;
2838 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002839 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002840 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002841 let Inst{20-16} = sat_imm;
2842 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002843 let Inst{11-7} = sh{4-0};
2844 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002845 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002846}
2847
Jim Grosbachf4943352011-07-25 23:09:14 +00002848def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002849 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002850 bits<4> Rd;
2851 bits<4> sat_imm;
2852 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002853 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002854 let Inst{11-4} = 0b11110011;
2855 let Inst{15-12} = Rd;
2856 let Inst{19-16} = sat_imm;
2857 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002858}
2859
Jim Grosbachaddec772011-07-27 22:34:17 +00002860def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002861 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002862 bits<4> Rd;
2863 bits<5> sat_imm;
2864 bits<4> Rn;
2865 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002866 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002867 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002868 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002869 let Inst{11-7} = sh{4-0};
2870 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002871 let Inst{20-16} = sat_imm;
2872 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002873}
2874
Jim Grosbachaddec772011-07-27 22:34:17 +00002875def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002876 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002877 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002878 bits<4> Rd;
2879 bits<4> sat_imm;
2880 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002881 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002882 let Inst{11-4} = 0b11110011;
2883 let Inst{15-12} = Rd;
2884 let Inst{19-16} = sat_imm;
2885 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002886}
Evan Chenga8e29892007-01-19 07:51:42 +00002887
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002888def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2889def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002890
Evan Chenga8e29892007-01-19 07:51:42 +00002891//===----------------------------------------------------------------------===//
2892// Bitwise Instructions.
2893//
2894
Jim Grosbach26421962008-10-14 20:36:24 +00002895defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002896 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002897 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002898defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002899 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002900 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002901defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002902 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002903 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002904defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002905 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002906 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002907
Jim Grosbachc29769b2011-07-28 19:46:12 +00002908// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2909// like in the actual instruction encoding. The complexity of mapping the mask
2910// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2911// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00002912def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002913 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002914 "bfc", "\t$Rd, $imm", "$src = $Rd",
2915 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002916 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002917 bits<4> Rd;
2918 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002919 let Inst{27-21} = 0b0111110;
2920 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002921 let Inst{15-12} = Rd;
2922 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00002923 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002924}
2925
Johnny Chenb2503c02010-02-17 06:31:48 +00002926// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002927def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002928 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002929 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2930 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002931 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002932 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002933 bits<4> Rd;
2934 bits<4> Rn;
2935 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002936 let Inst{27-21} = 0b0111110;
2937 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002938 let Inst{15-12} = Rd;
2939 let Inst{11-7} = imm{4-0}; // lsb
2940 let Inst{20-16} = imm{9-5}; // width
2941 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002942}
2943
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002944// GNU as only supports this form of bfi (w/ 4 arguments)
2945let isAsmParserOnly = 1 in
2946def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2947 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002948 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002949 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2950 []>, Requires<[IsARM, HasV6T2]> {
2951 bits<4> Rd;
2952 bits<4> Rn;
2953 bits<5> lsb;
2954 bits<5> width;
2955 let Inst{27-21} = 0b0111110;
2956 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2957 let Inst{15-12} = Rd;
2958 let Inst{11-7} = lsb;
2959 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2960 let Inst{3-0} = Rn;
2961}
2962
Jim Grosbach36860462010-10-21 22:19:32 +00002963def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2964 "mvn", "\t$Rd, $Rm",
2965 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2966 bits<4> Rd;
2967 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002968 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002969 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002970 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002971 let Inst{15-12} = Rd;
2972 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002973}
Owen Anderson152d4a42011-07-21 23:38:37 +00002974def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002975 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002976 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002977 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002978 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002979 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002980 let Inst{19-16} = 0b0000;
2981 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002982 let Inst{11-5} = shift{11-5};
2983 let Inst{4} = 0;
2984 let Inst{3-0} = shift{3-0};
2985}
Owen Anderson152d4a42011-07-21 23:38:37 +00002986def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002987 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2988 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2989 bits<4> Rd;
2990 bits<12> shift;
2991 let Inst{25} = 0;
2992 let Inst{19-16} = 0b0000;
2993 let Inst{15-12} = Rd;
2994 let Inst{11-8} = shift{11-8};
2995 let Inst{7} = 0;
2996 let Inst{6-5} = shift{6-5};
2997 let Inst{4} = 1;
2998 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002999}
Evan Chengc4af4632010-11-17 20:13:28 +00003000let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003001def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3002 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3003 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3004 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003005 bits<12> imm;
3006 let Inst{25} = 1;
3007 let Inst{19-16} = 0b0000;
3008 let Inst{15-12} = Rd;
3009 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003010}
Evan Chenga8e29892007-01-19 07:51:42 +00003011
3012def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3013 (BICri GPR:$src, so_imm_not:$imm)>;
3014
3015//===----------------------------------------------------------------------===//
3016// Multiply Instructions.
3017//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003018class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3019 string opc, string asm, list<dag> pattern>
3020 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3021 bits<4> Rd;
3022 bits<4> Rm;
3023 bits<4> Rn;
3024 let Inst{19-16} = Rd;
3025 let Inst{11-8} = Rm;
3026 let Inst{3-0} = Rn;
3027}
3028class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3029 string opc, string asm, list<dag> pattern>
3030 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3031 bits<4> RdLo;
3032 bits<4> RdHi;
3033 bits<4> Rm;
3034 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003035 let Inst{19-16} = RdHi;
3036 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003037 let Inst{11-8} = Rm;
3038 let Inst{3-0} = Rn;
3039}
Evan Chenga8e29892007-01-19 07:51:42 +00003040
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003041// FIXME: The v5 pseudos are only necessary for the additional Constraint
3042// property. Remove them when it's possible to add those properties
3043// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003044let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003045def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3046 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003047 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003048 Requires<[IsARM, HasV6]> {
3049 let Inst{15-12} = 0b0000;
3050}
Evan Chenga8e29892007-01-19 07:51:42 +00003051
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003052let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003053def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3054 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003055 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003056 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3057 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003058 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003059}
3060
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003061def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3062 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003063 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3064 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003065 bits<4> Ra;
3066 let Inst{15-12} = Ra;
3067}
Evan Chenga8e29892007-01-19 07:51:42 +00003068
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003069let Constraints = "@earlyclobber $Rd" in
3070def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3071 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003072 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003073 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3074 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3075 Requires<[IsARM, NoV6]>;
3076
Jim Grosbach65711012010-11-19 22:22:37 +00003077def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3078 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3079 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003080 Requires<[IsARM, HasV6T2]> {
3081 bits<4> Rd;
3082 bits<4> Rm;
3083 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003084 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003085 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003086 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003087 let Inst{11-8} = Rm;
3088 let Inst{3-0} = Rn;
3089}
Evan Chengedcbada2009-07-06 22:05:45 +00003090
Evan Chenga8e29892007-01-19 07:51:42 +00003091// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003092let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003093let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003094def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003095 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003096 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3097 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003098
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003099def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003100 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003101 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3102 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003103
3104let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3105def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3106 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003107 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003108 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3109 Requires<[IsARM, NoV6]>;
3110
3111def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3112 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003113 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003114 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3115 Requires<[IsARM, NoV6]>;
3116}
Evan Cheng8de898a2009-06-26 00:19:44 +00003117}
Evan Chenga8e29892007-01-19 07:51:42 +00003118
3119// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003120def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3121 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003122 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3123 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003124def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3125 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003126 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3127 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003128
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003129def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3130 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3131 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3132 Requires<[IsARM, HasV6]> {
3133 bits<4> RdLo;
3134 bits<4> RdHi;
3135 bits<4> Rm;
3136 bits<4> Rn;
3137 let Inst{19-16} = RdLo;
3138 let Inst{15-12} = RdHi;
3139 let Inst{11-8} = Rm;
3140 let Inst{3-0} = Rn;
3141}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003142
3143let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3144def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3145 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003146 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003147 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3148 Requires<[IsARM, NoV6]>;
3149def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3150 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003151 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003152 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3153 Requires<[IsARM, NoV6]>;
3154def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3155 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003156 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003157 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3158 Requires<[IsARM, NoV6]>;
3159}
3160
Evan Chengcd799b92009-06-12 20:46:18 +00003161} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003162
3163// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003164def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3165 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3166 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003167 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003168 let Inst{15-12} = 0b1111;
3169}
Evan Cheng13ab0202007-07-10 18:08:01 +00003170
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003171def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3172 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003173 [/* For disassembly only; pattern left blank */]>,
3174 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003175 let Inst{15-12} = 0b1111;
3176}
3177
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003178def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3179 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3180 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3181 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3182 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003183
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003184def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3185 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3186 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003187 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003188 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003189
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003190def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3191 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3192 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3193 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3194 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003195
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003196def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3197 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3198 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003199 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003200 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003201
Raul Herbster37fb5b12007-08-30 23:25:47 +00003202multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003203 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3204 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3205 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3206 (sext_inreg GPR:$Rm, i16)))]>,
3207 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003208
Jim Grosbach3870b752010-10-22 18:35:16 +00003209 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3210 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3211 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3212 (sra GPR:$Rm, (i32 16))))]>,
3213 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003214
Jim Grosbach3870b752010-10-22 18:35:16 +00003215 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3216 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3217 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3218 (sext_inreg GPR:$Rm, i16)))]>,
3219 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003220
Jim Grosbach3870b752010-10-22 18:35:16 +00003221 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3222 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3223 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3224 (sra GPR:$Rm, (i32 16))))]>,
3225 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003226
Jim Grosbach3870b752010-10-22 18:35:16 +00003227 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3228 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3229 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3230 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3231 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003232
Jim Grosbach3870b752010-10-22 18:35:16 +00003233 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3234 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3235 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3236 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3237 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003238}
3239
Raul Herbster37fb5b12007-08-30 23:25:47 +00003240
3241multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003242 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003243 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3244 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3245 [(set GPR:$Rd, (add GPR:$Ra,
3246 (opnode (sext_inreg GPR:$Rn, i16),
3247 (sext_inreg GPR:$Rm, i16))))]>,
3248 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003249
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003250 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003251 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3252 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3253 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3254 (sra GPR:$Rm, (i32 16)))))]>,
3255 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003256
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003257 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003258 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3259 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3260 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3261 (sext_inreg GPR:$Rm, i16))))]>,
3262 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003263
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003264 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003265 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3266 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3267 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3268 (sra GPR:$Rm, (i32 16)))))]>,
3269 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003270
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003271 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003272 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3273 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3274 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3275 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3276 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003277
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003278 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003279 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3280 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3281 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3282 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3283 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003284}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003285
Raul Herbster37fb5b12007-08-30 23:25:47 +00003286defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3287defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003288
Johnny Chen83498e52010-02-12 21:59:23 +00003289// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003290def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3291 (ins GPR:$Rn, GPR:$Rm),
3292 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003293 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003294 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003295
Jim Grosbach3870b752010-10-22 18:35:16 +00003296def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3297 (ins GPR:$Rn, GPR:$Rm),
3298 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003299 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003300 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003301
Jim Grosbach3870b752010-10-22 18:35:16 +00003302def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3303 (ins GPR:$Rn, GPR:$Rm),
3304 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003305 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003306 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003307
Jim Grosbach3870b752010-10-22 18:35:16 +00003308def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3309 (ins GPR:$Rn, GPR:$Rm),
3310 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003311 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003312 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003313
Johnny Chen667d1272010-02-22 18:50:54 +00003314// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003315class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3316 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003317 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003318 bits<4> Rn;
3319 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003320 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003321 let Inst{22} = long;
3322 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003323 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003324 let Inst{7} = 0;
3325 let Inst{6} = sub;
3326 let Inst{5} = swap;
3327 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003328 let Inst{3-0} = Rn;
3329}
3330class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3331 InstrItinClass itin, string opc, string asm>
3332 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3333 bits<4> Rd;
3334 let Inst{15-12} = 0b1111;
3335 let Inst{19-16} = Rd;
3336}
3337class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3338 InstrItinClass itin, string opc, string asm>
3339 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3340 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003341 bits<4> Rd;
3342 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003343 let Inst{15-12} = Ra;
3344}
3345class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3346 InstrItinClass itin, string opc, string asm>
3347 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3348 bits<4> RdLo;
3349 bits<4> RdHi;
3350 let Inst{19-16} = RdHi;
3351 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003352}
3353
3354multiclass AI_smld<bit sub, string opc> {
3355
Jim Grosbach385e1362010-10-22 19:15:30 +00003356 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3357 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003358
Jim Grosbach385e1362010-10-22 19:15:30 +00003359 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3360 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003361
Jim Grosbach385e1362010-10-22 19:15:30 +00003362 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3363 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3364 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003365
Jim Grosbach385e1362010-10-22 19:15:30 +00003366 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3367 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3368 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003369
3370}
3371
3372defm SMLA : AI_smld<0, "smla">;
3373defm SMLS : AI_smld<1, "smls">;
3374
Johnny Chen2ec5e492010-02-22 21:50:40 +00003375multiclass AI_sdml<bit sub, string opc> {
3376
Jim Grosbach385e1362010-10-22 19:15:30 +00003377 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3378 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3379 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3380 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003381}
3382
3383defm SMUA : AI_sdml<0, "smua">;
3384defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003385
Evan Chenga8e29892007-01-19 07:51:42 +00003386//===----------------------------------------------------------------------===//
3387// Misc. Arithmetic Instructions.
3388//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003389
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003390def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3391 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3392 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003393
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003394def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3395 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3396 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3397 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003398
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003399def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3400 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3401 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003402
Evan Cheng9568e5c2011-06-21 06:01:08 +00003403let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003404def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3405 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003406 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003407 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003408
Evan Cheng9568e5c2011-06-21 06:01:08 +00003409let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003410def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3411 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003412 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003413 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003414
Evan Chengf60ceac2011-06-15 17:17:48 +00003415def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3416 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3417 (REVSH GPR:$Rm)>;
3418
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003419def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003420 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3421 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003422 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003423 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003424 0xFFFF0000)))]>,
3425 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003426
Evan Chenga8e29892007-01-19 07:51:42 +00003427// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003428def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3429 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3430def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003431 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003432
Bob Wilsondc66eda2010-08-16 22:26:55 +00003433// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3434// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003435def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003436 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3437 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003438 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003439 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003440 0xFFFF)))]>,
3441 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003442
Evan Chenga8e29892007-01-19 07:51:42 +00003443// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3444// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003445def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003446 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003447def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003448 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003449 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003450
Evan Chenga8e29892007-01-19 07:51:42 +00003451//===----------------------------------------------------------------------===//
3452// Comparison Instructions...
3453//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003454
Jim Grosbach26421962008-10-14 20:36:24 +00003455defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003456 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003457 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003458
Jim Grosbach97a884d2010-12-07 20:41:06 +00003459// ARMcmpZ can re-use the above instruction definitions.
3460def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3461 (CMPri GPR:$src, so_imm:$imm)>;
3462def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3463 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003464def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3465 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3466def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3467 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003468
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003469// FIXME: We have to be careful when using the CMN instruction and comparison
3470// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003471// results:
3472//
3473// rsbs r1, r1, 0
3474// cmp r0, r1
3475// mov r0, #0
3476// it ls
3477// mov r0, #1
3478//
3479// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003480//
Bill Wendling6165e872010-08-26 18:33:51 +00003481// cmn r0, r1
3482// mov r0, #0
3483// it ls
3484// mov r0, #1
3485//
3486// However, the CMN gives the *opposite* result when r1 is 0. This is because
3487// the carry flag is set in the CMP case but not in the CMN case. In short, the
3488// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3489// value of r0 and the carry bit (because the "carry bit" parameter to
3490// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3491// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3492// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3493// parameter to AddWithCarry is defined as 0).
3494//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003495// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003496//
3497// x = 0
3498// ~x = 0xFFFF FFFF
3499// ~x + 1 = 0x1 0000 0000
3500// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3501//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003502// Therefore, we should disable CMN when comparing against zero, until we can
3503// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3504// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003505//
3506// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3507//
3508// This is related to <rdar://problem/7569620>.
3509//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003510//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3511// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003512
Evan Chenga8e29892007-01-19 07:51:42 +00003513// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003514defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003515 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003516 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003517defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003518 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003519 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003520
David Goodwinc0309b42009-06-29 15:33:01 +00003521defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003522 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003523 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003524
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003525//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3526// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003527
David Goodwinc0309b42009-06-29 15:33:01 +00003528def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003529 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003530
Evan Cheng218977b2010-07-13 19:27:42 +00003531// Pseudo i64 compares for some floating point compares.
3532let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3533 Defs = [CPSR] in {
3534def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003535 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003536 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003537 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3538
3539def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003540 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003541 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3542} // usesCustomInserter
3543
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003544
Evan Chenga8e29892007-01-19 07:51:42 +00003545// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003546// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003547// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003548let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003549def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003550 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003551 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3552 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003553def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3554 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003555 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003556 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003557 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003558def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3559 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3560 4, IIC_iCMOVsr,
3561 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3562 RegConstraint<"$false = $Rd">;
3563
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003564
Evan Chengc4af4632010-11-17 20:13:28 +00003565let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003566def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003567 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003568 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003569 []>,
3570 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003571
Evan Chengc4af4632010-11-17 20:13:28 +00003572let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003573def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3574 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003575 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003576 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003577 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003578
Evan Cheng63f35442010-11-13 02:25:14 +00003579// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003580let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003581def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3582 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003583 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003584
Evan Chengc4af4632010-11-17 20:13:28 +00003585let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003586def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3587 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003588 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003589 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003590 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003591} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003592
Jim Grosbach3728e962009-12-10 00:11:09 +00003593//===----------------------------------------------------------------------===//
3594// Atomic operations intrinsics
3595//
3596
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003597def MemBarrierOptOperand : AsmOperandClass {
3598 let Name = "MemBarrierOpt";
3599 let ParserMethod = "parseMemBarrierOptOperand";
3600}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003601def memb_opt : Operand<i32> {
3602 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003603 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003604}
Jim Grosbach3728e962009-12-10 00:11:09 +00003605
Bob Wilsonf74a4292010-10-30 00:54:37 +00003606// memory barriers protect the atomic sequences
3607let hasSideEffects = 1 in {
3608def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3609 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3610 Requires<[IsARM, HasDB]> {
3611 bits<4> opt;
3612 let Inst{31-4} = 0xf57ff05;
3613 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003614}
Jim Grosbach3728e962009-12-10 00:11:09 +00003615}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003616
Bob Wilsonf74a4292010-10-30 00:54:37 +00003617def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003618 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003619 Requires<[IsARM, HasDB]> {
3620 bits<4> opt;
3621 let Inst{31-4} = 0xf57ff04;
3622 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003623}
3624
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003625// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003626def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3627 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003628 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003629 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003630 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003631 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003632}
3633
Jim Grosbach66869102009-12-11 18:52:41 +00003634let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003635 let Uses = [CPSR] in {
3636 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003637 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003638 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3639 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003640 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003641 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3642 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003643 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003644 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3645 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003646 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003647 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3648 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003649 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003650 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3651 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003652 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003653 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003654 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3655 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3656 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3657 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3658 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3659 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3660 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3661 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3662 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3663 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3664 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3665 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003666 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003667 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003668 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3669 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003670 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003671 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3672 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003673 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003674 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3675 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003676 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003677 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3678 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003679 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003680 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3681 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003682 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003683 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003684 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3685 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3686 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3687 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3688 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3689 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3690 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3691 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3692 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3693 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3694 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3695 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003696 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003697 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003698 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3699 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003700 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003701 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3702 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003704 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3705 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003706 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003707 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3708 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003709 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003710 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3711 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003712 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003713 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003714 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3715 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3716 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3717 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3718 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3719 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3720 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3721 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3722 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3723 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3724 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3725 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003726
3727 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003728 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003729 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3730 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003731 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003732 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3733 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003734 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003735 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3736
Jim Grosbache801dc42009-12-12 01:40:06 +00003737 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003738 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003739 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3740 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003741 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003742 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3743 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003744 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003745 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3746}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003747}
3748
3749let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003750def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3751 "ldrexb", "\t$Rt, $addr", []>;
3752def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3753 "ldrexh", "\t$Rt, $addr", []>;
3754def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3755 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003756let hasExtraDefRegAllocReq = 1 in
3757 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3758 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003759}
3760
Jim Grosbach86875a22010-10-29 19:58:57 +00003761let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003762def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3763 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3764def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3765 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3766def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3767 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003768}
3769
3770let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003771def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003772 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3773 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003774
Johnny Chenb9436272010-02-17 22:37:58 +00003775// Clear-Exclusive is for disassembly only.
3776def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3777 [/* For disassembly only; pattern left blank */]>,
3778 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003779 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003780}
3781
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003782// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003783let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003784def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3785def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003786}
3787
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003788//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003789// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003790//
3791
Jim Grosbach83ab0702011-07-13 22:01:08 +00003792def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3793 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003794 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003795 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3796 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003797 bits<4> opc1;
3798 bits<4> CRn;
3799 bits<4> CRd;
3800 bits<4> cop;
3801 bits<3> opc2;
3802 bits<4> CRm;
3803
3804 let Inst{3-0} = CRm;
3805 let Inst{4} = 0;
3806 let Inst{7-5} = opc2;
3807 let Inst{11-8} = cop;
3808 let Inst{15-12} = CRd;
3809 let Inst{19-16} = CRn;
3810 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003811}
3812
Jim Grosbach83ab0702011-07-13 22:01:08 +00003813def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3814 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003815 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003816 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3817 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003818 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003819 bits<4> opc1;
3820 bits<4> CRn;
3821 bits<4> CRd;
3822 bits<4> cop;
3823 bits<3> opc2;
3824 bits<4> CRm;
3825
3826 let Inst{3-0} = CRm;
3827 let Inst{4} = 0;
3828 let Inst{7-5} = opc2;
3829 let Inst{11-8} = cop;
3830 let Inst{15-12} = CRd;
3831 let Inst{19-16} = CRn;
3832 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003833}
3834
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003835class ACI<dag oops, dag iops, string opc, string asm,
3836 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003837 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003838 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003839 let Inst{27-25} = 0b110;
3840}
3841
Johnny Chen670a4562011-04-04 23:39:08 +00003842multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003843
3844 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003845 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3846 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003847 let Inst{31-28} = op31_28;
3848 let Inst{24} = 1; // P = 1
3849 let Inst{21} = 0; // W = 0
3850 let Inst{22} = 0; // D = 0
3851 let Inst{20} = load;
3852 }
3853
3854 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003855 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3856 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003857 let Inst{31-28} = op31_28;
3858 let Inst{24} = 1; // P = 1
3859 let Inst{21} = 1; // W = 1
3860 let Inst{22} = 0; // D = 0
3861 let Inst{20} = load;
3862 }
3863
3864 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003865 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3866 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003867 let Inst{31-28} = op31_28;
3868 let Inst{24} = 0; // P = 0
3869 let Inst{21} = 1; // W = 1
3870 let Inst{22} = 0; // D = 0
3871 let Inst{20} = load;
3872 }
3873
3874 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003875 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3876 ops),
3877 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003878 let Inst{31-28} = op31_28;
3879 let Inst{24} = 0; // P = 0
3880 let Inst{23} = 1; // U = 1
3881 let Inst{21} = 0; // W = 0
3882 let Inst{22} = 0; // D = 0
3883 let Inst{20} = load;
3884 }
3885
3886 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003887 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3888 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003889 let Inst{31-28} = op31_28;
3890 let Inst{24} = 1; // P = 1
3891 let Inst{21} = 0; // W = 0
3892 let Inst{22} = 1; // D = 1
3893 let Inst{20} = load;
3894 }
3895
3896 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003897 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3898 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3899 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003900 let Inst{31-28} = op31_28;
3901 let Inst{24} = 1; // P = 1
3902 let Inst{21} = 1; // W = 1
3903 let Inst{22} = 1; // D = 1
3904 let Inst{20} = load;
3905 }
3906
3907 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003908 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3909 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3910 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003911 let Inst{31-28} = op31_28;
3912 let Inst{24} = 0; // P = 0
3913 let Inst{21} = 1; // W = 1
3914 let Inst{22} = 1; // D = 1
3915 let Inst{20} = load;
3916 }
3917
3918 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003919 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3920 ops),
3921 !strconcat(!strconcat(opc, "l"), cond),
3922 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003923 let Inst{31-28} = op31_28;
3924 let Inst{24} = 0; // P = 0
3925 let Inst{23} = 1; // U = 1
3926 let Inst{21} = 0; // W = 0
3927 let Inst{22} = 1; // D = 1
3928 let Inst{20} = load;
3929 }
3930}
3931
Johnny Chen670a4562011-04-04 23:39:08 +00003932defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3933defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3934defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3935defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003936
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003937//===----------------------------------------------------------------------===//
3938// Move between coprocessor and ARM core register -- for disassembly only
3939//
3940
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003941class MovRCopro<string opc, bit direction, dag oops, dag iops,
3942 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003943 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003944 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003945 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003946 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003947
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003948 bits<4> Rt;
3949 bits<4> cop;
3950 bits<3> opc1;
3951 bits<3> opc2;
3952 bits<4> CRm;
3953 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003954
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003955 let Inst{15-12} = Rt;
3956 let Inst{11-8} = cop;
3957 let Inst{23-21} = opc1;
3958 let Inst{7-5} = opc2;
3959 let Inst{3-0} = CRm;
3960 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003961}
3962
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003963def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003964 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003965 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3966 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003967 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3968 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003969def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003970 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003971 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3972 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003973
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003974def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3975 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3976
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003977class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3978 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003979 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003980 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003981 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003982 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003983 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003984
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003985 bits<4> Rt;
3986 bits<4> cop;
3987 bits<3> opc1;
3988 bits<3> opc2;
3989 bits<4> CRm;
3990 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003991
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003992 let Inst{15-12} = Rt;
3993 let Inst{11-8} = cop;
3994 let Inst{23-21} = opc1;
3995 let Inst{7-5} = opc2;
3996 let Inst{3-0} = CRm;
3997 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003998}
3999
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004000def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004001 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004002 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4003 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004004 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4005 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004006def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004007 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004008 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4009 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004010
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004011def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4012 imm:$CRm, imm:$opc2),
4013 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4014
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004015class MovRRCopro<string opc, bit direction,
4016 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004017 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004018 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004019 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004020 let Inst{23-21} = 0b010;
4021 let Inst{20} = direction;
4022
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004023 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004024 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004025 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004026 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004027 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004028
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004029 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004030 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004031 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004032 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004033 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004034}
4035
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004036def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4037 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4038 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004039def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4040
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004041class MovRRCopro2<string opc, bit direction,
4042 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004043 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004044 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4045 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004046 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004047 let Inst{23-21} = 0b010;
4048 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004049
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004050 bits<4> Rt;
4051 bits<4> Rt2;
4052 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004053 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004054 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004055
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004056 let Inst{15-12} = Rt;
4057 let Inst{19-16} = Rt2;
4058 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004059 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004060 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004061}
4062
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004063def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4064 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4065 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004066def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004067
Johnny Chenb98e1602010-02-12 18:55:33 +00004068//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004069// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004070//
4071
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004072// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004073def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4074 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004075 bits<4> Rd;
4076 let Inst{23-16} = 0b00001111;
4077 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004078 let Inst{7-4} = 0b0000;
4079}
4080
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004081def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4082
4083def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4084 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004085 bits<4> Rd;
4086 let Inst{23-16} = 0b01001111;
4087 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004088 let Inst{7-4} = 0b0000;
4089}
4090
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004091// Move from ARM core register to Special Register
4092//
4093// No need to have both system and application versions, the encodings are the
4094// same and the assembly parser has no way to distinguish between them. The mask
4095// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4096// the mask with the fields to be accessed in the special register.
4097def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004098 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004099 bits<5> mask;
4100 bits<4> Rn;
4101
4102 let Inst{23} = 0;
4103 let Inst{22} = mask{4}; // R bit
4104 let Inst{21-20} = 0b10;
4105 let Inst{19-16} = mask{3-0};
4106 let Inst{15-12} = 0b1111;
4107 let Inst{11-4} = 0b00000000;
4108 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004109}
4110
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004111def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004112 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004113 bits<5> mask;
4114 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004115
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004116 let Inst{23} = 0;
4117 let Inst{22} = mask{4}; // R bit
4118 let Inst{21-20} = 0b10;
4119 let Inst{19-16} = mask{3-0};
4120 let Inst{15-12} = 0b1111;
4121 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004122}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004123
4124//===----------------------------------------------------------------------===//
4125// TLS Instructions
4126//
4127
4128// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004129// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004130// complete with fixup for the aeabi_read_tp function.
4131let isCall = 1,
4132 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4133 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4134 [(set R0, ARMthread_pointer)]>;
4135}
4136
4137//===----------------------------------------------------------------------===//
4138// SJLJ Exception handling intrinsics
4139// eh_sjlj_setjmp() is an instruction sequence to store the return
4140// address and save #0 in R0 for the non-longjmp case.
4141// Since by its nature we may be coming from some other function to get
4142// here, and we're using the stack frame for the containing function to
4143// save/restore registers, we can't keep anything live in regs across
4144// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004145// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004146// except for our own input by listing the relevant registers in Defs. By
4147// doing so, we also cause the prologue/epilogue code to actively preserve
4148// all of the callee-saved resgisters, which is exactly what we want.
4149// A constant value is passed in $val, and we use the location as a scratch.
4150//
4151// These are pseudo-instructions and are lowered to individual MC-insts, so
4152// no encoding information is necessary.
4153let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004154 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004155 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004156 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4157 NoItinerary,
4158 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4159 Requires<[IsARM, HasVFP2]>;
4160}
4161
4162let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004163 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004164 hasSideEffects = 1, isBarrier = 1 in {
4165 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4166 NoItinerary,
4167 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4168 Requires<[IsARM, NoVFP]>;
4169}
4170
4171// FIXME: Non-Darwin version(s)
4172let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4173 Defs = [ R7, LR, SP ] in {
4174def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4175 NoItinerary,
4176 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4177 Requires<[IsARM, IsDarwin]>;
4178}
4179
4180// eh.sjlj.dispatchsetup pseudo-instruction.
4181// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4182// handled when the pseudo is expanded (which happens before any passes
4183// that need the instruction size).
4184let isBarrier = 1, hasSideEffects = 1 in
4185def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004186 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4187 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004188 Requires<[IsDarwin]>;
4189
4190//===----------------------------------------------------------------------===//
4191// Non-Instruction Patterns
4192//
4193
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004194// ARMv4 indirect branch using (MOVr PC, dst)
4195let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4196 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004197 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004198 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4199 Requires<[IsARM, NoV4T]>;
4200
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004201// Large immediate handling.
4202
4203// 32-bit immediate using two piece so_imms or movw + movt.
4204// This is a single pseudo instruction, the benefit is that it can be remat'd
4205// as a single unit instead of having to handle reg inputs.
4206// FIXME: Remove this when we can do generalized remat.
4207let isReMaterializable = 1, isMoveImm = 1 in
4208def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4209 [(set GPR:$dst, (arm_i32imm:$src))]>,
4210 Requires<[IsARM]>;
4211
4212// Pseudo instruction that combines movw + movt + add pc (if PIC).
4213// It also makes it possible to rematerialize the instructions.
4214// FIXME: Remove this when we can do generalized remat and when machine licm
4215// can properly the instructions.
4216let isReMaterializable = 1 in {
4217def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4218 IIC_iMOVix2addpc,
4219 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4220 Requires<[IsARM, UseMovt]>;
4221
4222def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4223 IIC_iMOVix2,
4224 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4225 Requires<[IsARM, UseMovt]>;
4226
4227let AddedComplexity = 10 in
4228def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4229 IIC_iMOVix2ld,
4230 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4231 Requires<[IsARM, UseMovt]>;
4232} // isReMaterializable
4233
4234// ConstantPool, GlobalAddress, and JumpTable
4235def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4236 Requires<[IsARM, DontUseMovt]>;
4237def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4238def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4239 Requires<[IsARM, UseMovt]>;
4240def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4241 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4242
4243// TODO: add,sub,and, 3-instr forms?
4244
4245// Tail calls
4246def : ARMPat<(ARMtcret tcGPR:$dst),
4247 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4248
4249def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4250 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4251
4252def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4253 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4254
4255def : ARMPat<(ARMtcret tcGPR:$dst),
4256 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4257
4258def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4259 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4260
4261def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4262 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4263
4264// Direct calls
4265def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4266 Requires<[IsARM, IsNotDarwin]>;
4267def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4268 Requires<[IsARM, IsDarwin]>;
4269
4270// zextload i1 -> zextload i8
4271def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4272def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4273
4274// extload -> zextload
4275def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4276def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4277def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4278def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4279
4280def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4281
4282def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4283def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4284
4285// smul* and smla*
4286def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4287 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4288 (SMULBB GPR:$a, GPR:$b)>;
4289def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4290 (SMULBB GPR:$a, GPR:$b)>;
4291def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4292 (sra GPR:$b, (i32 16))),
4293 (SMULBT GPR:$a, GPR:$b)>;
4294def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4295 (SMULBT GPR:$a, GPR:$b)>;
4296def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4297 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4298 (SMULTB GPR:$a, GPR:$b)>;
4299def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4300 (SMULTB GPR:$a, GPR:$b)>;
4301def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4302 (i32 16)),
4303 (SMULWB GPR:$a, GPR:$b)>;
4304def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4305 (SMULWB GPR:$a, GPR:$b)>;
4306
4307def : ARMV5TEPat<(add GPR:$acc,
4308 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4309 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4310 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4311def : ARMV5TEPat<(add GPR:$acc,
4312 (mul sext_16_node:$a, sext_16_node:$b)),
4313 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4314def : ARMV5TEPat<(add GPR:$acc,
4315 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4316 (sra GPR:$b, (i32 16)))),
4317 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4318def : ARMV5TEPat<(add GPR:$acc,
4319 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4320 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4321def : ARMV5TEPat<(add GPR:$acc,
4322 (mul (sra GPR:$a, (i32 16)),
4323 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4324 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4325def : ARMV5TEPat<(add GPR:$acc,
4326 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4327 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4328def : ARMV5TEPat<(add GPR:$acc,
4329 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4330 (i32 16))),
4331 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4332def : ARMV5TEPat<(add GPR:$acc,
4333 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4334 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4335
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004336
4337// Pre-v7 uses MCR for synchronization barriers.
4338def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4339 Requires<[IsARM, HasV6]>;
4340
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004341// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004342let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004343def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4344def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004345def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004346def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4347 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4348def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4349 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4350}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004351
4352def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4353def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004354
Jim Grosbach70327412011-07-27 17:48:13 +00004355def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4356 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4357def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4358 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4359
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004360//===----------------------------------------------------------------------===//
4361// Thumb Support
4362//
4363
4364include "ARMInstrThumb.td"
4365
4366//===----------------------------------------------------------------------===//
4367// Thumb2 Support
4368//
4369
4370include "ARMInstrThumb2.td"
4371
4372//===----------------------------------------------------------------------===//
4373// Floating Point Support
4374//
4375
4376include "ARMInstrVFP.td"
4377
4378//===----------------------------------------------------------------------===//
4379// Advanced SIMD (NEON) Support
4380//
4381
4382include "ARMInstrNEON.td"
4383
Jim Grosbachc83d5042011-07-14 19:47:47 +00004384//===----------------------------------------------------------------------===//
4385// Assembler aliases
4386//
4387
4388// Memory barriers
4389def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4390def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4391def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4392
4393// System instructions
4394def : MnemonicAlias<"swi", "svc">;
4395
4396// Load / Store Multiple
4397def : MnemonicAlias<"ldmfd", "ldm">;
4398def : MnemonicAlias<"ldmia", "ldm">;
4399def : MnemonicAlias<"stmfd", "stmdb">;
4400def : MnemonicAlias<"stmia", "stm">;
4401def : MnemonicAlias<"stmea", "stm">;
4402
Jim Grosbachf6c05252011-07-21 17:23:04 +00004403// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4404// shift amount is zero (i.e., unspecified).
4405def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4406 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4407def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4408 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004409
4410// PUSH/POP aliases for STM/LDM
4411def : InstAlias<"push${p} $regs",
4412 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4413def : InstAlias<"pop${p} $regs",
4414 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004415
4416// RSB two-operand forms (optional explicit destination operand)
4417def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4418 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4419 Requires<[IsARM]>;
4420def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4421 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4422 Requires<[IsARM]>;
4423def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4424 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4425 cc_out:$s)>, Requires<[IsARM]>;
4426def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4427 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4428 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004429// RSC two-operand forms (optional explicit destination operand)
4430def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4431 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4432 Requires<[IsARM]>;
4433def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4434 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4435 Requires<[IsARM]>;
4436def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4437 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4438 cc_out:$s)>, Requires<[IsARM]>;
4439def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4440 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4441 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004442
Jim Grosbachaddec772011-07-27 22:34:17 +00004443// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004444def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4445 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004446def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4447 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004448
4449
4450// Extend instruction optional rotate operand.
4451def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4452 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4453def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4454 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4455def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4456 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4457def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4458def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4459def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4460
4461def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4462 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4463def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4464 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4465def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4466 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4467def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4468def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4469def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004470
4471
4472// RFE aliases
4473def : MnemonicAlias<"rfefa", "rfeda">;
4474def : MnemonicAlias<"rfeea", "rfedb">;
4475def : MnemonicAlias<"rfefd", "rfeia">;
4476def : MnemonicAlias<"rfeed", "rfeib">;
4477def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004478
4479// SRS aliases
4480def : MnemonicAlias<"srsfa", "srsda">;
4481def : MnemonicAlias<"srsea", "srsdb">;
4482def : MnemonicAlias<"srsfd", "srsia">;
4483def : MnemonicAlias<"srsed", "srsib">;
4484def : MnemonicAlias<"srs", "srsia">;