blob: 1a23651d8d39b620f095ab1ab858450220345237 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbach83ab0702011-07-13 22:01:08 +0000492/// imm0_7 predicate - Immediate in the range [0,31].
493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
500/// imm0_15 predicate - Immediate in the range [0,31].
501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbachffa32252011-07-19 19:13:28 +0000516// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
517// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000518//
Jim Grosbachffa32252011-07-19 19:13:28 +0000519// FIXME: This really needs a Thumb version separate from the ARM version.
520// While the range is the same, and can thus use the same match class,
521// the encoding is different so it should have a different encoder method.
522def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
523def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000524 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000525 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000526}
527
Jim Grosbached838482011-07-26 16:24:27 +0000528/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
529def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
530def imm24b : Operand<i32>, ImmLeaf<i32, [{
531 return Imm >= 0 && Imm <= 0xffffff;
532}]> {
533 let ParserMatchClass = Imm24bitAsmOperand;
534}
535
536
Evan Chenga9688c42010-12-11 04:11:38 +0000537/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
538/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000539def BitfieldAsmOperand : AsmOperandClass {
540 let Name = "Bitfield";
541 let ParserMethod = "parseBitfield";
542}
Evan Chenga9688c42010-12-11 04:11:38 +0000543def bf_inv_mask_imm : Operand<i32>,
544 PatLeaf<(imm), [{
545 return ARM::isBitFieldInvertedMask(N->getZExtValue());
546}] > {
547 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
548 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000549 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000550}
551
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000552/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000553def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
554 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000555}]>;
556
557/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000558def width_imm : Operand<i32>, ImmLeaf<i32, [{
559 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000560}] > {
561 let EncoderMethod = "getMsbOpValue";
562}
563
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000564def imm1_32_XFORM: SDNodeXForm<imm, [{
565 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
566}]>;
567def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
568def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
569 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000570 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000571 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000572}
573
Jim Grosbachf4943352011-07-25 23:09:14 +0000574def imm1_16_XFORM: SDNodeXForm<imm, [{
575 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
576}]>;
577def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
578def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
579 imm1_16_XFORM> {
580 let PrintMethod = "printImmPlusOneOperand";
581 let ParserMatchClass = Imm1_16AsmOperand;
582}
583
Evan Chenga8e29892007-01-19 07:51:42 +0000584// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000585// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000586//
Jim Grosbach3e556122010-10-26 22:37:02 +0000587def addrmode_imm12 : Operand<i32>,
588 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000589 // 12-bit immediate operand. Note that instructions using this encode
590 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
591 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000592
Chris Lattner2ac19022010-11-15 05:19:05 +0000593 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000594 let PrintMethod = "printAddrModeImm12Operand";
595 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000596}
Jim Grosbach3e556122010-10-26 22:37:02 +0000597// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000598//
Jim Grosbach3e556122010-10-26 22:37:02 +0000599def ldst_so_reg : Operand<i32>,
600 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000601 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000602 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000603 let PrintMethod = "printAddrMode2Operand";
604 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
605}
606
Jim Grosbach3e556122010-10-26 22:37:02 +0000607// addrmode2 := reg +/- imm12
608// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000609//
Jim Grosbach1610a702011-07-25 20:06:30 +0000610def MemMode2AsmOperand : AsmOperandClass {
611 let Name = "MemMode2";
Jim Grosbach43904292011-07-25 20:14:50 +0000612 let ParserMethod = "parseMemMode2Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000613}
Evan Chenga8e29892007-01-19 07:51:42 +0000614def addrmode2 : Operand<i32>,
615 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000616 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000617 let PrintMethod = "printAddrMode2Operand";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000618 let ParserMatchClass = MemMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000619 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
620}
621
Owen Anderson793e7962011-07-26 20:54:26 +0000622def am2offset_reg : Operand<i32>,
623 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000624 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000625 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000626 let PrintMethod = "printAddrMode2OffsetOperand";
627 let MIOperandInfo = (ops GPR, i32imm);
628}
629
Owen Anderson793e7962011-07-26 20:54:26 +0000630def am2offset_imm : Operand<i32>,
631 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
632 [], [SDNPWantRoot]> {
633 let EncoderMethod = "getAddrMode2OffsetOpValue";
634 let PrintMethod = "printAddrMode2OffsetOperand";
635 let MIOperandInfo = (ops GPR, i32imm);
636}
637
638
Evan Chenga8e29892007-01-19 07:51:42 +0000639// addrmode3 := reg +/- reg
640// addrmode3 := reg +/- imm8
641//
Jim Grosbach1610a702011-07-25 20:06:30 +0000642def MemMode3AsmOperand : AsmOperandClass {
643 let Name = "MemMode3";
Jim Grosbach43904292011-07-25 20:14:50 +0000644 let ParserMethod = "parseMemMode3Operand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000645}
Evan Chenga8e29892007-01-19 07:51:42 +0000646def addrmode3 : Operand<i32>,
647 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000648 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000649 let PrintMethod = "printAddrMode3Operand";
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000650 let ParserMatchClass = MemMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000651 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
652}
653
654def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000655 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
656 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000657 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000658 let PrintMethod = "printAddrMode3OffsetOperand";
659 let MIOperandInfo = (ops GPR, i32imm);
660}
661
Jim Grosbache6913602010-11-03 01:01:43 +0000662// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000663//
Jim Grosbache6913602010-11-03 01:01:43 +0000664def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000665 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000666 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000667}
668
669// addrmode5 := reg +/- imm8*4
670//
Jim Grosbach1610a702011-07-25 20:06:30 +0000671def MemMode5AsmOperand : AsmOperandClass { let Name = "MemMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000672def addrmode5 : Operand<i32>,
673 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
674 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000675 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000676 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000677 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678}
679
Bob Wilsond3a07652011-02-07 17:43:09 +0000680// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000681//
682def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000683 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000684 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000685 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000686 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000687}
688
Bob Wilsonda525062011-02-25 06:42:42 +0000689def am6offset : Operand<i32>,
690 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
691 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000692 let PrintMethod = "printAddrMode6OffsetOperand";
693 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000694 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000695}
696
Mon P Wang183c6272011-05-09 17:47:27 +0000697// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
698// (single element from one lane) for size 32.
699def addrmode6oneL32 : Operand<i32>,
700 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
701 let PrintMethod = "printAddrMode6Operand";
702 let MIOperandInfo = (ops GPR:$addr, i32imm);
703 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
704}
705
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000706// Special version of addrmode6 to handle alignment encoding for VLD-dup
707// instructions, specifically VLD4-dup.
708def addrmode6dup : Operand<i32>,
709 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
710 let PrintMethod = "printAddrMode6Operand";
711 let MIOperandInfo = (ops GPR:$addr, i32imm);
712 let EncoderMethod = "getAddrMode6DupAddressOpValue";
713}
714
Evan Chenga8e29892007-01-19 07:51:42 +0000715// addrmodepc := pc + reg
716//
717def addrmodepc : Operand<i32>,
718 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
719 let PrintMethod = "printAddrModePCOperand";
720 let MIOperandInfo = (ops GPR, i32imm);
721}
722
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000723// addrmode7 := reg
724// Used by load/store exclusive instructions. Useful to enable right assembly
725// parsing and printing. Not used for any codegen matching.
726//
Jim Grosbach1610a702011-07-25 20:06:30 +0000727def MemMode7AsmOperand : AsmOperandClass { let Name = "MemMode7"; }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000728def addrmode7 : Operand<i32> {
729 let PrintMethod = "printAddrMode7Operand";
730 let MIOperandInfo = (ops GPR);
731 let ParserMatchClass = MemMode7AsmOperand;
732}
733
Bob Wilson4f38b382009-08-21 21:58:55 +0000734def nohash_imm : Operand<i32> {
735 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000736}
737
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000738def CoprocNumAsmOperand : AsmOperandClass {
739 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000740 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000741}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000742def p_imm : Operand<i32> {
743 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000744 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000745}
746
Jim Grosbach1610a702011-07-25 20:06:30 +0000747def CoprocRegAsmOperand : AsmOperandClass {
748 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000749 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000750}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000751def c_imm : Operand<i32> {
752 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000753 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000754}
755
Evan Chenga8e29892007-01-19 07:51:42 +0000756//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000757
Evan Cheng37f25d92008-08-28 23:39:26 +0000758include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000759
760//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000761// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000762//
763
Evan Cheng3924f782008-08-29 07:36:24 +0000764/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000765/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000766multiclass AsI1_bin_irs<bits<4> opcod, string opc,
767 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000768 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000769 // The register-immediate version is re-materializable. This is useful
770 // in particular for taking the address of a local.
771 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000772 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
773 iii, opc, "\t$Rd, $Rn, $imm",
774 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
775 bits<4> Rd;
776 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000777 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000778 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000779 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000780 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000781 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000782 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000783 }
Jim Grosbach62547262010-10-11 18:51:51 +0000784 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
785 iir, opc, "\t$Rd, $Rn, $Rm",
786 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000787 bits<4> Rd;
788 bits<4> Rn;
789 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000790 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000791 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000792 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000793 let Inst{15-12} = Rd;
794 let Inst{11-4} = 0b00000000;
795 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000796 }
Owen Anderson92a20222011-07-21 18:54:16 +0000797
798 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000799 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000800 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000801 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000802 bits<4> Rd;
803 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000804 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000805 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000806 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000807 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000808 let Inst{11-5} = shift{11-5};
809 let Inst{4} = 0;
810 let Inst{3-0} = shift{3-0};
811 }
812
813 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000814 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000815 iis, opc, "\t$Rd, $Rn, $shift",
816 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
817 bits<4> Rd;
818 bits<4> Rn;
819 bits<12> shift;
820 let Inst{25} = 0;
821 let Inst{19-16} = Rn;
822 let Inst{15-12} = Rd;
823 let Inst{11-8} = shift{11-8};
824 let Inst{7} = 0;
825 let Inst{6-5} = shift{6-5};
826 let Inst{4} = 1;
827 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000828 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000829
830 // Assembly aliases for optional destination operand when it's the same
831 // as the source operand.
832 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
833 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
834 so_imm:$imm, pred:$p,
835 cc_out:$s)>,
836 Requires<[IsARM]>;
837 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
838 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
839 GPR:$Rm, pred:$p,
840 cc_out:$s)>,
841 Requires<[IsARM]>;
842 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000843 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
844 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000845 cc_out:$s)>,
846 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000847 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
848 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
849 so_reg_reg:$shift, pred:$p,
850 cc_out:$s)>,
851 Requires<[IsARM]>;
852
Evan Chenga8e29892007-01-19 07:51:42 +0000853}
854
Evan Cheng1e249e32009-06-25 20:59:23 +0000855/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000856/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000857let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000858multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
859 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
860 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000861 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
862 iii, opc, "\t$Rd, $Rn, $imm",
863 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
864 bits<4> Rd;
865 bits<4> Rn;
866 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000867 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000868 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000869 let Inst{19-16} = Rn;
870 let Inst{15-12} = Rd;
871 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000873 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
874 iir, opc, "\t$Rd, $Rn, $Rm",
875 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
876 bits<4> Rd;
877 bits<4> Rn;
878 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000879 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000880 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000881 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000882 let Inst{19-16} = Rn;
883 let Inst{15-12} = Rd;
884 let Inst{11-4} = 0b00000000;
885 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000886 }
Owen Anderson92a20222011-07-21 18:54:16 +0000887 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000888 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000889 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000890 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000891 bits<4> Rd;
892 bits<4> Rn;
893 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000894 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000895 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000896 let Inst{19-16} = Rn;
897 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000898 let Inst{11-5} = shift{11-5};
899 let Inst{4} = 0;
900 let Inst{3-0} = shift{3-0};
901 }
902
903 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000904 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000905 iis, opc, "\t$Rd, $Rn, $shift",
906 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
907 bits<4> Rd;
908 bits<4> Rn;
909 bits<12> shift;
910 let Inst{25} = 0;
911 let Inst{20} = 1;
912 let Inst{19-16} = Rn;
913 let Inst{15-12} = Rd;
914 let Inst{11-8} = shift{11-8};
915 let Inst{7} = 0;
916 let Inst{6-5} = shift{6-5};
917 let Inst{4} = 1;
918 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000919 }
Evan Cheng071a2792007-09-11 19:55:27 +0000920}
Evan Chengc85e8322007-07-05 07:13:32 +0000921}
922
923/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000924/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000925/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000926let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000927multiclass AI1_cmp_irs<bits<4> opcod, string opc,
928 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
929 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000930 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
931 opc, "\t$Rn, $imm",
932 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 bits<4> Rn;
934 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000935 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000936 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000937 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000938 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 }
941 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
942 opc, "\t$Rn, $Rm",
943 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000944 bits<4> Rn;
945 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000946 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000948 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000949 let Inst{19-16} = Rn;
950 let Inst{15-12} = 0b0000;
951 let Inst{11-4} = 0b00000000;
952 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000953 }
Owen Anderson92a20222011-07-21 18:54:16 +0000954 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000955 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000956 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000957 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000958 bits<4> Rn;
959 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000960 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000961 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000962 let Inst{19-16} = Rn;
963 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +0000964 let Inst{11-5} = shift{11-5};
965 let Inst{4} = 0;
966 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000967 }
Owen Anderson92a20222011-07-21 18:54:16 +0000968 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000969 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +0000970 opc, "\t$Rn, $shift",
971 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
972 bits<4> Rn;
973 bits<12> shift;
974 let Inst{25} = 0;
975 let Inst{20} = 1;
976 let Inst{19-16} = Rn;
977 let Inst{15-12} = 0b0000;
978 let Inst{11-8} = shift{11-8};
979 let Inst{7} = 0;
980 let Inst{6-5} = shift{6-5};
981 let Inst{4} = 1;
982 let Inst{3-0} = shift{3-0};
983 }
984
Evan Cheng071a2792007-09-11 19:55:27 +0000985}
Evan Chenga8e29892007-01-19 07:51:42 +0000986}
987
Evan Cheng576a3962010-09-25 00:49:35 +0000988/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000989/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000990/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +0000991class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
992 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
993 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
994 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
995 Requires<[IsARM, HasV6]> {
996 bits<4> Rd;
997 bits<4> Rm;
998 bits<2> rot;
999 let Inst{19-16} = 0b1111;
1000 let Inst{15-12} = Rd;
1001 let Inst{11-10} = rot;
1002 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001003}
1004
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001005class AI_ext_rrot_np<bits<8> opcod, string opc>
1006 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1007 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1008 Requires<[IsARM, HasV6]> {
1009 bits<2> rot;
1010 let Inst{19-16} = 0b1111;
1011 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001012}
1013
Evan Cheng576a3962010-09-25 00:49:35 +00001014/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001015/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001016class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1017 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1018 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1019 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1020 Requires<[IsARM, HasV6]> {
1021 bits<4> Rd;
1022 bits<4> Rm;
1023 bits<4> Rn;
1024 bits<2> rot;
1025 let Inst{19-16} = Rn;
1026 let Inst{15-12} = Rd;
1027 let Inst{11-10} = rot;
1028 let Inst{9-4} = 0b000111;
1029 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001030}
1031
Jim Grosbach70327412011-07-27 17:48:13 +00001032class AI_exta_rrot_np<bits<8> opcod, string opc>
1033 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1034 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1035 Requires<[IsARM, HasV6]> {
1036 bits<4> Rn;
1037 bits<2> rot;
1038 let Inst{19-16} = Rn;
1039 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001040}
1041
Evan Cheng62674222009-06-25 23:34:10 +00001042/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001043multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001044 string baseOpc, bit Commutable = 0> {
1045 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001046 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1047 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1048 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001049 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001050 bits<4> Rd;
1051 bits<4> Rn;
1052 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001053 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001054 let Inst{15-12} = Rd;
1055 let Inst{19-16} = Rn;
1056 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001057 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001058 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1059 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1060 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001061 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001062 bits<4> Rd;
1063 bits<4> Rn;
1064 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001065 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001066 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001067 let isCommutable = Commutable;
1068 let Inst{3-0} = Rm;
1069 let Inst{15-12} = Rd;
1070 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001071 }
Owen Anderson92a20222011-07-21 18:54:16 +00001072 def rsi : AsI1<opcod, (outs GPR:$Rd),
1073 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001074 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001075 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001076 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001077 bits<4> Rd;
1078 bits<4> Rn;
1079 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001080 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001081 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001082 let Inst{15-12} = Rd;
1083 let Inst{11-5} = shift{11-5};
1084 let Inst{4} = 0;
1085 let Inst{3-0} = shift{3-0};
1086 }
1087 def rsr : AsI1<opcod, (outs GPR:$Rd),
1088 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001089 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001090 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1091 Requires<[IsARM]> {
1092 bits<4> Rd;
1093 bits<4> Rn;
1094 bits<12> shift;
1095 let Inst{25} = 0;
1096 let Inst{19-16} = Rn;
1097 let Inst{15-12} = Rd;
1098 let Inst{11-8} = shift{11-8};
1099 let Inst{7} = 0;
1100 let Inst{6-5} = shift{6-5};
1101 let Inst{4} = 1;
1102 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001103 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001104 }
1105 // Assembly aliases for optional destination operand when it's the same
1106 // as the source operand.
1107 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1108 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1109 so_imm:$imm, pred:$p,
1110 cc_out:$s)>,
1111 Requires<[IsARM]>;
1112 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1113 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1114 GPR:$Rm, pred:$p,
1115 cc_out:$s)>,
1116 Requires<[IsARM]>;
1117 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001118 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1119 so_reg_imm:$shift, pred:$p,
1120 cc_out:$s)>,
1121 Requires<[IsARM]>;
1122 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1123 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1124 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001125 cc_out:$s)>,
1126 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001127}
1128
Jim Grosbache5165492009-11-09 00:11:35 +00001129// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001130// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1131let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001132multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001133 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001134 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001135 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001136 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001137 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001138 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1139 let isCommutable = Commutable;
1140 }
Owen Anderson92a20222011-07-21 18:54:16 +00001141 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001142 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001143 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1144 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1145 4, IIC_iALUsr,
1146 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001147}
Evan Chengc85e8322007-07-05 07:13:32 +00001148}
1149
Jim Grosbach3e556122010-10-26 22:37:02 +00001150let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001151multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001152 InstrItinClass iir, PatFrag opnode> {
1153 // Note: We use the complex addrmode_imm12 rather than just an input
1154 // GPR and a constrained immediate so that we can use this to match
1155 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001156 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001157 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1158 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001159 bits<4> Rt;
1160 bits<17> addr;
1161 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1162 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001163 let Inst{15-12} = Rt;
1164 let Inst{11-0} = addr{11-0}; // imm12
1165 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001166 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001167 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1168 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001169 bits<4> Rt;
1170 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001171 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001172 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1173 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001174 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001175 let Inst{11-0} = shift{11-0};
1176 }
1177}
1178}
1179
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001180multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001181 InstrItinClass iir, PatFrag opnode> {
1182 // Note: We use the complex addrmode_imm12 rather than just an input
1183 // GPR and a constrained immediate so that we can use this to match
1184 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001185 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001186 (ins GPR:$Rt, addrmode_imm12:$addr),
1187 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1188 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1189 bits<4> Rt;
1190 bits<17> addr;
1191 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1192 let Inst{19-16} = addr{16-13}; // Rn
1193 let Inst{15-12} = Rt;
1194 let Inst{11-0} = addr{11-0}; // imm12
1195 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001196 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001197 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1198 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1199 bits<4> Rt;
1200 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001201 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001202 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1203 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001204 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001205 let Inst{11-0} = shift{11-0};
1206 }
1207}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001208//===----------------------------------------------------------------------===//
1209// Instructions
1210//===----------------------------------------------------------------------===//
1211
Evan Chenga8e29892007-01-19 07:51:42 +00001212//===----------------------------------------------------------------------===//
1213// Miscellaneous Instructions.
1214//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001215
Evan Chenga8e29892007-01-19 07:51:42 +00001216/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1217/// the function. The first operand is the ID# for this instruction, the second
1218/// is the index into the MachineConstantPool that this is, the third is the
1219/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001220let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001221def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001222PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001223 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001224
Jim Grosbach4642ad32010-02-22 23:10:38 +00001225// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1226// from removing one half of the matched pairs. That breaks PEI, which assumes
1227// these will always be in pairs, and asserts if it finds otherwise. Better way?
1228let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001229def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001230PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001231 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001232
Jim Grosbach64171712010-02-16 21:07:46 +00001233def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001234PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001235 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001236}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001237
Johnny Chenf4d81052010-02-12 22:53:19 +00001238def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001239 [/* For disassembly only; pattern left blank */]>,
1240 Requires<[IsARM, HasV6T2]> {
1241 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001242 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001243 let Inst{7-0} = 0b00000000;
1244}
1245
Johnny Chenf4d81052010-02-12 22:53:19 +00001246def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1247 [/* For disassembly only; pattern left blank */]>,
1248 Requires<[IsARM, HasV6T2]> {
1249 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001250 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001251 let Inst{7-0} = 0b00000001;
1252}
1253
1254def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1255 [/* For disassembly only; pattern left blank */]>,
1256 Requires<[IsARM, HasV6T2]> {
1257 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001258 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001259 let Inst{7-0} = 0b00000010;
1260}
1261
1262def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1263 [/* For disassembly only; pattern left blank */]>,
1264 Requires<[IsARM, HasV6T2]> {
1265 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001266 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001267 let Inst{7-0} = 0b00000011;
1268}
1269
Johnny Chen2ec5e492010-02-22 21:50:40 +00001270def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001271 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001272 bits<4> Rd;
1273 bits<4> Rn;
1274 bits<4> Rm;
1275 let Inst{3-0} = Rm;
1276 let Inst{15-12} = Rd;
1277 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001278 let Inst{27-20} = 0b01101000;
1279 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001280 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001281}
1282
Johnny Chenf4d81052010-02-12 22:53:19 +00001283def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001284 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001285 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001286 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001287 let Inst{7-0} = 0b00000100;
1288}
1289
Johnny Chenc6f7b272010-02-11 18:12:29 +00001290// The i32imm operand $val can be used by a debugger to store more information
1291// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001292def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1293 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001294 bits<16> val;
1295 let Inst{3-0} = val{3-0};
1296 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001297 let Inst{27-20} = 0b00010010;
1298 let Inst{7-4} = 0b0111;
1299}
1300
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001301// Change Processor State is a system instruction -- for disassembly and
1302// parsing only.
1303// FIXME: Since the asm parser has currently no clean way to handle optional
1304// operands, create 3 versions of the same instruction. Once there's a clean
1305// framework to represent optional operands, change this behavior.
1306class CPS<dag iops, string asm_ops>
1307 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
1308 [/* For disassembly only; pattern left blank */]>, Requires<[IsARM]> {
1309 bits<2> imod;
1310 bits<3> iflags;
1311 bits<5> mode;
1312 bit M;
1313
Johnny Chenb98e1602010-02-12 18:55:33 +00001314 let Inst{31-28} = 0b1111;
1315 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001316 let Inst{19-18} = imod;
1317 let Inst{17} = M; // Enabled if mode is set;
1318 let Inst{16} = 0;
1319 let Inst{8-6} = iflags;
1320 let Inst{5} = 0;
1321 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001322}
1323
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001324let M = 1 in
1325 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
1326 "$imod\t$iflags, $mode">;
1327let mode = 0, M = 0 in
1328 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1329
1330let imod = 0, iflags = 0, M = 1 in
1331 def CPS1p : CPS<(ins i32imm:$mode), "\t$mode">;
1332
Johnny Chenb92a23f2010-02-21 04:42:01 +00001333// Preload signals the memory system of possible future data/instruction access.
1334// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001335multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001336
Evan Chengdfed19f2010-11-03 06:34:55 +00001337 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001338 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001339 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001340 bits<4> Rt;
1341 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001342 let Inst{31-26} = 0b111101;
1343 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001344 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001345 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001346 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001347 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001348 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001349 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001350 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001351 }
1352
Evan Chengdfed19f2010-11-03 06:34:55 +00001353 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001354 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001355 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001356 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001357 let Inst{31-26} = 0b111101;
1358 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001359 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001360 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001361 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001362 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001363 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001364 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001365 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001366 }
1367}
1368
Evan Cheng416941d2010-11-04 05:19:35 +00001369defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1370defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1371defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001372
Jim Grosbach53a89d62011-07-22 17:46:13 +00001373def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001374 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001375 bits<1> end;
1376 let Inst{31-10} = 0b1111000100000001000000;
1377 let Inst{9} = end;
1378 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001379}
1380
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001381def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1382 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001383 bits<4> opt;
1384 let Inst{27-4} = 0b001100100000111100001111;
1385 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001386}
1387
Johnny Chenba6e0332010-02-11 17:14:31 +00001388// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001389let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001390def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001391 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001392 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001393 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001394}
1395
Evan Cheng12c3a532008-11-06 17:48:05 +00001396// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001397let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001398def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001399 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001400 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001401
Evan Cheng325474e2008-01-07 23:56:57 +00001402let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001403def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001404 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001405 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001406
Jim Grosbach53694262010-11-18 01:15:56 +00001407def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001408 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001409 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001410
Jim Grosbach53694262010-11-18 01:15:56 +00001411def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001412 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001413 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001414
Jim Grosbach53694262010-11-18 01:15:56 +00001415def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001416 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001417 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001418
Jim Grosbach53694262010-11-18 01:15:56 +00001419def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001420 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001421 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001422}
Chris Lattner13c63102008-01-06 05:55:01 +00001423let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001424def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001425 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001426
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001427def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001428 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001429 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001430
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001431def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001432 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001433}
Evan Cheng12c3a532008-11-06 17:48:05 +00001434} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001435
Evan Chenge07715c2009-06-23 05:25:29 +00001436
1437// LEApcrel - Load a pc-relative address into a register without offending the
1438// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001439let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001440// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001441// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1442// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001443def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001444 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001445 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001446 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001447 let Inst{27-25} = 0b001;
1448 let Inst{20} = 0;
1449 let Inst{19-16} = 0b1111;
1450 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001451 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001452}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001453def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001454 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001455
1456def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1457 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001458 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001459
Evan Chenga8e29892007-01-19 07:51:42 +00001460//===----------------------------------------------------------------------===//
1461// Control Flow Instructions.
1462//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001463
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001464let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1465 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001466 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001467 "bx", "\tlr", [(ARMretflag)]>,
1468 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001469 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001470 }
1471
1472 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001473 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001474 "mov", "\tpc, lr", [(ARMretflag)]>,
1475 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001476 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001477 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001478}
Rafael Espindola27185192006-09-29 21:20:16 +00001479
Bob Wilson04ea6e52009-10-28 00:37:03 +00001480// Indirect branches
1481let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001482 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001483 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001484 [(brind GPR:$dst)]>,
1485 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001486 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001487 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001488 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001489 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001490
Jim Grosbachd447ac62011-07-13 20:21:31 +00001491 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1492 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001493 Requires<[IsARM, HasV4T]> {
1494 bits<4> dst;
1495 let Inst{27-4} = 0b000100101111111111110001;
1496 let Inst{3-0} = dst;
1497 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001498}
1499
Evan Cheng1e0eab12010-11-29 22:43:27 +00001500// All calls clobber the non-callee saved registers. SP is marked as
1501// a use to prevent stack-pointer assignments that appear immediately
1502// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001503let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001504 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001505 // FIXME: Do we really need a non-predicated version? If so, it should
1506 // at least be a pseudo instruction expanding to the predicated version
1507 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001508 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001509 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001510 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001511 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001512 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001513 Requires<[IsARM, IsNotDarwin]> {
1514 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001515 bits<24> func;
1516 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001517 }
Evan Cheng277f0742007-06-19 21:05:09 +00001518
Jason W Kim685c3502011-02-04 19:47:15 +00001519 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001520 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001521 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001522 Requires<[IsARM, IsNotDarwin]> {
1523 bits<24> func;
1524 let Inst{23-0} = func;
1525 }
Evan Cheng277f0742007-06-19 21:05:09 +00001526
Evan Chenga8e29892007-01-19 07:51:42 +00001527 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001528 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001529 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001530 [(ARMcall GPR:$func)]>,
1531 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001532 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001533 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001534 let Inst{3-0} = func;
1535 }
1536
1537 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1538 IIC_Br, "blx", "\t$func",
1539 [(ARMcall_pred GPR:$func)]>,
1540 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1541 bits<4> func;
1542 let Inst{27-4} = 0b000100101111111111110011;
1543 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001544 }
1545
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001546 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001547 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001548 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001549 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001550 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001551
1552 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001553 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001554 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001555 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001556}
1557
David Goodwin1a8f36e2009-08-12 18:31:53 +00001558let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001559 // On Darwin R9 is call-clobbered.
1560 // R7 is marked as a use to prevent frame-pointer assignments from being
1561 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001562 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001563 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001564 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001565 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001566 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1567 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001568
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001569 def BLr9_pred : ARMPseudoExpand<(outs),
1570 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001571 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001572 [(ARMcall_pred tglobaladdr:$func)],
1573 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001574 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001575
1576 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001577 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001578 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001579 [(ARMcall GPR:$func)],
1580 (BLX GPR:$func)>,
1581 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001582
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001583 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001584 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001585 [(ARMcall_pred GPR:$func)],
1586 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001587 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001588
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001589 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001590 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001591 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001592 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001593 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001594
1595 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001597 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001598 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001599}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001600
David Goodwin1a8f36e2009-08-12 18:31:53 +00001601let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001602 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1603 // a two-value operand where a dag node expects two operands. :(
1604 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1605 IIC_Br, "b", "\t$target",
1606 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1607 bits<24> target;
1608 let Inst{23-0} = target;
1609 }
1610
Evan Chengaeafca02007-05-16 07:45:54 +00001611 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001612 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001613 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001614 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1615 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001616 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001617 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001618 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001619
Jim Grosbach2dc77682010-11-29 18:37:44 +00001620 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1621 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001622 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001623 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001624 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001625 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1626 // into i12 and rs suffixed versions.
1627 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001628 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001629 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001630 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001631 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001632 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001633 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001634 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001635 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001636 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001637 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001638 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001639
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001640}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001641
Jim Grosbachcf121c32011-07-28 21:57:55 +00001642// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001643def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001644 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001645 Requires<[IsARM, HasV5T]> {
1646 let Inst{31-25} = 0b1111101;
1647 bits<25> target;
1648 let Inst{23-0} = target{24-1};
1649 let Inst{24} = target{0};
1650}
1651
Jim Grosbach898e7e22011-07-13 20:25:01 +00001652// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001653def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001654 [/* pattern left blank */]> {
1655 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001656 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001657 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001658 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001659 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001660}
1661
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001662// Tail calls.
1663
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001664let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1665 // Darwin versions.
1666 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1667 Uses = [SP] in {
1668 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1669 IIC_Br, []>, Requires<[IsDarwin]>;
1670
1671 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1672 IIC_Br, []>, Requires<[IsDarwin]>;
1673
Jim Grosbach245f5e82011-07-08 18:50:22 +00001674 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001675 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001676 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1677 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001678
Jim Grosbach245f5e82011-07-08 18:50:22 +00001679 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001680 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001681 (BX GPR:$dst)>,
1682 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001683
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001684 }
1685
1686 // Non-Darwin versions (the difference is R9).
1687 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1688 Uses = [SP] in {
1689 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1690 IIC_Br, []>, Requires<[IsNotDarwin]>;
1691
1692 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1693 IIC_Br, []>, Requires<[IsNotDarwin]>;
1694
Jim Grosbach245f5e82011-07-08 18:50:22 +00001695 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001696 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001697 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1698 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001699
Jim Grosbach245f5e82011-07-08 18:50:22 +00001700 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001701 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001702 (BX GPR:$dst)>,
1703 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001704 }
1705}
1706
1707
1708
1709
1710
Johnny Chen0296f3e2010-02-16 21:59:54 +00001711// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001712def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1713 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001714 bits<4> opt;
1715 let Inst{23-4} = 0b01100000000000000111;
1716 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001717}
1718
Jim Grosbached838482011-07-26 16:24:27 +00001719// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001720let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001721def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001722 bits<24> svc;
1723 let Inst{23-0} = svc;
1724}
Johnny Chen85d5a892010-02-10 18:02:25 +00001725}
1726
Johnny Chenfb566792010-02-17 21:39:10 +00001727// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001728let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001729def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1730 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001731 [/* For disassembly only; pattern left blank */]> {
1732 let Inst{31-28} = 0b1111;
1733 let Inst{22-20} = 0b110; // W = 1
Johnny Chen157536b2011-04-05 00:16:18 +00001734 let Inst{19-8} = 0xd05;
1735 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001736}
1737
Jim Grosbache6913602010-11-03 01:01:43 +00001738def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1739 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001740 [/* For disassembly only; pattern left blank */]> {
1741 let Inst{31-28} = 0b1111;
1742 let Inst{22-20} = 0b100; // W = 0
Johnny Chen157536b2011-04-05 00:16:18 +00001743 let Inst{19-8} = 0xd05;
1744 let Inst{7-5} = 0b000;
Johnny Chen64dfb782010-02-16 20:04:27 +00001745}
1746
Johnny Chenfb566792010-02-17 21:39:10 +00001747// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001748def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1749 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001750 [/* For disassembly only; pattern left blank */]> {
1751 let Inst{31-28} = 0b1111;
1752 let Inst{22-20} = 0b011; // W = 1
Johnny Chen670a4562011-04-04 23:39:08 +00001753 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001754}
1755
Jim Grosbache6913602010-11-03 01:01:43 +00001756def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1757 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001758 [/* For disassembly only; pattern left blank */]> {
1759 let Inst{31-28} = 0b1111;
1760 let Inst{22-20} = 0b001; // W = 0
Johnny Chen670a4562011-04-04 23:39:08 +00001761 let Inst{15-0} = 0x0a00;
Johnny Chenfb566792010-02-17 21:39:10 +00001762}
Chris Lattner39ee0362010-10-31 19:10:56 +00001763} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001764
Evan Chenga8e29892007-01-19 07:51:42 +00001765//===----------------------------------------------------------------------===//
1766// Load / store Instructions.
1767//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001768
Evan Chenga8e29892007-01-19 07:51:42 +00001769// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001770
1771
Evan Cheng7e2fe912010-10-28 06:47:08 +00001772defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001773 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001774defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001775 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001776defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001777 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001778defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001779 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001780
Evan Chengfa775d02007-03-19 07:20:03 +00001781// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001782let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1783 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001784def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001785 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1786 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001787 bits<4> Rt;
1788 bits<17> addr;
1789 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1790 let Inst{19-16} = 0b1111;
1791 let Inst{15-12} = Rt;
1792 let Inst{11-0} = addr{11-0}; // imm12
1793}
Evan Chengfa775d02007-03-19 07:20:03 +00001794
Evan Chenga8e29892007-01-19 07:51:42 +00001795// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001796def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001797 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1798 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001799
Evan Chenga8e29892007-01-19 07:51:42 +00001800// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001801def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001802 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1803 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001804
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001805def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001806 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1807 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001808
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001809let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001810// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001811def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1812 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001813 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001814 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001815}
Rafael Espindolac391d162006-10-23 20:34:27 +00001816
Evan Chenga8e29892007-01-19 07:51:42 +00001817// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001818multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001819 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1820 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001821 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1822 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001823 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001824 // {12} isAdd
1825 // {11-0} imm12/Rm
1826 bits<18> addr;
1827 let Inst{25} = addr{13};
1828 let Inst{23} = addr{12};
1829 let Inst{19-16} = addr{17-14};
1830 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001831 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001832 }
Owen Anderson793e7962011-07-26 20:54:26 +00001833
1834 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1835 (ins GPR:$Rn, am2offset_reg:$offset),
1836 IndexModePost, LdFrm, itin,
1837 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1838 // {12} isAdd
1839 // {11-0} imm12/Rm
1840 bits<14> offset;
1841 bits<4> Rn;
1842 let Inst{25} = 1;
1843 let Inst{23} = offset{12};
1844 let Inst{19-16} = Rn;
1845 let Inst{11-0} = offset{11-0};
1846 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1847 }
1848
1849 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1850 (ins GPR:$Rn, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001851 IndexModePost, LdFrm, itin,
1852 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001853 // {12} isAdd
1854 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001855 bits<14> offset;
1856 bits<4> Rn;
Owen Anderson793e7962011-07-26 20:54:26 +00001857 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001858 let Inst{23} = offset{12};
1859 let Inst{19-16} = Rn;
1860 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001861 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001862 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001863}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001864
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001865let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001866defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1867defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001868}
Rafael Espindola450856d2006-12-12 00:37:38 +00001869
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001870multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001871 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001872 (ins addrmode3:$addr), IndexModePre,
1873 LdMiscFrm, itin,
1874 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1875 bits<14> addr;
1876 let Inst{23} = addr{8}; // U bit
1877 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1878 let Inst{19-16} = addr{12-9}; // Rn
1879 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1880 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1881 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001882 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001883 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1884 LdMiscFrm, itin,
1885 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001886 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001887 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001888 let Inst{23} = offset{8}; // U bit
1889 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001890 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001891 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1892 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001893 }
1894}
Rafael Espindola4e307642006-09-08 16:59:47 +00001895
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001896let mayLoad = 1, neverHasSideEffects = 1 in {
1897defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1898defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1899defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001900let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001901def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001902 (ins addrmode3:$addr), IndexModePre,
1903 LdMiscFrm, IIC_iLoad_d_ru,
1904 "ldrd", "\t$Rt, $Rt2, $addr!",
1905 "$addr.base = $Rn_wb", []> {
1906 bits<14> addr;
1907 let Inst{23} = addr{8}; // U bit
1908 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1909 let Inst{19-16} = addr{12-9}; // Rn
1910 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1911 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001912 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001913}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001914def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001915 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1916 LdMiscFrm, IIC_iLoad_d_ru,
1917 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
1918 "$Rn = $Rn_wb", []> {
1919 bits<10> offset;
1920 bits<4> Rn;
1921 let Inst{23} = offset{8}; // U bit
1922 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
1923 let Inst{19-16} = Rn;
1924 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1925 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001926 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001927}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001928} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001929} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001930
Johnny Chenadb561d2010-02-18 03:27:42 +00001931// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001932let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001933def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
1934 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
1935 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1936 // {17-14} Rn
1937 // {13} 1 == Rm, 0 == imm12
1938 // {12} isAdd
1939 // {11-0} imm12/Rm
1940 bits<18> addr;
1941 let Inst{25} = addr{13};
1942 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001943 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001944 let Inst{19-16} = addr{17-14};
1945 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001946 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001947}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001948def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
1949 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
1950 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
1951 // {17-14} Rn
1952 // {13} 1 == Rm, 0 == imm12
1953 // {12} isAdd
1954 // {11-0} imm12/Rm
1955 bits<18> addr;
1956 let Inst{25} = addr{13};
1957 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00001958 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001959 let Inst{19-16} = addr{17-14};
1960 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001961 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00001962}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001963def LDRSBT : AI3ldstidxT<0b1101, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001964 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1965 "ldrsbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001966 let Inst{21} = 1; // overwrite
1967}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001968def LDRHT : AI3ldstidxT<0b1011, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001969 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1970 "ldrht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001971 let Inst{21} = 1; // overwrite
1972}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001973def LDRSHT : AI3ldstidxT<0b1111, 1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001974 (ins addrmode3:$addr), IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru,
1975 "ldrsht", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001976 let Inst{21} = 1; // overwrite
1977}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001978}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001979
Evan Chenga8e29892007-01-19 07:51:42 +00001980// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001981
1982// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001983def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001984 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1985 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001986
Evan Chenga8e29892007-01-19 07:51:42 +00001987// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001988let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
1989def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001990 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00001991 "strd", "\t$Rt, $src2, $addr", []>,
1992 Requires<[IsARM, HasV5TE]> {
1993 let Inst{21} = 0;
1994}
Evan Chenga8e29892007-01-19 07:51:42 +00001995
1996// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00001997def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
1998 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001999 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002000 "str", "\t$Rt, [$Rn, $offset]!",
2001 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002002 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002003 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2004def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2005 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2006 IndexModePre, StFrm, IIC_iStore_ru,
2007 "str", "\t$Rt, [$Rn, $offset]!",
2008 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2009 [(set GPR:$Rn_wb,
2010 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002011
Owen Anderson793e7962011-07-26 20:54:26 +00002012
2013
2014def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2015 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002016 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002017 "str", "\t$Rt, [$Rn], $offset",
2018 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002019 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002020 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2021def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2022 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2023 IndexModePost, StFrm, IIC_iStore_ru,
2024 "str", "\t$Rt, [$Rn], $offset",
2025 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2026 [(set GPR:$Rn_wb,
2027 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002028
Owen Anderson793e7962011-07-26 20:54:26 +00002029
2030def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2031 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002032 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002033 "strb", "\t$Rt, [$Rn, $offset]!",
2034 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002035 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002036 GPR:$Rn, am2offset_reg:$offset))]>;
2037def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2038 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2039 IndexModePre, StFrm, IIC_iStore_bh_ru,
2040 "strb", "\t$Rt, [$Rn, $offset]!",
2041 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2042 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2043 GPR:$Rn, am2offset_imm:$offset))]>;
2044
2045def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2046 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002047 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002048 "strb", "\t$Rt, [$Rn], $offset",
2049 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002050 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002051 GPR:$Rn, am2offset_reg:$offset))]>;
2052def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2053 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2054 IndexModePost, StFrm, IIC_iStore_bh_ru,
2055 "strb", "\t$Rt, [$Rn], $offset",
2056 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2057 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2058 GPR:$Rn, am2offset_imm:$offset))]>;
2059
Jim Grosbacha1b41752010-11-19 22:06:57 +00002060
Jim Grosbach2dc77682010-11-29 18:37:44 +00002061def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2062 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2063 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002064 "strh", "\t$Rt, [$Rn, $offset]!",
2065 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002066 [(set GPR:$Rn_wb,
2067 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002068
Jim Grosbach2dc77682010-11-29 18:37:44 +00002069def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2070 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2071 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002072 "strh", "\t$Rt, [$Rn], $offset",
2073 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002074 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2075 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002076
Johnny Chen39a4bb32010-02-18 22:31:18 +00002077// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002078let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002079def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2080 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002081 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002082 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002083 "$base = $base_wb", []> {
2084 bits<4> src1;
2085 bits<4> base;
2086 bits<10> offset;
2087 let Inst{23} = offset{8}; // U bit
2088 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2089 let Inst{19-16} = base;
2090 let Inst{15-12} = src1;
2091 let Inst{11-8} = offset{7-4};
2092 let Inst{3-0} = offset{3-0};
2093
2094 let DecoderMethod = "DecodeAddrMode3Instruction";
2095}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002096
2097// For disassembly only
2098def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2099 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002100 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002101 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002102 "$base = $base_wb", []> {
2103 bits<4> src1;
2104 bits<4> base;
2105 bits<10> offset;
2106 let Inst{23} = offset{8}; // U bit
2107 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2108 let Inst{19-16} = base;
2109 let Inst{15-12} = src1;
2110 let Inst{11-8} = offset{7-4};
2111 let Inst{3-0} = offset{3-0};
2112
2113 let DecoderMethod = "DecodeAddrMode3Instruction";
2114}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002115} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002116
Johnny Chenad4df4c2010-03-01 19:22:00 +00002117// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002118
Owen Anderson06470312011-07-27 20:29:48 +00002119def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2120 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002121 IndexModePost, StFrm, IIC_iStore_ru,
2122 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002123 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002124 let Inst{25} = 1;
2125 let Inst{21} = 1; // overwrite
2126 let Inst{4} = 0;
2127 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2128}
2129
2130def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2131 (ins GPR:$Rt, addrmode_imm12:$addr),
2132 IndexModePost, StFrm, IIC_iStore_ru,
2133 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2134 [/* For disassembly only; pattern left blank */]> {
2135 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002136 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002137 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002138}
2139
Owen Anderson06470312011-07-27 20:29:48 +00002140
2141def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2142 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002143 IndexModePost, StFrm, IIC_iStore_bh_ru,
2144 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2145 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002146 let Inst{25} = 1;
2147 let Inst{21} = 1; // overwrite
2148 let Inst{4} = 0;
2149 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2150}
2151
2152def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2153 (ins GPR:$Rt, addrmode_imm12:$addr),
2154 IndexModePost, StFrm, IIC_iStore_bh_ru,
2155 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2156 [/* For disassembly only; pattern left blank */]> {
2157 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002158 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002159 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002160}
2161
Owen Anderson06470312011-07-27 20:29:48 +00002162
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002163def STRHT: AI3sthpo<(outs GPR:$base_wb), (ins GPR:$Rt, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002164 StMiscFrm, IIC_iStore_bh_ru,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00002165 "strht", "\t$Rt, $addr", "$addr.base = $base_wb",
Johnny Chenad4df4c2010-03-01 19:22:00 +00002166 [/* For disassembly only; pattern left blank */]> {
2167 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002168 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Johnny Chenad4df4c2010-03-01 19:22:00 +00002169}
2170
Evan Chenga8e29892007-01-19 07:51:42 +00002171//===----------------------------------------------------------------------===//
2172// Load / store multiple Instructions.
2173//
2174
Bill Wendling6c470b82010-11-13 09:09:38 +00002175multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2176 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002177 // IA is the default, so no need for an explicit suffix on the
2178 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002179 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002180 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2181 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002182 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002183 let Inst{24-23} = 0b01; // Increment After
2184 let Inst{21} = 0; // No writeback
2185 let Inst{20} = L_bit;
2186 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002187 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002188 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2189 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002190 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002191 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002192 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002193 let Inst{20} = L_bit;
2194 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002195 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002196 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2197 IndexModeNone, f, itin,
2198 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2199 let Inst{24-23} = 0b00; // Decrement After
2200 let Inst{21} = 0; // No writeback
2201 let Inst{20} = L_bit;
2202 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002203 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002204 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2205 IndexModeUpd, f, itin_upd,
2206 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2207 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002208 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002209 let Inst{20} = L_bit;
2210 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002211 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002212 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2213 IndexModeNone, f, itin,
2214 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2215 let Inst{24-23} = 0b10; // Decrement Before
2216 let Inst{21} = 0; // No writeback
2217 let Inst{20} = L_bit;
2218 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002219 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002220 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2221 IndexModeUpd, f, itin_upd,
2222 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2223 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002224 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002225 let Inst{20} = L_bit;
2226 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002227 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002228 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2229 IndexModeNone, f, itin,
2230 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2231 let Inst{24-23} = 0b11; // Increment Before
2232 let Inst{21} = 0; // No writeback
2233 let Inst{20} = L_bit;
2234 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002235 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002236 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2237 IndexModeUpd, f, itin_upd,
2238 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2239 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002240 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002241 let Inst{20} = L_bit;
2242 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002243}
Bill Wendling6c470b82010-11-13 09:09:38 +00002244
Bill Wendlingc93989a2010-11-13 11:20:05 +00002245let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002246
2247let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2248defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2249
2250let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2251defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2252
2253} // neverHasSideEffects
2254
Bill Wendling73fe34a2010-11-16 01:16:36 +00002255// FIXME: remove when we have a way to marking a MI with these properties.
2256// FIXME: Should pc be an implicit operand like PICADD, etc?
2257let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2258 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002259def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2260 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002261 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002262 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002263 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002264
Evan Chenga8e29892007-01-19 07:51:42 +00002265//===----------------------------------------------------------------------===//
2266// Move Instructions.
2267//
2268
Evan Chengcd799b92009-06-12 20:46:18 +00002269let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002270def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2271 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2272 bits<4> Rd;
2273 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002274
Johnny Chen103bf952011-04-01 23:30:25 +00002275 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002276 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002277 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002278 let Inst{3-0} = Rm;
2279 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002280}
2281
Dale Johannesen38d5f042010-06-15 22:24:08 +00002282// A version for the smaller set of tail call registers.
2283let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002284def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002285 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2286 bits<4> Rd;
2287 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002288
Dale Johannesen38d5f042010-06-15 22:24:08 +00002289 let Inst{11-4} = 0b00000000;
2290 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002291 let Inst{3-0} = Rm;
2292 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002293}
2294
Owen Anderson152d4a42011-07-21 23:38:37 +00002295def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2296 DPSoRegRegFrm, IIC_iMOVsr,
2297 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002298 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002299 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002300 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002301 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002302 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002303 let Inst{11-8} = src{11-8};
2304 let Inst{7} = 0;
2305 let Inst{6-5} = src{6-5};
2306 let Inst{4} = 1;
2307 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002308 let Inst{25} = 0;
2309}
Evan Chenga2515702007-03-19 07:09:02 +00002310
Owen Anderson152d4a42011-07-21 23:38:37 +00002311def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2312 DPSoRegImmFrm, IIC_iMOVsr,
2313 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2314 UnaryDP {
2315 bits<4> Rd;
2316 bits<12> src;
2317 let Inst{15-12} = Rd;
2318 let Inst{19-16} = 0b0000;
2319 let Inst{11-5} = src{11-5};
2320 let Inst{4} = 0;
2321 let Inst{3-0} = src{3-0};
2322 let Inst{25} = 0;
2323}
2324
2325
2326
Evan Chengc4af4632010-11-17 20:13:28 +00002327let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002328def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2329 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002330 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002331 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002332 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002333 let Inst{15-12} = Rd;
2334 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002335 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002336}
2337
Evan Chengc4af4632010-11-17 20:13:28 +00002338let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002339def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002340 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002341 "movw", "\t$Rd, $imm",
2342 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002343 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002344 bits<4> Rd;
2345 bits<16> imm;
2346 let Inst{15-12} = Rd;
2347 let Inst{11-0} = imm{11-0};
2348 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002349 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002350 let Inst{25} = 1;
2351}
2352
Jim Grosbachffa32252011-07-19 19:13:28 +00002353def : InstAlias<"mov${p} $Rd, $imm",
2354 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2355 Requires<[IsARM]>;
2356
Evan Cheng53519f02011-01-21 18:55:51 +00002357def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2358 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002359
2360let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002361def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002362 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002363 "movt", "\t$Rd, $imm",
2364 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002365 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002366 lo16AllZero:$imm))]>, UnaryDP,
2367 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002368 bits<4> Rd;
2369 bits<16> imm;
2370 let Inst{15-12} = Rd;
2371 let Inst{11-0} = imm{11-0};
2372 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002373 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002374 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002375}
Evan Cheng13ab0202007-07-10 18:08:01 +00002376
Evan Cheng53519f02011-01-21 18:55:51 +00002377def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2378 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002379
2380} // Constraints
2381
Evan Cheng20956592009-10-21 08:15:52 +00002382def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2383 Requires<[IsARM, HasV6T2]>;
2384
David Goodwinca01a8d2009-09-01 18:32:09 +00002385let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002386def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002387 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2388 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002389
2390// These aren't really mov instructions, but we have to define them this way
2391// due to flag operands.
2392
Evan Cheng071a2792007-09-11 19:55:27 +00002393let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002394def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002395 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2396 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002397def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002398 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2399 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002400}
Evan Chenga8e29892007-01-19 07:51:42 +00002401
Evan Chenga8e29892007-01-19 07:51:42 +00002402//===----------------------------------------------------------------------===//
2403// Extend Instructions.
2404//
2405
2406// Sign extenders
2407
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002408def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002409 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002410def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002411 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002412
Jim Grosbach70327412011-07-27 17:48:13 +00002413def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002414 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002415def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002416 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002417
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002418def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002419
Jim Grosbach70327412011-07-27 17:48:13 +00002420def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002421
2422// Zero extenders
2423
2424let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002425def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002426 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002427def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002428 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002429def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002430 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002431
Jim Grosbach542f6422010-07-28 23:25:44 +00002432// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2433// The transformation should probably be done as a combiner action
2434// instead so we can include a check for masking back in the upper
2435// eight bits of the source into the lower eight bits of the result.
2436//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002437// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002438def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002439 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002440
Jim Grosbach70327412011-07-27 17:48:13 +00002441def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002442 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002443def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002444 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002445}
2446
Evan Chenga8e29892007-01-19 07:51:42 +00002447// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002448def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002449
Evan Chenga8e29892007-01-19 07:51:42 +00002450
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002451def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002452 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002453 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002454 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002455 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002456 bits<4> Rd;
2457 bits<4> Rn;
2458 bits<5> lsb;
2459 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002460 let Inst{27-21} = 0b0111101;
2461 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002462 let Inst{20-16} = width;
2463 let Inst{15-12} = Rd;
2464 let Inst{11-7} = lsb;
2465 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002466}
2467
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002468def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002469 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002470 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002471 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002472 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002473 bits<4> Rd;
2474 bits<4> Rn;
2475 bits<5> lsb;
2476 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002477 let Inst{27-21} = 0b0111111;
2478 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002479 let Inst{20-16} = width;
2480 let Inst{15-12} = Rd;
2481 let Inst{11-7} = lsb;
2482 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002483}
2484
Evan Chenga8e29892007-01-19 07:51:42 +00002485//===----------------------------------------------------------------------===//
2486// Arithmetic Instructions.
2487//
2488
Jim Grosbach26421962008-10-14 20:36:24 +00002489defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002490 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002491 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002492defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002493 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002494 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002495
Evan Chengc85e8322007-07-05 07:13:32 +00002496// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002497defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002498 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002499 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2500defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002501 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002502 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002503
Evan Cheng62674222009-06-25 23:34:10 +00002504defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002505 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2506 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002507defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002508 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2509 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002510
2511// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002512let usesCustomInserter = 1 in {
2513defm ADCS : AI1_adde_sube_s_irs<
2514 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2515defm SBCS : AI1_adde_sube_s_irs<
2516 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2517}
Evan Chenga8e29892007-01-19 07:51:42 +00002518
Jim Grosbach84760882010-10-15 18:42:41 +00002519def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2520 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2521 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2522 bits<4> Rd;
2523 bits<4> Rn;
2524 bits<12> imm;
2525 let Inst{25} = 1;
2526 let Inst{15-12} = Rd;
2527 let Inst{19-16} = Rn;
2528 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002529}
Evan Cheng13ab0202007-07-10 18:08:01 +00002530
Bob Wilsoncff71782010-08-05 18:23:43 +00002531// The reg/reg form is only defined for the disassembler; for codegen it is
2532// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002533def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2534 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002535 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002536 bits<4> Rd;
2537 bits<4> Rn;
2538 bits<4> Rm;
2539 let Inst{11-4} = 0b00000000;
2540 let Inst{25} = 0;
2541 let Inst{3-0} = Rm;
2542 let Inst{15-12} = Rd;
2543 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002544}
2545
Owen Anderson92a20222011-07-21 18:54:16 +00002546def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002547 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002548 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002549 bits<4> Rd;
2550 bits<4> Rn;
2551 bits<12> shift;
2552 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002553 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002554 let Inst{15-12} = Rd;
2555 let Inst{11-5} = shift{11-5};
2556 let Inst{4} = 0;
2557 let Inst{3-0} = shift{3-0};
2558}
2559
2560def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002561 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002562 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2563 bits<4> Rd;
2564 bits<4> Rn;
2565 bits<12> shift;
2566 let Inst{25} = 0;
2567 let Inst{19-16} = Rn;
2568 let Inst{15-12} = Rd;
2569 let Inst{11-8} = shift{11-8};
2570 let Inst{7} = 0;
2571 let Inst{6-5} = shift{6-5};
2572 let Inst{4} = 1;
2573 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002574}
Evan Chengc85e8322007-07-05 07:13:32 +00002575
2576// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002577// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2578let usesCustomInserter = 1 in {
2579def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002580 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002581 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2582def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002583 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002584 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002585def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002586 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002587 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2588def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2589 4, IIC_iALUsr,
2590 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002591}
Evan Chengc85e8322007-07-05 07:13:32 +00002592
Evan Cheng62674222009-06-25 23:34:10 +00002593let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002594def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2595 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2596 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002597 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002598 bits<4> Rd;
2599 bits<4> Rn;
2600 bits<12> imm;
2601 let Inst{25} = 1;
2602 let Inst{15-12} = Rd;
2603 let Inst{19-16} = Rn;
2604 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002605}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002606// The reg/reg form is only defined for the disassembler; for codegen it is
2607// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002608def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2609 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002610 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002611 bits<4> Rd;
2612 bits<4> Rn;
2613 bits<4> Rm;
2614 let Inst{11-4} = 0b00000000;
2615 let Inst{25} = 0;
2616 let Inst{3-0} = Rm;
2617 let Inst{15-12} = Rd;
2618 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002619}
Owen Anderson92a20222011-07-21 18:54:16 +00002620def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002621 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002622 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002623 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002624 bits<4> Rd;
2625 bits<4> Rn;
2626 bits<12> shift;
2627 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002628 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002629 let Inst{15-12} = Rd;
2630 let Inst{11-5} = shift{11-5};
2631 let Inst{4} = 0;
2632 let Inst{3-0} = shift{3-0};
2633}
2634def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002635 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002636 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2637 Requires<[IsARM]> {
2638 bits<4> Rd;
2639 bits<4> Rn;
2640 bits<12> shift;
2641 let Inst{25} = 0;
2642 let Inst{19-16} = Rn;
2643 let Inst{15-12} = Rd;
2644 let Inst{11-8} = shift{11-8};
2645 let Inst{7} = 0;
2646 let Inst{6-5} = shift{6-5};
2647 let Inst{4} = 1;
2648 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002649}
Evan Cheng62674222009-06-25 23:34:10 +00002650}
2651
Owen Anderson92a20222011-07-21 18:54:16 +00002652
Owen Andersonb48c7912011-04-05 23:55:28 +00002653// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2654let usesCustomInserter = 1, Uses = [CPSR] in {
2655def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002656 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002657 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002658def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002659 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002660 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2661def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2662 4, IIC_iALUsr,
2663 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002664}
Evan Cheng2c614c52007-06-06 10:17:05 +00002665
Evan Chenga8e29892007-01-19 07:51:42 +00002666// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002667// The assume-no-carry-in form uses the negation of the input since add/sub
2668// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2669// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2670// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002671def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2672 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002673def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2674 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2675// The with-carry-in form matches bitwise not instead of the negation.
2676// Effectively, the inverse interpretation of the carry flag already accounts
2677// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002678def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002679 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002680def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2681 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002682
2683// Note: These are implemented in C++ code, because they have to generate
2684// ADD/SUBrs instructions, which use a complex pattern that a xform function
2685// cannot produce.
2686// (mul X, 2^n+1) -> (add (X << n), X)
2687// (mul X, 2^n-1) -> (rsb X, (X << n))
2688
Jim Grosbach7931df32011-07-22 18:06:01 +00002689// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002690// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002691class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002692 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002693 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2694 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002695 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002696 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002697 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002698 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002699 let Inst{11-4} = op11_4;
2700 let Inst{19-16} = Rn;
2701 let Inst{15-12} = Rd;
2702 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002703}
2704
Jim Grosbach7931df32011-07-22 18:06:01 +00002705// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002706
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002707def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002708 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2709 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002710def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002711 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2712 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2713def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2714 "\t$Rd, $Rm, $Rn">;
2715def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2716 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002717
2718def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2719def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2720def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2721def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2722def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2723def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2724def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2725def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2726def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2727def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2728def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2729def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002730
Jim Grosbach7931df32011-07-22 18:06:01 +00002731// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002732
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002733def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2734def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2735def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2736def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2737def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2738def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2739def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2740def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2741def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2742def USAX : AAI<0b01100101, 0b11110101, "usax">;
2743def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2744def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002745
Jim Grosbach7931df32011-07-22 18:06:01 +00002746// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002747
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002748def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2749def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2750def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2751def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2752def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2753def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2754def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2755def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2756def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2757def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2758def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2759def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002760
Johnny Chenadc77332010-02-26 22:04:29 +00002761// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002762
Jim Grosbach70987fb2010-10-18 23:35:38 +00002763def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002764 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002765 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002766 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002767 bits<4> Rd;
2768 bits<4> Rn;
2769 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002770 let Inst{27-20} = 0b01111000;
2771 let Inst{15-12} = 0b1111;
2772 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002773 let Inst{19-16} = Rd;
2774 let Inst{11-8} = Rm;
2775 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002776}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002777def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002778 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002779 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002780 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002781 bits<4> Rd;
2782 bits<4> Rn;
2783 bits<4> Rm;
2784 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002785 let Inst{27-20} = 0b01111000;
2786 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002787 let Inst{19-16} = Rd;
2788 let Inst{15-12} = Ra;
2789 let Inst{11-8} = Rm;
2790 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002791}
2792
2793// Signed/Unsigned saturate -- for disassembly only
2794
Jim Grosbach580f4a92011-07-25 22:20:28 +00002795def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2796 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002797 bits<4> Rd;
2798 bits<5> sat_imm;
2799 bits<4> Rn;
2800 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002801 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002802 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002803 let Inst{20-16} = sat_imm;
2804 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002805 let Inst{11-7} = sh{4-0};
2806 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002807 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002808}
2809
Jim Grosbachf4943352011-07-25 23:09:14 +00002810def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002811 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002812 bits<4> Rd;
2813 bits<4> sat_imm;
2814 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002815 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002816 let Inst{11-4} = 0b11110011;
2817 let Inst{15-12} = Rd;
2818 let Inst{19-16} = sat_imm;
2819 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002820}
2821
Jim Grosbachaddec772011-07-27 22:34:17 +00002822def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002823 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002824 bits<4> Rd;
2825 bits<5> sat_imm;
2826 bits<4> Rn;
2827 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002828 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002829 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002830 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002831 let Inst{11-7} = sh{4-0};
2832 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002833 let Inst{20-16} = sat_imm;
2834 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002835}
2836
Jim Grosbachaddec772011-07-27 22:34:17 +00002837def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002838 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002839 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002840 bits<4> Rd;
2841 bits<4> sat_imm;
2842 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002843 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002844 let Inst{11-4} = 0b11110011;
2845 let Inst{15-12} = Rd;
2846 let Inst{19-16} = sat_imm;
2847 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002848}
Evan Chenga8e29892007-01-19 07:51:42 +00002849
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002850def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2851def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002852
Evan Chenga8e29892007-01-19 07:51:42 +00002853//===----------------------------------------------------------------------===//
2854// Bitwise Instructions.
2855//
2856
Jim Grosbach26421962008-10-14 20:36:24 +00002857defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002858 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002859 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002860defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002861 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002862 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002863defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002864 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002865 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002866defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002867 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002868 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002869
Jim Grosbachc29769b2011-07-28 19:46:12 +00002870// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2871// like in the actual instruction encoding. The complexity of mapping the mask
2872// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2873// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00002874def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002875 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002876 "bfc", "\t$Rd, $imm", "$src = $Rd",
2877 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002878 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002879 bits<4> Rd;
2880 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002881 let Inst{27-21} = 0b0111110;
2882 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002883 let Inst{15-12} = Rd;
2884 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00002885 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002886}
2887
Johnny Chenb2503c02010-02-17 06:31:48 +00002888// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002889def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002890 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002891 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2892 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002893 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002894 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002895 bits<4> Rd;
2896 bits<4> Rn;
2897 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002898 let Inst{27-21} = 0b0111110;
2899 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002900 let Inst{15-12} = Rd;
2901 let Inst{11-7} = imm{4-0}; // lsb
2902 let Inst{20-16} = imm{9-5}; // width
2903 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002904}
2905
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002906// GNU as only supports this form of bfi (w/ 4 arguments)
2907let isAsmParserOnly = 1 in
2908def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
2909 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002910 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002911 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
2912 []>, Requires<[IsARM, HasV6T2]> {
2913 bits<4> Rd;
2914 bits<4> Rn;
2915 bits<5> lsb;
2916 bits<5> width;
2917 let Inst{27-21} = 0b0111110;
2918 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
2919 let Inst{15-12} = Rd;
2920 let Inst{11-7} = lsb;
2921 let Inst{20-16} = width; // Custom encoder => lsb+width-1
2922 let Inst{3-0} = Rn;
2923}
2924
Jim Grosbach36860462010-10-21 22:19:32 +00002925def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2926 "mvn", "\t$Rd, $Rm",
2927 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2928 bits<4> Rd;
2929 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002930 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002931 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002932 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002933 let Inst{15-12} = Rd;
2934 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002935}
Owen Anderson152d4a42011-07-21 23:38:37 +00002936def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach36860462010-10-21 22:19:32 +00002937 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002938 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00002939 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002940 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002941 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002942 let Inst{19-16} = 0b0000;
2943 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00002944 let Inst{11-5} = shift{11-5};
2945 let Inst{4} = 0;
2946 let Inst{3-0} = shift{3-0};
2947}
Owen Anderson152d4a42011-07-21 23:38:37 +00002948def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +00002949 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2950 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
2951 bits<4> Rd;
2952 bits<12> shift;
2953 let Inst{25} = 0;
2954 let Inst{19-16} = 0b0000;
2955 let Inst{15-12} = Rd;
2956 let Inst{11-8} = shift{11-8};
2957 let Inst{7} = 0;
2958 let Inst{6-5} = shift{6-5};
2959 let Inst{4} = 1;
2960 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002961}
Evan Chengc4af4632010-11-17 20:13:28 +00002962let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002963def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2964 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2965 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2966 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002967 bits<12> imm;
2968 let Inst{25} = 1;
2969 let Inst{19-16} = 0b0000;
2970 let Inst{15-12} = Rd;
2971 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002972}
Evan Chenga8e29892007-01-19 07:51:42 +00002973
2974def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2975 (BICri GPR:$src, so_imm_not:$imm)>;
2976
2977//===----------------------------------------------------------------------===//
2978// Multiply Instructions.
2979//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002980class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2981 string opc, string asm, list<dag> pattern>
2982 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2983 bits<4> Rd;
2984 bits<4> Rm;
2985 bits<4> Rn;
2986 let Inst{19-16} = Rd;
2987 let Inst{11-8} = Rm;
2988 let Inst{3-0} = Rn;
2989}
2990class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2991 string opc, string asm, list<dag> pattern>
2992 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2993 bits<4> RdLo;
2994 bits<4> RdHi;
2995 bits<4> Rm;
2996 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002997 let Inst{19-16} = RdHi;
2998 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002999 let Inst{11-8} = Rm;
3000 let Inst{3-0} = Rn;
3001}
Evan Chenga8e29892007-01-19 07:51:42 +00003002
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003003// FIXME: The v5 pseudos are only necessary for the additional Constraint
3004// property. Remove them when it's possible to add those properties
3005// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003006let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003007def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3008 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003009 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003010 Requires<[IsARM, HasV6]> {
3011 let Inst{15-12} = 0b0000;
3012}
Evan Chenga8e29892007-01-19 07:51:42 +00003013
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003014let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003015def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3016 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003017 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003018 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3019 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003020 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003021}
3022
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003023def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3024 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003025 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3026 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003027 bits<4> Ra;
3028 let Inst{15-12} = Ra;
3029}
Evan Chenga8e29892007-01-19 07:51:42 +00003030
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003031let Constraints = "@earlyclobber $Rd" in
3032def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3033 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003034 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003035 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3036 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3037 Requires<[IsARM, NoV6]>;
3038
Jim Grosbach65711012010-11-19 22:22:37 +00003039def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3040 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3041 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003042 Requires<[IsARM, HasV6T2]> {
3043 bits<4> Rd;
3044 bits<4> Rm;
3045 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003046 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003047 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003048 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003049 let Inst{11-8} = Rm;
3050 let Inst{3-0} = Rn;
3051}
Evan Chengedcbada2009-07-06 22:05:45 +00003052
Evan Chenga8e29892007-01-19 07:51:42 +00003053// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003054let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003055let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003056def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003057 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003058 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3059 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003060
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003061def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003062 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003063 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3064 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003065
3066let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3067def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3068 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003069 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003070 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3071 Requires<[IsARM, NoV6]>;
3072
3073def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3074 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003075 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003076 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3077 Requires<[IsARM, NoV6]>;
3078}
Evan Cheng8de898a2009-06-26 00:19:44 +00003079}
Evan Chenga8e29892007-01-19 07:51:42 +00003080
3081// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003082def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3083 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003084 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3085 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003086def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3087 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003088 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3089 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003090
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003091def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3092 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3093 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3094 Requires<[IsARM, HasV6]> {
3095 bits<4> RdLo;
3096 bits<4> RdHi;
3097 bits<4> Rm;
3098 bits<4> Rn;
3099 let Inst{19-16} = RdLo;
3100 let Inst{15-12} = RdHi;
3101 let Inst{11-8} = Rm;
3102 let Inst{3-0} = Rn;
3103}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003104
3105let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3106def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3107 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003108 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003109 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3110 Requires<[IsARM, NoV6]>;
3111def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3112 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003113 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003114 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3115 Requires<[IsARM, NoV6]>;
3116def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3117 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003118 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003119 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3120 Requires<[IsARM, NoV6]>;
3121}
3122
Evan Chengcd799b92009-06-12 20:46:18 +00003123} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003124
3125// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003126def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3127 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3128 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003129 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003130 let Inst{15-12} = 0b1111;
3131}
Evan Cheng13ab0202007-07-10 18:08:01 +00003132
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003133def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3134 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003135 [/* For disassembly only; pattern left blank */]>,
3136 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003137 let Inst{15-12} = 0b1111;
3138}
3139
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003140def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3141 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3142 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3143 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3144 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003145
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003146def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3147 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3148 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003149 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003150 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003151
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003152def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3153 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3154 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3155 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3156 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003157
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003158def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3159 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3160 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003161 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003162 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003163
Raul Herbster37fb5b12007-08-30 23:25:47 +00003164multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003165 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3166 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3167 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3168 (sext_inreg GPR:$Rm, i16)))]>,
3169 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003170
Jim Grosbach3870b752010-10-22 18:35:16 +00003171 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3172 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3173 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3174 (sra GPR:$Rm, (i32 16))))]>,
3175 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003176
Jim Grosbach3870b752010-10-22 18:35:16 +00003177 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3178 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3179 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3180 (sext_inreg GPR:$Rm, i16)))]>,
3181 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003182
Jim Grosbach3870b752010-10-22 18:35:16 +00003183 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3184 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3185 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3186 (sra GPR:$Rm, (i32 16))))]>,
3187 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003188
Jim Grosbach3870b752010-10-22 18:35:16 +00003189 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3190 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3191 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3192 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3193 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003194
Jim Grosbach3870b752010-10-22 18:35:16 +00003195 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3196 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3197 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3198 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3199 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003200}
3201
Raul Herbster37fb5b12007-08-30 23:25:47 +00003202
3203multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003204 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003205 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3206 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3207 [(set GPR:$Rd, (add GPR:$Ra,
3208 (opnode (sext_inreg GPR:$Rn, i16),
3209 (sext_inreg GPR:$Rm, i16))))]>,
3210 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003211
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003212 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003213 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3214 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3215 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3216 (sra GPR:$Rm, (i32 16)))))]>,
3217 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003218
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003219 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003220 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3221 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3222 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3223 (sext_inreg GPR:$Rm, i16))))]>,
3224 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003225
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003226 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003227 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3228 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3229 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3230 (sra GPR:$Rm, (i32 16)))))]>,
3231 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003232
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003233 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003234 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3235 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3236 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3237 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3238 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003239
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003240 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003241 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3242 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3243 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3244 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3245 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003246}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003247
Raul Herbster37fb5b12007-08-30 23:25:47 +00003248defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3249defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003250
Johnny Chen83498e52010-02-12 21:59:23 +00003251// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003252def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3253 (ins GPR:$Rn, GPR:$Rm),
3254 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003255 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003256 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003257
Jim Grosbach3870b752010-10-22 18:35:16 +00003258def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3259 (ins GPR:$Rn, GPR:$Rm),
3260 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003261 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003262 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003263
Jim Grosbach3870b752010-10-22 18:35:16 +00003264def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3265 (ins GPR:$Rn, GPR:$Rm),
3266 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003267 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003268 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003269
Jim Grosbach3870b752010-10-22 18:35:16 +00003270def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3271 (ins GPR:$Rn, GPR:$Rm),
3272 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003273 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003274 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003275
Johnny Chen667d1272010-02-22 18:50:54 +00003276// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003277class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3278 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003279 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003280 bits<4> Rn;
3281 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003282 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003283 let Inst{22} = long;
3284 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003285 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003286 let Inst{7} = 0;
3287 let Inst{6} = sub;
3288 let Inst{5} = swap;
3289 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003290 let Inst{3-0} = Rn;
3291}
3292class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3293 InstrItinClass itin, string opc, string asm>
3294 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3295 bits<4> Rd;
3296 let Inst{15-12} = 0b1111;
3297 let Inst{19-16} = Rd;
3298}
3299class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3300 InstrItinClass itin, string opc, string asm>
3301 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3302 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003303 bits<4> Rd;
3304 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003305 let Inst{15-12} = Ra;
3306}
3307class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3308 InstrItinClass itin, string opc, string asm>
3309 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3310 bits<4> RdLo;
3311 bits<4> RdHi;
3312 let Inst{19-16} = RdHi;
3313 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003314}
3315
3316multiclass AI_smld<bit sub, string opc> {
3317
Jim Grosbach385e1362010-10-22 19:15:30 +00003318 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3319 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003320
Jim Grosbach385e1362010-10-22 19:15:30 +00003321 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3322 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003323
Jim Grosbach385e1362010-10-22 19:15:30 +00003324 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3325 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3326 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003327
Jim Grosbach385e1362010-10-22 19:15:30 +00003328 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3329 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3330 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003331
3332}
3333
3334defm SMLA : AI_smld<0, "smla">;
3335defm SMLS : AI_smld<1, "smls">;
3336
Johnny Chen2ec5e492010-02-22 21:50:40 +00003337multiclass AI_sdml<bit sub, string opc> {
3338
Jim Grosbach385e1362010-10-22 19:15:30 +00003339 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3340 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3341 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3342 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003343}
3344
3345defm SMUA : AI_sdml<0, "smua">;
3346defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003347
Evan Chenga8e29892007-01-19 07:51:42 +00003348//===----------------------------------------------------------------------===//
3349// Misc. Arithmetic Instructions.
3350//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003351
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003352def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3353 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3354 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003355
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003356def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3357 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3358 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3359 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003360
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003361def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3362 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3363 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003364
Evan Cheng9568e5c2011-06-21 06:01:08 +00003365let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003366def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3367 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003368 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003369 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003370
Evan Cheng9568e5c2011-06-21 06:01:08 +00003371let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003372def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3373 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003374 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003375 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003376
Evan Chengf60ceac2011-06-15 17:17:48 +00003377def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3378 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3379 (REVSH GPR:$Rm)>;
3380
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003381def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003382 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3383 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003384 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003385 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003386 0xFFFF0000)))]>,
3387 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003388
Evan Chenga8e29892007-01-19 07:51:42 +00003389// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003390def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3391 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3392def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003393 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003394
Bob Wilsondc66eda2010-08-16 22:26:55 +00003395// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3396// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003397def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003398 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3399 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003400 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003401 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003402 0xFFFF)))]>,
3403 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003404
Evan Chenga8e29892007-01-19 07:51:42 +00003405// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3406// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003407def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003408 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003409def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003410 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003411 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003412
Evan Chenga8e29892007-01-19 07:51:42 +00003413//===----------------------------------------------------------------------===//
3414// Comparison Instructions...
3415//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003416
Jim Grosbach26421962008-10-14 20:36:24 +00003417defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003418 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003419 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003420
Jim Grosbach97a884d2010-12-07 20:41:06 +00003421// ARMcmpZ can re-use the above instruction definitions.
3422def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3423 (CMPri GPR:$src, so_imm:$imm)>;
3424def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3425 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003426def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3427 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3428def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3429 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003430
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003431// FIXME: We have to be careful when using the CMN instruction and comparison
3432// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003433// results:
3434//
3435// rsbs r1, r1, 0
3436// cmp r0, r1
3437// mov r0, #0
3438// it ls
3439// mov r0, #1
3440//
3441// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003442//
Bill Wendling6165e872010-08-26 18:33:51 +00003443// cmn r0, r1
3444// mov r0, #0
3445// it ls
3446// mov r0, #1
3447//
3448// However, the CMN gives the *opposite* result when r1 is 0. This is because
3449// the carry flag is set in the CMP case but not in the CMN case. In short, the
3450// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3451// value of r0 and the carry bit (because the "carry bit" parameter to
3452// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3453// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3454// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3455// parameter to AddWithCarry is defined as 0).
3456//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003457// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003458//
3459// x = 0
3460// ~x = 0xFFFF FFFF
3461// ~x + 1 = 0x1 0000 0000
3462// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3463//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003464// Therefore, we should disable CMN when comparing against zero, until we can
3465// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3466// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003467//
3468// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3469//
3470// This is related to <rdar://problem/7569620>.
3471//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003472//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3473// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003474
Evan Chenga8e29892007-01-19 07:51:42 +00003475// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003476defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003477 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003478 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003479defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003480 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003481 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003482
David Goodwinc0309b42009-06-29 15:33:01 +00003483defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003484 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003485 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003486
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003487//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3488// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003489
David Goodwinc0309b42009-06-29 15:33:01 +00003490def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003491 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003492
Evan Cheng218977b2010-07-13 19:27:42 +00003493// Pseudo i64 compares for some floating point compares.
3494let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3495 Defs = [CPSR] in {
3496def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003497 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003498 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003499 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3500
3501def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003502 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003503 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3504} // usesCustomInserter
3505
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003506
Evan Chenga8e29892007-01-19 07:51:42 +00003507// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003508// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003509// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003510let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003511def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003512 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003513 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3514 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003515def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3516 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003517 4, IIC_iCMOVsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003518 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003519 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003520def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3521 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3522 4, IIC_iCMOVsr,
3523 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3524 RegConstraint<"$false = $Rd">;
3525
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003526
Evan Chengc4af4632010-11-17 20:13:28 +00003527let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003528def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003529 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003530 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003531 []>,
3532 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003533
Evan Chengc4af4632010-11-17 20:13:28 +00003534let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003535def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3536 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003537 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003538 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003539 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003540
Evan Cheng63f35442010-11-13 02:25:14 +00003541// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003542let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003543def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3544 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003545 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003546
Evan Chengc4af4632010-11-17 20:13:28 +00003547let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003548def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3549 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003550 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003551 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003552 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003553} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003554
Jim Grosbach3728e962009-12-10 00:11:09 +00003555//===----------------------------------------------------------------------===//
3556// Atomic operations intrinsics
3557//
3558
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003559def MemBarrierOptOperand : AsmOperandClass {
3560 let Name = "MemBarrierOpt";
3561 let ParserMethod = "parseMemBarrierOptOperand";
3562}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003563def memb_opt : Operand<i32> {
3564 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003565 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003566}
Jim Grosbach3728e962009-12-10 00:11:09 +00003567
Bob Wilsonf74a4292010-10-30 00:54:37 +00003568// memory barriers protect the atomic sequences
3569let hasSideEffects = 1 in {
3570def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3571 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3572 Requires<[IsARM, HasDB]> {
3573 bits<4> opt;
3574 let Inst{31-4} = 0xf57ff05;
3575 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003576}
Jim Grosbach3728e962009-12-10 00:11:09 +00003577}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003578
Bob Wilsonf74a4292010-10-30 00:54:37 +00003579def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003580 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003581 Requires<[IsARM, HasDB]> {
3582 bits<4> opt;
3583 let Inst{31-4} = 0xf57ff04;
3584 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003585}
3586
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003587// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003588def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3589 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003590 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003591 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003592 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003593 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003594}
3595
Jim Grosbach66869102009-12-11 18:52:41 +00003596let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003597 let Uses = [CPSR] in {
3598 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003599 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003600 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3601 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003602 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003603 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3604 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003605 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003606 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3607 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003608 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003609 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3610 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003611 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003612 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3613 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003614 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003615 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003616 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3617 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3618 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3619 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3620 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3621 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3622 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3623 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3624 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3625 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3626 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3627 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003628 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003629 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003630 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3631 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003632 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003633 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3634 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003635 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003636 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3637 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003638 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003639 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3640 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003641 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003642 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3643 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003644 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003645 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003646 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3647 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3648 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3649 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3650 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3651 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3652 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3653 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3654 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3655 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3656 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3657 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003658 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003659 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003660 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3661 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003662 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003663 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3664 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003665 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003666 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3667 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003668 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003669 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3670 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003671 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003672 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3673 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003674 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003675 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003676 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3677 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3678 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3679 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3680 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3681 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3682 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3683 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3684 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3685 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3686 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3687 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003688
3689 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003690 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003691 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3692 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003693 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003694 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3695 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003696 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003697 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3698
Jim Grosbache801dc42009-12-12 01:40:06 +00003699 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003700 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003701 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3702 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003703 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003704 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3705 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003706 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003707 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3708}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003709}
3710
3711let mayLoad = 1 in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003712def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3713 "ldrexb", "\t$Rt, $addr", []>;
3714def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3715 "ldrexh", "\t$Rt, $addr", []>;
3716def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addrmode7:$addr), NoItinerary,
3717 "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003718let hasExtraDefRegAllocReq = 1 in
3719 def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins addrmode7:$addr),
3720 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003721}
3722
Jim Grosbach86875a22010-10-29 19:58:57 +00003723let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003724def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3725 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
3726def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3727 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
3728def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addrmode7:$addr),
3729 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003730}
3731
3732let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003733def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003734 (ins GPR:$Rt, GPR:$Rt2, addrmode7:$addr),
3735 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003736
Johnny Chenb9436272010-02-17 22:37:58 +00003737// Clear-Exclusive is for disassembly only.
3738def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3739 [/* For disassembly only; pattern left blank */]>,
3740 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003741 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003742}
3743
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003744// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003745let mayLoad = 1, mayStore = 1 in {
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003746def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swp", []>;
3747def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addrmode7:$addr), "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003748}
3749
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003750//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003751// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003752//
3753
Jim Grosbach83ab0702011-07-13 22:01:08 +00003754def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3755 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003756 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003757 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3758 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003759 bits<4> opc1;
3760 bits<4> CRn;
3761 bits<4> CRd;
3762 bits<4> cop;
3763 bits<3> opc2;
3764 bits<4> CRm;
3765
3766 let Inst{3-0} = CRm;
3767 let Inst{4} = 0;
3768 let Inst{7-5} = opc2;
3769 let Inst{11-8} = cop;
3770 let Inst{15-12} = CRd;
3771 let Inst{19-16} = CRn;
3772 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003773}
3774
Jim Grosbach83ab0702011-07-13 22:01:08 +00003775def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3776 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003777 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003778 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3779 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003780 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003781 bits<4> opc1;
3782 bits<4> CRn;
3783 bits<4> CRd;
3784 bits<4> cop;
3785 bits<3> opc2;
3786 bits<4> CRm;
3787
3788 let Inst{3-0} = CRm;
3789 let Inst{4} = 0;
3790 let Inst{7-5} = opc2;
3791 let Inst{11-8} = cop;
3792 let Inst{15-12} = CRd;
3793 let Inst{19-16} = CRn;
3794 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003795}
3796
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003797class ACI<dag oops, dag iops, string opc, string asm,
3798 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003799 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Johnny Chen670a4562011-04-04 23:39:08 +00003800 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003801 let Inst{27-25} = 0b110;
3802}
3803
Johnny Chen670a4562011-04-04 23:39:08 +00003804multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003805
3806 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003807 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3808 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003809 let Inst{31-28} = op31_28;
3810 let Inst{24} = 1; // P = 1
3811 let Inst{21} = 0; // W = 0
3812 let Inst{22} = 0; // D = 0
3813 let Inst{20} = load;
3814 }
3815
3816 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003817 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3818 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003819 let Inst{31-28} = op31_28;
3820 let Inst{24} = 1; // P = 1
3821 let Inst{21} = 1; // W = 1
3822 let Inst{22} = 0; // D = 0
3823 let Inst{20} = load;
3824 }
3825
3826 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003827 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3828 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003829 let Inst{31-28} = op31_28;
3830 let Inst{24} = 0; // P = 0
3831 let Inst{21} = 1; // W = 1
3832 let Inst{22} = 0; // D = 0
3833 let Inst{20} = load;
3834 }
3835
3836 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003837 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3838 ops),
3839 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003840 let Inst{31-28} = op31_28;
3841 let Inst{24} = 0; // P = 0
3842 let Inst{23} = 1; // U = 1
3843 let Inst{21} = 0; // W = 0
3844 let Inst{22} = 0; // D = 0
3845 let Inst{20} = load;
3846 }
3847
3848 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003849 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3850 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003851 let Inst{31-28} = op31_28;
3852 let Inst{24} = 1; // P = 1
3853 let Inst{21} = 0; // W = 0
3854 let Inst{22} = 1; // D = 1
3855 let Inst{20} = load;
3856 }
3857
3858 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003859 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3860 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3861 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003862 let Inst{31-28} = op31_28;
3863 let Inst{24} = 1; // P = 1
3864 let Inst{21} = 1; // W = 1
3865 let Inst{22} = 1; // D = 1
3866 let Inst{20} = load;
3867 }
3868
3869 def L_POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003870 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3871 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr",
3872 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003873 let Inst{31-28} = op31_28;
3874 let Inst{24} = 0; // P = 0
3875 let Inst{21} = 1; // W = 1
3876 let Inst{22} = 1; // D = 1
3877 let Inst{20} = load;
3878 }
3879
3880 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003881 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
3882 ops),
3883 !strconcat(!strconcat(opc, "l"), cond),
3884 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003885 let Inst{31-28} = op31_28;
3886 let Inst{24} = 0; // P = 0
3887 let Inst{23} = 1; // U = 1
3888 let Inst{21} = 0; // W = 0
3889 let Inst{22} = 1; // D = 1
3890 let Inst{20} = load;
3891 }
3892}
3893
Johnny Chen670a4562011-04-04 23:39:08 +00003894defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
3895defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
3896defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
3897defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00003898
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003899//===----------------------------------------------------------------------===//
3900// Move between coprocessor and ARM core register -- for disassembly only
3901//
3902
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003903class MovRCopro<string opc, bit direction, dag oops, dag iops,
3904 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003905 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003906 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003907 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003908 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003909
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003910 bits<4> Rt;
3911 bits<4> cop;
3912 bits<3> opc1;
3913 bits<3> opc2;
3914 bits<4> CRm;
3915 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003916
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003917 let Inst{15-12} = Rt;
3918 let Inst{11-8} = cop;
3919 let Inst{23-21} = opc1;
3920 let Inst{7-5} = opc2;
3921 let Inst{3-0} = CRm;
3922 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003923}
3924
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003925def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003926 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003927 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3928 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003929 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3930 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003931def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003932 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003933 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3934 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003935
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003936def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3937 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3938
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003939class MovRCopro2<string opc, bit direction, dag oops, dag iops,
3940 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003941 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003942 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003943 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003944 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00003945 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003946
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003947 bits<4> Rt;
3948 bits<4> cop;
3949 bits<3> opc1;
3950 bits<3> opc2;
3951 bits<4> CRm;
3952 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003953
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003954 let Inst{15-12} = Rt;
3955 let Inst{11-8} = cop;
3956 let Inst{23-21} = opc1;
3957 let Inst{7-5} = opc2;
3958 let Inst{3-0} = CRm;
3959 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00003960}
3961
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003962def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003963 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003964 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3965 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003966 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3967 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00003968def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003969 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00003970 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
3971 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003972
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003973def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
3974 imm:$CRm, imm:$opc2),
3975 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3976
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003977class MovRRCopro<string opc, bit direction,
3978 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003979 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003980 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003981 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003982 let Inst{23-21} = 0b010;
3983 let Inst{20} = direction;
3984
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003985 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003986 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003987 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003988 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003989 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003990
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003991 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003992 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003993 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00003994 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00003995 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00003996}
3997
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003998def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
3999 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4000 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004001def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4002
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004003class MovRRCopro2<string opc, bit direction,
4004 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004005 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004006 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4007 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004008 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004009 let Inst{23-21} = 0b010;
4010 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004011
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004012 bits<4> Rt;
4013 bits<4> Rt2;
4014 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004015 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004016 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004017
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004018 let Inst{15-12} = Rt;
4019 let Inst{19-16} = Rt2;
4020 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004021 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004022 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004023}
4024
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004025def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4026 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4027 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004028def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004029
Johnny Chenb98e1602010-02-12 18:55:33 +00004030//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004031// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004032//
4033
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004034// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004035def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4036 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004037 bits<4> Rd;
4038 let Inst{23-16} = 0b00001111;
4039 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004040 let Inst{7-4} = 0b0000;
4041}
4042
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004043def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4044
4045def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4046 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004047 bits<4> Rd;
4048 let Inst{23-16} = 0b01001111;
4049 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004050 let Inst{7-4} = 0b0000;
4051}
4052
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004053// Move from ARM core register to Special Register
4054//
4055// No need to have both system and application versions, the encodings are the
4056// same and the assembly parser has no way to distinguish between them. The mask
4057// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4058// the mask with the fields to be accessed in the special register.
4059def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004060 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004061 bits<5> mask;
4062 bits<4> Rn;
4063
4064 let Inst{23} = 0;
4065 let Inst{22} = mask{4}; // R bit
4066 let Inst{21-20} = 0b10;
4067 let Inst{19-16} = mask{3-0};
4068 let Inst{15-12} = 0b1111;
4069 let Inst{11-4} = 0b00000000;
4070 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004071}
4072
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004073def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004074 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004075 bits<5> mask;
4076 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004077
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004078 let Inst{23} = 0;
4079 let Inst{22} = mask{4}; // R bit
4080 let Inst{21-20} = 0b10;
4081 let Inst{19-16} = mask{3-0};
4082 let Inst{15-12} = 0b1111;
4083 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004084}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004085
4086//===----------------------------------------------------------------------===//
4087// TLS Instructions
4088//
4089
4090// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004091// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004092// complete with fixup for the aeabi_read_tp function.
4093let isCall = 1,
4094 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4095 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4096 [(set R0, ARMthread_pointer)]>;
4097}
4098
4099//===----------------------------------------------------------------------===//
4100// SJLJ Exception handling intrinsics
4101// eh_sjlj_setjmp() is an instruction sequence to store the return
4102// address and save #0 in R0 for the non-longjmp case.
4103// Since by its nature we may be coming from some other function to get
4104// here, and we're using the stack frame for the containing function to
4105// save/restore registers, we can't keep anything live in regs across
4106// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004107// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004108// except for our own input by listing the relevant registers in Defs. By
4109// doing so, we also cause the prologue/epilogue code to actively preserve
4110// all of the callee-saved resgisters, which is exactly what we want.
4111// A constant value is passed in $val, and we use the location as a scratch.
4112//
4113// These are pseudo-instructions and are lowered to individual MC-insts, so
4114// no encoding information is necessary.
4115let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004116 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004117 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004118 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4119 NoItinerary,
4120 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4121 Requires<[IsARM, HasVFP2]>;
4122}
4123
4124let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004125 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004126 hasSideEffects = 1, isBarrier = 1 in {
4127 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4128 NoItinerary,
4129 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4130 Requires<[IsARM, NoVFP]>;
4131}
4132
4133// FIXME: Non-Darwin version(s)
4134let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4135 Defs = [ R7, LR, SP ] in {
4136def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4137 NoItinerary,
4138 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4139 Requires<[IsARM, IsDarwin]>;
4140}
4141
4142// eh.sjlj.dispatchsetup pseudo-instruction.
4143// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4144// handled when the pseudo is expanded (which happens before any passes
4145// that need the instruction size).
4146let isBarrier = 1, hasSideEffects = 1 in
4147def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004148 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4149 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004150 Requires<[IsDarwin]>;
4151
4152//===----------------------------------------------------------------------===//
4153// Non-Instruction Patterns
4154//
4155
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004156// ARMv4 indirect branch using (MOVr PC, dst)
4157let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4158 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004159 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004160 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4161 Requires<[IsARM, NoV4T]>;
4162
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004163// Large immediate handling.
4164
4165// 32-bit immediate using two piece so_imms or movw + movt.
4166// This is a single pseudo instruction, the benefit is that it can be remat'd
4167// as a single unit instead of having to handle reg inputs.
4168// FIXME: Remove this when we can do generalized remat.
4169let isReMaterializable = 1, isMoveImm = 1 in
4170def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4171 [(set GPR:$dst, (arm_i32imm:$src))]>,
4172 Requires<[IsARM]>;
4173
4174// Pseudo instruction that combines movw + movt + add pc (if PIC).
4175// It also makes it possible to rematerialize the instructions.
4176// FIXME: Remove this when we can do generalized remat and when machine licm
4177// can properly the instructions.
4178let isReMaterializable = 1 in {
4179def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4180 IIC_iMOVix2addpc,
4181 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4182 Requires<[IsARM, UseMovt]>;
4183
4184def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4185 IIC_iMOVix2,
4186 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4187 Requires<[IsARM, UseMovt]>;
4188
4189let AddedComplexity = 10 in
4190def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4191 IIC_iMOVix2ld,
4192 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4193 Requires<[IsARM, UseMovt]>;
4194} // isReMaterializable
4195
4196// ConstantPool, GlobalAddress, and JumpTable
4197def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4198 Requires<[IsARM, DontUseMovt]>;
4199def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4200def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4201 Requires<[IsARM, UseMovt]>;
4202def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4203 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4204
4205// TODO: add,sub,and, 3-instr forms?
4206
4207// Tail calls
4208def : ARMPat<(ARMtcret tcGPR:$dst),
4209 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4210
4211def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4212 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4213
4214def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4215 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4216
4217def : ARMPat<(ARMtcret tcGPR:$dst),
4218 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4219
4220def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4221 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4222
4223def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4224 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4225
4226// Direct calls
4227def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4228 Requires<[IsARM, IsNotDarwin]>;
4229def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4230 Requires<[IsARM, IsDarwin]>;
4231
4232// zextload i1 -> zextload i8
4233def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4234def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4235
4236// extload -> zextload
4237def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4238def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4239def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4240def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4241
4242def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4243
4244def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4245def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4246
4247// smul* and smla*
4248def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4249 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4250 (SMULBB GPR:$a, GPR:$b)>;
4251def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4252 (SMULBB GPR:$a, GPR:$b)>;
4253def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4254 (sra GPR:$b, (i32 16))),
4255 (SMULBT GPR:$a, GPR:$b)>;
4256def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4257 (SMULBT GPR:$a, GPR:$b)>;
4258def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4259 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4260 (SMULTB GPR:$a, GPR:$b)>;
4261def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4262 (SMULTB GPR:$a, GPR:$b)>;
4263def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4264 (i32 16)),
4265 (SMULWB GPR:$a, GPR:$b)>;
4266def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4267 (SMULWB GPR:$a, GPR:$b)>;
4268
4269def : ARMV5TEPat<(add GPR:$acc,
4270 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4271 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4272 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4273def : ARMV5TEPat<(add GPR:$acc,
4274 (mul sext_16_node:$a, sext_16_node:$b)),
4275 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4276def : ARMV5TEPat<(add GPR:$acc,
4277 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4278 (sra GPR:$b, (i32 16)))),
4279 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4280def : ARMV5TEPat<(add GPR:$acc,
4281 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4282 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4283def : ARMV5TEPat<(add GPR:$acc,
4284 (mul (sra GPR:$a, (i32 16)),
4285 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4286 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4287def : ARMV5TEPat<(add GPR:$acc,
4288 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4289 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4290def : ARMV5TEPat<(add GPR:$acc,
4291 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4292 (i32 16))),
4293 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4294def : ARMV5TEPat<(add GPR:$acc,
4295 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4296 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4297
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004298
4299// Pre-v7 uses MCR for synchronization barriers.
4300def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4301 Requires<[IsARM, HasV6]>;
4302
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004303// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004304let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004305def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4306def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004307def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004308def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4309 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4310def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4311 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4312}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004313
4314def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4315def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004316
Jim Grosbach70327412011-07-27 17:48:13 +00004317def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4318 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4319def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4320 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4321
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004322//===----------------------------------------------------------------------===//
4323// Thumb Support
4324//
4325
4326include "ARMInstrThumb.td"
4327
4328//===----------------------------------------------------------------------===//
4329// Thumb2 Support
4330//
4331
4332include "ARMInstrThumb2.td"
4333
4334//===----------------------------------------------------------------------===//
4335// Floating Point Support
4336//
4337
4338include "ARMInstrVFP.td"
4339
4340//===----------------------------------------------------------------------===//
4341// Advanced SIMD (NEON) Support
4342//
4343
4344include "ARMInstrNEON.td"
4345
Jim Grosbachc83d5042011-07-14 19:47:47 +00004346//===----------------------------------------------------------------------===//
4347// Assembler aliases
4348//
4349
4350// Memory barriers
4351def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4352def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4353def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4354
4355// System instructions
4356def : MnemonicAlias<"swi", "svc">;
4357
4358// Load / Store Multiple
4359def : MnemonicAlias<"ldmfd", "ldm">;
4360def : MnemonicAlias<"ldmia", "ldm">;
4361def : MnemonicAlias<"stmfd", "stmdb">;
4362def : MnemonicAlias<"stmia", "stm">;
4363def : MnemonicAlias<"stmea", "stm">;
4364
Jim Grosbachf6c05252011-07-21 17:23:04 +00004365// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4366// shift amount is zero (i.e., unspecified).
4367def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4368 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4369def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4370 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004371
4372// PUSH/POP aliases for STM/LDM
4373def : InstAlias<"push${p} $regs",
4374 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4375def : InstAlias<"pop${p} $regs",
4376 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004377
4378// RSB two-operand forms (optional explicit destination operand)
4379def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4380 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4381 Requires<[IsARM]>;
4382def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4383 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4384 Requires<[IsARM]>;
4385def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4386 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4387 cc_out:$s)>, Requires<[IsARM]>;
4388def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4389 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4390 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004391// RSC two-operand forms (optional explicit destination operand)
4392def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4393 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4394 Requires<[IsARM]>;
4395def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4396 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4397 Requires<[IsARM]>;
4398def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4399 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4400 cc_out:$s)>, Requires<[IsARM]>;
4401def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4402 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4403 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004404
Jim Grosbachaddec772011-07-27 22:34:17 +00004405// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004406def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4407 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004408def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4409 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004410
4411
4412// Extend instruction optional rotate operand.
4413def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4414 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4415def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4416 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4417def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4418 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4419def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4420def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4421def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4422
4423def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4424 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4425def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4426 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4427def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4428 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4429def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4430def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4431def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;