blob: 1ef9dbc1f81926f208a434ab01c3f2b963f0e603 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach02c84602011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Jim Grosbached838482011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Chenga9688c42010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Chenga9688c42010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000578}
579
Jim Grosbachf4943352011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000592//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000594def addrmode_imm12 : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000596 // 12-bit immediate operand. Note that instructions using this encode
597 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
598 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000599
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000601 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000602 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000603 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000604}
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000606//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000607def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000608def ldst_so_reg : Operand<i32>,
609 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000610 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000611 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000612 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 let ParserMatchClass = MemRegOffsetAsmOperand;
614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000615}
616
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617// postidx_imm8 := +/- [0,255]
618//
619// 9 bit value:
620// {8} 1 is imm8 is non-negative. 0 otherwise.
621// {7-0} [0,255] imm8 value.
622def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
623def postidx_imm8 : Operand<i32> {
624 let PrintMethod = "printPostIdxImm8Operand";
625 let ParserMatchClass = PostIdxImm8AsmOperand;
626 let MIOperandInfo = (ops i32imm);
627}
628
Owen Anderson154c41d2011-08-04 18:24:14 +0000629// postidx_imm8s4 := +/- [0,1020]
630//
631// 9 bit value:
632// {8} 1 is imm8 is non-negative. 0 otherwise.
633// {7-0} [0,255] imm8 value, scaled by 4.
634def postidx_imm8s4 : Operand<i32> {
635 let PrintMethod = "printPostIdxImm8s4Operand";
636 let MIOperandInfo = (ops i32imm);
637}
638
639
Jim Grosbach7ce05792011-08-03 23:50:40 +0000640// postidx_reg := +/- reg
641//
642def PostIdxRegAsmOperand : AsmOperandClass {
643 let Name = "PostIdxReg";
644 let ParserMethod = "parsePostIdxReg";
645}
646def postidx_reg : Operand<i32> {
647 let EncoderMethod = "getPostIdxRegOpValue";
648 let PrintMethod = "printAddrMode3OffsetOperand";
649 let ParserMatchClass = PostIdxRegAsmOperand;
650 let MIOperandInfo = (ops GPR, i32imm);
651}
652
653
Jim Grosbach3e556122010-10-26 22:37:02 +0000654// addrmode2 := reg +/- imm12
655// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000656//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// FIXME: addrmode2 should be refactored the rest of the way to always
658// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
659def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000660def addrmode2 : Operand<i32>,
661 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000662 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000663 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
666}
667
Owen Anderson793e7962011-07-26 20:54:26 +0000668def am2offset_reg : Operand<i32>,
669 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000670 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000671 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000672 let PrintMethod = "printAddrMode2OffsetOperand";
673 let MIOperandInfo = (ops GPR, i32imm);
674}
675
Jim Grosbach039c2e12011-08-04 23:01:30 +0000676// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
677// the GPR is purely vestigal at this point.
678def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000679def am2offset_imm : Operand<i32>,
680 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
681 [], [SDNPWantRoot]> {
682 let EncoderMethod = "getAddrMode2OffsetOpValue";
683 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000684 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000685 let MIOperandInfo = (ops GPR, i32imm);
686}
687
688
Evan Chenga8e29892007-01-19 07:51:42 +0000689// addrmode3 := reg +/- reg
690// addrmode3 := reg +/- imm8
691//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000692//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000693def addrmode3 : Operand<i32>,
694 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000695 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000696 let PrintMethod = "printAddrMode3Operand";
697 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
698}
699
700def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000701 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
702 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000703 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000704 let PrintMethod = "printAddrMode3OffsetOperand";
705 let MIOperandInfo = (ops GPR, i32imm);
706}
707
Jim Grosbache6913602010-11-03 01:01:43 +0000708// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000709//
Jim Grosbache6913602010-11-03 01:01:43 +0000710def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000711 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000712 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000713}
714
715// addrmode5 := reg +/- imm8*4
716//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000717def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000718def addrmode5 : Operand<i32>,
719 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
720 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000721 let EncoderMethod = "getAddrMode5OpValue";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000722 let ParserMatchClass = AddrMode5AsmOperand;
723 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000724}
725
Bob Wilsond3a07652011-02-07 17:43:09 +0000726// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000727//
728def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000729 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000730 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000731 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000732 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000733}
734
Bob Wilsonda525062011-02-25 06:42:42 +0000735def am6offset : Operand<i32>,
736 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
737 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000738 let PrintMethod = "printAddrMode6OffsetOperand";
739 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000740 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000741}
742
Mon P Wang183c6272011-05-09 17:47:27 +0000743// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
744// (single element from one lane) for size 32.
745def addrmode6oneL32 : Operand<i32>,
746 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
747 let PrintMethod = "printAddrMode6Operand";
748 let MIOperandInfo = (ops GPR:$addr, i32imm);
749 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
750}
751
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000752// Special version of addrmode6 to handle alignment encoding for VLD-dup
753// instructions, specifically VLD4-dup.
754def addrmode6dup : Operand<i32>,
755 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
756 let PrintMethod = "printAddrMode6Operand";
757 let MIOperandInfo = (ops GPR:$addr, i32imm);
758 let EncoderMethod = "getAddrMode6DupAddressOpValue";
759}
760
Evan Chenga8e29892007-01-19 07:51:42 +0000761// addrmodepc := pc + reg
762//
763def addrmodepc : Operand<i32>,
764 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
765 let PrintMethod = "printAddrModePCOperand";
766 let MIOperandInfo = (ops GPR, i32imm);
767}
768
Jim Grosbache39389a2011-08-02 18:07:32 +0000769// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000770//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000771def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbache39389a2011-08-02 18:07:32 +0000772def addr_offset_none : Operand<i32> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000773 let PrintMethod = "printAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000774 let ParserMatchClass = MemNoOffsetAsmOperand;
775 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000776}
777
Bob Wilson4f38b382009-08-21 21:58:55 +0000778def nohash_imm : Operand<i32> {
779 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000780}
781
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000782def CoprocNumAsmOperand : AsmOperandClass {
783 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000784 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000785}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000786def p_imm : Operand<i32> {
787 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000788 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000789}
790
Jim Grosbach1610a702011-07-25 20:06:30 +0000791def CoprocRegAsmOperand : AsmOperandClass {
792 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000793 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000794}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000795def c_imm : Operand<i32> {
796 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000797 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000798}
799
Evan Chenga8e29892007-01-19 07:51:42 +0000800//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000801
Evan Cheng37f25d92008-08-28 23:39:26 +0000802include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000803
804//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000805// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000806//
807
Evan Cheng3924f782008-08-29 07:36:24 +0000808/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000809/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000810multiclass AsI1_bin_irs<bits<4> opcod, string opc,
811 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000812 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000813 // The register-immediate version is re-materializable. This is useful
814 // in particular for taking the address of a local.
815 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000816 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
817 iii, opc, "\t$Rd, $Rn, $imm",
818 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
819 bits<4> Rd;
820 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000821 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000823 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000824 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000825 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000827 }
Jim Grosbach62547262010-10-11 18:51:51 +0000828 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
829 iir, opc, "\t$Rd, $Rn, $Rm",
830 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000831 bits<4> Rd;
832 bits<4> Rn;
833 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000834 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000835 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000836 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000837 let Inst{15-12} = Rd;
838 let Inst{11-4} = 0b00000000;
839 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000840 }
Owen Anderson92a20222011-07-21 18:54:16 +0000841
842 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000843 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000844 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000845 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000846 bits<4> Rd;
847 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000848 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000849 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000850 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000851 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000852 let Inst{11-5} = shift{11-5};
853 let Inst{4} = 0;
854 let Inst{3-0} = shift{3-0};
855 }
856
857 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000858 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000859 iis, opc, "\t$Rd, $Rn, $shift",
860 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
861 bits<4> Rd;
862 bits<4> Rn;
863 bits<12> shift;
864 let Inst{25} = 0;
865 let Inst{19-16} = Rn;
866 let Inst{15-12} = Rd;
867 let Inst{11-8} = shift{11-8};
868 let Inst{7} = 0;
869 let Inst{6-5} = shift{6-5};
870 let Inst{4} = 1;
871 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000872 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000873
874 // Assembly aliases for optional destination operand when it's the same
875 // as the source operand.
876 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
877 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
878 so_imm:$imm, pred:$p,
879 cc_out:$s)>,
880 Requires<[IsARM]>;
881 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
882 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
883 GPR:$Rm, pred:$p,
884 cc_out:$s)>,
885 Requires<[IsARM]>;
886 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000887 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
888 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000889 cc_out:$s)>,
890 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000891 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
892 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
893 so_reg_reg:$shift, pred:$p,
894 cc_out:$s)>,
895 Requires<[IsARM]>;
896
Evan Chenga8e29892007-01-19 07:51:42 +0000897}
898
Evan Cheng1e249e32009-06-25 20:59:23 +0000899/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000900/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000901let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000902multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
903 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
904 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000905 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
906 iii, opc, "\t$Rd, $Rn, $imm",
907 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
908 bits<4> Rd;
909 bits<4> Rn;
910 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000911 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000912 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000913 let Inst{19-16} = Rn;
914 let Inst{15-12} = Rd;
915 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000916 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000917 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
918 iir, opc, "\t$Rd, $Rn, $Rm",
919 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
920 bits<4> Rd;
921 bits<4> Rn;
922 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000923 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000924 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000925 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000926 let Inst{19-16} = Rn;
927 let Inst{15-12} = Rd;
928 let Inst{11-4} = 0b00000000;
929 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000930 }
Owen Anderson92a20222011-07-21 18:54:16 +0000931 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000932 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000934 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000935 bits<4> Rd;
936 bits<4> Rn;
937 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000938 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000940 let Inst{19-16} = Rn;
941 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000942 let Inst{11-5} = shift{11-5};
943 let Inst{4} = 0;
944 let Inst{3-0} = shift{3-0};
945 }
946
947 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000948 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000949 iis, opc, "\t$Rd, $Rn, $shift",
950 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
951 bits<4> Rd;
952 bits<4> Rn;
953 bits<12> shift;
954 let Inst{25} = 0;
955 let Inst{20} = 1;
956 let Inst{19-16} = Rn;
957 let Inst{15-12} = Rd;
958 let Inst{11-8} = shift{11-8};
959 let Inst{7} = 0;
960 let Inst{6-5} = shift{6-5};
961 let Inst{4} = 1;
962 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000963 }
Evan Cheng071a2792007-09-11 19:55:27 +0000964}
Evan Chengc85e8322007-07-05 07:13:32 +0000965}
966
967/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000968/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000969/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000970let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000971multiclass AI1_cmp_irs<bits<4> opcod, string opc,
972 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
973 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000974 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
975 opc, "\t$Rn, $imm",
976 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000977 bits<4> Rn;
978 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000979 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000980 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000981 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000982 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000983 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000984 }
985 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
986 opc, "\t$Rn, $Rm",
987 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000988 bits<4> Rn;
989 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000990 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000991 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000992 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000993 let Inst{19-16} = Rn;
994 let Inst{15-12} = 0b0000;
995 let Inst{11-4} = 0b00000000;
996 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000997 }
Owen Anderson92a20222011-07-21 18:54:16 +0000998 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +0000999 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001000 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001001 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001002 bits<4> Rn;
1003 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001004 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001005 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001006 let Inst{19-16} = Rn;
1007 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001008 let Inst{11-5} = shift{11-5};
1009 let Inst{4} = 0;
1010 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001011 }
Owen Anderson92a20222011-07-21 18:54:16 +00001012 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001013 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001014 opc, "\t$Rn, $shift",
1015 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1016 bits<4> Rn;
1017 bits<12> shift;
1018 let Inst{25} = 0;
1019 let Inst{20} = 1;
1020 let Inst{19-16} = Rn;
1021 let Inst{15-12} = 0b0000;
1022 let Inst{11-8} = shift{11-8};
1023 let Inst{7} = 0;
1024 let Inst{6-5} = shift{6-5};
1025 let Inst{4} = 1;
1026 let Inst{3-0} = shift{3-0};
1027 }
1028
Evan Cheng071a2792007-09-11 19:55:27 +00001029}
Evan Chenga8e29892007-01-19 07:51:42 +00001030}
1031
Evan Cheng576a3962010-09-25 00:49:35 +00001032/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001033/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001034/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001035class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1036 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1037 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1038 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1039 Requires<[IsARM, HasV6]> {
1040 bits<4> Rd;
1041 bits<4> Rm;
1042 bits<2> rot;
1043 let Inst{19-16} = 0b1111;
1044 let Inst{15-12} = Rd;
1045 let Inst{11-10} = rot;
1046 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001047}
1048
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001049class AI_ext_rrot_np<bits<8> opcod, string opc>
1050 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1051 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1052 Requires<[IsARM, HasV6]> {
1053 bits<2> rot;
1054 let Inst{19-16} = 0b1111;
1055 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001056}
1057
Evan Cheng576a3962010-09-25 00:49:35 +00001058/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001059/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001060class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1061 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1062 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1063 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1064 Requires<[IsARM, HasV6]> {
1065 bits<4> Rd;
1066 bits<4> Rm;
1067 bits<4> Rn;
1068 bits<2> rot;
1069 let Inst{19-16} = Rn;
1070 let Inst{15-12} = Rd;
1071 let Inst{11-10} = rot;
1072 let Inst{9-4} = 0b000111;
1073 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001074}
1075
Jim Grosbach70327412011-07-27 17:48:13 +00001076class AI_exta_rrot_np<bits<8> opcod, string opc>
1077 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1078 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1079 Requires<[IsARM, HasV6]> {
1080 bits<4> Rn;
1081 bits<2> rot;
1082 let Inst{19-16} = Rn;
1083 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001084}
1085
Evan Cheng62674222009-06-25 23:34:10 +00001086/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001087multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001088 string baseOpc, bit Commutable = 0> {
1089 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001090 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1091 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1092 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001093 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001094 bits<4> Rd;
1095 bits<4> Rn;
1096 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001097 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001098 let Inst{15-12} = Rd;
1099 let Inst{19-16} = Rn;
1100 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001101 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001102 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1103 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1104 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001105 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001106 bits<4> Rd;
1107 bits<4> Rn;
1108 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001109 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001110 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001111 let isCommutable = Commutable;
1112 let Inst{3-0} = Rm;
1113 let Inst{15-12} = Rd;
1114 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001115 }
Owen Anderson92a20222011-07-21 18:54:16 +00001116 def rsi : AsI1<opcod, (outs GPR:$Rd),
1117 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001118 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001119 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001120 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001121 bits<4> Rd;
1122 bits<4> Rn;
1123 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001124 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001125 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001126 let Inst{15-12} = Rd;
1127 let Inst{11-5} = shift{11-5};
1128 let Inst{4} = 0;
1129 let Inst{3-0} = shift{3-0};
1130 }
1131 def rsr : AsI1<opcod, (outs GPR:$Rd),
1132 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001133 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001134 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1135 Requires<[IsARM]> {
1136 bits<4> Rd;
1137 bits<4> Rn;
1138 bits<12> shift;
1139 let Inst{25} = 0;
1140 let Inst{19-16} = Rn;
1141 let Inst{15-12} = Rd;
1142 let Inst{11-8} = shift{11-8};
1143 let Inst{7} = 0;
1144 let Inst{6-5} = shift{6-5};
1145 let Inst{4} = 1;
1146 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001147 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001148 }
1149 // Assembly aliases for optional destination operand when it's the same
1150 // as the source operand.
1151 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1152 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1153 so_imm:$imm, pred:$p,
1154 cc_out:$s)>,
1155 Requires<[IsARM]>;
1156 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1157 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1158 GPR:$Rm, pred:$p,
1159 cc_out:$s)>,
1160 Requires<[IsARM]>;
1161 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001162 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1163 so_reg_imm:$shift, pred:$p,
1164 cc_out:$s)>,
1165 Requires<[IsARM]>;
1166 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1167 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1168 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001169 cc_out:$s)>,
1170 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001171}
1172
Jim Grosbache5165492009-11-09 00:11:35 +00001173// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001174// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1175let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001176multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001177 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001178 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001179 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001180 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001181 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001182 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1183 let isCommutable = Commutable;
1184 }
Owen Anderson92a20222011-07-21 18:54:16 +00001185 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001186 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001187 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1188 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1189 4, IIC_iALUsr,
1190 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001191}
Evan Chengc85e8322007-07-05 07:13:32 +00001192}
1193
Jim Grosbach3e556122010-10-26 22:37:02 +00001194let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001195multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001196 InstrItinClass iir, PatFrag opnode> {
1197 // Note: We use the complex addrmode_imm12 rather than just an input
1198 // GPR and a constrained immediate so that we can use this to match
1199 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001200 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001201 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1202 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001203 bits<4> Rt;
1204 bits<17> addr;
1205 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1206 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001207 let Inst{15-12} = Rt;
1208 let Inst{11-0} = addr{11-0}; // imm12
1209 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001210 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001211 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1212 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001213 bits<4> Rt;
1214 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001215 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001216 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1217 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001218 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001219 let Inst{11-0} = shift{11-0};
1220 }
1221}
1222}
1223
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001224multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001225 InstrItinClass iir, PatFrag opnode> {
1226 // Note: We use the complex addrmode_imm12 rather than just an input
1227 // GPR and a constrained immediate so that we can use this to match
1228 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001229 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001230 (ins GPR:$Rt, addrmode_imm12:$addr),
1231 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1232 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1233 bits<4> Rt;
1234 bits<17> addr;
1235 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1236 let Inst{19-16} = addr{16-13}; // Rn
1237 let Inst{15-12} = Rt;
1238 let Inst{11-0} = addr{11-0}; // imm12
1239 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001240 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001241 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1242 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1243 bits<4> Rt;
1244 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001245 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001246 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1247 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001248 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001249 let Inst{11-0} = shift{11-0};
1250 }
1251}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001252//===----------------------------------------------------------------------===//
1253// Instructions
1254//===----------------------------------------------------------------------===//
1255
Evan Chenga8e29892007-01-19 07:51:42 +00001256//===----------------------------------------------------------------------===//
1257// Miscellaneous Instructions.
1258//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001259
Evan Chenga8e29892007-01-19 07:51:42 +00001260/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1261/// the function. The first operand is the ID# for this instruction, the second
1262/// is the index into the MachineConstantPool that this is, the third is the
1263/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001264let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001265def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001266PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001267 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001268
Jim Grosbach4642ad32010-02-22 23:10:38 +00001269// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1270// from removing one half of the matched pairs. That breaks PEI, which assumes
1271// these will always be in pairs, and asserts if it finds otherwise. Better way?
1272let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001273def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001274PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001275 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001276
Jim Grosbach64171712010-02-16 21:07:46 +00001277def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001278PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001279 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001280}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001281
Johnny Chenf4d81052010-02-12 22:53:19 +00001282def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001283 [/* For disassembly only; pattern left blank */]>,
1284 Requires<[IsARM, HasV6T2]> {
1285 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001286 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001287 let Inst{7-0} = 0b00000000;
1288}
1289
Johnny Chenf4d81052010-02-12 22:53:19 +00001290def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1291 [/* For disassembly only; pattern left blank */]>,
1292 Requires<[IsARM, HasV6T2]> {
1293 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001294 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001295 let Inst{7-0} = 0b00000001;
1296}
1297
1298def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1299 [/* For disassembly only; pattern left blank */]>,
1300 Requires<[IsARM, HasV6T2]> {
1301 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001302 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001303 let Inst{7-0} = 0b00000010;
1304}
1305
1306def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1307 [/* For disassembly only; pattern left blank */]>,
1308 Requires<[IsARM, HasV6T2]> {
1309 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001310 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001311 let Inst{7-0} = 0b00000011;
1312}
1313
Johnny Chen2ec5e492010-02-22 21:50:40 +00001314def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001315 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001316 bits<4> Rd;
1317 bits<4> Rn;
1318 bits<4> Rm;
1319 let Inst{3-0} = Rm;
1320 let Inst{15-12} = Rd;
1321 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001322 let Inst{27-20} = 0b01101000;
1323 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001324 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001325}
1326
Johnny Chenf4d81052010-02-12 22:53:19 +00001327def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001328 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001329 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001330 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001331 let Inst{7-0} = 0b00000100;
1332}
1333
Johnny Chenc6f7b272010-02-11 18:12:29 +00001334// The i32imm operand $val can be used by a debugger to store more information
1335// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001336def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1337 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001338 bits<16> val;
1339 let Inst{3-0} = val{3-0};
1340 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001341 let Inst{27-20} = 0b00010010;
1342 let Inst{7-4} = 0b0111;
1343}
1344
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001345// Change Processor State
1346// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001347class CPS<dag iops, string asm_ops>
1348 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001349 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001350 bits<2> imod;
1351 bits<3> iflags;
1352 bits<5> mode;
1353 bit M;
1354
Johnny Chenb98e1602010-02-12 18:55:33 +00001355 let Inst{31-28} = 0b1111;
1356 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001357 let Inst{19-18} = imod;
1358 let Inst{17} = M; // Enabled if mode is set;
1359 let Inst{16} = 0;
1360 let Inst{8-6} = iflags;
1361 let Inst{5} = 0;
1362 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001363}
1364
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001365let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001366 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001367 "$imod\t$iflags, $mode">;
1368let mode = 0, M = 0 in
1369 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1370
1371let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001372 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001373
Johnny Chenb92a23f2010-02-21 04:42:01 +00001374// Preload signals the memory system of possible future data/instruction access.
1375// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001376multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001377
Evan Chengdfed19f2010-11-03 06:34:55 +00001378 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001379 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001380 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001381 bits<4> Rt;
1382 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001383 let Inst{31-26} = 0b111101;
1384 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001385 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001386 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001387 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001388 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001389 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001390 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001391 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001392 }
1393
Evan Chengdfed19f2010-11-03 06:34:55 +00001394 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001395 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001396 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001397 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001398 let Inst{31-26} = 0b111101;
1399 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001400 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001401 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001402 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001403 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001404 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001405 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001406 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001407 }
1408}
1409
Evan Cheng416941d2010-11-04 05:19:35 +00001410defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1411defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1412defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001413
Jim Grosbach53a89d62011-07-22 17:46:13 +00001414def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001415 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001416 bits<1> end;
1417 let Inst{31-10} = 0b1111000100000001000000;
1418 let Inst{9} = end;
1419 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001420}
1421
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001422def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1423 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001424 bits<4> opt;
1425 let Inst{27-4} = 0b001100100000111100001111;
1426 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001427}
1428
Johnny Chenba6e0332010-02-11 17:14:31 +00001429// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001430let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001431def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001432 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001433 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001434 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001435}
1436
Evan Cheng12c3a532008-11-06 17:48:05 +00001437// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001438let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001439def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001440 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001441 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001442
Evan Cheng325474e2008-01-07 23:56:57 +00001443let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001444def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001445 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001446 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001447
Jim Grosbach53694262010-11-18 01:15:56 +00001448def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001449 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001450 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001451
Jim Grosbach53694262010-11-18 01:15:56 +00001452def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001453 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001454 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001455
Jim Grosbach53694262010-11-18 01:15:56 +00001456def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001457 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001458 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001459
Jim Grosbach53694262010-11-18 01:15:56 +00001460def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001461 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001462 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001463}
Chris Lattner13c63102008-01-06 05:55:01 +00001464let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001465def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001466 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001467
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001468def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001469 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001470 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001471
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001472def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001473 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001474}
Evan Cheng12c3a532008-11-06 17:48:05 +00001475} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001476
Evan Chenge07715c2009-06-23 05:25:29 +00001477
1478// LEApcrel - Load a pc-relative address into a register without offending the
1479// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001480let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001481// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001482// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1483// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001484def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001485 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001486 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001487 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001488 let Inst{27-25} = 0b001;
1489 let Inst{20} = 0;
1490 let Inst{19-16} = 0b1111;
1491 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001492 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001493}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001494def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001495 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001496
1497def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1498 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001499 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001500
Evan Chenga8e29892007-01-19 07:51:42 +00001501//===----------------------------------------------------------------------===//
1502// Control Flow Instructions.
1503//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001504
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001505let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1506 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001507 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001508 "bx", "\tlr", [(ARMretflag)]>,
1509 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001510 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001511 }
1512
1513 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001514 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001515 "mov", "\tpc, lr", [(ARMretflag)]>,
1516 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001517 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001518 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001519}
Rafael Espindola27185192006-09-29 21:20:16 +00001520
Bob Wilson04ea6e52009-10-28 00:37:03 +00001521// Indirect branches
1522let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001523 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001524 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001525 [(brind GPR:$dst)]>,
1526 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001527 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001528 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001529 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001530 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001531
Jim Grosbachd447ac62011-07-13 20:21:31 +00001532 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1533 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001534 Requires<[IsARM, HasV4T]> {
1535 bits<4> dst;
1536 let Inst{27-4} = 0b000100101111111111110001;
1537 let Inst{3-0} = dst;
1538 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001539}
1540
Evan Cheng1e0eab12010-11-29 22:43:27 +00001541// All calls clobber the non-callee saved registers. SP is marked as
1542// a use to prevent stack-pointer assignments that appear immediately
1543// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001544let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001545 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001546 // FIXME: Do we really need a non-predicated version? If so, it should
1547 // at least be a pseudo instruction expanding to the predicated version
1548 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001549 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001550 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001551 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001552 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001553 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001554 Requires<[IsARM, IsNotDarwin]> {
1555 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001556 bits<24> func;
1557 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001558 }
Evan Cheng277f0742007-06-19 21:05:09 +00001559
Jason W Kim685c3502011-02-04 19:47:15 +00001560 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001561 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001562 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001563 Requires<[IsARM, IsNotDarwin]> {
1564 bits<24> func;
1565 let Inst{23-0} = func;
1566 }
Evan Cheng277f0742007-06-19 21:05:09 +00001567
Evan Chenga8e29892007-01-19 07:51:42 +00001568 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001569 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001570 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001571 [(ARMcall GPR:$func)]>,
1572 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001573 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001574 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001575 let Inst{3-0} = func;
1576 }
1577
1578 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1579 IIC_Br, "blx", "\t$func",
1580 [(ARMcall_pred GPR:$func)]>,
1581 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1582 bits<4> func;
1583 let Inst{27-4} = 0b000100101111111111110011;
1584 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001585 }
1586
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001587 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001588 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001589 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001590 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001591 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001592
1593 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001594 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001595 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001597}
1598
David Goodwin1a8f36e2009-08-12 18:31:53 +00001599let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001600 // On Darwin R9 is call-clobbered.
1601 // R7 is marked as a use to prevent frame-pointer assignments from being
1602 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001603 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001604 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001605 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001606 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001607 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1608 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001609
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001610 def BLr9_pred : ARMPseudoExpand<(outs),
1611 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001612 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001613 [(ARMcall_pred tglobaladdr:$func)],
1614 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001615 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001616
1617 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001618 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001619 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001620 [(ARMcall GPR:$func)],
1621 (BLX GPR:$func)>,
1622 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001623
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001624 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001625 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001626 [(ARMcall_pred GPR:$func)],
1627 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001628 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001629
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001630 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001631 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001632 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001633 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001634 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001635
1636 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001637 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001638 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001639 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001640}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001641
David Goodwin1a8f36e2009-08-12 18:31:53 +00001642let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001643 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1644 // a two-value operand where a dag node expects two operands. :(
1645 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1646 IIC_Br, "b", "\t$target",
1647 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1648 bits<24> target;
1649 let Inst{23-0} = target;
1650 }
1651
Evan Chengaeafca02007-05-16 07:45:54 +00001652 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001653 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001654 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001655 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1656 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001657 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001658 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001659 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001660
Jim Grosbach2dc77682010-11-29 18:37:44 +00001661 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1662 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001663 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001664 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001665 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001666 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1667 // into i12 and rs suffixed versions.
1668 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001669 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001670 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001671 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001672 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001673 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001674 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001675 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001676 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001677 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001678 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001679 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001680
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001681}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001682
Jim Grosbachcf121c32011-07-28 21:57:55 +00001683// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001684def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001685 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001686 Requires<[IsARM, HasV5T]> {
1687 let Inst{31-25} = 0b1111101;
1688 bits<25> target;
1689 let Inst{23-0} = target{24-1};
1690 let Inst{24} = target{0};
1691}
1692
Jim Grosbach898e7e22011-07-13 20:25:01 +00001693// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001694def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001695 [/* pattern left blank */]> {
1696 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001697 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001698 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001699 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001700 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001701}
1702
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001703// Tail calls.
1704
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001705let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1706 // Darwin versions.
1707 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1708 Uses = [SP] in {
1709 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1710 IIC_Br, []>, Requires<[IsDarwin]>;
1711
1712 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1713 IIC_Br, []>, Requires<[IsDarwin]>;
1714
Jim Grosbach245f5e82011-07-08 18:50:22 +00001715 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001716 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001717 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1718 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001719
Jim Grosbach245f5e82011-07-08 18:50:22 +00001720 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001722 (BX GPR:$dst)>,
1723 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001724
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001725 }
1726
1727 // Non-Darwin versions (the difference is R9).
1728 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1729 Uses = [SP] in {
1730 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1731 IIC_Br, []>, Requires<[IsNotDarwin]>;
1732
1733 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1734 IIC_Br, []>, Requires<[IsNotDarwin]>;
1735
Jim Grosbach245f5e82011-07-08 18:50:22 +00001736 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001737 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001738 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1739 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001740
Jim Grosbach245f5e82011-07-08 18:50:22 +00001741 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001742 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001743 (BX GPR:$dst)>,
1744 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001745 }
1746}
1747
1748
1749
1750
1751
Johnny Chen0296f3e2010-02-16 21:59:54 +00001752// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001753def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1754 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001755 bits<4> opt;
1756 let Inst{23-4} = 0b01100000000000000111;
1757 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001758}
1759
Jim Grosbached838482011-07-26 16:24:27 +00001760// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001761let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001762def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001763 bits<24> svc;
1764 let Inst{23-0} = svc;
1765}
Johnny Chen85d5a892010-02-10 18:02:25 +00001766}
1767
Jim Grosbach5a287482011-07-29 17:51:39 +00001768// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001769class SRSI<bit wb, string asm>
1770 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1771 NoItinerary, asm, "", []> {
1772 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001773 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001774 let Inst{27-25} = 0b100;
1775 let Inst{22} = 1;
1776 let Inst{21} = wb;
1777 let Inst{20} = 0;
1778 let Inst{19-16} = 0b1101; // SP
1779 let Inst{15-5} = 0b00000101000;
1780 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001781}
1782
Jim Grosbache1cf5902011-07-29 20:26:09 +00001783def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1784 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001785}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001786def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1787 let Inst{24-23} = 0;
1788}
1789def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1790 let Inst{24-23} = 0b10;
1791}
1792def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1793 let Inst{24-23} = 0b10;
1794}
1795def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1796 let Inst{24-23} = 0b01;
1797}
1798def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1799 let Inst{24-23} = 0b01;
1800}
1801def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1802 let Inst{24-23} = 0b11;
1803}
1804def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1805 let Inst{24-23} = 0b11;
1806}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001807
Jim Grosbach5a287482011-07-29 17:51:39 +00001808// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001809class RFEI<bit wb, string asm>
1810 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1811 NoItinerary, asm, "", []> {
1812 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001813 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001814 let Inst{27-25} = 0b100;
1815 let Inst{22} = 0;
1816 let Inst{21} = wb;
1817 let Inst{20} = 1;
1818 let Inst{19-16} = Rn;
1819 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001820}
1821
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001822def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1823 let Inst{24-23} = 0;
1824}
1825def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1826 let Inst{24-23} = 0;
1827}
1828def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1829 let Inst{24-23} = 0b10;
1830}
1831def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1832 let Inst{24-23} = 0b10;
1833}
1834def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1835 let Inst{24-23} = 0b01;
1836}
1837def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1838 let Inst{24-23} = 0b01;
1839}
1840def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1841 let Inst{24-23} = 0b11;
1842}
1843def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1844 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001845}
1846
Evan Chenga8e29892007-01-19 07:51:42 +00001847//===----------------------------------------------------------------------===//
1848// Load / store Instructions.
1849//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001850
Evan Chenga8e29892007-01-19 07:51:42 +00001851// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001852
1853
Evan Cheng7e2fe912010-10-28 06:47:08 +00001854defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001855 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001856defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001857 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001858defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001859 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001860defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001861 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001862
Evan Chengfa775d02007-03-19 07:20:03 +00001863// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001864let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001865 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001866def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001867 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1868 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001869 bits<4> Rt;
1870 bits<17> addr;
1871 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1872 let Inst{19-16} = 0b1111;
1873 let Inst{15-12} = Rt;
1874 let Inst{11-0} = addr{11-0}; // imm12
1875}
Evan Chengfa775d02007-03-19 07:20:03 +00001876
Evan Chenga8e29892007-01-19 07:51:42 +00001877// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001878def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001879 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1880 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001881
Evan Chenga8e29892007-01-19 07:51:42 +00001882// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001883def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001884 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1885 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001886
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001887def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001888 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1889 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001890
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001891let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001892// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001893def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1894 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001895 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001896 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001897}
Rafael Espindolac391d162006-10-23 20:34:27 +00001898
Evan Chenga8e29892007-01-19 07:51:42 +00001899// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001900multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001901 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1902 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001903 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1904 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001905 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001906 // {12} isAdd
1907 // {11-0} imm12/Rm
1908 bits<18> addr;
1909 let Inst{25} = addr{13};
1910 let Inst{23} = addr{12};
1911 let Inst{19-16} = addr{17-14};
1912 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001913 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001914 }
Owen Anderson793e7962011-07-26 20:54:26 +00001915
1916 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001917 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00001918 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001919 opc, "\t$Rt, $addr, $offset",
1920 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00001921 // {12} isAdd
1922 // {11-0} imm12/Rm
1923 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001924 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001925 let Inst{25} = 1;
1926 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001927 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001928 let Inst{11-0} = offset{11-0};
1929 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
1930 }
1931
1932 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001933 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001934 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001935 opc, "\t$Rt, $addr, $offset",
1936 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001937 // {12} isAdd
1938 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001939 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001940 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001941 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001942 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001943 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001944 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001945 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001946 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001947}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001948
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001949let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001950defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1951defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001952}
Rafael Espindola450856d2006-12-12 00:37:38 +00001953
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001954multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001955 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001956 (ins addrmode3:$addr), IndexModePre,
1957 LdMiscFrm, itin,
1958 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1959 bits<14> addr;
1960 let Inst{23} = addr{8}; // U bit
1961 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1962 let Inst{19-16} = addr{12-9}; // Rn
1963 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1964 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1965 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001966 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001967 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1968 LdMiscFrm, itin,
1969 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001970 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001971 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001972 let Inst{23} = offset{8}; // U bit
1973 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001974 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001975 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1976 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001977 }
1978}
Rafael Espindola4e307642006-09-08 16:59:47 +00001979
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001980let mayLoad = 1, neverHasSideEffects = 1 in {
1981defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1982defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1983defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001984let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001985def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001986 (ins addrmode3:$addr), IndexModePre,
1987 LdMiscFrm, IIC_iLoad_d_ru,
1988 "ldrd", "\t$Rt, $Rt2, $addr!",
1989 "$addr.base = $Rn_wb", []> {
1990 bits<14> addr;
1991 let Inst{23} = addr{8}; // U bit
1992 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1993 let Inst{19-16} = addr{12-9}; // Rn
1994 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1995 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00001996 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001997}
Owen Andersonaa3402e2011-07-28 17:18:57 +00001998def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001999 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2000 LdMiscFrm, IIC_iLoad_d_ru,
2001 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
2002 "$Rn = $Rn_wb", []> {
2003 bits<10> offset;
2004 bits<4> Rn;
2005 let Inst{23} = offset{8}; // U bit
2006 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2007 let Inst{19-16} = Rn;
2008 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2009 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002010 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002011}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002012} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002013} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002014
Johnny Chenadb561d2010-02-18 03:27:42 +00002015// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002016let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002017def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2018 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2019 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2020 // {17-14} Rn
2021 // {13} 1 == Rm, 0 == imm12
2022 // {12} isAdd
2023 // {11-0} imm12/Rm
2024 bits<18> addr;
2025 let Inst{25} = addr{13};
2026 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002027 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002028 let Inst{19-16} = addr{17-14};
2029 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002030 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002031}
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002032def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$base_wb),
2033 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2034 "ldrbt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2035 // {17-14} Rn
2036 // {13} 1 == Rm, 0 == imm12
2037 // {12} isAdd
2038 // {11-0} imm12/Rm
2039 bits<18> addr;
2040 let Inst{25} = addr{13};
2041 let Inst{23} = addr{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002042 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002043 let Inst{19-16} = addr{17-14};
2044 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002045 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chenadb561d2010-02-18 03:27:42 +00002046}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002047
2048multiclass AI3ldrT<bits<4> op, string opc> {
2049 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2050 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2051 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2052 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2053 bits<9> offset;
2054 let Inst{23} = offset{8};
2055 let Inst{22} = 1;
2056 let Inst{11-8} = offset{7-4};
2057 let Inst{3-0} = offset{3-0};
2058 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2059 }
2060 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2061 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2062 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2063 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2064 bits<5> Rm;
2065 let Inst{23} = Rm{4};
2066 let Inst{22} = 0;
2067 let Inst{11-8} = 0;
2068 let Inst{3-0} = Rm{3-0};
2069 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2070 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002071}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002072
2073defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2074defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2075defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002076}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002077
Evan Chenga8e29892007-01-19 07:51:42 +00002078// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002079
2080// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002081def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002082 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2083 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002084
Evan Chenga8e29892007-01-19 07:51:42 +00002085// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002086let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2087def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002088 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002089 "strd", "\t$Rt, $src2, $addr", []>,
2090 Requires<[IsARM, HasV5TE]> {
2091 let Inst{21} = 0;
2092}
Evan Chenga8e29892007-01-19 07:51:42 +00002093
2094// Indexed stores
Owen Anderson793e7962011-07-26 20:54:26 +00002095def STR_PRE_REG : AI2stridx_reg<0, 1, (outs GPR:$Rn_wb),
2096 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002097 IndexModePre, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002098 "str", "\t$Rt, [$Rn, $offset]!",
2099 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002100 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002101 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2102def STR_PRE_IMM : AI2stridx_imm<0, 1, (outs GPR:$Rn_wb),
2103 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2104 IndexModePre, StFrm, IIC_iStore_ru,
2105 "str", "\t$Rt, [$Rn, $offset]!",
2106 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2107 [(set GPR:$Rn_wb,
2108 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002109
Owen Anderson793e7962011-07-26 20:54:26 +00002110
2111
2112def STR_POST_REG : AI2stridx_reg<0, 0, (outs GPR:$Rn_wb),
2113 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002114 IndexModePost, StFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002115 "str", "\t$Rt, [$Rn], $offset",
2116 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002117 [(set GPR:$Rn_wb,
Owen Anderson793e7962011-07-26 20:54:26 +00002118 (post_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2119def STR_POST_IMM : AI2stridx_imm<0, 0, (outs GPR:$Rn_wb),
2120 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2121 IndexModePost, StFrm, IIC_iStore_ru,
2122 "str", "\t$Rt, [$Rn], $offset",
2123 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2124 [(set GPR:$Rn_wb,
2125 (post_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002126
Owen Anderson793e7962011-07-26 20:54:26 +00002127
2128def STRB_PRE_REG : AI2stridx_reg<1, 1, (outs GPR:$Rn_wb),
2129 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002130 IndexModePre, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002131 "strb", "\t$Rt, [$Rn, $offset]!",
2132 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002133 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002134 GPR:$Rn, am2offset_reg:$offset))]>;
2135def STRB_PRE_IMM : AI2stridx_imm<1, 1, (outs GPR:$Rn_wb),
2136 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2137 IndexModePre, StFrm, IIC_iStore_bh_ru,
2138 "strb", "\t$Rt, [$Rn, $offset]!",
2139 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2140 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
2141 GPR:$Rn, am2offset_imm:$offset))]>;
2142
2143def STRB_POST_REG: AI2stridx_reg<1, 0, (outs GPR:$Rn_wb),
2144 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset),
Jim Grosbacha1b41752010-11-19 22:06:57 +00002145 IndexModePost, StFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002146 "strb", "\t$Rt, [$Rn], $offset",
2147 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbacha1b41752010-11-19 22:06:57 +00002148 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
Owen Anderson793e7962011-07-26 20:54:26 +00002149 GPR:$Rn, am2offset_reg:$offset))]>;
2150def STRB_POST_IMM: AI2stridx_imm<1, 0, (outs GPR:$Rn_wb),
2151 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset),
2152 IndexModePost, StFrm, IIC_iStore_bh_ru,
2153 "strb", "\t$Rt, [$Rn], $offset",
2154 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
2155 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
2156 GPR:$Rn, am2offset_imm:$offset))]>;
2157
Jim Grosbacha1b41752010-11-19 22:06:57 +00002158
Jim Grosbach2dc77682010-11-29 18:37:44 +00002159def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2160 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2161 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002162 "strh", "\t$Rt, [$Rn, $offset]!",
2163 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002164 [(set GPR:$Rn_wb,
2165 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002166
Jim Grosbach2dc77682010-11-29 18:37:44 +00002167def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2168 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2169 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002170 "strh", "\t$Rt, [$Rn], $offset",
2171 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002172 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2173 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002174
Johnny Chen39a4bb32010-02-18 22:31:18 +00002175// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002176let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002177def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2178 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002179 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002180 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002181 "$base = $base_wb", []> {
2182 bits<4> src1;
2183 bits<4> base;
2184 bits<10> offset;
2185 let Inst{23} = offset{8}; // U bit
2186 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2187 let Inst{19-16} = base;
2188 let Inst{15-12} = src1;
2189 let Inst{11-8} = offset{7-4};
2190 let Inst{3-0} = offset{3-0};
2191
2192 let DecoderMethod = "DecodeAddrMode3Instruction";
2193}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002194
2195// For disassembly only
2196def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2197 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002198 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002199 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002200 "$base = $base_wb", []> {
2201 bits<4> src1;
2202 bits<4> base;
2203 bits<10> offset;
2204 let Inst{23} = offset{8}; // U bit
2205 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2206 let Inst{19-16} = base;
2207 let Inst{15-12} = src1;
2208 let Inst{11-8} = offset{7-4};
2209 let Inst{3-0} = offset{3-0};
2210
2211 let DecoderMethod = "DecodeAddrMode3Instruction";
2212}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002213} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002214
Jim Grosbach7ce05792011-08-03 23:50:40 +00002215// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002216
Owen Anderson06470312011-07-27 20:29:48 +00002217def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2218 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002219 IndexModePost, StFrm, IIC_iStore_ru,
2220 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002221 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002222 let Inst{25} = 1;
2223 let Inst{21} = 1; // overwrite
2224 let Inst{4} = 0;
2225 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2226}
2227
2228def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2229 (ins GPR:$Rt, addrmode_imm12:$addr),
2230 IndexModePost, StFrm, IIC_iStore_ru,
2231 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2232 [/* For disassembly only; pattern left blank */]> {
2233 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002234 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002235 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002236}
2237
Owen Anderson06470312011-07-27 20:29:48 +00002238
2239def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2240 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002241 IndexModePost, StFrm, IIC_iStore_bh_ru,
2242 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2243 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002244 let Inst{25} = 1;
2245 let Inst{21} = 1; // overwrite
2246 let Inst{4} = 0;
2247 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2248}
2249
2250def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2251 (ins GPR:$Rt, addrmode_imm12:$addr),
2252 IndexModePost, StFrm, IIC_iStore_bh_ru,
2253 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2254 [/* For disassembly only; pattern left blank */]> {
2255 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002256 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002257 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002258}
2259
Jim Grosbach7ce05792011-08-03 23:50:40 +00002260multiclass AI3strT<bits<4> op, string opc> {
2261 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2262 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2263 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2264 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2265 bits<9> offset;
2266 let Inst{23} = offset{8};
2267 let Inst{22} = 1;
2268 let Inst{11-8} = offset{7-4};
2269 let Inst{3-0} = offset{3-0};
2270 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2271 }
2272 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2273 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2274 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2275 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2276 bits<5> Rm;
2277 let Inst{23} = Rm{4};
2278 let Inst{22} = 0;
2279 let Inst{11-8} = 0;
2280 let Inst{3-0} = Rm{3-0};
2281 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2282 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002283}
2284
Jim Grosbach7ce05792011-08-03 23:50:40 +00002285
2286defm STRHT : AI3strT<0b1011, "strht">;
2287
2288
Evan Chenga8e29892007-01-19 07:51:42 +00002289//===----------------------------------------------------------------------===//
2290// Load / store multiple Instructions.
2291//
2292
Bill Wendling6c470b82010-11-13 09:09:38 +00002293multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2294 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002295 // IA is the default, so no need for an explicit suffix on the
2296 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002297 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002298 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2299 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002300 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002301 let Inst{24-23} = 0b01; // Increment After
2302 let Inst{21} = 0; // No writeback
2303 let Inst{20} = L_bit;
2304 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002305 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002306 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2307 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002308 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002309 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002310 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002311 let Inst{20} = L_bit;
2312 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002313 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002314 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2315 IndexModeNone, f, itin,
2316 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2317 let Inst{24-23} = 0b00; // Decrement After
2318 let Inst{21} = 0; // No writeback
2319 let Inst{20} = L_bit;
2320 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002321 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002322 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2323 IndexModeUpd, f, itin_upd,
2324 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2325 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002326 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002327 let Inst{20} = L_bit;
2328 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002329 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002330 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2331 IndexModeNone, f, itin,
2332 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2333 let Inst{24-23} = 0b10; // Decrement Before
2334 let Inst{21} = 0; // No writeback
2335 let Inst{20} = L_bit;
2336 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002337 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002338 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2339 IndexModeUpd, f, itin_upd,
2340 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2341 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002342 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002343 let Inst{20} = L_bit;
2344 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002345 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002346 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2347 IndexModeNone, f, itin,
2348 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2349 let Inst{24-23} = 0b11; // Increment Before
2350 let Inst{21} = 0; // No writeback
2351 let Inst{20} = L_bit;
2352 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002353 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002354 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2355 IndexModeUpd, f, itin_upd,
2356 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2357 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002358 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002359 let Inst{20} = L_bit;
2360 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002361}
Bill Wendling6c470b82010-11-13 09:09:38 +00002362
Bill Wendlingc93989a2010-11-13 11:20:05 +00002363let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002364
2365let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2366defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2367
2368let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2369defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2370
2371} // neverHasSideEffects
2372
Bill Wendling73fe34a2010-11-16 01:16:36 +00002373// FIXME: remove when we have a way to marking a MI with these properties.
2374// FIXME: Should pc be an implicit operand like PICADD, etc?
2375let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2376 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002377def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2378 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002379 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002380 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002381 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002382
Evan Chenga8e29892007-01-19 07:51:42 +00002383//===----------------------------------------------------------------------===//
2384// Move Instructions.
2385//
2386
Evan Chengcd799b92009-06-12 20:46:18 +00002387let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002388def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2389 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2390 bits<4> Rd;
2391 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002392
Johnny Chen103bf952011-04-01 23:30:25 +00002393 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002394 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002395 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002396 let Inst{3-0} = Rm;
2397 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002398}
2399
Dale Johannesen38d5f042010-06-15 22:24:08 +00002400// A version for the smaller set of tail call registers.
2401let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002402def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002403 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2404 bits<4> Rd;
2405 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002406
Dale Johannesen38d5f042010-06-15 22:24:08 +00002407 let Inst{11-4} = 0b00000000;
2408 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002409 let Inst{3-0} = Rm;
2410 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002411}
2412
Owen Anderson152d4a42011-07-21 23:38:37 +00002413def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2414 DPSoRegRegFrm, IIC_iMOVsr,
2415 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002416 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002417 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002418 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002419 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002420 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002421 let Inst{11-8} = src{11-8};
2422 let Inst{7} = 0;
2423 let Inst{6-5} = src{6-5};
2424 let Inst{4} = 1;
2425 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002426 let Inst{25} = 0;
2427}
Evan Chenga2515702007-03-19 07:09:02 +00002428
Owen Anderson152d4a42011-07-21 23:38:37 +00002429def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2430 DPSoRegImmFrm, IIC_iMOVsr,
2431 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2432 UnaryDP {
2433 bits<4> Rd;
2434 bits<12> src;
2435 let Inst{15-12} = Rd;
2436 let Inst{19-16} = 0b0000;
2437 let Inst{11-5} = src{11-5};
2438 let Inst{4} = 0;
2439 let Inst{3-0} = src{3-0};
2440 let Inst{25} = 0;
2441}
2442
2443
2444
Evan Chengc4af4632010-11-17 20:13:28 +00002445let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002446def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2447 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002448 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002449 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002450 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002451 let Inst{15-12} = Rd;
2452 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002453 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002454}
2455
Evan Chengc4af4632010-11-17 20:13:28 +00002456let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002457def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002458 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002459 "movw", "\t$Rd, $imm",
2460 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002461 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002462 bits<4> Rd;
2463 bits<16> imm;
2464 let Inst{15-12} = Rd;
2465 let Inst{11-0} = imm{11-0};
2466 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002467 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002468 let Inst{25} = 1;
2469}
2470
Jim Grosbachffa32252011-07-19 19:13:28 +00002471def : InstAlias<"mov${p} $Rd, $imm",
2472 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2473 Requires<[IsARM]>;
2474
Evan Cheng53519f02011-01-21 18:55:51 +00002475def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2476 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002477
2478let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002479def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002480 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002481 "movt", "\t$Rd, $imm",
2482 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002483 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002484 lo16AllZero:$imm))]>, UnaryDP,
2485 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002486 bits<4> Rd;
2487 bits<16> imm;
2488 let Inst{15-12} = Rd;
2489 let Inst{11-0} = imm{11-0};
2490 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002491 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002492 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002493}
Evan Cheng13ab0202007-07-10 18:08:01 +00002494
Evan Cheng53519f02011-01-21 18:55:51 +00002495def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2496 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002497
2498} // Constraints
2499
Evan Cheng20956592009-10-21 08:15:52 +00002500def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2501 Requires<[IsARM, HasV6T2]>;
2502
David Goodwinca01a8d2009-09-01 18:32:09 +00002503let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002504def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002505 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2506 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002507
2508// These aren't really mov instructions, but we have to define them this way
2509// due to flag operands.
2510
Evan Cheng071a2792007-09-11 19:55:27 +00002511let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002512def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002513 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2514 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002515def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002516 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2517 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002518}
Evan Chenga8e29892007-01-19 07:51:42 +00002519
Evan Chenga8e29892007-01-19 07:51:42 +00002520//===----------------------------------------------------------------------===//
2521// Extend Instructions.
2522//
2523
2524// Sign extenders
2525
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002526def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002527 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002528def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002529 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002530
Jim Grosbach70327412011-07-27 17:48:13 +00002531def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002532 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002533def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002534 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002535
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002536def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002537
Jim Grosbach70327412011-07-27 17:48:13 +00002538def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002539
2540// Zero extenders
2541
2542let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002543def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002544 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002545def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002546 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002547def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002548 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002549
Jim Grosbach542f6422010-07-28 23:25:44 +00002550// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2551// The transformation should probably be done as a combiner action
2552// instead so we can include a check for masking back in the upper
2553// eight bits of the source into the lower eight bits of the result.
2554//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002555// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002556def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002557 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002558
Jim Grosbach70327412011-07-27 17:48:13 +00002559def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002560 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002561def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002562 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002563}
2564
Evan Chenga8e29892007-01-19 07:51:42 +00002565// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002566def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002567
Evan Chenga8e29892007-01-19 07:51:42 +00002568
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002569def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002570 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002571 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002572 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002573 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002574 bits<4> Rd;
2575 bits<4> Rn;
2576 bits<5> lsb;
2577 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002578 let Inst{27-21} = 0b0111101;
2579 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002580 let Inst{20-16} = width;
2581 let Inst{15-12} = Rd;
2582 let Inst{11-7} = lsb;
2583 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002584}
2585
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002586def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002587 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002588 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002589 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002590 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002591 bits<4> Rd;
2592 bits<4> Rn;
2593 bits<5> lsb;
2594 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002595 let Inst{27-21} = 0b0111111;
2596 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002597 let Inst{20-16} = width;
2598 let Inst{15-12} = Rd;
2599 let Inst{11-7} = lsb;
2600 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002601}
2602
Evan Chenga8e29892007-01-19 07:51:42 +00002603//===----------------------------------------------------------------------===//
2604// Arithmetic Instructions.
2605//
2606
Jim Grosbach26421962008-10-14 20:36:24 +00002607defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002608 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002609 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002610defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002611 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002612 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002613
Evan Chengc85e8322007-07-05 07:13:32 +00002614// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002615defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002616 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002617 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2618defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002619 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002620 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002621
Evan Cheng62674222009-06-25 23:34:10 +00002622defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002623 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2624 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002625defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002626 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2627 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002628
2629// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002630let usesCustomInserter = 1 in {
2631defm ADCS : AI1_adde_sube_s_irs<
2632 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2633defm SBCS : AI1_adde_sube_s_irs<
2634 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2635}
Evan Chenga8e29892007-01-19 07:51:42 +00002636
Jim Grosbach84760882010-10-15 18:42:41 +00002637def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2638 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2639 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2640 bits<4> Rd;
2641 bits<4> Rn;
2642 bits<12> imm;
2643 let Inst{25} = 1;
2644 let Inst{15-12} = Rd;
2645 let Inst{19-16} = Rn;
2646 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002647}
Evan Cheng13ab0202007-07-10 18:08:01 +00002648
Bob Wilsoncff71782010-08-05 18:23:43 +00002649// The reg/reg form is only defined for the disassembler; for codegen it is
2650// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002651def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2652 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002653 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002654 bits<4> Rd;
2655 bits<4> Rn;
2656 bits<4> Rm;
2657 let Inst{11-4} = 0b00000000;
2658 let Inst{25} = 0;
2659 let Inst{3-0} = Rm;
2660 let Inst{15-12} = Rd;
2661 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002662}
2663
Owen Anderson92a20222011-07-21 18:54:16 +00002664def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002665 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002666 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002667 bits<4> Rd;
2668 bits<4> Rn;
2669 bits<12> shift;
2670 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002671 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002672 let Inst{15-12} = Rd;
2673 let Inst{11-5} = shift{11-5};
2674 let Inst{4} = 0;
2675 let Inst{3-0} = shift{3-0};
2676}
2677
2678def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002679 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002680 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2681 bits<4> Rd;
2682 bits<4> Rn;
2683 bits<12> shift;
2684 let Inst{25} = 0;
2685 let Inst{19-16} = Rn;
2686 let Inst{15-12} = Rd;
2687 let Inst{11-8} = shift{11-8};
2688 let Inst{7} = 0;
2689 let Inst{6-5} = shift{6-5};
2690 let Inst{4} = 1;
2691 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002692}
Evan Chengc85e8322007-07-05 07:13:32 +00002693
2694// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002695// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2696let usesCustomInserter = 1 in {
2697def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002698 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002699 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2700def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002701 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002702 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002703def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002704 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002705 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2706def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2707 4, IIC_iALUsr,
2708 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002709}
Evan Chengc85e8322007-07-05 07:13:32 +00002710
Evan Cheng62674222009-06-25 23:34:10 +00002711let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002712def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2713 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2714 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002715 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002716 bits<4> Rd;
2717 bits<4> Rn;
2718 bits<12> imm;
2719 let Inst{25} = 1;
2720 let Inst{15-12} = Rd;
2721 let Inst{19-16} = Rn;
2722 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002723}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002724// The reg/reg form is only defined for the disassembler; for codegen it is
2725// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002726def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2727 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002728 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002729 bits<4> Rd;
2730 bits<4> Rn;
2731 bits<4> Rm;
2732 let Inst{11-4} = 0b00000000;
2733 let Inst{25} = 0;
2734 let Inst{3-0} = Rm;
2735 let Inst{15-12} = Rd;
2736 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002737}
Owen Anderson92a20222011-07-21 18:54:16 +00002738def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002739 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002740 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002741 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002742 bits<4> Rd;
2743 bits<4> Rn;
2744 bits<12> shift;
2745 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002746 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002747 let Inst{15-12} = Rd;
2748 let Inst{11-5} = shift{11-5};
2749 let Inst{4} = 0;
2750 let Inst{3-0} = shift{3-0};
2751}
2752def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002753 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002754 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2755 Requires<[IsARM]> {
2756 bits<4> Rd;
2757 bits<4> Rn;
2758 bits<12> shift;
2759 let Inst{25} = 0;
2760 let Inst{19-16} = Rn;
2761 let Inst{15-12} = Rd;
2762 let Inst{11-8} = shift{11-8};
2763 let Inst{7} = 0;
2764 let Inst{6-5} = shift{6-5};
2765 let Inst{4} = 1;
2766 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002767}
Evan Cheng62674222009-06-25 23:34:10 +00002768}
2769
Owen Anderson92a20222011-07-21 18:54:16 +00002770
Owen Andersonb48c7912011-04-05 23:55:28 +00002771// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2772let usesCustomInserter = 1, Uses = [CPSR] in {
2773def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002774 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002775 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002776def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002777 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002778 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2779def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2780 4, IIC_iALUsr,
2781 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002782}
Evan Cheng2c614c52007-06-06 10:17:05 +00002783
Evan Chenga8e29892007-01-19 07:51:42 +00002784// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002785// The assume-no-carry-in form uses the negation of the input since add/sub
2786// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2787// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2788// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002789def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2790 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002791def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2792 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2793// The with-carry-in form matches bitwise not instead of the negation.
2794// Effectively, the inverse interpretation of the carry flag already accounts
2795// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002796def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002797 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002798def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2799 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002800
2801// Note: These are implemented in C++ code, because they have to generate
2802// ADD/SUBrs instructions, which use a complex pattern that a xform function
2803// cannot produce.
2804// (mul X, 2^n+1) -> (add (X << n), X)
2805// (mul X, 2^n-1) -> (rsb X, (X << n))
2806
Jim Grosbach7931df32011-07-22 18:06:01 +00002807// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002808// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002809class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002810 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002811 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2812 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002813 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002814 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002815 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002816 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002817 let Inst{11-4} = op11_4;
2818 let Inst{19-16} = Rn;
2819 let Inst{15-12} = Rd;
2820 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002821}
2822
Jim Grosbach7931df32011-07-22 18:06:01 +00002823// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002824
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002825def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002826 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2827 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002828def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002829 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2830 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2831def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2832 "\t$Rd, $Rm, $Rn">;
2833def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2834 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002835
2836def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2837def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2838def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2839def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2840def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2841def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2842def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2843def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2844def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2845def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2846def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2847def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002848
Jim Grosbach7931df32011-07-22 18:06:01 +00002849// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002850
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002851def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2852def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2853def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2854def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2855def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2856def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2857def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2858def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2859def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2860def USAX : AAI<0b01100101, 0b11110101, "usax">;
2861def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2862def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002863
Jim Grosbach7931df32011-07-22 18:06:01 +00002864// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002865
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002866def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2867def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2868def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2869def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2870def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2871def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2872def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2873def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2874def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2875def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2876def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2877def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002878
Johnny Chenadc77332010-02-26 22:04:29 +00002879// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002880
Jim Grosbach70987fb2010-10-18 23:35:38 +00002881def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002882 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002883 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002884 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002885 bits<4> Rd;
2886 bits<4> Rn;
2887 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002888 let Inst{27-20} = 0b01111000;
2889 let Inst{15-12} = 0b1111;
2890 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002891 let Inst{19-16} = Rd;
2892 let Inst{11-8} = Rm;
2893 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002894}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002895def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002896 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002897 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002898 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002899 bits<4> Rd;
2900 bits<4> Rn;
2901 bits<4> Rm;
2902 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002903 let Inst{27-20} = 0b01111000;
2904 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002905 let Inst{19-16} = Rd;
2906 let Inst{15-12} = Ra;
2907 let Inst{11-8} = Rm;
2908 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002909}
2910
2911// Signed/Unsigned saturate -- for disassembly only
2912
Jim Grosbach580f4a92011-07-25 22:20:28 +00002913def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2914 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002915 bits<4> Rd;
2916 bits<5> sat_imm;
2917 bits<4> Rn;
2918 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002919 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002920 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002921 let Inst{20-16} = sat_imm;
2922 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002923 let Inst{11-7} = sh{4-0};
2924 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002925 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002926}
2927
Jim Grosbachf4943352011-07-25 23:09:14 +00002928def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002929 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002930 bits<4> Rd;
2931 bits<4> sat_imm;
2932 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002933 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002934 let Inst{11-4} = 0b11110011;
2935 let Inst{15-12} = Rd;
2936 let Inst{19-16} = sat_imm;
2937 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002938}
2939
Jim Grosbachaddec772011-07-27 22:34:17 +00002940def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00002941 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002942 bits<4> Rd;
2943 bits<5> sat_imm;
2944 bits<4> Rn;
2945 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002946 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002947 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002948 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002949 let Inst{11-7} = sh{4-0};
2950 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002951 let Inst{20-16} = sat_imm;
2952 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002953}
2954
Jim Grosbachaddec772011-07-27 22:34:17 +00002955def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00002956 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002957 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002958 bits<4> Rd;
2959 bits<4> sat_imm;
2960 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002961 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002962 let Inst{11-4} = 0b11110011;
2963 let Inst{15-12} = Rd;
2964 let Inst{19-16} = sat_imm;
2965 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002966}
Evan Chenga8e29892007-01-19 07:51:42 +00002967
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002968def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2969def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002970
Evan Chenga8e29892007-01-19 07:51:42 +00002971//===----------------------------------------------------------------------===//
2972// Bitwise Instructions.
2973//
2974
Jim Grosbach26421962008-10-14 20:36:24 +00002975defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002976 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002977 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002978defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002979 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002980 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002981defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002982 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002983 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002984defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002985 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002986 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00002987
Jim Grosbachc29769b2011-07-28 19:46:12 +00002988// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
2989// like in the actual instruction encoding. The complexity of mapping the mask
2990// to the lsb/msb pair should be handled by ISel, not encapsulated in the
2991// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00002992def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002993 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002994 "bfc", "\t$Rd, $imm", "$src = $Rd",
2995 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002996 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002997 bits<4> Rd;
2998 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002999 let Inst{27-21} = 0b0111110;
3000 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003001 let Inst{15-12} = Rd;
3002 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003003 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003004}
3005
Johnny Chenb2503c02010-02-17 06:31:48 +00003006// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00003007def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003008 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003009 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3010 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003011 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003012 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003013 bits<4> Rd;
3014 bits<4> Rn;
3015 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003016 let Inst{27-21} = 0b0111110;
3017 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003018 let Inst{15-12} = Rd;
3019 let Inst{11-7} = imm{4-0}; // lsb
3020 let Inst{20-16} = imm{9-5}; // width
3021 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003022}
3023
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003024// GNU as only supports this form of bfi (w/ 4 arguments)
3025let isAsmParserOnly = 1 in
3026def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
3027 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003028 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003029 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3030 []>, Requires<[IsARM, HasV6T2]> {
3031 bits<4> Rd;
3032 bits<4> Rn;
3033 bits<5> lsb;
3034 bits<5> width;
3035 let Inst{27-21} = 0b0111110;
3036 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3037 let Inst{15-12} = Rd;
3038 let Inst{11-7} = lsb;
3039 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3040 let Inst{3-0} = Rn;
3041}
3042
Jim Grosbach36860462010-10-21 22:19:32 +00003043def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3044 "mvn", "\t$Rd, $Rm",
3045 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3046 bits<4> Rd;
3047 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003048 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003049 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003050 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003051 let Inst{15-12} = Rd;
3052 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003053}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003054def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3055 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003056 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003057 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003058 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003059 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003060 let Inst{19-16} = 0b0000;
3061 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003062 let Inst{11-5} = shift{11-5};
3063 let Inst{4} = 0;
3064 let Inst{3-0} = shift{3-0};
3065}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003066def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3067 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003068 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3069 bits<4> Rd;
3070 bits<12> shift;
3071 let Inst{25} = 0;
3072 let Inst{19-16} = 0b0000;
3073 let Inst{15-12} = Rd;
3074 let Inst{11-8} = shift{11-8};
3075 let Inst{7} = 0;
3076 let Inst{6-5} = shift{6-5};
3077 let Inst{4} = 1;
3078 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003079}
Evan Chengc4af4632010-11-17 20:13:28 +00003080let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003081def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3082 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3083 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3084 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003085 bits<12> imm;
3086 let Inst{25} = 1;
3087 let Inst{19-16} = 0b0000;
3088 let Inst{15-12} = Rd;
3089 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003090}
Evan Chenga8e29892007-01-19 07:51:42 +00003091
3092def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3093 (BICri GPR:$src, so_imm_not:$imm)>;
3094
3095//===----------------------------------------------------------------------===//
3096// Multiply Instructions.
3097//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003098class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3099 string opc, string asm, list<dag> pattern>
3100 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3101 bits<4> Rd;
3102 bits<4> Rm;
3103 bits<4> Rn;
3104 let Inst{19-16} = Rd;
3105 let Inst{11-8} = Rm;
3106 let Inst{3-0} = Rn;
3107}
3108class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3109 string opc, string asm, list<dag> pattern>
3110 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3111 bits<4> RdLo;
3112 bits<4> RdHi;
3113 bits<4> Rm;
3114 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003115 let Inst{19-16} = RdHi;
3116 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003117 let Inst{11-8} = Rm;
3118 let Inst{3-0} = Rn;
3119}
Evan Chenga8e29892007-01-19 07:51:42 +00003120
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003121// FIXME: The v5 pseudos are only necessary for the additional Constraint
3122// property. Remove them when it's possible to add those properties
3123// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003124let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003125def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3126 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003127 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003128 Requires<[IsARM, HasV6]> {
3129 let Inst{15-12} = 0b0000;
3130}
Evan Chenga8e29892007-01-19 07:51:42 +00003131
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003132let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003133def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3134 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003135 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003136 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3137 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003138 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003139}
3140
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003141def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3142 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003143 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3144 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003145 bits<4> Ra;
3146 let Inst{15-12} = Ra;
3147}
Evan Chenga8e29892007-01-19 07:51:42 +00003148
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003149let Constraints = "@earlyclobber $Rd" in
3150def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3151 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003152 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003153 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3154 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3155 Requires<[IsARM, NoV6]>;
3156
Jim Grosbach65711012010-11-19 22:22:37 +00003157def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3158 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3159 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003160 Requires<[IsARM, HasV6T2]> {
3161 bits<4> Rd;
3162 bits<4> Rm;
3163 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003164 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003165 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003166 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003167 let Inst{11-8} = Rm;
3168 let Inst{3-0} = Rn;
3169}
Evan Chengedcbada2009-07-06 22:05:45 +00003170
Evan Chenga8e29892007-01-19 07:51:42 +00003171// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003172let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003173let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003174def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003175 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003176 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3177 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003178
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003179def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003180 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003181 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3182 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003183
3184let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3185def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3186 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003187 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003188 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3189 Requires<[IsARM, NoV6]>;
3190
3191def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3192 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003193 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003194 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3195 Requires<[IsARM, NoV6]>;
3196}
Evan Cheng8de898a2009-06-26 00:19:44 +00003197}
Evan Chenga8e29892007-01-19 07:51:42 +00003198
3199// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003200def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3201 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003202 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3203 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003204def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3205 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003206 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3207 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003208
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003209def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3210 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3211 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3212 Requires<[IsARM, HasV6]> {
3213 bits<4> RdLo;
3214 bits<4> RdHi;
3215 bits<4> Rm;
3216 bits<4> Rn;
3217 let Inst{19-16} = RdLo;
3218 let Inst{15-12} = RdHi;
3219 let Inst{11-8} = Rm;
3220 let Inst{3-0} = Rn;
3221}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003222
3223let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3224def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3225 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003226 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003227 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3228 Requires<[IsARM, NoV6]>;
3229def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3230 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003231 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003232 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3233 Requires<[IsARM, NoV6]>;
3234def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3235 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003236 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003237 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3238 Requires<[IsARM, NoV6]>;
3239}
3240
Evan Chengcd799b92009-06-12 20:46:18 +00003241} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003242
3243// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003244def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3245 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3246 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003247 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003248 let Inst{15-12} = 0b1111;
3249}
Evan Cheng13ab0202007-07-10 18:08:01 +00003250
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003251def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3252 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003253 [/* For disassembly only; pattern left blank */]>,
3254 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003255 let Inst{15-12} = 0b1111;
3256}
3257
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003258def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3259 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3260 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3261 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3262 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003263
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003264def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3265 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3266 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003267 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003268 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003269
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003270def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3271 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3272 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3273 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3274 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003275
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003276def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3277 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3278 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003279 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003280 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003281
Raul Herbster37fb5b12007-08-30 23:25:47 +00003282multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003283 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3284 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3285 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3286 (sext_inreg GPR:$Rm, i16)))]>,
3287 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003288
Jim Grosbach3870b752010-10-22 18:35:16 +00003289 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3290 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3291 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3292 (sra GPR:$Rm, (i32 16))))]>,
3293 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003294
Jim Grosbach3870b752010-10-22 18:35:16 +00003295 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3296 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3297 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3298 (sext_inreg GPR:$Rm, i16)))]>,
3299 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003300
Jim Grosbach3870b752010-10-22 18:35:16 +00003301 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3302 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3303 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3304 (sra GPR:$Rm, (i32 16))))]>,
3305 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003306
Jim Grosbach3870b752010-10-22 18:35:16 +00003307 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3308 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3309 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3310 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3311 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003312
Jim Grosbach3870b752010-10-22 18:35:16 +00003313 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3314 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3315 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3316 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3317 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003318}
3319
Raul Herbster37fb5b12007-08-30 23:25:47 +00003320
3321multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003322 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003323 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3324 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3325 [(set GPR:$Rd, (add GPR:$Ra,
3326 (opnode (sext_inreg GPR:$Rn, i16),
3327 (sext_inreg GPR:$Rm, i16))))]>,
3328 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003329
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003330 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003331 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3332 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3333 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3334 (sra GPR:$Rm, (i32 16)))))]>,
3335 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003336
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003337 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003338 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3339 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3340 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3341 (sext_inreg GPR:$Rm, i16))))]>,
3342 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003343
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003344 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003345 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3346 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3347 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3348 (sra GPR:$Rm, (i32 16)))))]>,
3349 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003350
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003351 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003352 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3353 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3354 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3355 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3356 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003357
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003358 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003359 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3360 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3361 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3362 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3363 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003364}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003365
Raul Herbster37fb5b12007-08-30 23:25:47 +00003366defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3367defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003368
Johnny Chen83498e52010-02-12 21:59:23 +00003369// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003370def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3371 (ins GPR:$Rn, GPR:$Rm),
3372 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003373 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003374 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003375
Jim Grosbach3870b752010-10-22 18:35:16 +00003376def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3377 (ins GPR:$Rn, GPR:$Rm),
3378 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003379 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003380 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003381
Jim Grosbach3870b752010-10-22 18:35:16 +00003382def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3383 (ins GPR:$Rn, GPR:$Rm),
3384 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003385 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003386 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003387
Jim Grosbach3870b752010-10-22 18:35:16 +00003388def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3389 (ins GPR:$Rn, GPR:$Rm),
3390 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003391 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003392 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003393
Johnny Chen667d1272010-02-22 18:50:54 +00003394// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003395class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3396 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003397 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003398 bits<4> Rn;
3399 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003400 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003401 let Inst{22} = long;
3402 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003403 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003404 let Inst{7} = 0;
3405 let Inst{6} = sub;
3406 let Inst{5} = swap;
3407 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003408 let Inst{3-0} = Rn;
3409}
3410class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3411 InstrItinClass itin, string opc, string asm>
3412 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3413 bits<4> Rd;
3414 let Inst{15-12} = 0b1111;
3415 let Inst{19-16} = Rd;
3416}
3417class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3418 InstrItinClass itin, string opc, string asm>
3419 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3420 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003421 bits<4> Rd;
3422 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003423 let Inst{15-12} = Ra;
3424}
3425class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3426 InstrItinClass itin, string opc, string asm>
3427 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3428 bits<4> RdLo;
3429 bits<4> RdHi;
3430 let Inst{19-16} = RdHi;
3431 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003432}
3433
3434multiclass AI_smld<bit sub, string opc> {
3435
Jim Grosbach385e1362010-10-22 19:15:30 +00003436 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3437 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003438
Jim Grosbach385e1362010-10-22 19:15:30 +00003439 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3440 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003441
Jim Grosbach385e1362010-10-22 19:15:30 +00003442 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3443 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3444 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003445
Jim Grosbach385e1362010-10-22 19:15:30 +00003446 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3447 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3448 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003449
3450}
3451
3452defm SMLA : AI_smld<0, "smla">;
3453defm SMLS : AI_smld<1, "smls">;
3454
Johnny Chen2ec5e492010-02-22 21:50:40 +00003455multiclass AI_sdml<bit sub, string opc> {
3456
Jim Grosbach385e1362010-10-22 19:15:30 +00003457 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3458 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3459 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3460 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003461}
3462
3463defm SMUA : AI_sdml<0, "smua">;
3464defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003465
Evan Chenga8e29892007-01-19 07:51:42 +00003466//===----------------------------------------------------------------------===//
3467// Misc. Arithmetic Instructions.
3468//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003469
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003470def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3471 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3472 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003473
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003474def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3475 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3476 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3477 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003478
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003479def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3480 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3481 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003482
Evan Cheng9568e5c2011-06-21 06:01:08 +00003483let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003484def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3485 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003486 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003487 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003488
Evan Cheng9568e5c2011-06-21 06:01:08 +00003489let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003490def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3491 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003492 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003493 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003494
Evan Chengf60ceac2011-06-15 17:17:48 +00003495def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3496 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3497 (REVSH GPR:$Rm)>;
3498
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003499def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003500 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3501 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003502 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003503 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003504 0xFFFF0000)))]>,
3505 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003506
Evan Chenga8e29892007-01-19 07:51:42 +00003507// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003508def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3509 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3510def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003511 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003512
Bob Wilsondc66eda2010-08-16 22:26:55 +00003513// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3514// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003515def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003516 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3517 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003518 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003519 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003520 0xFFFF)))]>,
3521 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003522
Evan Chenga8e29892007-01-19 07:51:42 +00003523// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3524// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003525def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003526 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003527def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003528 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003529 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003530
Evan Chenga8e29892007-01-19 07:51:42 +00003531//===----------------------------------------------------------------------===//
3532// Comparison Instructions...
3533//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003534
Jim Grosbach26421962008-10-14 20:36:24 +00003535defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003536 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003537 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003538
Jim Grosbach97a884d2010-12-07 20:41:06 +00003539// ARMcmpZ can re-use the above instruction definitions.
3540def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3541 (CMPri GPR:$src, so_imm:$imm)>;
3542def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3543 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003544def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3545 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3546def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3547 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003548
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003549// FIXME: We have to be careful when using the CMN instruction and comparison
3550// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003551// results:
3552//
3553// rsbs r1, r1, 0
3554// cmp r0, r1
3555// mov r0, #0
3556// it ls
3557// mov r0, #1
3558//
3559// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003560//
Bill Wendling6165e872010-08-26 18:33:51 +00003561// cmn r0, r1
3562// mov r0, #0
3563// it ls
3564// mov r0, #1
3565//
3566// However, the CMN gives the *opposite* result when r1 is 0. This is because
3567// the carry flag is set in the CMP case but not in the CMN case. In short, the
3568// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3569// value of r0 and the carry bit (because the "carry bit" parameter to
3570// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3571// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3572// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3573// parameter to AddWithCarry is defined as 0).
3574//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003575// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003576//
3577// x = 0
3578// ~x = 0xFFFF FFFF
3579// ~x + 1 = 0x1 0000 0000
3580// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3581//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003582// Therefore, we should disable CMN when comparing against zero, until we can
3583// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3584// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003585//
3586// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3587//
3588// This is related to <rdar://problem/7569620>.
3589//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003590//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3591// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003592
Evan Chenga8e29892007-01-19 07:51:42 +00003593// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003594defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003595 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003596 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003597defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003598 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003599 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003600
David Goodwinc0309b42009-06-29 15:33:01 +00003601defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003602 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003603 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003604
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003605//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3606// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003607
David Goodwinc0309b42009-06-29 15:33:01 +00003608def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003609 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003610
Evan Cheng218977b2010-07-13 19:27:42 +00003611// Pseudo i64 compares for some floating point compares.
3612let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3613 Defs = [CPSR] in {
3614def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003615 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003616 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003617 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3618
3619def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003620 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003621 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3622} // usesCustomInserter
3623
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003624
Evan Chenga8e29892007-01-19 07:51:42 +00003625// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003626// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003627// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003628let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003629def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003630 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003631 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3632 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003633def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3634 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003635 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003636 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3637 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003638 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003639def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3640 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3641 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003642 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3643 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003644 RegConstraint<"$false = $Rd">;
3645
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003646
Evan Chengc4af4632010-11-17 20:13:28 +00003647let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003648def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003649 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003650 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003651 []>,
3652 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003653
Evan Chengc4af4632010-11-17 20:13:28 +00003654let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003655def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3656 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003657 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003658 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003659 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003660
Evan Cheng63f35442010-11-13 02:25:14 +00003661// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003662let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003663def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3664 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003665 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003666
Evan Chengc4af4632010-11-17 20:13:28 +00003667let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003668def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3669 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003670 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003671 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003672 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003673} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003674
Jim Grosbach3728e962009-12-10 00:11:09 +00003675//===----------------------------------------------------------------------===//
3676// Atomic operations intrinsics
3677//
3678
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003679def MemBarrierOptOperand : AsmOperandClass {
3680 let Name = "MemBarrierOpt";
3681 let ParserMethod = "parseMemBarrierOptOperand";
3682}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003683def memb_opt : Operand<i32> {
3684 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003685 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003686}
Jim Grosbach3728e962009-12-10 00:11:09 +00003687
Bob Wilsonf74a4292010-10-30 00:54:37 +00003688// memory barriers protect the atomic sequences
3689let hasSideEffects = 1 in {
3690def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3691 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3692 Requires<[IsARM, HasDB]> {
3693 bits<4> opt;
3694 let Inst{31-4} = 0xf57ff05;
3695 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003696}
Jim Grosbach3728e962009-12-10 00:11:09 +00003697}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003698
Bob Wilsonf74a4292010-10-30 00:54:37 +00003699def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003700 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003701 Requires<[IsARM, HasDB]> {
3702 bits<4> opt;
3703 let Inst{31-4} = 0xf57ff04;
3704 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003705}
3706
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003707// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003708def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3709 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003710 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003711 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003712 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003713 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003714}
3715
Jim Grosbach66869102009-12-11 18:52:41 +00003716let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003717 let Uses = [CPSR] in {
3718 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003719 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003720 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3721 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003722 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003723 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3724 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003725 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003726 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3727 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003728 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003729 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3730 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003731 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003732 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3733 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003734 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003735 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003736 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3737 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3738 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3739 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3740 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3741 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3742 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3743 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3744 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3745 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3746 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3747 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003748 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003749 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003750 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3751 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003752 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003753 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3754 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003755 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003756 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3757 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003758 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003759 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3760 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003761 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003762 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3763 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003764 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003765 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003766 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3767 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3768 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3769 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3770 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3771 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3772 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3773 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3774 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3775 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3776 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3777 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003778 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003779 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003780 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3781 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003782 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003783 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3784 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003785 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003786 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3787 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003788 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003789 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3790 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003791 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003792 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3793 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003794 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003795 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003796 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3797 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3798 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3799 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3800 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3801 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3802 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3803 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3804 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3805 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3806 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3807 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003808
3809 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003810 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003811 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3812 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003813 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003814 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3815 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003816 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003817 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3818
Jim Grosbache801dc42009-12-12 01:40:06 +00003819 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003820 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003821 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3822 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003823 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003824 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3825 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003826 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003827 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3828}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003829}
3830
3831let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003832def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3833 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003834 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003835def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3836 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003837def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3838 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003839let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003840def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003841 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003842}
3843
Jim Grosbach86875a22010-10-29 19:58:57 +00003844let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003845def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003846 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003847def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003848 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003849def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003850 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003851}
3852
3853let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003854def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00003855 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003856 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003857
Johnny Chenb9436272010-02-17 22:37:58 +00003858// Clear-Exclusive is for disassembly only.
3859def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3860 [/* For disassembly only; pattern left blank */]>,
3861 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003862 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003863}
3864
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003865// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003866let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003867def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3868 "swp", []>;
3869def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3870 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003871}
3872
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003873//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003874// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003875//
3876
Jim Grosbach83ab0702011-07-13 22:01:08 +00003877def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3878 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003879 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003880 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3881 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003882 bits<4> opc1;
3883 bits<4> CRn;
3884 bits<4> CRd;
3885 bits<4> cop;
3886 bits<3> opc2;
3887 bits<4> CRm;
3888
3889 let Inst{3-0} = CRm;
3890 let Inst{4} = 0;
3891 let Inst{7-5} = opc2;
3892 let Inst{11-8} = cop;
3893 let Inst{15-12} = CRd;
3894 let Inst{19-16} = CRn;
3895 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003896}
3897
Jim Grosbach83ab0702011-07-13 22:01:08 +00003898def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3899 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003900 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003901 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3902 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003903 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003904 bits<4> opc1;
3905 bits<4> CRn;
3906 bits<4> CRd;
3907 bits<4> cop;
3908 bits<3> opc2;
3909 bits<4> CRm;
3910
3911 let Inst{3-0} = CRm;
3912 let Inst{4} = 0;
3913 let Inst{7-5} = opc2;
3914 let Inst{11-8} = cop;
3915 let Inst{15-12} = CRd;
3916 let Inst{19-16} = CRn;
3917 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003918}
3919
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003920class ACI<dag oops, dag iops, string opc, string asm,
3921 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003922 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00003923 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003924 let Inst{27-25} = 0b110;
3925}
3926
Johnny Chen670a4562011-04-04 23:39:08 +00003927multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003928
3929 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003930 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3931 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003932 let Inst{31-28} = op31_28;
3933 let Inst{24} = 1; // P = 1
3934 let Inst{21} = 0; // W = 0
3935 let Inst{22} = 0; // D = 0
3936 let Inst{20} = load;
3937 }
3938
3939 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003940 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3941 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003942 let Inst{31-28} = op31_28;
3943 let Inst{24} = 1; // P = 1
3944 let Inst{21} = 1; // W = 1
3945 let Inst{22} = 0; // D = 0
3946 let Inst{20} = load;
3947 }
3948
3949 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003950 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3951 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003952 let Inst{31-28} = op31_28;
3953 let Inst{24} = 0; // P = 0
3954 let Inst{21} = 1; // W = 1
3955 let Inst{22} = 0; // D = 0
3956 let Inst{20} = load;
3957 }
3958
3959 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003960 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
3961 ops),
3962 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003963 let Inst{31-28} = op31_28;
3964 let Inst{24} = 0; // P = 0
3965 let Inst{23} = 1; // U = 1
3966 let Inst{21} = 0; // W = 0
3967 let Inst{22} = 0; // D = 0
3968 let Inst{20} = load;
3969 }
3970
3971 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003972 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3973 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003974 let Inst{31-28} = op31_28;
3975 let Inst{24} = 1; // P = 1
3976 let Inst{21} = 0; // W = 0
3977 let Inst{22} = 1; // D = 1
3978 let Inst{20} = load;
3979 }
3980
3981 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003982 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3983 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
3984 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003985 let Inst{31-28} = op31_28;
3986 let Inst{24} = 1; // P = 1
3987 let Inst{21} = 1; // W = 1
3988 let Inst{22} = 1; // D = 1
3989 let Inst{20} = load;
3990 }
3991
3992 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00003993 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00003994 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00003995 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00003996 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003997 let Inst{31-28} = op31_28;
3998 let Inst{24} = 0; // P = 0
3999 let Inst{21} = 1; // W = 1
4000 let Inst{22} = 1; // D = 1
4001 let Inst{20} = load;
4002 }
4003
4004 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004005 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4006 ops),
4007 !strconcat(!strconcat(opc, "l"), cond),
4008 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004009 let Inst{31-28} = op31_28;
4010 let Inst{24} = 0; // P = 0
4011 let Inst{23} = 1; // U = 1
4012 let Inst{21} = 0; // W = 0
4013 let Inst{22} = 1; // D = 1
4014 let Inst{20} = load;
4015 }
4016}
4017
Johnny Chen670a4562011-04-04 23:39:08 +00004018defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4019defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4020defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4021defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004022
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004023//===----------------------------------------------------------------------===//
4024// Move between coprocessor and ARM core register -- for disassembly only
4025//
4026
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004027class MovRCopro<string opc, bit direction, dag oops, dag iops,
4028 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004029 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004030 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004031 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004032 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004033
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004034 bits<4> Rt;
4035 bits<4> cop;
4036 bits<3> opc1;
4037 bits<3> opc2;
4038 bits<4> CRm;
4039 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004040
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004041 let Inst{15-12} = Rt;
4042 let Inst{11-8} = cop;
4043 let Inst{23-21} = opc1;
4044 let Inst{7-5} = opc2;
4045 let Inst{3-0} = CRm;
4046 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004047}
4048
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004049def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004050 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004051 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4052 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004053 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4054 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004055def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004056 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004057 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4058 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004059
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004060def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4061 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4062
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004063class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4064 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004065 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004066 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004067 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004068 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004069 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004070
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004071 bits<4> Rt;
4072 bits<4> cop;
4073 bits<3> opc1;
4074 bits<3> opc2;
4075 bits<4> CRm;
4076 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004077
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004078 let Inst{15-12} = Rt;
4079 let Inst{11-8} = cop;
4080 let Inst{23-21} = opc1;
4081 let Inst{7-5} = opc2;
4082 let Inst{3-0} = CRm;
4083 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004084}
4085
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004086def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004087 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004088 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4089 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004090 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4091 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004092def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004093 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004094 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4095 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004096
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004097def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4098 imm:$CRm, imm:$opc2),
4099 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4100
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004101class MovRRCopro<string opc, bit direction,
4102 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004103 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004104 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004105 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004106 let Inst{23-21} = 0b010;
4107 let Inst{20} = direction;
4108
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004109 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004110 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004111 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004112 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004113 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004114
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004115 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004116 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004117 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004118 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004119 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004120}
4121
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004122def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4123 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4124 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004125def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4126
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004127class MovRRCopro2<string opc, bit direction,
4128 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004129 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004130 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4131 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004132 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004133 let Inst{23-21} = 0b010;
4134 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004135
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004136 bits<4> Rt;
4137 bits<4> Rt2;
4138 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004139 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004140 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004141
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004142 let Inst{15-12} = Rt;
4143 let Inst{19-16} = Rt2;
4144 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004145 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004146 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004147}
4148
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004149def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4150 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4151 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004152def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004153
Johnny Chenb98e1602010-02-12 18:55:33 +00004154//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004155// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004156//
4157
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004158// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004159def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4160 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004161 bits<4> Rd;
4162 let Inst{23-16} = 0b00001111;
4163 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004164 let Inst{7-4} = 0b0000;
4165}
4166
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004167def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4168
4169def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4170 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004171 bits<4> Rd;
4172 let Inst{23-16} = 0b01001111;
4173 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004174 let Inst{7-4} = 0b0000;
4175}
4176
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004177// Move from ARM core register to Special Register
4178//
4179// No need to have both system and application versions, the encodings are the
4180// same and the assembly parser has no way to distinguish between them. The mask
4181// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4182// the mask with the fields to be accessed in the special register.
4183def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004184 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004185 bits<5> mask;
4186 bits<4> Rn;
4187
4188 let Inst{23} = 0;
4189 let Inst{22} = mask{4}; // R bit
4190 let Inst{21-20} = 0b10;
4191 let Inst{19-16} = mask{3-0};
4192 let Inst{15-12} = 0b1111;
4193 let Inst{11-4} = 0b00000000;
4194 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004195}
4196
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004197def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004198 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004199 bits<5> mask;
4200 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004201
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004202 let Inst{23} = 0;
4203 let Inst{22} = mask{4}; // R bit
4204 let Inst{21-20} = 0b10;
4205 let Inst{19-16} = mask{3-0};
4206 let Inst{15-12} = 0b1111;
4207 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004208}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004209
4210//===----------------------------------------------------------------------===//
4211// TLS Instructions
4212//
4213
4214// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004215// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004216// complete with fixup for the aeabi_read_tp function.
4217let isCall = 1,
4218 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4219 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4220 [(set R0, ARMthread_pointer)]>;
4221}
4222
4223//===----------------------------------------------------------------------===//
4224// SJLJ Exception handling intrinsics
4225// eh_sjlj_setjmp() is an instruction sequence to store the return
4226// address and save #0 in R0 for the non-longjmp case.
4227// Since by its nature we may be coming from some other function to get
4228// here, and we're using the stack frame for the containing function to
4229// save/restore registers, we can't keep anything live in regs across
4230// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004231// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004232// except for our own input by listing the relevant registers in Defs. By
4233// doing so, we also cause the prologue/epilogue code to actively preserve
4234// all of the callee-saved resgisters, which is exactly what we want.
4235// A constant value is passed in $val, and we use the location as a scratch.
4236//
4237// These are pseudo-instructions and are lowered to individual MC-insts, so
4238// no encoding information is necessary.
4239let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004240 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004241 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004242 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4243 NoItinerary,
4244 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4245 Requires<[IsARM, HasVFP2]>;
4246}
4247
4248let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004249 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004250 hasSideEffects = 1, isBarrier = 1 in {
4251 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4252 NoItinerary,
4253 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4254 Requires<[IsARM, NoVFP]>;
4255}
4256
4257// FIXME: Non-Darwin version(s)
4258let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4259 Defs = [ R7, LR, SP ] in {
4260def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4261 NoItinerary,
4262 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4263 Requires<[IsARM, IsDarwin]>;
4264}
4265
4266// eh.sjlj.dispatchsetup pseudo-instruction.
4267// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4268// handled when the pseudo is expanded (which happens before any passes
4269// that need the instruction size).
4270let isBarrier = 1, hasSideEffects = 1 in
4271def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004272 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4273 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004274 Requires<[IsDarwin]>;
4275
4276//===----------------------------------------------------------------------===//
4277// Non-Instruction Patterns
4278//
4279
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004280// ARMv4 indirect branch using (MOVr PC, dst)
4281let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4282 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004283 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004284 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4285 Requires<[IsARM, NoV4T]>;
4286
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004287// Large immediate handling.
4288
4289// 32-bit immediate using two piece so_imms or movw + movt.
4290// This is a single pseudo instruction, the benefit is that it can be remat'd
4291// as a single unit instead of having to handle reg inputs.
4292// FIXME: Remove this when we can do generalized remat.
4293let isReMaterializable = 1, isMoveImm = 1 in
4294def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4295 [(set GPR:$dst, (arm_i32imm:$src))]>,
4296 Requires<[IsARM]>;
4297
4298// Pseudo instruction that combines movw + movt + add pc (if PIC).
4299// It also makes it possible to rematerialize the instructions.
4300// FIXME: Remove this when we can do generalized remat and when machine licm
4301// can properly the instructions.
4302let isReMaterializable = 1 in {
4303def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4304 IIC_iMOVix2addpc,
4305 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4306 Requires<[IsARM, UseMovt]>;
4307
4308def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4309 IIC_iMOVix2,
4310 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4311 Requires<[IsARM, UseMovt]>;
4312
4313let AddedComplexity = 10 in
4314def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4315 IIC_iMOVix2ld,
4316 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4317 Requires<[IsARM, UseMovt]>;
4318} // isReMaterializable
4319
4320// ConstantPool, GlobalAddress, and JumpTable
4321def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4322 Requires<[IsARM, DontUseMovt]>;
4323def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4324def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4325 Requires<[IsARM, UseMovt]>;
4326def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4327 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4328
4329// TODO: add,sub,and, 3-instr forms?
4330
4331// Tail calls
4332def : ARMPat<(ARMtcret tcGPR:$dst),
4333 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4334
4335def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4336 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4337
4338def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4339 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4340
4341def : ARMPat<(ARMtcret tcGPR:$dst),
4342 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4343
4344def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4345 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4346
4347def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4348 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4349
4350// Direct calls
4351def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4352 Requires<[IsARM, IsNotDarwin]>;
4353def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4354 Requires<[IsARM, IsDarwin]>;
4355
4356// zextload i1 -> zextload i8
4357def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4358def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4359
4360// extload -> zextload
4361def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4362def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4363def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4364def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4365
4366def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4367
4368def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4369def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4370
4371// smul* and smla*
4372def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4373 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4374 (SMULBB GPR:$a, GPR:$b)>;
4375def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4376 (SMULBB GPR:$a, GPR:$b)>;
4377def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4378 (sra GPR:$b, (i32 16))),
4379 (SMULBT GPR:$a, GPR:$b)>;
4380def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4381 (SMULBT GPR:$a, GPR:$b)>;
4382def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4383 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4384 (SMULTB GPR:$a, GPR:$b)>;
4385def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4386 (SMULTB GPR:$a, GPR:$b)>;
4387def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4388 (i32 16)),
4389 (SMULWB GPR:$a, GPR:$b)>;
4390def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4391 (SMULWB GPR:$a, GPR:$b)>;
4392
4393def : ARMV5TEPat<(add GPR:$acc,
4394 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4395 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4396 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4397def : ARMV5TEPat<(add GPR:$acc,
4398 (mul sext_16_node:$a, sext_16_node:$b)),
4399 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4400def : ARMV5TEPat<(add GPR:$acc,
4401 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4402 (sra GPR:$b, (i32 16)))),
4403 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4404def : ARMV5TEPat<(add GPR:$acc,
4405 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4406 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4407def : ARMV5TEPat<(add GPR:$acc,
4408 (mul (sra GPR:$a, (i32 16)),
4409 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4410 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4411def : ARMV5TEPat<(add GPR:$acc,
4412 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4413 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4414def : ARMV5TEPat<(add GPR:$acc,
4415 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4416 (i32 16))),
4417 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4418def : ARMV5TEPat<(add GPR:$acc,
4419 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4420 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4421
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004422
4423// Pre-v7 uses MCR for synchronization barriers.
4424def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4425 Requires<[IsARM, HasV6]>;
4426
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004427// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004428let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004429def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4430def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004431def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004432def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4433 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4434def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4435 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4436}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004437
4438def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4439def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004440
Jim Grosbach70327412011-07-27 17:48:13 +00004441def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4442 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4443def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4444 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4445
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004446//===----------------------------------------------------------------------===//
4447// Thumb Support
4448//
4449
4450include "ARMInstrThumb.td"
4451
4452//===----------------------------------------------------------------------===//
4453// Thumb2 Support
4454//
4455
4456include "ARMInstrThumb2.td"
4457
4458//===----------------------------------------------------------------------===//
4459// Floating Point Support
4460//
4461
4462include "ARMInstrVFP.td"
4463
4464//===----------------------------------------------------------------------===//
4465// Advanced SIMD (NEON) Support
4466//
4467
4468include "ARMInstrNEON.td"
4469
Jim Grosbachc83d5042011-07-14 19:47:47 +00004470//===----------------------------------------------------------------------===//
4471// Assembler aliases
4472//
4473
4474// Memory barriers
4475def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4476def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4477def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4478
4479// System instructions
4480def : MnemonicAlias<"swi", "svc">;
4481
4482// Load / Store Multiple
4483def : MnemonicAlias<"ldmfd", "ldm">;
4484def : MnemonicAlias<"ldmia", "ldm">;
4485def : MnemonicAlias<"stmfd", "stmdb">;
4486def : MnemonicAlias<"stmia", "stm">;
4487def : MnemonicAlias<"stmea", "stm">;
4488
Jim Grosbachf6c05252011-07-21 17:23:04 +00004489// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4490// shift amount is zero (i.e., unspecified).
4491def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4492 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4493def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4494 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004495
4496// PUSH/POP aliases for STM/LDM
4497def : InstAlias<"push${p} $regs",
4498 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4499def : InstAlias<"pop${p} $regs",
4500 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004501
4502// RSB two-operand forms (optional explicit destination operand)
4503def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4504 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4505 Requires<[IsARM]>;
4506def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4507 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4508 Requires<[IsARM]>;
4509def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4510 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4511 cc_out:$s)>, Requires<[IsARM]>;
4512def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4513 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4514 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004515// RSC two-operand forms (optional explicit destination operand)
4516def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4517 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4518 Requires<[IsARM]>;
4519def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4520 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4521 Requires<[IsARM]>;
4522def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4523 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4524 cc_out:$s)>, Requires<[IsARM]>;
4525def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4526 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4527 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004528
Jim Grosbachaddec772011-07-27 22:34:17 +00004529// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004530def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4531 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004532def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4533 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004534
4535
4536// Extend instruction optional rotate operand.
4537def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4538 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4539def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4540 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4541def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4542 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4543def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4544def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4545def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4546
4547def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4548 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4549def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4550 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4551def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4552 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4553def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4554def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4555def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004556
4557
4558// RFE aliases
4559def : MnemonicAlias<"rfefa", "rfeda">;
4560def : MnemonicAlias<"rfeea", "rfedb">;
4561def : MnemonicAlias<"rfefd", "rfeia">;
4562def : MnemonicAlias<"rfeed", "rfeib">;
4563def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004564
4565// SRS aliases
4566def : MnemonicAlias<"srsfa", "srsda">;
4567def : MnemonicAlias<"srsea", "srsdb">;
4568def : MnemonicAlias<"srsfd", "srsia">;
4569def : MnemonicAlias<"srsed", "srsib">;
4570def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004571
4572// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4573// Note that the write-back output register is a dummy operand for MC (it's
4574// only meaningful for codegen), so we just pass zero here.
4575// FIXME: tblgen not cooperating with argument conversions.
4576//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4577// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4578//def : InstAlias<"ldrht${p} $Rt, $addr",
4579// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4580//def : InstAlias<"ldrsht${p} $Rt, $addr",
4581// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;