blob: 28d6f9f32992d689de59784d067a7538a5e5b316 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Jim Grosbachc466b932010-11-11 18:04:49 +0000318}
Evan Chenga8e29892007-01-19 07:51:42 +0000319
Jason W Kim685c3502011-02-04 19:47:15 +0000320// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000321def uncondbrtarget : Operand<OtherVT> {
322 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000323 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000324}
325
Jason W Kim685c3502011-02-04 19:47:15 +0000326// Branch target for ARM. Handles conditional/unconditional
327def br_target : Operand<OtherVT> {
328 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000329 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000330}
331
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000332// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000333// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000334def bltarget : Operand<i32> {
335 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000336 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000337 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000338}
339
Jason W Kim685c3502011-02-04 19:47:15 +0000340// Call target for ARM. Handles conditional/unconditional
341// FIXME: rename bl_target to t2_bltarget?
342def bl_target : Operand<i32> {
343 // Encoded the same as branch targets.
344 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000345 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000346}
347
348
Evan Chenga8e29892007-01-19 07:51:42 +0000349// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000350def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000351def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000352 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000353 let ParserMatchClass = RegListAsmOperand;
354 let PrintMethod = "printRegisterList";
355}
356
Jim Grosbach1610a702011-07-25 20:06:30 +0000357def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000358def dpr_reglist : Operand<i32> {
359 let EncoderMethod = "getRegisterListOpValue";
360 let ParserMatchClass = DPRRegListAsmOperand;
361 let PrintMethod = "printRegisterList";
362}
363
Jim Grosbach1610a702011-07-25 20:06:30 +0000364def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000365def spr_reglist : Operand<i32> {
366 let EncoderMethod = "getRegisterListOpValue";
367 let ParserMatchClass = SPRRegListAsmOperand;
368 let PrintMethod = "printRegisterList";
369}
370
Evan Chenga8e29892007-01-19 07:51:42 +0000371// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
372def cpinst_operand : Operand<i32> {
373 let PrintMethod = "printCPInstOperand";
374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// Local PC labels.
377def pclabel : Operand<i32> {
378 let PrintMethod = "printPCLabel";
379}
380
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000381// ADR instruction labels.
382def adrlabel : Operand<i32> {
383 let EncoderMethod = "getAdrLabelOpValue";
384}
385
Owen Anderson498ec202010-10-27 22:49:00 +0000386def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000387 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000388}
389
Jim Grosbachb35ad412010-10-13 19:56:10 +0000390// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000391def rot_imm_XFORM: SDNodeXForm<imm, [{
392 switch (N->getZExtValue()){
393 default: assert(0);
394 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
395 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
396 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
397 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
398 }
399}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000400def RotImmAsmOperand : AsmOperandClass {
401 let Name = "RotImm";
402 let ParserMethod = "parseRotImm";
403}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000404def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
405 int32_t v = N->getZExtValue();
406 return v == 8 || v == 16 || v == 24; }],
407 rot_imm_XFORM> {
408 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000409 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000410}
411
Bob Wilson22f5dc72010-08-16 18:27:34 +0000412// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000413// (asr or lsl). The 6-bit immediate encodes as:
414// {5} 0 ==> lsl
415// 1 asr
416// {4-0} imm5 shift amount.
417// asr #32 encoded as imm5 == 0.
418def ShifterImmAsmOperand : AsmOperandClass {
419 let Name = "ShifterImm";
420 let ParserMethod = "parseShifterImm";
421}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000422def shift_imm : Operand<i32> {
423 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000424 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000425}
426
Owen Anderson92a20222011-07-21 18:54:16 +0000427// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000428def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000429def so_reg_reg : Operand<i32>, // reg reg imm
430 ComplexPattern<i32, 3, "SelectRegShifterOperand",
431 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000432 let EncoderMethod = "getSORegRegOpValue";
433 let PrintMethod = "printSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000434 let ParserMatchClass = ShiftedRegAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000435 let MIOperandInfo = (ops GPR, GPR, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000436}
Owen Anderson92a20222011-07-21 18:54:16 +0000437
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000438def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000439def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000440 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000441 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000442 let EncoderMethod = "getSORegImmOpValue";
443 let PrintMethod = "printSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000444 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000445 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000446}
447
448// FIXME: Does this need to be distinct from so_reg?
449def shift_so_reg_reg : Operand<i32>, // reg reg imm
450 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
451 [shl,srl,sra,rotr]> {
452 let EncoderMethod = "getSORegRegOpValue";
453 let PrintMethod = "printSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000454 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000455}
456
Jim Grosbache8606dc2011-07-13 17:50:29 +0000457// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000458def shift_so_reg_imm : Operand<i32>, // reg reg imm
459 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000460 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000461 let EncoderMethod = "getSORegImmOpValue";
462 let PrintMethod = "printSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000464}
Evan Chenga8e29892007-01-19 07:51:42 +0000465
Owen Anderson152d4a42011-07-21 23:38:37 +0000466
Evan Chenga8e29892007-01-19 07:51:42 +0000467// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000468// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000469def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000470def so_imm : Operand<i32>, ImmLeaf<i32, [{
471 return ARM_AM::getSOImmVal(Imm) != -1;
472 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000473 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000474 let ParserMatchClass = SOImmAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chengc70d1842007-03-20 08:11:30 +0000477// Break so_imm's up into two pieces. This handles immediates with up to 16
478// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
479// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000480def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000481 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000482}]>;
483
484/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
485///
486def arm_i32imm : PatLeaf<(imm), [{
487 if (Subtarget->hasV6T2Ops())
488 return true;
489 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
490}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000491
Jim Grosbachb2756af2011-08-01 21:55:12 +0000492/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000493def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
494def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
495 return Imm >= 0 && Imm < 8;
496}]> {
497 let ParserMatchClass = Imm0_7AsmOperand;
498}
499
Jim Grosbachb2756af2011-08-01 21:55:12 +0000500/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000501def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
502def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
503 return Imm >= 0 && Imm < 16;
504}]> {
505 let ParserMatchClass = Imm0_15AsmOperand;
506}
507
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000508/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000509def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000510def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
511 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000512}]> {
513 let ParserMatchClass = Imm0_31AsmOperand;
514}
Evan Chenga8e29892007-01-19 07:51:42 +0000515
Jim Grosbach02c84602011-08-01 22:02:20 +0000516/// imm0_255 predicate - Immediate in the range [0,255].
517def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
518def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
519 let ParserMatchClass = Imm0_255AsmOperand;
520}
521
Jim Grosbachffa32252011-07-19 19:13:28 +0000522// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
523// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000524//
Jim Grosbachffa32252011-07-19 19:13:28 +0000525// FIXME: This really needs a Thumb version separate from the ARM version.
526// While the range is the same, and can thus use the same match class,
527// the encoding is different so it should have a different encoder method.
528def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
529def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000530 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000531 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000532}
533
Jim Grosbached838482011-07-26 16:24:27 +0000534/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
535def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
536def imm24b : Operand<i32>, ImmLeaf<i32, [{
537 return Imm >= 0 && Imm <= 0xffffff;
538}]> {
539 let ParserMatchClass = Imm24bitAsmOperand;
540}
541
542
Evan Chenga9688c42010-12-11 04:11:38 +0000543/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
544/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000545def BitfieldAsmOperand : AsmOperandClass {
546 let Name = "Bitfield";
547 let ParserMethod = "parseBitfield";
548}
Evan Chenga9688c42010-12-11 04:11:38 +0000549def bf_inv_mask_imm : Operand<i32>,
550 PatLeaf<(imm), [{
551 return ARM::isBitFieldInvertedMask(N->getZExtValue());
552}] > {
553 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
554 let PrintMethod = "printBitfieldInvMaskImmOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000555 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000556}
557
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000558/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000559def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
560 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000561}]>;
562
563/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000564def width_imm : Operand<i32>, ImmLeaf<i32, [{
565 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000566}] > {
567 let EncoderMethod = "getMsbOpValue";
568}
569
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000570def imm1_32_XFORM: SDNodeXForm<imm, [{
571 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
572}]>;
573def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
574def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
575 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000576 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000577 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000578}
579
Jim Grosbachf4943352011-07-25 23:09:14 +0000580def imm1_16_XFORM: SDNodeXForm<imm, [{
581 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
582}]>;
583def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
584def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
585 imm1_16_XFORM> {
586 let PrintMethod = "printImmPlusOneOperand";
587 let ParserMatchClass = Imm1_16AsmOperand;
588}
589
Evan Chenga8e29892007-01-19 07:51:42 +0000590// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000591// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000592//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000593def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000594def addrmode_imm12 : Operand<i32>,
595 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000596 // 12-bit immediate operand. Note that instructions using this encode
597 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
598 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000599
Chris Lattner2ac19022010-11-15 05:19:05 +0000600 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000601 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000602 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000603 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000604}
Jim Grosbach3e556122010-10-26 22:37:02 +0000605// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000606//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000607def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000608def ldst_so_reg : Operand<i32>,
609 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000610 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000611 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000612 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000613 let ParserMatchClass = MemRegOffsetAsmOperand;
614 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000615}
616
Jim Grosbach7ce05792011-08-03 23:50:40 +0000617// postidx_imm8 := +/- [0,255]
618//
619// 9 bit value:
620// {8} 1 is imm8 is non-negative. 0 otherwise.
621// {7-0} [0,255] imm8 value.
622def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
623def postidx_imm8 : Operand<i32> {
624 let PrintMethod = "printPostIdxImm8Operand";
625 let ParserMatchClass = PostIdxImm8AsmOperand;
626 let MIOperandInfo = (ops i32imm);
627}
628
Owen Anderson154c41d2011-08-04 18:24:14 +0000629// postidx_imm8s4 := +/- [0,1020]
630//
631// 9 bit value:
632// {8} 1 is imm8 is non-negative. 0 otherwise.
633// {7-0} [0,255] imm8 value, scaled by 4.
634def postidx_imm8s4 : Operand<i32> {
635 let PrintMethod = "printPostIdxImm8s4Operand";
636 let MIOperandInfo = (ops i32imm);
637}
638
639
Jim Grosbach7ce05792011-08-03 23:50:40 +0000640// postidx_reg := +/- reg
641//
642def PostIdxRegAsmOperand : AsmOperandClass {
643 let Name = "PostIdxReg";
644 let ParserMethod = "parsePostIdxReg";
645}
646def postidx_reg : Operand<i32> {
647 let EncoderMethod = "getPostIdxRegOpValue";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000648 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000649 let ParserMatchClass = PostIdxRegAsmOperand;
650 let MIOperandInfo = (ops GPR, i32imm);
651}
652
653
Jim Grosbach3e556122010-10-26 22:37:02 +0000654// addrmode2 := reg +/- imm12
655// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000656//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000657// FIXME: addrmode2 should be refactored the rest of the way to always
658// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
659def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000660def addrmode2 : Operand<i32>,
661 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000662 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000663 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000665 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
666}
667
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000668def PostIdxRegShiftedAsmOperand : AsmOperandClass {
669 let Name = "PostIdxRegShifted";
670 let ParserMethod = "parsePostIdxReg";
671}
Owen Anderson793e7962011-07-26 20:54:26 +0000672def am2offset_reg : Operand<i32>,
673 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000674 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000675 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000676 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000677 // When using this for assembly, it's always as a post-index offset.
678 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000679 let MIOperandInfo = (ops GPR, i32imm);
680}
681
Jim Grosbach039c2e12011-08-04 23:01:30 +0000682// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
683// the GPR is purely vestigal at this point.
684def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000685def am2offset_imm : Operand<i32>,
686 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
687 [], [SDNPWantRoot]> {
688 let EncoderMethod = "getAddrMode2OffsetOpValue";
689 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000690 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000691 let MIOperandInfo = (ops GPR, i32imm);
692}
693
694
Evan Chenga8e29892007-01-19 07:51:42 +0000695// addrmode3 := reg +/- reg
696// addrmode3 := reg +/- imm8
697//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000698//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000699def addrmode3 : Operand<i32>,
700 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000701 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000702 let PrintMethod = "printAddrMode3Operand";
703 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
704}
705
706def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000707 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
708 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000709 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000710 let PrintMethod = "printAddrMode3OffsetOperand";
711 let MIOperandInfo = (ops GPR, i32imm);
712}
713
Jim Grosbache6913602010-11-03 01:01:43 +0000714// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000715//
Jim Grosbache6913602010-11-03 01:01:43 +0000716def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000717 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000718 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000719}
720
721// addrmode5 := reg +/- imm8*4
722//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000723def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000724def addrmode5 : Operand<i32>,
725 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
726 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000727 let EncoderMethod = "getAddrMode5OpValue";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000728 let ParserMatchClass = AddrMode5AsmOperand;
729 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000730}
731
Bob Wilsond3a07652011-02-07 17:43:09 +0000732// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000733//
734def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000735 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000736 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000737 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000738 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000739}
740
Bob Wilsonda525062011-02-25 06:42:42 +0000741def am6offset : Operand<i32>,
742 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
743 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000744 let PrintMethod = "printAddrMode6OffsetOperand";
745 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000746 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000747}
748
Mon P Wang183c6272011-05-09 17:47:27 +0000749// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
750// (single element from one lane) for size 32.
751def addrmode6oneL32 : Operand<i32>,
752 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
753 let PrintMethod = "printAddrMode6Operand";
754 let MIOperandInfo = (ops GPR:$addr, i32imm);
755 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
756}
757
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000758// Special version of addrmode6 to handle alignment encoding for VLD-dup
759// instructions, specifically VLD4-dup.
760def addrmode6dup : Operand<i32>,
761 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
762 let PrintMethod = "printAddrMode6Operand";
763 let MIOperandInfo = (ops GPR:$addr, i32imm);
764 let EncoderMethod = "getAddrMode6DupAddressOpValue";
765}
766
Evan Chenga8e29892007-01-19 07:51:42 +0000767// addrmodepc := pc + reg
768//
769def addrmodepc : Operand<i32>,
770 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
771 let PrintMethod = "printAddrModePCOperand";
772 let MIOperandInfo = (ops GPR, i32imm);
773}
774
Jim Grosbache39389a2011-08-02 18:07:32 +0000775// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000776//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000777def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000778def addr_offset_none : Operand<i32>,
779 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000780 let PrintMethod = "printAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000781 let ParserMatchClass = MemNoOffsetAsmOperand;
782 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000783}
784
Bob Wilson4f38b382009-08-21 21:58:55 +0000785def nohash_imm : Operand<i32> {
786 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000787}
788
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000789def CoprocNumAsmOperand : AsmOperandClass {
790 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000791 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000792}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000793def p_imm : Operand<i32> {
794 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000795 let ParserMatchClass = CoprocNumAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000796}
797
Jim Grosbach1610a702011-07-25 20:06:30 +0000798def CoprocRegAsmOperand : AsmOperandClass {
799 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000800 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000801}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000802def c_imm : Operand<i32> {
803 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000804 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000805}
806
Evan Chenga8e29892007-01-19 07:51:42 +0000807//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000808
Evan Cheng37f25d92008-08-28 23:39:26 +0000809include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000810
811//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000812// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000813//
814
Evan Cheng3924f782008-08-29 07:36:24 +0000815/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000816/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000817multiclass AsI1_bin_irs<bits<4> opcod, string opc,
818 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000819 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000820 // The register-immediate version is re-materializable. This is useful
821 // in particular for taking the address of a local.
822 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000823 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
824 iii, opc, "\t$Rd, $Rn, $imm",
825 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
826 bits<4> Rd;
827 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000828 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000829 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000830 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000831 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000832 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000833 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000834 }
Jim Grosbach62547262010-10-11 18:51:51 +0000835 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
836 iir, opc, "\t$Rd, $Rn, $Rm",
837 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000838 bits<4> Rd;
839 bits<4> Rn;
840 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000841 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000842 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000843 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000844 let Inst{15-12} = Rd;
845 let Inst{11-4} = 0b00000000;
846 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000847 }
Owen Anderson92a20222011-07-21 18:54:16 +0000848
849 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000850 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000851 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000852 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000853 bits<4> Rd;
854 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000855 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000856 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000857 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000858 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000859 let Inst{11-5} = shift{11-5};
860 let Inst{4} = 0;
861 let Inst{3-0} = shift{3-0};
862 }
863
864 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000865 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000866 iis, opc, "\t$Rd, $Rn, $shift",
867 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
868 bits<4> Rd;
869 bits<4> Rn;
870 bits<12> shift;
871 let Inst{25} = 0;
872 let Inst{19-16} = Rn;
873 let Inst{15-12} = Rd;
874 let Inst{11-8} = shift{11-8};
875 let Inst{7} = 0;
876 let Inst{6-5} = shift{6-5};
877 let Inst{4} = 1;
878 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000879 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000880
881 // Assembly aliases for optional destination operand when it's the same
882 // as the source operand.
883 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
884 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
885 so_imm:$imm, pred:$p,
886 cc_out:$s)>,
887 Requires<[IsARM]>;
888 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
889 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
890 GPR:$Rm, pred:$p,
891 cc_out:$s)>,
892 Requires<[IsARM]>;
893 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000894 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
895 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000896 cc_out:$s)>,
897 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000898 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
899 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
900 so_reg_reg:$shift, pred:$p,
901 cc_out:$s)>,
902 Requires<[IsARM]>;
903
Evan Chenga8e29892007-01-19 07:51:42 +0000904}
905
Evan Cheng1e249e32009-06-25 20:59:23 +0000906/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000907/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000908let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000909multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
910 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
911 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000912 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
913 iii, opc, "\t$Rd, $Rn, $imm",
914 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
915 bits<4> Rd;
916 bits<4> Rn;
917 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000918 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000919 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000920 let Inst{19-16} = Rn;
921 let Inst{15-12} = Rd;
922 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000923 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000924 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
925 iir, opc, "\t$Rd, $Rn, $Rm",
926 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
927 bits<4> Rd;
928 bits<4> Rn;
929 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000930 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000931 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000932 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000933 let Inst{19-16} = Rn;
934 let Inst{15-12} = Rd;
935 let Inst{11-4} = 0b00000000;
936 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000937 }
Owen Anderson92a20222011-07-21 18:54:16 +0000938 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000939 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000941 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000942 bits<4> Rd;
943 bits<4> Rn;
944 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000945 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000946 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{19-16} = Rn;
948 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000949 let Inst{11-5} = shift{11-5};
950 let Inst{4} = 0;
951 let Inst{3-0} = shift{3-0};
952 }
953
954 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000955 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000956 iis, opc, "\t$Rd, $Rn, $shift",
957 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
958 bits<4> Rd;
959 bits<4> Rn;
960 bits<12> shift;
961 let Inst{25} = 0;
962 let Inst{20} = 1;
963 let Inst{19-16} = Rn;
964 let Inst{15-12} = Rd;
965 let Inst{11-8} = shift{11-8};
966 let Inst{7} = 0;
967 let Inst{6-5} = shift{6-5};
968 let Inst{4} = 1;
969 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000970 }
Evan Cheng071a2792007-09-11 19:55:27 +0000971}
Evan Chengc85e8322007-07-05 07:13:32 +0000972}
973
974/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000975/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000976/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000977let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000978multiclass AI1_cmp_irs<bits<4> opcod, string opc,
979 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
980 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000981 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
982 opc, "\t$Rn, $imm",
983 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000984 bits<4> Rn;
985 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000986 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000987 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000988 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000989 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000990 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000991 }
992 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
993 opc, "\t$Rn, $Rm",
994 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000995 bits<4> Rn;
996 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000997 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000998 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000999 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001000 let Inst{19-16} = Rn;
1001 let Inst{15-12} = 0b0000;
1002 let Inst{11-4} = 0b00000000;
1003 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001004 }
Owen Anderson92a20222011-07-21 18:54:16 +00001005 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001006 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001007 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001008 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001009 bits<4> Rn;
1010 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001011 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001012 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001013 let Inst{19-16} = Rn;
1014 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001015 let Inst{11-5} = shift{11-5};
1016 let Inst{4} = 0;
1017 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001018 }
Owen Anderson92a20222011-07-21 18:54:16 +00001019 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001020 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001021 opc, "\t$Rn, $shift",
1022 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1023 bits<4> Rn;
1024 bits<12> shift;
1025 let Inst{25} = 0;
1026 let Inst{20} = 1;
1027 let Inst{19-16} = Rn;
1028 let Inst{15-12} = 0b0000;
1029 let Inst{11-8} = shift{11-8};
1030 let Inst{7} = 0;
1031 let Inst{6-5} = shift{6-5};
1032 let Inst{4} = 1;
1033 let Inst{3-0} = shift{3-0};
1034 }
1035
Evan Cheng071a2792007-09-11 19:55:27 +00001036}
Evan Chenga8e29892007-01-19 07:51:42 +00001037}
1038
Evan Cheng576a3962010-09-25 00:49:35 +00001039/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001040/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001041/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001042class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
1043 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1044 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1045 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
1046 Requires<[IsARM, HasV6]> {
1047 bits<4> Rd;
1048 bits<4> Rm;
1049 bits<2> rot;
1050 let Inst{19-16} = 0b1111;
1051 let Inst{15-12} = Rd;
1052 let Inst{11-10} = rot;
1053 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001054}
1055
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001056class AI_ext_rrot_np<bits<8> opcod, string opc>
1057 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
1058 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1059 Requires<[IsARM, HasV6]> {
1060 bits<2> rot;
1061 let Inst{19-16} = 0b1111;
1062 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001063}
1064
Evan Cheng576a3962010-09-25 00:49:35 +00001065/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001066/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001067class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
1068 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1069 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
1070 [(set GPR:$Rd, (opnode GPR:$Rn, (rotr GPR:$Rm, rot_imm:$rot)))]>,
1071 Requires<[IsARM, HasV6]> {
1072 bits<4> Rd;
1073 bits<4> Rm;
1074 bits<4> Rn;
1075 bits<2> rot;
1076 let Inst{19-16} = Rn;
1077 let Inst{15-12} = Rd;
1078 let Inst{11-10} = rot;
1079 let Inst{9-4} = 0b000111;
1080 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001081}
1082
Jim Grosbach70327412011-07-27 17:48:13 +00001083class AI_exta_rrot_np<bits<8> opcod, string opc>
1084 : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, rot_imm:$rot),
1085 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1086 Requires<[IsARM, HasV6]> {
1087 bits<4> Rn;
1088 bits<2> rot;
1089 let Inst{19-16} = Rn;
1090 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001091}
1092
Evan Cheng62674222009-06-25 23:34:10 +00001093/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001094multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001095 string baseOpc, bit Commutable = 0> {
1096 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001097 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1098 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1099 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001100 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001101 bits<4> Rd;
1102 bits<4> Rn;
1103 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001104 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001105 let Inst{15-12} = Rd;
1106 let Inst{19-16} = Rn;
1107 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001108 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001109 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1110 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1111 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001112 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001113 bits<4> Rd;
1114 bits<4> Rn;
1115 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001116 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001117 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001118 let isCommutable = Commutable;
1119 let Inst{3-0} = Rm;
1120 let Inst{15-12} = Rd;
1121 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001122 }
Owen Anderson92a20222011-07-21 18:54:16 +00001123 def rsi : AsI1<opcod, (outs GPR:$Rd),
1124 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001125 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001126 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001127 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001128 bits<4> Rd;
1129 bits<4> Rn;
1130 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001131 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001132 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001133 let Inst{15-12} = Rd;
1134 let Inst{11-5} = shift{11-5};
1135 let Inst{4} = 0;
1136 let Inst{3-0} = shift{3-0};
1137 }
1138 def rsr : AsI1<opcod, (outs GPR:$Rd),
1139 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001140 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001141 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1142 Requires<[IsARM]> {
1143 bits<4> Rd;
1144 bits<4> Rn;
1145 bits<12> shift;
1146 let Inst{25} = 0;
1147 let Inst{19-16} = Rn;
1148 let Inst{15-12} = Rd;
1149 let Inst{11-8} = shift{11-8};
1150 let Inst{7} = 0;
1151 let Inst{6-5} = shift{6-5};
1152 let Inst{4} = 1;
1153 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001154 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001155 }
1156 // Assembly aliases for optional destination operand when it's the same
1157 // as the source operand.
1158 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1159 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1160 so_imm:$imm, pred:$p,
1161 cc_out:$s)>,
1162 Requires<[IsARM]>;
1163 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1164 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1165 GPR:$Rm, pred:$p,
1166 cc_out:$s)>,
1167 Requires<[IsARM]>;
1168 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001169 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1170 so_reg_imm:$shift, pred:$p,
1171 cc_out:$s)>,
1172 Requires<[IsARM]>;
1173 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1174 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1175 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001176 cc_out:$s)>,
1177 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001178}
1179
Jim Grosbache5165492009-11-09 00:11:35 +00001180// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001181// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1182let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001183multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001184 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001185 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001186 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001187 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001188 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001189 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1190 let isCommutable = Commutable;
1191 }
Owen Anderson92a20222011-07-21 18:54:16 +00001192 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001193 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001194 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1195 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1196 4, IIC_iALUsr,
1197 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001198}
Evan Chengc85e8322007-07-05 07:13:32 +00001199}
1200
Jim Grosbach3e556122010-10-26 22:37:02 +00001201let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001202multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001203 InstrItinClass iir, PatFrag opnode> {
1204 // Note: We use the complex addrmode_imm12 rather than just an input
1205 // GPR and a constrained immediate so that we can use this to match
1206 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001207 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001208 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1209 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001210 bits<4> Rt;
1211 bits<17> addr;
1212 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1213 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001214 let Inst{15-12} = Rt;
1215 let Inst{11-0} = addr{11-0}; // imm12
1216 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001217 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001218 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1219 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001220 bits<4> Rt;
1221 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001222 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001223 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1224 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001225 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001226 let Inst{11-0} = shift{11-0};
1227 }
1228}
1229}
1230
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001231multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001232 InstrItinClass iir, PatFrag opnode> {
1233 // Note: We use the complex addrmode_imm12 rather than just an input
1234 // GPR and a constrained immediate so that we can use this to match
1235 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001236 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001237 (ins GPR:$Rt, addrmode_imm12:$addr),
1238 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1239 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1240 bits<4> Rt;
1241 bits<17> addr;
1242 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1243 let Inst{19-16} = addr{16-13}; // Rn
1244 let Inst{15-12} = Rt;
1245 let Inst{11-0} = addr{11-0}; // imm12
1246 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001247 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001248 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1249 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1250 bits<4> Rt;
1251 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001252 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001253 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1254 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001255 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001256 let Inst{11-0} = shift{11-0};
1257 }
1258}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001259//===----------------------------------------------------------------------===//
1260// Instructions
1261//===----------------------------------------------------------------------===//
1262
Evan Chenga8e29892007-01-19 07:51:42 +00001263//===----------------------------------------------------------------------===//
1264// Miscellaneous Instructions.
1265//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001266
Evan Chenga8e29892007-01-19 07:51:42 +00001267/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1268/// the function. The first operand is the ID# for this instruction, the second
1269/// is the index into the MachineConstantPool that this is, the third is the
1270/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001271let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001272def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001273PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001274 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001275
Jim Grosbach4642ad32010-02-22 23:10:38 +00001276// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1277// from removing one half of the matched pairs. That breaks PEI, which assumes
1278// these will always be in pairs, and asserts if it finds otherwise. Better way?
1279let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001280def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001281PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001282 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001283
Jim Grosbach64171712010-02-16 21:07:46 +00001284def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001285PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001286 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001287}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001288
Johnny Chenf4d81052010-02-12 22:53:19 +00001289def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001290 [/* For disassembly only; pattern left blank */]>,
1291 Requires<[IsARM, HasV6T2]> {
1292 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001293 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001294 let Inst{7-0} = 0b00000000;
1295}
1296
Johnny Chenf4d81052010-02-12 22:53:19 +00001297def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1298 [/* For disassembly only; pattern left blank */]>,
1299 Requires<[IsARM, HasV6T2]> {
1300 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001301 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001302 let Inst{7-0} = 0b00000001;
1303}
1304
1305def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1306 [/* For disassembly only; pattern left blank */]>,
1307 Requires<[IsARM, HasV6T2]> {
1308 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001309 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001310 let Inst{7-0} = 0b00000010;
1311}
1312
1313def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1314 [/* For disassembly only; pattern left blank */]>,
1315 Requires<[IsARM, HasV6T2]> {
1316 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001317 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001318 let Inst{7-0} = 0b00000011;
1319}
1320
Johnny Chen2ec5e492010-02-22 21:50:40 +00001321def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001322 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001323 bits<4> Rd;
1324 bits<4> Rn;
1325 bits<4> Rm;
1326 let Inst{3-0} = Rm;
1327 let Inst{15-12} = Rd;
1328 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001329 let Inst{27-20} = 0b01101000;
1330 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001331 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001332}
1333
Johnny Chenf4d81052010-02-12 22:53:19 +00001334def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001335 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001336 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001337 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001338 let Inst{7-0} = 0b00000100;
1339}
1340
Johnny Chenc6f7b272010-02-11 18:12:29 +00001341// The i32imm operand $val can be used by a debugger to store more information
1342// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001343def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1344 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001345 bits<16> val;
1346 let Inst{3-0} = val{3-0};
1347 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001348 let Inst{27-20} = 0b00010010;
1349 let Inst{7-4} = 0b0111;
1350}
1351
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001352// Change Processor State
1353// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001354class CPS<dag iops, string asm_ops>
1355 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001356 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001357 bits<2> imod;
1358 bits<3> iflags;
1359 bits<5> mode;
1360 bit M;
1361
Johnny Chenb98e1602010-02-12 18:55:33 +00001362 let Inst{31-28} = 0b1111;
1363 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001364 let Inst{19-18} = imod;
1365 let Inst{17} = M; // Enabled if mode is set;
1366 let Inst{16} = 0;
1367 let Inst{8-6} = iflags;
1368 let Inst{5} = 0;
1369 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001370}
1371
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001372let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001373 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001374 "$imod\t$iflags, $mode">;
1375let mode = 0, M = 0 in
1376 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1377
1378let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001379 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001380
Johnny Chenb92a23f2010-02-21 04:42:01 +00001381// Preload signals the memory system of possible future data/instruction access.
1382// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001383multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001384
Evan Chengdfed19f2010-11-03 06:34:55 +00001385 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001386 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001387 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001388 bits<4> Rt;
1389 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001390 let Inst{31-26} = 0b111101;
1391 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001392 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001393 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001394 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001395 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001396 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001397 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001398 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001399 }
1400
Evan Chengdfed19f2010-11-03 06:34:55 +00001401 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001402 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001403 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001404 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001405 let Inst{31-26} = 0b111101;
1406 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001407 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001408 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001409 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001410 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001411 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001412 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001413 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001414 }
1415}
1416
Evan Cheng416941d2010-11-04 05:19:35 +00001417defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1418defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1419defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001420
Jim Grosbach53a89d62011-07-22 17:46:13 +00001421def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001422 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001423 bits<1> end;
1424 let Inst{31-10} = 0b1111000100000001000000;
1425 let Inst{9} = end;
1426 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001427}
1428
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001429def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1430 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001431 bits<4> opt;
1432 let Inst{27-4} = 0b001100100000111100001111;
1433 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001434}
1435
Johnny Chenba6e0332010-02-11 17:14:31 +00001436// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001437let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001438def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001439 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001440 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001441 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001442}
1443
Evan Cheng12c3a532008-11-06 17:48:05 +00001444// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001445let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001446def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001447 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001448 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001449
Evan Cheng325474e2008-01-07 23:56:57 +00001450let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001451def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001452 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001453 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001454
Jim Grosbach53694262010-11-18 01:15:56 +00001455def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001456 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001457 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001458
Jim Grosbach53694262010-11-18 01:15:56 +00001459def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001460 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001461 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001462
Jim Grosbach53694262010-11-18 01:15:56 +00001463def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001464 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001465 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001466
Jim Grosbach53694262010-11-18 01:15:56 +00001467def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001468 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001469 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001470}
Chris Lattner13c63102008-01-06 05:55:01 +00001471let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001472def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001473 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001474
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001475def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001476 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001477 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001478
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001479def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001480 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001481}
Evan Cheng12c3a532008-11-06 17:48:05 +00001482} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001483
Evan Chenge07715c2009-06-23 05:25:29 +00001484
1485// LEApcrel - Load a pc-relative address into a register without offending the
1486// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001487let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001488// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001489// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1490// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001491def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001492 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001493 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001494 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001495 let Inst{27-25} = 0b001;
1496 let Inst{20} = 0;
1497 let Inst{19-16} = 0b1111;
1498 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001499 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001500}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001501def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001502 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001503
1504def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1505 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001506 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001507
Evan Chenga8e29892007-01-19 07:51:42 +00001508//===----------------------------------------------------------------------===//
1509// Control Flow Instructions.
1510//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001511
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001512let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1513 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001514 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001515 "bx", "\tlr", [(ARMretflag)]>,
1516 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001517 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001518 }
1519
1520 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001521 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001522 "mov", "\tpc, lr", [(ARMretflag)]>,
1523 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001524 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001525 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001526}
Rafael Espindola27185192006-09-29 21:20:16 +00001527
Bob Wilson04ea6e52009-10-28 00:37:03 +00001528// Indirect branches
1529let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001530 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001531 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001532 [(brind GPR:$dst)]>,
1533 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001534 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001535 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001536 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001537 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001538
Jim Grosbachd447ac62011-07-13 20:21:31 +00001539 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1540 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001541 Requires<[IsARM, HasV4T]> {
1542 bits<4> dst;
1543 let Inst{27-4} = 0b000100101111111111110001;
1544 let Inst{3-0} = dst;
1545 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001546}
1547
Evan Cheng1e0eab12010-11-29 22:43:27 +00001548// All calls clobber the non-callee saved registers. SP is marked as
1549// a use to prevent stack-pointer assignments that appear immediately
1550// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001551let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001552 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001553 // FIXME: Do we really need a non-predicated version? If so, it should
1554 // at least be a pseudo instruction expanding to the predicated version
1555 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001556 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001557 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001558 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001559 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001560 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001561 Requires<[IsARM, IsNotDarwin]> {
1562 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001563 bits<24> func;
1564 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001565 }
Evan Cheng277f0742007-06-19 21:05:09 +00001566
Jason W Kim685c3502011-02-04 19:47:15 +00001567 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001568 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001569 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001570 Requires<[IsARM, IsNotDarwin]> {
1571 bits<24> func;
1572 let Inst{23-0} = func;
1573 }
Evan Cheng277f0742007-06-19 21:05:09 +00001574
Evan Chenga8e29892007-01-19 07:51:42 +00001575 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001576 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001577 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001578 [(ARMcall GPR:$func)]>,
1579 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001580 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001581 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001582 let Inst{3-0} = func;
1583 }
1584
1585 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1586 IIC_Br, "blx", "\t$func",
1587 [(ARMcall_pred GPR:$func)]>,
1588 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1589 bits<4> func;
1590 let Inst{27-4} = 0b000100101111111111110011;
1591 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001592 }
1593
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001594 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001595 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001596 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001597 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001598 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001599
1600 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001601 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001602 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001603 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001604}
1605
David Goodwin1a8f36e2009-08-12 18:31:53 +00001606let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001607 // On Darwin R9 is call-clobbered.
1608 // R7 is marked as a use to prevent frame-pointer assignments from being
1609 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001610 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001611 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001612 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001613 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001614 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1615 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001616
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001617 def BLr9_pred : ARMPseudoExpand<(outs),
1618 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001619 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001620 [(ARMcall_pred tglobaladdr:$func)],
1621 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001622 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001623
1624 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001625 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001626 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001627 [(ARMcall GPR:$func)],
1628 (BLX GPR:$func)>,
1629 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001630
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001631 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001632 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001633 [(ARMcall_pred GPR:$func)],
1634 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001635 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001636
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001637 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001638 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001639 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001640 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001641 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001642
1643 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001644 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001645 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001646 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001647}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001648
David Goodwin1a8f36e2009-08-12 18:31:53 +00001649let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001650 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1651 // a two-value operand where a dag node expects two operands. :(
1652 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1653 IIC_Br, "b", "\t$target",
1654 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1655 bits<24> target;
1656 let Inst{23-0} = target;
1657 }
1658
Evan Chengaeafca02007-05-16 07:45:54 +00001659 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001660 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001661 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001662 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1663 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001664 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001665 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001666 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001667
Jim Grosbach2dc77682010-11-29 18:37:44 +00001668 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1669 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001670 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001671 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001672 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001673 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1674 // into i12 and rs suffixed versions.
1675 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001676 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001677 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001678 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001679 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001680 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001681 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001682 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001683 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001684 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001685 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001686 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001687
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001688}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001689
Jim Grosbachcf121c32011-07-28 21:57:55 +00001690// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001691def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001692 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001693 Requires<[IsARM, HasV5T]> {
1694 let Inst{31-25} = 0b1111101;
1695 bits<25> target;
1696 let Inst{23-0} = target{24-1};
1697 let Inst{24} = target{0};
1698}
1699
Jim Grosbach898e7e22011-07-13 20:25:01 +00001700// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001701def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001702 [/* pattern left blank */]> {
1703 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001704 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001705 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001706 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001707 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001708}
1709
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001710// Tail calls.
1711
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001712let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1713 // Darwin versions.
1714 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1715 Uses = [SP] in {
1716 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1717 IIC_Br, []>, Requires<[IsDarwin]>;
1718
1719 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1720 IIC_Br, []>, Requires<[IsDarwin]>;
1721
Jim Grosbach245f5e82011-07-08 18:50:22 +00001722 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001723 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001724 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1725 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001726
Jim Grosbach245f5e82011-07-08 18:50:22 +00001727 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001728 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001729 (BX GPR:$dst)>,
1730 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001731
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001732 }
1733
1734 // Non-Darwin versions (the difference is R9).
1735 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1736 Uses = [SP] in {
1737 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1738 IIC_Br, []>, Requires<[IsNotDarwin]>;
1739
1740 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1741 IIC_Br, []>, Requires<[IsNotDarwin]>;
1742
Jim Grosbach245f5e82011-07-08 18:50:22 +00001743 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001744 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001745 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1746 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001747
Jim Grosbach245f5e82011-07-08 18:50:22 +00001748 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001749 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001750 (BX GPR:$dst)>,
1751 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001752 }
1753}
1754
1755
1756
1757
1758
Johnny Chen0296f3e2010-02-16 21:59:54 +00001759// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001760def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1761 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001762 bits<4> opt;
1763 let Inst{23-4} = 0b01100000000000000111;
1764 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001765}
1766
Jim Grosbached838482011-07-26 16:24:27 +00001767// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001768let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001769def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001770 bits<24> svc;
1771 let Inst{23-0} = svc;
1772}
Johnny Chen85d5a892010-02-10 18:02:25 +00001773}
1774
Jim Grosbach5a287482011-07-29 17:51:39 +00001775// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001776class SRSI<bit wb, string asm>
1777 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1778 NoItinerary, asm, "", []> {
1779 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001780 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001781 let Inst{27-25} = 0b100;
1782 let Inst{22} = 1;
1783 let Inst{21} = wb;
1784 let Inst{20} = 0;
1785 let Inst{19-16} = 0b1101; // SP
1786 let Inst{15-5} = 0b00000101000;
1787 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001788}
1789
Jim Grosbache1cf5902011-07-29 20:26:09 +00001790def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1791 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001792}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001793def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1794 let Inst{24-23} = 0;
1795}
1796def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1797 let Inst{24-23} = 0b10;
1798}
1799def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1800 let Inst{24-23} = 0b10;
1801}
1802def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1803 let Inst{24-23} = 0b01;
1804}
1805def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1806 let Inst{24-23} = 0b01;
1807}
1808def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1809 let Inst{24-23} = 0b11;
1810}
1811def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1812 let Inst{24-23} = 0b11;
1813}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001814
Jim Grosbach5a287482011-07-29 17:51:39 +00001815// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001816class RFEI<bit wb, string asm>
1817 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1818 NoItinerary, asm, "", []> {
1819 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001820 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001821 let Inst{27-25} = 0b100;
1822 let Inst{22} = 0;
1823 let Inst{21} = wb;
1824 let Inst{20} = 1;
1825 let Inst{19-16} = Rn;
1826 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001827}
1828
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001829def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1830 let Inst{24-23} = 0;
1831}
1832def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1833 let Inst{24-23} = 0;
1834}
1835def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1836 let Inst{24-23} = 0b10;
1837}
1838def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1839 let Inst{24-23} = 0b10;
1840}
1841def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1842 let Inst{24-23} = 0b01;
1843}
1844def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1845 let Inst{24-23} = 0b01;
1846}
1847def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1848 let Inst{24-23} = 0b11;
1849}
1850def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1851 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001852}
1853
Evan Chenga8e29892007-01-19 07:51:42 +00001854//===----------------------------------------------------------------------===//
1855// Load / store Instructions.
1856//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001857
Evan Chenga8e29892007-01-19 07:51:42 +00001858// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001859
1860
Evan Cheng7e2fe912010-10-28 06:47:08 +00001861defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001862 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001863defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001864 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001865defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001866 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001867defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001868 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001869
Evan Chengfa775d02007-03-19 07:20:03 +00001870// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001871let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001872 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001873def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001874 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1875 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001876 bits<4> Rt;
1877 bits<17> addr;
1878 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1879 let Inst{19-16} = 0b1111;
1880 let Inst{15-12} = Rt;
1881 let Inst{11-0} = addr{11-0}; // imm12
1882}
Evan Chengfa775d02007-03-19 07:20:03 +00001883
Evan Chenga8e29892007-01-19 07:51:42 +00001884// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001885def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001886 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1887 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001888
Evan Chenga8e29892007-01-19 07:51:42 +00001889// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001890def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001891 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1892 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001893
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001894def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001895 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1896 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001897
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001898let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001899// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001900def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1901 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001902 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001903 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001904}
Rafael Espindolac391d162006-10-23 20:34:27 +00001905
Evan Chenga8e29892007-01-19 07:51:42 +00001906// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001907multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001908 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1909 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001910 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1911 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001912 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001913 // {12} isAdd
1914 // {11-0} imm12/Rm
1915 bits<18> addr;
1916 let Inst{25} = addr{13};
1917 let Inst{23} = addr{12};
1918 let Inst{19-16} = addr{17-14};
1919 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00001920 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001921 }
Owen Anderson793e7962011-07-26 20:54:26 +00001922
1923 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001924 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00001925 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001926 opc, "\t$Rt, $addr, $offset",
1927 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00001928 // {12} isAdd
1929 // {11-0} imm12/Rm
1930 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001931 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001932 let Inst{25} = 1;
1933 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001934 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001935 let Inst{11-0} = offset{11-0};
Owen Anderson793e7962011-07-26 20:54:26 +00001936 }
1937
1938 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001939 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001940 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001941 opc, "\t$Rt, $addr, $offset",
1942 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001943 // {12} isAdd
1944 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001945 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001946 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001947 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001948 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001949 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001950 let Inst{11-0} = offset{11-0};
Jim Grosbach99f53d12010-11-15 20:47:07 +00001951 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001952}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001953
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001954let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001955defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1956defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001957}
Rafael Espindola450856d2006-12-12 00:37:38 +00001958
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001959multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001960 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001961 (ins addrmode3:$addr), IndexModePre,
1962 LdMiscFrm, itin,
1963 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1964 bits<14> addr;
1965 let Inst{23} = addr{8}; // U bit
1966 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1967 let Inst{19-16} = addr{12-9}; // Rn
1968 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1969 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1970 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00001971 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001972 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1973 LdMiscFrm, itin,
1974 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001975 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001976 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001977 let Inst{23} = offset{8}; // U bit
1978 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001979 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001980 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1981 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001982 }
1983}
Rafael Espindola4e307642006-09-08 16:59:47 +00001984
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001985let mayLoad = 1, neverHasSideEffects = 1 in {
1986defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1987defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1988defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001989let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001990def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00001991 (ins addrmode3:$addr), IndexModePre,
1992 LdMiscFrm, IIC_iLoad_d_ru,
1993 "ldrd", "\t$Rt, $Rt2, $addr!",
1994 "$addr.base = $Rn_wb", []> {
1995 bits<14> addr;
1996 let Inst{23} = addr{8}; // U bit
1997 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1998 let Inst{19-16} = addr{12-9}; // Rn
1999 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2000 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002001 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002002}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002003def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002004 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2005 LdMiscFrm, IIC_iLoad_d_ru,
2006 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
2007 "$Rn = $Rn_wb", []> {
2008 bits<10> offset;
2009 bits<4> Rn;
2010 let Inst{23} = offset{8}; // U bit
2011 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2012 let Inst{19-16} = Rn;
2013 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2014 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002015 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002016}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002017} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002018} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002019
Johnny Chenadb561d2010-02-18 03:27:42 +00002020// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002021let mayLoad = 1, neverHasSideEffects = 1 in {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002022def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2023 (ins addrmode2:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2024 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2025 // {17-14} Rn
2026 // {13} 1 == Rm, 0 == imm12
2027 // {12} isAdd
2028 // {11-0} imm12/Rm
2029 bits<18> addr;
2030 let Inst{25} = addr{13};
2031 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002032 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002033 let Inst{19-16} = addr{17-14};
2034 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002035 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002036}
Jim Grosbach3148a652011-08-08 23:28:47 +00002037
2038def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2039 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2040 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2041 "ldrbt", "\t$Rt, $addr, $offset",
2042 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002043 // {12} isAdd
2044 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002045 bits<14> offset;
2046 bits<4> addr;
2047 let Inst{25} = 1;
2048 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002049 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002050 let Inst{19-16} = addr;
2051 let Inst{11-0} = offset{11-0};
2052}
2053
2054def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2055 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2056 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2057 "ldrbt", "\t$Rt, $addr, $offset",
2058 "$addr.base = $Rn_wb", []> {
2059 // {12} isAdd
2060 // {11-0} imm12/Rm
2061 bits<14> offset;
2062 bits<4> addr;
2063 let Inst{25} = 0;
2064 let Inst{23} = offset{12};
2065 let Inst{21} = 1; // overwrite
2066 let Inst{19-16} = addr;
2067 let Inst{11-0} = offset{11-0};
Johnny Chenadb561d2010-02-18 03:27:42 +00002068}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002069
2070multiclass AI3ldrT<bits<4> op, string opc> {
2071 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2072 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2073 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2074 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2075 bits<9> offset;
2076 let Inst{23} = offset{8};
2077 let Inst{22} = 1;
2078 let Inst{11-8} = offset{7-4};
2079 let Inst{3-0} = offset{3-0};
2080 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2081 }
2082 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2083 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2084 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2085 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2086 bits<5> Rm;
2087 let Inst{23} = Rm{4};
2088 let Inst{22} = 0;
2089 let Inst{11-8} = 0;
2090 let Inst{3-0} = Rm{3-0};
2091 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2092 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002093}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002094
2095defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2096defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2097defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002098}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002099
Evan Chenga8e29892007-01-19 07:51:42 +00002100// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002101
2102// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002103def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002104 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2105 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002106
Evan Chenga8e29892007-01-19 07:51:42 +00002107// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002108let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2109def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002110 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002111 "strd", "\t$Rt, $src2, $addr", []>,
2112 Requires<[IsARM, HasV5TE]> {
2113 let Inst{21} = 0;
2114}
Evan Chenga8e29892007-01-19 07:51:42 +00002115
2116// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002117multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2118 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2119 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2120 StFrm, itin,
2121 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2122 bits<17> addr;
2123 let Inst{25} = 0;
2124 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2125 let Inst{19-16} = addr{16-13}; // Rn
2126 let Inst{11-0} = addr{11-0}; // imm12
2127 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2128 }
Evan Chenga8e29892007-01-19 07:51:42 +00002129
Jim Grosbach19dec202011-08-05 20:35:44 +00002130 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2131 (ins GPR:$Rt, addrmode2:$addr), IndexModePre, StFrm, itin,
2132 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2133 bits<17> addr;
2134 let Inst{25} = 1;
2135 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2136 let Inst{19-16} = addr{16-13}; // Rn
2137 let Inst{11-0} = addr{11-0};
2138 let Inst{4} = 0; // Inst{4} = 0
2139 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2140 }
2141 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2142 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2143 IndexModePost, StFrm, itin,
2144 opc, "\t$Rt, $addr, $offset",
2145 "$addr.base = $Rn_wb", []> {
2146 // {12} isAdd
2147 // {11-0} imm12/Rm
2148 bits<14> offset;
2149 bits<4> addr;
2150 let Inst{25} = 1;
2151 let Inst{23} = offset{12};
2152 let Inst{19-16} = addr;
2153 let Inst{11-0} = offset{11-0};
2154 }
Owen Anderson793e7962011-07-26 20:54:26 +00002155
Jim Grosbach19dec202011-08-05 20:35:44 +00002156 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2157 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2158 IndexModePost, StFrm, itin,
2159 opc, "\t$Rt, $addr, $offset",
2160 "$addr.base = $Rn_wb", []> {
2161 // {12} isAdd
2162 // {11-0} imm12/Rm
2163 bits<14> offset;
2164 bits<4> addr;
2165 let Inst{25} = 0;
2166 let Inst{23} = offset{12};
2167 let Inst{19-16} = addr;
2168 let Inst{11-0} = offset{11-0};
2169 }
2170}
Owen Anderson793e7962011-07-26 20:54:26 +00002171
Jim Grosbach19dec202011-08-05 20:35:44 +00002172let mayStore = 1, neverHasSideEffects = 1 in {
2173defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2174defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2175}
Evan Chenga8e29892007-01-19 07:51:42 +00002176
Jim Grosbach19dec202011-08-05 20:35:44 +00002177def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2178 am2offset_reg:$offset),
2179 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2180 am2offset_reg:$offset)>;
2181def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2182 am2offset_imm:$offset),
2183 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2184 am2offset_imm:$offset)>;
2185def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2186 am2offset_reg:$offset),
2187 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2188 am2offset_reg:$offset)>;
2189def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2190 am2offset_imm:$offset),
2191 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2192 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002193
Jim Grosbach19dec202011-08-05 20:35:44 +00002194// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2195// put the patterns on the instruction definitions directly as ISel wants
2196// the address base and offset to be separate operands, not a single
2197// complex operand like we represent the instructions themselves. The
2198// pseudos map between the two.
2199let usesCustomInserter = 1,
2200 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2201def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2202 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2203 4, IIC_iStore_ru,
2204 [(set GPR:$Rn_wb,
2205 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2206def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2207 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2208 4, IIC_iStore_ru,
2209 [(set GPR:$Rn_wb,
2210 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2211def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2212 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2213 4, IIC_iStore_ru,
2214 [(set GPR:$Rn_wb,
2215 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2216def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2217 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2218 4, IIC_iStore_ru,
2219 [(set GPR:$Rn_wb,
2220 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2221}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002222
Jim Grosbach2dc77682010-11-29 18:37:44 +00002223def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2224 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2225 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002226 "strh", "\t$Rt, [$Rn, $offset]!",
2227 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002228 [(set GPR:$Rn_wb,
2229 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002230
Jim Grosbach2dc77682010-11-29 18:37:44 +00002231def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2232 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2233 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002234 "strh", "\t$Rt, [$Rn], $offset",
2235 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002236 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2237 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002238
Johnny Chen39a4bb32010-02-18 22:31:18 +00002239// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002240let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002241def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2242 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002243 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002244 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002245 "$base = $base_wb", []> {
2246 bits<4> src1;
2247 bits<4> base;
2248 bits<10> offset;
2249 let Inst{23} = offset{8}; // U bit
2250 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2251 let Inst{19-16} = base;
2252 let Inst{15-12} = src1;
2253 let Inst{11-8} = offset{7-4};
2254 let Inst{3-0} = offset{3-0};
2255
2256 let DecoderMethod = "DecodeAddrMode3Instruction";
2257}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002258
2259// For disassembly only
2260def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2261 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002262 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002263 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002264 "$base = $base_wb", []> {
2265 bits<4> src1;
2266 bits<4> base;
2267 bits<10> offset;
2268 let Inst{23} = offset{8}; // U bit
2269 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2270 let Inst{19-16} = base;
2271 let Inst{15-12} = src1;
2272 let Inst{11-8} = offset{7-4};
2273 let Inst{3-0} = offset{3-0};
2274
2275 let DecoderMethod = "DecodeAddrMode3Instruction";
2276}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002277} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002278
Jim Grosbach7ce05792011-08-03 23:50:40 +00002279// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002280
Owen Anderson06470312011-07-27 20:29:48 +00002281def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2282 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002283 IndexModePost, StFrm, IIC_iStore_ru,
2284 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002285 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002286 let Inst{25} = 1;
2287 let Inst{21} = 1; // overwrite
2288 let Inst{4} = 0;
2289 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2290}
2291
2292def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2293 (ins GPR:$Rt, addrmode_imm12:$addr),
2294 IndexModePost, StFrm, IIC_iStore_ru,
2295 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2296 [/* For disassembly only; pattern left blank */]> {
2297 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002298 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002299 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002300}
2301
Owen Anderson06470312011-07-27 20:29:48 +00002302
2303def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2304 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002305 IndexModePost, StFrm, IIC_iStore_bh_ru,
2306 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2307 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002308 let Inst{25} = 1;
2309 let Inst{21} = 1; // overwrite
2310 let Inst{4} = 0;
2311 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2312}
2313
2314def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2315 (ins GPR:$Rt, addrmode_imm12:$addr),
2316 IndexModePost, StFrm, IIC_iStore_bh_ru,
2317 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2318 [/* For disassembly only; pattern left blank */]> {
2319 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002320 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002321 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002322}
2323
Jim Grosbach7ce05792011-08-03 23:50:40 +00002324multiclass AI3strT<bits<4> op, string opc> {
2325 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2326 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2327 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2328 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2329 bits<9> offset;
2330 let Inst{23} = offset{8};
2331 let Inst{22} = 1;
2332 let Inst{11-8} = offset{7-4};
2333 let Inst{3-0} = offset{3-0};
2334 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2335 }
2336 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2337 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2338 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2339 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2340 bits<5> Rm;
2341 let Inst{23} = Rm{4};
2342 let Inst{22} = 0;
2343 let Inst{11-8} = 0;
2344 let Inst{3-0} = Rm{3-0};
2345 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2346 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002347}
2348
Jim Grosbach7ce05792011-08-03 23:50:40 +00002349
2350defm STRHT : AI3strT<0b1011, "strht">;
2351
2352
Evan Chenga8e29892007-01-19 07:51:42 +00002353//===----------------------------------------------------------------------===//
2354// Load / store multiple Instructions.
2355//
2356
Bill Wendling6c470b82010-11-13 09:09:38 +00002357multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2358 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002359 // IA is the default, so no need for an explicit suffix on the
2360 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002361 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002362 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2363 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002364 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002365 let Inst{24-23} = 0b01; // Increment After
2366 let Inst{21} = 0; // No writeback
2367 let Inst{20} = L_bit;
2368 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002369 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002370 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2371 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002372 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002373 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002374 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002375 let Inst{20} = L_bit;
2376 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002377 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002378 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2379 IndexModeNone, f, itin,
2380 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2381 let Inst{24-23} = 0b00; // Decrement After
2382 let Inst{21} = 0; // No writeback
2383 let Inst{20} = L_bit;
2384 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002385 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002386 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2387 IndexModeUpd, f, itin_upd,
2388 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2389 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002390 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002391 let Inst{20} = L_bit;
2392 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002393 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002394 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2395 IndexModeNone, f, itin,
2396 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2397 let Inst{24-23} = 0b10; // Decrement Before
2398 let Inst{21} = 0; // No writeback
2399 let Inst{20} = L_bit;
2400 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002401 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002402 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2403 IndexModeUpd, f, itin_upd,
2404 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2405 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002406 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002407 let Inst{20} = L_bit;
2408 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002409 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002410 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2411 IndexModeNone, f, itin,
2412 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2413 let Inst{24-23} = 0b11; // Increment Before
2414 let Inst{21} = 0; // No writeback
2415 let Inst{20} = L_bit;
2416 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002417 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002418 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2419 IndexModeUpd, f, itin_upd,
2420 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2421 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002422 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002423 let Inst{20} = L_bit;
2424 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002425}
Bill Wendling6c470b82010-11-13 09:09:38 +00002426
Bill Wendlingc93989a2010-11-13 11:20:05 +00002427let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002428
2429let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2430defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2431
2432let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2433defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2434
2435} // neverHasSideEffects
2436
Bill Wendling73fe34a2010-11-16 01:16:36 +00002437// FIXME: remove when we have a way to marking a MI with these properties.
2438// FIXME: Should pc be an implicit operand like PICADD, etc?
2439let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2440 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002441def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2442 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002443 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002444 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002445 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002446
Evan Chenga8e29892007-01-19 07:51:42 +00002447//===----------------------------------------------------------------------===//
2448// Move Instructions.
2449//
2450
Evan Chengcd799b92009-06-12 20:46:18 +00002451let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002452def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2453 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2454 bits<4> Rd;
2455 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002456
Johnny Chen103bf952011-04-01 23:30:25 +00002457 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002458 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002459 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002460 let Inst{3-0} = Rm;
2461 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002462}
2463
Dale Johannesen38d5f042010-06-15 22:24:08 +00002464// A version for the smaller set of tail call registers.
2465let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002466def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002467 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2468 bits<4> Rd;
2469 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002470
Dale Johannesen38d5f042010-06-15 22:24:08 +00002471 let Inst{11-4} = 0b00000000;
2472 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002473 let Inst{3-0} = Rm;
2474 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002475}
2476
Owen Anderson152d4a42011-07-21 23:38:37 +00002477def MOVsr : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_reg:$src),
2478 DPSoRegRegFrm, IIC_iMOVsr,
2479 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002480 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002481 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002482 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002483 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002484 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002485 let Inst{11-8} = src{11-8};
2486 let Inst{7} = 0;
2487 let Inst{6-5} = src{6-5};
2488 let Inst{4} = 1;
2489 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002490 let Inst{25} = 0;
2491}
Evan Chenga2515702007-03-19 07:09:02 +00002492
Owen Anderson152d4a42011-07-21 23:38:37 +00002493def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2494 DPSoRegImmFrm, IIC_iMOVsr,
2495 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2496 UnaryDP {
2497 bits<4> Rd;
2498 bits<12> src;
2499 let Inst{15-12} = Rd;
2500 let Inst{19-16} = 0b0000;
2501 let Inst{11-5} = src{11-5};
2502 let Inst{4} = 0;
2503 let Inst{3-0} = src{3-0};
2504 let Inst{25} = 0;
2505}
2506
2507
2508
Evan Chengc4af4632010-11-17 20:13:28 +00002509let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002510def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2511 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002512 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002513 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002514 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002515 let Inst{15-12} = Rd;
2516 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002517 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002518}
2519
Evan Chengc4af4632010-11-17 20:13:28 +00002520let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002521def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002522 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002523 "movw", "\t$Rd, $imm",
2524 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002525 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002526 bits<4> Rd;
2527 bits<16> imm;
2528 let Inst{15-12} = Rd;
2529 let Inst{11-0} = imm{11-0};
2530 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002531 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002532 let Inst{25} = 1;
2533}
2534
Jim Grosbachffa32252011-07-19 19:13:28 +00002535def : InstAlias<"mov${p} $Rd, $imm",
2536 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2537 Requires<[IsARM]>;
2538
Evan Cheng53519f02011-01-21 18:55:51 +00002539def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2540 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002541
2542let Constraints = "$src = $Rd" in {
Jim Grosbachffa32252011-07-19 19:13:28 +00002543def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002544 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002545 "movt", "\t$Rd, $imm",
2546 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002547 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002548 lo16AllZero:$imm))]>, UnaryDP,
2549 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002550 bits<4> Rd;
2551 bits<16> imm;
2552 let Inst{15-12} = Rd;
2553 let Inst{11-0} = imm{11-0};
2554 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002555 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002556 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002557}
Evan Cheng13ab0202007-07-10 18:08:01 +00002558
Evan Cheng53519f02011-01-21 18:55:51 +00002559def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2560 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002561
2562} // Constraints
2563
Evan Cheng20956592009-10-21 08:15:52 +00002564def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2565 Requires<[IsARM, HasV6T2]>;
2566
David Goodwinca01a8d2009-09-01 18:32:09 +00002567let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002568def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002569 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2570 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002571
2572// These aren't really mov instructions, but we have to define them this way
2573// due to flag operands.
2574
Evan Cheng071a2792007-09-11 19:55:27 +00002575let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002576def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002577 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2578 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002579def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002580 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2581 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002582}
Evan Chenga8e29892007-01-19 07:51:42 +00002583
Evan Chenga8e29892007-01-19 07:51:42 +00002584//===----------------------------------------------------------------------===//
2585// Extend Instructions.
2586//
2587
2588// Sign extenders
2589
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002590def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002591 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002592def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002593 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002594
Jim Grosbach70327412011-07-27 17:48:13 +00002595def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002596 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002597def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002598 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002599
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002600def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002601
Jim Grosbach70327412011-07-27 17:48:13 +00002602def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002603
2604// Zero extenders
2605
2606let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002607def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002608 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002609def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002610 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002611def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002612 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002613
Jim Grosbach542f6422010-07-28 23:25:44 +00002614// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2615// The transformation should probably be done as a combiner action
2616// instead so we can include a check for masking back in the upper
2617// eight bits of the source into the lower eight bits of the result.
2618//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002619// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002620def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002621 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002622
Jim Grosbach70327412011-07-27 17:48:13 +00002623def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002624 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002625def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002626 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002627}
2628
Evan Chenga8e29892007-01-19 07:51:42 +00002629// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002630def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002631
Evan Chenga8e29892007-01-19 07:51:42 +00002632
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002633def SBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002634 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002635 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002636 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002637 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002638 bits<4> Rd;
2639 bits<4> Rn;
2640 bits<5> lsb;
2641 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002642 let Inst{27-21} = 0b0111101;
2643 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002644 let Inst{20-16} = width;
2645 let Inst{15-12} = Rd;
2646 let Inst{11-7} = lsb;
2647 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002648}
2649
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002650def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002651 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002652 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002653 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002654 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002655 bits<4> Rd;
2656 bits<4> Rn;
2657 bits<5> lsb;
2658 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002659 let Inst{27-21} = 0b0111111;
2660 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002661 let Inst{20-16} = width;
2662 let Inst{15-12} = Rd;
2663 let Inst{11-7} = lsb;
2664 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002665}
2666
Evan Chenga8e29892007-01-19 07:51:42 +00002667//===----------------------------------------------------------------------===//
2668// Arithmetic Instructions.
2669//
2670
Jim Grosbach26421962008-10-14 20:36:24 +00002671defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002672 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002673 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002674defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002675 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002676 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002677
Evan Chengc85e8322007-07-05 07:13:32 +00002678// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002679defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002680 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002681 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2682defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002683 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002684 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002685
Evan Cheng62674222009-06-25 23:34:10 +00002686defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002687 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2688 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002689defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002690 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2691 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002692
2693// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002694let usesCustomInserter = 1 in {
2695defm ADCS : AI1_adde_sube_s_irs<
2696 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2697defm SBCS : AI1_adde_sube_s_irs<
2698 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2699}
Evan Chenga8e29892007-01-19 07:51:42 +00002700
Jim Grosbach84760882010-10-15 18:42:41 +00002701def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2702 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2703 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2704 bits<4> Rd;
2705 bits<4> Rn;
2706 bits<12> imm;
2707 let Inst{25} = 1;
2708 let Inst{15-12} = Rd;
2709 let Inst{19-16} = Rn;
2710 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002711}
Evan Cheng13ab0202007-07-10 18:08:01 +00002712
Bob Wilsoncff71782010-08-05 18:23:43 +00002713// The reg/reg form is only defined for the disassembler; for codegen it is
2714// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002715def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2716 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002717 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002718 bits<4> Rd;
2719 bits<4> Rn;
2720 bits<4> Rm;
2721 let Inst{11-4} = 0b00000000;
2722 let Inst{25} = 0;
2723 let Inst{3-0} = Rm;
2724 let Inst{15-12} = Rd;
2725 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002726}
2727
Owen Anderson92a20222011-07-21 18:54:16 +00002728def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002729 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002730 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002731 bits<4> Rd;
2732 bits<4> Rn;
2733 bits<12> shift;
2734 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002735 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002736 let Inst{15-12} = Rd;
2737 let Inst{11-5} = shift{11-5};
2738 let Inst{4} = 0;
2739 let Inst{3-0} = shift{3-0};
2740}
2741
2742def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002743 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002744 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2745 bits<4> Rd;
2746 bits<4> Rn;
2747 bits<12> shift;
2748 let Inst{25} = 0;
2749 let Inst{19-16} = Rn;
2750 let Inst{15-12} = Rd;
2751 let Inst{11-8} = shift{11-8};
2752 let Inst{7} = 0;
2753 let Inst{6-5} = shift{6-5};
2754 let Inst{4} = 1;
2755 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002756}
Evan Chengc85e8322007-07-05 07:13:32 +00002757
2758// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002759// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2760let usesCustomInserter = 1 in {
2761def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002762 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002763 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2764def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002765 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002766 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002767def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002768 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002769 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2770def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2771 4, IIC_iALUsr,
2772 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002773}
Evan Chengc85e8322007-07-05 07:13:32 +00002774
Evan Cheng62674222009-06-25 23:34:10 +00002775let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002776def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2777 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2778 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002779 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002780 bits<4> Rd;
2781 bits<4> Rn;
2782 bits<12> imm;
2783 let Inst{25} = 1;
2784 let Inst{15-12} = Rd;
2785 let Inst{19-16} = Rn;
2786 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002787}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002788// The reg/reg form is only defined for the disassembler; for codegen it is
2789// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002790def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2791 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002792 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002793 bits<4> Rd;
2794 bits<4> Rn;
2795 bits<4> Rm;
2796 let Inst{11-4} = 0b00000000;
2797 let Inst{25} = 0;
2798 let Inst{3-0} = Rm;
2799 let Inst{15-12} = Rd;
2800 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002801}
Owen Anderson92a20222011-07-21 18:54:16 +00002802def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002803 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002804 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002805 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002806 bits<4> Rd;
2807 bits<4> Rn;
2808 bits<12> shift;
2809 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002810 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002811 let Inst{15-12} = Rd;
2812 let Inst{11-5} = shift{11-5};
2813 let Inst{4} = 0;
2814 let Inst{3-0} = shift{3-0};
2815}
2816def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002817 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002818 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2819 Requires<[IsARM]> {
2820 bits<4> Rd;
2821 bits<4> Rn;
2822 bits<12> shift;
2823 let Inst{25} = 0;
2824 let Inst{19-16} = Rn;
2825 let Inst{15-12} = Rd;
2826 let Inst{11-8} = shift{11-8};
2827 let Inst{7} = 0;
2828 let Inst{6-5} = shift{6-5};
2829 let Inst{4} = 1;
2830 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002831}
Evan Cheng62674222009-06-25 23:34:10 +00002832}
2833
Owen Anderson92a20222011-07-21 18:54:16 +00002834
Owen Andersonb48c7912011-04-05 23:55:28 +00002835// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2836let usesCustomInserter = 1, Uses = [CPSR] in {
2837def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002838 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002839 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002840def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002841 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002842 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2843def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2844 4, IIC_iALUsr,
2845 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002846}
Evan Cheng2c614c52007-06-06 10:17:05 +00002847
Evan Chenga8e29892007-01-19 07:51:42 +00002848// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002849// The assume-no-carry-in form uses the negation of the input since add/sub
2850// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2851// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2852// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002853def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2854 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002855def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2856 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2857// The with-carry-in form matches bitwise not instead of the negation.
2858// Effectively, the inverse interpretation of the carry flag already accounts
2859// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002860def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002861 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002862def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2863 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002864
2865// Note: These are implemented in C++ code, because they have to generate
2866// ADD/SUBrs instructions, which use a complex pattern that a xform function
2867// cannot produce.
2868// (mul X, 2^n+1) -> (add (X << n), X)
2869// (mul X, 2^n-1) -> (rsb X, (X << n))
2870
Jim Grosbach7931df32011-07-22 18:06:01 +00002871// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002872// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002873class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002874 list<dag> pattern = [],
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002875 dag iops = (ins GPR:$Rn, GPR:$Rm), string asm = "\t$Rd, $Rn, $Rm">
2876 : AI<(outs GPR:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002877 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002878 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002879 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002880 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002881 let Inst{11-4} = op11_4;
2882 let Inst{19-16} = Rn;
2883 let Inst{15-12} = Rd;
2884 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002885}
2886
Jim Grosbach7931df32011-07-22 18:06:01 +00002887// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002888
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002889def QADD : AAI<0b00010000, 0b00000101, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002890 [(set GPR:$Rd, (int_arm_qadd GPR:$Rm, GPR:$Rn))],
2891 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002892def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002893 [(set GPR:$Rd, (int_arm_qsub GPR:$Rm, GPR:$Rn))],
2894 (ins GPR:$Rm, GPR:$Rn), "\t$Rd, $Rm, $Rn">;
2895def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [], (ins GPR:$Rm, GPR:$Rn),
2896 "\t$Rd, $Rm, $Rn">;
2897def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [], (ins GPR:$Rm, GPR:$Rn),
2898 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002899
2900def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2901def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2902def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2903def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2904def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2905def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2906def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2907def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2908def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2909def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2910def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2911def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002912
Jim Grosbach7931df32011-07-22 18:06:01 +00002913// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002914
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002915def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2916def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2917def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2918def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2919def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2920def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2921def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2922def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2923def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2924def USAX : AAI<0b01100101, 0b11110101, "usax">;
2925def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2926def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002927
Jim Grosbach7931df32011-07-22 18:06:01 +00002928// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002929
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002930def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2931def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2932def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2933def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2934def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2935def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2936def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2937def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2938def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2939def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2940def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2941def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002942
Johnny Chenadc77332010-02-26 22:04:29 +00002943// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002944
Jim Grosbach70987fb2010-10-18 23:35:38 +00002945def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002946 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002947 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002948 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002949 bits<4> Rd;
2950 bits<4> Rn;
2951 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002952 let Inst{27-20} = 0b01111000;
2953 let Inst{15-12} = 0b1111;
2954 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002955 let Inst{19-16} = Rd;
2956 let Inst{11-8} = Rm;
2957 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002958}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002959def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002960 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002961 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002962 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002963 bits<4> Rd;
2964 bits<4> Rn;
2965 bits<4> Rm;
2966 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002967 let Inst{27-20} = 0b01111000;
2968 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002969 let Inst{19-16} = Rd;
2970 let Inst{15-12} = Ra;
2971 let Inst{11-8} = Rm;
2972 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002973}
2974
2975// Signed/Unsigned saturate -- for disassembly only
2976
Jim Grosbach580f4a92011-07-25 22:20:28 +00002977def SSAT : AI<(outs GPR:$Rd), (ins imm1_32:$sat_imm, GPR:$Rn, shift_imm:$sh),
2978 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002979 bits<4> Rd;
2980 bits<5> sat_imm;
2981 bits<4> Rn;
2982 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002983 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002984 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002985 let Inst{20-16} = sat_imm;
2986 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002987 let Inst{11-7} = sh{4-0};
2988 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00002989 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002990}
2991
Jim Grosbachf4943352011-07-25 23:09:14 +00002992def SSAT16 : AI<(outs GPR:$Rd), (ins imm1_16:$sat_imm, GPR:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00002993 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002994 bits<4> Rd;
2995 bits<4> sat_imm;
2996 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002997 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002998 let Inst{11-4} = 0b11110011;
2999 let Inst{15-12} = Rd;
3000 let Inst{19-16} = sat_imm;
3001 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003002}
3003
Jim Grosbachaddec772011-07-27 22:34:17 +00003004def USAT : AI<(outs GPR:$Rd), (ins imm0_31:$sat_imm, GPR:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003005 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003006 bits<4> Rd;
3007 bits<5> sat_imm;
3008 bits<4> Rn;
3009 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003010 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003011 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003012 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003013 let Inst{11-7} = sh{4-0};
3014 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003015 let Inst{20-16} = sat_imm;
3016 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003017}
3018
Jim Grosbachaddec772011-07-27 22:34:17 +00003019def USAT16 : AI<(outs GPR:$Rd), (ins imm0_15:$sat_imm, GPR:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00003020 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00003021 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003022 bits<4> Rd;
3023 bits<4> sat_imm;
3024 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003025 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003026 let Inst{11-4} = 0b11110011;
3027 let Inst{15-12} = Rd;
3028 let Inst{19-16} = sat_imm;
3029 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003030}
Evan Chenga8e29892007-01-19 07:51:42 +00003031
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003032def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
3033def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003034
Evan Chenga8e29892007-01-19 07:51:42 +00003035//===----------------------------------------------------------------------===//
3036// Bitwise Instructions.
3037//
3038
Jim Grosbach26421962008-10-14 20:36:24 +00003039defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003040 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003041 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003042defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003043 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003044 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003045defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003046 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003047 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003048defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003049 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003050 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003051
Jim Grosbachc29769b2011-07-28 19:46:12 +00003052// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3053// like in the actual instruction encoding. The complexity of mapping the mask
3054// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3055// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003056def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003057 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003058 "bfc", "\t$Rd, $imm", "$src = $Rd",
3059 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003060 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003061 bits<4> Rd;
3062 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003063 let Inst{27-21} = 0b0111110;
3064 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003065 let Inst{15-12} = Rd;
3066 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003067 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003068}
3069
Johnny Chenb2503c02010-02-17 06:31:48 +00003070// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00003071def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003072 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003073 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3074 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003075 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003076 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003077 bits<4> Rd;
3078 bits<4> Rn;
3079 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003080 let Inst{27-21} = 0b0111110;
3081 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003082 let Inst{15-12} = Rd;
3083 let Inst{11-7} = imm{4-0}; // lsb
3084 let Inst{20-16} = imm{9-5}; // width
3085 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003086}
3087
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003088// GNU as only supports this form of bfi (w/ 4 arguments)
3089let isAsmParserOnly = 1 in
3090def BFI4p : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn,
3091 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003092 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003093 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3094 []>, Requires<[IsARM, HasV6T2]> {
3095 bits<4> Rd;
3096 bits<4> Rn;
3097 bits<5> lsb;
3098 bits<5> width;
3099 let Inst{27-21} = 0b0111110;
3100 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3101 let Inst{15-12} = Rd;
3102 let Inst{11-7} = lsb;
3103 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3104 let Inst{3-0} = Rn;
3105}
3106
Jim Grosbach36860462010-10-21 22:19:32 +00003107def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3108 "mvn", "\t$Rd, $Rm",
3109 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3110 bits<4> Rd;
3111 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003112 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003113 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003114 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003115 let Inst{15-12} = Rd;
3116 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003117}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003118def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3119 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003120 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003121 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003122 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003123 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003124 let Inst{19-16} = 0b0000;
3125 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003126 let Inst{11-5} = shift{11-5};
3127 let Inst{4} = 0;
3128 let Inst{3-0} = shift{3-0};
3129}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003130def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3131 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003132 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3133 bits<4> Rd;
3134 bits<12> shift;
3135 let Inst{25} = 0;
3136 let Inst{19-16} = 0b0000;
3137 let Inst{15-12} = Rd;
3138 let Inst{11-8} = shift{11-8};
3139 let Inst{7} = 0;
3140 let Inst{6-5} = shift{6-5};
3141 let Inst{4} = 1;
3142 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003143}
Evan Chengc4af4632010-11-17 20:13:28 +00003144let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003145def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3146 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3147 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3148 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003149 bits<12> imm;
3150 let Inst{25} = 1;
3151 let Inst{19-16} = 0b0000;
3152 let Inst{15-12} = Rd;
3153 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003154}
Evan Chenga8e29892007-01-19 07:51:42 +00003155
3156def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3157 (BICri GPR:$src, so_imm_not:$imm)>;
3158
3159//===----------------------------------------------------------------------===//
3160// Multiply Instructions.
3161//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003162class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3163 string opc, string asm, list<dag> pattern>
3164 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3165 bits<4> Rd;
3166 bits<4> Rm;
3167 bits<4> Rn;
3168 let Inst{19-16} = Rd;
3169 let Inst{11-8} = Rm;
3170 let Inst{3-0} = Rn;
3171}
3172class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3173 string opc, string asm, list<dag> pattern>
3174 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3175 bits<4> RdLo;
3176 bits<4> RdHi;
3177 bits<4> Rm;
3178 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003179 let Inst{19-16} = RdHi;
3180 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003181 let Inst{11-8} = Rm;
3182 let Inst{3-0} = Rn;
3183}
Evan Chenga8e29892007-01-19 07:51:42 +00003184
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003185// FIXME: The v5 pseudos are only necessary for the additional Constraint
3186// property. Remove them when it's possible to add those properties
3187// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003188let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003189def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3190 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003191 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003192 Requires<[IsARM, HasV6]> {
3193 let Inst{15-12} = 0b0000;
3194}
Evan Chenga8e29892007-01-19 07:51:42 +00003195
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003196let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003197def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3198 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003199 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003200 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3201 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003202 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003203}
3204
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003205def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3206 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003207 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3208 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003209 bits<4> Ra;
3210 let Inst{15-12} = Ra;
3211}
Evan Chenga8e29892007-01-19 07:51:42 +00003212
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003213let Constraints = "@earlyclobber $Rd" in
3214def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3215 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003216 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003217 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3218 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3219 Requires<[IsARM, NoV6]>;
3220
Jim Grosbach65711012010-11-19 22:22:37 +00003221def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3222 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3223 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003224 Requires<[IsARM, HasV6T2]> {
3225 bits<4> Rd;
3226 bits<4> Rm;
3227 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003228 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003229 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003230 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003231 let Inst{11-8} = Rm;
3232 let Inst{3-0} = Rn;
3233}
Evan Chengedcbada2009-07-06 22:05:45 +00003234
Evan Chenga8e29892007-01-19 07:51:42 +00003235// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003236let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003237let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003238def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003239 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003240 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3241 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003242
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003243def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003244 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003245 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3246 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003247
3248let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3249def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3250 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003251 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003252 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3253 Requires<[IsARM, NoV6]>;
3254
3255def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3256 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003257 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003258 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3259 Requires<[IsARM, NoV6]>;
3260}
Evan Cheng8de898a2009-06-26 00:19:44 +00003261}
Evan Chenga8e29892007-01-19 07:51:42 +00003262
3263// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003264def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3265 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003266 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3267 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003268def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3269 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003270 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3271 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003272
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003273def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3274 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3275 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3276 Requires<[IsARM, HasV6]> {
3277 bits<4> RdLo;
3278 bits<4> RdHi;
3279 bits<4> Rm;
3280 bits<4> Rn;
3281 let Inst{19-16} = RdLo;
3282 let Inst{15-12} = RdHi;
3283 let Inst{11-8} = Rm;
3284 let Inst{3-0} = Rn;
3285}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003286
3287let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3288def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3289 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003290 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003291 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3292 Requires<[IsARM, NoV6]>;
3293def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3294 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003295 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003296 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3297 Requires<[IsARM, NoV6]>;
3298def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3299 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003300 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003301 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3302 Requires<[IsARM, NoV6]>;
3303}
3304
Evan Chengcd799b92009-06-12 20:46:18 +00003305} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003306
3307// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003308def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3309 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3310 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003311 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003312 let Inst{15-12} = 0b1111;
3313}
Evan Cheng13ab0202007-07-10 18:08:01 +00003314
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003315def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3316 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003317 [/* For disassembly only; pattern left blank */]>,
3318 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003319 let Inst{15-12} = 0b1111;
3320}
3321
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003322def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3323 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3324 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3325 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3326 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003327
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003328def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3329 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3330 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003331 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003332 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003333
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003334def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3335 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3336 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3337 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3338 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003339
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003340def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3341 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3342 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003343 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003344 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003345
Raul Herbster37fb5b12007-08-30 23:25:47 +00003346multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003347 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3348 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3349 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3350 (sext_inreg GPR:$Rm, i16)))]>,
3351 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003352
Jim Grosbach3870b752010-10-22 18:35:16 +00003353 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3354 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3355 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3356 (sra GPR:$Rm, (i32 16))))]>,
3357 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003358
Jim Grosbach3870b752010-10-22 18:35:16 +00003359 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3360 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3361 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3362 (sext_inreg GPR:$Rm, i16)))]>,
3363 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003364
Jim Grosbach3870b752010-10-22 18:35:16 +00003365 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3366 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3367 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3368 (sra GPR:$Rm, (i32 16))))]>,
3369 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003370
Jim Grosbach3870b752010-10-22 18:35:16 +00003371 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3372 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3373 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3374 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3375 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003376
Jim Grosbach3870b752010-10-22 18:35:16 +00003377 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3378 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3379 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3380 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3381 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003382}
3383
Raul Herbster37fb5b12007-08-30 23:25:47 +00003384
3385multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003386 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003387 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3388 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
3389 [(set GPR:$Rd, (add GPR:$Ra,
3390 (opnode (sext_inreg GPR:$Rn, i16),
3391 (sext_inreg GPR:$Rm, i16))))]>,
3392 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003393
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003394 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003395 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3396 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
3397 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
3398 (sra GPR:$Rm, (i32 16)))))]>,
3399 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003400
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003401 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003402 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3403 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
3404 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3405 (sext_inreg GPR:$Rm, i16))))]>,
3406 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003407
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003408 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003409 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3410 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
3411 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
3412 (sra GPR:$Rm, (i32 16)))))]>,
3413 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003414
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003415 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003416 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3417 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
3418 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3419 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
3420 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003421
Jim Grosbachd507d1f2010-11-11 01:27:41 +00003422 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00003423 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3424 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
3425 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
3426 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
3427 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00003428}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003429
Raul Herbster37fb5b12007-08-30 23:25:47 +00003430defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3431defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003432
Johnny Chen83498e52010-02-12 21:59:23 +00003433// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00003434def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
3435 (ins GPR:$Rn, GPR:$Rm),
3436 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003437 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003438 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003439
Jim Grosbach3870b752010-10-22 18:35:16 +00003440def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
3441 (ins GPR:$Rn, GPR:$Rm),
3442 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003443 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003444 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003445
Jim Grosbach3870b752010-10-22 18:35:16 +00003446def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
3447 (ins GPR:$Rn, GPR:$Rm),
3448 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003449 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003450 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003451
Jim Grosbach3870b752010-10-22 18:35:16 +00003452def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
3453 (ins GPR:$Rn, GPR:$Rm),
3454 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003455 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003456 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003457
Johnny Chen667d1272010-02-22 18:50:54 +00003458// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003459class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3460 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003461 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003462 bits<4> Rn;
3463 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003464 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003465 let Inst{22} = long;
3466 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003467 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003468 let Inst{7} = 0;
3469 let Inst{6} = sub;
3470 let Inst{5} = swap;
3471 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003472 let Inst{3-0} = Rn;
3473}
3474class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3475 InstrItinClass itin, string opc, string asm>
3476 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3477 bits<4> Rd;
3478 let Inst{15-12} = 0b1111;
3479 let Inst{19-16} = Rd;
3480}
3481class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3482 InstrItinClass itin, string opc, string asm>
3483 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3484 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003485 bits<4> Rd;
3486 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003487 let Inst{15-12} = Ra;
3488}
3489class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3490 InstrItinClass itin, string opc, string asm>
3491 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3492 bits<4> RdLo;
3493 bits<4> RdHi;
3494 let Inst{19-16} = RdHi;
3495 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003496}
3497
3498multiclass AI_smld<bit sub, string opc> {
3499
Jim Grosbach385e1362010-10-22 19:15:30 +00003500 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3501 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003502
Jim Grosbach385e1362010-10-22 19:15:30 +00003503 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3504 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003505
Jim Grosbach385e1362010-10-22 19:15:30 +00003506 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
3507 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3508 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003509
Jim Grosbach385e1362010-10-22 19:15:30 +00003510 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
3511 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
3512 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003513
3514}
3515
3516defm SMLA : AI_smld<0, "smla">;
3517defm SMLS : AI_smld<1, "smls">;
3518
Johnny Chen2ec5e492010-02-22 21:50:40 +00003519multiclass AI_sdml<bit sub, string opc> {
3520
Jim Grosbach385e1362010-10-22 19:15:30 +00003521 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3522 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3523 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3524 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003525}
3526
3527defm SMUA : AI_sdml<0, "smua">;
3528defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003529
Evan Chenga8e29892007-01-19 07:51:42 +00003530//===----------------------------------------------------------------------===//
3531// Misc. Arithmetic Instructions.
3532//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003533
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003534def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3535 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3536 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003537
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003538def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3539 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3540 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3541 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003542
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003543def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3544 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3545 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003546
Evan Cheng9568e5c2011-06-21 06:01:08 +00003547let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003548def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3549 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003550 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003551 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003552
Evan Cheng9568e5c2011-06-21 06:01:08 +00003553let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003554def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3555 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003556 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003557 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003558
Evan Chengf60ceac2011-06-15 17:17:48 +00003559def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3560 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3561 (REVSH GPR:$Rm)>;
3562
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003563def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003564 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3565 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003566 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003567 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003568 0xFFFF0000)))]>,
3569 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003570
Evan Chenga8e29892007-01-19 07:51:42 +00003571// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003572def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3573 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3574def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003575 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003576
Bob Wilsondc66eda2010-08-16 22:26:55 +00003577// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3578// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003579def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003580 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3581 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003582 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003583 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003584 0xFFFF)))]>,
3585 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003586
Evan Chenga8e29892007-01-19 07:51:42 +00003587// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3588// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003589def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003590 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003591def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003592 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003593 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003594
Evan Chenga8e29892007-01-19 07:51:42 +00003595//===----------------------------------------------------------------------===//
3596// Comparison Instructions...
3597//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003598
Jim Grosbach26421962008-10-14 20:36:24 +00003599defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003600 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003601 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003602
Jim Grosbach97a884d2010-12-07 20:41:06 +00003603// ARMcmpZ can re-use the above instruction definitions.
3604def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3605 (CMPri GPR:$src, so_imm:$imm)>;
3606def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3607 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003608def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3609 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3610def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3611 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003612
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003613// FIXME: We have to be careful when using the CMN instruction and comparison
3614// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003615// results:
3616//
3617// rsbs r1, r1, 0
3618// cmp r0, r1
3619// mov r0, #0
3620// it ls
3621// mov r0, #1
3622//
3623// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003624//
Bill Wendling6165e872010-08-26 18:33:51 +00003625// cmn r0, r1
3626// mov r0, #0
3627// it ls
3628// mov r0, #1
3629//
3630// However, the CMN gives the *opposite* result when r1 is 0. This is because
3631// the carry flag is set in the CMP case but not in the CMN case. In short, the
3632// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3633// value of r0 and the carry bit (because the "carry bit" parameter to
3634// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3635// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3636// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3637// parameter to AddWithCarry is defined as 0).
3638//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003639// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003640//
3641// x = 0
3642// ~x = 0xFFFF FFFF
3643// ~x + 1 = 0x1 0000 0000
3644// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3645//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003646// Therefore, we should disable CMN when comparing against zero, until we can
3647// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3648// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003649//
3650// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3651//
3652// This is related to <rdar://problem/7569620>.
3653//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003654//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3655// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003656
Evan Chenga8e29892007-01-19 07:51:42 +00003657// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003658defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003659 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003660 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003661defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003662 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003663 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003664
David Goodwinc0309b42009-06-29 15:33:01 +00003665defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003666 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003667 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003668
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003669//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3670// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003671
David Goodwinc0309b42009-06-29 15:33:01 +00003672def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003673 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003674
Evan Cheng218977b2010-07-13 19:27:42 +00003675// Pseudo i64 compares for some floating point compares.
3676let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3677 Defs = [CPSR] in {
3678def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003679 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003680 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003681 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3682
3683def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003684 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003685 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3686} // usesCustomInserter
3687
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003688
Evan Chenga8e29892007-01-19 07:51:42 +00003689// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003690// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003691// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003692let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003693def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003694 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003695 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3696 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003697def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3698 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003699 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003700 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3701 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003702 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003703def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3704 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3705 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003706 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3707 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003708 RegConstraint<"$false = $Rd">;
3709
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003710
Evan Chengc4af4632010-11-17 20:13:28 +00003711let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003712def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003713 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003714 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003715 []>,
3716 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003717
Evan Chengc4af4632010-11-17 20:13:28 +00003718let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003719def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3720 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003721 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003722 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003723 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003724
Evan Cheng63f35442010-11-13 02:25:14 +00003725// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003726let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003727def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3728 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003729 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003730
Evan Chengc4af4632010-11-17 20:13:28 +00003731let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003732def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3733 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003734 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003735 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003736 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003737} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003738
Jim Grosbach3728e962009-12-10 00:11:09 +00003739//===----------------------------------------------------------------------===//
3740// Atomic operations intrinsics
3741//
3742
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003743def MemBarrierOptOperand : AsmOperandClass {
3744 let Name = "MemBarrierOpt";
3745 let ParserMethod = "parseMemBarrierOptOperand";
3746}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003747def memb_opt : Operand<i32> {
3748 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003749 let ParserMatchClass = MemBarrierOptOperand;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003750}
Jim Grosbach3728e962009-12-10 00:11:09 +00003751
Bob Wilsonf74a4292010-10-30 00:54:37 +00003752// memory barriers protect the atomic sequences
3753let hasSideEffects = 1 in {
3754def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3755 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3756 Requires<[IsARM, HasDB]> {
3757 bits<4> opt;
3758 let Inst{31-4} = 0xf57ff05;
3759 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003760}
Jim Grosbach3728e962009-12-10 00:11:09 +00003761}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003762
Bob Wilsonf74a4292010-10-30 00:54:37 +00003763def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003764 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003765 Requires<[IsARM, HasDB]> {
3766 bits<4> opt;
3767 let Inst{31-4} = 0xf57ff04;
3768 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003769}
3770
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003771// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003772def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3773 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003774 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003775 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003776 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003777 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003778}
3779
Jim Grosbach66869102009-12-11 18:52:41 +00003780let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003781 let Uses = [CPSR] in {
3782 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003783 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003784 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3785 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003786 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003787 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3788 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003789 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003790 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3791 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003792 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003793 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3794 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003795 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003796 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3797 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003798 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003799 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003800 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3801 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3802 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3803 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3804 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3805 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3806 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3807 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3808 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3809 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3810 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3811 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003812 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003813 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003814 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3815 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003816 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003817 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3818 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003819 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003820 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3821 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003822 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003823 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3824 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003825 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003826 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3827 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003828 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003829 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003830 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3831 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3832 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3833 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3834 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3835 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3836 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3837 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3838 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3839 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3840 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3841 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003842 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003843 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003844 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3845 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003846 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003847 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3848 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003849 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003850 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3851 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003852 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003853 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3854 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003855 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003856 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3857 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003858 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003859 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003860 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3861 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3862 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3863 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3864 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3865 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3866 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3867 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3868 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3869 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3870 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3871 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003872
3873 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003874 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003875 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3876 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003877 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003878 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3879 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003880 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003881 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3882
Jim Grosbache801dc42009-12-12 01:40:06 +00003883 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003884 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003885 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3886 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003887 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003888 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3889 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003890 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003891 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3892}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003893}
3894
3895let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003896def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3897 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003898 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003899def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3900 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003901def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3902 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003903let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003904def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003905 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003906}
3907
Jim Grosbach86875a22010-10-29 19:58:57 +00003908let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003909def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003910 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003911def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003912 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003913def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003914 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003915}
3916
3917let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00003918def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00003919 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003920 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003921
Johnny Chenb9436272010-02-17 22:37:58 +00003922// Clear-Exclusive is for disassembly only.
3923def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3924 [/* For disassembly only; pattern left blank */]>,
3925 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003926 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003927}
3928
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00003929// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00003930let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003931def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3932 "swp", []>;
3933def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
3934 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003935}
3936
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003937//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00003938// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00003939//
3940
Jim Grosbach83ab0702011-07-13 22:01:08 +00003941def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3942 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003943 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003944 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3945 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003946 bits<4> opc1;
3947 bits<4> CRn;
3948 bits<4> CRd;
3949 bits<4> cop;
3950 bits<3> opc2;
3951 bits<4> CRm;
3952
3953 let Inst{3-0} = CRm;
3954 let Inst{4} = 0;
3955 let Inst{7-5} = opc2;
3956 let Inst{11-8} = cop;
3957 let Inst{15-12} = CRd;
3958 let Inst{19-16} = CRn;
3959 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003960}
3961
Jim Grosbach83ab0702011-07-13 22:01:08 +00003962def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
3963 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003964 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003965 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3966 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00003967 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00003968 bits<4> opc1;
3969 bits<4> CRn;
3970 bits<4> CRd;
3971 bits<4> cop;
3972 bits<3> opc2;
3973 bits<4> CRm;
3974
3975 let Inst{3-0} = CRm;
3976 let Inst{4} = 0;
3977 let Inst{7-5} = opc2;
3978 let Inst{11-8} = cop;
3979 let Inst{15-12} = CRd;
3980 let Inst{19-16} = CRn;
3981 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00003982}
3983
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00003984class ACI<dag oops, dag iops, string opc, string asm,
3985 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00003986 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00003987 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003988 let Inst{27-25} = 0b110;
3989}
3990
Johnny Chen670a4562011-04-04 23:39:08 +00003991multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Johnny Chen64dfb782010-02-16 20:04:27 +00003992
3993 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00003994 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
3995 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003996 let Inst{31-28} = op31_28;
3997 let Inst{24} = 1; // P = 1
3998 let Inst{21} = 0; // W = 0
3999 let Inst{22} = 0; // D = 0
4000 let Inst{20} = load;
4001 }
4002
4003 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004004 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4005 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004006 let Inst{31-28} = op31_28;
4007 let Inst{24} = 1; // P = 1
4008 let Inst{21} = 1; // W = 1
4009 let Inst{22} = 0; // D = 0
4010 let Inst{20} = load;
4011 }
4012
4013 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004014 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4015 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004016 let Inst{31-28} = op31_28;
4017 let Inst{24} = 0; // P = 0
4018 let Inst{21} = 1; // W = 1
4019 let Inst{22} = 0; // D = 0
4020 let Inst{20} = load;
4021 }
4022
4023 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004024 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4025 ops),
4026 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004027 let Inst{31-28} = op31_28;
4028 let Inst{24} = 0; // P = 0
4029 let Inst{23} = 1; // U = 1
4030 let Inst{21} = 0; // W = 0
4031 let Inst{22} = 0; // D = 0
4032 let Inst{20} = load;
4033 }
4034
4035 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004036 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4037 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004038 let Inst{31-28} = op31_28;
4039 let Inst{24} = 1; // P = 1
4040 let Inst{21} = 0; // W = 0
4041 let Inst{22} = 1; // D = 1
4042 let Inst{20} = load;
4043 }
4044
4045 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004046 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4047 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4048 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004049 let Inst{31-28} = op31_28;
4050 let Inst{24} = 1; // P = 1
4051 let Inst{21} = 1; // W = 1
4052 let Inst{22} = 1; // D = 1
4053 let Inst{20} = load;
4054 }
4055
4056 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004057 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004058 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004059 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004060 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004061 let Inst{31-28} = op31_28;
4062 let Inst{24} = 0; // P = 0
4063 let Inst{21} = 1; // W = 1
4064 let Inst{22} = 1; // D = 1
4065 let Inst{20} = load;
4066 }
4067
4068 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004069 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4070 ops),
4071 !strconcat(!strconcat(opc, "l"), cond),
4072 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004073 let Inst{31-28} = op31_28;
4074 let Inst{24} = 0; // P = 0
4075 let Inst{23} = 1; // U = 1
4076 let Inst{21} = 0; // W = 0
4077 let Inst{22} = 1; // D = 1
4078 let Inst{20} = load;
4079 }
4080}
4081
Johnny Chen670a4562011-04-04 23:39:08 +00004082defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4083defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4084defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4085defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004086
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004087//===----------------------------------------------------------------------===//
4088// Move between coprocessor and ARM core register -- for disassembly only
4089//
4090
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004091class MovRCopro<string opc, bit direction, dag oops, dag iops,
4092 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004093 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004094 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004095 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004096 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004097
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004098 bits<4> Rt;
4099 bits<4> cop;
4100 bits<3> opc1;
4101 bits<3> opc2;
4102 bits<4> CRm;
4103 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004104
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004105 let Inst{15-12} = Rt;
4106 let Inst{11-8} = cop;
4107 let Inst{23-21} = opc1;
4108 let Inst{7-5} = opc2;
4109 let Inst{3-0} = CRm;
4110 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004111}
4112
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004113def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004114 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004115 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4116 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004117 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4118 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004119def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004120 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004121 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4122 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004123
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004124def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4125 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4126
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004127class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4128 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004129 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004130 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004131 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004132 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004133 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004134
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004135 bits<4> Rt;
4136 bits<4> cop;
4137 bits<3> opc1;
4138 bits<3> opc2;
4139 bits<4> CRm;
4140 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004141
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004142 let Inst{15-12} = Rt;
4143 let Inst{11-8} = cop;
4144 let Inst{23-21} = opc1;
4145 let Inst{7-5} = opc2;
4146 let Inst{3-0} = CRm;
4147 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004148}
4149
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004150def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004151 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004152 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4153 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004154 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4155 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004156def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004157 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004158 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4159 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004160
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004161def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4162 imm:$CRm, imm:$opc2),
4163 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4164
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004165class MovRRCopro<string opc, bit direction,
4166 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004167 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004168 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004169 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004170 let Inst{23-21} = 0b010;
4171 let Inst{20} = direction;
4172
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004173 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004174 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004175 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004176 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004177 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004178
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004179 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004180 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004181 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004182 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004183 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004184}
4185
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004186def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4187 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4188 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004189def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4190
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004191class MovRRCopro2<string opc, bit direction,
4192 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004193 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004194 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4195 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004196 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004197 let Inst{23-21} = 0b010;
4198 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004199
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004200 bits<4> Rt;
4201 bits<4> Rt2;
4202 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004203 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004204 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004205
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004206 let Inst{15-12} = Rt;
4207 let Inst{19-16} = Rt2;
4208 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004209 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004210 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004211}
4212
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004213def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4214 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4215 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004216def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004217
Johnny Chenb98e1602010-02-12 18:55:33 +00004218//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004219// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004220//
4221
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004222// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004223def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4224 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004225 bits<4> Rd;
4226 let Inst{23-16} = 0b00001111;
4227 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004228 let Inst{7-4} = 0b0000;
4229}
4230
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004231def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4232
4233def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4234 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004235 bits<4> Rd;
4236 let Inst{23-16} = 0b01001111;
4237 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004238 let Inst{7-4} = 0b0000;
4239}
4240
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004241// Move from ARM core register to Special Register
4242//
4243// No need to have both system and application versions, the encodings are the
4244// same and the assembly parser has no way to distinguish between them. The mask
4245// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4246// the mask with the fields to be accessed in the special register.
4247def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004248 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004249 bits<5> mask;
4250 bits<4> Rn;
4251
4252 let Inst{23} = 0;
4253 let Inst{22} = mask{4}; // R bit
4254 let Inst{21-20} = 0b10;
4255 let Inst{19-16} = mask{3-0};
4256 let Inst{15-12} = 0b1111;
4257 let Inst{11-4} = 0b00000000;
4258 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004259}
4260
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004261def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004262 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004263 bits<5> mask;
4264 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004265
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004266 let Inst{23} = 0;
4267 let Inst{22} = mask{4}; // R bit
4268 let Inst{21-20} = 0b10;
4269 let Inst{19-16} = mask{3-0};
4270 let Inst{15-12} = 0b1111;
4271 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004272}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004273
4274//===----------------------------------------------------------------------===//
4275// TLS Instructions
4276//
4277
4278// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004279// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004280// complete with fixup for the aeabi_read_tp function.
4281let isCall = 1,
4282 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4283 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4284 [(set R0, ARMthread_pointer)]>;
4285}
4286
4287//===----------------------------------------------------------------------===//
4288// SJLJ Exception handling intrinsics
4289// eh_sjlj_setjmp() is an instruction sequence to store the return
4290// address and save #0 in R0 for the non-longjmp case.
4291// Since by its nature we may be coming from some other function to get
4292// here, and we're using the stack frame for the containing function to
4293// save/restore registers, we can't keep anything live in regs across
4294// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004295// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004296// except for our own input by listing the relevant registers in Defs. By
4297// doing so, we also cause the prologue/epilogue code to actively preserve
4298// all of the callee-saved resgisters, which is exactly what we want.
4299// A constant value is passed in $val, and we use the location as a scratch.
4300//
4301// These are pseudo-instructions and are lowered to individual MC-insts, so
4302// no encoding information is necessary.
4303let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004304 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004305 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004306 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4307 NoItinerary,
4308 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4309 Requires<[IsARM, HasVFP2]>;
4310}
4311
4312let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004313 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004314 hasSideEffects = 1, isBarrier = 1 in {
4315 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4316 NoItinerary,
4317 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4318 Requires<[IsARM, NoVFP]>;
4319}
4320
4321// FIXME: Non-Darwin version(s)
4322let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4323 Defs = [ R7, LR, SP ] in {
4324def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4325 NoItinerary,
4326 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4327 Requires<[IsARM, IsDarwin]>;
4328}
4329
4330// eh.sjlj.dispatchsetup pseudo-instruction.
4331// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4332// handled when the pseudo is expanded (which happens before any passes
4333// that need the instruction size).
4334let isBarrier = 1, hasSideEffects = 1 in
4335def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004336 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4337 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004338 Requires<[IsDarwin]>;
4339
4340//===----------------------------------------------------------------------===//
4341// Non-Instruction Patterns
4342//
4343
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004344// ARMv4 indirect branch using (MOVr PC, dst)
4345let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4346 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004347 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004348 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4349 Requires<[IsARM, NoV4T]>;
4350
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004351// Large immediate handling.
4352
4353// 32-bit immediate using two piece so_imms or movw + movt.
4354// This is a single pseudo instruction, the benefit is that it can be remat'd
4355// as a single unit instead of having to handle reg inputs.
4356// FIXME: Remove this when we can do generalized remat.
4357let isReMaterializable = 1, isMoveImm = 1 in
4358def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4359 [(set GPR:$dst, (arm_i32imm:$src))]>,
4360 Requires<[IsARM]>;
4361
4362// Pseudo instruction that combines movw + movt + add pc (if PIC).
4363// It also makes it possible to rematerialize the instructions.
4364// FIXME: Remove this when we can do generalized remat and when machine licm
4365// can properly the instructions.
4366let isReMaterializable = 1 in {
4367def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4368 IIC_iMOVix2addpc,
4369 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4370 Requires<[IsARM, UseMovt]>;
4371
4372def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4373 IIC_iMOVix2,
4374 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4375 Requires<[IsARM, UseMovt]>;
4376
4377let AddedComplexity = 10 in
4378def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4379 IIC_iMOVix2ld,
4380 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4381 Requires<[IsARM, UseMovt]>;
4382} // isReMaterializable
4383
4384// ConstantPool, GlobalAddress, and JumpTable
4385def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4386 Requires<[IsARM, DontUseMovt]>;
4387def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4388def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4389 Requires<[IsARM, UseMovt]>;
4390def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4391 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4392
4393// TODO: add,sub,and, 3-instr forms?
4394
4395// Tail calls
4396def : ARMPat<(ARMtcret tcGPR:$dst),
4397 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4398
4399def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4400 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4401
4402def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4403 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4404
4405def : ARMPat<(ARMtcret tcGPR:$dst),
4406 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4407
4408def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4409 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4410
4411def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4412 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4413
4414// Direct calls
4415def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4416 Requires<[IsARM, IsNotDarwin]>;
4417def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4418 Requires<[IsARM, IsDarwin]>;
4419
4420// zextload i1 -> zextload i8
4421def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4422def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4423
4424// extload -> zextload
4425def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4426def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4427def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4428def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4429
4430def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4431
4432def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4433def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4434
4435// smul* and smla*
4436def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4437 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4438 (SMULBB GPR:$a, GPR:$b)>;
4439def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4440 (SMULBB GPR:$a, GPR:$b)>;
4441def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4442 (sra GPR:$b, (i32 16))),
4443 (SMULBT GPR:$a, GPR:$b)>;
4444def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4445 (SMULBT GPR:$a, GPR:$b)>;
4446def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4447 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4448 (SMULTB GPR:$a, GPR:$b)>;
4449def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4450 (SMULTB GPR:$a, GPR:$b)>;
4451def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4452 (i32 16)),
4453 (SMULWB GPR:$a, GPR:$b)>;
4454def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4455 (SMULWB GPR:$a, GPR:$b)>;
4456
4457def : ARMV5TEPat<(add GPR:$acc,
4458 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4459 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4460 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4461def : ARMV5TEPat<(add GPR:$acc,
4462 (mul sext_16_node:$a, sext_16_node:$b)),
4463 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4464def : ARMV5TEPat<(add GPR:$acc,
4465 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4466 (sra GPR:$b, (i32 16)))),
4467 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4468def : ARMV5TEPat<(add GPR:$acc,
4469 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4470 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4471def : ARMV5TEPat<(add GPR:$acc,
4472 (mul (sra GPR:$a, (i32 16)),
4473 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4474 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4475def : ARMV5TEPat<(add GPR:$acc,
4476 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4477 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4478def : ARMV5TEPat<(add GPR:$acc,
4479 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4480 (i32 16))),
4481 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4482def : ARMV5TEPat<(add GPR:$acc,
4483 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4484 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4485
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004486
4487// Pre-v7 uses MCR for synchronization barriers.
4488def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4489 Requires<[IsARM, HasV6]>;
4490
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004491// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004492let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004493def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4494def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004495def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004496def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4497 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4498def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4499 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4500}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004501
4502def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4503def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004504
Jim Grosbach70327412011-07-27 17:48:13 +00004505def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i8)),
4506 (SXTAB GPR:$Rn, GPR:$Rm, 0)>;
4507def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPR:$Rm, i16)),
4508 (SXTAH GPR:$Rn, GPR:$Rm, 0)>;
4509
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004510//===----------------------------------------------------------------------===//
4511// Thumb Support
4512//
4513
4514include "ARMInstrThumb.td"
4515
4516//===----------------------------------------------------------------------===//
4517// Thumb2 Support
4518//
4519
4520include "ARMInstrThumb2.td"
4521
4522//===----------------------------------------------------------------------===//
4523// Floating Point Support
4524//
4525
4526include "ARMInstrVFP.td"
4527
4528//===----------------------------------------------------------------------===//
4529// Advanced SIMD (NEON) Support
4530//
4531
4532include "ARMInstrNEON.td"
4533
Jim Grosbachc83d5042011-07-14 19:47:47 +00004534//===----------------------------------------------------------------------===//
4535// Assembler aliases
4536//
4537
4538// Memory barriers
4539def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4540def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4541def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4542
4543// System instructions
4544def : MnemonicAlias<"swi", "svc">;
4545
4546// Load / Store Multiple
4547def : MnemonicAlias<"ldmfd", "ldm">;
4548def : MnemonicAlias<"ldmia", "ldm">;
4549def : MnemonicAlias<"stmfd", "stmdb">;
4550def : MnemonicAlias<"stmia", "stm">;
4551def : MnemonicAlias<"stmea", "stm">;
4552
Jim Grosbachf6c05252011-07-21 17:23:04 +00004553// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4554// shift amount is zero (i.e., unspecified).
4555def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4556 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4557def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4558 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004559
4560// PUSH/POP aliases for STM/LDM
4561def : InstAlias<"push${p} $regs",
4562 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4563def : InstAlias<"pop${p} $regs",
4564 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004565
4566// RSB two-operand forms (optional explicit destination operand)
4567def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4568 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4569 Requires<[IsARM]>;
4570def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4571 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4572 Requires<[IsARM]>;
4573def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4574 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4575 cc_out:$s)>, Requires<[IsARM]>;
4576def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4577 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4578 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004579// RSC two-operand forms (optional explicit destination operand)
4580def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4581 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4582 Requires<[IsARM]>;
4583def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4584 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4585 Requires<[IsARM]>;
4586def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4587 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4588 cc_out:$s)>, Requires<[IsARM]>;
4589def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4590 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4591 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004592
Jim Grosbachaddec772011-07-27 22:34:17 +00004593// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004594def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4595 (SSAT GPR:$Rd, imm1_32:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004596def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4597 (USAT GPR:$Rd, imm0_31:$sat_imm, GPR:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004598
4599
4600// Extend instruction optional rotate operand.
4601def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4602 (SXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4603def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4604 (SXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4605def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4606 (SXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4607def : InstAlias<"sxtb${p} $Rd, $Rm", (SXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4608def : InstAlias<"sxtb16${p} $Rd, $Rm", (SXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4609def : InstAlias<"sxth${p} $Rd, $Rm", (SXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4610
4611def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4612 (UXTAB GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4613def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4614 (UXTAH GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4615def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4616 (UXTAB16 GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4617def : InstAlias<"uxtb${p} $Rd, $Rm", (UXTB GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4618def : InstAlias<"uxtb16${p} $Rd, $Rm", (UXTB16 GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
4619def : InstAlias<"uxth${p} $Rd, $Rm", (UXTH GPR:$Rd, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004620
4621
4622// RFE aliases
4623def : MnemonicAlias<"rfefa", "rfeda">;
4624def : MnemonicAlias<"rfeea", "rfedb">;
4625def : MnemonicAlias<"rfefd", "rfeia">;
4626def : MnemonicAlias<"rfeed", "rfeib">;
4627def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004628
4629// SRS aliases
4630def : MnemonicAlias<"srsfa", "srsda">;
4631def : MnemonicAlias<"srsea", "srsdb">;
4632def : MnemonicAlias<"srsfd", "srsia">;
4633def : MnemonicAlias<"srsed", "srsib">;
4634def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004635
4636// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4637// Note that the write-back output register is a dummy operand for MC (it's
4638// only meaningful for codegen), so we just pass zero here.
4639// FIXME: tblgen not cooperating with argument conversions.
4640//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4641// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4642//def : InstAlias<"ldrht${p} $Rt, $addr",
4643// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4644//def : InstAlias<"ldrsht${p} $Rt, $addr",
4645// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;