blob: 0aaf67692a93e5e85b6e1dcd9b1f7ee4986cd6b0 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
587 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000588 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000590}
591
Jim Grosbachf4943352011-07-25 23:09:14 +0000592def imm1_16_XFORM: SDNodeXForm<imm, [{
593 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
594}]>;
595def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
596def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
597 imm1_16_XFORM> {
598 let PrintMethod = "printImmPlusOneOperand";
599 let ParserMatchClass = Imm1_16AsmOperand;
600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000605def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000606def addrmode_imm12 : Operand<i32>,
607 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000608 // 12-bit immediate operand. Note that instructions using this encode
609 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
610 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000611
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000613 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000614 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000615 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000617}
Jim Grosbach3e556122010-10-26 22:37:02 +0000618// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000619//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000620def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000621def ldst_so_reg : Operand<i32>,
622 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000623 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000624 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000625 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 let ParserMatchClass = MemRegOffsetAsmOperand;
628 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000629}
630
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631// postidx_imm8 := +/- [0,255]
632//
633// 9 bit value:
634// {8} 1 is imm8 is non-negative. 0 otherwise.
635// {7-0} [0,255] imm8 value.
636def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
637def postidx_imm8 : Operand<i32> {
638 let PrintMethod = "printPostIdxImm8Operand";
639 let ParserMatchClass = PostIdxImm8AsmOperand;
640 let MIOperandInfo = (ops i32imm);
641}
642
Owen Anderson154c41d2011-08-04 18:24:14 +0000643// postidx_imm8s4 := +/- [0,1020]
644//
645// 9 bit value:
646// {8} 1 is imm8 is non-negative. 0 otherwise.
647// {7-0} [0,255] imm8 value, scaled by 4.
648def postidx_imm8s4 : Operand<i32> {
649 let PrintMethod = "printPostIdxImm8s4Operand";
650 let MIOperandInfo = (ops i32imm);
651}
652
653
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654// postidx_reg := +/- reg
655//
656def PostIdxRegAsmOperand : AsmOperandClass {
657 let Name = "PostIdxReg";
658 let ParserMethod = "parsePostIdxReg";
659}
660def postidx_reg : Operand<i32> {
661 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000663 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = PostIdxRegAsmOperand;
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
668
Jim Grosbach3e556122010-10-26 22:37:02 +0000669// addrmode2 := reg +/- imm12
670// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000671//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672// FIXME: addrmode2 should be refactored the rest of the way to always
673// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
674def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000675def addrmode2 : Operand<i32>,
676 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000677 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
681}
682
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000683def PostIdxRegShiftedAsmOperand : AsmOperandClass {
684 let Name = "PostIdxRegShifted";
685 let ParserMethod = "parsePostIdxReg";
686}
Owen Anderson793e7962011-07-26 20:54:26 +0000687def am2offset_reg : Operand<i32>,
688 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000689 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000690 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000691 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000692 // When using this for assembly, it's always as a post-index offset.
693 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR, i32imm);
695}
696
Jim Grosbach039c2e12011-08-04 23:01:30 +0000697// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
698// the GPR is purely vestigal at this point.
699def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000700def am2offset_imm : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
702 [], [SDNPWantRoot]> {
703 let EncoderMethod = "getAddrMode2OffsetOpValue";
704 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000706 let MIOperandInfo = (ops GPR, i32imm);
707}
708
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710// addrmode3 := reg +/- reg
711// addrmode3 := reg +/- imm8
712//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000713// FIXME: split into imm vs. reg versions.
714def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000715def addrmode3 : Operand<i32>,
716 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000717 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000718 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000719 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000720 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
721}
722
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000723// FIXME: split into imm vs. reg versions.
724// FIXME: parser method to handle +/- register.
725def AM3OffsetAsmOperand : AsmOperandClass { let Name = "AM3Offset"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000726def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000727 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
728 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000729 let EncoderMethod = "getAddrMode3OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000730 let DecoderMethod = "DecodeAddrMode3Offset";
Evan Chenga8e29892007-01-19 07:51:42 +0000731 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000732 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000733 let MIOperandInfo = (ops GPR, i32imm);
734}
735
Jim Grosbache6913602010-11-03 01:01:43 +0000736// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000737//
Jim Grosbache6913602010-11-03 01:01:43 +0000738def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000739 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000740 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000741}
742
743// addrmode5 := reg +/- imm8*4
744//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000746def addrmode5 : Operand<i32>,
747 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
748 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000749 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000750 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000751 let ParserMatchClass = AddrMode5AsmOperand;
752 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000753}
754
Bob Wilsond3a07652011-02-07 17:43:09 +0000755// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000756//
757def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000758 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000759 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000760 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000761 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000762 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000763}
764
Bob Wilsonda525062011-02-25 06:42:42 +0000765def am6offset : Operand<i32>,
766 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
767 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000768 let PrintMethod = "printAddrMode6OffsetOperand";
769 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000770 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000771 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000772}
773
Mon P Wang183c6272011-05-09 17:47:27 +0000774// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
775// (single element from one lane) for size 32.
776def addrmode6oneL32 : Operand<i32>,
777 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
778 let PrintMethod = "printAddrMode6Operand";
779 let MIOperandInfo = (ops GPR:$addr, i32imm);
780 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
781}
782
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000783// Special version of addrmode6 to handle alignment encoding for VLD-dup
784// instructions, specifically VLD4-dup.
785def addrmode6dup : Operand<i32>,
786 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
787 let PrintMethod = "printAddrMode6Operand";
788 let MIOperandInfo = (ops GPR:$addr, i32imm);
789 let EncoderMethod = "getAddrMode6DupAddressOpValue";
790}
791
Evan Chenga8e29892007-01-19 07:51:42 +0000792// addrmodepc := pc + reg
793//
794def addrmodepc : Operand<i32>,
795 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
796 let PrintMethod = "printAddrModePCOperand";
797 let MIOperandInfo = (ops GPR, i32imm);
798}
799
Jim Grosbache39389a2011-08-02 18:07:32 +0000800// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000801//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000802def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000803def addr_offset_none : Operand<i32>,
804 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000805 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000806 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000807 let ParserMatchClass = MemNoOffsetAsmOperand;
808 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000809}
810
Bob Wilson4f38b382009-08-21 21:58:55 +0000811def nohash_imm : Operand<i32> {
812 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000813}
814
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000815def CoprocNumAsmOperand : AsmOperandClass {
816 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000817 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000818}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000819def p_imm : Operand<i32> {
820 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000821 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000822 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000823}
824
Jim Grosbach1610a702011-07-25 20:06:30 +0000825def CoprocRegAsmOperand : AsmOperandClass {
826 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000827 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000828}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000829def c_imm : Operand<i32> {
830 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000831 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000832}
833
Evan Chenga8e29892007-01-19 07:51:42 +0000834//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000835
Evan Cheng37f25d92008-08-28 23:39:26 +0000836include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000837
838//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000839// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000840//
841
Evan Cheng3924f782008-08-29 07:36:24 +0000842/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000843/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000844multiclass AsI1_bin_irs<bits<4> opcod, string opc,
845 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000846 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000847 // The register-immediate version is re-materializable. This is useful
848 // in particular for taking the address of a local.
849 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000850 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
851 iii, opc, "\t$Rd, $Rn, $imm",
852 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
853 bits<4> Rd;
854 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000855 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000856 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000857 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000858 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000859 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000860 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000861 }
Jim Grosbach62547262010-10-11 18:51:51 +0000862 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
863 iir, opc, "\t$Rd, $Rn, $Rm",
864 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000865 bits<4> Rd;
866 bits<4> Rn;
867 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000868 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000869 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000870 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000871 let Inst{15-12} = Rd;
872 let Inst{11-4} = 0b00000000;
873 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000874 }
Owen Anderson92a20222011-07-21 18:54:16 +0000875
876 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000877 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000878 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000879 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000880 bits<4> Rd;
881 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000882 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000883 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000884 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000885 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000886 let Inst{11-5} = shift{11-5};
887 let Inst{4} = 0;
888 let Inst{3-0} = shift{3-0};
889 }
890
891 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000892 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000893 iis, opc, "\t$Rd, $Rn, $shift",
894 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
895 bits<4> Rd;
896 bits<4> Rn;
897 bits<12> shift;
898 let Inst{25} = 0;
899 let Inst{19-16} = Rn;
900 let Inst{15-12} = Rd;
901 let Inst{11-8} = shift{11-8};
902 let Inst{7} = 0;
903 let Inst{6-5} = shift{6-5};
904 let Inst{4} = 1;
905 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000906 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000907
908 // Assembly aliases for optional destination operand when it's the same
909 // as the source operand.
910 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
911 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
912 so_imm:$imm, pred:$p,
913 cc_out:$s)>,
914 Requires<[IsARM]>;
915 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
916 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
917 GPR:$Rm, pred:$p,
918 cc_out:$s)>,
919 Requires<[IsARM]>;
920 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000921 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
922 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000923 cc_out:$s)>,
924 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000925 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
926 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
927 so_reg_reg:$shift, pred:$p,
928 cc_out:$s)>,
929 Requires<[IsARM]>;
930
Evan Chenga8e29892007-01-19 07:51:42 +0000931}
932
Evan Cheng1e249e32009-06-25 20:59:23 +0000933/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000934/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000935let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000936multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
937 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
938 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000939 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
940 iii, opc, "\t$Rd, $Rn, $imm",
941 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
942 bits<4> Rd;
943 bits<4> Rn;
944 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000945 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000946 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000947 let Inst{19-16} = Rn;
948 let Inst{15-12} = Rd;
949 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000950 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
952 iir, opc, "\t$Rd, $Rn, $Rm",
953 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
954 bits<4> Rd;
955 bits<4> Rn;
956 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000957 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000958 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{19-16} = Rn;
961 let Inst{15-12} = Rd;
962 let Inst{11-4} = 0b00000000;
963 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000964 }
Owen Anderson92a20222011-07-21 18:54:16 +0000965 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000966 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000967 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000968 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000969 bits<4> Rd;
970 bits<4> Rn;
971 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000972 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000973 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000974 let Inst{19-16} = Rn;
975 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000976 let Inst{11-5} = shift{11-5};
977 let Inst{4} = 0;
978 let Inst{3-0} = shift{3-0};
979 }
980
981 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000982 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000983 iis, opc, "\t$Rd, $Rn, $shift",
984 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
985 bits<4> Rd;
986 bits<4> Rn;
987 bits<12> shift;
988 let Inst{25} = 0;
989 let Inst{20} = 1;
990 let Inst{19-16} = Rn;
991 let Inst{15-12} = Rd;
992 let Inst{11-8} = shift{11-8};
993 let Inst{7} = 0;
994 let Inst{6-5} = shift{6-5};
995 let Inst{4} = 1;
996 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000997 }
Evan Cheng071a2792007-09-11 19:55:27 +0000998}
Evan Chengc85e8322007-07-05 07:13:32 +0000999}
1000
1001/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001002/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001003/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001004let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001005multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1006 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1007 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001008 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1009 opc, "\t$Rn, $imm",
1010 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001011 bits<4> Rn;
1012 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001013 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001014 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001015 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001016 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001017 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001018 }
1019 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1020 opc, "\t$Rn, $Rm",
1021 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001022 bits<4> Rn;
1023 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001024 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001025 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001026 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001027 let Inst{19-16} = Rn;
1028 let Inst{15-12} = 0b0000;
1029 let Inst{11-4} = 0b00000000;
1030 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001031 }
Owen Anderson92a20222011-07-21 18:54:16 +00001032 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001033 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001034 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001035 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001036 bits<4> Rn;
1037 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001038 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001039 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001040 let Inst{19-16} = Rn;
1041 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001042 let Inst{11-5} = shift{11-5};
1043 let Inst{4} = 0;
1044 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001045 }
Owen Anderson92a20222011-07-21 18:54:16 +00001046 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001047 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001048 opc, "\t$Rn, $shift",
1049 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1050 bits<4> Rn;
1051 bits<12> shift;
1052 let Inst{25} = 0;
1053 let Inst{20} = 1;
1054 let Inst{19-16} = Rn;
1055 let Inst{15-12} = 0b0000;
1056 let Inst{11-8} = shift{11-8};
1057 let Inst{7} = 0;
1058 let Inst{6-5} = shift{6-5};
1059 let Inst{4} = 1;
1060 let Inst{3-0} = shift{3-0};
1061 }
1062
Evan Cheng071a2792007-09-11 19:55:27 +00001063}
Evan Chenga8e29892007-01-19 07:51:42 +00001064}
1065
Evan Cheng576a3962010-09-25 00:49:35 +00001066/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001067/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001068/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001069class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001070 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001071 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001072 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001073 Requires<[IsARM, HasV6]> {
1074 bits<4> Rd;
1075 bits<4> Rm;
1076 bits<2> rot;
1077 let Inst{19-16} = 0b1111;
1078 let Inst{15-12} = Rd;
1079 let Inst{11-10} = rot;
1080 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001081}
1082
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001083class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001084 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001085 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1086 Requires<[IsARM, HasV6]> {
1087 bits<2> rot;
1088 let Inst{19-16} = 0b1111;
1089 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001090}
1091
Evan Cheng576a3962010-09-25 00:49:35 +00001092/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001093/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001094class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001095 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001096 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001097 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1098 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001099 Requires<[IsARM, HasV6]> {
1100 bits<4> Rd;
1101 bits<4> Rm;
1102 bits<4> Rn;
1103 bits<2> rot;
1104 let Inst{19-16} = Rn;
1105 let Inst{15-12} = Rd;
1106 let Inst{11-10} = rot;
1107 let Inst{9-4} = 0b000111;
1108 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001109}
1110
Jim Grosbach70327412011-07-27 17:48:13 +00001111class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001112 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001113 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1114 Requires<[IsARM, HasV6]> {
1115 bits<4> Rn;
1116 bits<2> rot;
1117 let Inst{19-16} = Rn;
1118 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001119}
1120
Evan Cheng62674222009-06-25 23:34:10 +00001121/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001122multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001123 string baseOpc, bit Commutable = 0> {
1124 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001125 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1126 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1127 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001128 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001129 bits<4> Rd;
1130 bits<4> Rn;
1131 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001132 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001133 let Inst{15-12} = Rd;
1134 let Inst{19-16} = Rn;
1135 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001136 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001137 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1138 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1139 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001140 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001141 bits<4> Rd;
1142 bits<4> Rn;
1143 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001144 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001145 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001146 let isCommutable = Commutable;
1147 let Inst{3-0} = Rm;
1148 let Inst{15-12} = Rd;
1149 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001150 }
Owen Anderson92a20222011-07-21 18:54:16 +00001151 def rsi : AsI1<opcod, (outs GPR:$Rd),
1152 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001153 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001154 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001155 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001156 bits<4> Rd;
1157 bits<4> Rn;
1158 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001159 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001160 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001161 let Inst{15-12} = Rd;
1162 let Inst{11-5} = shift{11-5};
1163 let Inst{4} = 0;
1164 let Inst{3-0} = shift{3-0};
1165 }
1166 def rsr : AsI1<opcod, (outs GPR:$Rd),
1167 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001168 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001169 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1170 Requires<[IsARM]> {
1171 bits<4> Rd;
1172 bits<4> Rn;
1173 bits<12> shift;
1174 let Inst{25} = 0;
1175 let Inst{19-16} = Rn;
1176 let Inst{15-12} = Rd;
1177 let Inst{11-8} = shift{11-8};
1178 let Inst{7} = 0;
1179 let Inst{6-5} = shift{6-5};
1180 let Inst{4} = 1;
1181 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001182 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001183 }
1184 // Assembly aliases for optional destination operand when it's the same
1185 // as the source operand.
1186 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1187 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1188 so_imm:$imm, pred:$p,
1189 cc_out:$s)>,
1190 Requires<[IsARM]>;
1191 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1192 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1193 GPR:$Rm, pred:$p,
1194 cc_out:$s)>,
1195 Requires<[IsARM]>;
1196 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001197 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1198 so_reg_imm:$shift, pred:$p,
1199 cc_out:$s)>,
1200 Requires<[IsARM]>;
1201 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1202 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1203 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001204 cc_out:$s)>,
1205 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001206}
1207
Jim Grosbache5165492009-11-09 00:11:35 +00001208// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001209// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1210let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001211multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001212 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001213 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001214 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001215 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001216 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001217 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1218 let isCommutable = Commutable;
1219 }
Owen Anderson92a20222011-07-21 18:54:16 +00001220 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001221 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001222 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1223 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1224 4, IIC_iALUsr,
1225 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001226}
Evan Chengc85e8322007-07-05 07:13:32 +00001227}
1228
Jim Grosbach3e556122010-10-26 22:37:02 +00001229let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001230multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001231 InstrItinClass iir, PatFrag opnode> {
1232 // Note: We use the complex addrmode_imm12 rather than just an input
1233 // GPR and a constrained immediate so that we can use this to match
1234 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001235 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001236 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1237 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001238 bits<4> Rt;
1239 bits<17> addr;
1240 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1241 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001242 let Inst{15-12} = Rt;
1243 let Inst{11-0} = addr{11-0}; // imm12
1244 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001245 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001246 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1247 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001248 bits<4> Rt;
1249 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001250 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001251 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1252 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001253 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001254 let Inst{11-0} = shift{11-0};
1255 }
1256}
1257}
1258
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001259multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001260 InstrItinClass iir, PatFrag opnode> {
1261 // Note: We use the complex addrmode_imm12 rather than just an input
1262 // GPR and a constrained immediate so that we can use this to match
1263 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001264 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001265 (ins GPR:$Rt, addrmode_imm12:$addr),
1266 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1267 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1268 bits<4> Rt;
1269 bits<17> addr;
1270 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1271 let Inst{19-16} = addr{16-13}; // Rn
1272 let Inst{15-12} = Rt;
1273 let Inst{11-0} = addr{11-0}; // imm12
1274 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001275 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001276 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1277 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1278 bits<4> Rt;
1279 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001280 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001281 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1282 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001283 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001284 let Inst{11-0} = shift{11-0};
1285 }
1286}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001287//===----------------------------------------------------------------------===//
1288// Instructions
1289//===----------------------------------------------------------------------===//
1290
Evan Chenga8e29892007-01-19 07:51:42 +00001291//===----------------------------------------------------------------------===//
1292// Miscellaneous Instructions.
1293//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001294
Evan Chenga8e29892007-01-19 07:51:42 +00001295/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1296/// the function. The first operand is the ID# for this instruction, the second
1297/// is the index into the MachineConstantPool that this is, the third is the
1298/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001299let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001300def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001301PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001302 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001303
Jim Grosbach4642ad32010-02-22 23:10:38 +00001304// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1305// from removing one half of the matched pairs. That breaks PEI, which assumes
1306// these will always be in pairs, and asserts if it finds otherwise. Better way?
1307let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001308def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001309PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001310 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001311
Jim Grosbach64171712010-02-16 21:07:46 +00001312def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001313PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001314 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001315}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001316
Johnny Chenf4d81052010-02-12 22:53:19 +00001317def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001318 [/* For disassembly only; pattern left blank */]>,
1319 Requires<[IsARM, HasV6T2]> {
1320 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001321 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001322 let Inst{7-0} = 0b00000000;
1323}
1324
Johnny Chenf4d81052010-02-12 22:53:19 +00001325def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1326 [/* For disassembly only; pattern left blank */]>,
1327 Requires<[IsARM, HasV6T2]> {
1328 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001329 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001330 let Inst{7-0} = 0b00000001;
1331}
1332
1333def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1334 [/* For disassembly only; pattern left blank */]>,
1335 Requires<[IsARM, HasV6T2]> {
1336 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001337 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001338 let Inst{7-0} = 0b00000010;
1339}
1340
1341def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1342 [/* For disassembly only; pattern left blank */]>,
1343 Requires<[IsARM, HasV6T2]> {
1344 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001345 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001346 let Inst{7-0} = 0b00000011;
1347}
1348
Johnny Chen2ec5e492010-02-22 21:50:40 +00001349def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001350 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001351 bits<4> Rd;
1352 bits<4> Rn;
1353 bits<4> Rm;
1354 let Inst{3-0} = Rm;
1355 let Inst{15-12} = Rd;
1356 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001357 let Inst{27-20} = 0b01101000;
1358 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001359 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001360}
1361
Johnny Chenf4d81052010-02-12 22:53:19 +00001362def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001363 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001364 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001365 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001366 let Inst{7-0} = 0b00000100;
1367}
1368
Johnny Chenc6f7b272010-02-11 18:12:29 +00001369// The i32imm operand $val can be used by a debugger to store more information
1370// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001371def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1372 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001373 bits<16> val;
1374 let Inst{3-0} = val{3-0};
1375 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001376 let Inst{27-20} = 0b00010010;
1377 let Inst{7-4} = 0b0111;
1378}
1379
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001380// Change Processor State
1381// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001382class CPS<dag iops, string asm_ops>
1383 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001384 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001385 bits<2> imod;
1386 bits<3> iflags;
1387 bits<5> mode;
1388 bit M;
1389
Johnny Chenb98e1602010-02-12 18:55:33 +00001390 let Inst{31-28} = 0b1111;
1391 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001392 let Inst{19-18} = imod;
1393 let Inst{17} = M; // Enabled if mode is set;
1394 let Inst{16} = 0;
1395 let Inst{8-6} = iflags;
1396 let Inst{5} = 0;
1397 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001398}
1399
Owen Anderson35008c22011-08-09 23:05:39 +00001400let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001401let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001402 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001403 "$imod\t$iflags, $mode">;
1404let mode = 0, M = 0 in
1405 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1406
1407let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001408 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001409}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001410
Johnny Chenb92a23f2010-02-21 04:42:01 +00001411// Preload signals the memory system of possible future data/instruction access.
1412// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001413multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001414
Evan Chengdfed19f2010-11-03 06:34:55 +00001415 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001416 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001417 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001418 bits<4> Rt;
1419 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001420 let Inst{31-26} = 0b111101;
1421 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001422 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001423 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001424 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001425 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001426 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001427 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001428 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001429 }
1430
Evan Chengdfed19f2010-11-03 06:34:55 +00001431 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001432 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001433 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001434 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001435 let Inst{31-26} = 0b111101;
1436 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001437 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001438 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001439 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001440 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001441 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001442 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001443 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001444 }
1445}
1446
Evan Cheng416941d2010-11-04 05:19:35 +00001447defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1448defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1449defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001450
Jim Grosbach53a89d62011-07-22 17:46:13 +00001451def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001452 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001453 bits<1> end;
1454 let Inst{31-10} = 0b1111000100000001000000;
1455 let Inst{9} = end;
1456 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001457}
1458
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001459def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1460 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001461 bits<4> opt;
1462 let Inst{27-4} = 0b001100100000111100001111;
1463 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001464}
1465
Johnny Chenba6e0332010-02-11 17:14:31 +00001466// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001467let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001468def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001469 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001470 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001471 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001472}
1473
Evan Cheng12c3a532008-11-06 17:48:05 +00001474// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001475let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001476def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001477 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001478 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001479
Evan Cheng325474e2008-01-07 23:56:57 +00001480let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001481def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001482 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001483 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001484
Jim Grosbach53694262010-11-18 01:15:56 +00001485def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001486 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001487 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001488
Jim Grosbach53694262010-11-18 01:15:56 +00001489def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001490 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001491 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001492
Jim Grosbach53694262010-11-18 01:15:56 +00001493def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001494 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001495 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001496
Jim Grosbach53694262010-11-18 01:15:56 +00001497def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001498 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001499 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001500}
Chris Lattner13c63102008-01-06 05:55:01 +00001501let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001502def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001503 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001504
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001505def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001506 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001507 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001508
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001509def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001510 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001511}
Evan Cheng12c3a532008-11-06 17:48:05 +00001512} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001513
Evan Chenge07715c2009-06-23 05:25:29 +00001514
1515// LEApcrel - Load a pc-relative address into a register without offending the
1516// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001517let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001518// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001519// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1520// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001521def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001522 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001523 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001524 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001525 let Inst{27-25} = 0b001;
1526 let Inst{20} = 0;
1527 let Inst{19-16} = 0b1111;
1528 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001529 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001530}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001531def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001532 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001533
1534def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1535 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001536 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001537
Evan Chenga8e29892007-01-19 07:51:42 +00001538//===----------------------------------------------------------------------===//
1539// Control Flow Instructions.
1540//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001541
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001542let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1543 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001544 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001545 "bx", "\tlr", [(ARMretflag)]>,
1546 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001547 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001548 }
1549
1550 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001551 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001552 "mov", "\tpc, lr", [(ARMretflag)]>,
1553 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001554 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001555 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001556}
Rafael Espindola27185192006-09-29 21:20:16 +00001557
Bob Wilson04ea6e52009-10-28 00:37:03 +00001558// Indirect branches
1559let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001560 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001561 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001562 [(brind GPR:$dst)]>,
1563 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001564 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001565 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001566 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001567 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001568
Jim Grosbachd447ac62011-07-13 20:21:31 +00001569 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1570 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001571 Requires<[IsARM, HasV4T]> {
1572 bits<4> dst;
1573 let Inst{27-4} = 0b000100101111111111110001;
1574 let Inst{3-0} = dst;
1575 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001576}
1577
Evan Cheng1e0eab12010-11-29 22:43:27 +00001578// All calls clobber the non-callee saved registers. SP is marked as
1579// a use to prevent stack-pointer assignments that appear immediately
1580// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001581let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001582 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001583 // FIXME: Do we really need a non-predicated version? If so, it should
1584 // at least be a pseudo instruction expanding to the predicated version
1585 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001586 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001587 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001588 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001589 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001590 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001591 Requires<[IsARM, IsNotDarwin]> {
1592 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001593 bits<24> func;
1594 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001595 }
Evan Cheng277f0742007-06-19 21:05:09 +00001596
Jason W Kim685c3502011-02-04 19:47:15 +00001597 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001598 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001599 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001600 Requires<[IsARM, IsNotDarwin]> {
1601 bits<24> func;
1602 let Inst{23-0} = func;
1603 }
Evan Cheng277f0742007-06-19 21:05:09 +00001604
Evan Chenga8e29892007-01-19 07:51:42 +00001605 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001606 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001607 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001608 [(ARMcall GPR:$func)]>,
1609 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001610 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001611 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001612 let Inst{3-0} = func;
1613 }
1614
1615 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1616 IIC_Br, "blx", "\t$func",
1617 [(ARMcall_pred GPR:$func)]>,
1618 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1619 bits<4> func;
1620 let Inst{27-4} = 0b000100101111111111110011;
1621 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001622 }
1623
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001624 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001625 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001626 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001627 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001628 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001629
1630 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001631 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001632 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001633 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001634}
1635
David Goodwin1a8f36e2009-08-12 18:31:53 +00001636let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001637 // On Darwin R9 is call-clobbered.
1638 // R7 is marked as a use to prevent frame-pointer assignments from being
1639 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001640 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001641 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001642 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001643 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001644 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1645 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001646
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001647 def BLr9_pred : ARMPseudoExpand<(outs),
1648 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001649 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001650 [(ARMcall_pred tglobaladdr:$func)],
1651 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001652 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001653
1654 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001655 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001656 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001657 [(ARMcall GPR:$func)],
1658 (BLX GPR:$func)>,
1659 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001660
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001661 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001662 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001663 [(ARMcall_pred GPR:$func)],
1664 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001665 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001666
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001667 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001668 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001669 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001670 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001671 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001672
1673 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001674 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001675 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001676 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001677}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001678
David Goodwin1a8f36e2009-08-12 18:31:53 +00001679let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001680 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1681 // a two-value operand where a dag node expects two operands. :(
1682 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1683 IIC_Br, "b", "\t$target",
1684 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1685 bits<24> target;
1686 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001687 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001688 }
1689
Evan Chengaeafca02007-05-16 07:45:54 +00001690 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001691 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001692 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001693 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1694 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001695 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001696 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001697 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001698
Jim Grosbach2dc77682010-11-29 18:37:44 +00001699 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1700 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001701 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001702 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001703 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001704 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1705 // into i12 and rs suffixed versions.
1706 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001707 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001708 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001709 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001710 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001711 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001712 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001713 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001714 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001715 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001716 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001717 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001718
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001719}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001720
Jim Grosbachcf121c32011-07-28 21:57:55 +00001721// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001722def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001723 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001724 Requires<[IsARM, HasV5T]> {
1725 let Inst{31-25} = 0b1111101;
1726 bits<25> target;
1727 let Inst{23-0} = target{24-1};
1728 let Inst{24} = target{0};
1729}
1730
Jim Grosbach898e7e22011-07-13 20:25:01 +00001731// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001732def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001733 [/* pattern left blank */]> {
1734 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001735 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001736 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001737 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001738 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001739}
1740
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001741// Tail calls.
1742
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001743let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1744 // Darwin versions.
1745 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1746 Uses = [SP] in {
1747 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1748 IIC_Br, []>, Requires<[IsDarwin]>;
1749
1750 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1751 IIC_Br, []>, Requires<[IsDarwin]>;
1752
Jim Grosbach245f5e82011-07-08 18:50:22 +00001753 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001754 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001755 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1756 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001757
Jim Grosbach245f5e82011-07-08 18:50:22 +00001758 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001759 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001760 (BX GPR:$dst)>,
1761 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001762
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001763 }
1764
1765 // Non-Darwin versions (the difference is R9).
1766 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1767 Uses = [SP] in {
1768 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1769 IIC_Br, []>, Requires<[IsNotDarwin]>;
1770
1771 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1772 IIC_Br, []>, Requires<[IsNotDarwin]>;
1773
Jim Grosbach245f5e82011-07-08 18:50:22 +00001774 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001775 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001776 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1777 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001778
Jim Grosbach245f5e82011-07-08 18:50:22 +00001779 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001780 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001781 (BX GPR:$dst)>,
1782 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001783 }
1784}
1785
1786
1787
1788
1789
Johnny Chen0296f3e2010-02-16 21:59:54 +00001790// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001791def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1792 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001793 bits<4> opt;
1794 let Inst{23-4} = 0b01100000000000000111;
1795 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001796}
1797
Jim Grosbached838482011-07-26 16:24:27 +00001798// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001799let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001800def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001801 bits<24> svc;
1802 let Inst{23-0} = svc;
1803}
Johnny Chen85d5a892010-02-10 18:02:25 +00001804}
1805
Jim Grosbach5a287482011-07-29 17:51:39 +00001806// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001807class SRSI<bit wb, string asm>
1808 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1809 NoItinerary, asm, "", []> {
1810 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001811 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001812 let Inst{27-25} = 0b100;
1813 let Inst{22} = 1;
1814 let Inst{21} = wb;
1815 let Inst{20} = 0;
1816 let Inst{19-16} = 0b1101; // SP
1817 let Inst{15-5} = 0b00000101000;
1818 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001819}
1820
Jim Grosbache1cf5902011-07-29 20:26:09 +00001821def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1822 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001823}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001824def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1825 let Inst{24-23} = 0;
1826}
1827def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1828 let Inst{24-23} = 0b10;
1829}
1830def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1831 let Inst{24-23} = 0b10;
1832}
1833def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1834 let Inst{24-23} = 0b01;
1835}
1836def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1837 let Inst{24-23} = 0b01;
1838}
1839def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1840 let Inst{24-23} = 0b11;
1841}
1842def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1843 let Inst{24-23} = 0b11;
1844}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001845
Jim Grosbach5a287482011-07-29 17:51:39 +00001846// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001847class RFEI<bit wb, string asm>
1848 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1849 NoItinerary, asm, "", []> {
1850 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001851 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001852 let Inst{27-25} = 0b100;
1853 let Inst{22} = 0;
1854 let Inst{21} = wb;
1855 let Inst{20} = 1;
1856 let Inst{19-16} = Rn;
1857 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001858}
1859
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001860def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1861 let Inst{24-23} = 0;
1862}
1863def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1864 let Inst{24-23} = 0;
1865}
1866def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1867 let Inst{24-23} = 0b10;
1868}
1869def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1870 let Inst{24-23} = 0b10;
1871}
1872def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1873 let Inst{24-23} = 0b01;
1874}
1875def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1876 let Inst{24-23} = 0b01;
1877}
1878def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1879 let Inst{24-23} = 0b11;
1880}
1881def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1882 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001883}
1884
Evan Chenga8e29892007-01-19 07:51:42 +00001885//===----------------------------------------------------------------------===//
1886// Load / store Instructions.
1887//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001888
Evan Chenga8e29892007-01-19 07:51:42 +00001889// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001890
1891
Evan Cheng7e2fe912010-10-28 06:47:08 +00001892defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001893 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001894defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001895 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001896defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001897 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001898defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001899 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001900
Evan Chengfa775d02007-03-19 07:20:03 +00001901// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001902let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001903 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001904def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001905 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1906 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001907 bits<4> Rt;
1908 bits<17> addr;
1909 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1910 let Inst{19-16} = 0b1111;
1911 let Inst{15-12} = Rt;
1912 let Inst{11-0} = addr{11-0}; // imm12
1913}
Evan Chengfa775d02007-03-19 07:20:03 +00001914
Evan Chenga8e29892007-01-19 07:51:42 +00001915// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001916def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001917 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1918 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001919
Evan Chenga8e29892007-01-19 07:51:42 +00001920// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001921def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001922 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1923 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001924
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001925def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001926 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1927 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001928
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001929let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001930// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001931def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1932 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001933 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001934 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001935}
Rafael Espindolac391d162006-10-23 20:34:27 +00001936
Evan Chenga8e29892007-01-19 07:51:42 +00001937// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001938multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001939 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1940 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001941 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1942 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001943 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001944 // {12} isAdd
1945 // {11-0} imm12/Rm
1946 bits<18> addr;
1947 let Inst{25} = addr{13};
1948 let Inst{23} = addr{12};
1949 let Inst{19-16} = addr{17-14};
1950 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001951 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00001952 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001953 }
Owen Anderson793e7962011-07-26 20:54:26 +00001954
1955 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001956 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00001957 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001958 opc, "\t$Rt, $addr, $offset",
1959 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00001960 // {12} isAdd
1961 // {11-0} imm12/Rm
1962 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001963 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001964 let Inst{25} = 1;
1965 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001966 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001967 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001968
1969 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00001970 }
1971
1972 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001973 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001974 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001975 opc, "\t$Rt, $addr, $offset",
1976 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001977 // {12} isAdd
1978 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001979 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001980 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001981 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001982 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001983 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001984 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001985
1986 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001987 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001988
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001989}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001990
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001991let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001992defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1993defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001994}
Rafael Espindola450856d2006-12-12 00:37:38 +00001995
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001996multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001997 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001998 (ins addrmode3:$addr), IndexModePre,
1999 LdMiscFrm, itin,
2000 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2001 bits<14> addr;
2002 let Inst{23} = addr{8}; // U bit
2003 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2004 let Inst{19-16} = addr{12-9}; // Rn
2005 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2006 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2007 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00002008 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002009 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2010 LdMiscFrm, itin,
2011 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002012 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002013 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00002014 let Inst{23} = offset{8}; // U bit
2015 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002016 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00002017 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2018 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002019 }
2020}
Rafael Espindola4e307642006-09-08 16:59:47 +00002021
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002022let mayLoad = 1, neverHasSideEffects = 1 in {
2023defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
2024defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
2025defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002026let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00002027def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002028 (ins addrmode3:$addr), IndexModePre,
2029 LdMiscFrm, IIC_iLoad_d_ru,
2030 "ldrd", "\t$Rt, $Rt2, $addr!",
2031 "$addr.base = $Rn_wb", []> {
2032 bits<14> addr;
2033 let Inst{23} = addr{8}; // U bit
2034 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2035 let Inst{19-16} = addr{12-9}; // Rn
2036 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2037 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002038 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002039 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002040}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002041def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002042 (ins addr_offset_none:$addr, am3offset:$offset),
2043 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2044 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2045 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002046 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002047 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002048 let Inst{23} = offset{8}; // U bit
2049 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002050 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002051 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2052 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002053 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002054// let AsmMatchConverter = "cvtLdrdPost";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002055}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002056} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002057} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002058
Johnny Chenadb561d2010-02-18 03:27:42 +00002059// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002060let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002061def LDRTr : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2062 (ins ldst_so_reg:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002063 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2064 // {17-14} Rn
2065 // {13} 1 == Rm, 0 == imm12
2066 // {12} isAdd
2067 // {11-0} imm12/Rm
2068 bits<18> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002069 let Inst{25} = 1;
2070 let Inst{23} = addr{12};
2071 let Inst{21} = 1; // overwrite
2072 let Inst{19-16} = addr{17-14};
2073 let Inst{11-5} = addr{11-5};
2074 let Inst{4} = 0;
2075 let Inst{3-0} = addr{3-0};
2076 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
2077 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2078}
2079def LDRTi : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2080 (ins addrmode_imm12:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2081 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2082 // {17-14} Rn
2083 // {13} 1 == Rm, 0 == imm12
2084 // {12} isAdd
2085 // {11-0} imm12/Rm
2086 bits<18> addr;
2087 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002088 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002089 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002090 let Inst{19-16} = addr{17-14};
2091 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002092 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002093 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002094}
Jim Grosbach3148a652011-08-08 23:28:47 +00002095
2096def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2097 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2098 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2099 "ldrbt", "\t$Rt, $addr, $offset",
2100 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002101 // {12} isAdd
2102 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002103 bits<14> offset;
2104 bits<4> addr;
2105 let Inst{25} = 1;
2106 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002107 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002108 let Inst{19-16} = addr;
2109 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002110 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002111}
2112
2113def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2114 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2115 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2116 "ldrbt", "\t$Rt, $addr, $offset",
2117 "$addr.base = $Rn_wb", []> {
2118 // {12} isAdd
2119 // {11-0} imm12/Rm
2120 bits<14> offset;
2121 bits<4> addr;
2122 let Inst{25} = 0;
2123 let Inst{23} = offset{12};
2124 let Inst{21} = 1; // overwrite
2125 let Inst{19-16} = addr;
2126 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002127 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002128}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002129
2130multiclass AI3ldrT<bits<4> op, string opc> {
2131 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2132 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2133 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2134 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2135 bits<9> offset;
2136 let Inst{23} = offset{8};
2137 let Inst{22} = 1;
2138 let Inst{11-8} = offset{7-4};
2139 let Inst{3-0} = offset{3-0};
2140 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2141 }
2142 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2143 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2144 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2145 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2146 bits<5> Rm;
2147 let Inst{23} = Rm{4};
2148 let Inst{22} = 0;
2149 let Inst{11-8} = 0;
2150 let Inst{3-0} = Rm{3-0};
2151 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2152 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002153}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002154
2155defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2156defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2157defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002158}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002159
Evan Chenga8e29892007-01-19 07:51:42 +00002160// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002161
2162// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002163def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002164 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2165 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002166
Evan Chenga8e29892007-01-19 07:51:42 +00002167// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002168let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2169def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002170 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002171 "strd", "\t$Rt, $src2, $addr", []>,
2172 Requires<[IsARM, HasV5TE]> {
2173 let Inst{21} = 0;
2174}
Evan Chenga8e29892007-01-19 07:51:42 +00002175
2176// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002177multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2178 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2179 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2180 StFrm, itin,
2181 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2182 bits<17> addr;
2183 let Inst{25} = 0;
2184 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2185 let Inst{19-16} = addr{16-13}; // Rn
2186 let Inst{11-0} = addr{11-0}; // imm12
2187 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2188 }
Evan Chenga8e29892007-01-19 07:51:42 +00002189
Jim Grosbach19dec202011-08-05 20:35:44 +00002190 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2191 (ins GPR:$Rt, addrmode2:$addr), IndexModePre, StFrm, itin,
2192 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2193 bits<17> addr;
2194 let Inst{25} = 1;
2195 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2196 let Inst{19-16} = addr{16-13}; // Rn
2197 let Inst{11-0} = addr{11-0};
2198 let Inst{4} = 0; // Inst{4} = 0
2199 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2200 }
2201 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2202 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2203 IndexModePost, StFrm, itin,
2204 opc, "\t$Rt, $addr, $offset",
2205 "$addr.base = $Rn_wb", []> {
2206 // {12} isAdd
2207 // {11-0} imm12/Rm
2208 bits<14> offset;
2209 bits<4> addr;
2210 let Inst{25} = 1;
2211 let Inst{23} = offset{12};
2212 let Inst{19-16} = addr;
2213 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002214
2215 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002216 }
Owen Anderson793e7962011-07-26 20:54:26 +00002217
Jim Grosbach19dec202011-08-05 20:35:44 +00002218 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2219 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2220 IndexModePost, StFrm, itin,
2221 opc, "\t$Rt, $addr, $offset",
2222 "$addr.base = $Rn_wb", []> {
2223 // {12} isAdd
2224 // {11-0} imm12/Rm
2225 bits<14> offset;
2226 bits<4> addr;
2227 let Inst{25} = 0;
2228 let Inst{23} = offset{12};
2229 let Inst{19-16} = addr;
2230 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002231
2232 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002233 }
2234}
Owen Anderson793e7962011-07-26 20:54:26 +00002235
Jim Grosbach19dec202011-08-05 20:35:44 +00002236let mayStore = 1, neverHasSideEffects = 1 in {
2237defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2238defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2239}
Evan Chenga8e29892007-01-19 07:51:42 +00002240
Jim Grosbach19dec202011-08-05 20:35:44 +00002241def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2242 am2offset_reg:$offset),
2243 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2244 am2offset_reg:$offset)>;
2245def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2246 am2offset_imm:$offset),
2247 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2248 am2offset_imm:$offset)>;
2249def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2250 am2offset_reg:$offset),
2251 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2252 am2offset_reg:$offset)>;
2253def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2254 am2offset_imm:$offset),
2255 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2256 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002257
Jim Grosbach19dec202011-08-05 20:35:44 +00002258// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2259// put the patterns on the instruction definitions directly as ISel wants
2260// the address base and offset to be separate operands, not a single
2261// complex operand like we represent the instructions themselves. The
2262// pseudos map between the two.
2263let usesCustomInserter = 1,
2264 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2265def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2266 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2267 4, IIC_iStore_ru,
2268 [(set GPR:$Rn_wb,
2269 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2270def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2271 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2272 4, IIC_iStore_ru,
2273 [(set GPR:$Rn_wb,
2274 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2275def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2276 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2277 4, IIC_iStore_ru,
2278 [(set GPR:$Rn_wb,
2279 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2280def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2281 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2282 4, IIC_iStore_ru,
2283 [(set GPR:$Rn_wb,
2284 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2285}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002286
Jim Grosbach2dc77682010-11-29 18:37:44 +00002287def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2288 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2289 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002290 "strh", "\t$Rt, [$Rn, $offset]!",
2291 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002292 [(set GPR:$Rn_wb,
2293 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002294
Jim Grosbach2dc77682010-11-29 18:37:44 +00002295def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2296 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2297 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002298 "strh", "\t$Rt, [$Rn], $offset",
2299 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002300 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2301 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002302
Johnny Chen39a4bb32010-02-18 22:31:18 +00002303// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002304let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002305def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2306 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002307 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002308 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002309 "$base = $base_wb", []> {
2310 bits<4> src1;
2311 bits<4> base;
2312 bits<10> offset;
2313 let Inst{23} = offset{8}; // U bit
2314 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2315 let Inst{19-16} = base;
2316 let Inst{15-12} = src1;
2317 let Inst{11-8} = offset{7-4};
2318 let Inst{3-0} = offset{3-0};
2319
2320 let DecoderMethod = "DecodeAddrMode3Instruction";
2321}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002322
2323// For disassembly only
2324def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2325 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002326 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002327 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002328 "$base = $base_wb", []> {
2329 bits<4> src1;
2330 bits<4> base;
2331 bits<10> offset;
2332 let Inst{23} = offset{8}; // U bit
2333 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2334 let Inst{19-16} = base;
2335 let Inst{15-12} = src1;
2336 let Inst{11-8} = offset{7-4};
2337 let Inst{3-0} = offset{3-0};
2338
2339 let DecoderMethod = "DecodeAddrMode3Instruction";
2340}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002341} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002342
Jim Grosbach7ce05792011-08-03 23:50:40 +00002343// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002344
Owen Anderson06470312011-07-27 20:29:48 +00002345def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2346 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002347 IndexModePost, StFrm, IIC_iStore_ru,
2348 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002349 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002350 let Inst{25} = 1;
2351 let Inst{21} = 1; // overwrite
2352 let Inst{4} = 0;
2353 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002354 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002355}
2356
2357def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2358 (ins GPR:$Rt, addrmode_imm12:$addr),
2359 IndexModePost, StFrm, IIC_iStore_ru,
2360 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2361 [/* For disassembly only; pattern left blank */]> {
2362 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002363 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002364 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002365 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002366}
2367
Owen Anderson06470312011-07-27 20:29:48 +00002368
2369def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2370 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002371 IndexModePost, StFrm, IIC_iStore_bh_ru,
2372 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2373 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002374 let Inst{25} = 1;
2375 let Inst{21} = 1; // overwrite
2376 let Inst{4} = 0;
2377 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002378 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002379}
2380
2381def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2382 (ins GPR:$Rt, addrmode_imm12:$addr),
2383 IndexModePost, StFrm, IIC_iStore_bh_ru,
2384 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2385 [/* For disassembly only; pattern left blank */]> {
2386 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002387 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002388 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002389 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002390}
2391
Jim Grosbach7ce05792011-08-03 23:50:40 +00002392multiclass AI3strT<bits<4> op, string opc> {
2393 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2394 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2395 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2396 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2397 bits<9> offset;
2398 let Inst{23} = offset{8};
2399 let Inst{22} = 1;
2400 let Inst{11-8} = offset{7-4};
2401 let Inst{3-0} = offset{3-0};
2402 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2403 }
2404 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2405 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2406 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2407 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2408 bits<5> Rm;
2409 let Inst{23} = Rm{4};
2410 let Inst{22} = 0;
2411 let Inst{11-8} = 0;
2412 let Inst{3-0} = Rm{3-0};
2413 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2414 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002415}
2416
Jim Grosbach7ce05792011-08-03 23:50:40 +00002417
2418defm STRHT : AI3strT<0b1011, "strht">;
2419
2420
Evan Chenga8e29892007-01-19 07:51:42 +00002421//===----------------------------------------------------------------------===//
2422// Load / store multiple Instructions.
2423//
2424
Bill Wendling6c470b82010-11-13 09:09:38 +00002425multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2426 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002427 // IA is the default, so no need for an explicit suffix on the
2428 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002429 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002430 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2431 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002432 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002433 let Inst{24-23} = 0b01; // Increment After
2434 let Inst{21} = 0; // No writeback
2435 let Inst{20} = L_bit;
2436 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002437 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002438 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2439 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002440 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002441 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002442 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002443 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002444
2445 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002446 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002447 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002448 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2449 IndexModeNone, f, itin,
2450 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2451 let Inst{24-23} = 0b00; // Decrement After
2452 let Inst{21} = 0; // No writeback
2453 let Inst{20} = L_bit;
2454 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002455 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002456 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2457 IndexModeUpd, f, itin_upd,
2458 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2459 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002460 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002461 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002462
2463 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002464 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002465 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002466 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2467 IndexModeNone, f, itin,
2468 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2469 let Inst{24-23} = 0b10; // Decrement Before
2470 let Inst{21} = 0; // No writeback
2471 let Inst{20} = L_bit;
2472 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002473 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002474 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2475 IndexModeUpd, f, itin_upd,
2476 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2477 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002478 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002479 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002480
2481 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002482 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002483 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002484 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2485 IndexModeNone, f, itin,
2486 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2487 let Inst{24-23} = 0b11; // Increment Before
2488 let Inst{21} = 0; // No writeback
2489 let Inst{20} = L_bit;
2490 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002491 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002492 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2493 IndexModeUpd, f, itin_upd,
2494 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2495 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002496 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002497 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002498
2499 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002500 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002501}
Bill Wendling6c470b82010-11-13 09:09:38 +00002502
Bill Wendlingc93989a2010-11-13 11:20:05 +00002503let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002504
2505let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2506defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2507
2508let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2509defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2510
2511} // neverHasSideEffects
2512
Bill Wendling73fe34a2010-11-16 01:16:36 +00002513// FIXME: remove when we have a way to marking a MI with these properties.
2514// FIXME: Should pc be an implicit operand like PICADD, etc?
2515let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2516 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002517def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2518 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002519 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002520 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002521 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002522
Evan Chenga8e29892007-01-19 07:51:42 +00002523//===----------------------------------------------------------------------===//
2524// Move Instructions.
2525//
2526
Evan Chengcd799b92009-06-12 20:46:18 +00002527let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002528def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2529 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2530 bits<4> Rd;
2531 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002532
Johnny Chen103bf952011-04-01 23:30:25 +00002533 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002534 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002535 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002536 let Inst{3-0} = Rm;
2537 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002538}
2539
Dale Johannesen38d5f042010-06-15 22:24:08 +00002540// A version for the smaller set of tail call registers.
2541let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002542def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002543 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2544 bits<4> Rd;
2545 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002546
Dale Johannesen38d5f042010-06-15 22:24:08 +00002547 let Inst{11-4} = 0b00000000;
2548 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002549 let Inst{3-0} = Rm;
2550 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002551}
2552
Owen Andersonde317f42011-08-09 23:33:27 +00002553def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002554 DPSoRegRegFrm, IIC_iMOVsr,
Owen Andersonde317f42011-08-09 23:33:27 +00002555 "mov", "\t$Rd, $src", [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002556 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002557 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002558 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002559 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002560 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002561 let Inst{11-8} = src{11-8};
2562 let Inst{7} = 0;
2563 let Inst{6-5} = src{6-5};
2564 let Inst{4} = 1;
2565 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002566 let Inst{25} = 0;
2567}
Evan Chenga2515702007-03-19 07:09:02 +00002568
Owen Anderson152d4a42011-07-21 23:38:37 +00002569def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2570 DPSoRegImmFrm, IIC_iMOVsr,
2571 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2572 UnaryDP {
2573 bits<4> Rd;
2574 bits<12> src;
2575 let Inst{15-12} = Rd;
2576 let Inst{19-16} = 0b0000;
2577 let Inst{11-5} = src{11-5};
2578 let Inst{4} = 0;
2579 let Inst{3-0} = src{3-0};
2580 let Inst{25} = 0;
2581}
2582
Evan Chengc4af4632010-11-17 20:13:28 +00002583let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002584def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2585 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002586 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002587 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002588 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002589 let Inst{15-12} = Rd;
2590 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002591 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002592}
2593
Evan Chengc4af4632010-11-17 20:13:28 +00002594let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002595def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002596 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002597 "movw", "\t$Rd, $imm",
2598 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002599 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002600 bits<4> Rd;
2601 bits<16> imm;
2602 let Inst{15-12} = Rd;
2603 let Inst{11-0} = imm{11-0};
2604 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002605 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002606 let Inst{25} = 1;
2607}
2608
Jim Grosbachffa32252011-07-19 19:13:28 +00002609def : InstAlias<"mov${p} $Rd, $imm",
2610 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2611 Requires<[IsARM]>;
2612
Evan Cheng53519f02011-01-21 18:55:51 +00002613def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2614 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002615
2616let Constraints = "$src = $Rd" in {
Owen Anderson33e57512011-08-10 00:03:03 +00002617def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002618 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002619 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002620 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002621 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002622 lo16AllZero:$imm))]>, UnaryDP,
2623 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002624 bits<4> Rd;
2625 bits<16> imm;
2626 let Inst{15-12} = Rd;
2627 let Inst{11-0} = imm{11-0};
2628 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002629 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002630 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002631}
Evan Cheng13ab0202007-07-10 18:08:01 +00002632
Evan Cheng53519f02011-01-21 18:55:51 +00002633def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2634 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002635
2636} // Constraints
2637
Evan Cheng20956592009-10-21 08:15:52 +00002638def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2639 Requires<[IsARM, HasV6T2]>;
2640
David Goodwinca01a8d2009-09-01 18:32:09 +00002641let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002642def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002643 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2644 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002645
2646// These aren't really mov instructions, but we have to define them this way
2647// due to flag operands.
2648
Evan Cheng071a2792007-09-11 19:55:27 +00002649let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002650def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002651 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2652 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002653def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002654 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2655 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002656}
Evan Chenga8e29892007-01-19 07:51:42 +00002657
Evan Chenga8e29892007-01-19 07:51:42 +00002658//===----------------------------------------------------------------------===//
2659// Extend Instructions.
2660//
2661
2662// Sign extenders
2663
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002664def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002665 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002666def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002667 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002668
Jim Grosbach70327412011-07-27 17:48:13 +00002669def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002670 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002671def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002672 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002673
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002674def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002675
Jim Grosbach70327412011-07-27 17:48:13 +00002676def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002677
2678// Zero extenders
2679
2680let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002681def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002682 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002683def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002684 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002685def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002686 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002687
Jim Grosbach542f6422010-07-28 23:25:44 +00002688// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2689// The transformation should probably be done as a combiner action
2690// instead so we can include a check for masking back in the upper
2691// eight bits of the source into the lower eight bits of the result.
2692//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002693// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002694def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002695 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002696
Jim Grosbach70327412011-07-27 17:48:13 +00002697def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002698 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002699def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002700 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002701}
2702
Evan Chenga8e29892007-01-19 07:51:42 +00002703// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002704def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002705
Evan Chenga8e29892007-01-19 07:51:42 +00002706
Owen Anderson33e57512011-08-10 00:03:03 +00002707def SBFX : I<(outs GPRnopc:$Rd),
2708 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002709 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002710 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002711 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002712 bits<4> Rd;
2713 bits<4> Rn;
2714 bits<5> lsb;
2715 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002716 let Inst{27-21} = 0b0111101;
2717 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002718 let Inst{20-16} = width;
2719 let Inst{15-12} = Rd;
2720 let Inst{11-7} = lsb;
2721 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002722}
2723
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002724def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002725 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002726 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002727 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002728 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002729 bits<4> Rd;
2730 bits<4> Rn;
2731 bits<5> lsb;
2732 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002733 let Inst{27-21} = 0b0111111;
2734 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002735 let Inst{20-16} = width;
2736 let Inst{15-12} = Rd;
2737 let Inst{11-7} = lsb;
2738 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002739}
2740
Evan Chenga8e29892007-01-19 07:51:42 +00002741//===----------------------------------------------------------------------===//
2742// Arithmetic Instructions.
2743//
2744
Jim Grosbach26421962008-10-14 20:36:24 +00002745defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002746 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002747 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002748defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002749 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002750 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002751
Evan Chengc85e8322007-07-05 07:13:32 +00002752// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002753defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002754 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002755 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2756defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002757 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002758 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002759
Evan Cheng62674222009-06-25 23:34:10 +00002760defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002761 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2762 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002763defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002764 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2765 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002766
2767// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002768let usesCustomInserter = 1 in {
2769defm ADCS : AI1_adde_sube_s_irs<
2770 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2771defm SBCS : AI1_adde_sube_s_irs<
2772 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2773}
Evan Chenga8e29892007-01-19 07:51:42 +00002774
Jim Grosbach84760882010-10-15 18:42:41 +00002775def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2776 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2777 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2778 bits<4> Rd;
2779 bits<4> Rn;
2780 bits<12> imm;
2781 let Inst{25} = 1;
2782 let Inst{15-12} = Rd;
2783 let Inst{19-16} = Rn;
2784 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002785}
Evan Cheng13ab0202007-07-10 18:08:01 +00002786
Bob Wilsoncff71782010-08-05 18:23:43 +00002787// The reg/reg form is only defined for the disassembler; for codegen it is
2788// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002789def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2790 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002791 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002792 bits<4> Rd;
2793 bits<4> Rn;
2794 bits<4> Rm;
2795 let Inst{11-4} = 0b00000000;
2796 let Inst{25} = 0;
2797 let Inst{3-0} = Rm;
2798 let Inst{15-12} = Rd;
2799 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002800}
2801
Owen Anderson92a20222011-07-21 18:54:16 +00002802def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002803 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002804 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002805 bits<4> Rd;
2806 bits<4> Rn;
2807 bits<12> shift;
2808 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002809 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002810 let Inst{15-12} = Rd;
2811 let Inst{11-5} = shift{11-5};
2812 let Inst{4} = 0;
2813 let Inst{3-0} = shift{3-0};
2814}
2815
2816def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002817 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002818 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2819 bits<4> Rd;
2820 bits<4> Rn;
2821 bits<12> shift;
2822 let Inst{25} = 0;
2823 let Inst{19-16} = Rn;
2824 let Inst{15-12} = Rd;
2825 let Inst{11-8} = shift{11-8};
2826 let Inst{7} = 0;
2827 let Inst{6-5} = shift{6-5};
2828 let Inst{4} = 1;
2829 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002830}
Evan Chengc85e8322007-07-05 07:13:32 +00002831
2832// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002833// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2834let usesCustomInserter = 1 in {
2835def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002836 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002837 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2838def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002839 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002840 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002841def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002842 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002843 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2844def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2845 4, IIC_iALUsr,
2846 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002847}
Evan Chengc85e8322007-07-05 07:13:32 +00002848
Evan Cheng62674222009-06-25 23:34:10 +00002849let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002850def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2851 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2852 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002853 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002854 bits<4> Rd;
2855 bits<4> Rn;
2856 bits<12> imm;
2857 let Inst{25} = 1;
2858 let Inst{15-12} = Rd;
2859 let Inst{19-16} = Rn;
2860 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002861}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002862// The reg/reg form is only defined for the disassembler; for codegen it is
2863// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002864def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2865 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002866 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002867 bits<4> Rd;
2868 bits<4> Rn;
2869 bits<4> Rm;
2870 let Inst{11-4} = 0b00000000;
2871 let Inst{25} = 0;
2872 let Inst{3-0} = Rm;
2873 let Inst{15-12} = Rd;
2874 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002875}
Owen Anderson92a20222011-07-21 18:54:16 +00002876def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002877 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002878 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002879 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002880 bits<4> Rd;
2881 bits<4> Rn;
2882 bits<12> shift;
2883 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002884 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002885 let Inst{15-12} = Rd;
2886 let Inst{11-5} = shift{11-5};
2887 let Inst{4} = 0;
2888 let Inst{3-0} = shift{3-0};
2889}
2890def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002891 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002892 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2893 Requires<[IsARM]> {
2894 bits<4> Rd;
2895 bits<4> Rn;
2896 bits<12> shift;
2897 let Inst{25} = 0;
2898 let Inst{19-16} = Rn;
2899 let Inst{15-12} = Rd;
2900 let Inst{11-8} = shift{11-8};
2901 let Inst{7} = 0;
2902 let Inst{6-5} = shift{6-5};
2903 let Inst{4} = 1;
2904 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002905}
Evan Cheng62674222009-06-25 23:34:10 +00002906}
2907
Owen Anderson92a20222011-07-21 18:54:16 +00002908
Owen Andersonb48c7912011-04-05 23:55:28 +00002909// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2910let usesCustomInserter = 1, Uses = [CPSR] in {
2911def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002912 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002913 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002914def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002915 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002916 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2917def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2918 4, IIC_iALUsr,
2919 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002920}
Evan Cheng2c614c52007-06-06 10:17:05 +00002921
Evan Chenga8e29892007-01-19 07:51:42 +00002922// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002923// The assume-no-carry-in form uses the negation of the input since add/sub
2924// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2925// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2926// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002927def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2928 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002929def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2930 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2931// The with-carry-in form matches bitwise not instead of the negation.
2932// Effectively, the inverse interpretation of the carry flag already accounts
2933// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002934def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002935 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002936def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2937 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002938
2939// Note: These are implemented in C++ code, because they have to generate
2940// ADD/SUBrs instructions, which use a complex pattern that a xform function
2941// cannot produce.
2942// (mul X, 2^n+1) -> (add (X << n), X)
2943// (mul X, 2^n-1) -> (rsb X, (X << n))
2944
Jim Grosbach7931df32011-07-22 18:06:01 +00002945// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002946// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002947class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002948 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00002949 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
2950 string asm = "\t$Rd, $Rn, $Rm">
2951 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002952 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002953 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002954 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002955 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002956 let Inst{11-4} = op11_4;
2957 let Inst{19-16} = Rn;
2958 let Inst{15-12} = Rd;
2959 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002960}
2961
Jim Grosbach7931df32011-07-22 18:06:01 +00002962// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002963
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002964def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00002965 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
2966 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002967def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00002968 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
2969 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
2970def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
2971 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002972 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00002973def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
2974 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002975 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002976
2977def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2978def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2979def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2980def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2981def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2982def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2983def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2984def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2985def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2986def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2987def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2988def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002989
Jim Grosbach7931df32011-07-22 18:06:01 +00002990// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002991
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002992def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2993def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2994def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2995def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2996def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2997def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2998def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2999def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3000def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3001def USAX : AAI<0b01100101, 0b11110101, "usax">;
3002def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3003def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003004
Jim Grosbach7931df32011-07-22 18:06:01 +00003005// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003006
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003007def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3008def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3009def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3010def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3011def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3012def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3013def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3014def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3015def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3016def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3017def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3018def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003019
Johnny Chenadc77332010-02-26 22:04:29 +00003020// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00003021
Jim Grosbach70987fb2010-10-18 23:35:38 +00003022def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003023 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003024 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003025 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003026 bits<4> Rd;
3027 bits<4> Rn;
3028 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003029 let Inst{27-20} = 0b01111000;
3030 let Inst{15-12} = 0b1111;
3031 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003032 let Inst{19-16} = Rd;
3033 let Inst{11-8} = Rm;
3034 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003035}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003036def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003037 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003038 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003039 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003040 bits<4> Rd;
3041 bits<4> Rn;
3042 bits<4> Rm;
3043 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003044 let Inst{27-20} = 0b01111000;
3045 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003046 let Inst{19-16} = Rd;
3047 let Inst{15-12} = Ra;
3048 let Inst{11-8} = Rm;
3049 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003050}
3051
3052// Signed/Unsigned saturate -- for disassembly only
3053
Owen Anderson33e57512011-08-10 00:03:03 +00003054def SSAT : AI<(outs GPRnopc:$Rd),
3055 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003056 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003057 bits<4> Rd;
3058 bits<5> sat_imm;
3059 bits<4> Rn;
3060 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003061 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003062 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003063 let Inst{20-16} = sat_imm;
3064 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003065 let Inst{11-7} = sh{4-0};
3066 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003067 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003068}
3069
Owen Anderson33e57512011-08-10 00:03:03 +00003070def SSAT16 : AI<(outs GPRnopc:$Rd),
3071 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003072 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003073 bits<4> Rd;
3074 bits<4> sat_imm;
3075 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003076 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003077 let Inst{11-4} = 0b11110011;
3078 let Inst{15-12} = Rd;
3079 let Inst{19-16} = sat_imm;
3080 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003081}
3082
Owen Anderson33e57512011-08-10 00:03:03 +00003083def USAT : AI<(outs GPRnopc:$Rd),
3084 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003085 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003086 bits<4> Rd;
3087 bits<5> sat_imm;
3088 bits<4> Rn;
3089 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003090 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003091 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003092 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003093 let Inst{11-7} = sh{4-0};
3094 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003095 let Inst{20-16} = sat_imm;
3096 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003097}
3098
Owen Anderson33e57512011-08-10 00:03:03 +00003099def USAT16 : AI<(outs GPRnopc:$Rd),
3100 (ins imm0_15:$sat_imm, GPRnopc:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00003101 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00003102 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003103 bits<4> Rd;
3104 bits<4> sat_imm;
3105 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003106 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003107 let Inst{11-4} = 0b11110011;
3108 let Inst{15-12} = Rd;
3109 let Inst{19-16} = sat_imm;
3110 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003111}
Evan Chenga8e29892007-01-19 07:51:42 +00003112
Owen Anderson33e57512011-08-10 00:03:03 +00003113def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3114 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3115def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3116 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003117
Evan Chenga8e29892007-01-19 07:51:42 +00003118//===----------------------------------------------------------------------===//
3119// Bitwise Instructions.
3120//
3121
Jim Grosbach26421962008-10-14 20:36:24 +00003122defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003123 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003124 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003125defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003126 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003127 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003128defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003129 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003130 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003131defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003132 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003133 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003134
Jim Grosbachc29769b2011-07-28 19:46:12 +00003135// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3136// like in the actual instruction encoding. The complexity of mapping the mask
3137// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3138// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003139def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003140 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003141 "bfc", "\t$Rd, $imm", "$src = $Rd",
3142 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003143 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003144 bits<4> Rd;
3145 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003146 let Inst{27-21} = 0b0111110;
3147 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003148 let Inst{15-12} = Rd;
3149 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003150 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003151}
3152
Johnny Chenb2503c02010-02-17 06:31:48 +00003153// A8.6.18 BFI - Bitfield insert (Encoding A1)
Owen Anderson51c98052011-08-09 22:48:45 +00003154def BFI : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003155 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003156 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
Owen Anderson51c98052011-08-09 22:48:45 +00003157 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003158 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003159 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003160 bits<4> Rd;
3161 bits<4> Rn;
3162 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003163 let Inst{27-21} = 0b0111110;
3164 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003165 let Inst{15-12} = Rd;
3166 let Inst{11-7} = imm{4-0}; // lsb
3167 let Inst{20-16} = imm{9-5}; // width
3168 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003169}
3170
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003171// GNU as only supports this form of bfi (w/ 4 arguments)
3172let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003173def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003174 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003175 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003176 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3177 []>, Requires<[IsARM, HasV6T2]> {
3178 bits<4> Rd;
3179 bits<4> Rn;
3180 bits<5> lsb;
3181 bits<5> width;
3182 let Inst{27-21} = 0b0111110;
3183 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3184 let Inst{15-12} = Rd;
3185 let Inst{11-7} = lsb;
3186 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3187 let Inst{3-0} = Rn;
3188}
3189
Jim Grosbach36860462010-10-21 22:19:32 +00003190def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3191 "mvn", "\t$Rd, $Rm",
3192 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3193 bits<4> Rd;
3194 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003195 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003196 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003197 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003198 let Inst{15-12} = Rd;
3199 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003200}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003201def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3202 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003203 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003204 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003205 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003206 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003207 let Inst{19-16} = 0b0000;
3208 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003209 let Inst{11-5} = shift{11-5};
3210 let Inst{4} = 0;
3211 let Inst{3-0} = shift{3-0};
3212}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003213def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3214 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003215 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3216 bits<4> Rd;
3217 bits<12> shift;
3218 let Inst{25} = 0;
3219 let Inst{19-16} = 0b0000;
3220 let Inst{15-12} = Rd;
3221 let Inst{11-8} = shift{11-8};
3222 let Inst{7} = 0;
3223 let Inst{6-5} = shift{6-5};
3224 let Inst{4} = 1;
3225 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003226}
Evan Chengc4af4632010-11-17 20:13:28 +00003227let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003228def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3229 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3230 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3231 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003232 bits<12> imm;
3233 let Inst{25} = 1;
3234 let Inst{19-16} = 0b0000;
3235 let Inst{15-12} = Rd;
3236 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003237}
Evan Chenga8e29892007-01-19 07:51:42 +00003238
3239def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3240 (BICri GPR:$src, so_imm_not:$imm)>;
3241
3242//===----------------------------------------------------------------------===//
3243// Multiply Instructions.
3244//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003245class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3246 string opc, string asm, list<dag> pattern>
3247 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3248 bits<4> Rd;
3249 bits<4> Rm;
3250 bits<4> Rn;
3251 let Inst{19-16} = Rd;
3252 let Inst{11-8} = Rm;
3253 let Inst{3-0} = Rn;
3254}
3255class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3256 string opc, string asm, list<dag> pattern>
3257 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3258 bits<4> RdLo;
3259 bits<4> RdHi;
3260 bits<4> Rm;
3261 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003262 let Inst{19-16} = RdHi;
3263 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003264 let Inst{11-8} = Rm;
3265 let Inst{3-0} = Rn;
3266}
Evan Chenga8e29892007-01-19 07:51:42 +00003267
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003268// FIXME: The v5 pseudos are only necessary for the additional Constraint
3269// property. Remove them when it's possible to add those properties
3270// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003271let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003272def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3273 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003274 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003275 Requires<[IsARM, HasV6]> {
3276 let Inst{15-12} = 0b0000;
3277}
Evan Chenga8e29892007-01-19 07:51:42 +00003278
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003279let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003280def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3281 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003282 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003283 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3284 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003285 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003286}
3287
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003288def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3289 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003290 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3291 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003292 bits<4> Ra;
3293 let Inst{15-12} = Ra;
3294}
Evan Chenga8e29892007-01-19 07:51:42 +00003295
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003296let Constraints = "@earlyclobber $Rd" in
3297def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3298 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003299 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003300 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3301 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3302 Requires<[IsARM, NoV6]>;
3303
Jim Grosbach65711012010-11-19 22:22:37 +00003304def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3305 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3306 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003307 Requires<[IsARM, HasV6T2]> {
3308 bits<4> Rd;
3309 bits<4> Rm;
3310 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003311 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003312 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003313 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003314 let Inst{11-8} = Rm;
3315 let Inst{3-0} = Rn;
3316}
Evan Chengedcbada2009-07-06 22:05:45 +00003317
Evan Chenga8e29892007-01-19 07:51:42 +00003318// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003319let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003320let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003321def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003322 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003323 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3324 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003325
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003326def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003327 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003328 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3329 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003330
3331let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3332def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3333 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003334 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003335 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3336 Requires<[IsARM, NoV6]>;
3337
3338def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3339 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003340 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003341 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3342 Requires<[IsARM, NoV6]>;
3343}
Evan Cheng8de898a2009-06-26 00:19:44 +00003344}
Evan Chenga8e29892007-01-19 07:51:42 +00003345
3346// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003347def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3348 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003349 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3350 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003351def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3352 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003353 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3354 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003355
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003356def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3357 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3358 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3359 Requires<[IsARM, HasV6]> {
3360 bits<4> RdLo;
3361 bits<4> RdHi;
3362 bits<4> Rm;
3363 bits<4> Rn;
3364 let Inst{19-16} = RdLo;
3365 let Inst{15-12} = RdHi;
3366 let Inst{11-8} = Rm;
3367 let Inst{3-0} = Rn;
3368}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003369
3370let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3371def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3372 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003373 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003374 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3375 Requires<[IsARM, NoV6]>;
3376def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3377 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003378 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003379 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3380 Requires<[IsARM, NoV6]>;
3381def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3382 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003383 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003384 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3385 Requires<[IsARM, NoV6]>;
3386}
3387
Evan Chengcd799b92009-06-12 20:46:18 +00003388} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003389
3390// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003391def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3392 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3393 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003394 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003395 let Inst{15-12} = 0b1111;
3396}
Evan Cheng13ab0202007-07-10 18:08:01 +00003397
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003398def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3399 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003400 [/* For disassembly only; pattern left blank */]>,
3401 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003402 let Inst{15-12} = 0b1111;
3403}
3404
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003405def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3406 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3407 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3408 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3409 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003410
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003411def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3412 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3413 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003414 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003415 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003416
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003417def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3418 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3419 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3420 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3421 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003422
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003423def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3424 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3425 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003426 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003427 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003428
Raul Herbster37fb5b12007-08-30 23:25:47 +00003429multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003430 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3431 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3432 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3433 (sext_inreg GPR:$Rm, i16)))]>,
3434 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003435
Jim Grosbach3870b752010-10-22 18:35:16 +00003436 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3437 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3438 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3439 (sra GPR:$Rm, (i32 16))))]>,
3440 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003441
Jim Grosbach3870b752010-10-22 18:35:16 +00003442 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3443 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3444 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3445 (sext_inreg GPR:$Rm, i16)))]>,
3446 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003447
Jim Grosbach3870b752010-10-22 18:35:16 +00003448 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3449 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3450 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3451 (sra GPR:$Rm, (i32 16))))]>,
3452 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003453
Jim Grosbach3870b752010-10-22 18:35:16 +00003454 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3455 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3456 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3457 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3458 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003459
Jim Grosbach3870b752010-10-22 18:35:16 +00003460 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3461 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3462 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3463 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3464 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003465}
3466
Raul Herbster37fb5b12007-08-30 23:25:47 +00003467
3468multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003469 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003470 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3471 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003472 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003473 [(set GPRnopc:$Rd, (add GPR:$Ra,
3474 (opnode (sext_inreg GPRnopc:$Rn, i16),
3475 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003476 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003477
Owen Anderson33e57512011-08-10 00:03:03 +00003478 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3479 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003480 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003481 [(set GPRnopc:$Rd,
3482 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3483 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003484 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003485
Owen Anderson33e57512011-08-10 00:03:03 +00003486 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3487 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003488 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003489 [(set GPRnopc:$Rd,
3490 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3491 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003492 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003493
Owen Anderson33e57512011-08-10 00:03:03 +00003494 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3495 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003496 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003497 [(set GPRnopc:$Rd,
3498 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3499 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003500 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003501
Owen Anderson33e57512011-08-10 00:03:03 +00003502 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3503 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003504 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003505 [(set GPRnopc:$Rd,
3506 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3507 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003508 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003509
Owen Anderson33e57512011-08-10 00:03:03 +00003510 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3511 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003512 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003513 [(set GPRnopc:$Rd,
3514 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3515 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003516 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003517 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003518}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003519
Raul Herbster37fb5b12007-08-30 23:25:47 +00003520defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3521defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003522
Johnny Chen83498e52010-02-12 21:59:23 +00003523// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson33e57512011-08-10 00:03:03 +00003524def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3525 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003526 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003527 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003528 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003529
Owen Anderson33e57512011-08-10 00:03:03 +00003530def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3531 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003532 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003533 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003534 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003535
Owen Anderson33e57512011-08-10 00:03:03 +00003536def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3537 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003538 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003539 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003540 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003541
Owen Anderson33e57512011-08-10 00:03:03 +00003542def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3543 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003544 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003545 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003546 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003547
Johnny Chen667d1272010-02-22 18:50:54 +00003548// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003549class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3550 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003551 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003552 bits<4> Rn;
3553 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003554 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003555 let Inst{22} = long;
3556 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003557 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003558 let Inst{7} = 0;
3559 let Inst{6} = sub;
3560 let Inst{5} = swap;
3561 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003562 let Inst{3-0} = Rn;
3563}
3564class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3565 InstrItinClass itin, string opc, string asm>
3566 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3567 bits<4> Rd;
3568 let Inst{15-12} = 0b1111;
3569 let Inst{19-16} = Rd;
3570}
3571class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3572 InstrItinClass itin, string opc, string asm>
3573 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3574 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003575 bits<4> Rd;
3576 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003577 let Inst{15-12} = Ra;
3578}
3579class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3580 InstrItinClass itin, string opc, string asm>
3581 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3582 bits<4> RdLo;
3583 bits<4> RdHi;
3584 let Inst{19-16} = RdHi;
3585 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003586}
3587
3588multiclass AI_smld<bit sub, string opc> {
3589
Owen Anderson33e57512011-08-10 00:03:03 +00003590 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3591 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003592 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003593
Owen Anderson33e57512011-08-10 00:03:03 +00003594 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3595 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003596 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003597
Owen Anderson33e57512011-08-10 00:03:03 +00003598 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3599 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003600 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003601
Owen Anderson33e57512011-08-10 00:03:03 +00003602 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3603 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003604 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003605
3606}
3607
3608defm SMLA : AI_smld<0, "smla">;
3609defm SMLS : AI_smld<1, "smls">;
3610
Johnny Chen2ec5e492010-02-22 21:50:40 +00003611multiclass AI_sdml<bit sub, string opc> {
3612
Owen Anderson33e57512011-08-10 00:03:03 +00003613 def D : AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach385e1362010-10-22 19:15:30 +00003614 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
Owen Anderson33e57512011-08-10 00:03:03 +00003615 def DX : AMulDualI<0, sub, 1, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach385e1362010-10-22 19:15:30 +00003616 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003617}
3618
3619defm SMUA : AI_sdml<0, "smua">;
3620defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003621
Evan Chenga8e29892007-01-19 07:51:42 +00003622//===----------------------------------------------------------------------===//
3623// Misc. Arithmetic Instructions.
3624//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003625
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003626def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3627 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3628 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003629
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003630def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3631 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3632 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3633 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003634
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003635def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3636 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3637 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003638
Evan Cheng9568e5c2011-06-21 06:01:08 +00003639let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003640def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3641 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003642 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003643 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003644
Evan Cheng9568e5c2011-06-21 06:01:08 +00003645let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003646def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3647 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003648 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003649 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003650
Evan Chengf60ceac2011-06-15 17:17:48 +00003651def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3652 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3653 (REVSH GPR:$Rm)>;
3654
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003655def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003656 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3657 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003658 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003659 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003660 0xFFFF0000)))]>,
3661 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003662
Evan Chenga8e29892007-01-19 07:51:42 +00003663// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003664def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3665 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3666def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003667 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003668
Bob Wilsondc66eda2010-08-16 22:26:55 +00003669// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3670// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003671def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003672 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3673 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003674 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003675 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003676 0xFFFF)))]>,
3677 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003678
Evan Chenga8e29892007-01-19 07:51:42 +00003679// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3680// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003681def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003682 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003683def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003684 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003685 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003686
Evan Chenga8e29892007-01-19 07:51:42 +00003687//===----------------------------------------------------------------------===//
3688// Comparison Instructions...
3689//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003690
Jim Grosbach26421962008-10-14 20:36:24 +00003691defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003692 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003693 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003694
Jim Grosbach97a884d2010-12-07 20:41:06 +00003695// ARMcmpZ can re-use the above instruction definitions.
3696def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3697 (CMPri GPR:$src, so_imm:$imm)>;
3698def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3699 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003700def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3701 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3702def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3703 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003704
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003705// FIXME: We have to be careful when using the CMN instruction and comparison
3706// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003707// results:
3708//
3709// rsbs r1, r1, 0
3710// cmp r0, r1
3711// mov r0, #0
3712// it ls
3713// mov r0, #1
3714//
3715// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003716//
Bill Wendling6165e872010-08-26 18:33:51 +00003717// cmn r0, r1
3718// mov r0, #0
3719// it ls
3720// mov r0, #1
3721//
3722// However, the CMN gives the *opposite* result when r1 is 0. This is because
3723// the carry flag is set in the CMP case but not in the CMN case. In short, the
3724// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3725// value of r0 and the carry bit (because the "carry bit" parameter to
3726// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3727// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3728// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3729// parameter to AddWithCarry is defined as 0).
3730//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003731// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003732//
3733// x = 0
3734// ~x = 0xFFFF FFFF
3735// ~x + 1 = 0x1 0000 0000
3736// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3737//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003738// Therefore, we should disable CMN when comparing against zero, until we can
3739// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3740// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003741//
3742// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3743//
3744// This is related to <rdar://problem/7569620>.
3745//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003746//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3747// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003748
Evan Chenga8e29892007-01-19 07:51:42 +00003749// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003750defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003751 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003752 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003753defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003754 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003755 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003756
David Goodwinc0309b42009-06-29 15:33:01 +00003757defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003758 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003759 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003760
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003761//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3762// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003763
David Goodwinc0309b42009-06-29 15:33:01 +00003764def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003765 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003766
Evan Cheng218977b2010-07-13 19:27:42 +00003767// Pseudo i64 compares for some floating point compares.
3768let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3769 Defs = [CPSR] in {
3770def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003771 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003772 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003773 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3774
3775def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003776 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003777 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3778} // usesCustomInserter
3779
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003780
Evan Chenga8e29892007-01-19 07:51:42 +00003781// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003782// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003783// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003784let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003785def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003786 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003787 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3788 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003789def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3790 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003791 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003792 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3793 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003794 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003795def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3796 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3797 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003798 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3799 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003800 RegConstraint<"$false = $Rd">;
3801
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003802
Evan Chengc4af4632010-11-17 20:13:28 +00003803let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003804def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003805 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003806 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003807 []>,
3808 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003809
Evan Chengc4af4632010-11-17 20:13:28 +00003810let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003811def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3812 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003813 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003814 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003815 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003816
Evan Cheng63f35442010-11-13 02:25:14 +00003817// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003818let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003819def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3820 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003821 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003822
Evan Chengc4af4632010-11-17 20:13:28 +00003823let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003824def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3825 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003826 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003827 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003828 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003829} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003830
Jim Grosbach3728e962009-12-10 00:11:09 +00003831//===----------------------------------------------------------------------===//
3832// Atomic operations intrinsics
3833//
3834
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003835def MemBarrierOptOperand : AsmOperandClass {
3836 let Name = "MemBarrierOpt";
3837 let ParserMethod = "parseMemBarrierOptOperand";
3838}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003839def memb_opt : Operand<i32> {
3840 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003841 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003842 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003843}
Jim Grosbach3728e962009-12-10 00:11:09 +00003844
Bob Wilsonf74a4292010-10-30 00:54:37 +00003845// memory barriers protect the atomic sequences
3846let hasSideEffects = 1 in {
3847def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3848 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3849 Requires<[IsARM, HasDB]> {
3850 bits<4> opt;
3851 let Inst{31-4} = 0xf57ff05;
3852 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003853}
Jim Grosbach3728e962009-12-10 00:11:09 +00003854}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003855
Bob Wilsonf74a4292010-10-30 00:54:37 +00003856def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003857 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003858 Requires<[IsARM, HasDB]> {
3859 bits<4> opt;
3860 let Inst{31-4} = 0xf57ff04;
3861 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003862}
3863
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003864// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003865def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3866 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003867 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003868 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003869 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003870 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003871}
3872
Jim Grosbach66869102009-12-11 18:52:41 +00003873let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003874 let Uses = [CPSR] in {
3875 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003876 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003877 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3878 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003879 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003880 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3881 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003882 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003883 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3884 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003885 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003886 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3887 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003888 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003889 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3890 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003891 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003892 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003893 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3894 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3895 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3896 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3897 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3898 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3899 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3900 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3901 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3902 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3903 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3904 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003905 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003906 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003907 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3908 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003909 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003910 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3911 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003912 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003913 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3914 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003915 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003916 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3917 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003918 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003919 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3920 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003921 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003922 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003923 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3924 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3925 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3926 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3927 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3928 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3929 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3930 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3931 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3932 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3933 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3934 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003935 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003936 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003937 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3938 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003939 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003940 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3941 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003942 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003943 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3944 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003945 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003946 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3947 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003948 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003949 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3950 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003951 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003952 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003953 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3954 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3955 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3956 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3957 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3958 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3959 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3960 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3961 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3962 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3963 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3964 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003965
3966 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003967 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003968 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3969 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003970 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003971 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3972 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003973 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003974 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3975
Jim Grosbache801dc42009-12-12 01:40:06 +00003976 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003977 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003978 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3979 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003980 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003981 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3982 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003983 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003984 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3985}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003986}
3987
3988let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003989def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3990 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003991 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003992def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3993 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003994def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3995 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003996let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003997def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003998 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003999}
4000
Jim Grosbach86875a22010-10-29 19:58:57 +00004001let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004002def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004003 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004004def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004005 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004006def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004007 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004008}
4009
4010let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004011def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004012 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004013 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004014
Johnny Chenb9436272010-02-17 22:37:58 +00004015// Clear-Exclusive is for disassembly only.
4016def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
4017 [/* For disassembly only; pattern left blank */]>,
4018 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004019 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004020}
4021
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004022// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004023let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004024def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4025 "swp", []>;
4026def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4027 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004028}
4029
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004030//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004031// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004032//
4033
Jim Grosbach83ab0702011-07-13 22:01:08 +00004034def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4035 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004036 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004037 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4038 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004039 bits<4> opc1;
4040 bits<4> CRn;
4041 bits<4> CRd;
4042 bits<4> cop;
4043 bits<3> opc2;
4044 bits<4> CRm;
4045
4046 let Inst{3-0} = CRm;
4047 let Inst{4} = 0;
4048 let Inst{7-5} = opc2;
4049 let Inst{11-8} = cop;
4050 let Inst{15-12} = CRd;
4051 let Inst{19-16} = CRn;
4052 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004053}
4054
Jim Grosbach83ab0702011-07-13 22:01:08 +00004055def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4056 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004057 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004058 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4059 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004060 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004061 bits<4> opc1;
4062 bits<4> CRn;
4063 bits<4> CRd;
4064 bits<4> cop;
4065 bits<3> opc2;
4066 bits<4> CRm;
4067
4068 let Inst{3-0} = CRm;
4069 let Inst{4} = 0;
4070 let Inst{7-5} = opc2;
4071 let Inst{11-8} = cop;
4072 let Inst{15-12} = CRd;
4073 let Inst{19-16} = CRn;
4074 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004075}
4076
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004077class ACI<dag oops, dag iops, string opc, string asm,
4078 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004079 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004080 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004081 let Inst{27-25} = 0b110;
4082}
4083
Johnny Chen670a4562011-04-04 23:39:08 +00004084multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004085 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004086 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004087 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4088 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004089 let Inst{31-28} = op31_28;
4090 let Inst{24} = 1; // P = 1
4091 let Inst{21} = 0; // W = 0
4092 let Inst{22} = 0; // D = 0
4093 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004094 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004095 }
4096
4097 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004098 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4099 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004100 let Inst{31-28} = op31_28;
4101 let Inst{24} = 1; // P = 1
4102 let Inst{21} = 1; // W = 1
4103 let Inst{22} = 0; // D = 0
4104 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004105 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004106 }
4107
4108 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004109 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4110 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004111 let Inst{31-28} = op31_28;
4112 let Inst{24} = 0; // P = 0
4113 let Inst{21} = 1; // W = 1
4114 let Inst{22} = 0; // D = 0
4115 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004116 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004117 }
4118
4119 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004120 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4121 ops),
4122 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004123 let Inst{31-28} = op31_28;
4124 let Inst{24} = 0; // P = 0
4125 let Inst{23} = 1; // U = 1
4126 let Inst{21} = 0; // W = 0
4127 let Inst{22} = 0; // D = 0
4128 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004129 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004130 }
4131
4132 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004133 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4134 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004135 let Inst{31-28} = op31_28;
4136 let Inst{24} = 1; // P = 1
4137 let Inst{21} = 0; // W = 0
4138 let Inst{22} = 1; // D = 1
4139 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004140 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004141 }
4142
4143 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004144 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4145 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4146 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004147 let Inst{31-28} = op31_28;
4148 let Inst{24} = 1; // P = 1
4149 let Inst{21} = 1; // W = 1
4150 let Inst{22} = 1; // D = 1
4151 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004152 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004153 }
4154
4155 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004156 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004157 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004158 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004159 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004160 let Inst{31-28} = op31_28;
4161 let Inst{24} = 0; // P = 0
4162 let Inst{21} = 1; // W = 1
4163 let Inst{22} = 1; // D = 1
4164 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004165 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004166 }
4167
4168 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004169 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4170 ops),
4171 !strconcat(!strconcat(opc, "l"), cond),
4172 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004173 let Inst{31-28} = op31_28;
4174 let Inst{24} = 0; // P = 0
4175 let Inst{23} = 1; // U = 1
4176 let Inst{21} = 0; // W = 0
4177 let Inst{22} = 1; // D = 1
4178 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004179 let DecoderMethod = "DecodeCopMemInstruction";
4180 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004181 }
4182}
4183
Johnny Chen670a4562011-04-04 23:39:08 +00004184defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4185defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4186defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4187defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004188
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004189//===----------------------------------------------------------------------===//
4190// Move between coprocessor and ARM core register -- for disassembly only
4191//
4192
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004193class MovRCopro<string opc, bit direction, dag oops, dag iops,
4194 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004195 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004196 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004197 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004198 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004199
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004200 bits<4> Rt;
4201 bits<4> cop;
4202 bits<3> opc1;
4203 bits<3> opc2;
4204 bits<4> CRm;
4205 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004206
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004207 let Inst{15-12} = Rt;
4208 let Inst{11-8} = cop;
4209 let Inst{23-21} = opc1;
4210 let Inst{7-5} = opc2;
4211 let Inst{3-0} = CRm;
4212 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004213}
4214
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004215def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004216 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004217 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4218 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004219 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4220 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004221def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004222 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004223 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4224 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004225
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004226def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4227 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4228
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004229class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4230 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004231 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004232 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004233 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004234 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004235 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004236
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004237 bits<4> Rt;
4238 bits<4> cop;
4239 bits<3> opc1;
4240 bits<3> opc2;
4241 bits<4> CRm;
4242 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004243
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004244 let Inst{15-12} = Rt;
4245 let Inst{11-8} = cop;
4246 let Inst{23-21} = opc1;
4247 let Inst{7-5} = opc2;
4248 let Inst{3-0} = CRm;
4249 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004250}
4251
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004252def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004253 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004254 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4255 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004256 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4257 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004258def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004259 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004260 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4261 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004262
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004263def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4264 imm:$CRm, imm:$opc2),
4265 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4266
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004267class MovRRCopro<string opc, bit direction,
4268 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004269 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004270 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004271 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004272 let Inst{23-21} = 0b010;
4273 let Inst{20} = direction;
4274
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004275 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004276 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004277 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004278 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004279 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004280
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004281 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004282 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004283 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004284 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004285 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004286}
4287
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004288def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4289 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4290 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004291def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4292
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004293class MovRRCopro2<string opc, bit direction,
4294 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004295 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004296 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4297 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004298 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004299 let Inst{23-21} = 0b010;
4300 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004301
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004302 bits<4> Rt;
4303 bits<4> Rt2;
4304 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004305 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004306 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004307
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004308 let Inst{15-12} = Rt;
4309 let Inst{19-16} = Rt2;
4310 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004311 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004312 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004313}
4314
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004315def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4316 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4317 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004318def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004319
Johnny Chenb98e1602010-02-12 18:55:33 +00004320//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004321// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004322//
4323
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004324// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004325def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4326 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004327 bits<4> Rd;
4328 let Inst{23-16} = 0b00001111;
4329 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004330 let Inst{7-4} = 0b0000;
4331}
4332
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004333def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4334
4335def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4336 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004337 bits<4> Rd;
4338 let Inst{23-16} = 0b01001111;
4339 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004340 let Inst{7-4} = 0b0000;
4341}
4342
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004343// Move from ARM core register to Special Register
4344//
4345// No need to have both system and application versions, the encodings are the
4346// same and the assembly parser has no way to distinguish between them. The mask
4347// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4348// the mask with the fields to be accessed in the special register.
4349def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004350 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004351 bits<5> mask;
4352 bits<4> Rn;
4353
4354 let Inst{23} = 0;
4355 let Inst{22} = mask{4}; // R bit
4356 let Inst{21-20} = 0b10;
4357 let Inst{19-16} = mask{3-0};
4358 let Inst{15-12} = 0b1111;
4359 let Inst{11-4} = 0b00000000;
4360 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004361}
4362
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004363def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004364 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004365 bits<5> mask;
4366 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004367
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004368 let Inst{23} = 0;
4369 let Inst{22} = mask{4}; // R bit
4370 let Inst{21-20} = 0b10;
4371 let Inst{19-16} = mask{3-0};
4372 let Inst{15-12} = 0b1111;
4373 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004374}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004375
4376//===----------------------------------------------------------------------===//
4377// TLS Instructions
4378//
4379
4380// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004381// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004382// complete with fixup for the aeabi_read_tp function.
4383let isCall = 1,
4384 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4385 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4386 [(set R0, ARMthread_pointer)]>;
4387}
4388
4389//===----------------------------------------------------------------------===//
4390// SJLJ Exception handling intrinsics
4391// eh_sjlj_setjmp() is an instruction sequence to store the return
4392// address and save #0 in R0 for the non-longjmp case.
4393// Since by its nature we may be coming from some other function to get
4394// here, and we're using the stack frame for the containing function to
4395// save/restore registers, we can't keep anything live in regs across
4396// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004397// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004398// except for our own input by listing the relevant registers in Defs. By
4399// doing so, we also cause the prologue/epilogue code to actively preserve
4400// all of the callee-saved resgisters, which is exactly what we want.
4401// A constant value is passed in $val, and we use the location as a scratch.
4402//
4403// These are pseudo-instructions and are lowered to individual MC-insts, so
4404// no encoding information is necessary.
4405let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004406 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004407 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004408 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4409 NoItinerary,
4410 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4411 Requires<[IsARM, HasVFP2]>;
4412}
4413
4414let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004415 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004416 hasSideEffects = 1, isBarrier = 1 in {
4417 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4418 NoItinerary,
4419 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4420 Requires<[IsARM, NoVFP]>;
4421}
4422
4423// FIXME: Non-Darwin version(s)
4424let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4425 Defs = [ R7, LR, SP ] in {
4426def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4427 NoItinerary,
4428 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4429 Requires<[IsARM, IsDarwin]>;
4430}
4431
4432// eh.sjlj.dispatchsetup pseudo-instruction.
4433// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4434// handled when the pseudo is expanded (which happens before any passes
4435// that need the instruction size).
4436let isBarrier = 1, hasSideEffects = 1 in
4437def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004438 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4439 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004440 Requires<[IsDarwin]>;
4441
4442//===----------------------------------------------------------------------===//
4443// Non-Instruction Patterns
4444//
4445
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004446// ARMv4 indirect branch using (MOVr PC, dst)
4447let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4448 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004449 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004450 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4451 Requires<[IsARM, NoV4T]>;
4452
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004453// Large immediate handling.
4454
4455// 32-bit immediate using two piece so_imms or movw + movt.
4456// This is a single pseudo instruction, the benefit is that it can be remat'd
4457// as a single unit instead of having to handle reg inputs.
4458// FIXME: Remove this when we can do generalized remat.
4459let isReMaterializable = 1, isMoveImm = 1 in
4460def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4461 [(set GPR:$dst, (arm_i32imm:$src))]>,
4462 Requires<[IsARM]>;
4463
4464// Pseudo instruction that combines movw + movt + add pc (if PIC).
4465// It also makes it possible to rematerialize the instructions.
4466// FIXME: Remove this when we can do generalized remat and when machine licm
4467// can properly the instructions.
4468let isReMaterializable = 1 in {
4469def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4470 IIC_iMOVix2addpc,
4471 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4472 Requires<[IsARM, UseMovt]>;
4473
4474def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4475 IIC_iMOVix2,
4476 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4477 Requires<[IsARM, UseMovt]>;
4478
4479let AddedComplexity = 10 in
4480def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4481 IIC_iMOVix2ld,
4482 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4483 Requires<[IsARM, UseMovt]>;
4484} // isReMaterializable
4485
4486// ConstantPool, GlobalAddress, and JumpTable
4487def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4488 Requires<[IsARM, DontUseMovt]>;
4489def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4490def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4491 Requires<[IsARM, UseMovt]>;
4492def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4493 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4494
4495// TODO: add,sub,and, 3-instr forms?
4496
4497// Tail calls
4498def : ARMPat<(ARMtcret tcGPR:$dst),
4499 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4500
4501def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4502 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4503
4504def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4505 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4506
4507def : ARMPat<(ARMtcret tcGPR:$dst),
4508 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4509
4510def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4511 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4512
4513def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4514 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4515
4516// Direct calls
4517def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4518 Requires<[IsARM, IsNotDarwin]>;
4519def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4520 Requires<[IsARM, IsDarwin]>;
4521
4522// zextload i1 -> zextload i8
4523def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4524def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4525
4526// extload -> zextload
4527def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4528def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4529def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4530def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4531
4532def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4533
4534def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4535def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4536
4537// smul* and smla*
4538def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4539 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4540 (SMULBB GPR:$a, GPR:$b)>;
4541def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4542 (SMULBB GPR:$a, GPR:$b)>;
4543def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4544 (sra GPR:$b, (i32 16))),
4545 (SMULBT GPR:$a, GPR:$b)>;
4546def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4547 (SMULBT GPR:$a, GPR:$b)>;
4548def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4549 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4550 (SMULTB GPR:$a, GPR:$b)>;
4551def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4552 (SMULTB GPR:$a, GPR:$b)>;
4553def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4554 (i32 16)),
4555 (SMULWB GPR:$a, GPR:$b)>;
4556def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4557 (SMULWB GPR:$a, GPR:$b)>;
4558
4559def : ARMV5TEPat<(add GPR:$acc,
4560 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4561 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4562 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4563def : ARMV5TEPat<(add GPR:$acc,
4564 (mul sext_16_node:$a, sext_16_node:$b)),
4565 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4566def : ARMV5TEPat<(add GPR:$acc,
4567 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4568 (sra GPR:$b, (i32 16)))),
4569 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4570def : ARMV5TEPat<(add GPR:$acc,
4571 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4572 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4573def : ARMV5TEPat<(add GPR:$acc,
4574 (mul (sra GPR:$a, (i32 16)),
4575 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4576 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4577def : ARMV5TEPat<(add GPR:$acc,
4578 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4579 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4580def : ARMV5TEPat<(add GPR:$acc,
4581 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4582 (i32 16))),
4583 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4584def : ARMV5TEPat<(add GPR:$acc,
4585 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4586 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4587
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004588
4589// Pre-v7 uses MCR for synchronization barriers.
4590def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4591 Requires<[IsARM, HasV6]>;
4592
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004593// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004594let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004595def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4596def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004597def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004598def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4599 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4600def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4601 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4602}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004603
4604def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4605def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004606
Owen Anderson33e57512011-08-10 00:03:03 +00004607def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4608 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4609def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4610 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004611
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004612//===----------------------------------------------------------------------===//
4613// Thumb Support
4614//
4615
4616include "ARMInstrThumb.td"
4617
4618//===----------------------------------------------------------------------===//
4619// Thumb2 Support
4620//
4621
4622include "ARMInstrThumb2.td"
4623
4624//===----------------------------------------------------------------------===//
4625// Floating Point Support
4626//
4627
4628include "ARMInstrVFP.td"
4629
4630//===----------------------------------------------------------------------===//
4631// Advanced SIMD (NEON) Support
4632//
4633
4634include "ARMInstrNEON.td"
4635
Jim Grosbachc83d5042011-07-14 19:47:47 +00004636//===----------------------------------------------------------------------===//
4637// Assembler aliases
4638//
4639
4640// Memory barriers
4641def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4642def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4643def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4644
4645// System instructions
4646def : MnemonicAlias<"swi", "svc">;
4647
4648// Load / Store Multiple
4649def : MnemonicAlias<"ldmfd", "ldm">;
4650def : MnemonicAlias<"ldmia", "ldm">;
4651def : MnemonicAlias<"stmfd", "stmdb">;
4652def : MnemonicAlias<"stmia", "stm">;
4653def : MnemonicAlias<"stmea", "stm">;
4654
Jim Grosbachf6c05252011-07-21 17:23:04 +00004655// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4656// shift amount is zero (i.e., unspecified).
4657def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4658 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4659def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4660 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004661
4662// PUSH/POP aliases for STM/LDM
4663def : InstAlias<"push${p} $regs",
4664 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4665def : InstAlias<"pop${p} $regs",
4666 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004667
4668// RSB two-operand forms (optional explicit destination operand)
4669def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4670 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4671 Requires<[IsARM]>;
4672def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4673 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4674 Requires<[IsARM]>;
4675def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4676 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4677 cc_out:$s)>, Requires<[IsARM]>;
4678def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4679 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4680 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004681// RSC two-operand forms (optional explicit destination operand)
4682def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4683 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4684 Requires<[IsARM]>;
4685def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4686 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4687 Requires<[IsARM]>;
4688def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4689 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4690 cc_out:$s)>, Requires<[IsARM]>;
4691def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4692 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4693 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004694
Jim Grosbachaddec772011-07-27 22:34:17 +00004695// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004696def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004697 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004698def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004699 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004700
4701
4702// Extend instruction optional rotate operand.
4703def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004704 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004705def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004706 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004707def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004708 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4709def : InstAlias<"sxtb${p} $Rd, $Rm",
4710 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4711def : InstAlias<"sxtb16${p} $Rd, $Rm",
4712 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4713def : InstAlias<"sxth${p} $Rd, $Rm",
4714 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004715
4716def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004717 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004718def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004719 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004720def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004721 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4722def : InstAlias<"uxtb${p} $Rd, $Rm",
4723 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4724def : InstAlias<"uxtb16${p} $Rd, $Rm",
4725 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4726def : InstAlias<"uxth${p} $Rd, $Rm",
4727 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004728
4729
4730// RFE aliases
4731def : MnemonicAlias<"rfefa", "rfeda">;
4732def : MnemonicAlias<"rfeea", "rfedb">;
4733def : MnemonicAlias<"rfefd", "rfeia">;
4734def : MnemonicAlias<"rfeed", "rfeib">;
4735def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004736
4737// SRS aliases
4738def : MnemonicAlias<"srsfa", "srsda">;
4739def : MnemonicAlias<"srsea", "srsdb">;
4740def : MnemonicAlias<"srsfd", "srsia">;
4741def : MnemonicAlias<"srsed", "srsib">;
4742def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004743
4744// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4745// Note that the write-back output register is a dummy operand for MC (it's
4746// only meaningful for codegen), so we just pass zero here.
4747// FIXME: tblgen not cooperating with argument conversions.
4748//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4749// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4750//def : InstAlias<"ldrht${p} $Rt, $addr",
4751// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4752//def : InstAlias<"ldrsht${p} $Rt, $addr",
4753// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;