blob: 678ac2a44fa0419513bbace9db636c414769e074 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
587 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000588 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000590}
591
Jim Grosbachf4943352011-07-25 23:09:14 +0000592def imm1_16_XFORM: SDNodeXForm<imm, [{
593 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
594}]>;
595def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
596def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
597 imm1_16_XFORM> {
598 let PrintMethod = "printImmPlusOneOperand";
599 let ParserMatchClass = Imm1_16AsmOperand;
600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000605def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000606def addrmode_imm12 : Operand<i32>,
607 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000608 // 12-bit immediate operand. Note that instructions using this encode
609 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
610 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000611
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000613 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000614 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000615 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000617}
Jim Grosbach3e556122010-10-26 22:37:02 +0000618// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000619//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000620def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000621def ldst_so_reg : Operand<i32>,
622 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000623 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000624 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000625 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 let ParserMatchClass = MemRegOffsetAsmOperand;
628 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000629}
630
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631// postidx_imm8 := +/- [0,255]
632//
633// 9 bit value:
634// {8} 1 is imm8 is non-negative. 0 otherwise.
635// {7-0} [0,255] imm8 value.
636def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
637def postidx_imm8 : Operand<i32> {
638 let PrintMethod = "printPostIdxImm8Operand";
639 let ParserMatchClass = PostIdxImm8AsmOperand;
640 let MIOperandInfo = (ops i32imm);
641}
642
Owen Anderson154c41d2011-08-04 18:24:14 +0000643// postidx_imm8s4 := +/- [0,1020]
644//
645// 9 bit value:
646// {8} 1 is imm8 is non-negative. 0 otherwise.
647// {7-0} [0,255] imm8 value, scaled by 4.
648def postidx_imm8s4 : Operand<i32> {
649 let PrintMethod = "printPostIdxImm8s4Operand";
650 let MIOperandInfo = (ops i32imm);
651}
652
653
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654// postidx_reg := +/- reg
655//
656def PostIdxRegAsmOperand : AsmOperandClass {
657 let Name = "PostIdxReg";
658 let ParserMethod = "parsePostIdxReg";
659}
660def postidx_reg : Operand<i32> {
661 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000663 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = PostIdxRegAsmOperand;
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
668
Jim Grosbach3e556122010-10-26 22:37:02 +0000669// addrmode2 := reg +/- imm12
670// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000671//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672// FIXME: addrmode2 should be refactored the rest of the way to always
673// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
674def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000675def addrmode2 : Operand<i32>,
676 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000677 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
681}
682
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000683def PostIdxRegShiftedAsmOperand : AsmOperandClass {
684 let Name = "PostIdxRegShifted";
685 let ParserMethod = "parsePostIdxReg";
686}
Owen Anderson793e7962011-07-26 20:54:26 +0000687def am2offset_reg : Operand<i32>,
688 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000689 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000690 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000691 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000692 // When using this for assembly, it's always as a post-index offset.
693 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR, i32imm);
695}
696
Jim Grosbach039c2e12011-08-04 23:01:30 +0000697// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
698// the GPR is purely vestigal at this point.
699def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000700def am2offset_imm : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
702 [], [SDNPWantRoot]> {
703 let EncoderMethod = "getAddrMode2OffsetOpValue";
704 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000706 let MIOperandInfo = (ops GPR, i32imm);
707}
708
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710// addrmode3 := reg +/- reg
711// addrmode3 := reg +/- imm8
712//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000713//def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000714def addrmode3 : Operand<i32>,
715 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000716 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000717 let PrintMethod = "printAddrMode3Operand";
718 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
719}
720
721def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000722 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
723 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000724 let EncoderMethod = "getAddrMode3OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000725 let DecoderMethod = "DecodeAddrMode3Offset";
Evan Chenga8e29892007-01-19 07:51:42 +0000726 let PrintMethod = "printAddrMode3OffsetOperand";
727 let MIOperandInfo = (ops GPR, i32imm);
728}
729
Jim Grosbache6913602010-11-03 01:01:43 +0000730// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000731//
Jim Grosbache6913602010-11-03 01:01:43 +0000732def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000733 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000734 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000735}
736
737// addrmode5 := reg +/- imm8*4
738//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000739def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000740def addrmode5 : Operand<i32>,
741 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
742 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000743 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000744 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000745 let ParserMatchClass = AddrMode5AsmOperand;
746 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000747}
748
Bob Wilsond3a07652011-02-07 17:43:09 +0000749// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000750//
751def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000752 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000753 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000754 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000755 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000756 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000757}
758
Bob Wilsonda525062011-02-25 06:42:42 +0000759def am6offset : Operand<i32>,
760 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
761 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000762 let PrintMethod = "printAddrMode6OffsetOperand";
763 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000764 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000765 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000766}
767
Mon P Wang183c6272011-05-09 17:47:27 +0000768// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
769// (single element from one lane) for size 32.
770def addrmode6oneL32 : Operand<i32>,
771 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
772 let PrintMethod = "printAddrMode6Operand";
773 let MIOperandInfo = (ops GPR:$addr, i32imm);
774 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
775}
776
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000777// Special version of addrmode6 to handle alignment encoding for VLD-dup
778// instructions, specifically VLD4-dup.
779def addrmode6dup : Operand<i32>,
780 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
781 let PrintMethod = "printAddrMode6Operand";
782 let MIOperandInfo = (ops GPR:$addr, i32imm);
783 let EncoderMethod = "getAddrMode6DupAddressOpValue";
784}
785
Evan Chenga8e29892007-01-19 07:51:42 +0000786// addrmodepc := pc + reg
787//
788def addrmodepc : Operand<i32>,
789 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
790 let PrintMethod = "printAddrModePCOperand";
791 let MIOperandInfo = (ops GPR, i32imm);
792}
793
Jim Grosbache39389a2011-08-02 18:07:32 +0000794// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000795//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000796def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000797def addr_offset_none : Operand<i32>,
798 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000799 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000800 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000801 let ParserMatchClass = MemNoOffsetAsmOperand;
802 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000803}
804
Bob Wilson4f38b382009-08-21 21:58:55 +0000805def nohash_imm : Operand<i32> {
806 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000807}
808
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000809def CoprocNumAsmOperand : AsmOperandClass {
810 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000811 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000812}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000813def p_imm : Operand<i32> {
814 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000815 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000816 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000817}
818
Jim Grosbach1610a702011-07-25 20:06:30 +0000819def CoprocRegAsmOperand : AsmOperandClass {
820 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000821 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000822}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000823def c_imm : Operand<i32> {
824 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000825 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000826}
827
Evan Chenga8e29892007-01-19 07:51:42 +0000828//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000829
Evan Cheng37f25d92008-08-28 23:39:26 +0000830include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000831
832//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000833// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000834//
835
Evan Cheng3924f782008-08-29 07:36:24 +0000836/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000837/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000838multiclass AsI1_bin_irs<bits<4> opcod, string opc,
839 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000840 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000841 // The register-immediate version is re-materializable. This is useful
842 // in particular for taking the address of a local.
843 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000844 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
845 iii, opc, "\t$Rd, $Rn, $imm",
846 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
847 bits<4> Rd;
848 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000849 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000850 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000851 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000852 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000853 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000854 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000855 }
Jim Grosbach62547262010-10-11 18:51:51 +0000856 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
857 iir, opc, "\t$Rd, $Rn, $Rm",
858 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000859 bits<4> Rd;
860 bits<4> Rn;
861 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000862 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000863 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000864 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000865 let Inst{15-12} = Rd;
866 let Inst{11-4} = 0b00000000;
867 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000868 }
Owen Anderson92a20222011-07-21 18:54:16 +0000869
870 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000871 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000872 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000873 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000874 bits<4> Rd;
875 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000876 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000877 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000878 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000879 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000880 let Inst{11-5} = shift{11-5};
881 let Inst{4} = 0;
882 let Inst{3-0} = shift{3-0};
883 }
884
885 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000886 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000887 iis, opc, "\t$Rd, $Rn, $shift",
888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
889 bits<4> Rd;
890 bits<4> Rn;
891 bits<12> shift;
892 let Inst{25} = 0;
893 let Inst{19-16} = Rn;
894 let Inst{15-12} = Rd;
895 let Inst{11-8} = shift{11-8};
896 let Inst{7} = 0;
897 let Inst{6-5} = shift{6-5};
898 let Inst{4} = 1;
899 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000900 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000901
902 // Assembly aliases for optional destination operand when it's the same
903 // as the source operand.
904 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
905 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
906 so_imm:$imm, pred:$p,
907 cc_out:$s)>,
908 Requires<[IsARM]>;
909 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
910 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
911 GPR:$Rm, pred:$p,
912 cc_out:$s)>,
913 Requires<[IsARM]>;
914 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000915 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
916 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000917 cc_out:$s)>,
918 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000919 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
920 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
921 so_reg_reg:$shift, pred:$p,
922 cc_out:$s)>,
923 Requires<[IsARM]>;
924
Evan Chenga8e29892007-01-19 07:51:42 +0000925}
926
Evan Cheng1e249e32009-06-25 20:59:23 +0000927/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000928/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000929let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000930multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
931 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
932 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000933 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
934 iii, opc, "\t$Rd, $Rn, $imm",
935 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
936 bits<4> Rd;
937 bits<4> Rn;
938 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000939 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000940 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000941 let Inst{19-16} = Rn;
942 let Inst{15-12} = Rd;
943 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000944 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000945 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
946 iir, opc, "\t$Rd, $Rn, $Rm",
947 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
948 bits<4> Rd;
949 bits<4> Rn;
950 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000951 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000952 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000953 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000954 let Inst{19-16} = Rn;
955 let Inst{15-12} = Rd;
956 let Inst{11-4} = 0b00000000;
957 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000958 }
Owen Anderson92a20222011-07-21 18:54:16 +0000959 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000960 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000961 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000962 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000963 bits<4> Rd;
964 bits<4> Rn;
965 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000966 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000967 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000968 let Inst{19-16} = Rn;
969 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000970 let Inst{11-5} = shift{11-5};
971 let Inst{4} = 0;
972 let Inst{3-0} = shift{3-0};
973 }
974
975 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000976 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000977 iis, opc, "\t$Rd, $Rn, $shift",
978 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
979 bits<4> Rd;
980 bits<4> Rn;
981 bits<12> shift;
982 let Inst{25} = 0;
983 let Inst{20} = 1;
984 let Inst{19-16} = Rn;
985 let Inst{15-12} = Rd;
986 let Inst{11-8} = shift{11-8};
987 let Inst{7} = 0;
988 let Inst{6-5} = shift{6-5};
989 let Inst{4} = 1;
990 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000991 }
Evan Cheng071a2792007-09-11 19:55:27 +0000992}
Evan Chengc85e8322007-07-05 07:13:32 +0000993}
994
995/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000996/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000997/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000998let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000999multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1000 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1001 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001002 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1003 opc, "\t$Rn, $imm",
1004 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001005 bits<4> Rn;
1006 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001007 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001008 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001009 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001010 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001011 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001012 }
1013 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1014 opc, "\t$Rn, $Rm",
1015 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001016 bits<4> Rn;
1017 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001018 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001019 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001020 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001021 let Inst{19-16} = Rn;
1022 let Inst{15-12} = 0b0000;
1023 let Inst{11-4} = 0b00000000;
1024 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001025 }
Owen Anderson92a20222011-07-21 18:54:16 +00001026 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001027 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001028 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001029 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001030 bits<4> Rn;
1031 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001032 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001033 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001034 let Inst{19-16} = Rn;
1035 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001036 let Inst{11-5} = shift{11-5};
1037 let Inst{4} = 0;
1038 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001039 }
Owen Anderson92a20222011-07-21 18:54:16 +00001040 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001041 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001042 opc, "\t$Rn, $shift",
1043 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1044 bits<4> Rn;
1045 bits<12> shift;
1046 let Inst{25} = 0;
1047 let Inst{20} = 1;
1048 let Inst{19-16} = Rn;
1049 let Inst{15-12} = 0b0000;
1050 let Inst{11-8} = shift{11-8};
1051 let Inst{7} = 0;
1052 let Inst{6-5} = shift{6-5};
1053 let Inst{4} = 1;
1054 let Inst{3-0} = shift{3-0};
1055 }
1056
Evan Cheng071a2792007-09-11 19:55:27 +00001057}
Evan Chenga8e29892007-01-19 07:51:42 +00001058}
1059
Evan Cheng576a3962010-09-25 00:49:35 +00001060/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001061/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001062/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001063class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001064 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001065 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001066 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001067 Requires<[IsARM, HasV6]> {
1068 bits<4> Rd;
1069 bits<4> Rm;
1070 bits<2> rot;
1071 let Inst{19-16} = 0b1111;
1072 let Inst{15-12} = Rd;
1073 let Inst{11-10} = rot;
1074 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001075}
1076
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001077class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001078 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001079 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1080 Requires<[IsARM, HasV6]> {
1081 bits<2> rot;
1082 let Inst{19-16} = 0b1111;
1083 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001084}
1085
Evan Cheng576a3962010-09-25 00:49:35 +00001086/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001087/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001088class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001089 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001090 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001091 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1092 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001093 Requires<[IsARM, HasV6]> {
1094 bits<4> Rd;
1095 bits<4> Rm;
1096 bits<4> Rn;
1097 bits<2> rot;
1098 let Inst{19-16} = Rn;
1099 let Inst{15-12} = Rd;
1100 let Inst{11-10} = rot;
1101 let Inst{9-4} = 0b000111;
1102 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001103}
1104
Jim Grosbach70327412011-07-27 17:48:13 +00001105class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001106 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001107 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1108 Requires<[IsARM, HasV6]> {
1109 bits<4> Rn;
1110 bits<2> rot;
1111 let Inst{19-16} = Rn;
1112 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001113}
1114
Evan Cheng62674222009-06-25 23:34:10 +00001115/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001116multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001117 string baseOpc, bit Commutable = 0> {
1118 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001119 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1120 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1121 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001122 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001123 bits<4> Rd;
1124 bits<4> Rn;
1125 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001126 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001127 let Inst{15-12} = Rd;
1128 let Inst{19-16} = Rn;
1129 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001130 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001131 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1132 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1133 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001134 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001135 bits<4> Rd;
1136 bits<4> Rn;
1137 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001138 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001139 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001140 let isCommutable = Commutable;
1141 let Inst{3-0} = Rm;
1142 let Inst{15-12} = Rd;
1143 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001144 }
Owen Anderson92a20222011-07-21 18:54:16 +00001145 def rsi : AsI1<opcod, (outs GPR:$Rd),
1146 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001147 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001148 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001149 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001150 bits<4> Rd;
1151 bits<4> Rn;
1152 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001153 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001154 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001155 let Inst{15-12} = Rd;
1156 let Inst{11-5} = shift{11-5};
1157 let Inst{4} = 0;
1158 let Inst{3-0} = shift{3-0};
1159 }
1160 def rsr : AsI1<opcod, (outs GPR:$Rd),
1161 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001162 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001163 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1164 Requires<[IsARM]> {
1165 bits<4> Rd;
1166 bits<4> Rn;
1167 bits<12> shift;
1168 let Inst{25} = 0;
1169 let Inst{19-16} = Rn;
1170 let Inst{15-12} = Rd;
1171 let Inst{11-8} = shift{11-8};
1172 let Inst{7} = 0;
1173 let Inst{6-5} = shift{6-5};
1174 let Inst{4} = 1;
1175 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001176 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001177 }
1178 // Assembly aliases for optional destination operand when it's the same
1179 // as the source operand.
1180 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1181 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1182 so_imm:$imm, pred:$p,
1183 cc_out:$s)>,
1184 Requires<[IsARM]>;
1185 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1186 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1187 GPR:$Rm, pred:$p,
1188 cc_out:$s)>,
1189 Requires<[IsARM]>;
1190 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001191 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1192 so_reg_imm:$shift, pred:$p,
1193 cc_out:$s)>,
1194 Requires<[IsARM]>;
1195 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1196 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1197 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001198 cc_out:$s)>,
1199 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001200}
1201
Jim Grosbache5165492009-11-09 00:11:35 +00001202// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001203// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1204let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001205multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001206 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001207 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001208 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001209 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001210 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001211 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1212 let isCommutable = Commutable;
1213 }
Owen Anderson92a20222011-07-21 18:54:16 +00001214 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001215 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001216 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1217 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1218 4, IIC_iALUsr,
1219 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001220}
Evan Chengc85e8322007-07-05 07:13:32 +00001221}
1222
Jim Grosbach3e556122010-10-26 22:37:02 +00001223let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001224multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001225 InstrItinClass iir, PatFrag opnode> {
1226 // Note: We use the complex addrmode_imm12 rather than just an input
1227 // GPR and a constrained immediate so that we can use this to match
1228 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001229 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001230 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1231 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001232 bits<4> Rt;
1233 bits<17> addr;
1234 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1235 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001236 let Inst{15-12} = Rt;
1237 let Inst{11-0} = addr{11-0}; // imm12
1238 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001239 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001240 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1241 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001242 bits<4> Rt;
1243 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001244 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001245 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1246 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001247 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001248 let Inst{11-0} = shift{11-0};
1249 }
1250}
1251}
1252
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001253multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001254 InstrItinClass iir, PatFrag opnode> {
1255 // Note: We use the complex addrmode_imm12 rather than just an input
1256 // GPR and a constrained immediate so that we can use this to match
1257 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001258 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001259 (ins GPR:$Rt, addrmode_imm12:$addr),
1260 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1261 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1262 bits<4> Rt;
1263 bits<17> addr;
1264 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1265 let Inst{19-16} = addr{16-13}; // Rn
1266 let Inst{15-12} = Rt;
1267 let Inst{11-0} = addr{11-0}; // imm12
1268 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001269 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001270 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1271 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1272 bits<4> Rt;
1273 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001274 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001275 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1276 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001277 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001278 let Inst{11-0} = shift{11-0};
1279 }
1280}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001281//===----------------------------------------------------------------------===//
1282// Instructions
1283//===----------------------------------------------------------------------===//
1284
Evan Chenga8e29892007-01-19 07:51:42 +00001285//===----------------------------------------------------------------------===//
1286// Miscellaneous Instructions.
1287//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001288
Evan Chenga8e29892007-01-19 07:51:42 +00001289/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1290/// the function. The first operand is the ID# for this instruction, the second
1291/// is the index into the MachineConstantPool that this is, the third is the
1292/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001293let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001294def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001295PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001296 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001297
Jim Grosbach4642ad32010-02-22 23:10:38 +00001298// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1299// from removing one half of the matched pairs. That breaks PEI, which assumes
1300// these will always be in pairs, and asserts if it finds otherwise. Better way?
1301let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001302def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001303PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001304 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001305
Jim Grosbach64171712010-02-16 21:07:46 +00001306def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001307PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001308 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001309}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001310
Johnny Chenf4d81052010-02-12 22:53:19 +00001311def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +00001312 [/* For disassembly only; pattern left blank */]>,
1313 Requires<[IsARM, HasV6T2]> {
1314 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001315 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001316 let Inst{7-0} = 0b00000000;
1317}
1318
Johnny Chenf4d81052010-02-12 22:53:19 +00001319def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
1320 [/* For disassembly only; pattern left blank */]>,
1321 Requires<[IsARM, HasV6T2]> {
1322 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001323 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001324 let Inst{7-0} = 0b00000001;
1325}
1326
1327def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1328 [/* For disassembly only; pattern left blank */]>,
1329 Requires<[IsARM, HasV6T2]> {
1330 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001331 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001332 let Inst{7-0} = 0b00000010;
1333}
1334
1335def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1336 [/* For disassembly only; pattern left blank */]>,
1337 Requires<[IsARM, HasV6T2]> {
1338 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001339 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001340 let Inst{7-0} = 0b00000011;
1341}
1342
Johnny Chen2ec5e492010-02-22 21:50:40 +00001343def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001344 "\t$dst, $a, $b", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001345 bits<4> Rd;
1346 bits<4> Rn;
1347 bits<4> Rm;
1348 let Inst{3-0} = Rm;
1349 let Inst{15-12} = Rd;
1350 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001351 let Inst{27-20} = 0b01101000;
1352 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001353 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001354}
1355
Johnny Chenf4d81052010-02-12 22:53:19 +00001356def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001357 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001358 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001359 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001360 let Inst{7-0} = 0b00000100;
1361}
1362
Johnny Chenc6f7b272010-02-11 18:12:29 +00001363// The i32imm operand $val can be used by a debugger to store more information
1364// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001365def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1366 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001367 bits<16> val;
1368 let Inst{3-0} = val{3-0};
1369 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001370 let Inst{27-20} = 0b00010010;
1371 let Inst{7-4} = 0b0111;
1372}
1373
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001374// Change Processor State
1375// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001376class CPS<dag iops, string asm_ops>
1377 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001378 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001379 bits<2> imod;
1380 bits<3> iflags;
1381 bits<5> mode;
1382 bit M;
1383
Johnny Chenb98e1602010-02-12 18:55:33 +00001384 let Inst{31-28} = 0b1111;
1385 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001386 let Inst{19-18} = imod;
1387 let Inst{17} = M; // Enabled if mode is set;
1388 let Inst{16} = 0;
1389 let Inst{8-6} = iflags;
1390 let Inst{5} = 0;
1391 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001392}
1393
Owen Anderson35008c22011-08-09 23:05:39 +00001394let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001395let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001396 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001397 "$imod\t$iflags, $mode">;
1398let mode = 0, M = 0 in
1399 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1400
1401let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001402 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001403}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001404
Johnny Chenb92a23f2010-02-21 04:42:01 +00001405// Preload signals the memory system of possible future data/instruction access.
1406// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001407multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001408
Evan Chengdfed19f2010-11-03 06:34:55 +00001409 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001410 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001411 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001412 bits<4> Rt;
1413 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001414 let Inst{31-26} = 0b111101;
1415 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001416 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001417 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001418 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001419 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001420 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001421 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001422 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001423 }
1424
Evan Chengdfed19f2010-11-03 06:34:55 +00001425 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001426 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001427 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001428 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001429 let Inst{31-26} = 0b111101;
1430 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001431 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001432 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001433 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001434 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001435 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001436 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001437 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001438 }
1439}
1440
Evan Cheng416941d2010-11-04 05:19:35 +00001441defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1442defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1443defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001444
Jim Grosbach53a89d62011-07-22 17:46:13 +00001445def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001446 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001447 bits<1> end;
1448 let Inst{31-10} = 0b1111000100000001000000;
1449 let Inst{9} = end;
1450 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001451}
1452
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001453def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1454 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001455 bits<4> opt;
1456 let Inst{27-4} = 0b001100100000111100001111;
1457 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001458}
1459
Johnny Chenba6e0332010-02-11 17:14:31 +00001460// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001461let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001462def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001463 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001464 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001465 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001466}
1467
Evan Cheng12c3a532008-11-06 17:48:05 +00001468// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001469let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001470def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001471 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001472 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001473
Evan Cheng325474e2008-01-07 23:56:57 +00001474let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001475def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001476 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001477 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001478
Jim Grosbach53694262010-11-18 01:15:56 +00001479def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001480 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001481 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001482
Jim Grosbach53694262010-11-18 01:15:56 +00001483def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001484 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001485 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001486
Jim Grosbach53694262010-11-18 01:15:56 +00001487def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001488 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001489 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001490
Jim Grosbach53694262010-11-18 01:15:56 +00001491def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001492 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001493 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001494}
Chris Lattner13c63102008-01-06 05:55:01 +00001495let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001496def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001497 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001498
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001499def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001500 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001501 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001502
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001503def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001504 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001505}
Evan Cheng12c3a532008-11-06 17:48:05 +00001506} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001507
Evan Chenge07715c2009-06-23 05:25:29 +00001508
1509// LEApcrel - Load a pc-relative address into a register without offending the
1510// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001511let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001512// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001513// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1514// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001515def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001516 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001517 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001518 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001519 let Inst{27-25} = 0b001;
1520 let Inst{20} = 0;
1521 let Inst{19-16} = 0b1111;
1522 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001523 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001524}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001525def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001526 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001527
1528def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1529 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001530 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001531
Evan Chenga8e29892007-01-19 07:51:42 +00001532//===----------------------------------------------------------------------===//
1533// Control Flow Instructions.
1534//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001535
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001536let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1537 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001538 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001539 "bx", "\tlr", [(ARMretflag)]>,
1540 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001541 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001542 }
1543
1544 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001545 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001546 "mov", "\tpc, lr", [(ARMretflag)]>,
1547 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001548 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001549 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001550}
Rafael Espindola27185192006-09-29 21:20:16 +00001551
Bob Wilson04ea6e52009-10-28 00:37:03 +00001552// Indirect branches
1553let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001554 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001555 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001556 [(brind GPR:$dst)]>,
1557 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001558 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001559 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001560 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001561 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001562
Jim Grosbachd447ac62011-07-13 20:21:31 +00001563 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1564 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001565 Requires<[IsARM, HasV4T]> {
1566 bits<4> dst;
1567 let Inst{27-4} = 0b000100101111111111110001;
1568 let Inst{3-0} = dst;
1569 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001570}
1571
Evan Cheng1e0eab12010-11-29 22:43:27 +00001572// All calls clobber the non-callee saved registers. SP is marked as
1573// a use to prevent stack-pointer assignments that appear immediately
1574// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001575let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001576 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001577 // FIXME: Do we really need a non-predicated version? If so, it should
1578 // at least be a pseudo instruction expanding to the predicated version
1579 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001580 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001581 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001582 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001583 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001584 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001585 Requires<[IsARM, IsNotDarwin]> {
1586 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001587 bits<24> func;
1588 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001589 }
Evan Cheng277f0742007-06-19 21:05:09 +00001590
Jason W Kim685c3502011-02-04 19:47:15 +00001591 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001592 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001593 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001594 Requires<[IsARM, IsNotDarwin]> {
1595 bits<24> func;
1596 let Inst{23-0} = func;
1597 }
Evan Cheng277f0742007-06-19 21:05:09 +00001598
Evan Chenga8e29892007-01-19 07:51:42 +00001599 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001600 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001601 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001602 [(ARMcall GPR:$func)]>,
1603 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001604 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001605 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001606 let Inst{3-0} = func;
1607 }
1608
1609 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1610 IIC_Br, "blx", "\t$func",
1611 [(ARMcall_pred GPR:$func)]>,
1612 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1613 bits<4> func;
1614 let Inst{27-4} = 0b000100101111111111110011;
1615 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001616 }
1617
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001618 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001619 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001620 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001621 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001622 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001623
1624 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001625 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001626 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001627 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001628}
1629
David Goodwin1a8f36e2009-08-12 18:31:53 +00001630let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001631 // On Darwin R9 is call-clobbered.
1632 // R7 is marked as a use to prevent frame-pointer assignments from being
1633 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001634 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001635 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001636 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001637 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001638 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1639 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001640
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001641 def BLr9_pred : ARMPseudoExpand<(outs),
1642 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001643 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001644 [(ARMcall_pred tglobaladdr:$func)],
1645 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001646 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001647
1648 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001649 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001650 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001651 [(ARMcall GPR:$func)],
1652 (BLX GPR:$func)>,
1653 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001654
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001655 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001656 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001657 [(ARMcall_pred GPR:$func)],
1658 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001659 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001660
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001661 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001662 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001663 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001664 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001665 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001666
1667 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001668 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001669 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001670 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001671}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001672
David Goodwin1a8f36e2009-08-12 18:31:53 +00001673let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001674 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1675 // a two-value operand where a dag node expects two operands. :(
1676 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1677 IIC_Br, "b", "\t$target",
1678 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1679 bits<24> target;
1680 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001681 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001682 }
1683
Evan Chengaeafca02007-05-16 07:45:54 +00001684 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001685 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001686 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001687 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1688 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001689 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001690 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001691 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001692
Jim Grosbach2dc77682010-11-29 18:37:44 +00001693 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1694 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001695 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001696 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001697 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001698 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1699 // into i12 and rs suffixed versions.
1700 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001701 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001702 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001703 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001704 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001705 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001706 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001707 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001708 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001709 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001710 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001711 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001712
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001713}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001714
Jim Grosbachcf121c32011-07-28 21:57:55 +00001715// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001716def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001717 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001718 Requires<[IsARM, HasV5T]> {
1719 let Inst{31-25} = 0b1111101;
1720 bits<25> target;
1721 let Inst{23-0} = target{24-1};
1722 let Inst{24} = target{0};
1723}
1724
Jim Grosbach898e7e22011-07-13 20:25:01 +00001725// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001726def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001727 [/* pattern left blank */]> {
1728 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001729 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001730 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001731 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001732 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001733}
1734
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001735// Tail calls.
1736
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001737let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1738 // Darwin versions.
1739 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1740 Uses = [SP] in {
1741 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1742 IIC_Br, []>, Requires<[IsDarwin]>;
1743
1744 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1745 IIC_Br, []>, Requires<[IsDarwin]>;
1746
Jim Grosbach245f5e82011-07-08 18:50:22 +00001747 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001748 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001749 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1750 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001751
Jim Grosbach245f5e82011-07-08 18:50:22 +00001752 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001753 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001754 (BX GPR:$dst)>,
1755 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001756
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001757 }
1758
1759 // Non-Darwin versions (the difference is R9).
1760 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1761 Uses = [SP] in {
1762 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1763 IIC_Br, []>, Requires<[IsNotDarwin]>;
1764
1765 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1766 IIC_Br, []>, Requires<[IsNotDarwin]>;
1767
Jim Grosbach245f5e82011-07-08 18:50:22 +00001768 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001769 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001770 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1771 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001772
Jim Grosbach245f5e82011-07-08 18:50:22 +00001773 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001774 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001775 (BX GPR:$dst)>,
1776 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001777 }
1778}
1779
1780
1781
1782
1783
Johnny Chen0296f3e2010-02-16 21:59:54 +00001784// Secure Monitor Call is a system instruction -- for disassembly only
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001785def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1786 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001787 bits<4> opt;
1788 let Inst{23-4} = 0b01100000000000000111;
1789 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001790}
1791
Jim Grosbached838482011-07-26 16:24:27 +00001792// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001793let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001794def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001795 bits<24> svc;
1796 let Inst{23-0} = svc;
1797}
Johnny Chen85d5a892010-02-10 18:02:25 +00001798}
1799
Jim Grosbach5a287482011-07-29 17:51:39 +00001800// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001801class SRSI<bit wb, string asm>
1802 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1803 NoItinerary, asm, "", []> {
1804 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001805 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001806 let Inst{27-25} = 0b100;
1807 let Inst{22} = 1;
1808 let Inst{21} = wb;
1809 let Inst{20} = 0;
1810 let Inst{19-16} = 0b1101; // SP
1811 let Inst{15-5} = 0b00000101000;
1812 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001813}
1814
Jim Grosbache1cf5902011-07-29 20:26:09 +00001815def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1816 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001817}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001818def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1819 let Inst{24-23} = 0;
1820}
1821def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1822 let Inst{24-23} = 0b10;
1823}
1824def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1825 let Inst{24-23} = 0b10;
1826}
1827def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1828 let Inst{24-23} = 0b01;
1829}
1830def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1831 let Inst{24-23} = 0b01;
1832}
1833def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1834 let Inst{24-23} = 0b11;
1835}
1836def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1837 let Inst{24-23} = 0b11;
1838}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001839
Jim Grosbach5a287482011-07-29 17:51:39 +00001840// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001841class RFEI<bit wb, string asm>
1842 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1843 NoItinerary, asm, "", []> {
1844 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001845 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001846 let Inst{27-25} = 0b100;
1847 let Inst{22} = 0;
1848 let Inst{21} = wb;
1849 let Inst{20} = 1;
1850 let Inst{19-16} = Rn;
1851 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001852}
1853
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001854def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1855 let Inst{24-23} = 0;
1856}
1857def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1858 let Inst{24-23} = 0;
1859}
1860def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1861 let Inst{24-23} = 0b10;
1862}
1863def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1864 let Inst{24-23} = 0b10;
1865}
1866def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1867 let Inst{24-23} = 0b01;
1868}
1869def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1870 let Inst{24-23} = 0b01;
1871}
1872def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1873 let Inst{24-23} = 0b11;
1874}
1875def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1876 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001877}
1878
Evan Chenga8e29892007-01-19 07:51:42 +00001879//===----------------------------------------------------------------------===//
1880// Load / store Instructions.
1881//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001882
Evan Chenga8e29892007-01-19 07:51:42 +00001883// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001884
1885
Evan Cheng7e2fe912010-10-28 06:47:08 +00001886defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001887 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001888defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001889 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001890defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001891 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001892defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001893 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001894
Evan Chengfa775d02007-03-19 07:20:03 +00001895// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001896let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001897 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001898def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001899 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1900 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001901 bits<4> Rt;
1902 bits<17> addr;
1903 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1904 let Inst{19-16} = 0b1111;
1905 let Inst{15-12} = Rt;
1906 let Inst{11-0} = addr{11-0}; // imm12
1907}
Evan Chengfa775d02007-03-19 07:20:03 +00001908
Evan Chenga8e29892007-01-19 07:51:42 +00001909// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001910def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001911 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1912 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001913
Evan Chenga8e29892007-01-19 07:51:42 +00001914// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001915def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001916 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1917 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001918
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001919def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001920 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1921 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001922
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001923let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001924// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001925def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1926 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001927 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001928 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001929}
Rafael Espindolac391d162006-10-23 20:34:27 +00001930
Evan Chenga8e29892007-01-19 07:51:42 +00001931// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001932multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001933 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1934 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001935 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1936 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001937 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001938 // {12} isAdd
1939 // {11-0} imm12/Rm
1940 bits<18> addr;
1941 let Inst{25} = addr{13};
1942 let Inst{23} = addr{12};
1943 let Inst{19-16} = addr{17-14};
1944 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001945 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00001946 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001947 }
Owen Anderson793e7962011-07-26 20:54:26 +00001948
1949 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001950 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00001951 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001952 opc, "\t$Rt, $addr, $offset",
1953 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00001954 // {12} isAdd
1955 // {11-0} imm12/Rm
1956 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001957 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001958 let Inst{25} = 1;
1959 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001960 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001961 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001962
1963 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00001964 }
1965
1966 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00001967 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001968 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00001969 opc, "\t$Rt, $addr, $offset",
1970 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00001971 // {12} isAdd
1972 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001973 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00001974 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00001975 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001976 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00001977 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00001978 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001979
1980 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00001981 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001982
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001983}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001984
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001985let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001986defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1987defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001988}
Rafael Espindola450856d2006-12-12 00:37:38 +00001989
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001990multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
Owen Andersonaa3402e2011-07-28 17:18:57 +00001991 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001992 (ins addrmode3:$addr), IndexModePre,
1993 LdMiscFrm, itin,
1994 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1995 bits<14> addr;
1996 let Inst{23} = addr{8}; // U bit
1997 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1998 let Inst{19-16} = addr{12-9}; // Rn
1999 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2000 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2001 }
Owen Andersonaa3402e2011-07-28 17:18:57 +00002002 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002003 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2004 LdMiscFrm, itin,
2005 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002006 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002007 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00002008 let Inst{23} = offset{8}; // U bit
2009 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002010 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00002011 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2012 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002013 }
2014}
Rafael Espindola4e307642006-09-08 16:59:47 +00002015
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002016let mayLoad = 1, neverHasSideEffects = 1 in {
2017defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
2018defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
2019defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002020let hasExtraDefRegAllocReq = 1 in {
Owen Andersonaa3402e2011-07-28 17:18:57 +00002021def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002022 (ins addrmode3:$addr), IndexModePre,
2023 LdMiscFrm, IIC_iLoad_d_ru,
2024 "ldrd", "\t$Rt, $Rt2, $addr!",
2025 "$addr.base = $Rn_wb", []> {
2026 bits<14> addr;
2027 let Inst{23} = addr{8}; // U bit
2028 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2029 let Inst{19-16} = addr{12-9}; // Rn
2030 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2031 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002032 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002033}
Owen Andersonaa3402e2011-07-28 17:18:57 +00002034def LDRD_POST: AI3ldstidx<0b1101, 0, 1, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002035 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
2036 LdMiscFrm, IIC_iLoad_d_ru,
2037 "ldrd", "\t$Rt, $Rt2, [$Rn], $offset",
2038 "$Rn = $Rn_wb", []> {
2039 bits<10> offset;
2040 bits<4> Rn;
2041 let Inst{23} = offset{8}; // U bit
2042 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2043 let Inst{19-16} = Rn;
2044 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2045 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002046 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002047}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002048} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002049} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002050
Johnny Chenadb561d2010-02-18 03:27:42 +00002051// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002052let mayLoad = 1, neverHasSideEffects = 1 in {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002053def LDRTr : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2054 (ins ldst_so_reg:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002055 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2056 // {17-14} Rn
2057 // {13} 1 == Rm, 0 == imm12
2058 // {12} isAdd
2059 // {11-0} imm12/Rm
2060 bits<18> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002061 let Inst{25} = 1;
2062 let Inst{23} = addr{12};
2063 let Inst{21} = 1; // overwrite
2064 let Inst{19-16} = addr{17-14};
2065 let Inst{11-5} = addr{11-5};
2066 let Inst{4} = 0;
2067 let Inst{3-0} = addr{3-0};
2068 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
2069 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2070}
2071def LDRTi : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$base_wb),
2072 (ins addrmode_imm12:$addr), IndexModePost, LdFrm, IIC_iLoad_ru,
2073 "ldrt", "\t$Rt, $addr", "$addr.base = $base_wb", []> {
2074 // {17-14} Rn
2075 // {13} 1 == Rm, 0 == imm12
2076 // {12} isAdd
2077 // {11-0} imm12/Rm
2078 bits<18> addr;
2079 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002080 let Inst{23} = addr{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002081 let Inst{21} = 1; // overwrite
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002082 let Inst{19-16} = addr{17-14};
2083 let Inst{11-0} = addr{11-0};
Jim Grosbach1355cf12011-07-26 17:10:22 +00002084 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002085 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002086}
Jim Grosbach3148a652011-08-08 23:28:47 +00002087
2088def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2089 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2090 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2091 "ldrbt", "\t$Rt, $addr, $offset",
2092 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002093 // {12} isAdd
2094 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002095 bits<14> offset;
2096 bits<4> addr;
2097 let Inst{25} = 1;
2098 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002099 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002100 let Inst{19-16} = addr;
2101 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002102 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002103}
2104
2105def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2106 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2107 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2108 "ldrbt", "\t$Rt, $addr, $offset",
2109 "$addr.base = $Rn_wb", []> {
2110 // {12} isAdd
2111 // {11-0} imm12/Rm
2112 bits<14> offset;
2113 bits<4> addr;
2114 let Inst{25} = 0;
2115 let Inst{23} = offset{12};
2116 let Inst{21} = 1; // overwrite
2117 let Inst{19-16} = addr;
2118 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002119 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002120}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002121
2122multiclass AI3ldrT<bits<4> op, string opc> {
2123 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2124 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2125 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2126 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2127 bits<9> offset;
2128 let Inst{23} = offset{8};
2129 let Inst{22} = 1;
2130 let Inst{11-8} = offset{7-4};
2131 let Inst{3-0} = offset{3-0};
2132 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2133 }
2134 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2135 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2136 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2137 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2138 bits<5> Rm;
2139 let Inst{23} = Rm{4};
2140 let Inst{22} = 0;
2141 let Inst{11-8} = 0;
2142 let Inst{3-0} = Rm{3-0};
2143 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2144 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002145}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002146
2147defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2148defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2149defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002150}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002151
Evan Chenga8e29892007-01-19 07:51:42 +00002152// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002153
2154// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002155def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002156 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2157 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002158
Evan Chenga8e29892007-01-19 07:51:42 +00002159// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002160let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2161def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002162 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002163 "strd", "\t$Rt, $src2, $addr", []>,
2164 Requires<[IsARM, HasV5TE]> {
2165 let Inst{21} = 0;
2166}
Evan Chenga8e29892007-01-19 07:51:42 +00002167
2168// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002169multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2170 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2171 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2172 StFrm, itin,
2173 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2174 bits<17> addr;
2175 let Inst{25} = 0;
2176 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2177 let Inst{19-16} = addr{16-13}; // Rn
2178 let Inst{11-0} = addr{11-0}; // imm12
2179 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2180 }
Evan Chenga8e29892007-01-19 07:51:42 +00002181
Jim Grosbach19dec202011-08-05 20:35:44 +00002182 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2183 (ins GPR:$Rt, addrmode2:$addr), IndexModePre, StFrm, itin,
2184 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2185 bits<17> addr;
2186 let Inst{25} = 1;
2187 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2188 let Inst{19-16} = addr{16-13}; // Rn
2189 let Inst{11-0} = addr{11-0};
2190 let Inst{4} = 0; // Inst{4} = 0
2191 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
2192 }
2193 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2194 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2195 IndexModePost, StFrm, itin,
2196 opc, "\t$Rt, $addr, $offset",
2197 "$addr.base = $Rn_wb", []> {
2198 // {12} isAdd
2199 // {11-0} imm12/Rm
2200 bits<14> offset;
2201 bits<4> addr;
2202 let Inst{25} = 1;
2203 let Inst{23} = offset{12};
2204 let Inst{19-16} = addr;
2205 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002206
2207 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002208 }
Owen Anderson793e7962011-07-26 20:54:26 +00002209
Jim Grosbach19dec202011-08-05 20:35:44 +00002210 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2211 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2212 IndexModePost, StFrm, itin,
2213 opc, "\t$Rt, $addr, $offset",
2214 "$addr.base = $Rn_wb", []> {
2215 // {12} isAdd
2216 // {11-0} imm12/Rm
2217 bits<14> offset;
2218 bits<4> addr;
2219 let Inst{25} = 0;
2220 let Inst{23} = offset{12};
2221 let Inst{19-16} = addr;
2222 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002223
2224 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002225 }
2226}
Owen Anderson793e7962011-07-26 20:54:26 +00002227
Jim Grosbach19dec202011-08-05 20:35:44 +00002228let mayStore = 1, neverHasSideEffects = 1 in {
2229defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2230defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2231}
Evan Chenga8e29892007-01-19 07:51:42 +00002232
Jim Grosbach19dec202011-08-05 20:35:44 +00002233def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2234 am2offset_reg:$offset),
2235 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2236 am2offset_reg:$offset)>;
2237def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2238 am2offset_imm:$offset),
2239 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2240 am2offset_imm:$offset)>;
2241def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2242 am2offset_reg:$offset),
2243 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2244 am2offset_reg:$offset)>;
2245def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2246 am2offset_imm:$offset),
2247 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2248 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002249
Jim Grosbach19dec202011-08-05 20:35:44 +00002250// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2251// put the patterns on the instruction definitions directly as ISel wants
2252// the address base and offset to be separate operands, not a single
2253// complex operand like we represent the instructions themselves. The
2254// pseudos map between the two.
2255let usesCustomInserter = 1,
2256 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2257def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2258 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2259 4, IIC_iStore_ru,
2260 [(set GPR:$Rn_wb,
2261 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2262def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2263 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2264 4, IIC_iStore_ru,
2265 [(set GPR:$Rn_wb,
2266 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2267def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2268 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2269 4, IIC_iStore_ru,
2270 [(set GPR:$Rn_wb,
2271 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2272def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2273 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2274 4, IIC_iStore_ru,
2275 [(set GPR:$Rn_wb,
2276 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2277}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002278
Jim Grosbach2dc77682010-11-29 18:37:44 +00002279def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2280 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2281 IndexModePre, StMiscFrm, IIC_iStore_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002282 "strh", "\t$Rt, [$Rn, $offset]!",
2283 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002284 [(set GPR:$Rn_wb,
2285 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002286
Jim Grosbach2dc77682010-11-29 18:37:44 +00002287def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2288 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
2289 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
Jakob Stoklund Olesen836a7de2011-04-12 23:27:48 +00002290 "strh", "\t$Rt, [$Rn], $offset",
2291 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
Jim Grosbach2dc77682010-11-29 18:37:44 +00002292 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2293 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002294
Johnny Chen39a4bb32010-02-18 22:31:18 +00002295// For disassembly only
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002296let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Johnny Chen39a4bb32010-02-18 22:31:18 +00002297def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
2298 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002299 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002300 "strd", "\t$src1, $src2, [$base, $offset]!",
Owen Anderson8313b482011-07-28 17:53:25 +00002301 "$base = $base_wb", []> {
2302 bits<4> src1;
2303 bits<4> base;
2304 bits<10> offset;
2305 let Inst{23} = offset{8}; // U bit
2306 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2307 let Inst{19-16} = base;
2308 let Inst{15-12} = src1;
2309 let Inst{11-8} = offset{7-4};
2310 let Inst{3-0} = offset{3-0};
2311
2312 let DecoderMethod = "DecodeAddrMode3Instruction";
2313}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002314
2315// For disassembly only
2316def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
2317 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002318 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00002319 "strd", "\t$src1, $src2, [$base], $offset",
Owen Anderson8313b482011-07-28 17:53:25 +00002320 "$base = $base_wb", []> {
2321 bits<4> src1;
2322 bits<4> base;
2323 bits<10> offset;
2324 let Inst{23} = offset{8}; // U bit
2325 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2326 let Inst{19-16} = base;
2327 let Inst{15-12} = src1;
2328 let Inst{11-8} = offset{7-4};
2329 let Inst{3-0} = offset{3-0};
2330
2331 let DecoderMethod = "DecodeAddrMode3Instruction";
2332}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002333} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002334
Jim Grosbach7ce05792011-08-03 23:50:40 +00002335// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002336
Owen Anderson06470312011-07-27 20:29:48 +00002337def STRTr : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2338 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002339 IndexModePost, StFrm, IIC_iStore_ru,
2340 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002341 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002342 let Inst{25} = 1;
2343 let Inst{21} = 1; // overwrite
2344 let Inst{4} = 0;
2345 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002346 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002347}
2348
2349def STRTi : AI2stridxT<0, 0, (outs GPR:$Rn_wb),
2350 (ins GPR:$Rt, addrmode_imm12:$addr),
2351 IndexModePost, StFrm, IIC_iStore_ru,
2352 "strt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2353 [/* For disassembly only; pattern left blank */]> {
2354 let Inst{25} = 0;
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002355 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002356 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002357 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002358}
2359
Owen Anderson06470312011-07-27 20:29:48 +00002360
2361def STRBTr : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2362 (ins GPR:$Rt, ldst_so_reg:$addr),
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002363 IndexModePost, StFrm, IIC_iStore_bh_ru,
2364 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2365 [/* For disassembly only; pattern left blank */]> {
Owen Anderson06470312011-07-27 20:29:48 +00002366 let Inst{25} = 1;
2367 let Inst{21} = 1; // overwrite
2368 let Inst{4} = 0;
2369 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002370 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002371}
2372
2373def STRBTi : AI2stridxT<1, 0, (outs GPR:$Rn_wb),
2374 (ins GPR:$Rt, addrmode_imm12:$addr),
2375 IndexModePost, StFrm, IIC_iStore_bh_ru,
2376 "strbt", "\t$Rt, $addr", "$addr.base = $Rn_wb",
2377 [/* For disassembly only; pattern left blank */]> {
2378 let Inst{25} = 0;
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002379 let Inst{21} = 1; // overwrite
Jim Grosbach1355cf12011-07-26 17:10:22 +00002380 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002381 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002382}
2383
Jim Grosbach7ce05792011-08-03 23:50:40 +00002384multiclass AI3strT<bits<4> op, string opc> {
2385 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2386 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2387 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2388 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2389 bits<9> offset;
2390 let Inst{23} = offset{8};
2391 let Inst{22} = 1;
2392 let Inst{11-8} = offset{7-4};
2393 let Inst{3-0} = offset{3-0};
2394 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2395 }
2396 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2397 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2398 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2399 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2400 bits<5> Rm;
2401 let Inst{23} = Rm{4};
2402 let Inst{22} = 0;
2403 let Inst{11-8} = 0;
2404 let Inst{3-0} = Rm{3-0};
2405 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2406 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002407}
2408
Jim Grosbach7ce05792011-08-03 23:50:40 +00002409
2410defm STRHT : AI3strT<0b1011, "strht">;
2411
2412
Evan Chenga8e29892007-01-19 07:51:42 +00002413//===----------------------------------------------------------------------===//
2414// Load / store multiple Instructions.
2415//
2416
Bill Wendling6c470b82010-11-13 09:09:38 +00002417multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2418 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002419 // IA is the default, so no need for an explicit suffix on the
2420 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002421 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002422 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2423 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002424 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002425 let Inst{24-23} = 0b01; // Increment After
2426 let Inst{21} = 0; // No writeback
2427 let Inst{20} = L_bit;
2428 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002429 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002430 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2431 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002432 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002433 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002434 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002435 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002436
2437 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002438 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002439 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002440 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2441 IndexModeNone, f, itin,
2442 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2443 let Inst{24-23} = 0b00; // Decrement After
2444 let Inst{21} = 0; // No writeback
2445 let Inst{20} = L_bit;
2446 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002447 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002448 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2449 IndexModeUpd, f, itin_upd,
2450 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2451 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002452 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002453 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002454
2455 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002456 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002457 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002458 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2459 IndexModeNone, f, itin,
2460 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2461 let Inst{24-23} = 0b10; // Decrement Before
2462 let Inst{21} = 0; // No writeback
2463 let Inst{20} = L_bit;
2464 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002465 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002466 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2467 IndexModeUpd, f, itin_upd,
2468 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2469 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002470 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002471 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002472
2473 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002474 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002475 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002476 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2477 IndexModeNone, f, itin,
2478 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2479 let Inst{24-23} = 0b11; // Increment Before
2480 let Inst{21} = 0; // No writeback
2481 let Inst{20} = L_bit;
2482 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002483 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002484 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2485 IndexModeUpd, f, itin_upd,
2486 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2487 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002488 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002489 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002490
2491 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002492 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002493}
Bill Wendling6c470b82010-11-13 09:09:38 +00002494
Bill Wendlingc93989a2010-11-13 11:20:05 +00002495let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002496
2497let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2498defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2499
2500let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2501defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2502
2503} // neverHasSideEffects
2504
Bill Wendling73fe34a2010-11-16 01:16:36 +00002505// FIXME: remove when we have a way to marking a MI with these properties.
2506// FIXME: Should pc be an implicit operand like PICADD, etc?
2507let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2508 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002509def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2510 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002511 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002512 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002513 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002514
Evan Chenga8e29892007-01-19 07:51:42 +00002515//===----------------------------------------------------------------------===//
2516// Move Instructions.
2517//
2518
Evan Chengcd799b92009-06-12 20:46:18 +00002519let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002520def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2521 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2522 bits<4> Rd;
2523 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002524
Johnny Chen103bf952011-04-01 23:30:25 +00002525 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002526 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002527 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002528 let Inst{3-0} = Rm;
2529 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002530}
2531
Dale Johannesen38d5f042010-06-15 22:24:08 +00002532// A version for the smaller set of tail call registers.
2533let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002534def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002535 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2536 bits<4> Rd;
2537 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002538
Dale Johannesen38d5f042010-06-15 22:24:08 +00002539 let Inst{11-4} = 0b00000000;
2540 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002541 let Inst{3-0} = Rm;
2542 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002543}
2544
Owen Andersonde317f42011-08-09 23:33:27 +00002545def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002546 DPSoRegRegFrm, IIC_iMOVsr,
Owen Andersonde317f42011-08-09 23:33:27 +00002547 "mov", "\t$Rd, $src", [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>,
Evan Chengf40deed2010-10-27 23:41:30 +00002548 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002549 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002550 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002551 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002552 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002553 let Inst{11-8} = src{11-8};
2554 let Inst{7} = 0;
2555 let Inst{6-5} = src{6-5};
2556 let Inst{4} = 1;
2557 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002558 let Inst{25} = 0;
2559}
Evan Chenga2515702007-03-19 07:09:02 +00002560
Owen Anderson152d4a42011-07-21 23:38:37 +00002561def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2562 DPSoRegImmFrm, IIC_iMOVsr,
2563 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2564 UnaryDP {
2565 bits<4> Rd;
2566 bits<12> src;
2567 let Inst{15-12} = Rd;
2568 let Inst{19-16} = 0b0000;
2569 let Inst{11-5} = src{11-5};
2570 let Inst{4} = 0;
2571 let Inst{3-0} = src{3-0};
2572 let Inst{25} = 0;
2573}
2574
Evan Chengc4af4632010-11-17 20:13:28 +00002575let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002576def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2577 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002578 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002579 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002580 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002581 let Inst{15-12} = Rd;
2582 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002583 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002584}
2585
Evan Chengc4af4632010-11-17 20:13:28 +00002586let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002587def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002588 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002589 "movw", "\t$Rd, $imm",
2590 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002591 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002592 bits<4> Rd;
2593 bits<16> imm;
2594 let Inst{15-12} = Rd;
2595 let Inst{11-0} = imm{11-0};
2596 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002597 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002598 let Inst{25} = 1;
2599}
2600
Jim Grosbachffa32252011-07-19 19:13:28 +00002601def : InstAlias<"mov${p} $Rd, $imm",
2602 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2603 Requires<[IsARM]>;
2604
Evan Cheng53519f02011-01-21 18:55:51 +00002605def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2606 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002607
2608let Constraints = "$src = $Rd" in {
Owen Anderson33e57512011-08-10 00:03:03 +00002609def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd), (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002610 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002611 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002612 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002613 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002614 lo16AllZero:$imm))]>, UnaryDP,
2615 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002616 bits<4> Rd;
2617 bits<16> imm;
2618 let Inst{15-12} = Rd;
2619 let Inst{11-0} = imm{11-0};
2620 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002621 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002622 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002623}
Evan Cheng13ab0202007-07-10 18:08:01 +00002624
Evan Cheng53519f02011-01-21 18:55:51 +00002625def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2626 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002627
2628} // Constraints
2629
Evan Cheng20956592009-10-21 08:15:52 +00002630def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2631 Requires<[IsARM, HasV6T2]>;
2632
David Goodwinca01a8d2009-09-01 18:32:09 +00002633let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002634def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002635 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2636 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002637
2638// These aren't really mov instructions, but we have to define them this way
2639// due to flag operands.
2640
Evan Cheng071a2792007-09-11 19:55:27 +00002641let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002642def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002643 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2644 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002645def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002646 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2647 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002648}
Evan Chenga8e29892007-01-19 07:51:42 +00002649
Evan Chenga8e29892007-01-19 07:51:42 +00002650//===----------------------------------------------------------------------===//
2651// Extend Instructions.
2652//
2653
2654// Sign extenders
2655
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002656def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002657 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002658def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002659 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002660
Jim Grosbach70327412011-07-27 17:48:13 +00002661def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002662 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002663def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002664 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002665
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002666def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002667
Jim Grosbach70327412011-07-27 17:48:13 +00002668def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002669
2670// Zero extenders
2671
2672let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002673def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002674 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002675def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002676 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002677def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002678 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002679
Jim Grosbach542f6422010-07-28 23:25:44 +00002680// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2681// The transformation should probably be done as a combiner action
2682// instead so we can include a check for masking back in the upper
2683// eight bits of the source into the lower eight bits of the result.
2684//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002685// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002686def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002687 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002688
Jim Grosbach70327412011-07-27 17:48:13 +00002689def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002690 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002691def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002692 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002693}
2694
Evan Chenga8e29892007-01-19 07:51:42 +00002695// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002696def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002697
Evan Chenga8e29892007-01-19 07:51:42 +00002698
Owen Anderson33e57512011-08-10 00:03:03 +00002699def SBFX : I<(outs GPRnopc:$Rd),
2700 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002701 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002702 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002703 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002704 bits<4> Rd;
2705 bits<4> Rn;
2706 bits<5> lsb;
2707 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002708 let Inst{27-21} = 0b0111101;
2709 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002710 let Inst{20-16} = width;
2711 let Inst{15-12} = Rd;
2712 let Inst{11-7} = lsb;
2713 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002714}
2715
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002716def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002717 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002718 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002719 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002720 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002721 bits<4> Rd;
2722 bits<4> Rn;
2723 bits<5> lsb;
2724 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002725 let Inst{27-21} = 0b0111111;
2726 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002727 let Inst{20-16} = width;
2728 let Inst{15-12} = Rd;
2729 let Inst{11-7} = lsb;
2730 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002731}
2732
Evan Chenga8e29892007-01-19 07:51:42 +00002733//===----------------------------------------------------------------------===//
2734// Arithmetic Instructions.
2735//
2736
Jim Grosbach26421962008-10-14 20:36:24 +00002737defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002738 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002739 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002740defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002741 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002742 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002743
Evan Chengc85e8322007-07-05 07:13:32 +00002744// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002745defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002746 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002747 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2748defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002749 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002750 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002751
Evan Cheng62674222009-06-25 23:34:10 +00002752defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002753 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2754 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002755defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002756 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2757 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002758
2759// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002760let usesCustomInserter = 1 in {
2761defm ADCS : AI1_adde_sube_s_irs<
2762 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2763defm SBCS : AI1_adde_sube_s_irs<
2764 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2765}
Evan Chenga8e29892007-01-19 07:51:42 +00002766
Jim Grosbach84760882010-10-15 18:42:41 +00002767def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2768 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2769 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2770 bits<4> Rd;
2771 bits<4> Rn;
2772 bits<12> imm;
2773 let Inst{25} = 1;
2774 let Inst{15-12} = Rd;
2775 let Inst{19-16} = Rn;
2776 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002777}
Evan Cheng13ab0202007-07-10 18:08:01 +00002778
Bob Wilsoncff71782010-08-05 18:23:43 +00002779// The reg/reg form is only defined for the disassembler; for codegen it is
2780// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002781def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2782 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002783 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002784 bits<4> Rd;
2785 bits<4> Rn;
2786 bits<4> Rm;
2787 let Inst{11-4} = 0b00000000;
2788 let Inst{25} = 0;
2789 let Inst{3-0} = Rm;
2790 let Inst{15-12} = Rd;
2791 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002792}
2793
Owen Anderson92a20222011-07-21 18:54:16 +00002794def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002795 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002796 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002797 bits<4> Rd;
2798 bits<4> Rn;
2799 bits<12> shift;
2800 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002801 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002802 let Inst{15-12} = Rd;
2803 let Inst{11-5} = shift{11-5};
2804 let Inst{4} = 0;
2805 let Inst{3-0} = shift{3-0};
2806}
2807
2808def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002809 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002810 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2811 bits<4> Rd;
2812 bits<4> Rn;
2813 bits<12> shift;
2814 let Inst{25} = 0;
2815 let Inst{19-16} = Rn;
2816 let Inst{15-12} = Rd;
2817 let Inst{11-8} = shift{11-8};
2818 let Inst{7} = 0;
2819 let Inst{6-5} = shift{6-5};
2820 let Inst{4} = 1;
2821 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002822}
Evan Chengc85e8322007-07-05 07:13:32 +00002823
2824// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002825// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2826let usesCustomInserter = 1 in {
2827def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002828 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002829 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2830def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00002831 4, IIC_iALUr,
Owen Andersonb48c7912011-04-05 23:55:28 +00002832 [/* For disassembly only; pattern left blank */]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002833def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002834 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002835 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2836def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2837 4, IIC_iALUsr,
2838 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002839}
Evan Chengc85e8322007-07-05 07:13:32 +00002840
Evan Cheng62674222009-06-25 23:34:10 +00002841let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002842def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2843 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2844 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002845 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002846 bits<4> Rd;
2847 bits<4> Rn;
2848 bits<12> imm;
2849 let Inst{25} = 1;
2850 let Inst{15-12} = Rd;
2851 let Inst{19-16} = Rn;
2852 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002853}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002854// The reg/reg form is only defined for the disassembler; for codegen it is
2855// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002856def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2857 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002858 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002859 bits<4> Rd;
2860 bits<4> Rn;
2861 bits<4> Rm;
2862 let Inst{11-4} = 0b00000000;
2863 let Inst{25} = 0;
2864 let Inst{3-0} = Rm;
2865 let Inst{15-12} = Rd;
2866 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002867}
Owen Anderson92a20222011-07-21 18:54:16 +00002868def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002869 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002870 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002871 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002872 bits<4> Rd;
2873 bits<4> Rn;
2874 bits<12> shift;
2875 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002876 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002877 let Inst{15-12} = Rd;
2878 let Inst{11-5} = shift{11-5};
2879 let Inst{4} = 0;
2880 let Inst{3-0} = shift{3-0};
2881}
2882def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002883 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002884 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2885 Requires<[IsARM]> {
2886 bits<4> Rd;
2887 bits<4> Rn;
2888 bits<12> shift;
2889 let Inst{25} = 0;
2890 let Inst{19-16} = Rn;
2891 let Inst{15-12} = Rd;
2892 let Inst{11-8} = shift{11-8};
2893 let Inst{7} = 0;
2894 let Inst{6-5} = shift{6-5};
2895 let Inst{4} = 1;
2896 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00002897}
Evan Cheng62674222009-06-25 23:34:10 +00002898}
2899
Owen Anderson92a20222011-07-21 18:54:16 +00002900
Owen Andersonb48c7912011-04-05 23:55:28 +00002901// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2902let usesCustomInserter = 1, Uses = [CPSR] in {
2903def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002904 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00002905 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00002906def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002907 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002908 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
2909def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2910 4, IIC_iALUsr,
2911 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002912}
Evan Cheng2c614c52007-06-06 10:17:05 +00002913
Evan Chenga8e29892007-01-19 07:51:42 +00002914// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002915// The assume-no-carry-in form uses the negation of the input since add/sub
2916// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2917// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2918// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002919def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2920 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002921def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2922 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2923// The with-carry-in form matches bitwise not instead of the negation.
2924// Effectively, the inverse interpretation of the carry flag already accounts
2925// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00002926def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002927 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00002928def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
2929 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002930
2931// Note: These are implemented in C++ code, because they have to generate
2932// ADD/SUBrs instructions, which use a complex pattern that a xform function
2933// cannot produce.
2934// (mul X, 2^n+1) -> (add (X << n), X)
2935// (mul X, 2^n-1) -> (rsb X, (X << n))
2936
Jim Grosbach7931df32011-07-22 18:06:01 +00002937// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00002938// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002939class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00002940 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00002941 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
2942 string asm = "\t$Rd, $Rn, $Rm">
2943 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002944 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002945 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002946 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002947 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002948 let Inst{11-4} = op11_4;
2949 let Inst{19-16} = Rn;
2950 let Inst{15-12} = Rd;
2951 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002952}
2953
Jim Grosbach7931df32011-07-22 18:06:01 +00002954// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002955
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002956def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00002957 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
2958 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002959def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00002960 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
2961 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
2962def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
2963 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002964 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00002965def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
2966 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00002967 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002968
2969def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2970def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2971def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2972def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2973def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2974def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2975def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2976def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2977def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2978def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2979def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2980def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002981
Jim Grosbach7931df32011-07-22 18:06:01 +00002982// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002983
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002984def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2985def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2986def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2987def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2988def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2989def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2990def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2991def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2992def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2993def USAX : AAI<0b01100101, 0b11110101, "usax">;
2994def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2995def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002996
Jim Grosbach7931df32011-07-22 18:06:01 +00002997// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00002998
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002999def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3000def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3001def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3002def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3003def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3004def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3005def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3006def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3007def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3008def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3009def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3010def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003011
Johnny Chenadc77332010-02-26 22:04:29 +00003012// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00003013
Jim Grosbach70987fb2010-10-18 23:35:38 +00003014def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003015 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003016 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003017 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003018 bits<4> Rd;
3019 bits<4> Rn;
3020 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003021 let Inst{27-20} = 0b01111000;
3022 let Inst{15-12} = 0b1111;
3023 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003024 let Inst{19-16} = Rd;
3025 let Inst{11-8} = Rm;
3026 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003027}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003028def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003029 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003030 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003031 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003032 bits<4> Rd;
3033 bits<4> Rn;
3034 bits<4> Rm;
3035 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003036 let Inst{27-20} = 0b01111000;
3037 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003038 let Inst{19-16} = Rd;
3039 let Inst{15-12} = Ra;
3040 let Inst{11-8} = Rm;
3041 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003042}
3043
3044// Signed/Unsigned saturate -- for disassembly only
3045
Owen Anderson33e57512011-08-10 00:03:03 +00003046def SSAT : AI<(outs GPRnopc:$Rd),
3047 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003048 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003049 bits<4> Rd;
3050 bits<5> sat_imm;
3051 bits<4> Rn;
3052 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003053 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003054 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003055 let Inst{20-16} = sat_imm;
3056 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003057 let Inst{11-7} = sh{4-0};
3058 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003059 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003060}
3061
Owen Anderson33e57512011-08-10 00:03:03 +00003062def SSAT16 : AI<(outs GPRnopc:$Rd),
3063 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003064 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003065 bits<4> Rd;
3066 bits<4> sat_imm;
3067 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003068 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003069 let Inst{11-4} = 0b11110011;
3070 let Inst{15-12} = Rd;
3071 let Inst{19-16} = sat_imm;
3072 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003073}
3074
Owen Anderson33e57512011-08-10 00:03:03 +00003075def USAT : AI<(outs GPRnopc:$Rd),
3076 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003077 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003078 bits<4> Rd;
3079 bits<5> sat_imm;
3080 bits<4> Rn;
3081 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003082 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003083 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003084 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003085 let Inst{11-7} = sh{4-0};
3086 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003087 let Inst{20-16} = sat_imm;
3088 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003089}
3090
Owen Anderson33e57512011-08-10 00:03:03 +00003091def USAT16 : AI<(outs GPRnopc:$Rd),
3092 (ins imm0_15:$sat_imm, GPRnopc:$a), SatFrm,
Jim Grosbach70987fb2010-10-18 23:35:38 +00003093 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00003094 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003095 bits<4> Rd;
3096 bits<4> sat_imm;
3097 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003098 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003099 let Inst{11-4} = 0b11110011;
3100 let Inst{15-12} = Rd;
3101 let Inst{19-16} = sat_imm;
3102 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003103}
Evan Chenga8e29892007-01-19 07:51:42 +00003104
Owen Anderson33e57512011-08-10 00:03:03 +00003105def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3106 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3107def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3108 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003109
Evan Chenga8e29892007-01-19 07:51:42 +00003110//===----------------------------------------------------------------------===//
3111// Bitwise Instructions.
3112//
3113
Jim Grosbach26421962008-10-14 20:36:24 +00003114defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003115 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003116 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003117defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003118 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003119 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003120defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003121 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003122 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003123defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003124 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003125 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003126
Jim Grosbachc29769b2011-07-28 19:46:12 +00003127// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3128// like in the actual instruction encoding. The complexity of mapping the mask
3129// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3130// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003131def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003132 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003133 "bfc", "\t$Rd, $imm", "$src = $Rd",
3134 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003135 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003136 bits<4> Rd;
3137 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003138 let Inst{27-21} = 0b0111110;
3139 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003140 let Inst{15-12} = Rd;
3141 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003142 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003143}
3144
Johnny Chenb2503c02010-02-17 06:31:48 +00003145// A8.6.18 BFI - Bitfield insert (Encoding A1)
Owen Anderson51c98052011-08-09 22:48:45 +00003146def BFI : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003147 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003148 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
Owen Anderson51c98052011-08-09 22:48:45 +00003149 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00003150 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00003151 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003152 bits<4> Rd;
3153 bits<4> Rn;
3154 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003155 let Inst{27-21} = 0b0111110;
3156 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003157 let Inst{15-12} = Rd;
3158 let Inst{11-7} = imm{4-0}; // lsb
3159 let Inst{20-16} = imm{9-5}; // width
3160 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003161}
3162
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003163// GNU as only supports this form of bfi (w/ 4 arguments)
3164let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003165def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003166 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003167 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003168 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3169 []>, Requires<[IsARM, HasV6T2]> {
3170 bits<4> Rd;
3171 bits<4> Rn;
3172 bits<5> lsb;
3173 bits<5> width;
3174 let Inst{27-21} = 0b0111110;
3175 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3176 let Inst{15-12} = Rd;
3177 let Inst{11-7} = lsb;
3178 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3179 let Inst{3-0} = Rn;
3180}
3181
Jim Grosbach36860462010-10-21 22:19:32 +00003182def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3183 "mvn", "\t$Rd, $Rm",
3184 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3185 bits<4> Rd;
3186 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003187 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003188 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003189 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003190 let Inst{15-12} = Rd;
3191 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003192}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003193def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3194 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003195 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003196 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003197 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003198 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003199 let Inst{19-16} = 0b0000;
3200 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003201 let Inst{11-5} = shift{11-5};
3202 let Inst{4} = 0;
3203 let Inst{3-0} = shift{3-0};
3204}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003205def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3206 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003207 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3208 bits<4> Rd;
3209 bits<12> shift;
3210 let Inst{25} = 0;
3211 let Inst{19-16} = 0b0000;
3212 let Inst{15-12} = Rd;
3213 let Inst{11-8} = shift{11-8};
3214 let Inst{7} = 0;
3215 let Inst{6-5} = shift{6-5};
3216 let Inst{4} = 1;
3217 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003218}
Evan Chengc4af4632010-11-17 20:13:28 +00003219let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003220def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3221 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3222 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3223 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003224 bits<12> imm;
3225 let Inst{25} = 1;
3226 let Inst{19-16} = 0b0000;
3227 let Inst{15-12} = Rd;
3228 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003229}
Evan Chenga8e29892007-01-19 07:51:42 +00003230
3231def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3232 (BICri GPR:$src, so_imm_not:$imm)>;
3233
3234//===----------------------------------------------------------------------===//
3235// Multiply Instructions.
3236//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003237class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3238 string opc, string asm, list<dag> pattern>
3239 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3240 bits<4> Rd;
3241 bits<4> Rm;
3242 bits<4> Rn;
3243 let Inst{19-16} = Rd;
3244 let Inst{11-8} = Rm;
3245 let Inst{3-0} = Rn;
3246}
3247class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3248 string opc, string asm, list<dag> pattern>
3249 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3250 bits<4> RdLo;
3251 bits<4> RdHi;
3252 bits<4> Rm;
3253 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003254 let Inst{19-16} = RdHi;
3255 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003256 let Inst{11-8} = Rm;
3257 let Inst{3-0} = Rn;
3258}
Evan Chenga8e29892007-01-19 07:51:42 +00003259
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003260// FIXME: The v5 pseudos are only necessary for the additional Constraint
3261// property. Remove them when it's possible to add those properties
3262// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003263let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003264def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3265 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003266 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003267 Requires<[IsARM, HasV6]> {
3268 let Inst{15-12} = 0b0000;
3269}
Evan Chenga8e29892007-01-19 07:51:42 +00003270
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003271let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003272def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3273 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003274 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003275 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3276 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003277 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003278}
3279
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003280def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3281 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003282 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3283 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003284 bits<4> Ra;
3285 let Inst{15-12} = Ra;
3286}
Evan Chenga8e29892007-01-19 07:51:42 +00003287
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003288let Constraints = "@earlyclobber $Rd" in
3289def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3290 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003291 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003292 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3293 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3294 Requires<[IsARM, NoV6]>;
3295
Jim Grosbach65711012010-11-19 22:22:37 +00003296def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3297 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3298 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003299 Requires<[IsARM, HasV6T2]> {
3300 bits<4> Rd;
3301 bits<4> Rm;
3302 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003303 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003304 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003305 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003306 let Inst{11-8} = Rm;
3307 let Inst{3-0} = Rn;
3308}
Evan Chengedcbada2009-07-06 22:05:45 +00003309
Evan Chenga8e29892007-01-19 07:51:42 +00003310// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003311let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003312let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003313def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003314 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003315 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3316 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003317
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003318def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003319 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003320 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3321 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003322
3323let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3324def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3325 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003326 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003327 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3328 Requires<[IsARM, NoV6]>;
3329
3330def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3331 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003332 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003333 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3334 Requires<[IsARM, NoV6]>;
3335}
Evan Cheng8de898a2009-06-26 00:19:44 +00003336}
Evan Chenga8e29892007-01-19 07:51:42 +00003337
3338// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003339def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3340 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003341 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3342 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003343def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3344 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003345 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3346 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003347
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003348def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3349 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3350 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3351 Requires<[IsARM, HasV6]> {
3352 bits<4> RdLo;
3353 bits<4> RdHi;
3354 bits<4> Rm;
3355 bits<4> Rn;
3356 let Inst{19-16} = RdLo;
3357 let Inst{15-12} = RdHi;
3358 let Inst{11-8} = Rm;
3359 let Inst{3-0} = Rn;
3360}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003361
3362let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3363def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3364 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003365 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003366 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3367 Requires<[IsARM, NoV6]>;
3368def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3369 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003370 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003371 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3372 Requires<[IsARM, NoV6]>;
3373def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3374 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003375 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003376 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3377 Requires<[IsARM, NoV6]>;
3378}
3379
Evan Chengcd799b92009-06-12 20:46:18 +00003380} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003381
3382// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003383def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3384 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3385 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003386 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003387 let Inst{15-12} = 0b1111;
3388}
Evan Cheng13ab0202007-07-10 18:08:01 +00003389
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003390def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3391 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003392 [/* For disassembly only; pattern left blank */]>,
3393 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003394 let Inst{15-12} = 0b1111;
3395}
3396
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003397def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3398 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3399 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3400 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3401 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003402
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003403def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3404 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3405 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003406 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003407 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003408
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003409def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3410 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3411 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3412 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3413 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003414
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003415def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3416 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3417 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00003418 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003419 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003420
Raul Herbster37fb5b12007-08-30 23:25:47 +00003421multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003422 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3423 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3424 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3425 (sext_inreg GPR:$Rm, i16)))]>,
3426 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003427
Jim Grosbach3870b752010-10-22 18:35:16 +00003428 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3429 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3430 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3431 (sra GPR:$Rm, (i32 16))))]>,
3432 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003433
Jim Grosbach3870b752010-10-22 18:35:16 +00003434 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3435 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3436 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3437 (sext_inreg GPR:$Rm, i16)))]>,
3438 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003439
Jim Grosbach3870b752010-10-22 18:35:16 +00003440 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3441 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3442 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3443 (sra GPR:$Rm, (i32 16))))]>,
3444 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003445
Jim Grosbach3870b752010-10-22 18:35:16 +00003446 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3447 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3448 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3449 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3450 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003451
Jim Grosbach3870b752010-10-22 18:35:16 +00003452 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3453 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3454 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3455 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3456 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003457}
3458
Raul Herbster37fb5b12007-08-30 23:25:47 +00003459
3460multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003461 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003462 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3463 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003464 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003465 [(set GPRnopc:$Rd, (add GPR:$Ra,
3466 (opnode (sext_inreg GPRnopc:$Rn, i16),
3467 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003468 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003469
Owen Anderson33e57512011-08-10 00:03:03 +00003470 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3471 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003472 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003473 [(set GPRnopc:$Rd,
3474 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3475 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003476 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003477
Owen Anderson33e57512011-08-10 00:03:03 +00003478 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3479 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003480 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003481 [(set GPRnopc:$Rd,
3482 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3483 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003484 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003485
Owen Anderson33e57512011-08-10 00:03:03 +00003486 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3487 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003488 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003489 [(set GPRnopc:$Rd,
3490 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3491 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003492 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003493
Owen Anderson33e57512011-08-10 00:03:03 +00003494 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3495 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003496 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003497 [(set GPRnopc:$Rd,
3498 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3499 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003500 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003501
Owen Anderson33e57512011-08-10 00:03:03 +00003502 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3503 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003504 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003505 [(set GPRnopc:$Rd,
3506 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3507 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003508 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003509 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003510}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003511
Raul Herbster37fb5b12007-08-30 23:25:47 +00003512defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3513defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003514
Johnny Chen83498e52010-02-12 21:59:23 +00003515// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Owen Anderson33e57512011-08-10 00:03:03 +00003516def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3517 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003518 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003519 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003520 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003521
Owen Anderson33e57512011-08-10 00:03:03 +00003522def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3523 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003524 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003525 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003526 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003527
Owen Anderson33e57512011-08-10 00:03:03 +00003528def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3529 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003530 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003531 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003532 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003533
Owen Anderson33e57512011-08-10 00:03:03 +00003534def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3535 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach3870b752010-10-22 18:35:16 +00003536 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00003537 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003538 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003539
Johnny Chen667d1272010-02-22 18:50:54 +00003540// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00003541class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3542 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003543 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003544 bits<4> Rn;
3545 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003546 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003547 let Inst{22} = long;
3548 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003549 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003550 let Inst{7} = 0;
3551 let Inst{6} = sub;
3552 let Inst{5} = swap;
3553 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003554 let Inst{3-0} = Rn;
3555}
3556class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3557 InstrItinClass itin, string opc, string asm>
3558 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3559 bits<4> Rd;
3560 let Inst{15-12} = 0b1111;
3561 let Inst{19-16} = Rd;
3562}
3563class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3564 InstrItinClass itin, string opc, string asm>
3565 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3566 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003567 bits<4> Rd;
3568 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003569 let Inst{15-12} = Ra;
3570}
3571class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3572 InstrItinClass itin, string opc, string asm>
3573 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3574 bits<4> RdLo;
3575 bits<4> RdHi;
3576 let Inst{19-16} = RdHi;
3577 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003578}
3579
3580multiclass AI_smld<bit sub, string opc> {
3581
Owen Anderson33e57512011-08-10 00:03:03 +00003582 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3583 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003584 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003585
Owen Anderson33e57512011-08-10 00:03:03 +00003586 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3587 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003588 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003589
Owen Anderson33e57512011-08-10 00:03:03 +00003590 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3591 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003592 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003593
Owen Anderson33e57512011-08-10 00:03:03 +00003594 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3595 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003596 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003597
3598}
3599
3600defm SMLA : AI_smld<0, "smla">;
3601defm SMLS : AI_smld<1, "smls">;
3602
Johnny Chen2ec5e492010-02-22 21:50:40 +00003603multiclass AI_sdml<bit sub, string opc> {
3604
Owen Anderson33e57512011-08-10 00:03:03 +00003605 def D : AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach385e1362010-10-22 19:15:30 +00003606 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
Owen Anderson33e57512011-08-10 00:03:03 +00003607 def DX : AMulDualI<0, sub, 1, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbach385e1362010-10-22 19:15:30 +00003608 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003609}
3610
3611defm SMUA : AI_sdml<0, "smua">;
3612defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003613
Evan Chenga8e29892007-01-19 07:51:42 +00003614//===----------------------------------------------------------------------===//
3615// Misc. Arithmetic Instructions.
3616//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003617
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003618def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3619 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3620 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003621
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003622def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3623 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3624 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3625 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003626
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003627def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3628 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3629 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003630
Evan Cheng9568e5c2011-06-21 06:01:08 +00003631let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003632def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3633 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003634 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003635 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003636
Evan Cheng9568e5c2011-06-21 06:01:08 +00003637let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003638def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3639 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003640 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003641 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003642
Evan Chengf60ceac2011-06-15 17:17:48 +00003643def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3644 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3645 (REVSH GPR:$Rm)>;
3646
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003647def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003648 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3649 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003650 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003651 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003652 0xFFFF0000)))]>,
3653 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003654
Evan Chenga8e29892007-01-19 07:51:42 +00003655// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003656def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3657 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3658def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003659 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003660
Bob Wilsondc66eda2010-08-16 22:26:55 +00003661// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3662// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003663def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003664 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3665 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003666 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003667 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003668 0xFFFF)))]>,
3669 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003670
Evan Chenga8e29892007-01-19 07:51:42 +00003671// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3672// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003673def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003674 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003675def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003676 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003677 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003678
Evan Chenga8e29892007-01-19 07:51:42 +00003679//===----------------------------------------------------------------------===//
3680// Comparison Instructions...
3681//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003682
Jim Grosbach26421962008-10-14 20:36:24 +00003683defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003684 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003685 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003686
Jim Grosbach97a884d2010-12-07 20:41:06 +00003687// ARMcmpZ can re-use the above instruction definitions.
3688def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3689 (CMPri GPR:$src, so_imm:$imm)>;
3690def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3691 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003692def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3693 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3694def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3695 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003696
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003697// FIXME: We have to be careful when using the CMN instruction and comparison
3698// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003699// results:
3700//
3701// rsbs r1, r1, 0
3702// cmp r0, r1
3703// mov r0, #0
3704// it ls
3705// mov r0, #1
3706//
3707// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003708//
Bill Wendling6165e872010-08-26 18:33:51 +00003709// cmn r0, r1
3710// mov r0, #0
3711// it ls
3712// mov r0, #1
3713//
3714// However, the CMN gives the *opposite* result when r1 is 0. This is because
3715// the carry flag is set in the CMP case but not in the CMN case. In short, the
3716// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3717// value of r0 and the carry bit (because the "carry bit" parameter to
3718// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3719// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3720// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3721// parameter to AddWithCarry is defined as 0).
3722//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003723// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003724//
3725// x = 0
3726// ~x = 0xFFFF FFFF
3727// ~x + 1 = 0x1 0000 0000
3728// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3729//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003730// Therefore, we should disable CMN when comparing against zero, until we can
3731// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3732// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003733//
3734// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3735//
3736// This is related to <rdar://problem/7569620>.
3737//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003738//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3739// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003740
Evan Chenga8e29892007-01-19 07:51:42 +00003741// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003742defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003743 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003744 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003745defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003746 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003747 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003748
David Goodwinc0309b42009-06-29 15:33:01 +00003749defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003750 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003751 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003752
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003753//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3754// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003755
David Goodwinc0309b42009-06-29 15:33:01 +00003756def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003757 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003758
Evan Cheng218977b2010-07-13 19:27:42 +00003759// Pseudo i64 compares for some floating point compares.
3760let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3761 Defs = [CPSR] in {
3762def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003763 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003764 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003765 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3766
3767def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003768 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003769 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3770} // usesCustomInserter
3771
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003772
Evan Chenga8e29892007-01-19 07:51:42 +00003773// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003774// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003775// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003776let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003777def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003778 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003779 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3780 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003781def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3782 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003783 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003784 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3785 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003786 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003787def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3788 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3789 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003790 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3791 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003792 RegConstraint<"$false = $Rd">;
3793
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003794
Evan Chengc4af4632010-11-17 20:13:28 +00003795let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003796def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003797 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003798 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003799 []>,
3800 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003801
Evan Chengc4af4632010-11-17 20:13:28 +00003802let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003803def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3804 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003805 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003806 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003807 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003808
Evan Cheng63f35442010-11-13 02:25:14 +00003809// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003810let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003811def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3812 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003813 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003814
Evan Chengc4af4632010-11-17 20:13:28 +00003815let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003816def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3817 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003818 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003819 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003820 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003821} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003822
Jim Grosbach3728e962009-12-10 00:11:09 +00003823//===----------------------------------------------------------------------===//
3824// Atomic operations intrinsics
3825//
3826
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003827def MemBarrierOptOperand : AsmOperandClass {
3828 let Name = "MemBarrierOpt";
3829 let ParserMethod = "parseMemBarrierOptOperand";
3830}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003831def memb_opt : Operand<i32> {
3832 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003833 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003834 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003835}
Jim Grosbach3728e962009-12-10 00:11:09 +00003836
Bob Wilsonf74a4292010-10-30 00:54:37 +00003837// memory barriers protect the atomic sequences
3838let hasSideEffects = 1 in {
3839def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3840 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3841 Requires<[IsARM, HasDB]> {
3842 bits<4> opt;
3843 let Inst{31-4} = 0xf57ff05;
3844 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003845}
Jim Grosbach3728e962009-12-10 00:11:09 +00003846}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003847
Bob Wilsonf74a4292010-10-30 00:54:37 +00003848def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003849 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003850 Requires<[IsARM, HasDB]> {
3851 bits<4> opt;
3852 let Inst{31-4} = 0xf57ff04;
3853 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003854}
3855
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003856// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003857def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3858 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003859 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003860 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003861 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003862 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003863}
3864
Jim Grosbach66869102009-12-11 18:52:41 +00003865let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003866 let Uses = [CPSR] in {
3867 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003868 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003869 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3870 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003871 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003872 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3873 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003874 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003875 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3876 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003877 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003878 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3879 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003880 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003881 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3882 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003883 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003884 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003885 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3886 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3887 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3888 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3889 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3890 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3891 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3892 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3893 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3894 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3895 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3896 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003897 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003898 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003899 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3900 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003901 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003902 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3903 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003904 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003905 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3906 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003907 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003908 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3909 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003910 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003911 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3912 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003913 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003914 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003915 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
3916 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3917 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3918 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
3919 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3920 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
3921 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
3922 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3923 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
3924 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
3925 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3926 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003927 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003928 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003929 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3930 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003931 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003932 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3933 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003934 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003935 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3936 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003937 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003938 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3939 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003940 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003941 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3942 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003943 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003944 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003945 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
3946 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3947 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3948 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
3949 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3950 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
3951 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
3952 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3953 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
3954 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
3955 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3956 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003957
3958 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003959 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003960 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3961 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003962 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003963 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3964 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003965 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003966 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3967
Jim Grosbache801dc42009-12-12 01:40:06 +00003968 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003969 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003970 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3971 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003973 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3974 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003976 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3977}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003978}
3979
3980let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003981def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3982 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003983 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00003984def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3985 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00003986def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
3987 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003988let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00003989def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003990 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003991}
3992
Jim Grosbach86875a22010-10-29 19:58:57 +00003993let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00003994def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003995 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003996def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003997 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00003998def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003999 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004000}
4001
4002let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004003def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004004 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004005 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00004006
Johnny Chenb9436272010-02-17 22:37:58 +00004007// Clear-Exclusive is for disassembly only.
4008def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
4009 [/* For disassembly only; pattern left blank */]>,
4010 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004011 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004012}
4013
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004014// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004015let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004016def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4017 "swp", []>;
4018def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4019 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004020}
4021
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004022//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004023// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004024//
4025
Jim Grosbach83ab0702011-07-13 22:01:08 +00004026def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4027 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004028 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004029 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4030 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004031 bits<4> opc1;
4032 bits<4> CRn;
4033 bits<4> CRd;
4034 bits<4> cop;
4035 bits<3> opc2;
4036 bits<4> CRm;
4037
4038 let Inst{3-0} = CRm;
4039 let Inst{4} = 0;
4040 let Inst{7-5} = opc2;
4041 let Inst{11-8} = cop;
4042 let Inst{15-12} = CRd;
4043 let Inst{19-16} = CRn;
4044 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004045}
4046
Jim Grosbach83ab0702011-07-13 22:01:08 +00004047def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4048 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004049 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004050 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4051 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004052 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004053 bits<4> opc1;
4054 bits<4> CRn;
4055 bits<4> CRd;
4056 bits<4> cop;
4057 bits<3> opc2;
4058 bits<4> CRm;
4059
4060 let Inst{3-0} = CRm;
4061 let Inst{4} = 0;
4062 let Inst{7-5} = opc2;
4063 let Inst{11-8} = cop;
4064 let Inst{15-12} = CRd;
4065 let Inst{19-16} = CRn;
4066 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004067}
4068
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004069class ACI<dag oops, dag iops, string opc, string asm,
4070 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004071 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004072 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004073 let Inst{27-25} = 0b110;
4074}
4075
Johnny Chen670a4562011-04-04 23:39:08 +00004076multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004077 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004078 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004079 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4080 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004081 let Inst{31-28} = op31_28;
4082 let Inst{24} = 1; // P = 1
4083 let Inst{21} = 0; // W = 0
4084 let Inst{22} = 0; // D = 0
4085 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004086 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004087 }
4088
4089 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004090 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4091 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004092 let Inst{31-28} = op31_28;
4093 let Inst{24} = 1; // P = 1
4094 let Inst{21} = 1; // W = 1
4095 let Inst{22} = 0; // D = 0
4096 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004097 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004098 }
4099
4100 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004101 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4102 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004103 let Inst{31-28} = op31_28;
4104 let Inst{24} = 0; // P = 0
4105 let Inst{21} = 1; // W = 1
4106 let Inst{22} = 0; // D = 0
4107 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004108 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004109 }
4110
4111 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004112 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4113 ops),
4114 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004115 let Inst{31-28} = op31_28;
4116 let Inst{24} = 0; // P = 0
4117 let Inst{23} = 1; // U = 1
4118 let Inst{21} = 0; // W = 0
4119 let Inst{22} = 0; // D = 0
4120 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004121 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004122 }
4123
4124 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004125 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4126 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004127 let Inst{31-28} = op31_28;
4128 let Inst{24} = 1; // P = 1
4129 let Inst{21} = 0; // W = 0
4130 let Inst{22} = 1; // D = 1
4131 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004132 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004133 }
4134
4135 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004136 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4137 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4138 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004139 let Inst{31-28} = op31_28;
4140 let Inst{24} = 1; // P = 1
4141 let Inst{21} = 1; // W = 1
4142 let Inst{22} = 1; // D = 1
4143 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004144 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004145 }
4146
4147 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004148 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004149 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004150 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004151 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004152 let Inst{31-28} = op31_28;
4153 let Inst{24} = 0; // P = 0
4154 let Inst{21} = 1; // W = 1
4155 let Inst{22} = 1; // D = 1
4156 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004157 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004158 }
4159
4160 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004161 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4162 ops),
4163 !strconcat(!strconcat(opc, "l"), cond),
4164 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004165 let Inst{31-28} = op31_28;
4166 let Inst{24} = 0; // P = 0
4167 let Inst{23} = 1; // U = 1
4168 let Inst{21} = 0; // W = 0
4169 let Inst{22} = 1; // D = 1
4170 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004171 let DecoderMethod = "DecodeCopMemInstruction";
4172 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004173 }
4174}
4175
Johnny Chen670a4562011-04-04 23:39:08 +00004176defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4177defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4178defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4179defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004180
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004181//===----------------------------------------------------------------------===//
4182// Move between coprocessor and ARM core register -- for disassembly only
4183//
4184
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004185class MovRCopro<string opc, bit direction, dag oops, dag iops,
4186 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004187 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004188 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004189 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004190 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004191
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004192 bits<4> Rt;
4193 bits<4> cop;
4194 bits<3> opc1;
4195 bits<3> opc2;
4196 bits<4> CRm;
4197 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004198
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004199 let Inst{15-12} = Rt;
4200 let Inst{11-8} = cop;
4201 let Inst{23-21} = opc1;
4202 let Inst{7-5} = opc2;
4203 let Inst{3-0} = CRm;
4204 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004205}
4206
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004207def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004208 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004209 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4210 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004211 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4212 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004213def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004214 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004215 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4216 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004217
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004218def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4219 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4220
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004221class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4222 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004223 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004224 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004225 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004226 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004227 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004228
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004229 bits<4> Rt;
4230 bits<4> cop;
4231 bits<3> opc1;
4232 bits<3> opc2;
4233 bits<4> CRm;
4234 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004235
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004236 let Inst{15-12} = Rt;
4237 let Inst{11-8} = cop;
4238 let Inst{23-21} = opc1;
4239 let Inst{7-5} = opc2;
4240 let Inst{3-0} = CRm;
4241 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004242}
4243
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004244def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004245 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004246 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4247 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004248 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4249 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004250def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004251 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004252 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4253 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004254
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004255def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4256 imm:$CRm, imm:$opc2),
4257 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4258
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004259class MovRRCopro<string opc, bit direction,
4260 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004261 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004262 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004263 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004264 let Inst{23-21} = 0b010;
4265 let Inst{20} = direction;
4266
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004267 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004268 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004269 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004270 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004271 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004272
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004273 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004274 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004275 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004276 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004277 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004278}
4279
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004280def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4281 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4282 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004283def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4284
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004285class MovRRCopro2<string opc, bit direction,
4286 list<dag> pattern = [/* For disassembly only */]>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004287 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004288 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4289 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004290 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004291 let Inst{23-21} = 0b010;
4292 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004293
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004294 bits<4> Rt;
4295 bits<4> Rt2;
4296 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004297 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004298 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004299
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004300 let Inst{15-12} = Rt;
4301 let Inst{19-16} = Rt2;
4302 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004303 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004304 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004305}
4306
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004307def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4308 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4309 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004310def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004311
Johnny Chenb98e1602010-02-12 18:55:33 +00004312//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004313// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004314//
4315
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004316// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004317def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4318 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004319 bits<4> Rd;
4320 let Inst{23-16} = 0b00001111;
4321 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004322 let Inst{7-4} = 0b0000;
4323}
4324
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004325def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4326
4327def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4328 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004329 bits<4> Rd;
4330 let Inst{23-16} = 0b01001111;
4331 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004332 let Inst{7-4} = 0b0000;
4333}
4334
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004335// Move from ARM core register to Special Register
4336//
4337// No need to have both system and application versions, the encodings are the
4338// same and the assembly parser has no way to distinguish between them. The mask
4339// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4340// the mask with the fields to be accessed in the special register.
4341def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004342 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004343 bits<5> mask;
4344 bits<4> Rn;
4345
4346 let Inst{23} = 0;
4347 let Inst{22} = mask{4}; // R bit
4348 let Inst{21-20} = 0b10;
4349 let Inst{19-16} = mask{3-0};
4350 let Inst{15-12} = 0b1111;
4351 let Inst{11-4} = 0b00000000;
4352 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004353}
4354
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004355def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004356 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004357 bits<5> mask;
4358 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004359
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004360 let Inst{23} = 0;
4361 let Inst{22} = mask{4}; // R bit
4362 let Inst{21-20} = 0b10;
4363 let Inst{19-16} = mask{3-0};
4364 let Inst{15-12} = 0b1111;
4365 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004366}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004367
4368//===----------------------------------------------------------------------===//
4369// TLS Instructions
4370//
4371
4372// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004373// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004374// complete with fixup for the aeabi_read_tp function.
4375let isCall = 1,
4376 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4377 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4378 [(set R0, ARMthread_pointer)]>;
4379}
4380
4381//===----------------------------------------------------------------------===//
4382// SJLJ Exception handling intrinsics
4383// eh_sjlj_setjmp() is an instruction sequence to store the return
4384// address and save #0 in R0 for the non-longjmp case.
4385// Since by its nature we may be coming from some other function to get
4386// here, and we're using the stack frame for the containing function to
4387// save/restore registers, we can't keep anything live in regs across
4388// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004389// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004390// except for our own input by listing the relevant registers in Defs. By
4391// doing so, we also cause the prologue/epilogue code to actively preserve
4392// all of the callee-saved resgisters, which is exactly what we want.
4393// A constant value is passed in $val, and we use the location as a scratch.
4394//
4395// These are pseudo-instructions and are lowered to individual MC-insts, so
4396// no encoding information is necessary.
4397let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004398 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004399 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004400 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4401 NoItinerary,
4402 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4403 Requires<[IsARM, HasVFP2]>;
4404}
4405
4406let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004407 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004408 hasSideEffects = 1, isBarrier = 1 in {
4409 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4410 NoItinerary,
4411 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4412 Requires<[IsARM, NoVFP]>;
4413}
4414
4415// FIXME: Non-Darwin version(s)
4416let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4417 Defs = [ R7, LR, SP ] in {
4418def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4419 NoItinerary,
4420 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4421 Requires<[IsARM, IsDarwin]>;
4422}
4423
4424// eh.sjlj.dispatchsetup pseudo-instruction.
4425// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4426// handled when the pseudo is expanded (which happens before any passes
4427// that need the instruction size).
4428let isBarrier = 1, hasSideEffects = 1 in
4429def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004430 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4431 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004432 Requires<[IsDarwin]>;
4433
4434//===----------------------------------------------------------------------===//
4435// Non-Instruction Patterns
4436//
4437
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004438// ARMv4 indirect branch using (MOVr PC, dst)
4439let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4440 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004441 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004442 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4443 Requires<[IsARM, NoV4T]>;
4444
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004445// Large immediate handling.
4446
4447// 32-bit immediate using two piece so_imms or movw + movt.
4448// This is a single pseudo instruction, the benefit is that it can be remat'd
4449// as a single unit instead of having to handle reg inputs.
4450// FIXME: Remove this when we can do generalized remat.
4451let isReMaterializable = 1, isMoveImm = 1 in
4452def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4453 [(set GPR:$dst, (arm_i32imm:$src))]>,
4454 Requires<[IsARM]>;
4455
4456// Pseudo instruction that combines movw + movt + add pc (if PIC).
4457// It also makes it possible to rematerialize the instructions.
4458// FIXME: Remove this when we can do generalized remat and when machine licm
4459// can properly the instructions.
4460let isReMaterializable = 1 in {
4461def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4462 IIC_iMOVix2addpc,
4463 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4464 Requires<[IsARM, UseMovt]>;
4465
4466def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4467 IIC_iMOVix2,
4468 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4469 Requires<[IsARM, UseMovt]>;
4470
4471let AddedComplexity = 10 in
4472def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4473 IIC_iMOVix2ld,
4474 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4475 Requires<[IsARM, UseMovt]>;
4476} // isReMaterializable
4477
4478// ConstantPool, GlobalAddress, and JumpTable
4479def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4480 Requires<[IsARM, DontUseMovt]>;
4481def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4482def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4483 Requires<[IsARM, UseMovt]>;
4484def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4485 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4486
4487// TODO: add,sub,and, 3-instr forms?
4488
4489// Tail calls
4490def : ARMPat<(ARMtcret tcGPR:$dst),
4491 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4492
4493def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4494 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4495
4496def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4497 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4498
4499def : ARMPat<(ARMtcret tcGPR:$dst),
4500 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4501
4502def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4503 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4504
4505def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4506 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4507
4508// Direct calls
4509def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4510 Requires<[IsARM, IsNotDarwin]>;
4511def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4512 Requires<[IsARM, IsDarwin]>;
4513
4514// zextload i1 -> zextload i8
4515def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4516def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4517
4518// extload -> zextload
4519def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4520def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4521def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4522def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4523
4524def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4525
4526def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4527def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4528
4529// smul* and smla*
4530def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4531 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4532 (SMULBB GPR:$a, GPR:$b)>;
4533def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4534 (SMULBB GPR:$a, GPR:$b)>;
4535def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4536 (sra GPR:$b, (i32 16))),
4537 (SMULBT GPR:$a, GPR:$b)>;
4538def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4539 (SMULBT GPR:$a, GPR:$b)>;
4540def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4541 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4542 (SMULTB GPR:$a, GPR:$b)>;
4543def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4544 (SMULTB GPR:$a, GPR:$b)>;
4545def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4546 (i32 16)),
4547 (SMULWB GPR:$a, GPR:$b)>;
4548def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4549 (SMULWB GPR:$a, GPR:$b)>;
4550
4551def : ARMV5TEPat<(add GPR:$acc,
4552 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4553 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4554 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4555def : ARMV5TEPat<(add GPR:$acc,
4556 (mul sext_16_node:$a, sext_16_node:$b)),
4557 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4558def : ARMV5TEPat<(add GPR:$acc,
4559 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4560 (sra GPR:$b, (i32 16)))),
4561 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4562def : ARMV5TEPat<(add GPR:$acc,
4563 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4564 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4565def : ARMV5TEPat<(add GPR:$acc,
4566 (mul (sra GPR:$a, (i32 16)),
4567 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4568 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4569def : ARMV5TEPat<(add GPR:$acc,
4570 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4571 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4572def : ARMV5TEPat<(add GPR:$acc,
4573 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4574 (i32 16))),
4575 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4576def : ARMV5TEPat<(add GPR:$acc,
4577 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4578 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4579
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004580
4581// Pre-v7 uses MCR for synchronization barriers.
4582def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4583 Requires<[IsARM, HasV6]>;
4584
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004585// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004586let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004587def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4588def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004589def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004590def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4591 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4592def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4593 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4594}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004595
4596def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4597def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004598
Owen Anderson33e57512011-08-10 00:03:03 +00004599def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4600 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4601def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4602 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004603
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004604//===----------------------------------------------------------------------===//
4605// Thumb Support
4606//
4607
4608include "ARMInstrThumb.td"
4609
4610//===----------------------------------------------------------------------===//
4611// Thumb2 Support
4612//
4613
4614include "ARMInstrThumb2.td"
4615
4616//===----------------------------------------------------------------------===//
4617// Floating Point Support
4618//
4619
4620include "ARMInstrVFP.td"
4621
4622//===----------------------------------------------------------------------===//
4623// Advanced SIMD (NEON) Support
4624//
4625
4626include "ARMInstrNEON.td"
4627
Jim Grosbachc83d5042011-07-14 19:47:47 +00004628//===----------------------------------------------------------------------===//
4629// Assembler aliases
4630//
4631
4632// Memory barriers
4633def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4634def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4635def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4636
4637// System instructions
4638def : MnemonicAlias<"swi", "svc">;
4639
4640// Load / Store Multiple
4641def : MnemonicAlias<"ldmfd", "ldm">;
4642def : MnemonicAlias<"ldmia", "ldm">;
4643def : MnemonicAlias<"stmfd", "stmdb">;
4644def : MnemonicAlias<"stmia", "stm">;
4645def : MnemonicAlias<"stmea", "stm">;
4646
Jim Grosbachf6c05252011-07-21 17:23:04 +00004647// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4648// shift amount is zero (i.e., unspecified).
4649def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4650 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4651def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4652 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004653
4654// PUSH/POP aliases for STM/LDM
4655def : InstAlias<"push${p} $regs",
4656 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4657def : InstAlias<"pop${p} $regs",
4658 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004659
4660// RSB two-operand forms (optional explicit destination operand)
4661def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4662 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4663 Requires<[IsARM]>;
4664def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4665 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4666 Requires<[IsARM]>;
4667def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4668 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4669 cc_out:$s)>, Requires<[IsARM]>;
4670def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4671 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4672 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004673// RSC two-operand forms (optional explicit destination operand)
4674def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4675 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4676 Requires<[IsARM]>;
4677def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4678 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4679 Requires<[IsARM]>;
4680def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4681 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4682 cc_out:$s)>, Requires<[IsARM]>;
4683def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4684 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4685 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004686
Jim Grosbachaddec772011-07-27 22:34:17 +00004687// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004688def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004689 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004690def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004691 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004692
4693
4694// Extend instruction optional rotate operand.
4695def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004696 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004697def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004698 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004699def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004700 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4701def : InstAlias<"sxtb${p} $Rd, $Rm",
4702 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4703def : InstAlias<"sxtb16${p} $Rd, $Rm",
4704 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4705def : InstAlias<"sxth${p} $Rd, $Rm",
4706 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004707
4708def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004709 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004710def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004711 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004712def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004713 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4714def : InstAlias<"uxtb${p} $Rd, $Rm",
4715 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4716def : InstAlias<"uxtb16${p} $Rd, $Rm",
4717 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4718def : InstAlias<"uxth${p} $Rd, $Rm",
4719 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004720
4721
4722// RFE aliases
4723def : MnemonicAlias<"rfefa", "rfeda">;
4724def : MnemonicAlias<"rfeea", "rfedb">;
4725def : MnemonicAlias<"rfefd", "rfeia">;
4726def : MnemonicAlias<"rfeed", "rfeib">;
4727def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004728
4729// SRS aliases
4730def : MnemonicAlias<"srsfa", "srsda">;
4731def : MnemonicAlias<"srsea", "srsdb">;
4732def : MnemonicAlias<"srsfd", "srsia">;
4733def : MnemonicAlias<"srsed", "srsib">;
4734def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004735
4736// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4737// Note that the write-back output register is a dummy operand for MC (it's
4738// only meaningful for codegen), so we just pass zero here.
4739// FIXME: tblgen not cooperating with argument conversions.
4740//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4741// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4742//def : InstAlias<"ldrht${p} $Rt, $addr",
4743// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4744//def : InstAlias<"ldrsht${p} $Rt, $addr",
4745// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;