blob: 1377928355da6f0a1634567867c9df4ee7c6fd49 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Bill Wendling61512ba2011-05-11 01:11:55 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbache4ad3872010-10-19 23:27:08 +000062
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +000065def SDT_ARMPREFETCH : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
66 SDTCisInt<1>]>;
67
Dale Johannesen51e28e62010-06-03 21:09:53 +000068def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
69
Jim Grosbach469bbdb2010-07-16 23:05:05 +000070def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
71 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
72
Evan Chenga8e29892007-01-19 07:51:42 +000073// Node definitions.
74def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000075def ARMWrapperDYN : SDNode<"ARMISD::WrapperDYN", SDTIntUnaryOp>;
Evan Cheng9fe20092011-01-20 08:34:58 +000076def ARMWrapperPIC : SDNode<"ARMISD::WrapperPIC", SDTIntUnaryOp>;
Evan Cheng53519f02011-01-21 18:55:51 +000077def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
Bill Wendlingc69107c2007-11-13 09:19:02 +000079def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000081def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000083
84def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000085 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000086 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000087def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000088 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000089 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000090def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000091 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000092 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000093
Chris Lattner48be23c2008-01-15 22:02:54 +000094def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +0000101 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000102
103def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
104 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000105def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
106 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000107
Evan Cheng218977b2010-07-13 19:27:42 +0000108def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
109 [SDNPHasChain]>;
110
Evan Chenga8e29892007-01-19 07:51:42 +0000111def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000113
David Goodwinc0309b42009-06-29 15:33:01 +0000114def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000115 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000116
Evan Chenga8e29892007-01-19 07:51:42 +0000117def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
118
Chris Lattner036609b2010-12-23 18:28:41 +0000119def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
120def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
121def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000122
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000123def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000124def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
125 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000126def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000127 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
128def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
129 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
130
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000131
Evan Cheng11db0682010-08-11 06:22:01 +0000132def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
133 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000134def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000135 [SDNPHasChain]>;
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +0000136def ARMPreload : SDNode<"ARMISD::PRELOAD", SDT_ARMPREFETCH,
Evan Chengdfed19f2010-11-03 06:34:55 +0000137 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000138
Evan Chengf609bb82010-01-19 00:44:15 +0000139def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
140
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000141def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000142 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000143
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000144
145def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
146
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000147//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000148// ARM Instruction Predicate Definitions.
149//
Evan Chengebdeeab2011-07-08 01:53:10 +0000150def HasV4T : Predicate<"Subtarget->hasV4TOps()">,
151 AssemblerPredicate<"HasV4TOps">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000152def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
153def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000154def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">,
155 AssemblerPredicate<"HasV5TEOps">;
156def HasV6 : Predicate<"Subtarget->hasV6Ops()">,
157 AssemblerPredicate<"HasV6Ops">;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000158def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000159def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">,
160 AssemblerPredicate<"HasV6T2Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000161def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000162def HasV7 : Predicate<"Subtarget->hasV7Ops()">,
163 AssemblerPredicate<"HasV7Ops">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000164def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000165def HasVFP2 : Predicate<"Subtarget->hasVFP2()">,
166 AssemblerPredicate<"FeatureVFP2">;
167def HasVFP3 : Predicate<"Subtarget->hasVFP3()">,
168 AssemblerPredicate<"FeatureVFP3">;
169def HasNEON : Predicate<"Subtarget->hasNEON()">,
170 AssemblerPredicate<"FeatureNEON">;
171def HasFP16 : Predicate<"Subtarget->hasFP16()">,
172 AssemblerPredicate<"FeatureFP16">;
173def HasDivide : Predicate<"Subtarget->hasDivide()">,
174 AssemblerPredicate<"FeatureHWDiv">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000175def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000176 AssemblerPredicate<"FeatureT2XtPk">;
Jim Grosbacha7603982011-07-01 21:12:19 +0000177def HasThumb2DSP : Predicate<"Subtarget->hasThumb2DSP()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000178 AssemblerPredicate<"FeatureDSPThumb2">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000179def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000180 AssemblerPredicate<"FeatureDB">;
Evan Chengdfed19f2010-11-03 06:34:55 +0000181def HasMP : Predicate<"Subtarget->hasMPExtension()">,
Evan Chengebdeeab2011-07-08 01:53:10 +0000182 AssemblerPredicate<"FeatureMP">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000183def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000184def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000185def IsThumb : Predicate<"Subtarget->isThumb()">,
186 AssemblerPredicate<"ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000187def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Evan Chengebdeeab2011-07-08 01:53:10 +0000188def IsThumb2 : Predicate<"Subtarget->isThumb2()">,
189 AssemblerPredicate<"ModeThumb,FeatureThumb2">;
190def IsARM : Predicate<"!Subtarget->isThumb()">,
191 AssemblerPredicate<"!ModeThumb">;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000192def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
193def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000195// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000196def UseMovt : Predicate<"Subtarget->useMovt()">;
197def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000198def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000199
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000200//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000201// ARM Flag Definitions.
202
203class RegConstraint<string C> {
204 string Constraints = C;
205}
206
207//===----------------------------------------------------------------------===//
208// ARM specific transformation functions and pattern fragments.
209//
210
Evan Chenga8e29892007-01-19 07:51:42 +0000211// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
212// so_imm_neg def below.
213def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000215}]>;
216
217// so_imm_not_XFORM - Return a so_imm value packed into the format described for
218// so_imm_not def below.
219def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000221}]>;
222
Evan Chenga8e29892007-01-19 07:51:42 +0000223/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
Eric Christopher8f232d32011-04-28 05:49:04 +0000224def imm1_15 : ImmLeaf<i32, [{
225 return (int32_t)Imm >= 1 && (int32_t)Imm < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000226}]>;
227
228/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
Eric Christopher8f232d32011-04-28 05:49:04 +0000229def imm16_31 : ImmLeaf<i32, [{
230 return (int32_t)Imm >= 16 && (int32_t)Imm < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000231}]>;
232
Jim Grosbach64171712010-02-16 21:07:46 +0000233def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000234 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000235 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000236 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000237
Evan Chenga2515702007-03-19 07:09:02 +0000238def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000239 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000240 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000241 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000242
243// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
244def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000245 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000246}]>;
247
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000248/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000249def hi16 : SDNodeXForm<imm, [{
250 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
251}]>;
252
253def lo16AllZero : PatLeaf<(i32 imm), [{
254 // Returns true if all low 16-bits are 0.
255 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000256}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000257
Jim Grosbach619e0d62011-07-13 19:24:09 +0000258/// imm0_65535 - An immediate is in the range [0.65535].
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000259def Imm0_65535AsmOperand: AsmOperandClass { let Name = "Imm0_65535"; }
Jim Grosbach619e0d62011-07-13 19:24:09 +0000260def imm0_65535 : Operand<i32>, ImmLeaf<i32, [{
Eric Christopher8f232d32011-04-28 05:49:04 +0000261 return Imm >= 0 && Imm < 65536;
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000262}]> {
263 let ParserMatchClass = Imm0_65535AsmOperand;
264}
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000265
Evan Cheng37f25d92008-08-28 23:39:26 +0000266class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
267class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000268
Jim Grosbach0a145f32010-02-16 20:17:57 +0000269/// adde and sube predicates - True based on whether the carry flag output
270/// will be needed or not.
271def adde_dead_carry :
272 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
273 [{return !N->hasAnyUseOfValue(1);}]>;
274def sube_dead_carry :
275 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
276 [{return !N->hasAnyUseOfValue(1);}]>;
277def adde_live_carry :
278 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
279 [{return N->hasAnyUseOfValue(1);}]>;
280def sube_live_carry :
281 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
282 [{return N->hasAnyUseOfValue(1);}]>;
283
Evan Chengc4af4632010-11-17 20:13:28 +0000284// An 'and' node with a single use.
285def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
286 return N->hasOneUse();
287}]>;
288
289// An 'xor' node with a single use.
290def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
291 return N->hasOneUse();
292}]>;
293
Evan Cheng48575f62010-12-05 22:04:16 +0000294// An 'fmul' node with a single use.
295def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
296 return N->hasOneUse();
297}]>;
298
299// An 'fadd' node which checks for single non-hazardous use.
300def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
301 return hasNoVMLxHazardUse(N);
302}]>;
303
304// An 'fsub' node which checks for single non-hazardous use.
305def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
306 return hasNoVMLxHazardUse(N);
307}]>;
308
Evan Chenga8e29892007-01-19 07:51:42 +0000309//===----------------------------------------------------------------------===//
310// Operand Definitions.
311//
312
313// Branch target.
Jason W Kim685c3502011-02-04 19:47:15 +0000314// FIXME: rename brtarget to t2_brtarget
Jim Grosbachc466b932010-11-11 18:04:49 +0000315def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000316 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000317 let OperandType = "OPERAND_PCREL";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000318 let DecoderMethod = "DecodeT2BROperand";
Jim Grosbachc466b932010-11-11 18:04:49 +0000319}
Evan Chenga8e29892007-01-19 07:51:42 +0000320
Jason W Kim685c3502011-02-04 19:47:15 +0000321// FIXME: get rid of this one?
Owen Andersonc2666002010-12-13 19:31:11 +0000322def uncondbrtarget : Operand<OtherVT> {
323 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000324 let OperandType = "OPERAND_PCREL";
Owen Andersonc2666002010-12-13 19:31:11 +0000325}
326
Jason W Kim685c3502011-02-04 19:47:15 +0000327// Branch target for ARM. Handles conditional/unconditional
328def br_target : Operand<OtherVT> {
329 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000330 let OperandType = "OPERAND_PCREL";
Jason W Kim685c3502011-02-04 19:47:15 +0000331}
332
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000333// Call target.
Jason W Kim685c3502011-02-04 19:47:15 +0000334// FIXME: rename bltarget to t2_bl_target?
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000335def bltarget : Operand<i32> {
336 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000337 let EncoderMethod = "getBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000338 let OperandType = "OPERAND_PCREL";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000339}
340
Jason W Kim685c3502011-02-04 19:47:15 +0000341// Call target for ARM. Handles conditional/unconditional
342// FIXME: rename bl_target to t2_bltarget?
343def bl_target : Operand<i32> {
344 // Encoded the same as branch targets.
345 let EncoderMethod = "getARMBranchTargetOpValue";
Benjamin Kramer3be41b72011-07-14 21:47:22 +0000346 let OperandType = "OPERAND_PCREL";
Owen Andersonfd9085d2011-08-10 17:38:05 +0000347 let DecoderMethod = "DecodeBLTargetOperand";
Jason W Kim685c3502011-02-04 19:47:15 +0000348}
349
350
Evan Chenga8e29892007-01-19 07:51:42 +0000351// A list of registers separated by comma. Used by load/store multiple.
Jim Grosbach1610a702011-07-25 20:06:30 +0000352def RegListAsmOperand : AsmOperandClass { let Name = "RegList"; }
Bill Wendling04863d02010-11-13 10:40:19 +0000353def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000354 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000355 let ParserMatchClass = RegListAsmOperand;
356 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000357 let DecoderMethod = "DecodeRegListOperand";
Bill Wendling04863d02010-11-13 10:40:19 +0000358}
359
Jim Grosbach1610a702011-07-25 20:06:30 +0000360def DPRRegListAsmOperand : AsmOperandClass { let Name = "DPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000361def dpr_reglist : Operand<i32> {
362 let EncoderMethod = "getRegisterListOpValue";
363 let ParserMatchClass = DPRRegListAsmOperand;
364 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000365 let DecoderMethod = "DecodeDPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000366}
367
Jim Grosbach1610a702011-07-25 20:06:30 +0000368def SPRRegListAsmOperand : AsmOperandClass { let Name = "SPRRegList"; }
Bill Wendling0f630752010-11-17 04:32:08 +0000369def spr_reglist : Operand<i32> {
370 let EncoderMethod = "getRegisterListOpValue";
371 let ParserMatchClass = SPRRegListAsmOperand;
372 let PrintMethod = "printRegisterList";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000373 let DecoderMethod = "DecodeSPRRegListOperand";
Bill Wendling0f630752010-11-17 04:32:08 +0000374}
375
Evan Chenga8e29892007-01-19 07:51:42 +0000376// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
377def cpinst_operand : Operand<i32> {
378 let PrintMethod = "printCPInstOperand";
379}
380
Evan Chenga8e29892007-01-19 07:51:42 +0000381// Local PC labels.
382def pclabel : Operand<i32> {
383 let PrintMethod = "printPCLabel";
384}
385
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000386// ADR instruction labels.
387def adrlabel : Operand<i32> {
388 let EncoderMethod = "getAdrLabelOpValue";
389}
390
Owen Anderson498ec202010-10-27 22:49:00 +0000391def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000392 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000393 let DecoderMethod = "DecodeVCVTImmOperand";
Owen Anderson498ec202010-10-27 22:49:00 +0000394}
395
Jim Grosbachb35ad412010-10-13 19:56:10 +0000396// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000397def rot_imm_XFORM: SDNodeXForm<imm, [{
398 switch (N->getZExtValue()){
399 default: assert(0);
400 case 0: return CurDAG->getTargetConstant(0, MVT::i32);
401 case 8: return CurDAG->getTargetConstant(1, MVT::i32);
402 case 16: return CurDAG->getTargetConstant(2, MVT::i32);
403 case 24: return CurDAG->getTargetConstant(3, MVT::i32);
404 }
405}]>;
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000406def RotImmAsmOperand : AsmOperandClass {
407 let Name = "RotImm";
408 let ParserMethod = "parseRotImm";
409}
Jim Grosbach85bfd3b2011-07-26 21:28:43 +0000410def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
411 int32_t v = N->getZExtValue();
412 return v == 8 || v == 16 || v == 24; }],
413 rot_imm_XFORM> {
414 let PrintMethod = "printRotImmOperand";
Jim Grosbach7e1547e2011-07-27 20:15:40 +0000415 let ParserMatchClass = RotImmAsmOperand;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000416}
417
Bob Wilson22f5dc72010-08-16 18:27:34 +0000418// shift_imm: An integer that encodes a shift amount and the type of shift
Jim Grosbach580f4a92011-07-25 22:20:28 +0000419// (asr or lsl). The 6-bit immediate encodes as:
420// {5} 0 ==> lsl
421// 1 asr
422// {4-0} imm5 shift amount.
423// asr #32 encoded as imm5 == 0.
424def ShifterImmAsmOperand : AsmOperandClass {
425 let Name = "ShifterImm";
426 let ParserMethod = "parseShifterImm";
427}
Bob Wilson22f5dc72010-08-16 18:27:34 +0000428def shift_imm : Operand<i32> {
429 let PrintMethod = "printShiftImmOperand";
Jim Grosbach580f4a92011-07-25 22:20:28 +0000430 let ParserMatchClass = ShifterImmAsmOperand;
Bob Wilson22f5dc72010-08-16 18:27:34 +0000431}
432
Owen Anderson92a20222011-07-21 18:54:16 +0000433// shifter_operand operands: so_reg_reg, so_reg_imm, and so_imm.
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000434def ShiftedRegAsmOperand : AsmOperandClass { let Name = "RegShiftedReg"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000435def so_reg_reg : Operand<i32>, // reg reg imm
436 ComplexPattern<i32, 3, "SelectRegShifterOperand",
437 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000438 let EncoderMethod = "getSORegRegOpValue";
439 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000440 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache8606dc2011-07-13 17:50:29 +0000441 let ParserMatchClass = ShiftedRegAsmOperand;
Owen Andersonde317f42011-08-09 23:33:27 +0000442 let MIOperandInfo = (ops GPRnopc, GPRnopc, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000443}
Owen Anderson92a20222011-07-21 18:54:16 +0000444
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000445def ShiftedImmAsmOperand : AsmOperandClass { let Name = "RegShiftedImm"; }
Owen Anderson92a20222011-07-21 18:54:16 +0000446def so_reg_imm : Operand<i32>, // reg imm
Owen Anderson152d4a42011-07-21 23:38:37 +0000447 ComplexPattern<i32, 2, "SelectImmShifterOperand",
Owen Anderson92a20222011-07-21 18:54:16 +0000448 [shl, srl, sra, rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000449 let EncoderMethod = "getSORegImmOpValue";
450 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000451 let DecoderMethod = "DecodeSORegImmOperand";
Owen Anderson92a20222011-07-21 18:54:16 +0000452 let ParserMatchClass = ShiftedImmAsmOperand;
Jim Grosbache4616ac2011-07-25 21:04:58 +0000453 let MIOperandInfo = (ops GPR, i32imm);
Owen Anderson152d4a42011-07-21 23:38:37 +0000454}
455
456// FIXME: Does this need to be distinct from so_reg?
457def shift_so_reg_reg : Operand<i32>, // reg reg imm
458 ComplexPattern<i32, 3, "SelectShiftRegShifterOperand",
459 [shl,srl,sra,rotr]> {
460 let EncoderMethod = "getSORegRegOpValue";
461 let PrintMethod = "printSORegRegOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000462 let DecoderMethod = "DecodeSORegRegOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000463 let MIOperandInfo = (ops GPR, GPR, i32imm);
Owen Anderson92a20222011-07-21 18:54:16 +0000464}
465
Jim Grosbache8606dc2011-07-13 17:50:29 +0000466// FIXME: Does this need to be distinct from so_reg?
Owen Anderson152d4a42011-07-21 23:38:37 +0000467def shift_so_reg_imm : Operand<i32>, // reg reg imm
468 ComplexPattern<i32, 2, "SelectShiftImmShifterOperand",
Evan Chengf40deed2010-10-27 23:41:30 +0000469 [shl,srl,sra,rotr]> {
Owen Anderson152d4a42011-07-21 23:38:37 +0000470 let EncoderMethod = "getSORegImmOpValue";
471 let PrintMethod = "printSORegImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000472 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbache4616ac2011-07-25 21:04:58 +0000473 let MIOperandInfo = (ops GPR, i32imm);
Evan Chengf40deed2010-10-27 23:41:30 +0000474}
Evan Chenga8e29892007-01-19 07:51:42 +0000475
Owen Anderson152d4a42011-07-21 23:38:37 +0000476
Evan Chenga8e29892007-01-19 07:51:42 +0000477// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
Bob Wilson09989942011-02-07 17:43:06 +0000478// 8-bit immediate rotated by an arbitrary number of bits.
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000479def SOImmAsmOperand: AsmOperandClass { let Name = "ARMSOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +0000480def so_imm : Operand<i32>, ImmLeaf<i32, [{
481 return ARM_AM::getSOImmVal(Imm) != -1;
482 }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000483 let EncoderMethod = "getSOImmOpValue";
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000484 let ParserMatchClass = SOImmAsmOperand;
Owen Andersonfd9085d2011-08-10 17:38:05 +0000485 let DecoderMethod = "DecodeSOImmOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chengc70d1842007-03-20 08:11:30 +0000488// Break so_imm's up into two pieces. This handles immediates with up to 16
489// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
490// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000491def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000492 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000493}]>;
494
495/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
496///
497def arm_i32imm : PatLeaf<(imm), [{
498 if (Subtarget->hasV6T2Ops())
499 return true;
500 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
501}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000502
Jim Grosbachb2756af2011-08-01 21:55:12 +0000503/// imm0_7 predicate - Immediate in the range [0,7].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000504def Imm0_7AsmOperand: AsmOperandClass { let Name = "Imm0_7"; }
505def imm0_7 : Operand<i32>, ImmLeaf<i32, [{
506 return Imm >= 0 && Imm < 8;
507}]> {
508 let ParserMatchClass = Imm0_7AsmOperand;
509}
510
Jim Grosbachb2756af2011-08-01 21:55:12 +0000511/// imm0_15 predicate - Immediate in the range [0,15].
Jim Grosbach83ab0702011-07-13 22:01:08 +0000512def Imm0_15AsmOperand: AsmOperandClass { let Name = "Imm0_15"; }
513def imm0_15 : Operand<i32>, ImmLeaf<i32, [{
514 return Imm >= 0 && Imm < 16;
515}]> {
516 let ParserMatchClass = Imm0_15AsmOperand;
517}
518
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000519/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000520def Imm0_31AsmOperand: AsmOperandClass { let Name = "Imm0_31"; }
Eric Christopher8f232d32011-04-28 05:49:04 +0000521def imm0_31 : Operand<i32>, ImmLeaf<i32, [{
522 return Imm >= 0 && Imm < 32;
Jim Grosbach3d5ab362011-07-26 16:44:05 +0000523}]> {
524 let ParserMatchClass = Imm0_31AsmOperand;
525}
Evan Chenga8e29892007-01-19 07:51:42 +0000526
Jim Grosbach02c84602011-08-01 22:02:20 +0000527/// imm0_255 predicate - Immediate in the range [0,255].
528def Imm0_255AsmOperand : AsmOperandClass { let Name = "Imm0_255"; }
529def imm0_255 : Operand<i32>, ImmLeaf<i32, [{ return Imm >= 0 && Imm < 256; }]> {
530 let ParserMatchClass = Imm0_255AsmOperand;
531}
532
Jim Grosbachffa32252011-07-19 19:13:28 +0000533// imm0_65535_expr - For movt/movw - 16-bit immediate that can also reference
534// a relocatable expression.
Jason W Kim837caa92010-11-18 23:37:15 +0000535//
Jim Grosbachffa32252011-07-19 19:13:28 +0000536// FIXME: This really needs a Thumb version separate from the ARM version.
537// While the range is the same, and can thus use the same match class,
538// the encoding is different so it should have a different encoder method.
539def Imm0_65535ExprAsmOperand: AsmOperandClass { let Name = "Imm0_65535Expr"; }
540def imm0_65535_expr : Operand<i32> {
Evan Cheng75972122011-01-13 07:58:56 +0000541 let EncoderMethod = "getHiLo16ImmOpValue";
Jim Grosbachffa32252011-07-19 19:13:28 +0000542 let ParserMatchClass = Imm0_65535ExprAsmOperand;
Jason W Kim837caa92010-11-18 23:37:15 +0000543}
544
Jim Grosbached838482011-07-26 16:24:27 +0000545/// imm24b - True if the 32-bit immediate is encodable in 24 bits.
546def Imm24bitAsmOperand: AsmOperandClass { let Name = "Imm24bit"; }
547def imm24b : Operand<i32>, ImmLeaf<i32, [{
548 return Imm >= 0 && Imm <= 0xffffff;
549}]> {
550 let ParserMatchClass = Imm24bitAsmOperand;
551}
552
553
Evan Chenga9688c42010-12-11 04:11:38 +0000554/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
555/// e.g., 0xf000ffff
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000556def BitfieldAsmOperand : AsmOperandClass {
557 let Name = "Bitfield";
558 let ParserMethod = "parseBitfield";
559}
Evan Chenga9688c42010-12-11 04:11:38 +0000560def bf_inv_mask_imm : Operand<i32>,
561 PatLeaf<(imm), [{
562 return ARM::isBitFieldInvertedMask(N->getZExtValue());
563}] > {
564 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
565 let PrintMethod = "printBitfieldInvMaskImmOperand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000566 let DecoderMethod = "DecodeBitfieldMaskOperand";
Jim Grosbach293a2ee2011-07-28 21:34:26 +0000567 let ParserMatchClass = BitfieldAsmOperand;
Evan Chenga9688c42010-12-11 04:11:38 +0000568}
569
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000570/// lsb_pos_imm - position of the lsb bit, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000571def lsb_pos_imm : Operand<i32>, ImmLeaf<i32, [{
572 return isInt<5>(Imm);
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000573}]>;
574
575/// width_imm - number of bits to be copied, used by BFI4p and t2BFI4p
Eric Christopher8f232d32011-04-28 05:49:04 +0000576def width_imm : Operand<i32>, ImmLeaf<i32, [{
577 return Imm > 0 && Imm <= 32;
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +0000578}] > {
579 let EncoderMethod = "getMsbOpValue";
580}
581
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000582def imm1_32_XFORM: SDNodeXForm<imm, [{
583 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
584}]>;
585def Imm1_32AsmOperand: AsmOperandClass { let Name = "Imm1_32"; }
586def imm1_32 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 32; }],
587 imm1_32_XFORM> {
Jim Grosbachf4943352011-07-25 23:09:14 +0000588 let PrintMethod = "printImmPlusOneOperand";
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000589 let ParserMatchClass = Imm1_32AsmOperand;
Bruno Cardoso Lopes895c1e22011-05-31 03:33:27 +0000590}
591
Jim Grosbachf4943352011-07-25 23:09:14 +0000592def imm1_16_XFORM: SDNodeXForm<imm, [{
593 return CurDAG->getTargetConstant((int)N->getZExtValue() - 1, MVT::i32);
594}]>;
595def Imm1_16AsmOperand: AsmOperandClass { let Name = "Imm1_16"; }
596def imm1_16 : Operand<i32>, PatLeaf<(imm), [{ return Imm > 0 && Imm <= 16; }],
597 imm1_16_XFORM> {
598 let PrintMethod = "printImmPlusOneOperand";
599 let ParserMatchClass = Imm1_16AsmOperand;
600}
601
Evan Chenga8e29892007-01-19 07:51:42 +0000602// Define ARM specific addressing modes.
Jim Grosbach3e556122010-10-26 22:37:02 +0000603// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000604//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000605def MemImm12OffsetAsmOperand : AsmOperandClass { let Name = "MemImm12Offset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000606def addrmode_imm12 : Operand<i32>,
607 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000608 // 12-bit immediate operand. Note that instructions using this encode
609 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
610 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000611
Chris Lattner2ac19022010-11-15 05:19:05 +0000612 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000613 let PrintMethod = "printAddrModeImm12Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000614 let DecoderMethod = "DecodeAddrModeImm12Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000615 let ParserMatchClass = MemImm12OffsetAsmOperand;
Jim Grosbach3e556122010-10-26 22:37:02 +0000616 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000617}
Jim Grosbach3e556122010-10-26 22:37:02 +0000618// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000619//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000620def MemRegOffsetAsmOperand : AsmOperandClass { let Name = "MemRegOffset"; }
Jim Grosbach3e556122010-10-26 22:37:02 +0000621def ldst_so_reg : Operand<i32>,
622 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000623 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000624 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000625 let PrintMethod = "printAddrMode2Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000626 let DecoderMethod = "DecodeSORegMemOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000627 let ParserMatchClass = MemRegOffsetAsmOperand;
Owen Anderson2b7b2382011-08-11 18:55:42 +0000628 let MIOperandInfo = (ops GPR:$base, GPRnopc:$offsreg, i32imm:$shift);
Jim Grosbach82891622010-09-29 19:03:54 +0000629}
630
Jim Grosbach7ce05792011-08-03 23:50:40 +0000631// postidx_imm8 := +/- [0,255]
632//
633// 9 bit value:
634// {8} 1 is imm8 is non-negative. 0 otherwise.
635// {7-0} [0,255] imm8 value.
636def PostIdxImm8AsmOperand : AsmOperandClass { let Name = "PostIdxImm8"; }
637def postidx_imm8 : Operand<i32> {
638 let PrintMethod = "printPostIdxImm8Operand";
639 let ParserMatchClass = PostIdxImm8AsmOperand;
640 let MIOperandInfo = (ops i32imm);
641}
642
Owen Anderson154c41d2011-08-04 18:24:14 +0000643// postidx_imm8s4 := +/- [0,1020]
644//
645// 9 bit value:
646// {8} 1 is imm8 is non-negative. 0 otherwise.
647// {7-0} [0,255] imm8 value, scaled by 4.
648def postidx_imm8s4 : Operand<i32> {
649 let PrintMethod = "printPostIdxImm8s4Operand";
650 let MIOperandInfo = (ops i32imm);
651}
652
653
Jim Grosbach7ce05792011-08-03 23:50:40 +0000654// postidx_reg := +/- reg
655//
656def PostIdxRegAsmOperand : AsmOperandClass {
657 let Name = "PostIdxReg";
658 let ParserMethod = "parsePostIdxReg";
659}
660def postidx_reg : Operand<i32> {
661 let EncoderMethod = "getPostIdxRegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000662 let DecoderMethod = "DecodePostIdxReg";
Jim Grosbachca8c70b2011-08-05 15:48:21 +0000663 let PrintMethod = "printPostIdxRegOperand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000664 let ParserMatchClass = PostIdxRegAsmOperand;
665 let MIOperandInfo = (ops GPR, i32imm);
666}
667
668
Jim Grosbach3e556122010-10-26 22:37:02 +0000669// addrmode2 := reg +/- imm12
670// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000671//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000672// FIXME: addrmode2 should be refactored the rest of the way to always
673// use explicit imm vs. reg versions above (addrmode_imm12 and ldst_so_reg).
674def AddrMode2AsmOperand : AsmOperandClass { let Name = "AddrMode2"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000675def addrmode2 : Operand<i32>,
676 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000677 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000678 let PrintMethod = "printAddrMode2Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000679 let ParserMatchClass = AddrMode2AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000680 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
681}
682
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000683def PostIdxRegShiftedAsmOperand : AsmOperandClass {
684 let Name = "PostIdxRegShifted";
685 let ParserMethod = "parsePostIdxReg";
686}
Owen Anderson793e7962011-07-26 20:54:26 +0000687def am2offset_reg : Operand<i32>,
688 ComplexPattern<i32, 2, "SelectAddrMode2OffsetReg",
Chris Lattner52a261b2010-09-21 20:31:19 +0000689 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000690 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000691 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbachf4fa3d62011-08-05 21:28:30 +0000692 // When using this for assembly, it's always as a post-index offset.
693 let ParserMatchClass = PostIdxRegShiftedAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000694 let MIOperandInfo = (ops GPR, i32imm);
695}
696
Jim Grosbach039c2e12011-08-04 23:01:30 +0000697// FIXME: am2offset_imm should only need the immediate, not the GPR. Having
698// the GPR is purely vestigal at this point.
699def AM2OffsetImmAsmOperand : AsmOperandClass { let Name = "AM2OffsetImm"; }
Owen Anderson793e7962011-07-26 20:54:26 +0000700def am2offset_imm : Operand<i32>,
701 ComplexPattern<i32, 2, "SelectAddrMode2OffsetImm",
702 [], [SDNPWantRoot]> {
703 let EncoderMethod = "getAddrMode2OffsetOpValue";
704 let PrintMethod = "printAddrMode2OffsetOperand";
Jim Grosbach039c2e12011-08-04 23:01:30 +0000705 let ParserMatchClass = AM2OffsetImmAsmOperand;
Owen Anderson793e7962011-07-26 20:54:26 +0000706 let MIOperandInfo = (ops GPR, i32imm);
707}
708
709
Evan Chenga8e29892007-01-19 07:51:42 +0000710// addrmode3 := reg +/- reg
711// addrmode3 := reg +/- imm8
712//
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000713// FIXME: split into imm vs. reg versions.
714def AddrMode3AsmOperand : AsmOperandClass { let Name = "AddrMode3"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000715def addrmode3 : Operand<i32>,
716 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000717 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000718 let PrintMethod = "printAddrMode3Operand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000719 let ParserMatchClass = AddrMode3AsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000720 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
721}
722
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000723// FIXME: split into imm vs. reg versions.
724// FIXME: parser method to handle +/- register.
Jim Grosbach251bf252011-08-10 21:56:18 +0000725def AM3OffsetAsmOperand : AsmOperandClass {
726 let Name = "AM3Offset";
727 let ParserMethod = "parseAM3Offset";
728}
Evan Chenga8e29892007-01-19 07:51:42 +0000729def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000730 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
731 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000732 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000733 let PrintMethod = "printAddrMode3OffsetOperand";
Jim Grosbach2fd2b872011-08-10 20:29:19 +0000734 let ParserMatchClass = AM3OffsetAsmOperand;
Evan Chenga8e29892007-01-19 07:51:42 +0000735 let MIOperandInfo = (ops GPR, i32imm);
736}
737
Jim Grosbache6913602010-11-03 01:01:43 +0000738// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000739//
Jim Grosbache6913602010-11-03 01:01:43 +0000740def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000741 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000742 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000743}
744
745// addrmode5 := reg +/- imm8*4
746//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000747def AddrMode5AsmOperand : AsmOperandClass { let Name = "AddrMode5"; }
Evan Chenga8e29892007-01-19 07:51:42 +0000748def addrmode5 : Operand<i32>,
749 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
750 let PrintMethod = "printAddrMode5Operand";
Chris Lattner2ac19022010-11-15 05:19:05 +0000751 let EncoderMethod = "getAddrMode5OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000752 let DecoderMethod = "DecodeAddrMode5Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000753 let ParserMatchClass = AddrMode5AsmOperand;
754 let MIOperandInfo = (ops GPR:$base, i32imm);
Evan Chenga8e29892007-01-19 07:51:42 +0000755}
756
Bob Wilsond3a07652011-02-07 17:43:09 +0000757// addrmode6 := reg with optional alignment
Bob Wilson8b024a52009-07-01 23:16:05 +0000758//
759def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000760 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000761 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000762 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000763 let EncoderMethod = "getAddrMode6AddressOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000764 let DecoderMethod = "DecodeAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000765}
766
Bob Wilsonda525062011-02-25 06:42:42 +0000767def am6offset : Operand<i32>,
768 ComplexPattern<i32, 1, "SelectAddrMode6Offset",
769 [], [SDNPWantRoot]> {
Bob Wilson226036e2010-03-20 22:13:40 +0000770 let PrintMethod = "printAddrMode6OffsetOperand";
771 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000772 let EncoderMethod = "getAddrMode6OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000773 let DecoderMethod = "DecodeGPRRegisterClass";
Bob Wilson8b024a52009-07-01 23:16:05 +0000774}
775
Mon P Wang183c6272011-05-09 17:47:27 +0000776// Special version of addrmode6 to handle alignment encoding for VST1/VLD1
777// (single element from one lane) for size 32.
778def addrmode6oneL32 : Operand<i32>,
779 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
780 let PrintMethod = "printAddrMode6Operand";
781 let MIOperandInfo = (ops GPR:$addr, i32imm);
782 let EncoderMethod = "getAddrMode6OneLane32AddressOpValue";
783}
784
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000785// Special version of addrmode6 to handle alignment encoding for VLD-dup
786// instructions, specifically VLD4-dup.
787def addrmode6dup : Operand<i32>,
788 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
789 let PrintMethod = "printAddrMode6Operand";
790 let MIOperandInfo = (ops GPR:$addr, i32imm);
791 let EncoderMethod = "getAddrMode6DupAddressOpValue";
792}
793
Evan Chenga8e29892007-01-19 07:51:42 +0000794// addrmodepc := pc + reg
795//
796def addrmodepc : Operand<i32>,
797 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
798 let PrintMethod = "printAddrModePCOperand";
799 let MIOperandInfo = (ops GPR, i32imm);
800}
801
Jim Grosbache39389a2011-08-02 18:07:32 +0000802// addr_offset_none := reg
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000803//
Jim Grosbach7ce05792011-08-03 23:50:40 +0000804def MemNoOffsetAsmOperand : AsmOperandClass { let Name = "MemNoOffset"; }
Jim Grosbach19dec202011-08-05 20:35:44 +0000805def addr_offset_none : Operand<i32>,
806 ComplexPattern<i32, 1, "SelectAddrOffsetNone", []> {
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000807 let PrintMethod = "printAddrMode7Operand";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000808 let DecoderMethod = "DecodeAddrMode7Operand";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000809 let ParserMatchClass = MemNoOffsetAsmOperand;
810 let MIOperandInfo = (ops GPR:$base);
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000811}
812
Bob Wilson4f38b382009-08-21 21:58:55 +0000813def nohash_imm : Operand<i32> {
814 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000815}
816
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000817def CoprocNumAsmOperand : AsmOperandClass {
818 let Name = "CoprocNum";
Jim Grosbach43904292011-07-25 20:14:50 +0000819 let ParserMethod = "parseCoprocNumOperand";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000820}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000821def p_imm : Operand<i32> {
822 let PrintMethod = "printPImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000823 let ParserMatchClass = CoprocNumAsmOperand;
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000824 let DecoderMethod = "DecodeCoprocessor";
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000825}
826
Jim Grosbach1610a702011-07-25 20:06:30 +0000827def CoprocRegAsmOperand : AsmOperandClass {
828 let Name = "CoprocReg";
Jim Grosbach43904292011-07-25 20:14:50 +0000829 let ParserMethod = "parseCoprocRegOperand";
Jim Grosbach1610a702011-07-25 20:06:30 +0000830}
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000831def c_imm : Operand<i32> {
832 let PrintMethod = "printCImmediate";
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000833 let ParserMatchClass = CoprocRegAsmOperand;
Owen Andersone4e5e2a2011-01-13 21:46:02 +0000834}
835
Evan Chenga8e29892007-01-19 07:51:42 +0000836//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000837
Evan Cheng37f25d92008-08-28 23:39:26 +0000838include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000839
840//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000841// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000842//
843
Evan Cheng3924f782008-08-29 07:36:24 +0000844/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000845/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000846multiclass AsI1_bin_irs<bits<4> opcod, string opc,
847 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000848 PatFrag opnode, string baseOpc, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000849 // The register-immediate version is re-materializable. This is useful
850 // in particular for taking the address of a local.
851 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000852 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
853 iii, opc, "\t$Rd, $Rn, $imm",
854 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
855 bits<4> Rd;
856 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000857 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000858 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000859 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000860 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000861 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000862 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000863 }
Jim Grosbach62547262010-10-11 18:51:51 +0000864 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
865 iir, opc, "\t$Rd, $Rn, $Rm",
866 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000867 bits<4> Rd;
868 bits<4> Rn;
869 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000870 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000871 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000872 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000873 let Inst{15-12} = Rd;
874 let Inst{11-4} = 0b00000000;
875 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000876 }
Owen Anderson92a20222011-07-21 18:54:16 +0000877
878 def rsi : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000879 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbachef324d72010-10-12 23:53:58 +0000880 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000881 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000882 bits<4> Rd;
883 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000884 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000885 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000886 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000887 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000888 let Inst{11-5} = shift{11-5};
889 let Inst{4} = 0;
890 let Inst{3-0} = shift{3-0};
891 }
892
893 def rsr : AsI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000894 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000895 iis, opc, "\t$Rd, $Rn, $shift",
896 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
897 bits<4> Rd;
898 bits<4> Rn;
899 bits<12> shift;
900 let Inst{25} = 0;
901 let Inst{19-16} = Rn;
902 let Inst{15-12} = Rd;
903 let Inst{11-8} = shift{11-8};
904 let Inst{7} = 0;
905 let Inst{6-5} = shift{6-5};
906 let Inst{4} = 1;
907 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000908 }
Jim Grosbach0ff92202011-06-27 19:09:15 +0000909
910 // Assembly aliases for optional destination operand when it's the same
911 // as the source operand.
912 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
913 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
914 so_imm:$imm, pred:$p,
915 cc_out:$s)>,
916 Requires<[IsARM]>;
917 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
918 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
919 GPR:$Rm, pred:$p,
920 cc_out:$s)>,
921 Requires<[IsARM]>;
922 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +0000923 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
924 so_reg_imm:$shift, pred:$p,
Jim Grosbach0ff92202011-06-27 19:09:15 +0000925 cc_out:$s)>,
926 Requires<[IsARM]>;
Owen Anderson92a20222011-07-21 18:54:16 +0000927 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
928 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
929 so_reg_reg:$shift, pred:$p,
930 cc_out:$s)>,
931 Requires<[IsARM]>;
932
Evan Chenga8e29892007-01-19 07:51:42 +0000933}
934
Evan Cheng1e249e32009-06-25 20:59:23 +0000935/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000936/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000937let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000938multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
939 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
940 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000941 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
942 iii, opc, "\t$Rd, $Rn, $imm",
943 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
944 bits<4> Rd;
945 bits<4> Rn;
946 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000947 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000948 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000949 let Inst{19-16} = Rn;
950 let Inst{15-12} = Rd;
951 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000952 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000953 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
954 iir, opc, "\t$Rd, $Rn, $Rm",
955 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
956 bits<4> Rd;
957 bits<4> Rn;
958 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000959 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000960 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000961 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000962 let Inst{19-16} = Rn;
963 let Inst{15-12} = Rd;
964 let Inst{11-4} = 0b00000000;
965 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000966 }
Owen Anderson92a20222011-07-21 18:54:16 +0000967 def rsi : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000968 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm,
Jim Grosbach89c898f2010-10-13 00:50:27 +0000969 iis, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +0000970 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000971 bits<4> Rd;
972 bits<4> Rn;
973 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000974 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000975 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000976 let Inst{19-16} = Rn;
977 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +0000978 let Inst{11-5} = shift{11-5};
979 let Inst{4} = 0;
980 let Inst{3-0} = shift{3-0};
981 }
982
983 def rsr : AI1<opcod, (outs GPR:$Rd),
Owen Anderson152d4a42011-07-21 23:38:37 +0000984 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm,
Owen Anderson92a20222011-07-21 18:54:16 +0000985 iis, opc, "\t$Rd, $Rn, $shift",
986 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]> {
987 bits<4> Rd;
988 bits<4> Rn;
989 bits<12> shift;
990 let Inst{25} = 0;
991 let Inst{20} = 1;
992 let Inst{19-16} = Rn;
993 let Inst{15-12} = Rd;
994 let Inst{11-8} = shift{11-8};
995 let Inst{7} = 0;
996 let Inst{6-5} = shift{6-5};
997 let Inst{4} = 1;
998 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +0000999 }
Evan Cheng071a2792007-09-11 19:55:27 +00001000}
Evan Chengc85e8322007-07-05 07:13:32 +00001001}
1002
1003/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +00001004/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +00001005/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +00001006let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +00001007multiclass AI1_cmp_irs<bits<4> opcod, string opc,
1008 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
1009 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001010 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
1011 opc, "\t$Rn, $imm",
1012 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001013 bits<4> Rn;
1014 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001015 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001016 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001017 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +00001018 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001019 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001020 }
1021 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
1022 opc, "\t$Rn, $Rm",
1023 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001024 bits<4> Rn;
1025 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +00001026 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +00001027 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +00001028 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001029 let Inst{19-16} = Rn;
1030 let Inst{15-12} = 0b0000;
1031 let Inst{11-4} = 0b00000000;
1032 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001033 }
Owen Anderson92a20222011-07-21 18:54:16 +00001034 def rsi : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001035 (ins GPR:$Rn, so_reg_imm:$shift), DPSoRegImmFrm, iis,
Jim Grosbach89c898f2010-10-13 00:50:27 +00001036 opc, "\t$Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001037 [(opnode GPR:$Rn, so_reg_imm:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +00001038 bits<4> Rn;
1039 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001040 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00001041 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +00001042 let Inst{19-16} = Rn;
1043 let Inst{15-12} = 0b0000;
Owen Anderson92a20222011-07-21 18:54:16 +00001044 let Inst{11-5} = shift{11-5};
1045 let Inst{4} = 0;
1046 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001047 }
Owen Anderson92a20222011-07-21 18:54:16 +00001048 def rsr : AI1<opcod, (outs),
Owen Anderson152d4a42011-07-21 23:38:37 +00001049 (ins GPR:$Rn, so_reg_reg:$shift), DPSoRegRegFrm, iis,
Owen Anderson92a20222011-07-21 18:54:16 +00001050 opc, "\t$Rn, $shift",
1051 [(opnode GPR:$Rn, so_reg_reg:$shift)]> {
1052 bits<4> Rn;
1053 bits<12> shift;
1054 let Inst{25} = 0;
1055 let Inst{20} = 1;
1056 let Inst{19-16} = Rn;
1057 let Inst{15-12} = 0b0000;
1058 let Inst{11-8} = shift{11-8};
1059 let Inst{7} = 0;
1060 let Inst{6-5} = shift{6-5};
1061 let Inst{4} = 1;
1062 let Inst{3-0} = shift{3-0};
1063 }
1064
Evan Cheng071a2792007-09-11 19:55:27 +00001065}
Evan Chenga8e29892007-01-19 07:51:42 +00001066}
1067
Evan Cheng576a3962010-09-25 00:49:35 +00001068/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001069/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +00001070/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001071class AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001072 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001073 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001074 [(set GPRnopc:$Rd, (opnode (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001075 Requires<[IsARM, HasV6]> {
1076 bits<4> Rd;
1077 bits<4> Rm;
1078 bits<2> rot;
1079 let Inst{19-16} = 0b1111;
1080 let Inst{15-12} = Rd;
1081 let Inst{11-10} = rot;
1082 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001083}
1084
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001085class AI_ext_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001086 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001087 IIC_iEXTr, opc, "\t$Rd, $Rm$rot", []>,
1088 Requires<[IsARM, HasV6]> {
1089 bits<2> rot;
1090 let Inst{19-16} = 0b1111;
1091 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001092}
1093
Evan Cheng576a3962010-09-25 00:49:35 +00001094/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +00001095/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001096class AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode>
Owen Anderson33e57512011-08-10 00:03:03 +00001097 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001098 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot",
Owen Anderson33e57512011-08-10 00:03:03 +00001099 [(set GPRnopc:$Rd, (opnode GPR:$Rn,
1100 (rotr GPRnopc:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001101 Requires<[IsARM, HasV6]> {
1102 bits<4> Rd;
1103 bits<4> Rm;
1104 bits<4> Rn;
1105 bits<2> rot;
1106 let Inst{19-16} = Rn;
1107 let Inst{15-12} = Rd;
1108 let Inst{11-10} = rot;
1109 let Inst{9-4} = 0b000111;
1110 let Inst{3-0} = Rm;
Evan Chenga8e29892007-01-19 07:51:42 +00001111}
1112
Jim Grosbach70327412011-07-27 17:48:13 +00001113class AI_exta_rrot_np<bits<8> opcod, string opc>
Owen Anderson33e57512011-08-10 00:03:03 +00001114 : AExtI<opcod, (outs GPRnopc:$Rd), (ins GPR:$Rn, GPRnopc:$Rm, rot_imm:$rot),
Jim Grosbach70327412011-07-27 17:48:13 +00001115 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm$rot", []>,
1116 Requires<[IsARM, HasV6]> {
1117 bits<4> Rn;
1118 bits<2> rot;
1119 let Inst{19-16} = Rn;
1120 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001121}
1122
Evan Cheng62674222009-06-25 23:34:10 +00001123/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
Evan Cheng8de898a2009-06-26 00:19:44 +00001124multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001125 string baseOpc, bit Commutable = 0> {
1126 let Uses = [CPSR] in {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001127 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
1128 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
1129 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001130 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001131 bits<4> Rd;
1132 bits<4> Rn;
1133 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001134 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001135 let Inst{15-12} = Rd;
1136 let Inst{19-16} = Rn;
1137 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +00001138 }
Jim Grosbach24989ec2010-10-13 18:00:52 +00001139 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
1140 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
1141 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001142 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001143 bits<4> Rd;
1144 bits<4> Rn;
1145 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +00001146 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +00001147 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001148 let isCommutable = Commutable;
1149 let Inst{3-0} = Rm;
1150 let Inst{15-12} = Rd;
1151 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +00001152 }
Owen Anderson92a20222011-07-21 18:54:16 +00001153 def rsi : AsI1<opcod, (outs GPR:$Rd),
1154 (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001155 DPSoRegImmFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001156 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00001157 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +00001158 bits<4> Rd;
1159 bits<4> Rn;
1160 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +00001161 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +00001162 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00001163 let Inst{15-12} = Rd;
1164 let Inst{11-5} = shift{11-5};
1165 let Inst{4} = 0;
1166 let Inst{3-0} = shift{3-0};
1167 }
1168 def rsr : AsI1<opcod, (outs GPR:$Rd),
1169 (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00001170 DPSoRegRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00001171 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>,
1172 Requires<[IsARM]> {
1173 bits<4> Rd;
1174 bits<4> Rn;
1175 bits<12> shift;
1176 let Inst{25} = 0;
1177 let Inst{19-16} = Rn;
1178 let Inst{15-12} = Rd;
1179 let Inst{11-8} = shift{11-8};
1180 let Inst{7} = 0;
1181 let Inst{6-5} = shift{6-5};
1182 let Inst{4} = 1;
1183 let Inst{3-0} = shift{3-0};
Evan Chengbc8a9452009-07-07 23:40:25 +00001184 }
Jim Grosbach37ee4642011-07-13 17:57:17 +00001185 }
1186 // Assembly aliases for optional destination operand when it's the same
1187 // as the source operand.
1188 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
1189 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPR:$Rdn, GPR:$Rdn,
1190 so_imm:$imm, pred:$p,
1191 cc_out:$s)>,
1192 Requires<[IsARM]>;
1193 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $Rm"),
1194 (!cast<Instruction>(!strconcat(baseOpc, "rr")) GPR:$Rdn, GPR:$Rdn,
1195 GPR:$Rm, pred:$p,
1196 cc_out:$s)>,
1197 Requires<[IsARM]>;
1198 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
Owen Anderson92a20222011-07-21 18:54:16 +00001199 (!cast<Instruction>(!strconcat(baseOpc, "rsi")) GPR:$Rdn, GPR:$Rdn,
1200 so_reg_imm:$shift, pred:$p,
1201 cc_out:$s)>,
1202 Requires<[IsARM]>;
1203 def : InstAlias<!strconcat(opc, "${s}${p} $Rdn, $shift"),
1204 (!cast<Instruction>(!strconcat(baseOpc, "rsr")) GPR:$Rdn, GPR:$Rdn,
1205 so_reg_reg:$shift, pred:$p,
Jim Grosbach37ee4642011-07-13 17:57:17 +00001206 cc_out:$s)>,
1207 Requires<[IsARM]>;
Owen Anderson78a54692011-04-11 20:12:19 +00001208}
1209
Jim Grosbache5165492009-11-09 00:11:35 +00001210// Carry setting variants
Owen Andersonb48c7912011-04-05 23:55:28 +00001211// NOTE: CPSR def omitted because it will be handled by the custom inserter.
1212let usesCustomInserter = 1 in {
Owen Anderson76706012011-04-05 21:48:57 +00001213multiclass AI1_adde_sube_s_irs<PatFrag opnode, bit Commutable = 0> {
Andrew Trick1c3af772011-04-23 03:55:32 +00001214 def ri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00001215 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00001216 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>;
Andrew Trick1c3af772011-04-23 03:55:32 +00001217 def rr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Owen Anderson16884412011-07-13 23:22:26 +00001218 4, IIC_iALUr,
Owen Anderson78a54692011-04-11 20:12:19 +00001219 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
1220 let isCommutable = Commutable;
1221 }
Owen Anderson92a20222011-07-21 18:54:16 +00001222 def rsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00001223 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00001224 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_imm:$shift))]>;
1225 def rsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
1226 4, IIC_iALUsr,
1227 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg_reg:$shift))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001228}
Evan Chengc85e8322007-07-05 07:13:32 +00001229}
1230
Jim Grosbach3e556122010-10-26 22:37:02 +00001231let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001232multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +00001233 InstrItinClass iir, PatFrag opnode> {
1234 // Note: We use the complex addrmode_imm12 rather than just an input
1235 // GPR and a constrained immediate so that we can use this to match
1236 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001237 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +00001238 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1239 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001240 bits<4> Rt;
1241 bits<17> addr;
1242 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1243 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +00001244 let Inst{15-12} = Rt;
1245 let Inst{11-0} = addr{11-0}; // imm12
1246 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001247 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +00001248 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1249 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001250 bits<4> Rt;
1251 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001252 let shift{4} = 0; // Inst{4} = 0
Bill Wendling92b5a2e2010-11-03 01:49:29 +00001253 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1254 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001255 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +00001256 let Inst{11-0} = shift{11-0};
1257 }
1258}
1259}
1260
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001261let canFoldAsLoad = 1, isReMaterializable = 1 in {
1262multiclass AI_ldr1nopc<bit isByte, string opc, InstrItinClass iii,
1263 InstrItinClass iir, PatFrag opnode> {
1264 // Note: We use the complex addrmode_imm12 rather than just an input
1265 // GPR and a constrained immediate so that we can use this to match
1266 // frame index references and avoid matching constant pool references.
1267 def i12: AI2ldst<0b010, 1, isByte, (outs GPRnopc:$Rt), (ins addrmode_imm12:$addr),
1268 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
1269 [(set GPRnopc:$Rt, (opnode addrmode_imm12:$addr))]> {
1270 bits<4> Rt;
1271 bits<17> addr;
1272 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1273 let Inst{19-16} = addr{16-13}; // Rn
1274 let Inst{15-12} = Rt;
1275 let Inst{11-0} = addr{11-0}; // imm12
1276 }
1277 def rs : AI2ldst<0b011, 1, isByte, (outs GPRnopc:$Rt), (ins ldst_so_reg:$shift),
1278 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
1279 [(set GPRnopc:$Rt, (opnode ldst_so_reg:$shift))]> {
1280 bits<4> Rt;
1281 bits<17> shift;
1282 let shift{4} = 0; // Inst{4} = 0
1283 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1284 let Inst{19-16} = shift{16-13}; // Rn
1285 let Inst{15-12} = Rt;
1286 let Inst{11-0} = shift{11-0};
1287 }
1288}
1289}
1290
1291
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001292multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001293 InstrItinClass iir, PatFrag opnode> {
1294 // Note: We use the complex addrmode_imm12 rather than just an input
1295 // GPR and a constrained immediate so that we can use this to match
1296 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001297 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001298 (ins GPR:$Rt, addrmode_imm12:$addr),
1299 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1300 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
1301 bits<4> Rt;
1302 bits<17> addr;
1303 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1304 let Inst{19-16} = addr{16-13}; // Rn
1305 let Inst{15-12} = Rt;
1306 let Inst{11-0} = addr{11-0}; // imm12
1307 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001308 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001309 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1310 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
1311 bits<4> Rt;
1312 bits<17> shift;
Johnny Chena52d7da2011-03-31 19:28:35 +00001313 let shift{4} = 0; // Inst{4} = 0
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001314 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1315 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +00001316 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001317 let Inst{11-0} = shift{11-0};
1318 }
1319}
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001320
1321multiclass AI_str1nopc<bit isByte, string opc, InstrItinClass iii,
1322 InstrItinClass iir, PatFrag opnode> {
1323 // Note: We use the complex addrmode_imm12 rather than just an input
1324 // GPR and a constrained immediate so that we can use this to match
1325 // frame index references and avoid matching constant pool references.
1326 def i12 : AI2ldst<0b010, 0, isByte, (outs),
1327 (ins GPRnopc:$Rt, addrmode_imm12:$addr),
1328 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
1329 [(opnode GPRnopc:$Rt, addrmode_imm12:$addr)]> {
1330 bits<4> Rt;
1331 bits<17> addr;
1332 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1333 let Inst{19-16} = addr{16-13}; // Rn
1334 let Inst{15-12} = Rt;
1335 let Inst{11-0} = addr{11-0}; // imm12
1336 }
1337 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPRnopc:$Rt, ldst_so_reg:$shift),
1338 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
1339 [(opnode GPRnopc:$Rt, ldst_so_reg:$shift)]> {
1340 bits<4> Rt;
1341 bits<17> shift;
1342 let shift{4} = 0; // Inst{4} = 0
1343 let Inst{23} = shift{12}; // U (add = ('U' == 1))
1344 let Inst{19-16} = shift{16-13}; // Rn
1345 let Inst{15-12} = Rt;
1346 let Inst{11-0} = shift{11-0};
1347 }
1348}
1349
1350
Rafael Espindola15a6c3e2006-10-16 17:57:20 +00001351//===----------------------------------------------------------------------===//
1352// Instructions
1353//===----------------------------------------------------------------------===//
1354
Evan Chenga8e29892007-01-19 07:51:42 +00001355//===----------------------------------------------------------------------===//
1356// Miscellaneous Instructions.
1357//
Rafael Espindola6f602de2006-08-24 16:13:15 +00001358
Evan Chenga8e29892007-01-19 07:51:42 +00001359/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
1360/// the function. The first operand is the ID# for this instruction, the second
1361/// is the index into the MachineConstantPool that this is, the third is the
1362/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +00001363let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +00001364def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +00001365PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +00001366 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001367
Jim Grosbach4642ad32010-02-22 23:10:38 +00001368// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
1369// from removing one half of the matched pairs. That breaks PEI, which assumes
1370// these will always be in pairs, and asserts if it finds otherwise. Better way?
1371let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001372def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001373PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001374 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +00001375
Jim Grosbach64171712010-02-16 21:07:46 +00001376def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +00001377PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +00001378 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001379}
Rafael Espindola3c000bf2006-08-21 22:00:32 +00001380
Jim Grosbachd30970f2011-08-11 22:30:30 +00001381def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "", []>,
Johnny Chen85d5a892010-02-10 18:02:25 +00001382 Requires<[IsARM, HasV6T2]> {
1383 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001384 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +00001385 let Inst{7-0} = 0b00000000;
1386}
1387
Jim Grosbachd30970f2011-08-11 22:30:30 +00001388def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001389 Requires<[IsARM, HasV6T2]> {
1390 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001391 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001392 let Inst{7-0} = 0b00000001;
1393}
1394
Jim Grosbachd30970f2011-08-11 22:30:30 +00001395def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001396 Requires<[IsARM, HasV6T2]> {
1397 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001398 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001399 let Inst{7-0} = 0b00000010;
1400}
1401
Jim Grosbachd30970f2011-08-11 22:30:30 +00001402def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "", []>,
Johnny Chenf4d81052010-02-12 22:53:19 +00001403 Requires<[IsARM, HasV6T2]> {
1404 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001405 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001406 let Inst{7-0} = 0b00000011;
1407}
1408
Owen Anderson05b0c9f2011-08-11 21:50:56 +00001409def SEL : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, NoItinerary, "sel",
1410 "\t$Rd, $Rn, $Rm", []>, Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001411 bits<4> Rd;
1412 bits<4> Rn;
1413 bits<4> Rm;
1414 let Inst{3-0} = Rm;
1415 let Inst{15-12} = Rd;
1416 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001417 let Inst{27-20} = 0b01101000;
1418 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001419 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001420}
1421
Johnny Chenf4d81052010-02-12 22:53:19 +00001422def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
Jim Grosbach0fdf6cc2011-07-22 18:04:10 +00001423 []>, Requires<[IsARM, HasV6T2]> {
Johnny Chenf4d81052010-02-12 22:53:19 +00001424 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001425 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001426 let Inst{7-0} = 0b00000100;
1427}
1428
Johnny Chenc6f7b272010-02-11 18:12:29 +00001429// The i32imm operand $val can be used by a debugger to store more information
1430// about the breakpoint.
Jim Grosbach619e0d62011-07-13 19:24:09 +00001431def BKPT : AI<(outs), (ins imm0_65535:$val), MiscFrm, NoItinerary,
1432 "bkpt", "\t$val", []>, Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001433 bits<16> val;
1434 let Inst{3-0} = val{3-0};
1435 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001436 let Inst{27-20} = 0b00010010;
1437 let Inst{7-4} = 0b0111;
1438}
1439
Jim Grosbach96e24fa2011-07-29 17:36:04 +00001440// Change Processor State
1441// FIXME: We should use InstAlias to handle the optional operands.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001442class CPS<dag iops, string asm_ops>
1443 : AXI<(outs), iops, MiscFrm, NoItinerary, !strconcat("cps", asm_ops),
Jim Grosbachbd4562e2011-07-29 17:33:29 +00001444 []>, Requires<[IsARM]> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001445 bits<2> imod;
1446 bits<3> iflags;
1447 bits<5> mode;
1448 bit M;
1449
Johnny Chenb98e1602010-02-12 18:55:33 +00001450 let Inst{31-28} = 0b1111;
1451 let Inst{27-20} = 0b00010000;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001452 let Inst{19-18} = imod;
1453 let Inst{17} = M; // Enabled if mode is set;
1454 let Inst{16} = 0;
1455 let Inst{8-6} = iflags;
1456 let Inst{5} = 0;
1457 let Inst{4-0} = mode;
Johnny Chenb98e1602010-02-12 18:55:33 +00001458}
1459
Owen Anderson35008c22011-08-09 23:05:39 +00001460let DecoderMethod = "DecodeCPSInstruction" in {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001461let M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001462 def CPS3p : CPS<(ins imod_op:$imod, iflags_op:$iflags, imm0_31:$mode),
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001463 "$imod\t$iflags, $mode">;
1464let mode = 0, M = 0 in
1465 def CPS2p : CPS<(ins imod_op:$imod, iflags_op:$iflags), "$imod\t$iflags">;
1466
1467let imod = 0, iflags = 0, M = 1 in
Jim Grosbach33768db2011-07-29 20:02:39 +00001468 def CPS1p : CPS<(ins imm0_31:$mode), "\t$mode">;
Owen Anderson35008c22011-08-09 23:05:39 +00001469}
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001470
Johnny Chenb92a23f2010-02-21 04:42:01 +00001471// Preload signals the memory system of possible future data/instruction access.
Evan Cheng416941d2010-11-04 05:19:35 +00001472multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001473
Evan Chengdfed19f2010-11-03 06:34:55 +00001474 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001475 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001476 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001477 bits<4> Rt;
1478 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001479 let Inst{31-26} = 0b111101;
1480 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001481 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001482 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001483 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001484 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001485 let Inst{19-16} = addr{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001486 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001487 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001488 }
1489
Evan Chengdfed19f2010-11-03 06:34:55 +00001490 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001491 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001492 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001493 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001494 let Inst{31-26} = 0b111101;
1495 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001496 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001497 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001498 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001499 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001500 let Inst{19-16} = shift{16-13}; // Rn
Evan Chengc3a20ba2011-01-27 23:48:34 +00001501 let Inst{15-12} = 0b1111;
Jim Grosbachab682a22010-10-28 18:34:10 +00001502 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001503 }
1504}
1505
Evan Cheng416941d2010-11-04 05:19:35 +00001506defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1507defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1508defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001509
Jim Grosbach53a89d62011-07-22 17:46:13 +00001510def SETEND : AXI<(outs), (ins setend_op:$end), MiscFrm, NoItinerary,
Jim Grosbach6c1bb772011-07-22 16:59:04 +00001511 "setend\t$end", []>, Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001512 bits<1> end;
1513 let Inst{31-10} = 0b1111000100000001000000;
1514 let Inst{9} = end;
1515 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001516}
1517
Jim Grosbach6f9f8842011-07-13 22:59:38 +00001518def DBG : AI<(outs), (ins imm0_15:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
1519 []>, Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001520 bits<4> opt;
1521 let Inst{27-4} = 0b001100100000111100001111;
1522 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001523}
1524
Johnny Chenba6e0332010-02-11 17:14:31 +00001525// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001526let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001527def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001528 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001529 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001530 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001531}
1532
Evan Cheng12c3a532008-11-06 17:48:05 +00001533// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001534let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001535def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001536 4, IIC_iALUr,
Jim Grosbach6e422112010-11-29 23:48:41 +00001537 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001538
Evan Cheng325474e2008-01-07 23:56:57 +00001539let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001540def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001541 4, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001542 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001543
Jim Grosbach53694262010-11-18 01:15:56 +00001544def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001545 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001546 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001547
Jim Grosbach53694262010-11-18 01:15:56 +00001548def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001549 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001550 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001551
Jim Grosbach53694262010-11-18 01:15:56 +00001552def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001553 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001554 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001555
Jim Grosbach53694262010-11-18 01:15:56 +00001556def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001557 4, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001558 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001559}
Chris Lattner13c63102008-01-06 05:55:01 +00001560let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001561def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001562 4, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001563
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001564def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001565 4, IIC_iStore_bh_r, [(truncstorei16 GPR:$src,
Eric Christophera0f720f2011-01-15 00:25:09 +00001566 addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001567
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001568def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001569 4, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001570}
Evan Cheng12c3a532008-11-06 17:48:05 +00001571} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001572
Evan Chenge07715c2009-06-23 05:25:29 +00001573
1574// LEApcrel - Load a pc-relative address into a register without offending the
1575// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001576let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001577// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001578// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1579// know until then which form of the instruction will be used.
Johnny Chene6d69e72011-03-24 20:42:48 +00001580def ADR : AI1<{0,?,?,0}, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach70a09152011-07-28 16:33:54 +00001581 MiscFrm, IIC_iALUi, "adr", "\t$Rd, $label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001582 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001583 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001584 let Inst{27-25} = 0b001;
1585 let Inst{20} = 0;
1586 let Inst{19-16} = 0b1111;
1587 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001588 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001589}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001590def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001591 4, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001592
1593def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1594 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001595 4, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001596
Evan Chenga8e29892007-01-19 07:51:42 +00001597//===----------------------------------------------------------------------===//
1598// Control Flow Instructions.
1599//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001600
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001601let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1602 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001603 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001604 "bx", "\tlr", [(ARMretflag)]>,
1605 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001606 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001607 }
1608
1609 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001610 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001611 "mov", "\tpc, lr", [(ARMretflag)]>,
1612 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001613 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001614 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001615}
Rafael Espindola27185192006-09-29 21:20:16 +00001616
Bob Wilson04ea6e52009-10-28 00:37:03 +00001617// Indirect branches
1618let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001619 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001620 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001621 [(brind GPR:$dst)]>,
1622 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001623 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001624 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001625 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001626 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001627
Jim Grosbachd447ac62011-07-13 20:21:31 +00001628 def BX_pred : AI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br,
1629 "bx", "\t$dst", [/* pattern left blank */]>,
Johnny Chen75f42962011-05-22 17:51:04 +00001630 Requires<[IsARM, HasV4T]> {
1631 bits<4> dst;
1632 let Inst{27-4} = 0b000100101111111111110001;
1633 let Inst{3-0} = dst;
1634 }
Bob Wilson04ea6e52009-10-28 00:37:03 +00001635}
1636
Evan Cheng1e0eab12010-11-29 22:43:27 +00001637// All calls clobber the non-callee saved registers. SP is marked as
1638// a use to prevent stack-pointer assignments that appear immediately
1639// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001640let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001641 // On non-Darwin platforms R9 is callee-saved.
Jim Grosbach34e98e92011-03-12 00:51:00 +00001642 // FIXME: Do we really need a non-predicated version? If so, it should
1643 // at least be a pseudo instruction expanding to the predicated version
1644 // at MC lowering time.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001645 Defs = [R0, R1, R2, R3, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001646 Uses = [SP] in {
Jason W Kim685c3502011-02-04 19:47:15 +00001647 def BL : ABXI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001648 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001649 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001650 Requires<[IsARM, IsNotDarwin]> {
1651 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001652 bits<24> func;
1653 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001654 }
Evan Cheng277f0742007-06-19 21:05:09 +00001655
Jason W Kim685c3502011-02-04 19:47:15 +00001656 def BL_pred : ABI<0b1011, (outs), (ins bl_target:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001657 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001658 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001659 Requires<[IsARM, IsNotDarwin]> {
1660 bits<24> func;
1661 let Inst{23-0} = func;
1662 }
Evan Cheng277f0742007-06-19 21:05:09 +00001663
Evan Chenga8e29892007-01-19 07:51:42 +00001664 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001665 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001666 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001667 [(ARMcall GPR:$func)]>,
1668 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001669 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001670 let Inst{31-4} = 0b1110000100101111111111110011;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001671 let Inst{3-0} = func;
1672 }
1673
1674 def BLX_pred : AI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
1675 IIC_Br, "blx", "\t$func",
1676 [(ARMcall_pred GPR:$func)]>,
1677 Requires<[IsARM, HasV5T, IsNotDarwin]> {
1678 bits<4> func;
1679 let Inst{27-4} = 0b000100101111111111110011;
1680 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001681 }
1682
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001683 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001684 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001685 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001686 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001687 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001688
1689 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001690 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001691 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001692 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001693}
1694
David Goodwin1a8f36e2009-08-12 18:31:53 +00001695let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001696 // On Darwin R9 is call-clobbered.
1697 // R7 is marked as a use to prevent frame-pointer assignments from being
1698 // moved above / below calls.
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00001699 Defs = [R0, R1, R2, R3, R9, R12, LR, QQQQ0, QQQQ2, QQQQ3, CPSR, FPSCR],
Evan Cheng1e0eab12010-11-29 22:43:27 +00001700 Uses = [R7, SP] in {
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001701 def BLr9 : ARMPseudoExpand<(outs), (ins bl_target:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001702 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001703 [(ARMcall tglobaladdr:$func)], (BL bl_target:$func)>,
1704 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001705
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001706 def BLr9_pred : ARMPseudoExpand<(outs),
1707 (ins bl_target:$func, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001708 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001709 [(ARMcall_pred tglobaladdr:$func)],
1710 (BL_pred bl_target:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001711 Requires<[IsARM, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001712
1713 // ARMv5T and above
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001714 def BLXr9 : ARMPseudoExpand<(outs), (ins GPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001715 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001716 [(ARMcall GPR:$func)],
1717 (BLX GPR:$func)>,
1718 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001719
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001720 def BLXr9_pred: ARMPseudoExpand<(outs), (ins GPR:$func, pred:$p,variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001721 4, IIC_Br,
Jim Grosbach4559a7b2011-07-08 18:15:12 +00001722 [(ARMcall_pred GPR:$func)],
1723 (BLX_pred GPR:$func, pred:$p)>,
Jim Grosbachf859a542011-03-12 00:45:26 +00001724 Requires<[IsARM, HasV5T, IsDarwin]>;
Bob Wilson181d3fe2011-03-03 01:41:01 +00001725
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001726 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001727 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001728 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001729 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001730 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001731
1732 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001733 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001734 8, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001735 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001736}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001737
David Goodwin1a8f36e2009-08-12 18:31:53 +00001738let isBranch = 1, isTerminator = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001739 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
1740 // a two-value operand where a dag node expects two operands. :(
1741 def Bcc : ABI<0b1010, (outs), (ins br_target:$target),
1742 IIC_Br, "b", "\t$target",
1743 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1744 bits<24> target;
1745 let Inst{23-0} = target;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001746 let DecoderMethod = "DecodeBranchImmInstruction";
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001747 }
1748
Evan Chengaeafca02007-05-16 07:45:54 +00001749 let isBarrier = 1 in {
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001750 // B is "predicable" since it's just a Bcc with an 'always' condition.
Evan Cheng5ada1992007-05-16 20:50:01 +00001751 let isPredicable = 1 in
Jim Grosbachcea5afc2011-03-11 23:25:21 +00001752 // FIXME: We shouldn't need this pseudo at all. Just using Bcc directly
1753 // should be sufficient.
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001754 // FIXME: Is B really a Barrier? That doesn't seem right.
Owen Anderson16884412011-07-13 23:22:26 +00001755 def B : ARMPseudoExpand<(outs), (ins br_target:$target), 4, IIC_Br,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00001756 [(br bb:$target)], (Bcc br_target:$target, (ops 14, zero_reg))>;
Evan Cheng44bec522007-05-15 01:29:07 +00001757
Jim Grosbach2dc77682010-11-29 18:37:44 +00001758 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1759 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001760 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001761 0, IIC_Br,
Jim Grosbach6e422112010-11-29 23:48:41 +00001762 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001763 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1764 // into i12 and rs suffixed versions.
1765 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001766 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001767 0, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001768 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001769 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001770 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001771 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00001772 0, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001773 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001774 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001775 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001776 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001777
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001778}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001779
Jim Grosbachcf121c32011-07-28 21:57:55 +00001780// BLX (immediate)
Johnny Chen8901e6f2011-03-31 17:53:50 +00001781def BLXi : AXI<(outs), (ins br_target:$target), BrMiscFrm, NoItinerary,
Jim Grosbachcf121c32011-07-28 21:57:55 +00001782 "blx\t$target", []>,
Johnny Chen8901e6f2011-03-31 17:53:50 +00001783 Requires<[IsARM, HasV5T]> {
1784 let Inst{31-25} = 0b1111101;
1785 bits<25> target;
1786 let Inst{23-0} = target{24-1};
1787 let Inst{24} = target{0};
1788}
1789
Jim Grosbach898e7e22011-07-13 20:25:01 +00001790// Branch and Exchange Jazelle
Johnny Chena1e76212010-02-13 02:51:09 +00001791def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
Jim Grosbach898e7e22011-07-13 20:25:01 +00001792 [/* pattern left blank */]> {
1793 bits<4> func;
Johnny Chena1e76212010-02-13 02:51:09 +00001794 let Inst{23-20} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001795 let Inst{19-8} = 0xfff;
Johnny Chena1e76212010-02-13 02:51:09 +00001796 let Inst{7-4} = 0b0010;
Jim Grosbach898e7e22011-07-13 20:25:01 +00001797 let Inst{3-0} = func;
Johnny Chena1e76212010-02-13 02:51:09 +00001798}
1799
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001800// Tail calls.
1801
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001802let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1803 // Darwin versions.
1804 let Defs = [R0, R1, R2, R3, R9, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1805 Uses = [SP] in {
1806 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1807 IIC_Br, []>, Requires<[IsDarwin]>;
1808
1809 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1810 IIC_Br, []>, Requires<[IsDarwin]>;
1811
Jim Grosbach245f5e82011-07-08 18:50:22 +00001812 def TAILJMPd : ARMPseudoExpand<(outs), (ins br_target:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001813 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001814 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1815 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001816
Jim Grosbach245f5e82011-07-08 18:50:22 +00001817 def TAILJMPr : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001818 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001819 (BX GPR:$dst)>,
1820 Requires<[IsARM, IsDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001821
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001822 }
1823
1824 // Non-Darwin versions (the difference is R9).
1825 let Defs = [R0, R1, R2, R3, R12, QQQQ0, QQQQ2, QQQQ3, PC],
1826 Uses = [SP] in {
1827 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1828 IIC_Br, []>, Requires<[IsNotDarwin]>;
1829
1830 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1831 IIC_Br, []>, Requires<[IsNotDarwin]>;
1832
Jim Grosbach245f5e82011-07-08 18:50:22 +00001833 def TAILJMPdND : ARMPseudoExpand<(outs), (ins brtarget:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001834 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001835 (Bcc br_target:$dst, (ops 14, zero_reg))>,
1836 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001837
Jim Grosbach245f5e82011-07-08 18:50:22 +00001838 def TAILJMPrND : ARMPseudoExpand<(outs), (ins tcGPR:$dst, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00001839 4, IIC_Br, [],
Jim Grosbach245f5e82011-07-08 18:50:22 +00001840 (BX GPR:$dst)>,
1841 Requires<[IsARM, IsNotDarwin]>;
Jim Grosbach9ca2a772011-07-08 18:26:27 +00001842 }
1843}
1844
Jim Grosbachd30970f2011-08-11 22:30:30 +00001845// Secure Monitor Call is a system instruction.
Jim Grosbach7c9fbc02011-07-22 18:13:31 +00001846def SMC : ABI<0b0001, (outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt",
1847 []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001848 bits<4> opt;
1849 let Inst{23-4} = 0b01100000000000000111;
1850 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001851}
1852
Jim Grosbached838482011-07-26 16:24:27 +00001853// Supervisor Call (Software Interrupt)
Evan Cheng1e0eab12010-11-29 22:43:27 +00001854let isCall = 1, Uses = [SP] in {
Jim Grosbached838482011-07-26 16:24:27 +00001855def SVC : ABI<0b1111, (outs), (ins imm24b:$svc), IIC_Br, "svc", "\t$svc", []> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001856 bits<24> svc;
1857 let Inst{23-0} = svc;
1858}
Johnny Chen85d5a892010-02-10 18:02:25 +00001859}
1860
Jim Grosbach5a287482011-07-29 17:51:39 +00001861// Store Return State
Jim Grosbache1cf5902011-07-29 20:26:09 +00001862class SRSI<bit wb, string asm>
1863 : XI<(outs), (ins imm0_31:$mode), AddrModeNone, 4, IndexModeNone, BrFrm,
1864 NoItinerary, asm, "", []> {
1865 bits<5> mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001866 let Inst{31-28} = 0b1111;
Jim Grosbache1cf5902011-07-29 20:26:09 +00001867 let Inst{27-25} = 0b100;
1868 let Inst{22} = 1;
1869 let Inst{21} = wb;
1870 let Inst{20} = 0;
1871 let Inst{19-16} = 0b1101; // SP
1872 let Inst{15-5} = 0b00000101000;
1873 let Inst{4-0} = mode;
Johnny Chen64dfb782010-02-16 20:04:27 +00001874}
1875
Jim Grosbache1cf5902011-07-29 20:26:09 +00001876def SRSDA : SRSI<0, "srsda\tsp, $mode"> {
1877 let Inst{24-23} = 0;
Johnny Chen64dfb782010-02-16 20:04:27 +00001878}
Jim Grosbache1cf5902011-07-29 20:26:09 +00001879def SRSDA_UPD : SRSI<1, "srsda\tsp!, $mode"> {
1880 let Inst{24-23} = 0;
1881}
1882def SRSDB : SRSI<0, "srsdb\tsp, $mode"> {
1883 let Inst{24-23} = 0b10;
1884}
1885def SRSDB_UPD : SRSI<1, "srsdb\tsp!, $mode"> {
1886 let Inst{24-23} = 0b10;
1887}
1888def SRSIA : SRSI<0, "srsia\tsp, $mode"> {
1889 let Inst{24-23} = 0b01;
1890}
1891def SRSIA_UPD : SRSI<1, "srsia\tsp!, $mode"> {
1892 let Inst{24-23} = 0b01;
1893}
1894def SRSIB : SRSI<0, "srsib\tsp, $mode"> {
1895 let Inst{24-23} = 0b11;
1896}
1897def SRSIB_UPD : SRSI<1, "srsib\tsp!, $mode"> {
1898 let Inst{24-23} = 0b11;
1899}
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001900
Jim Grosbach5a287482011-07-29 17:51:39 +00001901// Return From Exception
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001902class RFEI<bit wb, string asm>
1903 : XI<(outs), (ins GPR:$Rn), AddrModeNone, 4, IndexModeNone, BrFrm,
1904 NoItinerary, asm, "", []> {
1905 bits<4> Rn;
Johnny Chenfb566792010-02-17 21:39:10 +00001906 let Inst{31-28} = 0b1111;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001907 let Inst{27-25} = 0b100;
1908 let Inst{22} = 0;
1909 let Inst{21} = wb;
1910 let Inst{20} = 1;
1911 let Inst{19-16} = Rn;
1912 let Inst{15-0} = 0xa00;
Johnny Chenfb566792010-02-17 21:39:10 +00001913}
1914
Jim Grosbach2c6363a2011-07-29 18:47:24 +00001915def RFEDA : RFEI<0, "rfeda\t$Rn"> {
1916 let Inst{24-23} = 0;
1917}
1918def RFEDA_UPD : RFEI<1, "rfeda\t$Rn!"> {
1919 let Inst{24-23} = 0;
1920}
1921def RFEDB : RFEI<0, "rfedb\t$Rn"> {
1922 let Inst{24-23} = 0b10;
1923}
1924def RFEDB_UPD : RFEI<1, "rfedb\t$Rn!"> {
1925 let Inst{24-23} = 0b10;
1926}
1927def RFEIA : RFEI<0, "rfeia\t$Rn"> {
1928 let Inst{24-23} = 0b01;
1929}
1930def RFEIA_UPD : RFEI<1, "rfeia\t$Rn!"> {
1931 let Inst{24-23} = 0b01;
1932}
1933def RFEIB : RFEI<0, "rfeib\t$Rn"> {
1934 let Inst{24-23} = 0b11;
1935}
1936def RFEIB_UPD : RFEI<1, "rfeib\t$Rn!"> {
1937 let Inst{24-23} = 0b11;
Johnny Chenfb566792010-02-17 21:39:10 +00001938}
1939
Evan Chenga8e29892007-01-19 07:51:42 +00001940//===----------------------------------------------------------------------===//
1941// Load / store Instructions.
1942//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001943
Evan Chenga8e29892007-01-19 07:51:42 +00001944// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001945
1946
Evan Cheng7e2fe912010-10-28 06:47:08 +00001947defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001948 UnOpFrag<(load node:$Src)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001949defm LDRB : AI_ldr1nopc<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001950 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001951defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001952 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Owen Anderson26d2f0a2011-08-11 20:21:46 +00001953defm STRB : AI_str1nopc<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001954 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001955
Evan Chengfa775d02007-03-19 07:20:03 +00001956// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001957let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
Jim Grosbach7ce05792011-08-03 23:50:40 +00001958 isReMaterializable = 1, isCodeGenOnly = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001959def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001960 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1961 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001962 bits<4> Rt;
1963 bits<17> addr;
1964 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1965 let Inst{19-16} = 0b1111;
1966 let Inst{15-12} = Rt;
1967 let Inst{11-0} = addr{11-0}; // imm12
1968}
Evan Chengfa775d02007-03-19 07:20:03 +00001969
Evan Chenga8e29892007-01-19 07:51:42 +00001970// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001971def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001972 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1973 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001974
Evan Chenga8e29892007-01-19 07:51:42 +00001975// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001976def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001977 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1978 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001979
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001980def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001981 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1982 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001983
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00001984let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +00001985// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001986def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1987 (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach9a3507f2011-04-01 20:26:57 +00001988 IIC_iLoad_d_r, "ldrd", "\t$Rd, $dst2, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001989 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001990}
Rafael Espindolac391d162006-10-23 20:34:27 +00001991
Evan Chenga8e29892007-01-19 07:51:42 +00001992// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001993multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001994 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1995 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001996 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1997 // {17-14} Rn
Owen Anderson793e7962011-07-26 20:54:26 +00001998 // {13} reg vs. imm
Jim Grosbach99f53d12010-11-15 20:47:07 +00001999 // {12} isAdd
2000 // {11-0} imm12/Rm
2001 bits<18> addr;
2002 let Inst{25} = addr{13};
2003 let Inst{23} = addr{12};
2004 let Inst{19-16} = addr{17-14};
2005 let Inst{11-0} = addr{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002006 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach1355cf12011-07-26 17:10:22 +00002007 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode2";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002008 }
Owen Anderson793e7962011-07-26 20:54:26 +00002009
2010 def _POST_REG : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002011 (ins addr_offset_none:$addr, am2offset_reg:$offset),
Owen Anderson793e7962011-07-26 20:54:26 +00002012 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002013 opc, "\t$Rt, $addr, $offset",
2014 "$addr.base = $Rn_wb", []> {
Owen Anderson793e7962011-07-26 20:54:26 +00002015 // {12} isAdd
2016 // {11-0} imm12/Rm
2017 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002018 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002019 let Inst{25} = 1;
2020 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002021 let Inst{19-16} = addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002022 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002023
2024 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson793e7962011-07-26 20:54:26 +00002025 }
2026
2027 def _POST_IMM : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach039c2e12011-08-04 23:01:30 +00002028 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002029 IndexModePost, LdFrm, itin,
Jim Grosbach039c2e12011-08-04 23:01:30 +00002030 opc, "\t$Rt, $addr, $offset",
2031 "$addr.base = $Rn_wb", []> {
Jim Grosbach99f53d12010-11-15 20:47:07 +00002032 // {12} isAdd
2033 // {11-0} imm12/Rm
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002034 bits<14> offset;
Jim Grosbach039c2e12011-08-04 23:01:30 +00002035 bits<4> addr;
Owen Anderson793e7962011-07-26 20:54:26 +00002036 let Inst{25} = 0;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002037 let Inst{23} = offset{12};
Jim Grosbach039c2e12011-08-04 23:01:30 +00002038 let Inst{19-16} = addr;
Bruno Cardoso Lopesb41aaab2011-03-31 15:54:36 +00002039 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002040
2041 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach99f53d12010-11-15 20:47:07 +00002042 }
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002043
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00002044}
Rafael Espindoladc124a22006-05-18 21:45:49 +00002045
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002046let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00002047defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
2048defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002049}
Rafael Espindola450856d2006-12-12 00:37:38 +00002050
Jim Grosbach45251b32011-08-11 20:41:13 +00002051multiclass AI3_ldridx<bits<4> op, string opc, InstrItinClass itin> {
2052 def _PRE : AI3ldstidx<op, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002053 (ins addrmode3:$addr), IndexModePre,
2054 LdMiscFrm, itin,
2055 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2056 bits<14> addr;
2057 let Inst{23} = addr{8}; // U bit
2058 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2059 let Inst{19-16} = addr{12-9}; // Rn
2060 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2061 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002062 let AsmMatchConverter = "cvtLdWriteBackRegAddrMode3";
Owen Anderson0d094992011-08-12 20:36:11 +00002063 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002064 }
Jim Grosbach45251b32011-08-11 20:41:13 +00002065 def _POST : AI3ldstidx<op, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbach623a4542011-08-10 22:42:16 +00002066 (ins addr_offset_none:$addr, am3offset:$offset),
2067 IndexModePost, LdMiscFrm, itin,
2068 opc, "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2069 []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00002070 bits<10> offset;
Jim Grosbach623a4542011-08-10 22:42:16 +00002071 bits<4> addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002072 let Inst{23} = offset{8}; // U bit
2073 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach623a4542011-08-10 22:42:16 +00002074 let Inst{19-16} = addr;
Jim Grosbach078e2392010-11-19 23:14:43 +00002075 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2076 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson0d094992011-08-12 20:36:11 +00002077 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002078 }
2079}
Rafael Espindola4e307642006-09-08 16:59:47 +00002080
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002081let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002082defm LDRH : AI3_ldridx<0b1011, "ldrh", IIC_iLoad_bh_ru>;
2083defm LDRSH : AI3_ldridx<0b1111, "ldrsh", IIC_iLoad_bh_ru>;
2084defm LDRSB : AI3_ldridx<0b1101, "ldrsb", IIC_iLoad_bh_ru>;
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002085let hasExtraDefRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002086def LDRD_PRE : AI3ldstidx<0b1101, 0, 1, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002087 (ins addrmode3:$addr), IndexModePre,
2088 LdMiscFrm, IIC_iLoad_d_ru,
2089 "ldrd", "\t$Rt, $Rt2, $addr!",
2090 "$addr.base = $Rn_wb", []> {
2091 bits<14> addr;
2092 let Inst{23} = addr{8}; // U bit
2093 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2094 let Inst{19-16} = addr{12-9}; // Rn
2095 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2096 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002097 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002098 let AsmMatchConverter = "cvtLdrdPre";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002099}
Jim Grosbach45251b32011-08-11 20:41:13 +00002100def LDRD_POST: AI3ldstidx<0b1101, 0, 0, (outs GPR:$Rt, GPR:$Rt2, GPR:$Rn_wb),
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002101 (ins addr_offset_none:$addr, am3offset:$offset),
2102 IndexModePost, LdMiscFrm, IIC_iLoad_d_ru,
2103 "ldrd", "\t$Rt, $Rt2, $addr, $offset",
2104 "$addr.base = $Rn_wb", []> {
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002105 bits<10> offset;
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002106 bits<4> addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002107 let Inst{23} = offset{8}; // U bit
2108 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach2fd2b872011-08-10 20:29:19 +00002109 let Inst{19-16} = addr;
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002110 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2111 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002112 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach215e4fd2011-04-05 18:40:13 +00002113}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002114} // hasExtraDefRegAllocReq = 1
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002115} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00002116
Jim Grosbach89958d52011-08-11 21:41:59 +00002117// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002118let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach59999262011-08-10 23:43:54 +00002119def LDRT_POST_REG : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2120 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2121 IndexModePost, LdFrm, IIC_iLoad_ru,
2122 "ldrt", "\t$Rt, $addr, $offset",
2123 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002124 // {12} isAdd
2125 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002126 bits<14> offset;
2127 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002128 let Inst{25} = 1;
Jim Grosbach59999262011-08-10 23:43:54 +00002129 let Inst{23} = offset{12};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002130 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002131 let Inst{19-16} = addr;
2132 let Inst{11-5} = offset{11-5};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002133 let Inst{4} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002134 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002135 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2136}
Jim Grosbach59999262011-08-10 23:43:54 +00002137
2138def LDRT_POST_IMM : AI2ldstidx<1, 0, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2139 (ins addr_offset_none:$addr, am2offset_imm:$offset),
Jim Grosbache15defc2011-08-10 23:23:47 +00002140 IndexModePost, LdFrm, IIC_iLoad_ru,
Jim Grosbach59999262011-08-10 23:43:54 +00002141 "ldrt", "\t$Rt, $addr, $offset",
2142 "$addr.base = $Rn_wb", []> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002143 // {12} isAdd
2144 // {11-0} imm12/Rm
Jim Grosbach59999262011-08-10 23:43:54 +00002145 bits<14> offset;
2146 bits<4> addr;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002147 let Inst{25} = 0;
Jim Grosbach59999262011-08-10 23:43:54 +00002148 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002149 let Inst{21} = 1; // overwrite
Jim Grosbach59999262011-08-10 23:43:54 +00002150 let Inst{19-16} = addr;
2151 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002152 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002153}
Jim Grosbach3148a652011-08-08 23:28:47 +00002154
2155def LDRBT_POST_REG : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2156 (ins addr_offset_none:$addr, am2offset_reg:$offset),
2157 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2158 "ldrbt", "\t$Rt, $addr, $offset",
2159 "$addr.base = $Rn_wb", []> {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002160 // {12} isAdd
2161 // {11-0} imm12/Rm
Jim Grosbach3148a652011-08-08 23:28:47 +00002162 bits<14> offset;
2163 bits<4> addr;
2164 let Inst{25} = 1;
2165 let Inst{23} = offset{12};
Johnny Chenadb561d2010-02-18 03:27:42 +00002166 let Inst{21} = 1; // overwrite
Jim Grosbach3148a652011-08-08 23:28:47 +00002167 let Inst{19-16} = addr;
Owen Anderson63681192011-08-12 19:41:29 +00002168 let Inst{11-5} = offset{11-5};
2169 let Inst{4} = 0;
2170 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002171 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach3148a652011-08-08 23:28:47 +00002172}
2173
2174def LDRBT_POST_IMM : AI2ldstidx<1, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
2175 (ins addr_offset_none:$addr, am2offset_imm:$offset),
2176 IndexModePost, LdFrm, IIC_iLoad_bh_ru,
2177 "ldrbt", "\t$Rt, $addr, $offset",
2178 "$addr.base = $Rn_wb", []> {
2179 // {12} isAdd
2180 // {11-0} imm12/Rm
2181 bits<14> offset;
2182 bits<4> addr;
2183 let Inst{25} = 0;
2184 let Inst{23} = offset{12};
2185 let Inst{21} = 1; // overwrite
2186 let Inst{19-16} = addr;
2187 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002188 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Johnny Chenadb561d2010-02-18 03:27:42 +00002189}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002190
2191multiclass AI3ldrT<bits<4> op, string opc> {
2192 def i : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2193 (ins addr_offset_none:$addr, postidx_imm8:$offset),
2194 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2195 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2196 bits<9> offset;
2197 let Inst{23} = offset{8};
2198 let Inst{22} = 1;
2199 let Inst{11-8} = offset{7-4};
2200 let Inst{3-0} = offset{3-0};
2201 let AsmMatchConverter = "cvtLdExtTWriteBackImm";
2202 }
2203 def r : AI3ldstidxT<op, 1, (outs GPR:$Rt, GPR:$base_wb),
2204 (ins addr_offset_none:$addr, postidx_reg:$Rm),
2205 IndexModePost, LdMiscFrm, IIC_iLoad_bh_ru, opc,
2206 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2207 bits<5> Rm;
2208 let Inst{23} = Rm{4};
2209 let Inst{22} = 0;
2210 let Inst{11-8} = 0;
2211 let Inst{3-0} = Rm{3-0};
2212 let AsmMatchConverter = "cvtLdExtTWriteBackReg";
2213 }
Johnny Chenadb561d2010-02-18 03:27:42 +00002214}
Jim Grosbach7ce05792011-08-03 23:50:40 +00002215
2216defm LDRSBT : AI3ldrT<0b1101, "ldrsbt">;
2217defm LDRHT : AI3ldrT<0b1011, "ldrht">;
2218defm LDRSHT : AI3ldrT<0b1111, "ldrsht">;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00002219}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002220
Evan Chenga8e29892007-01-19 07:51:42 +00002221// Store
Evan Chenga8e29892007-01-19 07:51:42 +00002222
2223// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00002224def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00002225 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
2226 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002227
Evan Chenga8e29892007-01-19 07:51:42 +00002228// Store doubleword
Jim Grosbach9a3507f2011-04-01 20:26:57 +00002229let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
2230def STRD : AI3str<0b1111, (outs), (ins GPR:$Rt, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002231 StMiscFrm, IIC_iStore_d_r,
Owen Anderson8313b482011-07-28 17:53:25 +00002232 "strd", "\t$Rt, $src2, $addr", []>,
2233 Requires<[IsARM, HasV5TE]> {
2234 let Inst{21} = 0;
2235}
Evan Chenga8e29892007-01-19 07:51:42 +00002236
2237// Indexed stores
Jim Grosbach19dec202011-08-05 20:35:44 +00002238multiclass AI2_stridx<bit isByte, string opc, InstrItinClass itin> {
2239 def _PRE_IMM : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
2240 (ins GPR:$Rt, addrmode_imm12:$addr), IndexModePre,
2241 StFrm, itin,
2242 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2243 bits<17> addr;
2244 let Inst{25} = 0;
2245 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2246 let Inst{19-16} = addr{16-13}; // Rn
2247 let Inst{11-0} = addr{11-0}; // imm12
Jim Grosbach548340c2011-08-11 19:22:40 +00002248 let AsmMatchConverter = "cvtStWriteBackRegAddrModeImm12";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002249 let DecoderMethod = "DecodeSTRPreImm";
Jim Grosbach19dec202011-08-05 20:35:44 +00002250 }
Evan Chenga8e29892007-01-19 07:51:42 +00002251
Jim Grosbach19dec202011-08-05 20:35:44 +00002252 def _PRE_REG : AI2ldstidx<0, isByte, 1, (outs GPR:$Rn_wb),
Jim Grosbach548340c2011-08-11 19:22:40 +00002253 (ins GPR:$Rt, ldst_so_reg:$addr),
2254 IndexModePre, StFrm, itin,
Jim Grosbach19dec202011-08-05 20:35:44 +00002255 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2256 bits<17> addr;
2257 let Inst{25} = 1;
2258 let Inst{23} = addr{12}; // U (add = ('U' == 1))
2259 let Inst{19-16} = addr{16-13}; // Rn
2260 let Inst{11-0} = addr{11-0};
2261 let Inst{4} = 0; // Inst{4} = 0
2262 let AsmMatchConverter = "cvtStWriteBackRegAddrMode2";
Owen Anderson7cdbf082011-08-12 18:12:39 +00002263 let DecoderMethod = "DecodeSTRPreReg";
Jim Grosbach19dec202011-08-05 20:35:44 +00002264 }
2265 def _POST_REG : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2266 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2267 IndexModePost, StFrm, itin,
2268 opc, "\t$Rt, $addr, $offset",
2269 "$addr.base = $Rn_wb", []> {
2270 // {12} isAdd
2271 // {11-0} imm12/Rm
2272 bits<14> offset;
2273 bits<4> addr;
2274 let Inst{25} = 1;
2275 let Inst{23} = offset{12};
2276 let Inst{19-16} = addr;
2277 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002278
2279 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002280 }
Owen Anderson793e7962011-07-26 20:54:26 +00002281
Jim Grosbach19dec202011-08-05 20:35:44 +00002282 def _POST_IMM : AI2ldstidx<0, isByte, 0, (outs GPR:$Rn_wb),
2283 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2284 IndexModePost, StFrm, itin,
2285 opc, "\t$Rt, $addr, $offset",
2286 "$addr.base = $Rn_wb", []> {
2287 // {12} isAdd
2288 // {11-0} imm12/Rm
2289 bits<14> offset;
2290 bits<4> addr;
2291 let Inst{25} = 0;
2292 let Inst{23} = offset{12};
2293 let Inst{19-16} = addr;
2294 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002295
2296 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Jim Grosbach19dec202011-08-05 20:35:44 +00002297 }
2298}
Owen Anderson793e7962011-07-26 20:54:26 +00002299
Jim Grosbach19dec202011-08-05 20:35:44 +00002300let mayStore = 1, neverHasSideEffects = 1 in {
2301defm STR : AI2_stridx<0, "str", IIC_iStore_ru>;
2302defm STRB : AI2_stridx<1, "strb", IIC_iStore_bh_ru>;
2303}
Evan Chenga8e29892007-01-19 07:51:42 +00002304
Jim Grosbach19dec202011-08-05 20:35:44 +00002305def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2306 am2offset_reg:$offset),
2307 (STR_POST_REG GPR:$Rt, addr_offset_none:$addr,
2308 am2offset_reg:$offset)>;
2309def : ARMPat<(post_store GPR:$Rt, addr_offset_none:$addr,
2310 am2offset_imm:$offset),
2311 (STR_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2312 am2offset_imm:$offset)>;
2313def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2314 am2offset_reg:$offset),
2315 (STRB_POST_REG GPR:$Rt, addr_offset_none:$addr,
2316 am2offset_reg:$offset)>;
2317def : ARMPat<(post_truncsti8 GPR:$Rt, addr_offset_none:$addr,
2318 am2offset_imm:$offset),
2319 (STRB_POST_IMM GPR:$Rt, addr_offset_none:$addr,
2320 am2offset_imm:$offset)>;
Owen Anderson793e7962011-07-26 20:54:26 +00002321
Jim Grosbach19dec202011-08-05 20:35:44 +00002322// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
2323// put the patterns on the instruction definitions directly as ISel wants
2324// the address base and offset to be separate operands, not a single
2325// complex operand like we represent the instructions themselves. The
2326// pseudos map between the two.
2327let usesCustomInserter = 1,
2328 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
2329def STRi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2330 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2331 4, IIC_iStore_ru,
2332 [(set GPR:$Rn_wb,
2333 (pre_store GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2334def STRr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2335 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2336 4, IIC_iStore_ru,
2337 [(set GPR:$Rn_wb,
2338 (pre_store GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
2339def STRBi_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2340 (ins GPR:$Rt, GPR:$Rn, am2offset_imm:$offset, pred:$p),
2341 4, IIC_iStore_ru,
2342 [(set GPR:$Rn_wb,
2343 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_imm:$offset))]>;
2344def STRBr_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2345 (ins GPR:$Rt, GPR:$Rn, am2offset_reg:$offset, pred:$p),
2346 4, IIC_iStore_ru,
2347 [(set GPR:$Rn_wb,
2348 (pre_truncsti8 GPR:$Rt, GPR:$Rn, am2offset_reg:$offset))]>;
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002349def STRH_preidx: ARMPseudoInst<(outs GPR:$Rn_wb),
2350 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset, pred:$p),
2351 4, IIC_iStore_ru,
2352 [(set GPR:$Rn_wb,
2353 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Jim Grosbach19dec202011-08-05 20:35:44 +00002354}
Jim Grosbacha1b41752010-11-19 22:06:57 +00002355
Evan Chenga8e29892007-01-19 07:51:42 +00002356
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002357
2358def STRH_PRE : AI3ldstidx<0b1011, 0, 1, (outs GPR:$Rn_wb),
2359 (ins GPR:$Rt, addrmode3:$addr), IndexModePre,
2360 StMiscFrm, IIC_iStore_bh_ru,
2361 "strh", "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
2362 bits<14> addr;
2363 let Inst{23} = addr{8}; // U bit
2364 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2365 let Inst{19-16} = addr{12-9}; // Rn
2366 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2367 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
2368 let AsmMatchConverter = "cvtStWriteBackRegAddrMode3";
Owen Anderson79628e92011-08-12 20:02:50 +00002369 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002370}
2371
2372def STRH_POST : AI3ldstidx<0b1011, 0, 0, (outs GPR:$Rn_wb),
2373 (ins GPR:$Rt, addr_offset_none:$addr, am3offset:$offset),
2374 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
2375 "strh", "\t$Rt, $addr, $offset", "$addr.base = $Rn_wb",
2376 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
2377 addr_offset_none:$addr,
2378 am3offset:$offset))]> {
2379 bits<10> offset;
2380 bits<4> addr;
2381 let Inst{23} = offset{8}; // U bit
2382 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2383 let Inst{19-16} = addr;
2384 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2385 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson79628e92011-08-12 20:02:50 +00002386 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach7b8f46c2011-08-11 21:17:22 +00002387}
Evan Chenga8e29892007-01-19 07:51:42 +00002388
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002389let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Jim Grosbach45251b32011-08-11 20:41:13 +00002390def STRD_PRE : AI3ldstidx<0b1111, 0, 1, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002391 (ins GPR:$Rt, GPR:$Rt2, addrmode3:$addr),
2392 IndexModePre, StMiscFrm, IIC_iStore_d_ru,
2393 "strd", "\t$Rt, $Rt2, $addr!",
2394 "$addr.base = $Rn_wb", []> {
2395 bits<14> addr;
2396 let Inst{23} = addr{8}; // U bit
2397 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
2398 let Inst{19-16} = addr{12-9}; // Rn
2399 let Inst{11-8} = addr{7-4}; // imm7_4/zero
2400 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002401 let DecoderMethod = "DecodeAddrMode3Instruction";
Jim Grosbach14605d12011-08-11 20:28:23 +00002402 let AsmMatchConverter = "cvtStrdPre";
Owen Anderson8313b482011-07-28 17:53:25 +00002403}
Johnny Chen39a4bb32010-02-18 22:31:18 +00002404
Jim Grosbach45251b32011-08-11 20:41:13 +00002405def STRD_POST: AI3ldstidx<0b1111, 0, 0, (outs GPR:$Rn_wb),
Jim Grosbach14605d12011-08-11 20:28:23 +00002406 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr,
2407 am3offset:$offset),
2408 IndexModePost, StMiscFrm, IIC_iStore_d_ru,
2409 "strd", "\t$Rt, $Rt2, $addr, $offset",
2410 "$addr.base = $Rn_wb", []> {
Owen Anderson8313b482011-07-28 17:53:25 +00002411 bits<10> offset;
Jim Grosbach14605d12011-08-11 20:28:23 +00002412 bits<4> addr;
2413 let Inst{23} = offset{8}; // U bit
2414 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
2415 let Inst{19-16} = addr;
2416 let Inst{11-8} = offset{7-4}; // imm7_4/zero
2417 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Owen Anderson8313b482011-07-28 17:53:25 +00002418 let DecoderMethod = "DecodeAddrMode3Instruction";
2419}
Jim Grosbach5b03a3a2011-04-08 18:47:05 +00002420} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Johnny Chen39a4bb32010-02-18 22:31:18 +00002421
Jim Grosbach7ce05792011-08-03 23:50:40 +00002422// STRT, STRBT, and STRHT
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002423
Jim Grosbach10348e72011-08-11 20:04:56 +00002424def STRBT_POST_REG : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2425 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2426 IndexModePost, StFrm, IIC_iStore_bh_ru,
2427 "strbt", "\t$Rt, $addr, $offset",
2428 "$addr.base = $Rn_wb", []> {
2429 // {12} isAdd
2430 // {11-0} imm12/Rm
2431 bits<14> offset;
2432 bits<4> addr;
2433 let Inst{25} = 1;
2434 let Inst{23} = offset{12};
2435 let Inst{21} = 1; // overwrite
2436 let Inst{19-16} = addr;
2437 let Inst{11-5} = offset{11-5};
2438 let Inst{4} = 0;
2439 let Inst{3-0} = offset{3-0};
2440 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2441}
2442
2443def STRBT_POST_IMM : AI2ldstidx<0, 1, 0, (outs GPR:$Rn_wb),
2444 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2445 IndexModePost, StFrm, IIC_iStore_bh_ru,
2446 "strbt", "\t$Rt, $addr, $offset",
2447 "$addr.base = $Rn_wb", []> {
2448 // {12} isAdd
2449 // {11-0} imm12/Rm
2450 bits<14> offset;
2451 bits<4> addr;
2452 let Inst{25} = 0;
2453 let Inst{23} = offset{12};
2454 let Inst{21} = 1; // overwrite
2455 let Inst{19-16} = addr;
2456 let Inst{11-0} = offset{11-0};
2457 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
2458}
2459
Jim Grosbach342ebd52011-08-11 22:18:00 +00002460let mayStore = 1, neverHasSideEffects = 1 in {
2461def STRT_POST_REG : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2462 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_reg:$offset),
2463 IndexModePost, StFrm, IIC_iStore_ru,
2464 "strt", "\t$Rt, $addr, $offset",
2465 "$addr.base = $Rn_wb", []> {
2466 // {12} isAdd
2467 // {11-0} imm12/Rm
2468 bits<14> offset;
2469 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002470 let Inst{25} = 1;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002471 let Inst{23} = offset{12};
Owen Anderson06470312011-07-27 20:29:48 +00002472 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002473 let Inst{19-16} = addr;
2474 let Inst{11-5} = offset{11-5};
Owen Anderson06470312011-07-27 20:29:48 +00002475 let Inst{4} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002476 let Inst{3-0} = offset{3-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002477 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Owen Anderson06470312011-07-27 20:29:48 +00002478}
2479
Jim Grosbach342ebd52011-08-11 22:18:00 +00002480def STRT_POST_IMM : AI2ldstidx<0, 0, 0, (outs GPR:$Rn_wb),
2481 (ins GPR:$Rt, addr_offset_none:$addr, am2offset_imm:$offset),
2482 IndexModePost, StFrm, IIC_iStore_ru,
2483 "strt", "\t$Rt, $addr, $offset",
2484 "$addr.base = $Rn_wb", []> {
2485 // {12} isAdd
2486 // {11-0} imm12/Rm
2487 bits<14> offset;
2488 bits<4> addr;
Owen Anderson06470312011-07-27 20:29:48 +00002489 let Inst{25} = 0;
Jim Grosbach342ebd52011-08-11 22:18:00 +00002490 let Inst{23} = offset{12};
Johnny Chene4c7f0f2010-02-11 20:31:08 +00002491 let Inst{21} = 1; // overwrite
Jim Grosbach342ebd52011-08-11 22:18:00 +00002492 let Inst{19-16} = addr;
2493 let Inst{11-0} = offset{11-0};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002494 let DecoderMethod = "DecodeAddrMode2IdxInstruction";
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002495}
Jim Grosbach342ebd52011-08-11 22:18:00 +00002496}
2497
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00002498
Jim Grosbach7ce05792011-08-03 23:50:40 +00002499multiclass AI3strT<bits<4> op, string opc> {
2500 def i : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2501 (ins GPR:$Rt, addr_offset_none:$addr, postidx_imm8:$offset),
2502 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2503 "\t$Rt, $addr, $offset", "$addr.base = $base_wb", []> {
2504 bits<9> offset;
2505 let Inst{23} = offset{8};
2506 let Inst{22} = 1;
2507 let Inst{11-8} = offset{7-4};
2508 let Inst{3-0} = offset{3-0};
2509 let AsmMatchConverter = "cvtStExtTWriteBackImm";
2510 }
2511 def r : AI3ldstidxT<op, 0, (outs GPR:$base_wb),
2512 (ins GPR:$Rt, addr_offset_none:$addr, postidx_reg:$Rm),
2513 IndexModePost, StMiscFrm, IIC_iStore_bh_ru, opc,
2514 "\t$Rt, $addr, $Rm", "$addr.base = $base_wb", []> {
2515 bits<5> Rm;
2516 let Inst{23} = Rm{4};
2517 let Inst{22} = 0;
2518 let Inst{11-8} = 0;
2519 let Inst{3-0} = Rm{3-0};
2520 let AsmMatchConverter = "cvtStExtTWriteBackReg";
2521 }
Johnny Chenad4df4c2010-03-01 19:22:00 +00002522}
2523
Jim Grosbach7ce05792011-08-03 23:50:40 +00002524
2525defm STRHT : AI3strT<0b1011, "strht">;
2526
2527
Evan Chenga8e29892007-01-19 07:51:42 +00002528//===----------------------------------------------------------------------===//
2529// Load / store multiple Instructions.
2530//
2531
Bill Wendling6c470b82010-11-13 09:09:38 +00002532multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
2533 InstrItinClass itin, InstrItinClass itin_upd> {
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002534 // IA is the default, so no need for an explicit suffix on the
2535 // mnemonic here. Without it is the cannonical spelling.
Bill Wendling73fe34a2010-11-16 01:16:36 +00002536 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002537 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2538 IndexModeNone, f, itin,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002539 !strconcat(asm, "${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002540 let Inst{24-23} = 0b01; // Increment After
2541 let Inst{21} = 0; // No writeback
2542 let Inst{20} = L_bit;
2543 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002544 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002545 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2546 IndexModeUpd, f, itin_upd,
Jim Grosbach3b14a5c2011-07-14 18:35:38 +00002547 !strconcat(asm, "${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00002548 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002549 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002550 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002551
2552 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002553 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002554 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00002555 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2556 IndexModeNone, f, itin,
2557 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
2558 let Inst{24-23} = 0b00; // Decrement After
2559 let Inst{21} = 0; // No writeback
2560 let Inst{20} = L_bit;
2561 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002562 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002563 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2564 IndexModeUpd, f, itin_upd,
2565 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2566 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00002567 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002568 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002569
2570 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002571 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002572 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002573 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2574 IndexModeNone, f, itin,
2575 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
2576 let Inst{24-23} = 0b10; // Decrement Before
2577 let Inst{21} = 0; // No writeback
2578 let Inst{20} = L_bit;
2579 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002580 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002581 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2582 IndexModeUpd, f, itin_upd,
2583 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2584 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002585 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002586 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002587
2588 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002589 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002590 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00002591 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2592 IndexModeNone, f, itin,
2593 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
2594 let Inst{24-23} = 0b11; // Increment Before
2595 let Inst{21} = 0; // No writeback
2596 let Inst{20} = L_bit;
2597 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00002598 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00002599 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
2600 IndexModeUpd, f, itin_upd,
2601 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
2602 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00002603 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00002604 let Inst{20} = L_bit;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00002605
2606 let DecoderMethod = "DecodeMemMultipleWritebackInstruction";
Bill Wendling6c470b82010-11-13 09:09:38 +00002607 }
Owen Anderson19f6f502011-03-18 19:47:14 +00002608}
Bill Wendling6c470b82010-11-13 09:09:38 +00002609
Bill Wendlingc93989a2010-11-13 11:20:05 +00002610let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00002611
2612let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
2613defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
2614
2615let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
2616defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
2617
2618} // neverHasSideEffects
2619
Bill Wendling73fe34a2010-11-16 01:16:36 +00002620// FIXME: remove when we have a way to marking a MI with these properties.
2621// FIXME: Should pc be an implicit operand like PICADD, etc?
2622let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
2623 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002624def LDMIA_RET : ARMPseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
2625 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00002626 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00002627 (LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbachdd119882011-03-11 22:51:41 +00002628 RegConstraint<"$Rn = $wb">;
Evan Chenga8e29892007-01-19 07:51:42 +00002629
Evan Chenga8e29892007-01-19 07:51:42 +00002630//===----------------------------------------------------------------------===//
2631// Move Instructions.
2632//
2633
Evan Chengcd799b92009-06-12 20:46:18 +00002634let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00002635def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
2636 "mov", "\t$Rd, $Rm", []>, UnaryDP {
2637 bits<4> Rd;
2638 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002639
Johnny Chen103bf952011-04-01 23:30:25 +00002640 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002641 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00002642 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002643 let Inst{3-0} = Rm;
2644 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00002645}
2646
Dale Johannesen38d5f042010-06-15 22:24:08 +00002647// A version for the smaller set of tail call registers.
2648let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002649def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00002650 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
2651 bits<4> Rd;
2652 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00002653
Dale Johannesen38d5f042010-06-15 22:24:08 +00002654 let Inst{11-4} = 0b00000000;
2655 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002656 let Inst{3-0} = Rm;
2657 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00002658}
2659
Owen Andersonde317f42011-08-09 23:33:27 +00002660def MOVsr : AsI1<0b1101, (outs GPRnopc:$Rd), (ins shift_so_reg_reg:$src),
Owen Anderson152d4a42011-07-21 23:38:37 +00002661 DPSoRegRegFrm, IIC_iMOVsr,
Jim Grosbache15defc2011-08-10 23:23:47 +00002662 "mov", "\t$Rd, $src",
2663 [(set GPRnopc:$Rd, shift_so_reg_reg:$src)]>, UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00002664 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00002665 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00002666 let Inst{15-12} = Rd;
Johnny Chen6da3fe62011-04-01 23:15:50 +00002667 let Inst{19-16} = 0b0000;
Owen Anderson152d4a42011-07-21 23:38:37 +00002668 let Inst{11-8} = src{11-8};
2669 let Inst{7} = 0;
2670 let Inst{6-5} = src{6-5};
2671 let Inst{4} = 1;
2672 let Inst{3-0} = src{3-0};
Bob Wilson8e86b512009-10-14 19:00:24 +00002673 let Inst{25} = 0;
2674}
Evan Chenga2515702007-03-19 07:09:02 +00002675
Owen Anderson152d4a42011-07-21 23:38:37 +00002676def MOVsi : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg_imm:$src),
2677 DPSoRegImmFrm, IIC_iMOVsr,
2678 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg_imm:$src)]>,
2679 UnaryDP {
2680 bits<4> Rd;
2681 bits<12> src;
2682 let Inst{15-12} = Rd;
2683 let Inst{19-16} = 0b0000;
2684 let Inst{11-5} = src{11-5};
2685 let Inst{4} = 0;
2686 let Inst{3-0} = src{3-0};
2687 let Inst{25} = 0;
2688}
2689
Evan Chengc4af4632010-11-17 20:13:28 +00002690let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002691def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
2692 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00002693 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002694 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002695 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00002696 let Inst{15-12} = Rd;
2697 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00002698 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002699}
2700
Evan Chengc4af4632010-11-17 20:13:28 +00002701let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002702def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002703 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002704 "movw", "\t$Rd, $imm",
2705 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00002706 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002707 bits<4> Rd;
2708 bits<16> imm;
2709 let Inst{15-12} = Rd;
2710 let Inst{11-0} = imm{11-0};
2711 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002712 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002713 let Inst{25} = 1;
2714}
2715
Jim Grosbachffa32252011-07-19 19:13:28 +00002716def : InstAlias<"mov${p} $Rd, $imm",
2717 (MOVi16 GPR:$Rd, imm0_65535_expr:$imm, pred:$p)>,
2718 Requires<[IsARM]>;
2719
Evan Cheng53519f02011-01-21 18:55:51 +00002720def MOVi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2721 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002722
2723let Constraints = "$src = $Rd" in {
Jim Grosbache15defc2011-08-10 23:23:47 +00002724def MOVTi16 : AI1<0b1010, (outs GPRnopc:$Rd),
2725 (ins GPR:$src, imm0_65535_expr:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002726 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00002727 "movt", "\t$Rd, $imm",
Owen Anderson33e57512011-08-10 00:03:03 +00002728 [(set GPRnopc:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00002729 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002730 lo16AllZero:$imm))]>, UnaryDP,
2731 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00002732 bits<4> Rd;
2733 bits<16> imm;
2734 let Inst{15-12} = Rd;
2735 let Inst{11-0} = imm{11-0};
2736 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00002737 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00002738 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00002739}
Evan Cheng13ab0202007-07-10 18:08:01 +00002740
Evan Cheng53519f02011-01-21 18:55:51 +00002741def MOVTi16_ga_pcrel : PseudoInst<(outs GPR:$Rd),
2742 (ins GPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00002743
2744} // Constraints
2745
Evan Cheng20956592009-10-21 08:15:52 +00002746def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
2747 Requires<[IsARM, HasV6T2]>;
2748
David Goodwinca01a8d2009-09-01 18:32:09 +00002749let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00002750def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002751 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
2752 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002753
2754// These aren't really mov instructions, but we have to define them this way
2755// due to flag operands.
2756
Evan Cheng071a2792007-09-11 19:55:27 +00002757let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00002758def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002759 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
2760 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00002761def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00002762 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
2763 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002764}
Evan Chenga8e29892007-01-19 07:51:42 +00002765
Evan Chenga8e29892007-01-19 07:51:42 +00002766//===----------------------------------------------------------------------===//
2767// Extend Instructions.
2768//
2769
2770// Sign extenders
2771
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002772def SXTB : AI_ext_rrot<0b01101010,
Evan Cheng576a3962010-09-25 00:49:35 +00002773 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002774def SXTH : AI_ext_rrot<0b01101011,
Evan Cheng576a3962010-09-25 00:49:35 +00002775 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002776
Jim Grosbach70327412011-07-27 17:48:13 +00002777def SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00002778 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002779def SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00002780 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002781
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002782def SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002783
Jim Grosbach70327412011-07-27 17:48:13 +00002784def SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00002785
2786// Zero extenders
2787
2788let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002789def UXTB : AI_ext_rrot<0b01101110,
Evan Cheng576a3962010-09-25 00:49:35 +00002790 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002791def UXTH : AI_ext_rrot<0b01101111,
Evan Cheng576a3962010-09-25 00:49:35 +00002792 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002793def UXTB16 : AI_ext_rrot<0b01101100,
Evan Cheng576a3962010-09-25 00:49:35 +00002794 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002795
Jim Grosbach542f6422010-07-28 23:25:44 +00002796// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
2797// The transformation should probably be done as a combiner action
2798// instead so we can include a check for masking back in the upper
2799// eight bits of the source into the lower eight bits of the result.
2800//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach85bfd3b2011-07-26 21:28:43 +00002801// (UXTB16r_rot GPR:$Src, 3)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00002802def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbachc5a8c862011-07-27 16:47:19 +00002803 (UXTB16 GPR:$Src, 1)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002804
Jim Grosbach70327412011-07-27 17:48:13 +00002805def UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002806 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00002807def UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002808 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002809}
2810
Evan Chenga8e29892007-01-19 07:51:42 +00002811// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Jim Grosbach70327412011-07-27 17:48:13 +00002812def UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002813
Evan Chenga8e29892007-01-19 07:51:42 +00002814
Owen Anderson33e57512011-08-10 00:03:03 +00002815def SBFX : I<(outs GPRnopc:$Rd),
2816 (ins GPRnopc:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002817 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002818 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002819 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002820 bits<4> Rd;
2821 bits<4> Rn;
2822 bits<5> lsb;
2823 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002824 let Inst{27-21} = 0b0111101;
2825 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002826 let Inst{20-16} = width;
2827 let Inst{15-12} = Rd;
2828 let Inst{11-7} = lsb;
2829 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002830}
2831
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002832def UBFX : I<(outs GPR:$Rd),
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002833 (ins GPR:$Rn, imm0_31:$lsb, imm1_32:$width),
Owen Anderson16884412011-07-13 23:22:26 +00002834 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002835 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002836 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002837 bits<4> Rd;
2838 bits<4> Rn;
2839 bits<5> lsb;
2840 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002841 let Inst{27-21} = 0b0111111;
2842 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002843 let Inst{20-16} = width;
2844 let Inst{15-12} = Rd;
2845 let Inst{11-7} = lsb;
2846 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002847}
2848
Evan Chenga8e29892007-01-19 07:51:42 +00002849//===----------------------------------------------------------------------===//
2850// Arithmetic Instructions.
2851//
2852
Jim Grosbach26421962008-10-14 20:36:24 +00002853defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002854 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002855 BinOpFrag<(add node:$LHS, node:$RHS)>, "ADD", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002856defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002857 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00002858 BinOpFrag<(sub node:$LHS, node:$RHS)>, "SUB">;
Evan Chenga8e29892007-01-19 07:51:42 +00002859
Evan Chengc85e8322007-07-05 07:13:32 +00002860// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002861defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002862 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002863 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2864defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002865 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002866 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002867
Evan Cheng62674222009-06-25 23:34:10 +00002868defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002869 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>,
2870 "ADC", 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002871defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach37ee4642011-07-13 17:57:17 +00002872 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>,
2873 "SBC">;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002874
2875// ADC and SUBC with 's' bit set.
Owen Anderson76706012011-04-05 21:48:57 +00002876let usesCustomInserter = 1 in {
2877defm ADCS : AI1_adde_sube_s_irs<
2878 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
2879defm SBCS : AI1_adde_sube_s_irs<
2880 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
2881}
Evan Chenga8e29892007-01-19 07:51:42 +00002882
Jim Grosbach84760882010-10-15 18:42:41 +00002883def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2884 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2885 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2886 bits<4> Rd;
2887 bits<4> Rn;
2888 bits<12> imm;
2889 let Inst{25} = 1;
2890 let Inst{15-12} = Rd;
2891 let Inst{19-16} = Rn;
2892 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002893}
Evan Cheng13ab0202007-07-10 18:08:01 +00002894
Jim Grosbach84760882010-10-15 18:42:41 +00002895def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00002896 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002897 bits<4> Rd;
2898 bits<4> Rn;
2899 bits<4> Rm;
2900 let Inst{11-4} = 0b00000000;
2901 let Inst{25} = 0;
2902 let Inst{3-0} = Rm;
2903 let Inst{15-12} = Rd;
2904 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002905}
2906
Owen Anderson92a20222011-07-21 18:54:16 +00002907def RSBrsi : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002908 DPSoRegImmFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002909 [(set GPR:$Rd, (sub so_reg_imm:$shift, GPR:$Rn))]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002910 bits<4> Rd;
2911 bits<4> Rn;
2912 bits<12> shift;
2913 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002914 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002915 let Inst{15-12} = Rd;
2916 let Inst{11-5} = shift{11-5};
2917 let Inst{4} = 0;
2918 let Inst{3-0} = shift{3-0};
2919}
2920
2921def RSBrsr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002922 DPSoRegRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002923 [(set GPR:$Rd, (sub so_reg_reg:$shift, GPR:$Rn))]> {
2924 bits<4> Rd;
2925 bits<4> Rn;
2926 bits<12> shift;
2927 let Inst{25} = 0;
2928 let Inst{19-16} = Rn;
2929 let Inst{15-12} = Rd;
2930 let Inst{11-8} = shift{11-8};
2931 let Inst{7} = 0;
2932 let Inst{6-5} = shift{6-5};
2933 let Inst{4} = 1;
2934 let Inst{3-0} = shift{3-0};
Bob Wilson7e053bb2009-10-26 22:34:44 +00002935}
Evan Chengc85e8322007-07-05 07:13:32 +00002936
2937// RSB with 's' bit set.
Owen Andersonb48c7912011-04-05 23:55:28 +00002938// NOTE: CPSR def omitted because it will be handled by the custom inserter.
2939let usesCustomInserter = 1 in {
2940def RSBSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00002941 4, IIC_iALUi,
Owen Andersonb48c7912011-04-05 23:55:28 +00002942 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]>;
2943def RSBSrr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002944 4, IIC_iALUr, []>;
Owen Anderson92a20222011-07-21 18:54:16 +00002945def RSBSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00002946 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00002947 [(set GPR:$Rd, (subc so_reg_imm:$shift, GPR:$Rn))]>;
2948def RSBSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
2949 4, IIC_iALUsr,
2950 [(set GPR:$Rd, (subc so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00002951}
Evan Chengc85e8322007-07-05 07:13:32 +00002952
Evan Cheng62674222009-06-25 23:34:10 +00002953let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002954def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2955 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2956 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002957 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002958 bits<4> Rd;
2959 bits<4> Rn;
2960 bits<12> imm;
2961 let Inst{25} = 1;
2962 let Inst{15-12} = Rd;
2963 let Inst{19-16} = Rn;
2964 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002965}
Jim Grosbach84760882010-10-15 18:42:41 +00002966def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00002967 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm", []> {
Jim Grosbach84760882010-10-15 18:42:41 +00002968 bits<4> Rd;
2969 bits<4> Rn;
2970 bits<4> Rm;
2971 let Inst{11-4} = 0b00000000;
2972 let Inst{25} = 0;
2973 let Inst{3-0} = Rm;
2974 let Inst{15-12} = Rd;
2975 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002976}
Owen Anderson92a20222011-07-21 18:54:16 +00002977def RSCrsi : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002978 DPSoRegImmFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002979 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002980 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002981 bits<4> Rd;
2982 bits<4> Rn;
2983 bits<12> shift;
2984 let Inst{25} = 0;
Jim Grosbach84760882010-10-15 18:42:41 +00002985 let Inst{19-16} = Rn;
Owen Anderson92a20222011-07-21 18:54:16 +00002986 let Inst{15-12} = Rd;
2987 let Inst{11-5} = shift{11-5};
2988 let Inst{4} = 0;
2989 let Inst{3-0} = shift{3-0};
2990}
2991def RSCrsr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
Owen Anderson152d4a42011-07-21 23:38:37 +00002992 DPSoRegRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00002993 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>,
2994 Requires<[IsARM]> {
2995 bits<4> Rd;
2996 bits<4> Rn;
2997 bits<12> shift;
2998 let Inst{25} = 0;
2999 let Inst{19-16} = Rn;
3000 let Inst{15-12} = Rd;
3001 let Inst{11-8} = shift{11-8};
3002 let Inst{7} = 0;
3003 let Inst{6-5} = shift{6-5};
3004 let Inst{4} = 1;
3005 let Inst{3-0} = shift{3-0};
Bob Wilsondda95832009-10-26 22:59:12 +00003006}
Evan Cheng62674222009-06-25 23:34:10 +00003007}
3008
Owen Anderson92a20222011-07-21 18:54:16 +00003009
Owen Andersonb48c7912011-04-05 23:55:28 +00003010// NOTE: CPSR def omitted because it will be handled by the custom inserter.
3011let usesCustomInserter = 1, Uses = [CPSR] in {
3012def RSCSri : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003013 4, IIC_iALUi,
Owen Andersonef7fb172011-04-06 22:45:55 +00003014 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>;
Owen Anderson92a20222011-07-21 18:54:16 +00003015def RSCSrsi : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_imm:$shift),
Owen Anderson16884412011-07-13 23:22:26 +00003016 4, IIC_iALUsr,
Owen Anderson92a20222011-07-21 18:54:16 +00003017 [(set GPR:$Rd, (sube_dead_carry so_reg_imm:$shift, GPR:$Rn))]>;
3018def RSCSrsr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, so_reg_reg:$shift),
3019 4, IIC_iALUsr,
3020 [(set GPR:$Rd, (sube_dead_carry so_reg_reg:$shift, GPR:$Rn))]>;
Evan Cheng071a2792007-09-11 19:55:27 +00003021}
Evan Cheng2c614c52007-06-06 10:17:05 +00003022
Evan Chenga8e29892007-01-19 07:51:42 +00003023// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003024// The assume-no-carry-in form uses the negation of the input since add/sub
3025// assume opposite meanings of the carry flag (i.e., carry == !borrow).
3026// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
3027// details.
Evan Chenga8e29892007-01-19 07:51:42 +00003028def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
3029 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003030def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
3031 (SUBSri GPR:$src, so_imm_neg:$imm)>;
3032// The with-carry-in form matches bitwise not instead of the negation.
3033// Effectively, the inverse interpretation of the carry flag already accounts
3034// for part of the negation.
Andrew Trick1c3af772011-04-23 03:55:32 +00003035def : ARMPat<(adde_dead_carry GPR:$src, so_imm_not:$imm),
Jim Grosbach502e0aa2010-07-14 17:45:16 +00003036 (SBCri GPR:$src, so_imm_not:$imm)>;
Andrew Trick1c3af772011-04-23 03:55:32 +00003037def : ARMPat<(adde_live_carry GPR:$src, so_imm_not:$imm),
3038 (SBCSri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003039
3040// Note: These are implemented in C++ code, because they have to generate
3041// ADD/SUBrs instructions, which use a complex pattern that a xform function
3042// cannot produce.
3043// (mul X, 2^n+1) -> (add (X << n), X)
3044// (mul X, 2^n-1) -> (rsb X, (X << n))
3045
Jim Grosbach7931df32011-07-22 18:06:01 +00003046// ARM Arithmetic Instruction
Johnny Chen2faf3912010-02-14 06:32:20 +00003047// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003048class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Jim Grosbach7931df32011-07-22 18:06:01 +00003049 list<dag> pattern = [],
Owen Anderson33e57512011-08-10 00:03:03 +00003050 dag iops = (ins GPRnopc:$Rn, GPRnopc:$Rm),
3051 string asm = "\t$Rd, $Rn, $Rm">
3052 : AI<(outs GPRnopc:$Rd), iops, DPFrm, IIC_iALUr, opc, asm, pattern> {
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003053 bits<4> Rn;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003054 bits<4> Rd;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003055 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003056 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003057 let Inst{11-4} = op11_4;
3058 let Inst{19-16} = Rn;
3059 let Inst{15-12} = Rd;
3060 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00003061}
3062
Jim Grosbach7931df32011-07-22 18:06:01 +00003063// Saturating add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003064
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003065def QADD : AAI<0b00010000, 0b00000101, "qadd",
Owen Anderson33e57512011-08-10 00:03:03 +00003066 [(set GPRnopc:$Rd, (int_arm_qadd GPRnopc:$Rm, GPRnopc:$Rn))],
3067 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003068def QSUB : AAI<0b00010010, 0b00000101, "qsub",
Owen Anderson33e57512011-08-10 00:03:03 +00003069 [(set GPRnopc:$Rd, (int_arm_qsub GPRnopc:$Rm, GPRnopc:$Rn))],
3070 (ins GPRnopc:$Rm, GPRnopc:$Rn), "\t$Rd, $Rm, $Rn">;
3071def QDADD : AAI<0b00010100, 0b00000101, "qdadd", [],
3072 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003073 "\t$Rd, $Rm, $Rn">;
Owen Anderson33e57512011-08-10 00:03:03 +00003074def QDSUB : AAI<0b00010110, 0b00000101, "qdsub", [],
3075 (ins GPRnopc:$Rm, GPRnopc:$Rn),
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00003076 "\t$Rd, $Rm, $Rn">;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003077
3078def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
3079def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
3080def QASX : AAI<0b01100010, 0b11110011, "qasx">;
3081def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
3082def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
3083def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
3084def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
3085def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
3086def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
3087def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
3088def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
3089def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003090
Jim Grosbach7931df32011-07-22 18:06:01 +00003091// Signed/Unsigned add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003092
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003093def SASX : AAI<0b01100001, 0b11110011, "sasx">;
3094def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
3095def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
3096def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
3097def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
3098def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
3099def UASX : AAI<0b01100101, 0b11110011, "uasx">;
3100def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
3101def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
3102def USAX : AAI<0b01100101, 0b11110101, "usax">;
3103def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
3104def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003105
Jim Grosbach7931df32011-07-22 18:06:01 +00003106// Signed/Unsigned halving add/subtract
Johnny Chen667d1272010-02-22 18:50:54 +00003107
Jim Grosbach5ad01c72010-10-15 19:49:46 +00003108def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
3109def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
3110def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
3111def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
3112def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
3113def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
3114def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
3115def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
3116def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
3117def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
3118def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
3119def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00003120
Jim Grosbachd30970f2011-08-11 22:30:30 +00003121// Unsigned Sum of Absolute Differences [and Accumulate].
Johnny Chen667d1272010-02-22 18:50:54 +00003122
Jim Grosbach70987fb2010-10-18 23:35:38 +00003123def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00003124 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003125 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003126 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003127 bits<4> Rd;
3128 bits<4> Rn;
3129 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003130 let Inst{27-20} = 0b01111000;
3131 let Inst{15-12} = 0b1111;
3132 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003133 let Inst{19-16} = Rd;
3134 let Inst{11-8} = Rm;
3135 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003136}
Jim Grosbach70987fb2010-10-18 23:35:38 +00003137def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00003138 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00003139 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00003140 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003141 bits<4> Rd;
3142 bits<4> Rn;
3143 bits<4> Rm;
3144 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00003145 let Inst{27-20} = 0b01111000;
3146 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003147 let Inst{19-16} = Rd;
3148 let Inst{15-12} = Ra;
3149 let Inst{11-8} = Rm;
3150 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003151}
3152
Jim Grosbachd30970f2011-08-11 22:30:30 +00003153// Signed/Unsigned saturate
Johnny Chen667d1272010-02-22 18:50:54 +00003154
Owen Anderson33e57512011-08-10 00:03:03 +00003155def SSAT : AI<(outs GPRnopc:$Rd),
3156 (ins imm1_32:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003157 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003158 bits<4> Rd;
3159 bits<5> sat_imm;
3160 bits<4> Rn;
3161 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003162 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003163 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003164 let Inst{20-16} = sat_imm;
3165 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003166 let Inst{11-7} = sh{4-0};
3167 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003168 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003169}
3170
Owen Anderson33e57512011-08-10 00:03:03 +00003171def SSAT16 : AI<(outs GPRnopc:$Rd),
3172 (ins imm1_16:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbach4a5ffb32011-07-22 23:16:18 +00003173 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003174 bits<4> Rd;
3175 bits<4> sat_imm;
3176 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003177 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003178 let Inst{11-4} = 0b11110011;
3179 let Inst{15-12} = Rd;
3180 let Inst{19-16} = sat_imm;
3181 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003182}
3183
Owen Anderson33e57512011-08-10 00:03:03 +00003184def USAT : AI<(outs GPRnopc:$Rd),
3185 (ins imm0_31:$sat_imm, GPRnopc:$Rn, shift_imm:$sh),
Jim Grosbach580f4a92011-07-25 22:20:28 +00003186 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003187 bits<4> Rd;
3188 bits<5> sat_imm;
3189 bits<4> Rn;
3190 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00003191 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00003192 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003193 let Inst{15-12} = Rd;
Jim Grosbach580f4a92011-07-25 22:20:28 +00003194 let Inst{11-7} = sh{4-0};
3195 let Inst{6} = sh{5};
Jim Grosbach70987fb2010-10-18 23:35:38 +00003196 let Inst{20-16} = sat_imm;
3197 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003198}
3199
Owen Anderson33e57512011-08-10 00:03:03 +00003200def USAT16 : AI<(outs GPRnopc:$Rd),
Owen Anderson41ff8342011-08-11 22:10:11 +00003201 (ins imm0_15:$sat_imm, GPRnopc:$Rn), SatFrm,
Jim Grosbachd30970f2011-08-11 22:30:30 +00003202 NoItinerary, "usat16", "\t$Rd, $sat_imm, $Rn", []> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00003203 bits<4> Rd;
3204 bits<4> sat_imm;
3205 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003206 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00003207 let Inst{11-4} = 0b11110011;
3208 let Inst{15-12} = Rd;
3209 let Inst{19-16} = sat_imm;
3210 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00003211}
Evan Chenga8e29892007-01-19 07:51:42 +00003212
Owen Anderson33e57512011-08-10 00:03:03 +00003213def : ARMV6Pat<(int_arm_ssat GPRnopc:$a, imm:$pos),
3214 (SSAT imm:$pos, GPRnopc:$a, 0)>;
3215def : ARMV6Pat<(int_arm_usat GPRnopc:$a, imm:$pos),
3216 (USAT imm:$pos, GPRnopc:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00003217
Evan Chenga8e29892007-01-19 07:51:42 +00003218//===----------------------------------------------------------------------===//
3219// Bitwise Instructions.
3220//
3221
Jim Grosbach26421962008-10-14 20:36:24 +00003222defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003223 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003224 BinOpFrag<(and node:$LHS, node:$RHS)>, "AND", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003225defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003226 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003227 BinOpFrag<(or node:$LHS, node:$RHS)>, "ORR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003228defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003229 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003230 BinOpFrag<(xor node:$LHS, node:$RHS)>, "EOR", 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00003231defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00003232 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Jim Grosbach0ff92202011-06-27 19:09:15 +00003233 BinOpFrag<(and node:$LHS, (not node:$RHS))>, "BIC">;
Evan Chenga8e29892007-01-19 07:51:42 +00003234
Jim Grosbachc29769b2011-07-28 19:46:12 +00003235// FIXME: bf_inv_mask_imm should be two operands, the lsb and the msb, just
3236// like in the actual instruction encoding. The complexity of mapping the mask
3237// to the lsb/msb pair should be handled by ISel, not encapsulated in the
3238// instruction description.
Jim Grosbach3fea191052010-10-21 22:03:21 +00003239def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
Owen Anderson16884412011-07-13 23:22:26 +00003240 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00003241 "bfc", "\t$Rd, $imm", "$src = $Rd",
3242 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003243 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003244 bits<4> Rd;
3245 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003246 let Inst{27-21} = 0b0111110;
3247 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00003248 let Inst{15-12} = Rd;
3249 let Inst{11-7} = imm{4-0}; // lsb
Jim Grosbachc29769b2011-07-28 19:46:12 +00003250 let Inst{20-16} = imm{9-5}; // msb
Evan Cheng36a0aeb2009-07-06 22:23:46 +00003251}
3252
Johnny Chenb2503c02010-02-17 06:31:48 +00003253// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbache15defc2011-08-10 23:23:47 +00003254def BFI:I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
3255 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
3256 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
3257 [(set GPRnopc:$Rd, (ARMbfi GPRnopc:$src, GPR:$Rn,
3258 bf_inv_mask_imm:$imm))]>,
3259 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00003260 bits<4> Rd;
3261 bits<4> Rn;
3262 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00003263 let Inst{27-21} = 0b0111110;
3264 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00003265 let Inst{15-12} = Rd;
3266 let Inst{11-7} = imm{4-0}; // lsb
3267 let Inst{20-16} = imm{9-5}; // width
3268 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00003269}
3270
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003271// GNU as only supports this form of bfi (w/ 4 arguments)
3272let isAsmParserOnly = 1 in
Owen Anderson51c98052011-08-09 22:48:45 +00003273def BFI4p : I<(outs GPRnopc:$Rd), (ins GPRnopc:$src, GPR:$Rn,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003274 lsb_pos_imm:$lsb, width_imm:$width),
Owen Anderson16884412011-07-13 23:22:26 +00003275 AddrMode1, 4, IndexModeNone, DPFrm, IIC_iUNAsi,
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00003276 "bfi", "\t$Rd, $Rn, $lsb, $width", "$src = $Rd",
3277 []>, Requires<[IsARM, HasV6T2]> {
3278 bits<4> Rd;
3279 bits<4> Rn;
3280 bits<5> lsb;
3281 bits<5> width;
3282 let Inst{27-21} = 0b0111110;
3283 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
3284 let Inst{15-12} = Rd;
3285 let Inst{11-7} = lsb;
3286 let Inst{20-16} = width; // Custom encoder => lsb+width-1
3287 let Inst{3-0} = Rn;
3288}
3289
Jim Grosbach36860462010-10-21 22:19:32 +00003290def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
3291 "mvn", "\t$Rd, $Rm",
3292 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
3293 bits<4> Rd;
3294 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003295 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003296 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00003297 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00003298 let Inst{15-12} = Rd;
3299 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003300}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003301def MVNsi : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_imm:$shift),
3302 DPSoRegImmFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003303 [(set GPR:$Rd, (not so_reg_imm:$shift))]>, UnaryDP {
Jim Grosbach36860462010-10-21 22:19:32 +00003304 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003305 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003306 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00003307 let Inst{19-16} = 0b0000;
3308 let Inst{15-12} = Rd;
Owen Anderson92a20222011-07-21 18:54:16 +00003309 let Inst{11-5} = shift{11-5};
3310 let Inst{4} = 0;
3311 let Inst{3-0} = shift{3-0};
3312}
Jim Grosbachb93509d2011-08-02 18:16:36 +00003313def MVNsr : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg_reg:$shift),
3314 DPSoRegRegFrm, IIC_iMVNsr, "mvn", "\t$Rd, $shift",
Owen Anderson92a20222011-07-21 18:54:16 +00003315 [(set GPR:$Rd, (not so_reg_reg:$shift))]>, UnaryDP {
3316 bits<4> Rd;
3317 bits<12> shift;
3318 let Inst{25} = 0;
3319 let Inst{19-16} = 0b0000;
3320 let Inst{15-12} = Rd;
3321 let Inst{11-8} = shift{11-8};
3322 let Inst{7} = 0;
3323 let Inst{6-5} = shift{6-5};
3324 let Inst{4} = 1;
3325 let Inst{3-0} = shift{3-0};
Johnny Chen48d5ccf2010-01-31 11:22:28 +00003326}
Evan Chengc4af4632010-11-17 20:13:28 +00003327let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00003328def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
3329 IIC_iMVNi, "mvn", "\t$Rd, $imm",
3330 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
3331 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00003332 bits<12> imm;
3333 let Inst{25} = 1;
3334 let Inst{19-16} = 0b0000;
3335 let Inst{15-12} = Rd;
3336 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003337}
Evan Chenga8e29892007-01-19 07:51:42 +00003338
3339def : ARMPat<(and GPR:$src, so_imm_not:$imm),
3340 (BICri GPR:$src, so_imm_not:$imm)>;
3341
3342//===----------------------------------------------------------------------===//
3343// Multiply Instructions.
3344//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003345class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3346 string opc, string asm, list<dag> pattern>
3347 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3348 bits<4> Rd;
3349 bits<4> Rm;
3350 bits<4> Rn;
3351 let Inst{19-16} = Rd;
3352 let Inst{11-8} = Rm;
3353 let Inst{3-0} = Rn;
3354}
3355class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
3356 string opc, string asm, list<dag> pattern>
3357 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
3358 bits<4> RdLo;
3359 bits<4> RdHi;
3360 bits<4> Rm;
3361 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003362 let Inst{19-16} = RdHi;
3363 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003364 let Inst{11-8} = Rm;
3365 let Inst{3-0} = Rn;
3366}
Evan Chenga8e29892007-01-19 07:51:42 +00003367
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003368// FIXME: The v5 pseudos are only necessary for the additional Constraint
3369// property. Remove them when it's possible to add those properties
3370// on an individual MachineInstr, not just an instuction description.
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003371let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003372def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3373 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003374 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
Johnny Chen597028c2011-04-04 23:57:05 +00003375 Requires<[IsARM, HasV6]> {
3376 let Inst{15-12} = 0b0000;
3377}
Evan Chenga8e29892007-01-19 07:51:42 +00003378
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003379let Constraints = "@earlyclobber $Rd" in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003380def MULv5: ARMPseudoExpand<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
3381 pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003382 4, IIC_iMUL32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003383 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))],
3384 (MUL GPR:$Rd, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
Jim Grosbachd378b322011-07-06 20:57:35 +00003385 Requires<[IsARM, NoV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003386}
3387
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003388def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3389 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003390 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3391 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003392 bits<4> Ra;
3393 let Inst{15-12} = Ra;
3394}
Evan Chenga8e29892007-01-19 07:51:42 +00003395
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003396let Constraints = "@earlyclobber $Rd" in
3397def MLAv5: ARMPseudoExpand<(outs GPR:$Rd),
3398 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003399 4, IIC_iMAC32,
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003400 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))],
3401 (MLA GPR:$Rd, GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s)>,
3402 Requires<[IsARM, NoV6]>;
3403
Jim Grosbach65711012010-11-19 22:22:37 +00003404def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3405 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
3406 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003407 Requires<[IsARM, HasV6T2]> {
3408 bits<4> Rd;
3409 bits<4> Rm;
3410 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00003411 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003412 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00003413 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003414 let Inst{11-8} = Rm;
3415 let Inst{3-0} = Rn;
3416}
Evan Chengedcbada2009-07-06 22:05:45 +00003417
Evan Chenga8e29892007-01-19 07:51:42 +00003418// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +00003419let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00003420let isCommutable = 1 in {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003421def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003422 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003423 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3424 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003425
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003426def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003427 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003428 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3429 Requires<[IsARM, HasV6]>;
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003430
3431let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3432def SMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3433 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003434 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003435 (SMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3436 Requires<[IsARM, NoV6]>;
3437
3438def UMULLv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3439 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003440 4, IIC_iMUL64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003441 (UMULL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3442 Requires<[IsARM, NoV6]>;
3443}
Evan Cheng8de898a2009-06-26 00:19:44 +00003444}
Evan Chenga8e29892007-01-19 07:51:42 +00003445
3446// Multiply + accumulate
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003447def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
3448 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003449 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3450 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003451def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
3452 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00003453 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3454 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003455
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003456def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
3457 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
3458 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
3459 Requires<[IsARM, HasV6]> {
3460 bits<4> RdLo;
3461 bits<4> RdHi;
3462 bits<4> Rm;
3463 bits<4> Rn;
Owen Anderson5df7ef62011-08-15 20:08:25 +00003464 let Inst{19-16} = RdHi;
3465 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00003466 let Inst{11-8} = Rm;
3467 let Inst{3-0} = Rn;
3468}
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003469
3470let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
3471def SMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3472 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003473 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003474 (SMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3475 Requires<[IsARM, NoV6]>;
3476def UMLALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3477 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
Owen Anderson16884412011-07-13 23:22:26 +00003478 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003479 (UMLAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s)>,
3480 Requires<[IsARM, NoV6]>;
3481def UMAALv5 : ARMPseudoExpand<(outs GPR:$RdLo, GPR:$RdHi),
3482 (ins GPR:$Rn, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003483 4, IIC_iMAC64, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003484 (UMAAL GPR:$RdLo, GPR:$RdHi, GPR:$Rn, GPR:$Rm, pred:$p)>,
3485 Requires<[IsARM, NoV6]>;
3486}
3487
Evan Chengcd799b92009-06-12 20:46:18 +00003488} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00003489
3490// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003491def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3492 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
3493 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00003494 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00003495 let Inst{15-12} = 0b1111;
3496}
Evan Cheng13ab0202007-07-10 18:08:01 +00003497
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003498def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003499 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm", []>,
Johnny Chen2ec5e492010-02-22 21:50:40 +00003500 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00003501 let Inst{15-12} = 0b1111;
3502}
3503
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003504def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
3505 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3506 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
3507 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
3508 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003509
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003510def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
3511 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003512 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003513 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003514
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003515def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
3516 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
3517 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
3518 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
3519 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003520
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003521def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
3522 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003523 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00003524 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003525
Raul Herbster37fb5b12007-08-30 23:25:47 +00003526multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00003527 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3528 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
3529 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3530 (sext_inreg GPR:$Rm, i16)))]>,
3531 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003532
Jim Grosbach3870b752010-10-22 18:35:16 +00003533 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3534 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
3535 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
3536 (sra GPR:$Rm, (i32 16))))]>,
3537 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003538
Jim Grosbach3870b752010-10-22 18:35:16 +00003539 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3540 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
3541 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3542 (sext_inreg GPR:$Rm, i16)))]>,
3543 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003544
Jim Grosbach3870b752010-10-22 18:35:16 +00003545 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3546 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
3547 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
3548 (sra GPR:$Rm, (i32 16))))]>,
3549 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003550
Jim Grosbach3870b752010-10-22 18:35:16 +00003551 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3552 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
3553 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3554 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
3555 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003556
Jim Grosbach3870b752010-10-22 18:35:16 +00003557 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
3558 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
3559 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
3560 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
3561 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00003562}
3563
Raul Herbster37fb5b12007-08-30 23:25:47 +00003564
3565multiclass AI_smla<string opc, PatFrag opnode> {
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003566 let DecoderMethod = "DecodeSMLAInstruction" in {
Owen Anderson33e57512011-08-10 00:03:03 +00003567 def BB : AMulxyIa<0b0001000, 0b00, (outs GPRnopc:$Rd),
3568 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003569 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003570 [(set GPRnopc:$Rd, (add GPR:$Ra,
3571 (opnode (sext_inreg GPRnopc:$Rn, i16),
3572 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003573 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003574
Owen Anderson33e57512011-08-10 00:03:03 +00003575 def BT : AMulxyIa<0b0001000, 0b10, (outs GPRnopc:$Rd),
3576 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003577 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003578 [(set GPRnopc:$Rd,
3579 (add GPR:$Ra, (opnode (sext_inreg GPRnopc:$Rn, i16),
3580 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003581 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003582
Owen Anderson33e57512011-08-10 00:03:03 +00003583 def TB : AMulxyIa<0b0001000, 0b01, (outs GPRnopc:$Rd),
3584 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003585 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003586 [(set GPRnopc:$Rd,
3587 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3588 (sext_inreg GPRnopc:$Rm, i16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003589 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003590
Owen Anderson33e57512011-08-10 00:03:03 +00003591 def TT : AMulxyIa<0b0001000, 0b11, (outs GPRnopc:$Rd),
3592 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003593 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003594 [(set GPRnopc:$Rd,
3595 (add GPR:$Ra, (opnode (sra GPRnopc:$Rn, (i32 16)),
3596 (sra GPRnopc:$Rm, (i32 16)))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003597 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00003598
Owen Anderson33e57512011-08-10 00:03:03 +00003599 def WB : AMulxyIa<0b0001001, 0b00, (outs GPRnopc:$Rd),
3600 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003601 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003602 [(set GPRnopc:$Rd,
3603 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3604 (sext_inreg GPRnopc:$Rm, i16)), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003605 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00003606
Owen Anderson33e57512011-08-10 00:03:03 +00003607 def WT : AMulxyIa<0b0001001, 0b10, (outs GPRnopc:$Rd),
3608 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach3870b752010-10-22 18:35:16 +00003609 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
Owen Anderson33e57512011-08-10 00:03:03 +00003610 [(set GPRnopc:$Rd,
Jim Grosbache15defc2011-08-10 23:23:47 +00003611 (add GPR:$Ra, (sra (opnode GPRnopc:$Rn,
3612 (sra GPRnopc:$Rm, (i32 16))), (i32 16))))]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003613 Requires<[IsARM, HasV5TE]>;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003614 }
Rafael Espindola70673a12006-10-18 16:20:57 +00003615}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00003616
Raul Herbster37fb5b12007-08-30 23:25:47 +00003617defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
3618defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00003619
Jim Grosbachd30970f2011-08-11 22:30:30 +00003620// Halfword multiply accumulate long: SMLAL<x><y>.
Owen Anderson33e57512011-08-10 00:03:03 +00003621def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3622 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003623 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003624 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003625
Owen Anderson33e57512011-08-10 00:03:03 +00003626def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3627 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003628 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003629 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003630
Owen Anderson33e57512011-08-10 00:03:03 +00003631def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3632 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003633 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003634 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003635
Owen Anderson33e57512011-08-10 00:03:03 +00003636def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3637 (ins GPRnopc:$Rn, GPRnopc:$Rm),
Jim Grosbachd30970f2011-08-11 22:30:30 +00003638 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
Jim Grosbach3870b752010-10-22 18:35:16 +00003639 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00003640
Jim Grosbachd30970f2011-08-11 22:30:30 +00003641// Helper class for AI_smld.
Jim Grosbach385e1362010-10-22 19:15:30 +00003642class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
3643 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00003644 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00003645 bits<4> Rn;
3646 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00003647 let Inst{27-23} = 0b01110;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003648 let Inst{22} = long;
3649 let Inst{21-20} = 0b00;
Jim Grosbach385e1362010-10-22 19:15:30 +00003650 let Inst{11-8} = Rm;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003651 let Inst{7} = 0;
3652 let Inst{6} = sub;
3653 let Inst{5} = swap;
3654 let Inst{4} = 1;
Jim Grosbach385e1362010-10-22 19:15:30 +00003655 let Inst{3-0} = Rn;
3656}
3657class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
3658 InstrItinClass itin, string opc, string asm>
3659 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3660 bits<4> Rd;
3661 let Inst{15-12} = 0b1111;
3662 let Inst{19-16} = Rd;
3663}
3664class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
3665 InstrItinClass itin, string opc, string asm>
3666 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3667 bits<4> Ra;
Jim Grosbachb206daa2011-07-22 20:11:20 +00003668 bits<4> Rd;
3669 let Inst{19-16} = Rd;
Jim Grosbach385e1362010-10-22 19:15:30 +00003670 let Inst{15-12} = Ra;
3671}
3672class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
3673 InstrItinClass itin, string opc, string asm>
3674 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
3675 bits<4> RdLo;
3676 bits<4> RdHi;
3677 let Inst{19-16} = RdHi;
3678 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00003679}
3680
3681multiclass AI_smld<bit sub, string opc> {
3682
Owen Anderson33e57512011-08-10 00:03:03 +00003683 def D : AMulDualIa<0, sub, 0, (outs GPRnopc:$Rd),
3684 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003685 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003686
Owen Anderson33e57512011-08-10 00:03:03 +00003687 def DX: AMulDualIa<0, sub, 1, (outs GPRnopc:$Rd),
3688 (ins GPRnopc:$Rn, GPRnopc:$Rm, GPR:$Ra),
Jim Grosbach385e1362010-10-22 19:15:30 +00003689 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00003690
Owen Anderson33e57512011-08-10 00:03:03 +00003691 def LD: AMulDualI64<1, sub, 0, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3692 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003693 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003694
Owen Anderson33e57512011-08-10 00:03:03 +00003695 def LDX : AMulDualI64<1, sub, 1, (outs GPRnopc:$RdLo, GPRnopc:$RdHi),
3696 (ins GPRnopc:$Rn, GPRnopc:$Rm), NoItinerary,
Jim Grosbach385e1362010-10-22 19:15:30 +00003697 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00003698
3699}
3700
3701defm SMLA : AI_smld<0, "smla">;
3702defm SMLS : AI_smld<1, "smls">;
3703
Johnny Chen2ec5e492010-02-22 21:50:40 +00003704multiclass AI_sdml<bit sub, string opc> {
3705
Jim Grosbache15defc2011-08-10 23:23:47 +00003706 def D:AMulDualI<0, sub, 0, (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, GPRnopc:$Rm),
3707 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
3708 def DX:AMulDualI<0, sub, 1, (outs GPRnopc:$Rd),(ins GPRnopc:$Rn, GPRnopc:$Rm),
3709 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00003710}
3711
3712defm SMUA : AI_sdml<0, "smua">;
3713defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00003714
Evan Chenga8e29892007-01-19 07:51:42 +00003715//===----------------------------------------------------------------------===//
3716// Misc. Arithmetic Instructions.
3717//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00003718
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003719def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
3720 IIC_iUNAr, "clz", "\t$Rd, $Rm",
3721 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003722
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003723def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3724 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
3725 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
3726 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00003727
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003728def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
3729 IIC_iUNAr, "rev", "\t$Rd, $Rm",
3730 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00003731
Evan Cheng9568e5c2011-06-21 06:01:08 +00003732let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003733def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3734 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003735 [(set GPR:$Rd, (rotr (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003736 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003737
Evan Cheng9568e5c2011-06-21 06:01:08 +00003738let AddedComplexity = 5 in
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003739def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
3740 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00003741 [(set GPR:$Rd, (sra (bswap GPR:$Rm), (i32 16)))]>,
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003742 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003743
Evan Chengf60ceac2011-06-15 17:17:48 +00003744def : ARMV6Pat<(or (sra (shl GPR:$Rm, (i32 24)), (i32 16)),
3745 (and (srl GPR:$Rm, (i32 8)), 0xFF)),
3746 (REVSH GPR:$Rm)>;
3747
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003748def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003749 (ins GPR:$Rn, GPR:$Rm, pkh_lsl_amt:$sh),
3750 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003751 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003752 (and (shl GPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003753 0xFFFF0000)))]>,
3754 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00003755
Evan Chenga8e29892007-01-19 07:51:42 +00003756// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003757def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
3758 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
3759def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003760 (PKHBT GPR:$Rn, GPR:$Rm, imm16_31:$sh)>;
Bob Wilsonf955f292010-08-17 17:23:19 +00003761
Bob Wilsondc66eda2010-08-16 22:26:55 +00003762// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
3763// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003764def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
Jim Grosbachdde038a2011-07-20 21:40:26 +00003765 (ins GPR:$Rn, GPR:$Rm, pkh_asr_amt:$sh),
3766 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003767 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00003768 (and (sra GPR:$Rm, pkh_asr_amt:$sh),
Jim Grosbachf8da5f52010-10-22 22:12:16 +00003769 0xFFFF)))]>,
3770 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00003771
Evan Chenga8e29892007-01-19 07:51:42 +00003772// Alternate cases for PKHTB where identities eliminate some nodes. Note that
3773// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00003774def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003775 (PKHTB GPR:$src1, GPR:$src2, imm16_31:$sh)>;
Evan Chenga8e29892007-01-19 07:51:42 +00003776def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00003777 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00003778 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$sh)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003779
Evan Chenga8e29892007-01-19 07:51:42 +00003780//===----------------------------------------------------------------------===//
3781// Comparison Instructions...
3782//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00003783
Jim Grosbach26421962008-10-14 20:36:24 +00003784defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00003785 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00003786 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00003787
Jim Grosbach97a884d2010-12-07 20:41:06 +00003788// ARMcmpZ can re-use the above instruction definitions.
3789def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
3790 (CMPri GPR:$src, so_imm:$imm)>;
3791def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
3792 (CMPrr GPR:$src, GPR:$rhs)>;
Owen Anderson92a20222011-07-21 18:54:16 +00003793def : ARMPat<(ARMcmpZ GPR:$src, so_reg_imm:$rhs),
3794 (CMPrsi GPR:$src, so_reg_imm:$rhs)>;
3795def : ARMPat<(ARMcmpZ GPR:$src, so_reg_reg:$rhs),
3796 (CMPrsr GPR:$src, so_reg_reg:$rhs)>;
Jim Grosbach97a884d2010-12-07 20:41:06 +00003797
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003798// FIXME: We have to be careful when using the CMN instruction and comparison
3799// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00003800// results:
3801//
3802// rsbs r1, r1, 0
3803// cmp r0, r1
3804// mov r0, #0
3805// it ls
3806// mov r0, #1
3807//
3808// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00003809//
Bill Wendling6165e872010-08-26 18:33:51 +00003810// cmn r0, r1
3811// mov r0, #0
3812// it ls
3813// mov r0, #1
3814//
3815// However, the CMN gives the *opposite* result when r1 is 0. This is because
3816// the carry flag is set in the CMP case but not in the CMN case. In short, the
3817// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
3818// value of r0 and the carry bit (because the "carry bit" parameter to
3819// AddWithCarry is defined as 1 in this case, the carry flag will always be set
3820// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
3821// never a "carry" when this AddWithCarry is performed (because the "carry bit"
3822// parameter to AddWithCarry is defined as 0).
3823//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003824// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00003825//
3826// x = 0
3827// ~x = 0xFFFF FFFF
3828// ~x + 1 = 0x1 0000 0000
3829// (-x = 0) != (0x1 0000 0000 = ~x + 1)
3830//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00003831// Therefore, we should disable CMN when comparing against zero, until we can
3832// limit when the CMN instruction is used (when we know that the RHS is not 0 or
3833// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00003834//
3835// (See the ARM docs for the "AddWithCarry" pseudo-code.)
3836//
3837// This is related to <rdar://problem/7569620>.
3838//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003839//defm CMN : AI1_cmp_irs<0b1011, "cmn",
3840// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003841
Evan Chenga8e29892007-01-19 07:51:42 +00003842// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00003843defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00003844 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003845 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00003846defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00003847 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00003848 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003849
David Goodwinc0309b42009-06-29 15:33:01 +00003850defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00003851 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00003852 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00003853
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003854//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
3855// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003856
David Goodwinc0309b42009-06-29 15:33:01 +00003857def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003858 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003859
Evan Cheng218977b2010-07-13 19:27:42 +00003860// Pseudo i64 compares for some floating point compares.
3861let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3862 Defs = [CPSR] in {
3863def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003864 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003865 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003866 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3867
3868def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003869 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003870 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3871} // usesCustomInserter
3872
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003873
Evan Chenga8e29892007-01-19 07:51:42 +00003874// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003875// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003876// a two-value operand where a dag node expects two operands. :(
Owen Andersonf523e472010-09-23 23:45:25 +00003877let neverHasSideEffects = 1 in {
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003878def MOVCCr : ARMPseudoInst<(outs GPR:$Rd), (ins GPR:$false, GPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003879 4, IIC_iCMOVr,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003880 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3881 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003882def MOVCCsi : ARMPseudoInst<(outs GPR:$Rd),
3883 (ins GPR:$false, so_reg_imm:$shift, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003884 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003885 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_imm:$shift,
3886 imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachd4a16ad2011-03-10 23:56:09 +00003887 RegConstraint<"$false = $Rd">;
Owen Anderson92a20222011-07-21 18:54:16 +00003888def MOVCCsr : ARMPseudoInst<(outs GPR:$Rd),
3889 (ins GPR:$false, so_reg_reg:$shift, pred:$p),
3890 4, IIC_iCMOVsr,
Jim Grosbachb93509d2011-08-02 18:16:36 +00003891 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg_reg:$shift,
3892 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson92a20222011-07-21 18:54:16 +00003893 RegConstraint<"$false = $Rd">;
3894
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003895
Evan Chengc4af4632010-11-17 20:13:28 +00003896let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003897def MOVCCi16 : ARMPseudoInst<(outs GPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00003898 (ins GPR:$false, imm0_65535_expr:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003899 4, IIC_iMOVi,
Jim Grosbach39062762011-03-11 01:09:28 +00003900 []>,
3901 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>;
Jim Grosbach27e90082010-10-29 19:28:17 +00003902
Evan Chengc4af4632010-11-17 20:13:28 +00003903let isMoveImm = 1 in
Jim Grosbach39062762011-03-11 01:09:28 +00003904def MOVCCi : ARMPseudoInst<(outs GPR:$Rd),
3905 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003906 4, IIC_iCMOVi,
Jim Grosbach27e90082010-10-29 19:28:17 +00003907 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbach39062762011-03-11 01:09:28 +00003908 RegConstraint<"$false = $Rd">;
Evan Cheng875a6ac2010-11-12 22:42:47 +00003909
Evan Cheng63f35442010-11-13 02:25:14 +00003910// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003911let isMoveImm = 1 in
Jim Grosbacheb582d72011-03-11 18:00:42 +00003912def MOVCCi32imm : ARMPseudoInst<(outs GPR:$Rd),
3913 (ins GPR:$false, i32imm:$src, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003914 8, IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003915
Evan Chengc4af4632010-11-17 20:13:28 +00003916let isMoveImm = 1 in
Jim Grosbache672ff82011-03-11 19:55:55 +00003917def MVNCCi : ARMPseudoInst<(outs GPR:$Rd),
3918 (ins GPR:$false, so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00003919 4, IIC_iCMOVi,
Evan Cheng875a6ac2010-11-12 22:42:47 +00003920 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbache672ff82011-03-11 19:55:55 +00003921 RegConstraint<"$false = $Rd">;
Owen Andersonf523e472010-09-23 23:45:25 +00003922} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003923
Jim Grosbach3728e962009-12-10 00:11:09 +00003924//===----------------------------------------------------------------------===//
3925// Atomic operations intrinsics
3926//
3927
Jim Grosbach5f6c1332011-07-25 20:38:18 +00003928def MemBarrierOptOperand : AsmOperandClass {
3929 let Name = "MemBarrierOpt";
3930 let ParserMethod = "parseMemBarrierOptOperand";
3931}
Bob Wilsonf74a4292010-10-30 00:54:37 +00003932def memb_opt : Operand<i32> {
3933 let PrintMethod = "printMemBOption";
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00003934 let ParserMatchClass = MemBarrierOptOperand;
Owen Andersonc36481c2011-08-09 23:25:42 +00003935 let DecoderMethod = "DecodeMemBarrierOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003936}
Jim Grosbach3728e962009-12-10 00:11:09 +00003937
Bob Wilsonf74a4292010-10-30 00:54:37 +00003938// memory barriers protect the atomic sequences
3939let hasSideEffects = 1 in {
3940def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3941 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3942 Requires<[IsARM, HasDB]> {
3943 bits<4> opt;
3944 let Inst{31-4} = 0xf57ff05;
3945 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003946}
Jim Grosbach3728e962009-12-10 00:11:09 +00003947}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003948
Bob Wilsonf74a4292010-10-30 00:54:37 +00003949def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003950 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003951 Requires<[IsARM, HasDB]> {
3952 bits<4> opt;
3953 let Inst{31-4} = 0xf57ff04;
3954 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003955}
3956
Jim Grosbach20fcaff2011-07-13 23:33:10 +00003957// ISB has only full system option
Jim Grosbach9dec5072011-07-14 18:00:31 +00003958def ISB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3959 "isb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003960 Requires<[IsARM, HasDB]> {
Jim Grosbach9dec5072011-07-14 18:00:31 +00003961 bits<4> opt;
Johnny Chen1adc40c2010-08-12 20:46:17 +00003962 let Inst{31-4} = 0xf57ff06;
Jim Grosbach9dec5072011-07-14 18:00:31 +00003963 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003964}
3965
Jim Grosbach66869102009-12-11 18:52:41 +00003966let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003967 let Uses = [CPSR] in {
3968 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003969 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003970 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3971 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003972 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003973 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3974 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003975 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003976 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3977 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003978 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003979 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3980 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003981 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003982 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3983 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003984 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003985 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00003986 def ATOMIC_LOAD_MIN_I8 : PseudoInst<
3987 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3988 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3989 def ATOMIC_LOAD_MAX_I8 : PseudoInst<
3990 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3991 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
3992 def ATOMIC_LOAD_UMIN_I8 : PseudoInst<
3993 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3994 [(set GPR:$dst, (atomic_load_min_8 GPR:$ptr, GPR:$val))]>;
3995 def ATOMIC_LOAD_UMAX_I8 : PseudoInst<
3996 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
3997 [(set GPR:$dst, (atomic_load_max_8 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00003998 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003999 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004000 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
4001 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004002 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004003 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
4004 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004005 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004006 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
4007 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004008 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004009 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
4010 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004011 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004012 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
4013 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004014 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004015 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004016 def ATOMIC_LOAD_MIN_I16 : PseudoInst<
4017 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4018 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4019 def ATOMIC_LOAD_MAX_I16 : PseudoInst<
4020 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4021 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
4022 def ATOMIC_LOAD_UMIN_I16 : PseudoInst<
4023 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4024 [(set GPR:$dst, (atomic_load_min_16 GPR:$ptr, GPR:$val))]>;
4025 def ATOMIC_LOAD_UMAX_I16 : PseudoInst<
4026 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4027 [(set GPR:$dst, (atomic_load_max_16 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004028 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004029 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004030 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
4031 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004032 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004033 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
4034 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004035 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004036 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
4037 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004038 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004039 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
4040 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004041 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004042 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
4043 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004044 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004045 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
Jim Grosbachf7da8822011-04-26 19:44:18 +00004046 def ATOMIC_LOAD_MIN_I32 : PseudoInst<
4047 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4048 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4049 def ATOMIC_LOAD_MAX_I32 : PseudoInst<
4050 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4051 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
4052 def ATOMIC_LOAD_UMIN_I32 : PseudoInst<
4053 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4054 [(set GPR:$dst, (atomic_load_min_32 GPR:$ptr, GPR:$val))]>;
4055 def ATOMIC_LOAD_UMAX_I32 : PseudoInst<
4056 (outs GPR:$dst), (ins GPR:$ptr, GPR:$val), NoItinerary,
4057 [(set GPR:$dst, (atomic_load_max_32 GPR:$ptr, GPR:$val))]>;
Jim Grosbache801dc42009-12-12 01:40:06 +00004058
4059 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004060 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004061 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
4062 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004063 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004064 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
4065 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004066 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004067 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
4068
Jim Grosbache801dc42009-12-12 01:40:06 +00004069 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004070 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004071 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
4072 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004073 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004074 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
4075 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00004076 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00004077 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
4078}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004079}
4080
4081let mayLoad = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004082def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4083 NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004084 "ldrexb", "\t$Rt, $addr", []>;
Jim Grosbachb93509d2011-08-02 18:16:36 +00004085def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4086 NoItinerary, "ldrexh", "\t$Rt, $addr", []>;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004087def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins addr_offset_none:$addr),
4088 NoItinerary, "ldrex", "\t$Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004089let hasExtraDefRegAllocReq = 1 in
Jim Grosbache39389a2011-08-02 18:07:32 +00004090def LDREXD: AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2),(ins addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004091 NoItinerary, "ldrexd", "\t$Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004092 let DecoderMethod = "DecodeDoubleRegLoad";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004093}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004094}
4095
Jim Grosbach86875a22010-10-29 19:58:57 +00004096let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004097def STREXB: AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004098 NoItinerary, "strexb", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004099def STREXH: AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004100 NoItinerary, "strexh", "\t$Rd, $Rt, $addr", []>;
Jim Grosbache39389a2011-08-02 18:07:32 +00004101def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, addr_offset_none:$addr),
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00004102 NoItinerary, "strex", "\t$Rd, $Rt, $addr", []>;
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00004103}
4104
4105let hasExtraSrcRegAllocReq = 1, Constraints = "@earlyclobber $Rd" in
Jim Grosbach86875a22010-10-29 19:58:57 +00004106def STREXD : AIstrex<0b01, (outs GPR:$Rd),
Jim Grosbache39389a2011-08-02 18:07:32 +00004107 (ins GPR:$Rt, GPR:$Rt2, addr_offset_none:$addr),
Owen Andersoncbfc0442011-08-11 21:34:58 +00004108 NoItinerary, "strexd", "\t$Rd, $Rt, $Rt2, $addr", []> {
Owen Anderson3f3570a2011-08-12 17:58:32 +00004109 let DecoderMethod = "DecodeDoubleRegStore";
Owen Andersoncbfc0442011-08-11 21:34:58 +00004110}
Jim Grosbach5278eb82009-12-11 01:42:04 +00004111
Jim Grosbachd30970f2011-08-11 22:30:30 +00004112def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex", []>,
Johnny Chenb9436272010-02-17 22:37:58 +00004113 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00004114 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00004115}
4116
Jim Grosbach4f6f13d2011-07-26 17:15:11 +00004117// SWP/SWPB are deprecated in V6/V7.
Jim Grosbach1ef91412011-07-26 17:11:05 +00004118let mayLoad = 1, mayStore = 1 in {
Jim Grosbache39389a2011-08-02 18:07:32 +00004119def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4120 "swp", []>;
4121def SWPB: AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, addr_offset_none:$addr),
4122 "swpb", []>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00004123}
4124
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00004125//===----------------------------------------------------------------------===//
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004126// Coprocessor Instructions.
Johnny Chen906d57f2010-02-12 01:44:23 +00004127//
4128
Jim Grosbach83ab0702011-07-13 22:01:08 +00004129def CDP : ABI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4130 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004131 NoItinerary, "cdp", "\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004132 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4133 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004134 bits<4> opc1;
4135 bits<4> CRn;
4136 bits<4> CRd;
4137 bits<4> cop;
4138 bits<3> opc2;
4139 bits<4> CRm;
4140
4141 let Inst{3-0} = CRm;
4142 let Inst{4} = 0;
4143 let Inst{7-5} = opc2;
4144 let Inst{11-8} = cop;
4145 let Inst{15-12} = CRd;
4146 let Inst{19-16} = CRn;
4147 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004148}
4149
Jim Grosbach83ab0702011-07-13 22:01:08 +00004150def CDP2 : ABXI<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
4151 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004152 NoItinerary, "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004153 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
4154 imm:$CRm, imm:$opc2)]> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004155 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopesb32f7a52011-01-20 18:06:58 +00004156 bits<4> opc1;
4157 bits<4> CRn;
4158 bits<4> CRd;
4159 bits<4> cop;
4160 bits<3> opc2;
4161 bits<4> CRm;
4162
4163 let Inst{3-0} = CRm;
4164 let Inst{4} = 0;
4165 let Inst{7-5} = opc2;
4166 let Inst{11-8} = cop;
4167 let Inst{15-12} = CRd;
4168 let Inst{19-16} = CRn;
4169 let Inst{23-20} = opc1;
Johnny Chen906d57f2010-02-12 01:44:23 +00004170}
4171
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00004172class ACI<dag oops, dag iops, string opc, string asm,
4173 IndexMode im = IndexModeNone>
Owen Anderson16884412011-07-13 23:22:26 +00004174 : InoP<oops, iops, AddrModeNone, 4, im, BrFrm, NoItinerary,
Jim Grosbach7ce05792011-08-03 23:50:40 +00004175 opc, asm, "", []> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004176 let Inst{27-25} = 0b110;
4177}
4178
Johnny Chen670a4562011-04-04 23:39:08 +00004179multiclass LdStCop<bits<4> op31_28, bit load, dag ops, string opc, string cond>{
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004180 let DecoderNamespace = "Common" in {
Johnny Chen64dfb782010-02-16 20:04:27 +00004181 def _OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004182 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4183 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004184 let Inst{31-28} = op31_28;
4185 let Inst{24} = 1; // P = 1
4186 let Inst{21} = 0; // W = 0
4187 let Inst{22} = 0; // D = 0
4188 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004189 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004190 }
4191
4192 def _PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004193 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4194 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr!", IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004195 let Inst{31-28} = op31_28;
4196 let Inst{24} = 1; // P = 1
4197 let Inst{21} = 1; // W = 1
4198 let Inst{22} = 0; // D = 0
4199 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004200 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004201 }
4202
4203 def _POST : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004204 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4205 !strconcat(opc, cond), "\tp$cop, cr$CRd, $addr", IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004206 let Inst{31-28} = op31_28;
4207 let Inst{24} = 0; // P = 0
4208 let Inst{21} = 1; // W = 1
4209 let Inst{22} = 0; // D = 0
4210 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004211 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004212 }
4213
4214 def _OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004215 !con((ins nohash_imm:$cop,nohash_imm:$CRd,GPR:$base, nohash_imm:$option),
4216 ops),
4217 !strconcat(opc, cond), "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004218 let Inst{31-28} = op31_28;
4219 let Inst{24} = 0; // P = 0
4220 let Inst{23} = 1; // U = 1
4221 let Inst{21} = 0; // W = 0
4222 let Inst{22} = 0; // D = 0
4223 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004224 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004225 }
4226
4227 def L_OFFSET : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004228 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4229 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004230 let Inst{31-28} = op31_28;
4231 let Inst{24} = 1; // P = 1
4232 let Inst{21} = 0; // W = 0
4233 let Inst{22} = 1; // D = 1
4234 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004235 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004236 }
4237
4238 def L_PRE : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004239 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr), ops),
4240 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr!",
4241 IndexModePre> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004242 let Inst{31-28} = op31_28;
4243 let Inst{24} = 1; // P = 1
4244 let Inst{21} = 1; // W = 1
4245 let Inst{22} = 1; // D = 1
4246 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004247 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004248 }
4249
4250 def L_POST : ACI<(outs),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004251 !con((ins nohash_imm:$cop, nohash_imm:$CRd, addr_offset_none:$addr,
Owen Anderson154c41d2011-08-04 18:24:14 +00004252 postidx_imm8s4:$offset), ops),
Jim Grosbach7ce05792011-08-03 23:50:40 +00004253 !strconcat(!strconcat(opc, "l"), cond), "\tp$cop, cr$CRd, $addr, $offset",
Johnny Chen670a4562011-04-04 23:39:08 +00004254 IndexModePost> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004255 let Inst{31-28} = op31_28;
4256 let Inst{24} = 0; // P = 0
4257 let Inst{21} = 1; // W = 1
4258 let Inst{22} = 1; // D = 1
4259 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004260 let DecoderMethod = "DecodeCopMemInstruction";
Johnny Chen64dfb782010-02-16 20:04:27 +00004261 }
4262
4263 def L_OPTION : ACI<(outs),
Johnny Chen670a4562011-04-04 23:39:08 +00004264 !con((ins nohash_imm:$cop, nohash_imm:$CRd,GPR:$base,nohash_imm:$option),
4265 ops),
4266 !strconcat(!strconcat(opc, "l"), cond),
4267 "\tp$cop, cr$CRd, [$base], \\{$option\\}"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00004268 let Inst{31-28} = op31_28;
4269 let Inst{24} = 0; // P = 0
4270 let Inst{23} = 1; // U = 1
4271 let Inst{21} = 0; // W = 0
4272 let Inst{22} = 1; // D = 1
4273 let Inst{20} = load;
Owen Anderson8d7d2e12011-08-09 20:55:18 +00004274 let DecoderMethod = "DecodeCopMemInstruction";
4275 }
Johnny Chen64dfb782010-02-16 20:04:27 +00004276 }
4277}
4278
Johnny Chen670a4562011-04-04 23:39:08 +00004279defm LDC : LdStCop<{?,?,?,?}, 1, (ins pred:$p), "ldc", "${p}">;
4280defm LDC2 : LdStCop<0b1111, 1, (ins), "ldc2", "">;
4281defm STC : LdStCop<{?,?,?,?}, 0, (ins pred:$p), "stc", "${p}">;
4282defm STC2 : LdStCop<0b1111, 0, (ins), "stc2", "">;
Johnny Chen64dfb782010-02-16 20:04:27 +00004283
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004284//===----------------------------------------------------------------------===//
Jim Grosbachd30970f2011-08-11 22:30:30 +00004285// Move between coprocessor and ARM core register.
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004286//
4287
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004288class MovRCopro<string opc, bit direction, dag oops, dag iops,
4289 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004290 : ABI<0b1110, oops, iops, NoItinerary, opc,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004291 "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004292 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004293 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004294
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004295 bits<4> Rt;
4296 bits<4> cop;
4297 bits<3> opc1;
4298 bits<3> opc2;
4299 bits<4> CRm;
4300 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004301
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004302 let Inst{15-12} = Rt;
4303 let Inst{11-8} = cop;
4304 let Inst{23-21} = opc1;
4305 let Inst{7-5} = opc2;
4306 let Inst{3-0} = CRm;
4307 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004308}
4309
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004310def MCR : MovRCopro<"mcr", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004311 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004312 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4313 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004314 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4315 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004316def MRC : MovRCopro<"mrc", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004317 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004318 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4319 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004320
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004321def : ARMPat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
4322 (MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4323
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004324class MovRCopro2<string opc, bit direction, dag oops, dag iops,
4325 list<dag> pattern>
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004326 : ABXI<0b1110, oops, iops, NoItinerary,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004327 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004328 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004329 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004330 let Inst{4} = 1;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004331
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004332 bits<4> Rt;
4333 bits<4> cop;
4334 bits<3> opc1;
4335 bits<3> opc2;
4336 bits<4> CRm;
4337 bits<4> CRn;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004338
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004339 let Inst{15-12} = Rt;
4340 let Inst{11-8} = cop;
4341 let Inst{23-21} = opc1;
4342 let Inst{7-5} = opc2;
4343 let Inst{3-0} = CRm;
4344 let Inst{19-16} = CRn;
Johnny Chen906d57f2010-02-12 01:44:23 +00004345}
4346
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004347def MCR2 : MovRCopro2<"mcr2", 0 /* from ARM core register to coprocessor */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004348 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00004349 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
4350 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004351 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
4352 imm:$CRm, imm:$opc2)]>;
Bruno Cardoso Lopes026a42b2011-03-22 15:06:24 +00004353def MRC2 : MovRCopro2<"mrc2", 1 /* from coprocessor to ARM core register */,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004354 (outs GPR:$Rt),
Jim Grosbachccfd9312011-07-19 20:35:35 +00004355 (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn, c_imm:$CRm,
4356 imm0_7:$opc2), []>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004357
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00004358def : ARMV5TPat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn,
4359 imm:$CRm, imm:$opc2),
4360 (MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
4361
Jim Grosbachd30970f2011-08-11 22:30:30 +00004362class MovRRCopro<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004363 : ABI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004364 GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004365 NoItinerary, opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm", pattern> {
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004366 let Inst{23-21} = 0b010;
4367 let Inst{20} = direction;
4368
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004369 bits<4> Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004370 bits<4> Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004371 bits<4> cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004372 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004373 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004374
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004375 let Inst{15-12} = Rt;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004376 let Inst{19-16} = Rt2;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004377 let Inst{11-8} = cop;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004378 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004379 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004380}
4381
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004382def MCRR : MovRRCopro<"mcrr", 0 /* from ARM core register to coprocessor */,
4383 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4384 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004385def MRRC : MovRRCopro<"mrrc", 1 /* from coprocessor to ARM core register */>;
4386
Jim Grosbachd30970f2011-08-11 22:30:30 +00004387class MovRRCopro2<string opc, bit direction, list<dag> pattern = []>
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00004388 : ABXI<0b1100, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004389 GPR:$Rt, GPR:$Rt2, c_imm:$CRm), NoItinerary,
4390 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
Johnny Chen906d57f2010-02-12 01:44:23 +00004391 let Inst{31-28} = 0b1111;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004392 let Inst{23-21} = 0b010;
4393 let Inst{20} = direction;
Johnny Chen906d57f2010-02-12 01:44:23 +00004394
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004395 bits<4> Rt;
4396 bits<4> Rt2;
4397 bits<4> cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004398 bits<4> opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004399 bits<4> CRm;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004400
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004401 let Inst{15-12} = Rt;
4402 let Inst{19-16} = Rt2;
4403 let Inst{11-8} = cop;
Bruno Cardoso Lopes3abd75b2011-01-19 16:56:52 +00004404 let Inst{7-4} = opc1;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00004405 let Inst{3-0} = CRm;
Johnny Chen906d57f2010-02-12 01:44:23 +00004406}
4407
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00004408def MCRR2 : MovRRCopro2<"mcrr2", 0 /* from ARM core register to coprocessor */,
4409 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
4410 imm:$CRm)]>;
Bruno Cardoso Lopes81977542011-01-20 13:17:59 +00004411def MRRC2 : MovRRCopro2<"mrrc2", 1 /* from coprocessor to ARM core register */>;
Johnny Chen906d57f2010-02-12 01:44:23 +00004412
Johnny Chenb98e1602010-02-12 18:55:33 +00004413//===----------------------------------------------------------------------===//
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004414// Move between special register and ARM core register
Johnny Chenb98e1602010-02-12 18:55:33 +00004415//
4416
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004417// Move to ARM core register from Special Register
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004418def MRS : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4419 "mrs", "\t$Rd, apsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004420 bits<4> Rd;
4421 let Inst{23-16} = 0b00001111;
4422 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004423 let Inst{7-4} = 0b0000;
4424}
4425
Jim Grosbach80d01dd2011-07-19 21:59:29 +00004426def : InstAlias<"mrs${p} $Rd, cpsr", (MRS GPR:$Rd, pred:$p)>, Requires<[IsARM]>;
4427
4428def MRSsys : ABI<0b0001, (outs GPR:$Rd), (ins), NoItinerary,
4429 "mrs", "\t$Rd, spsr", []> {
Bruno Cardoso Lopese7255a82011-01-18 21:31:35 +00004430 bits<4> Rd;
4431 let Inst{23-16} = 0b01001111;
4432 let Inst{15-12} = Rd;
Johnny Chenb98e1602010-02-12 18:55:33 +00004433 let Inst{7-4} = 0b0000;
4434}
4435
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004436// Move from ARM core register to Special Register
4437//
4438// No need to have both system and application versions, the encodings are the
4439// same and the assembly parser has no way to distinguish between them. The mask
4440// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
4441// the mask with the fields to be accessed in the special register.
4442def MSR : ABI<0b0001, (outs), (ins msr_mask:$mask, GPR:$Rn), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004443 "msr", "\t$mask, $Rn", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004444 bits<5> mask;
4445 bits<4> Rn;
4446
4447 let Inst{23} = 0;
4448 let Inst{22} = mask{4}; // R bit
4449 let Inst{21-20} = 0b10;
4450 let Inst{19-16} = mask{3-0};
4451 let Inst{15-12} = 0b1111;
4452 let Inst{11-4} = 0b00000000;
4453 let Inst{3-0} = Rn;
Johnny Chenb98e1602010-02-12 18:55:33 +00004454}
4455
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004456def MSRi : ABI<0b0011, (outs), (ins msr_mask:$mask, so_imm:$a), NoItinerary,
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00004457 "msr", "\t$mask, $a", []> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004458 bits<5> mask;
4459 bits<12> a;
Johnny Chen64dfb782010-02-16 20:04:27 +00004460
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00004461 let Inst{23} = 0;
4462 let Inst{22} = mask{4}; // R bit
4463 let Inst{21-20} = 0b10;
4464 let Inst{19-16} = mask{3-0};
4465 let Inst{15-12} = 0b1111;
4466 let Inst{11-0} = a;
Johnny Chenb98e1602010-02-12 18:55:33 +00004467}
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004468
4469//===----------------------------------------------------------------------===//
4470// TLS Instructions
4471//
4472
4473// __aeabi_read_tp preserves the registers r1-r3.
Owen Anderson19f6f502011-03-18 19:47:14 +00004474// This is a pseudo inst so that we can get the encoding right,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004475// complete with fixup for the aeabi_read_tp function.
4476let isCall = 1,
4477 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
4478 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
4479 [(set R0, ARMthread_pointer)]>;
4480}
4481
4482//===----------------------------------------------------------------------===//
4483// SJLJ Exception handling intrinsics
4484// eh_sjlj_setjmp() is an instruction sequence to store the return
4485// address and save #0 in R0 for the non-longjmp case.
4486// Since by its nature we may be coming from some other function to get
4487// here, and we're using the stack frame for the containing function to
4488// save/restore registers, we can't keep anything live in regs across
4489// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004490// when we get here from a longjmp(). We force everything out of registers
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004491// except for our own input by listing the relevant registers in Defs. By
4492// doing so, we also cause the prologue/epilogue code to actively preserve
4493// all of the callee-saved resgisters, which is exactly what we want.
4494// A constant value is passed in $val, and we use the location as a scratch.
4495//
4496// These are pseudo-instructions and are lowered to individual MC-insts, so
4497// no encoding information is necessary.
4498let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004499 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesen2944b4f2011-05-03 22:31:24 +00004500 QQQQ0, QQQQ1, QQQQ2, QQQQ3 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004501 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4502 NoItinerary,
4503 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4504 Requires<[IsARM, HasVFP2]>;
4505}
4506
4507let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00004508 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004509 hasSideEffects = 1, isBarrier = 1 in {
4510 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
4511 NoItinerary,
4512 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
4513 Requires<[IsARM, NoVFP]>;
4514}
4515
4516// FIXME: Non-Darwin version(s)
4517let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
4518 Defs = [ R7, LR, SP ] in {
4519def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
4520 NoItinerary,
4521 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
4522 Requires<[IsARM, IsDarwin]>;
4523}
4524
4525// eh.sjlj.dispatchsetup pseudo-instruction.
4526// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
4527// handled when the pseudo is expanded (which happens before any passes
4528// that need the instruction size).
4529let isBarrier = 1, hasSideEffects = 1 in
4530def Int_eh_sjlj_dispatchsetup :
Bill Wendling61512ba2011-05-11 01:11:55 +00004531 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
4532 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004533 Requires<[IsDarwin]>;
4534
4535//===----------------------------------------------------------------------===//
4536// Non-Instruction Patterns
4537//
4538
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004539// ARMv4 indirect branch using (MOVr PC, dst)
4540let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in
4541 def MOVPCRX : ARMPseudoExpand<(outs), (ins GPR:$dst),
Owen Anderson16884412011-07-13 23:22:26 +00004542 4, IIC_Br, [(brind GPR:$dst)],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00004543 (MOVr PC, GPR:$dst, (ops 14, zero_reg), zero_reg)>,
4544 Requires<[IsARM, NoV4T]>;
4545
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004546// Large immediate handling.
4547
4548// 32-bit immediate using two piece so_imms or movw + movt.
4549// This is a single pseudo instruction, the benefit is that it can be remat'd
4550// as a single unit instead of having to handle reg inputs.
4551// FIXME: Remove this when we can do generalized remat.
4552let isReMaterializable = 1, isMoveImm = 1 in
4553def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
4554 [(set GPR:$dst, (arm_i32imm:$src))]>,
4555 Requires<[IsARM]>;
4556
4557// Pseudo instruction that combines movw + movt + add pc (if PIC).
4558// It also makes it possible to rematerialize the instructions.
4559// FIXME: Remove this when we can do generalized remat and when machine licm
4560// can properly the instructions.
4561let isReMaterializable = 1 in {
4562def MOV_ga_pcrel : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4563 IIC_iMOVix2addpc,
4564 [(set GPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
4565 Requires<[IsARM, UseMovt]>;
4566
4567def MOV_ga_dyn : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4568 IIC_iMOVix2,
4569 [(set GPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
4570 Requires<[IsARM, UseMovt]>;
4571
4572let AddedComplexity = 10 in
4573def MOV_ga_pcrel_ldr : PseudoInst<(outs GPR:$dst), (ins i32imm:$addr),
4574 IIC_iMOVix2ld,
4575 [(set GPR:$dst, (load (ARMWrapperPIC tglobaladdr:$addr)))]>,
4576 Requires<[IsARM, UseMovt]>;
4577} // isReMaterializable
4578
4579// ConstantPool, GlobalAddress, and JumpTable
4580def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
4581 Requires<[IsARM, DontUseMovt]>;
4582def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
4583def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
4584 Requires<[IsARM, UseMovt]>;
4585def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
4586 (LEApcrelJT tjumptable:$dst, imm:$id)>;
4587
4588// TODO: add,sub,and, 3-instr forms?
4589
4590// Tail calls
4591def : ARMPat<(ARMtcret tcGPR:$dst),
4592 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
4593
4594def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4595 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4596
4597def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4598 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
4599
4600def : ARMPat<(ARMtcret tcGPR:$dst),
4601 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
4602
4603def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
4604 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4605
4606def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
4607 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
4608
4609// Direct calls
4610def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
4611 Requires<[IsARM, IsNotDarwin]>;
4612def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
4613 Requires<[IsARM, IsDarwin]>;
4614
4615// zextload i1 -> zextload i8
4616def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4617def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4618
4619// extload -> zextload
4620def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4621def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4622def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
4623def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
4624
4625def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
4626
4627def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
4628def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
4629
4630// smul* and smla*
4631def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4632 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4633 (SMULBB GPR:$a, GPR:$b)>;
4634def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
4635 (SMULBB GPR:$a, GPR:$b)>;
4636def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4637 (sra GPR:$b, (i32 16))),
4638 (SMULBT GPR:$a, GPR:$b)>;
4639def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
4640 (SMULBT GPR:$a, GPR:$b)>;
4641def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
4642 (sra (shl GPR:$b, (i32 16)), (i32 16))),
4643 (SMULTB GPR:$a, GPR:$b)>;
4644def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
4645 (SMULTB GPR:$a, GPR:$b)>;
4646def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4647 (i32 16)),
4648 (SMULWB GPR:$a, GPR:$b)>;
4649def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
4650 (SMULWB GPR:$a, GPR:$b)>;
4651
4652def : ARMV5TEPat<(add GPR:$acc,
4653 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4654 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4655 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4656def : ARMV5TEPat<(add GPR:$acc,
4657 (mul sext_16_node:$a, sext_16_node:$b)),
4658 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
4659def : ARMV5TEPat<(add GPR:$acc,
4660 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
4661 (sra GPR:$b, (i32 16)))),
4662 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4663def : ARMV5TEPat<(add GPR:$acc,
4664 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
4665 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
4666def : ARMV5TEPat<(add GPR:$acc,
4667 (mul (sra GPR:$a, (i32 16)),
4668 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
4669 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4670def : ARMV5TEPat<(add GPR:$acc,
4671 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
4672 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
4673def : ARMV5TEPat<(add GPR:$acc,
4674 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
4675 (i32 16))),
4676 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4677def : ARMV5TEPat<(add GPR:$acc,
4678 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
4679 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
4680
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004681
4682// Pre-v7 uses MCR for synchronization barriers.
4683def : ARMPat<(ARMMemBarrierMCR GPR:$zero), (MCR 15, 0, GPR:$zero, 7, 10, 5)>,
4684 Requires<[IsARM, HasV6]>;
4685
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004686// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00004687let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004688def : ARMV6Pat<(and GPR:$Src, 0x000000FF), (UXTB GPR:$Src, 0)>;
4689def : ARMV6Pat<(and GPR:$Src, 0x0000FFFF), (UXTH GPR:$Src, 0)>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004690def : ARMV6Pat<(and GPR:$Src, 0x00FF00FF), (UXTB16 GPR:$Src, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004691def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0x00FF)),
4692 (UXTAB GPR:$Rn, GPR:$Rm, 0)>;
4693def : ARMV6Pat<(add GPR:$Rn, (and GPR:$Rm, 0xFFFF)),
4694 (UXTAH GPR:$Rn, GPR:$Rm, 0)>;
4695}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00004696
4697def : ARMV6Pat<(sext_inreg GPR:$Src, i8), (SXTB GPR:$Src, 0)>;
4698def : ARMV6Pat<(sext_inreg GPR:$Src, i16), (SXTH GPR:$Src, 0)>;
Jim Grosbacha4f809d2011-03-10 19:27:17 +00004699
Owen Anderson33e57512011-08-10 00:03:03 +00004700def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i8)),
4701 (SXTAB GPR:$Rn, GPRnopc:$Rm, 0)>;
4702def : ARMV6Pat<(add GPR:$Rn, (sext_inreg GPRnopc:$Rm, i16)),
4703 (SXTAH GPR:$Rn, GPRnopc:$Rm, 0)>;
Jim Grosbach70327412011-07-27 17:48:13 +00004704
Jim Grosbachbc908cf2011-03-10 19:21:08 +00004705//===----------------------------------------------------------------------===//
4706// Thumb Support
4707//
4708
4709include "ARMInstrThumb.td"
4710
4711//===----------------------------------------------------------------------===//
4712// Thumb2 Support
4713//
4714
4715include "ARMInstrThumb2.td"
4716
4717//===----------------------------------------------------------------------===//
4718// Floating Point Support
4719//
4720
4721include "ARMInstrVFP.td"
4722
4723//===----------------------------------------------------------------------===//
4724// Advanced SIMD (NEON) Support
4725//
4726
4727include "ARMInstrNEON.td"
4728
Jim Grosbachc83d5042011-07-14 19:47:47 +00004729//===----------------------------------------------------------------------===//
4730// Assembler aliases
4731//
4732
4733// Memory barriers
4734def : InstAlias<"dmb", (DMB 0xf)>, Requires<[IsARM, HasDB]>;
4735def : InstAlias<"dsb", (DSB 0xf)>, Requires<[IsARM, HasDB]>;
4736def : InstAlias<"isb", (ISB 0xf)>, Requires<[IsARM, HasDB]>;
4737
4738// System instructions
4739def : MnemonicAlias<"swi", "svc">;
4740
4741// Load / Store Multiple
4742def : MnemonicAlias<"ldmfd", "ldm">;
4743def : MnemonicAlias<"ldmia", "ldm">;
4744def : MnemonicAlias<"stmfd", "stmdb">;
4745def : MnemonicAlias<"stmia", "stm">;
4746def : MnemonicAlias<"stmea", "stm">;
4747
Jim Grosbachf6c05252011-07-21 17:23:04 +00004748// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4749// shift amount is zero (i.e., unspecified).
4750def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4751 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
4752def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4753 (PKHBT GPR:$Rd, GPR:$Rn, GPR:$Rm, 0, pred:$p)>;
Jim Grosbach10c7d702011-07-21 19:57:11 +00004754
4755// PUSH/POP aliases for STM/LDM
4756def : InstAlias<"push${p} $regs",
4757 (STMDB_UPD SP, pred:$p, reglist:$regs)>;
4758def : InstAlias<"pop${p} $regs",
4759 (LDMIA_UPD SP, pred:$p, reglist:$regs)>;
Jim Grosbach86fdff02011-07-21 22:37:43 +00004760
4761// RSB two-operand forms (optional explicit destination operand)
4762def : InstAlias<"rsb${s}${p} $Rdn, $imm",
4763 (RSBri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4764 Requires<[IsARM]>;
4765def : InstAlias<"rsb${s}${p} $Rdn, $Rm",
4766 (RSBrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4767 Requires<[IsARM]>;
4768def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4769 (RSBrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4770 cc_out:$s)>, Requires<[IsARM]>;
4771def : InstAlias<"rsb${s}${p} $Rdn, $shift",
4772 (RSBrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4773 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbachf7901932011-07-21 22:56:30 +00004774// RSC two-operand forms (optional explicit destination operand)
4775def : InstAlias<"rsc${s}${p} $Rdn, $imm",
4776 (RSCri GPR:$Rdn, GPR:$Rdn, so_imm:$imm, pred:$p, cc_out:$s)>,
4777 Requires<[IsARM]>;
4778def : InstAlias<"rsc${s}${p} $Rdn, $Rm",
4779 (RSCrr GPR:$Rdn, GPR:$Rdn, GPR:$Rm, pred:$p, cc_out:$s)>,
4780 Requires<[IsARM]>;
4781def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4782 (RSCrsi GPR:$Rdn, GPR:$Rdn, so_reg_imm:$shift, pred:$p,
4783 cc_out:$s)>, Requires<[IsARM]>;
4784def : InstAlias<"rsc${s}${p} $Rdn, $shift",
4785 (RSCrsr GPR:$Rdn, GPR:$Rdn, so_reg_reg:$shift, pred:$p,
4786 cc_out:$s)>, Requires<[IsARM]>;
Jim Grosbach580f4a92011-07-25 22:20:28 +00004787
Jim Grosbachaddec772011-07-27 22:34:17 +00004788// SSAT/USAT optional shift operand.
Jim Grosbach580f4a92011-07-25 22:20:28 +00004789def : InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004790 (SSAT GPRnopc:$Rd, imm1_32:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbachaddec772011-07-27 22:34:17 +00004791def : InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
Owen Anderson33e57512011-08-10 00:03:03 +00004792 (USAT GPRnopc:$Rd, imm0_31:$sat_imm, GPRnopc:$Rn, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004793
4794
4795// Extend instruction optional rotate operand.
4796def : InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004797 (SXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004798def : InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004799 (SXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004800def : InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004801 (SXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4802def : InstAlias<"sxtb${p} $Rd, $Rm",
4803 (SXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4804def : InstAlias<"sxtb16${p} $Rd, $Rm",
4805 (SXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4806def : InstAlias<"sxth${p} $Rd, $Rm",
4807 (SXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004808
4809def : InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004810 (UXTAB GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004811def : InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004812 (UXTAH GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach766c63e2011-07-27 18:19:32 +00004813def : InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
Owen Anderson33e57512011-08-10 00:03:03 +00004814 (UXTAB16 GPRnopc:$Rd, GPR:$Rn, GPRnopc:$Rm, 0, pred:$p)>;
4815def : InstAlias<"uxtb${p} $Rd, $Rm",
4816 (UXTB GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4817def : InstAlias<"uxtb16${p} $Rd, $Rm",
4818 (UXTB16 GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
4819def : InstAlias<"uxth${p} $Rd, $Rm",
4820 (UXTH GPRnopc:$Rd, GPRnopc:$Rm, 0, pred:$p)>;
Jim Grosbach2c6363a2011-07-29 18:47:24 +00004821
4822
4823// RFE aliases
4824def : MnemonicAlias<"rfefa", "rfeda">;
4825def : MnemonicAlias<"rfeea", "rfedb">;
4826def : MnemonicAlias<"rfefd", "rfeia">;
4827def : MnemonicAlias<"rfeed", "rfeib">;
4828def : MnemonicAlias<"rfe", "rfeia">;
Jim Grosbache1cf5902011-07-29 20:26:09 +00004829
4830// SRS aliases
4831def : MnemonicAlias<"srsfa", "srsda">;
4832def : MnemonicAlias<"srsea", "srsdb">;
4833def : MnemonicAlias<"srsfd", "srsia">;
4834def : MnemonicAlias<"srsed", "srsib">;
4835def : MnemonicAlias<"srs", "srsia">;
Jim Grosbach7ce05792011-08-03 23:50:40 +00004836
4837// LDRSBT/LDRHT/LDRSHT post-index offset if optional.
4838// Note that the write-back output register is a dummy operand for MC (it's
4839// only meaningful for codegen), so we just pass zero here.
4840// FIXME: tblgen not cooperating with argument conversions.
4841//def : InstAlias<"ldrsbt${p} $Rt, $addr",
4842// (LDRSBTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0,pred:$p)>;
4843//def : InstAlias<"ldrht${p} $Rt, $addr",
4844// (LDRHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;
4845//def : InstAlias<"ldrsht${p} $Rt, $addr",
4846// (LDRSHTi GPR:$Rt, GPR:$Rt, addr_offset_none:$addr, 0, pred:$p)>;